blob: 21a8a672fbb258caae8735c61fcfbc0f09e9f426 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Wey-Yi Guyfb4961d2012-01-06 13:16:33 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080029#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070031#include <linux/sched.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070032
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070033#include "iwl-debug.h"
34#include "iwl-csr.h"
35#include "iwl-prph.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080036#include "iwl-io.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070037#include "iwl-agn-hw.h"
Emmanuel Grumbached277c92012-02-09 16:08:15 +020038#include "iwl-op-mode.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070039#include "iwl-trans-pcie-int.h"
Johannes Berg6238b002012-04-02 15:04:33 +020040/* FIXME: need to abstract out TX command (once we know what it looks like) */
41#include "iwl-commands.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080042
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070043#define IWL_TX_CRC_SIZE 4
44#define IWL_TX_DELIMITER_SIZE 4
45
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030046/**
47 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
48 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070049void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030050 struct iwl_tx_queue *txq,
51 u16 byte_cnt)
52{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070053 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070054 struct iwl_trans_pcie *trans_pcie =
55 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030056 int write_ptr = txq->q.write_ptr;
57 int txq_id = txq->q.id;
58 u8 sec_ctl = 0;
59 u8 sta_id = 0;
60 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
61 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070062 struct iwl_tx_cmd *tx_cmd =
Johannes Bergbf8440e2012-03-19 17:12:06 +010063 (void *) txq->entries[txq->q.write_ptr].cmd->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030064
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070065 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
66
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030067 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
68
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070069 sta_id = tx_cmd->sta_id;
70 sec_ctl = tx_cmd->sec_ctl;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030071
72 switch (sec_ctl & TX_CMD_SEC_MSK) {
73 case TX_CMD_SEC_CCM:
74 len += CCMP_MIC_LEN;
75 break;
76 case TX_CMD_SEC_TKIP:
77 len += TKIP_ICV_LEN;
78 break;
79 case TX_CMD_SEC_WEP:
80 len += WEP_IV_LEN + WEP_ICV_LEN;
81 break;
82 }
83
84 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
85
86 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
87
88 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
89 scd_bc_tbl[txq_id].
90 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
91}
92
Tomas Winklerfd4abac2008-05-15 13:54:07 +080093/**
94 * iwl_txq_update_write_ptr - Send new write index to hardware
95 */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -070096void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +080097{
98 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080099 int txq_id = txq->q.id;
100
101 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800102 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800103
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700104 if (trans->cfg->base_params->shadow_reg_enable) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800105 /* shadow register enabled */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200106 iwl_write32(trans, HBUS_TARG_WRPTR,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800107 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800108 } else {
Don Fry47107e82012-03-15 13:27:06 -0700109 struct iwl_trans_pcie *trans_pcie =
110 IWL_TRANS_GET_PCIE_TRANS(trans);
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800111 /* if we're trying to save power */
Don Fry01d651d2012-03-23 08:34:31 -0700112 if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800113 /* wake up nic if it's powered down ...
114 * uCode will wake up, and interrupt us again, so next
115 * time we'll skip this part. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200116 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800117
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800118 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700119 IWL_DEBUG_INFO(trans,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800120 "Tx queue %d requesting wakeup,"
121 " GP1 = 0x%x\n", txq_id, reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200122 iwl_set_bit(trans, CSR_GP_CNTRL,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800123 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
124 return;
125 }
126
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200127 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800128 txq->q.write_ptr | (txq_id << 8));
129
130 /*
131 * else not in power-save mode,
132 * uCode will never sleep when we're
133 * trying to tx (during RFKILL, we're not trying to tx).
134 */
135 } else
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200136 iwl_write32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800137 txq->q.write_ptr | (txq_id << 8));
138 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800139 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800140}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800141
Johannes Berg214d14d2011-05-04 07:50:44 -0700142static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
143{
144 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
145
146 dma_addr_t addr = get_unaligned_le32(&tb->lo);
147 if (sizeof(dma_addr_t) > sizeof(u32))
148 addr |=
149 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
150
151 return addr;
152}
153
154static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
155{
156 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
157
158 return le16_to_cpu(tb->hi_n_len) >> 4;
159}
160
161static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
162 dma_addr_t addr, u16 len)
163{
164 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
165 u16 hi_n_len = len << 4;
166
167 put_unaligned_le32(addr, &tb->lo);
168 if (sizeof(dma_addr_t) > sizeof(u32))
169 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
170
171 tb->hi_n_len = cpu_to_le16(hi_n_len);
172
173 tfd->num_tbs = idx + 1;
174}
175
176static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
177{
178 return tfd->num_tbs & 0x1f;
179}
180
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700181static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700182 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
Johannes Berg214d14d2011-05-04 07:50:44 -0700183{
Johannes Berg214d14d2011-05-04 07:50:44 -0700184 int i;
185 int num_tbs;
186
Johannes Berg214d14d2011-05-04 07:50:44 -0700187 /* Sanity check on number of chunks */
188 num_tbs = iwl_tfd_get_num_tbs(tfd);
189
190 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700191 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700192 /* @todo issue fatal error, it is quite serious situation */
193 return;
194 }
195
196 /* Unmap tx_cmd */
197 if (num_tbs)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200198 dma_unmap_single(trans->dev,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700199 dma_unmap_addr(meta, mapping),
200 dma_unmap_len(meta, len),
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700201 DMA_BIDIRECTIONAL);
Johannes Berg214d14d2011-05-04 07:50:44 -0700202
203 /* Unmap chunks, if any. */
204 for (i = 1; i < num_tbs; i++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200205 dma_unmap_single(trans->dev, iwl_tfd_tb_get_addr(tfd, i),
Johannes Berge8154072011-06-27 07:54:49 -0700206 iwl_tfd_tb_get_len(tfd, i), dma_dir);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700207}
208
209/**
210 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700211 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700212 * @txq - tx queue
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700213 * @index - the index of the TFD to be freed
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700214 *@dma_dir - the direction of the DMA mapping
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700215 *
216 * Does NOT advance any TFD circular buffer read/write indexes
217 * Does NOT free the TFD itself (which is within circular buffer)
218 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700219void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700220 int index, enum dma_data_direction dma_dir)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700221{
222 struct iwl_tfd *tfd_tmp = txq->tfds;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700223
Johannes Berg015c15e2012-03-05 11:24:24 -0800224 lockdep_assert_held(&txq->lock);
225
Johannes Bergbf8440e2012-03-19 17:12:06 +0100226 iwlagn_unmap_tfd(trans, &txq->entries[index].meta,
227 &tfd_tmp[index], dma_dir);
Johannes Berg214d14d2011-05-04 07:50:44 -0700228
229 /* free SKB */
Johannes Bergbf8440e2012-03-19 17:12:06 +0100230 if (txq->entries) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700231 struct sk_buff *skb;
232
Johannes Bergbf8440e2012-03-19 17:12:06 +0100233 skb = txq->entries[index].skb;
Johannes Berg214d14d2011-05-04 07:50:44 -0700234
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700235 /* Can be called from irqs-disabled context
236 * If skb is not NULL, it means that the whole queue is being
237 * freed and that the queue is not empty - free the skb
238 */
Johannes Berg214d14d2011-05-04 07:50:44 -0700239 if (skb) {
Emmanuel Grumbached277c92012-02-09 16:08:15 +0200240 iwl_op_mode_free_skb(trans->op_mode, skb);
Johannes Bergbf8440e2012-03-19 17:12:06 +0100241 txq->entries[index].skb = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700242 }
243 }
244}
245
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700246int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Johannes Berg214d14d2011-05-04 07:50:44 -0700247 struct iwl_tx_queue *txq,
248 dma_addr_t addr, u16 len,
Johannes Berg4c42db02011-05-04 07:50:48 -0700249 u8 reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700250{
251 struct iwl_queue *q;
252 struct iwl_tfd *tfd, *tfd_tmp;
253 u32 num_tbs;
254
255 q = &txq->q;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700256 tfd_tmp = txq->tfds;
Johannes Berg214d14d2011-05-04 07:50:44 -0700257 tfd = &tfd_tmp[q->write_ptr];
258
259 if (reset)
260 memset(tfd, 0, sizeof(*tfd));
261
262 num_tbs = iwl_tfd_get_num_tbs(tfd);
263
264 /* Each TFD can point to a maximum 20 Tx buffers */
265 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700266 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700267 IWL_NUM_OF_TBS);
268 return -EINVAL;
269 }
270
271 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
272 return -EINVAL;
273
274 if (unlikely(addr & ~IWL_TX_DMA_MASK))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700275 IWL_ERR(trans, "Unaligned address = %llx\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700276 (unsigned long long)addr);
277
278 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
279
280 return 0;
281}
282
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800283/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
284 * DMA services
285 *
286 * Theory of operation
287 *
288 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
289 * of buffer descriptors, each of which points to one or more data buffers for
290 * the device to read from or fill. Driver and device exchange status of each
291 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
292 * entries in each circular buffer, to protect against confusing empty and full
293 * queue states.
294 *
295 * The device reads or writes the data in the queues via the device's several
296 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
297 *
298 * For Tx queue, there are low mark and high mark limits. If, after queuing
299 * the packet for Tx, free space become < low mark, Tx queue stopped. When
300 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
301 * Tx queue resumed.
302 *
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800303 ***************************************************/
304
305int iwl_queue_space(const struct iwl_queue *q)
306{
307 int s = q->read_ptr - q->write_ptr;
308
309 if (q->read_ptr > q->write_ptr)
310 s -= q->n_bd;
311
312 if (s <= 0)
313 s += q->n_window;
314 /* keep some reserve to not confuse empty and full situations */
315 s -= 2;
316 if (s < 0)
317 s = 0;
318 return s;
319}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800320
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800321/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800322 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
323 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700324int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800325{
326 q->n_bd = count;
327 q->n_window = slots_num;
328 q->id = id;
329
330 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
331 * and iwl_queue_dec_wrap are broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700332 if (WARN_ON(!is_power_of_2(count)))
333 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800334
335 /* slots_num must be power-of-two size, otherwise
336 * get_cmd_index is broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700337 if (WARN_ON(!is_power_of_2(slots_num)))
338 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800339
340 q->low_mark = q->n_window / 4;
341 if (q->low_mark < 4)
342 q->low_mark = 4;
343
344 q->high_mark = q->n_window / 8;
345 if (q->high_mark < 2)
346 q->high_mark = 2;
347
348 q->write_ptr = q->read_ptr = 0;
349
350 return 0;
351}
352
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700353static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300354 struct iwl_tx_queue *txq)
355{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700356 struct iwl_trans_pcie *trans_pcie =
357 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700358 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300359 int txq_id = txq->q.id;
360 int read_ptr = txq->q.read_ptr;
361 u8 sta_id = 0;
362 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700363 struct iwl_tx_cmd *tx_cmd =
Johannes Bergbf8440e2012-03-19 17:12:06 +0100364 (void *)txq->entries[txq->q.read_ptr].cmd->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300365
366 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
367
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800368 if (txq_id != trans_pcie->cmd_queue)
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700369 sta_id = tx_cmd->sta_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300370
371 bc_ent = cpu_to_le16(1 | (sta_id << 12));
372 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
373
374 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
375 scd_bc_tbl[txq_id].
376 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
377}
378
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700379static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300380 u16 txq_id)
381{
382 u32 tbl_dw_addr;
383 u32 tbl_dw;
384 u16 scd_q2ratid;
385
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700386 struct iwl_trans_pcie *trans_pcie =
387 IWL_TRANS_GET_PCIE_TRANS(trans);
388
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300389 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
390
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700391 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300392 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
393
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200394 tbl_dw = iwl_read_targ_mem(trans, tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300395
396 if (txq_id & 0x1)
397 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
398 else
399 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
400
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200401 iwl_write_targ_mem(trans, tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300402
403 return 0;
404}
405
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700406static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300407{
408 /* Simply stop the queue, but don't change any configuration;
409 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200410 iwl_write_prph(trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300411 SCD_QUEUE_STATUS_BITS(txq_id),
412 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
413 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
414}
415
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700416void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300417 int txq_id, u32 index)
418{
Johannes Berg0ca24da2012-03-15 13:26:46 -0700419 IWL_DEBUG_TX_QUEUES(trans, "Q %d WrPtr: %d\n", txq_id, index & 0xff);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200420 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300421 (index & 0xff) | (txq_id << 8));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200422 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), index);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300423}
424
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700425void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700426 struct iwl_tx_queue *txq,
427 int tx_fifo_id, bool active)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300428{
429 int txq_id = txq->q.id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300430
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200431 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300432 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
433 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
434 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
435 SCD_QUEUE_STTS_REG_MSK);
436
Emmanuel Grumbach1dcedc82012-01-19 08:27:03 +0200437 if (active)
Johannes Berg9eae88f2012-03-15 13:26:52 -0700438 IWL_DEBUG_TX_QUEUES(trans, "Activate queue %d on FIFO %d\n",
439 txq_id, tx_fifo_id);
Emmanuel Grumbach1dcedc82012-01-19 08:27:03 +0200440 else
Johannes Berg9eae88f2012-03-15 13:26:52 -0700441 IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300442}
443
Johannes Berg9eae88f2012-03-15 13:26:52 -0700444void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans, int txq_id, int fifo,
445 int sta_id, int tid, int frame_limit, u16 ssn)
Johannes Berg70a18c52012-03-05 11:24:44 -0800446{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700447 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300448 unsigned long flags;
Johannes Berg9eae88f2012-03-15 13:26:52 -0700449 u16 ra_tid = BUILD_RAxTID(sta_id, tid);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300450
Johannes Berg9eae88f2012-03-15 13:26:52 -0700451 if (test_and_set_bit(txq_id, trans_pcie->queue_used))
452 WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300453
Johannes Berg7b114882012-02-05 13:55:11 -0800454 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300455
456 /* Stop this Tx queue before configuring it */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700457 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300458
459 /* Map receiver-address / traffic-ID to this queue */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700460 iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300461
462 /* Set this queue as a chain-building queue */
Johannes Berg9eae88f2012-03-15 13:26:52 -0700463 iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, BIT(txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300464
465 /* enable aggregations for the queue */
Johannes Berg9eae88f2012-03-15 13:26:52 -0700466 iwl_set_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300467
468 /* Place first TFD at index corresponding to start sequence number.
469 * Assumes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200470 trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
471 trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
472 iwl_trans_set_wr_ptrs(trans, txq_id, ssn);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300473
474 /* Set up Tx window size and frame limit for this queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200475 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Johannes Berg9eae88f2012-03-15 13:26:52 -0700476 SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
477 ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
478 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
479 ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
480 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300481
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200482 iwl_set_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300483
484 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700485 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
Johannes Berg9eae88f2012-03-15 13:26:52 -0700486 fifo, true);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700487
Johannes Berg7b114882012-02-05 13:55:11 -0800488 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300489}
490
Johannes Berg9eae88f2012-03-15 13:26:52 -0700491void iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700492{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700493 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700494
Johannes Berg9eae88f2012-03-15 13:26:52 -0700495 if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
496 WARN_ONCE(1, "queue %d not used", txq_id);
497 return;
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200498 }
499
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700500 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300501
Johannes Berg9eae88f2012-03-15 13:26:52 -0700502 iwl_clear_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300503
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700504 trans_pcie->txq[txq_id].q.read_ptr = 0;
505 trans_pcie->txq[txq_id].q.write_ptr = 0;
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700506 iwl_trans_set_wr_ptrs(trans, txq_id, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300507
Johannes Berg9eae88f2012-03-15 13:26:52 -0700508 iwl_clear_bits_prph(trans, SCD_INTERRUPT_MASK, BIT(txq_id));
509
510 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
511 0, false);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300512}
513
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800514/*************** HOST COMMAND QUEUE FUNCTIONS *****/
515
516/**
517 * iwl_enqueue_hcmd - enqueue a uCode command
518 * @priv: device private data point
519 * @cmd: a point to the ucode command structure
520 *
521 * The function returns < 0 values to indicate the operation is
522 * failed. On success, it turns the index (> 0) of command in the
523 * command queue.
524 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700525static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800526{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700527 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800528 struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800529 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700530 struct iwl_device_cmd *out_cmd;
531 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800532 dma_addr_t phys_addr;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800533 u32 idx;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700534 u16 copy_size, cmd_size;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700535 bool had_nocopy = false;
536 int i;
537 u8 *cmd_dest;
538#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
539 const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
540 int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
541 int trace_idx;
542#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800543
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700544 copy_size = sizeof(out_cmd->hdr);
545 cmd_size = sizeof(out_cmd->hdr);
546
547 /* need one for the header if the first is NOCOPY */
548 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
549
550 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
551 if (!cmd->len[i])
552 continue;
553 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
554 had_nocopy = true;
555 } else {
556 /* NOCOPY must not be followed by normal! */
557 if (WARN_ON(had_nocopy))
558 return -EINVAL;
559 copy_size += cmd->len[i];
560 }
561 cmd_size += cmd->len[i];
562 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800563
Johannes Berg3e41ace2011-04-18 09:12:37 -0700564 /*
565 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700566 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
567 * allocated into separate TFDs, then we will need to
568 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -0700569 */
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700570 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
Johannes Berg3e41ace2011-04-18 09:12:37 -0700571 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800572
Johannes Berg015c15e2012-03-05 11:24:24 -0800573 spin_lock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200574
Johannes Bergc2acea82009-07-24 11:13:05 -0700575 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Johannes Berg015c15e2012-03-05 11:24:24 -0800576 spin_unlock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200577
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700578 IWL_ERR(trans, "No space in command queue\n");
Johannes Berg0e781842012-03-06 13:30:49 -0800579 iwl_op_mode_cmd_queue_full(trans->op_mode);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800580 return -ENOSPC;
581 }
582
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700583 idx = get_cmd_index(q, q->write_ptr);
Johannes Bergbf8440e2012-03-19 17:12:06 +0100584 out_cmd = txq->entries[idx].cmd;
585 out_meta = &txq->entries[idx].meta;
Johannes Bergc2acea82009-07-24 11:13:05 -0700586
Daniel C Halperin8ce73f32009-07-31 14:28:06 -0700587 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -0700588 if (cmd->flags & CMD_WANT_SKB)
589 out_meta->source = cmd;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800590
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700591 /* set up the header */
592
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800593 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800594 out_cmd->hdr.flags = 0;
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700595 out_cmd->hdr.sequence =
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800596 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700597 INDEX_TO_SEQ(q->write_ptr));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800598
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700599 /* and copy the data that needs to be copied */
600
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700601 cmd_dest = out_cmd->payload;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700602 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
603 if (!cmd->len[i])
604 continue;
605 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
606 break;
607 memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
608 cmd_dest += cmd->len[i];
Esti Kummerded2ae72008-08-04 16:00:45 +0800609 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700610
Johannes Bergd9fb6462012-03-26 08:23:39 -0700611 IWL_DEBUG_HC(trans,
612 "Sending command %s (#%x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
613 trans_pcie_get_cmd_string(trans_pcie, out_cmd->hdr.cmd),
614 out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
615 q->write_ptr, idx, trans_pcie->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700616
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200617 phys_addr = dma_map_single(trans->dev, &out_cmd->hdr, copy_size,
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700618 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200619 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
Johannes Berg2c46f722011-04-28 07:27:10 -0700620 idx = -ENOMEM;
621 goto out;
622 }
623
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900624 dma_unmap_addr_set(out_meta, mapping, phys_addr);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700625 dma_unmap_len_set(out_meta, len, copy_size);
626
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700627 iwlagn_txq_attach_buf_to_tfd(trans, txq,
628 phys_addr, copy_size, 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700629#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
630 trace_bufs[0] = &out_cmd->hdr;
631 trace_lens[0] = copy_size;
632 trace_idx = 1;
633#endif
634
635 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
636 if (!cmd->len[i])
637 continue;
638 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
639 continue;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200640 phys_addr = dma_map_single(trans->dev,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700641 (void *)cmd->data[i],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400642 cmd->len[i], DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200643 if (dma_mapping_error(trans->dev, phys_addr)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700644 iwlagn_unmap_tfd(trans, out_meta,
Johannes Berge8154072011-06-27 07:54:49 -0700645 &txq->tfds[q->write_ptr],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400646 DMA_BIDIRECTIONAL);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700647 idx = -ENOMEM;
648 goto out;
649 }
650
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700651 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700652 cmd->len[i], 0);
653#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
654 trace_bufs[trace_idx] = cmd->data[i];
655 trace_lens[trace_idx] = cmd->len[i];
656 trace_idx++;
657#endif
658 }
Reinette Chatredf833b12009-04-21 10:55:48 -0700659
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -0700660 out_meta->flags = cmd->flags;
Johannes Berg2c46f722011-04-28 07:27:10 -0700661
662 txq->need_update = 1;
663
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700664 /* check that tracing gets all possible blocks */
665 BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
666#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
Johannes Berg6c1011e2012-03-06 13:30:48 -0800667 trace_iwlwifi_dev_hcmd(trans->dev, cmd->flags,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700668 trace_bufs[0], trace_lens[0],
669 trace_bufs[1], trace_lens[1],
670 trace_bufs[2], trace_lens[2]);
671#endif
Reinette Chatredf833b12009-04-21 10:55:48 -0700672
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700673 /* start timer if queue currently empty */
674 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
675 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
676
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800677 /* Increment and update queue's write index */
678 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700679 iwl_txq_update_write_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800680
Johannes Berg2c46f722011-04-28 07:27:10 -0700681 out:
Johannes Berg015c15e2012-03-05 11:24:24 -0800682 spin_unlock_bh(&txq->lock);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800683 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800684}
685
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700686static inline void iwl_queue_progress(struct iwl_trans_pcie *trans_pcie,
687 struct iwl_tx_queue *txq)
688{
689 if (!trans_pcie->wd_timeout)
690 return;
691
692 /*
693 * if empty delete timer, otherwise move timer forward
694 * since we're making progress on this queue
695 */
696 if (txq->q.read_ptr == txq->q.write_ptr)
697 del_timer(&txq->stuck_timer);
698 else
699 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
700}
701
Tomas Winkler17b88922008-05-29 16:35:12 +0800702/**
703 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
704 *
705 * When FW advances 'R' index, all entries between old and new 'R' index
706 * need to be reclaimed. As result, some free space forms. If there is
707 * enough free space (> low mark), wake the stack that feeds us.
708 */
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700709static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
710 int idx)
Tomas Winkler17b88922008-05-29 16:35:12 +0800711{
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700712 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700713 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Tomas Winkler17b88922008-05-29 16:35:12 +0800714 struct iwl_queue *q = &txq->q;
715 int nfreed = 0;
716
Johannes Berg015c15e2012-03-05 11:24:24 -0800717 lockdep_assert_held(&txq->lock);
718
Tomas Winkler499b1882008-10-14 12:32:48 -0700719 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700720 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
Daniel Halperin2e5d04d2011-05-27 08:40:28 -0700721 "index %d is out of range [0-%d] %d %d.\n", __func__,
722 txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +0800723 return;
724 }
725
Tomas Winkler499b1882008-10-14 12:32:48 -0700726 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
727 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
728
729 if (nfreed++ > 0) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700730 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +0800731 q->write_ptr, q->read_ptr);
Emmanuel Grumbachbcb93212012-02-09 16:08:15 +0200732 iwl_op_mode_nic_error(trans->op_mode);
Tomas Winkler17b88922008-05-29 16:35:12 +0800733 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800734
Tomas Winkler17b88922008-05-29 16:35:12 +0800735 }
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700736
737 iwl_queue_progress(trans_pcie, txq);
Tomas Winkler17b88922008-05-29 16:35:12 +0800738}
739
740/**
741 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
742 * @rxb: Rx buffer to reclaim
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700743 * @handler_status: return value of the handler of the command
744 * (put in setup_rx_handlers)
Tomas Winkler17b88922008-05-29 16:35:12 +0800745 *
746 * If an Rx buffer has an async callback associated with it the callback
747 * will be executed. The attached skb (if present) will only be freed
748 * if the callback returns 1
749 */
Johannes Berg48a2d662012-03-05 11:24:39 -0800750void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_cmd_buffer *rxb,
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700751 int handler_status)
Tomas Winkler17b88922008-05-29 16:35:12 +0800752{
Zhu Yi2f301222009-10-09 17:19:45 +0800753 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +0800754 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
755 int txq_id = SEQ_TO_QUEUE(sequence);
756 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +0800757 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -0700758 struct iwl_device_cmd *cmd;
759 struct iwl_cmd_meta *meta;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700760 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800761 struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winkler17b88922008-05-29 16:35:12 +0800762
763 /* If a Tx command is being handled and it isn't in the actual
764 * command queue then there a command routing bug has been introduced
765 * in the queue management code. */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800766 if (WARN(txq_id != trans_pcie->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +0200767 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800768 txq_id, trans_pcie->cmd_queue, sequence,
769 trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
770 trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700771 iwl_print_hex_error(trans, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +0200772 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -0800773 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800774
Johannes Berg015c15e2012-03-05 11:24:24 -0800775 spin_lock(&txq->lock);
776
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700777 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergbf8440e2012-03-19 17:12:06 +0100778 cmd = txq->entries[cmd_index].cmd;
779 meta = &txq->entries[cmd_index].meta;
Tomas Winkler17b88922008-05-29 16:35:12 +0800780
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700781 iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
782 DMA_BIDIRECTIONAL);
Reinette Chatrec33de622009-10-30 14:36:10 -0700783
Tomas Winkler17b88922008-05-29 16:35:12 +0800784 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -0700785 if (meta->flags & CMD_WANT_SKB) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800786 struct page *p = rxb_steal_page(rxb);
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200787
Johannes Berg65b94a42012-03-05 11:24:38 -0800788 meta->source->resp_pkt = pkt;
789 meta->source->_rx_page_addr = (unsigned long)page_address(p);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700790 meta->source->_rx_page_order = trans_pcie->rx_page_order;
Johannes Berg65b94a42012-03-05 11:24:38 -0800791 meta->source->handler_status = handler_status;
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200792 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800793
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700794 iwl_hcmd_queue_reclaim(trans, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +0800795
Johannes Bergc2acea82009-07-24 11:13:05 -0700796 if (!(meta->flags & CMD_ASYNC)) {
Don Fry74fda972012-03-20 16:36:54 -0700797 if (!test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) {
Wey-Yi Guy05c89b92011-10-10 07:26:48 -0700798 IWL_WARN(trans,
799 "HCMD_ACTIVE already clear for command %s\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700800 trans_pcie_get_cmd_string(trans_pcie,
801 cmd->hdr.cmd));
Wey-Yi Guy05c89b92011-10-10 07:26:48 -0700802 }
Don Fry74fda972012-03-20 16:36:54 -0700803 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700804 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700805 trans_pcie_get_cmd_string(trans_pcie,
806 cmd->hdr.cmd));
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -0800807 wake_up(&trans->wait_command_queue);
Tomas Winkler17b88922008-05-29 16:35:12 +0800808 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200809
Zhu Yidd487442010-03-22 02:28:41 -0700810 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200811
Johannes Berg015c15e2012-03-05 11:24:24 -0800812 spin_unlock(&txq->lock);
Tomas Winkler17b88922008-05-29 16:35:12 +0800813}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700814
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700815#define HOST_COMPLETE_TIMEOUT (2 * HZ)
816
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700817static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700818{
Johannes Bergd9fb6462012-03-26 08:23:39 -0700819 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700820 int ret;
821
822 /* An asynchronous command can not expect an SKB to be set. */
823 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
824 return -EINVAL;
825
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700826
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700827 ret = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700828 if (ret < 0) {
Johannes Berg721c32f2012-03-06 13:30:40 -0800829 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -0800830 "Error sending %s: enqueue_hcmd failed: %d\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700831 trans_pcie_get_cmd_string(trans_pcie, cmd->id), ret);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700832 return ret;
833 }
834 return 0;
835}
836
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700837static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700838{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700839 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700840 int cmd_idx;
841 int ret;
842
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700843 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700844 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700845
Johannes Berg2cc39c92012-03-06 13:30:41 -0800846 if (WARN_ON(test_and_set_bit(STATUS_HCMD_ACTIVE,
Don Fry74fda972012-03-20 16:36:54 -0700847 &trans_pcie->status))) {
Johannes Berg2cc39c92012-03-06 13:30:41 -0800848 IWL_ERR(trans, "Command %s: a command is already active!\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700849 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
Johannes Berg2cc39c92012-03-06 13:30:41 -0800850 return -EIO;
851 }
852
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700853 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700854 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700855
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700856 cmd_idx = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700857 if (cmd_idx < 0) {
858 ret = cmd_idx;
Don Fry74fda972012-03-20 16:36:54 -0700859 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Johannes Berg721c32f2012-03-06 13:30:40 -0800860 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -0800861 "Error sending %s: enqueue_hcmd failed: %d\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700862 trans_pcie_get_cmd_string(trans_pcie, cmd->id), ret);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700863 return ret;
864 }
865
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -0800866 ret = wait_event_timeout(trans->wait_command_queue,
Don Fry74fda972012-03-20 16:36:54 -0700867 !test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700868 HOST_COMPLETE_TIMEOUT);
869 if (!ret) {
Don Fry74fda972012-03-20 16:36:54 -0700870 if (test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) {
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700871 struct iwl_tx_queue *txq =
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800872 &trans_pcie->txq[trans_pcie->cmd_queue];
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700873 struct iwl_queue *q = &txq->q;
874
Johannes Berg721c32f2012-03-06 13:30:40 -0800875 IWL_ERR(trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700876 "Error sending %s: time out after %dms.\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700877 trans_pcie_get_cmd_string(trans_pcie, cmd->id),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700878 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
879
Johannes Berg721c32f2012-03-06 13:30:40 -0800880 IWL_ERR(trans,
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700881 "Current CMD queue read_ptr %d write_ptr %d\n",
882 q->read_ptr, q->write_ptr);
883
Don Fry74fda972012-03-20 16:36:54 -0700884 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Johannes Bergd9fb6462012-03-26 08:23:39 -0700885 IWL_DEBUG_INFO(trans,
886 "Clearing HCMD_ACTIVE for command %s\n",
887 trans_pcie_get_cmd_string(trans_pcie,
888 cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700889 ret = -ETIMEDOUT;
890 goto cancel;
891 }
892 }
893
Johannes Berg65b94a42012-03-05 11:24:38 -0800894 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700895 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700896 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700897 ret = -EIO;
898 goto cancel;
899 }
900
901 return 0;
902
903cancel:
904 if (cmd->flags & CMD_WANT_SKB) {
905 /*
906 * Cancel the CMD_WANT_SKB flag for the cmd in the
907 * TX cmd queue. Otherwise in case the cmd comes
908 * in later, it will possibly set an invalid
909 * address (cmd->meta.source).
910 */
Johannes Bergbf8440e2012-03-19 17:12:06 +0100911 trans_pcie->txq[trans_pcie->cmd_queue].
912 entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700913 }
Emmanuel Grumbach9cac4942011-11-10 06:55:20 -0800914
Johannes Berg65b94a42012-03-05 11:24:38 -0800915 if (cmd->resp_pkt) {
916 iwl_free_resp(cmd);
917 cmd->resp_pkt = NULL;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700918 }
919
920 return ret;
921}
922
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700923int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700924{
925 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700926 return iwl_send_cmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700927
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700928 return iwl_send_cmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700929}
930
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700931/* Frees buffers until index _not_ inclusive */
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700932int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
933 struct sk_buff_head *skbs)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700934{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700935 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
936 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700937 struct iwl_queue *q = &txq->q;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700938 int last_to_free;
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700939 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700940
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700941 /* This function is not meant to release cmd queue*/
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800942 if (WARN_ON(txq_id == trans_pcie->cmd_queue))
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700943 return 0;
944
Johannes Berg015c15e2012-03-05 11:24:24 -0800945 lockdep_assert_held(&txq->lock);
946
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700947 /*Since we free until index _not_ inclusive, the one before index is
948 * the last we will free. This one must be used */
949 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
950
951 if ((index >= q->n_bd) ||
952 (iwl_queue_used(q, last_to_free) == 0)) {
953 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
954 "last_to_free %d is out of range [0-%d] %d %d.\n",
955 __func__, txq_id, last_to_free, q->n_bd,
956 q->write_ptr, q->read_ptr);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700957 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700958 }
959
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700960 if (WARN_ON(!skb_queue_empty(skbs)))
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700961 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700962
963 for (;
964 q->read_ptr != index;
965 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
966
Johannes Bergbf8440e2012-03-19 17:12:06 +0100967 if (WARN_ON_ONCE(txq->entries[txq->q.read_ptr].skb == NULL))
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700968 continue;
969
Johannes Bergbf8440e2012-03-19 17:12:06 +0100970 __skb_queue_tail(skbs, txq->entries[txq->q.read_ptr].skb);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700971
Johannes Bergbf8440e2012-03-19 17:12:06 +0100972 txq->entries[txq->q.read_ptr].skb = NULL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700973
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700974 iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700975
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700976 iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700977 freed++;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700978 }
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700979
980 iwl_queue_progress(trans_pcie, txq);
981
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700982 return freed;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700983}