blob: 114653aa9ae2bb0c25e0453c535ea9c2359fcd60 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_drm.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_bios.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038/* General customization:
39 */
40
41#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
42
43#define DRIVER_NAME "i915"
44#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070045#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Jesse Barnes317c35d2008-08-25 15:11:06 -070047enum pipe {
48 PIPE_A = 0,
49 PIPE_B,
50};
51
Jesse Barnes80824002009-09-10 15:28:06 -070052enum plane {
53 PLANE_A = 0,
54 PLANE_B,
55};
56
Keith Packard52440212008-11-18 09:30:25 -080057#define I915_NUM_PIPE 2
58
Eric Anholt62fdfea2010-05-21 13:26:39 -070059#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061/* Interface history:
62 *
63 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110064 * 1.2: Add Power Management
65 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110066 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100067 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100068 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
69 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 */
71#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100072#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define DRIVER_PATCHLEVEL 0
74
Eric Anholt673a3942008-07-30 12:06:12 -070075#define WATCH_COHERENCY 0
76#define WATCH_BUF 0
77#define WATCH_EXEC 0
78#define WATCH_LRU 0
79#define WATCH_RELOC 0
80#define WATCH_INACTIVE 0
81#define WATCH_PWRITE 0
82
Dave Airlie71acb5e2008-12-30 20:31:46 +100083#define I915_GEM_PHYS_CURSOR_0 1
84#define I915_GEM_PHYS_CURSOR_1 2
85#define I915_GEM_PHYS_OVERLAY_REGS 3
86#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
87
88struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
92 struct drm_gem_object *cur_obj;
93};
94
Linus Torvalds1da177e2005-04-16 15:20:36 -070095typedef struct _drm_i915_ring_buffer {
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 unsigned long Size;
97 u8 *virtual_start;
98 int head;
99 int tail;
100 int space;
101 drm_local_map_t map;
Eric Anholt673a3942008-07-30 12:06:12 -0700102 struct drm_gem_object *ring_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103} drm_i915_ring_buffer_t;
104
105struct mem_block {
106 struct mem_block *next;
107 struct mem_block *prev;
108 int start;
109 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000110 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111};
112
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700113struct opregion_header;
114struct opregion_acpi;
115struct opregion_swsci;
116struct opregion_asle;
117
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100118struct intel_opregion {
119 struct opregion_header *header;
120 struct opregion_acpi *acpi;
121 struct opregion_swsci *swsci;
122 struct opregion_asle *asle;
123 int enabled;
124};
125
Dave Airlie7c1c2872008-11-28 14:22:24 +1000126struct drm_i915_master_private {
127 drm_local_map_t *sarea;
128 struct _drm_i915_sarea *sarea_priv;
129};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800130#define I915_FENCE_REG_NONE -1
131
132struct drm_i915_fence_reg {
133 struct drm_gem_object *obj;
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200134 struct list_head lru_list;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800135};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000136
yakui_zhao9b9d1722009-05-31 17:17:17 +0800137struct sdvo_device_mapping {
138 u8 dvo_port;
139 u8 slave_addr;
140 u8 dvo_wiring;
141 u8 initialized;
Adam Jacksonb1083332010-04-23 16:07:40 -0400142 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800143};
144
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700145struct drm_i915_error_state {
146 u32 eir;
147 u32 pgtbl_er;
148 u32 pipeastat;
149 u32 pipebstat;
150 u32 ipeir;
151 u32 ipehr;
152 u32 instdone;
153 u32 acthd;
154 u32 instpm;
155 u32 instps;
156 u32 instdone1;
157 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000158 u64 bbaddr;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700159 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000160 struct drm_i915_error_object {
161 int page_count;
162 u32 gtt_offset;
163 u32 *pages[0];
164 } *ringbuffer, *batchbuffer[2];
165 struct drm_i915_error_buffer {
166 size_t size;
167 u32 name;
168 u32 seqno;
169 u32 gtt_offset;
170 u32 read_domains;
171 u32 write_domain;
172 u32 fence_reg;
173 s32 pinned:2;
174 u32 tiling:2;
175 u32 dirty:1;
176 u32 purgeable:1;
177 } *active_bo;
178 u32 active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700179};
180
Jesse Barnese70236a2009-09-21 10:42:27 -0700181struct drm_i915_display_funcs {
182 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400183 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700184 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
185 void (*disable_fbc)(struct drm_device *dev);
186 int (*get_display_clock_speed)(struct drm_device *dev);
187 int (*get_fifo_size)(struct drm_device *dev, int plane);
188 void (*update_wm)(struct drm_device *dev, int planea_clock,
189 int planeb_clock, int sr_hdisplay, int pixel_size);
190 /* clock updates for mode set */
191 /* cursor updates */
192 /* render clock increase/decrease */
193 /* display clock increase/decrease */
194 /* pll clock increase/decrease */
195 /* clock gating init */
196};
197
Daniel Vetter02e792f2009-09-15 22:57:34 +0200198struct intel_overlay;
199
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500200struct intel_device_info {
201 u8 is_mobile : 1;
202 u8 is_i8xx : 1;
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400203 u8 is_i85x : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500204 u8 is_i915g : 1;
205 u8 is_i9xx : 1;
206 u8 is_i945gm : 1;
207 u8 is_i965g : 1;
208 u8 is_i965gm : 1;
209 u8 is_g33 : 1;
210 u8 need_gfx_hws : 1;
211 u8 is_g4x : 1;
212 u8 is_pineview : 1;
213 u8 is_ironlake : 1;
Zhenyu Wang59f2d0f2010-03-09 23:37:07 +0800214 u8 is_gen6 : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500215 u8 has_fbc : 1;
216 u8 has_rc6 : 1;
217 u8 has_pipe_cxsr : 1;
218 u8 has_hotplug : 1;
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500219 u8 cursor_needs_physical : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500220};
221
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800222enum no_fbc_reason {
223 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
224 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
225 FBC_MODE_TOO_LARGE, /* mode too large for compression */
226 FBC_BAD_PLANE, /* fbc not supported on plane */
227 FBC_NOT_TILED, /* buffer not tiled */
228};
229
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800230enum intel_pch {
231 PCH_IBX, /* Ibexpeak PCH */
232 PCH_CPT, /* Cougarpoint PCH */
233};
234
Dave Airlie8be48d92010-03-30 05:34:14 +0000235struct intel_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700238 struct drm_device *dev;
239
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500240 const struct intel_device_info *info;
241
Dave Airlieac5c4e72008-12-19 15:38:34 +1000242 int has_gem;
243
Eric Anholt3043c602008-10-02 12:24:47 -0700244 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
Dave Airlieec2a4c32009-08-04 11:43:41 +1000246 struct pci_dev *bridge_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 drm_i915_ring_buffer_t ring;
248
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000249 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 void *hw_status_page;
Jesse Barnese552eb72010-04-21 11:39:23 -0700251 void *seqno_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700253 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000254 unsigned int status_gfx_addr;
Jesse Barnese552eb72010-04-21 11:39:23 -0700255 unsigned int seqno_gfx_addr;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000256 drm_local_map_t hws_map;
Eric Anholt673a3942008-07-30 12:06:12 -0700257 struct drm_gem_object *hws_obj;
Jesse Barnese552eb72010-04-21 11:39:23 -0700258 struct drm_gem_object *seqno_obj;
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700259 struct drm_gem_object *pwrctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
Jesse Barnesd7658982009-06-05 14:41:29 +0000261 struct resource mch_res;
262
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000263 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 int back_offset;
265 int front_offset;
266 int current_page;
267 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
269 wait_queue_head_t irq_queue;
270 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700271 /** Protects user_irq_refcount and irq_mask_reg */
272 spinlock_t user_irq_lock;
273 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
274 int user_irq_refcount;
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100275 u32 trace_irq_seqno;
Eric Anholted4cb412008-07-29 12:10:39 -0700276 /** Cached value of IMR to avoid reads in updating the bitfield */
277 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800278 u32 pipestat[2];
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500279 /** splitted irq regs for graphics and display engine on Ironlake,
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800280 irq_mask_reg is still used for display irq. */
281 u32 gt_irq_mask_reg;
282 u32 gt_irq_enable_reg;
283 u32 de_irq_enable_reg;
Zhenyu Wangc6501562009-11-03 18:57:21 +0000284 u32 pch_irq_mask_reg;
285 u32 pch_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
Jesse Barnes5ca58282009-03-31 14:11:15 -0700287 u32 hotplug_supported_mask;
288 struct work_struct hotplug_work;
289
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 int tex_lru_log_granularity;
291 int allow_batchbuffer;
292 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100293 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000294 int vblank_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000295
Ben Gamarif65d9422009-09-14 17:48:44 -0400296 /* For hangcheck timer */
297#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
298 struct timer_list hangcheck_timer;
299 int hangcheck_count;
300 uint32_t last_acthd;
301
Jesse Barnes79e53942008-11-07 14:24:08 -0800302 struct drm_mm vram;
303
Jesse Barnes80824002009-09-10 15:28:06 -0700304 unsigned long cfb_size;
305 unsigned long cfb_pitch;
306 int cfb_fence;
307 int cfb_plane;
308
Jesse Barnes79e53942008-11-07 14:24:08 -0800309 int irq_enabled;
310
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100311 struct intel_opregion opregion;
312
Daniel Vetter02e792f2009-09-15 22:57:34 +0200313 /* overlay */
314 struct intel_overlay *overlay;
315
Jesse Barnes79e53942008-11-07 14:24:08 -0800316 /* LVDS info */
317 int backlight_duty_cycle; /* restore backlight to this value */
318 bool panel_wants_dither;
319 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800320 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
321 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800322
323 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100324 unsigned int int_tv_support:1;
325 unsigned int lvds_dither:1;
326 unsigned int lvds_vbt:1;
327 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500328 unsigned int lvds_use_ssc:1;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800329 unsigned int edp_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500330 int lvds_ssc_freq;
Zhenyu Wang500a8cc2010-01-13 11:19:52 +0800331 int edp_bpp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800332
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700333 struct notifier_block lid_notifier;
334
Shaohua Li29874f42009-11-18 15:15:02 +0800335 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800336 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
337 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
338 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
339
Shaohua Li7662c8b2009-06-26 11:23:55 +0800340 unsigned int fsb_freq, mem_freq;
341
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700342 spinlock_t error_lock;
343 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400344 struct work_struct error_work;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700345 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700346
Jesse Barnese70236a2009-09-21 10:42:27 -0700347 /* Display functions */
348 struct drm_i915_display_funcs display;
349
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800350 /* PCH chipset type */
351 enum intel_pch pch_type;
352
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000353 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800354 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000355 u8 saveLBB;
356 u32 saveDSPACNTR;
357 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000358 u32 saveDSPARB;
Peng Li461cba22008-11-18 12:39:02 +0800359 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000360 u32 savePIPEACONF;
361 u32 savePIPEBCONF;
362 u32 savePIPEASRC;
363 u32 savePIPEBSRC;
364 u32 saveFPA0;
365 u32 saveFPA1;
366 u32 saveDPLL_A;
367 u32 saveDPLL_A_MD;
368 u32 saveHTOTAL_A;
369 u32 saveHBLANK_A;
370 u32 saveHSYNC_A;
371 u32 saveVTOTAL_A;
372 u32 saveVBLANK_A;
373 u32 saveVSYNC_A;
374 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000375 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800376 u32 saveTRANS_HTOTAL_A;
377 u32 saveTRANS_HBLANK_A;
378 u32 saveTRANS_HSYNC_A;
379 u32 saveTRANS_VTOTAL_A;
380 u32 saveTRANS_VBLANK_A;
381 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000382 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000383 u32 saveDSPASTRIDE;
384 u32 saveDSPASIZE;
385 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700386 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000387 u32 saveDSPASURF;
388 u32 saveDSPATILEOFF;
389 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700390 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000391 u32 saveBLC_PWM_CTL;
392 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800393 u32 saveBLC_CPU_PWM_CTL;
394 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000395 u32 saveFPB0;
396 u32 saveFPB1;
397 u32 saveDPLL_B;
398 u32 saveDPLL_B_MD;
399 u32 saveHTOTAL_B;
400 u32 saveHBLANK_B;
401 u32 saveHSYNC_B;
402 u32 saveVTOTAL_B;
403 u32 saveVBLANK_B;
404 u32 saveVSYNC_B;
405 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000406 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800407 u32 saveTRANS_HTOTAL_B;
408 u32 saveTRANS_HBLANK_B;
409 u32 saveTRANS_HSYNC_B;
410 u32 saveTRANS_VTOTAL_B;
411 u32 saveTRANS_VBLANK_B;
412 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000413 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000414 u32 saveDSPBSTRIDE;
415 u32 saveDSPBSIZE;
416 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700417 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000418 u32 saveDSPBSURF;
419 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700420 u32 saveVGA0;
421 u32 saveVGA1;
422 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000423 u32 saveVGACNTRL;
424 u32 saveADPA;
425 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700426 u32 savePP_ON_DELAYS;
427 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000428 u32 saveDVOA;
429 u32 saveDVOB;
430 u32 saveDVOC;
431 u32 savePP_ON;
432 u32 savePP_OFF;
433 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700434 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000435 u32 savePFIT_CONTROL;
436 u32 save_palette_a[256];
437 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700438 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000439 u32 saveFBC_CFB_BASE;
440 u32 saveFBC_LL_BASE;
441 u32 saveFBC_CONTROL;
442 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000443 u32 saveIER;
444 u32 saveIIR;
445 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800446 u32 saveDEIER;
447 u32 saveDEIMR;
448 u32 saveGTIER;
449 u32 saveGTIMR;
450 u32 saveFDI_RXA_IMR;
451 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800452 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800453 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000454 u32 saveSWF0[16];
455 u32 saveSWF1[16];
456 u32 saveSWF2[3];
457 u8 saveMSR;
458 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800459 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000460 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000461 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000462 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000463 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700464 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000465 u32 saveCURACNTR;
466 u32 saveCURAPOS;
467 u32 saveCURABASE;
468 u32 saveCURBCNTR;
469 u32 saveCURBPOS;
470 u32 saveCURBBASE;
471 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700472 u32 saveDP_B;
473 u32 saveDP_C;
474 u32 saveDP_D;
475 u32 savePIPEA_GMCH_DATA_M;
476 u32 savePIPEB_GMCH_DATA_M;
477 u32 savePIPEA_GMCH_DATA_N;
478 u32 savePIPEB_GMCH_DATA_N;
479 u32 savePIPEA_DP_LINK_M;
480 u32 savePIPEB_DP_LINK_M;
481 u32 savePIPEA_DP_LINK_N;
482 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800483 u32 saveFDI_RXA_CTL;
484 u32 saveFDI_TXA_CTL;
485 u32 saveFDI_RXB_CTL;
486 u32 saveFDI_TXB_CTL;
487 u32 savePFA_CTL_1;
488 u32 savePFB_CTL_1;
489 u32 savePFA_WIN_SZ;
490 u32 savePFB_WIN_SZ;
491 u32 savePFA_WIN_POS;
492 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000493 u32 savePCH_DREF_CONTROL;
494 u32 saveDISP_ARB_CTL;
495 u32 savePIPEA_DATA_M1;
496 u32 savePIPEA_DATA_N1;
497 u32 savePIPEA_LINK_M1;
498 u32 savePIPEA_LINK_N1;
499 u32 savePIPEB_DATA_M1;
500 u32 savePIPEB_DATA_N1;
501 u32 savePIPEB_LINK_M1;
502 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000503 u32 saveMCHBAR_RENDER_STANDBY;
Eric Anholt673a3942008-07-30 12:06:12 -0700504
505 struct {
506 struct drm_mm gtt_space;
507
Keith Packard0839ccb2008-10-30 19:38:48 -0700508 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800509 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700510
Eric Anholt673a3942008-07-30 12:06:12 -0700511 /**
Chris Wilson31169712009-09-14 16:50:28 +0100512 * Membership on list of all loaded devices, used to evict
513 * inactive buffers under memory pressure.
514 *
515 * Modifications should only be done whilst holding the
516 * shrink_list_lock spinlock.
517 */
518 struct list_head shrink_list;
519
520 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700521 * List of objects currently involved in rendering from the
522 * ringbuffer.
523 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800524 * Includes buffers having the contents of their GPU caches
525 * flushed, not necessarily primitives. last_rendering_seqno
526 * represents when the rendering involved will be completed.
527 *
Eric Anholt673a3942008-07-30 12:06:12 -0700528 * A reference is held on the buffer while on this list.
529 */
Carl Worth5e118f42009-03-20 11:54:25 -0700530 spinlock_t active_list_lock;
Eric Anholt673a3942008-07-30 12:06:12 -0700531 struct list_head active_list;
532
533 /**
534 * List of objects which are not in the ringbuffer but which
535 * still have a write_domain which needs to be flushed before
536 * unbinding.
537 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800538 * last_rendering_seqno is 0 while an object is in this list.
539 *
Eric Anholt673a3942008-07-30 12:06:12 -0700540 * A reference is held on the buffer while on this list.
541 */
542 struct list_head flushing_list;
543
544 /**
Daniel Vetter99fcb762010-02-07 16:20:18 +0100545 * List of objects currently pending a GPU write flush.
546 *
547 * All elements on this list will belong to either the
548 * active_list or flushing_list, last_rendering_seqno can
549 * be used to differentiate between the two elements.
550 */
551 struct list_head gpu_write_list;
552
553 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700554 * LRU list of objects which are not in the ringbuffer and
555 * are ready to unbind, but are still in the GTT.
556 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800557 * last_rendering_seqno is 0 while an object is in this list.
558 *
Eric Anholt673a3942008-07-30 12:06:12 -0700559 * A reference is not held on the buffer while on this list,
560 * as merely being GTT-bound shouldn't prevent its being
561 * freed, and we'll pull it off the list in the free path.
562 */
563 struct list_head inactive_list;
564
Eric Anholta09ba7f2009-08-29 12:49:51 -0700565 /** LRU list of objects with fence regs on them. */
566 struct list_head fence_list;
567
Eric Anholt673a3942008-07-30 12:06:12 -0700568 /**
569 * List of breadcrumbs associated with GPU requests currently
570 * outstanding.
571 */
572 struct list_head request_list;
573
574 /**
575 * We leave the user IRQ off as much as possible,
576 * but this means that requests will finish and never
577 * be retired once the system goes idle. Set a timer to
578 * fire periodically while the ring is running. When it
579 * fires, go retire requests.
580 */
581 struct delayed_work retire_work;
582
583 uint32_t next_gem_seqno;
584
585 /**
586 * Waiting sequence number, if any
587 */
588 uint32_t waiting_gem_seqno;
589
590 /**
591 * Last seq seen at irq time
592 */
593 uint32_t irq_gem_seqno;
594
595 /**
596 * Flag if the X Server, and thus DRM, is not currently in
597 * control of the device.
598 *
599 * This is set between LeaveVT and EnterVT. It needs to be
600 * replaced with a semaphore. It also needs to be
601 * transitioned away from for kernel modesetting.
602 */
603 int suspended;
604
605 /**
606 * Flag if the hardware appears to be wedged.
607 *
608 * This is set when attempts to idle the device timeout.
609 * It prevents command submission from occuring and makes
610 * every pending request fail
611 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400612 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700613
614 /** Bit 6 swizzling required for X tiling */
615 uint32_t bit_6_swizzle_x;
616 /** Bit 6 swizzling required for Y tiling */
617 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000618
619 /* storage for physical objects */
620 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Eric Anholt673a3942008-07-30 12:06:12 -0700621 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800622 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800623 /* indicate whether the LVDS_BORDER should be enabled or not */
624 unsigned int lvds_border_bits;
Jesse Barnes652c3932009-08-17 13:31:43 -0700625
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500626 struct drm_crtc *plane_to_crtc_mapping[2];
627 struct drm_crtc *pipe_to_crtc_mapping[2];
628 wait_queue_head_t pending_flip_queue;
629
Jesse Barnes652c3932009-08-17 13:31:43 -0700630 /* Reclocking support */
631 bool render_reclock_avail;
632 bool lvds_downclock_avail;
Zhao Yakuibfac4d62010-04-07 17:11:22 +0800633 /* indicate whether the LVDS EDID is OK */
634 bool lvds_edid_good;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000635 /* indicates the reduced downclock for LVDS*/
636 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700637 struct work_struct idle_work;
638 struct timer_list idle_timer;
639 bool busy;
640 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800641 int child_dev_num;
642 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800643 struct drm_connector *int_lvds_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800644
Zhenyu Wangc48044112009-12-17 14:48:43 +0800645 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800646
647 u8 cur_delay;
648 u8 min_delay;
649 u8 max_delay;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800650
651 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000652
Jesse Barnes20bf3772010-04-21 11:39:22 -0700653 struct drm_mm_node *compressed_fb;
654 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700655
Dave Airlie8be48d92010-03-30 05:34:14 +0000656 /* list of fbdev register on this device */
657 struct intel_fbdev *fbdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658} drm_i915_private_t;
659
Eric Anholt673a3942008-07-30 12:06:12 -0700660/** driver private structure attached to each drm_gem_object */
661struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000662 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700663
664 /** Current space allocated to this object in the GTT, if any. */
665 struct drm_mm_node *gtt_space;
666
667 /** This object's place on the active/flushing/inactive lists */
668 struct list_head list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100669 /** This object's place on GPU write list */
670 struct list_head gpu_write_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700671
672 /**
673 * This is set if the object is on the active or flushing lists
674 * (has pending rendering), and is not set if it's on inactive (ready
675 * to be unbound).
676 */
677 int active;
678
679 /**
680 * This is set if the object has been written to since last bound
681 * to the GTT
682 */
683 int dirty;
684
685 /** AGP memory structure for our GTT binding. */
686 DRM_AGP_MEM *agp_mem;
687
Eric Anholt856fa192009-03-19 14:10:50 -0700688 struct page **pages;
689 int pages_refcount;
Eric Anholt673a3942008-07-30 12:06:12 -0700690
691 /**
692 * Current offset of the object in GTT space.
693 *
694 * This is the same as gtt_space->start
695 */
696 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100697
Jesse Barnesde151cf2008-11-12 10:03:55 -0800698 /**
699 * Fake offset for use by mmap(2)
700 */
701 uint64_t mmap_offset;
702
703 /**
704 * Fence register bits (if any) for this object. Will be set
705 * as needed when mapped into the GTT.
706 * Protected by dev->struct_mutex.
707 */
708 int fence_reg;
Eric Anholt673a3942008-07-30 12:06:12 -0700709
Eric Anholt673a3942008-07-30 12:06:12 -0700710 /** How many users have pinned this object in GTT space */
711 int pin_count;
712
713 /** Breadcrumb of last rendering to the buffer. */
714 uint32_t last_rendering_seqno;
715
716 /** Current tiling mode for the object. */
717 uint32_t tiling_mode;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800718 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700719
Eric Anholt280b7132009-03-12 16:56:27 -0700720 /** Record of address bit 17 of each page at last unbind. */
721 long *bit_17;
722
Keith Packardba1eb1d2008-10-14 19:55:10 -0700723 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
724 uint32_t agp_type;
725
Eric Anholt673a3942008-07-30 12:06:12 -0700726 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800727 * If present, while GEM_DOMAIN_CPU is in the read domain this array
728 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700729 */
730 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800731
732 /** User space pin count and filp owning the pin */
733 uint32_t user_pin_count;
734 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000735
736 /** for phy allocated objects */
737 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500738
739 /**
740 * Used for checking the object doesn't appear more than once
741 * in an execbuffer object list.
742 */
743 int in_execbuffer;
Chris Wilson3ef94da2009-09-14 16:50:29 +0100744
745 /**
746 * Advice: are the backing pages purgeable?
747 */
748 int madv;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500749
750 /**
751 * Number of crtcs where this object is currently the fb, but
752 * will be page flipped away on the next vblank. When it
753 * reaches 0, dev_priv->pending_flip_queue will be woken up.
754 */
755 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700756};
757
Daniel Vetter62b8b212010-04-09 19:05:08 +0000758#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100759
Eric Anholt673a3942008-07-30 12:06:12 -0700760/**
761 * Request queue structure.
762 *
763 * The request queue allows us to note sequence numbers that have been emitted
764 * and may be associated with active buffers to be retired.
765 *
766 * By keeping this list, we can avoid having to do questionable
767 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
768 * an emission time with seqnos for tracking how far ahead of the GPU we are.
769 */
770struct drm_i915_gem_request {
771 /** GEM sequence number associated with this request. */
772 uint32_t seqno;
773
774 /** Time at which this request was emitted, in jiffies. */
775 unsigned long emitted_jiffies;
776
Eric Anholtb9624422009-06-03 07:27:35 +0000777 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700778 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000779
780 /** file_priv list entry for this request */
781 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700782};
783
784struct drm_i915_file_private {
785 struct {
Eric Anholtb9624422009-06-03 07:27:35 +0000786 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700787 } mm;
788};
789
Jesse Barnes79e53942008-11-07 14:24:08 -0800790enum intel_chip_family {
791 CHIP_I8XX = 0x01,
792 CHIP_I9XX = 0x02,
793 CHIP_I915 = 0x04,
794 CHIP_I965 = 0x08,
795};
796
Eric Anholtc153f452007-09-03 12:06:45 +1000797extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000798extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700800extern unsigned int i915_powersave;
Jesse Barnes33814342010-01-14 20:48:02 +0000801extern unsigned int i915_lvds_downclock;
Dave Airlieb3a83632005-09-30 18:37:36 +1000802
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000803extern int i915_suspend(struct drm_device *dev, pm_message_t state);
804extern int i915_resume(struct drm_device *dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400805extern void i915_save_display(struct drm_device *dev);
806extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000807extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
808extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
809
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000811extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100812extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000813extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700814extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000815extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000816extern void i915_driver_preclose(struct drm_device *dev,
817 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700818extern void i915_driver_postclose(struct drm_device *dev,
819 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000820extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100821extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
822 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700823extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700824 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700825 int i, int DR1, int DR4);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400826extern int i965_reset(struct drm_device *dev, u8 flags);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000827
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400829void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson9df30792010-02-18 10:24:56 +0000830void i915_destroy_error_state(struct drm_device *dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000831extern int i915_irq_emit(struct drm_device *dev, void *data,
832 struct drm_file *file_priv);
833extern int i915_irq_wait(struct drm_device *dev, void *data,
834 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700835void i915_user_irq_get(struct drm_device *dev);
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100836void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
Eric Anholt673a3942008-07-30 12:06:12 -0700837void i915_user_irq_put(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839
840extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000841extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700842extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000843extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000844extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
845 struct drm_file *file_priv);
846extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
847 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700848extern int i915_enable_vblank(struct drm_device *dev, int crtc);
849extern void i915_disable_vblank(struct drm_device *dev, int crtc);
850extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800851extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000852extern int i915_vblank_swap(struct drm_device *dev, void *data,
853 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100854extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700855extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
856void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask);
857void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858
Keith Packard7c463582008-11-04 02:03:27 -0800859void
860i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
861
862void
863i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
864
Zhao Yakui01c66882009-10-28 05:10:00 +0000865void intel_enable_asle (struct drm_device *dev);
866
Keith Packard7c463582008-11-04 02:03:27 -0800867
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000869extern int i915_mem_alloc(struct drm_device *dev, void *data,
870 struct drm_file *file_priv);
871extern int i915_mem_free(struct drm_device *dev, void *data,
872 struct drm_file *file_priv);
873extern int i915_mem_init_heap(struct drm_device *dev, void *data,
874 struct drm_file *file_priv);
875extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
876 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000878extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000879 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700880/* i915_gem.c */
881int i915_gem_init_ioctl(struct drm_device *dev, void *data,
882 struct drm_file *file_priv);
883int i915_gem_create_ioctl(struct drm_device *dev, void *data,
884 struct drm_file *file_priv);
885int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
886 struct drm_file *file_priv);
887int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
888 struct drm_file *file_priv);
889int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
890 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800891int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
892 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700893int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
894 struct drm_file *file_priv);
895int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
896 struct drm_file *file_priv);
897int i915_gem_execbuffer(struct drm_device *dev, void *data,
898 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -0500899int i915_gem_execbuffer2(struct drm_device *dev, void *data,
900 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700901int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
902 struct drm_file *file_priv);
903int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
904 struct drm_file *file_priv);
905int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
906 struct drm_file *file_priv);
907int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
908 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +0100909int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
910 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700911int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
912 struct drm_file *file_priv);
913int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
914 struct drm_file *file_priv);
915int i915_gem_set_tiling(struct drm_device *dev, void *data,
916 struct drm_file *file_priv);
917int i915_gem_get_tiling(struct drm_device *dev, void *data,
918 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700919int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
920 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700921void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700922int i915_gem_init_object(struct drm_gem_object *obj);
Daniel Vetterac52bc52010-04-09 19:05:06 +0000923struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
924 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -0700925void i915_gem_free_object(struct drm_gem_object *obj);
926int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
927void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800928int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -0700929void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700930void i915_gem_lastclose(struct drm_device *dev);
931uint32_t i915_get_gem_seqno(struct drm_device *dev);
Ben Gamari22be1722009-09-14 17:48:43 -0400932bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
Chris Wilson8c4b8c32009-06-17 22:08:52 +0100933int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +0100934int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700935void i915_gem_retire_requests(struct drm_device *dev);
936void i915_gem_retire_work_handler(struct work_struct *work);
937void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -0800938int i915_gem_object_set_domain(struct drm_gem_object *obj,
939 uint32_t read_domains,
940 uint32_t write_domain);
941int i915_gem_init_ringbuffer(struct drm_device *dev);
942void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
943int i915_gem_do_init(struct drm_device *dev, unsigned long start,
944 unsigned long end);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800945int i915_gem_idle(struct drm_device *dev);
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200946uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
947 uint32_t flush_domains);
948int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800949int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -0800950int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
951 int write);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +0800952int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +1000953int i915_gem_attach_phys_object(struct drm_device *dev,
954 struct drm_gem_object *obj, int id);
955void i915_gem_detach_phys_object(struct drm_device *dev,
956 struct drm_gem_object *obj);
957void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson4bdadb92010-01-27 13:36:32 +0000958int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700959void i915_gem_object_put_pages(struct drm_gem_object *obj);
Eric Anholt1fd1c622009-06-03 07:26:58 +0000960void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500961void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700962
Chris Wilson31169712009-09-14 16:50:28 +0100963void i915_gem_shrinker_init(void);
964void i915_gem_shrinker_exit(void);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700965int i915_gem_init_pipe_control(struct drm_device *dev);
966void i915_gem_cleanup_pipe_control(struct drm_device *dev);
Chris Wilson31169712009-09-14 16:50:28 +0100967
Eric Anholt673a3942008-07-30 12:06:12 -0700968/* i915_gem_tiling.c */
969void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -0700970void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
971void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Jesse Barnes76446ca2009-12-17 22:05:42 -0500972bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
973 int tiling_mode);
Owain Ainsworthf590d272010-02-18 15:33:00 +0000974bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
975 int tiling_mode);
Eric Anholt673a3942008-07-30 12:06:12 -0700976
977/* i915_gem_debug.c */
978void i915_gem_dump_object(struct drm_gem_object *obj, int len,
979 const char *where, uint32_t mark);
980#if WATCH_INACTIVE
981void i915_verify_inactive(struct drm_device *dev, char *file, int line);
982#else
983#define i915_verify_inactive(dev, file, line)
984#endif
985void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
986void i915_gem_dump_object(struct drm_gem_object *obj, int len,
987 const char *where, uint32_t mark);
988void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989
Ben Gamari20172632009-02-17 20:08:50 -0500990/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -0400991int i915_debugfs_init(struct drm_minor *minor);
992void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -0500993
Jesse Barnes317c35d2008-08-25 15:11:06 -0700994/* i915_suspend.c */
995extern int i915_save_state(struct drm_device *dev);
996extern int i915_restore_state(struct drm_device *dev);
997
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700998/* i915_suspend.c */
999extern int i915_save_state(struct drm_device *dev);
1000extern int i915_restore_state(struct drm_device *dev);
1001
Len Brown65e082c2008-10-24 17:18:10 -04001002#ifdef CONFIG_ACPI
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001003/* i915_opregion.c */
Matthew Garrett74a365b2009-03-19 21:35:39 +00001004extern int intel_opregion_init(struct drm_device *dev, int resume);
Matthew Garrett3b1c1c12009-04-01 19:52:29 +01001005extern void intel_opregion_free(struct drm_device *dev, int suspend);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001006extern void opregion_asle_intr(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001007extern void ironlake_opregion_gse_intr(struct drm_device *dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001008extern void opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001009#else
Len Brown03ae61d2009-03-28 01:41:14 -04001010static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
Matthew Garrett3b1c1c12009-04-01 19:52:29 +01001011static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001012static inline void opregion_asle_intr(struct drm_device *dev) { return; }
Zhao Yakui01c66882009-10-28 05:10:00 +00001013static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001014static inline void opregion_enable_asle(struct drm_device *dev) { return; }
1015#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001016
Eric Anholt62fdfea2010-05-21 13:26:39 -07001017/* intel_ringbuffer.c */
1018extern void i915_gem_flush(struct drm_device *dev,
1019 uint32_t invalidate_domains,
1020 uint32_t flush_domains);
1021extern int i915_dispatch_gem_execbuffer(struct drm_device *dev,
1022 struct drm_i915_gem_execbuffer2 *exec,
1023 struct drm_clip_rect *cliprects,
1024 uint64_t exec_offset);
1025extern uint32_t i915_ring_add_request(struct drm_device *dev);
1026
Jesse Barnes79e53942008-11-07 14:24:08 -08001027/* modesetting */
1028extern void intel_modeset_init(struct drm_device *dev);
1029extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001030extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -07001031extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -07001032extern void g4x_disable_fbc(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001033extern void intel_disable_fbc(struct drm_device *dev);
1034extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1035extern bool intel_fbc_enabled(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001036
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001037extern void intel_detect_pch (struct drm_device *dev);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001038extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001039
Eric Anholt546b0972008-09-01 16:45:29 -07001040/**
1041 * Lock test for when it's just for synchronization of ring access.
1042 *
1043 * In that case, we don't need to do it when GEM is initialized as nobody else
1044 * has access to the ring.
1045 */
1046#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
1047 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
1048 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1049} while (0)
1050
Eric Anholt3043c602008-10-02 12:24:47 -07001051#define I915_READ(reg) readl(dev_priv->regs + (reg))
1052#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
1053#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1054#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1055#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1056#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -08001057#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
Keith Packard049ef7e2009-04-30 14:43:43 -07001058#define I915_READ64(reg) readq(dev_priv->regs + (reg))
Eric Anholt7d573822009-01-02 13:33:00 -08001059#define POSTING_READ(reg) (void)I915_READ(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060
1061#define I915_VERBOSE 0
1062
Chris Wilson0ef82af2009-09-05 18:07:06 +01001063#define RING_LOCALS volatile unsigned int *ring_virt__;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
Chris Wilson0ef82af2009-09-05 18:07:06 +01001065#define BEGIN_LP_RING(n) do { \
1066 int bytes__ = 4*(n); \
1067 if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
1068 /* a wrap must occur between instructions so pad beforehand */ \
1069 if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
1070 i915_wrap_ring(dev); \
1071 if (unlikely (dev_priv->ring.space < bytes__)) \
1072 i915_wait_ring(dev, bytes__, __func__); \
1073 ring_virt__ = (unsigned int *) \
1074 (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
1075 dev_priv->ring.tail += bytes__; \
1076 dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
1077 dev_priv->ring.space -= bytes__; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078} while (0)
1079
Chris Wilson0ef82af2009-09-05 18:07:06 +01001080#define OUT_RING(n) do { \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
Chris Wilson0ef82af2009-09-05 18:07:06 +01001082 *ring_virt__++ = (n); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083} while (0)
1084
1085#define ADVANCE_LP_RING() do { \
Chris Wilson0ef82af2009-09-05 18:07:06 +01001086 if (I915_VERBOSE) \
1087 DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
1088 I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089} while(0)
1090
Jesse Barnes585fb112008-07-29 11:54:06 -07001091/**
1092 * Reads a dword out of the status page, which is written to from the command
1093 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1094 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001095 *
Jesse Barnes585fb112008-07-29 11:54:06 -07001096 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -07001097 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1098 * 0x04: ring 0 head pointer
1099 * 0x05: ring 1 head pointer (915-class)
1100 * 0x06: ring 2 head pointer (915-class)
1101 * 0x10-0x1b: Context status DWords (GM45)
1102 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07001103 *
Keith Packard0cdad7e2008-10-14 17:19:38 -07001104 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001105 */
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001106#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +10001107#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -07001108#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +10001109#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001110
Chris Wilson0ef82af2009-09-05 18:07:06 +01001111extern int i915_wrap_ring(struct drm_device * dev);
Jesse Barnes585fb112008-07-29 11:54:06 -07001112extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001113
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001114#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001115
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001116#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1117#define IS_845G(dev) ((dev)->pci_device == 0x2562)
Adam Jackson5ce8ba72010-04-15 14:03:30 -04001118#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001119#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
Eric Anholtbad720f2009-10-22 16:11:14 -07001120#define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001121#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1122#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1123#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1124#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1125#define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1126#define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
1127#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1128#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1129#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1130#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1131#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1132#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001133#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1134#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001135#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1136#define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
Zhenyu Wang59f2d0f2010-03-09 23:37:07 +08001137#define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001138#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Zhenyu Wang280da222009-06-05 15:38:37 +08001139
Eric Anholtbad720f2009-10-22 16:11:14 -07001140#define IS_GEN3(dev) (IS_I915G(dev) || \
1141 IS_I915GM(dev) || \
1142 IS_I945G(dev) || \
1143 IS_I945GM(dev) || \
1144 IS_G33(dev) || \
1145 IS_PINEVIEW(dev))
1146#define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
1147 (dev)->pci_device == 0x2982 || \
1148 (dev)->pci_device == 0x2992 || \
1149 (dev)->pci_device == 0x29A2 || \
1150 (dev)->pci_device == 0x2A02 || \
1151 (dev)->pci_device == 0x2A12 || \
1152 (dev)->pci_device == 0x2E02 || \
1153 (dev)->pci_device == 0x2E12 || \
1154 (dev)->pci_device == 0x2E22 || \
1155 (dev)->pci_device == 0x2E32 || \
1156 (dev)->pci_device == 0x2A42 || \
1157 (dev)->pci_device == 0x2E42)
1158
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001159#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001160
Jesse Barnes0f973f22009-01-26 17:10:45 -08001161/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1162 * rows, which changed the alignment requirements and fence programming.
1163 */
1164#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1165 IS_I915GM(dev)))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001166#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1167#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1168#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1169#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
Zhenyu Wang103a1962009-11-27 11:44:36 +08001170#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
Zhenyu Wang7da9f6c2010-04-07 16:15:52 +08001171 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
1172 !IS_GEN6(dev))
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001173#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001174/* dsparb controlled by hw only */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001175#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +10001176
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001177#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001178#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1179#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1180#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001181
Eric Anholtbad720f2009-10-22 16:11:14 -07001182#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1183 IS_GEN6(dev))
Jesse Barnese552eb72010-04-21 11:39:23 -07001184#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
Eric Anholtbad720f2009-10-22 16:11:14 -07001185
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001186#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1187#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1188
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001189#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +11001190
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191#endif