blob: b0ae0677f023edd24e226efc1f056d907a85734e [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
30#include <sound/core.h>
31#include <sound/pcm.h>
32#include <sound/pcm_params.h>
33#include <sound/initval.h>
34#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020035#include <sound/dmaengine_pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040036
37#include "davinci-pcm.h"
38#include "davinci-mcasp.h"
39
Peter Ujfalusi790bb942014-02-03 14:51:52 +020040struct davinci_mcasp_context {
41 u32 txfmtctl;
42 u32 rxfmtctl;
43 u32 txfmt;
44 u32 rxfmt;
45 u32 aclkxctl;
46 u32 aclkrctl;
47 u32 pdir;
48};
49
Peter Ujfalusi70091a32013-11-14 11:35:29 +020050struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020051 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020052 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020053 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020054 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020055 struct device *dev;
56
57 /* McASP specific data */
58 int tdm_slots;
59 u8 op_mode;
60 u8 num_serializer;
61 u8 *serial_dir;
62 u8 version;
63 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020064 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020065
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020066 int sysclk_freq;
67 bool bclk_master;
68
Peter Ujfalusi21400a72013-11-14 11:35:26 +020069 /* McASP FIFO related */
70 u8 txnumevt;
71 u8 rxnumevt;
72
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020073 bool dat_port;
74
Peter Ujfalusi21400a72013-11-14 11:35:26 +020075#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020076 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020077#endif
78};
79
Peter Ujfalusif68205a2013-11-14 11:35:36 +020080static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
81 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040082{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020083 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040084 __raw_writel(__raw_readl(reg) | val, reg);
85}
86
Peter Ujfalusif68205a2013-11-14 11:35:36 +020087static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
88 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040089{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020090 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040091 __raw_writel((__raw_readl(reg) & ~(val)), reg);
92}
93
Peter Ujfalusif68205a2013-11-14 11:35:36 +020094static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
95 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040096{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020097 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040098 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
99}
100
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200101static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
102 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400103{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200104 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400105}
106
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200107static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400108{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200109 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400110}
111
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200112static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400113{
114 int i = 0;
115
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200116 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400117
118 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
119 /* loop count is to avoid the lock-up */
120 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200121 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400122 break;
123 }
124
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200125 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400126 printk(KERN_ERR "GBLCTL write error\n");
127}
128
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200129static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
130{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200131 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
132 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200133
134 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
135}
136
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200137static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400138{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200139 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
140 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200141
142 /*
143 * When ASYNC == 0 the transmit and receive sections operate
144 * synchronously from the transmit clock and frame sync. We need to make
145 * sure that the TX signlas are enabled when starting reception.
146 */
147 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200148 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
149 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200150 }
151
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200152 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
153 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400154
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200155 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
156 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
157 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400158
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200159 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
160 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200161
162 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200163 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400164}
165
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200166static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400167{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400168 u8 offset = 0, i;
169 u32 cnt;
170
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200171 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
172 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
173 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
174 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400175
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200176 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
177 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
178 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200179 for (i = 0; i < mcasp->num_serializer; i++) {
180 if (mcasp->serial_dir[i] == TX_MODE) {
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400181 offset = i;
182 break;
183 }
184 }
185
186 /* wait for TX ready */
187 cnt = 0;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200188 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400189 TXSTATE) && (cnt < 100000))
190 cnt++;
191
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200192 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400193}
194
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200195static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400196{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200197 u32 reg;
198
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200199 mcasp->streams++;
200
Chaithrika U S539d3d82009-09-23 10:12:08 -0400201 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200202 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200203 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200204 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
205 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530206 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200207 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400208 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200209 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200210 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200211 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
212 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530213 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200214 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400215 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400216}
217
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200218static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400219{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200220 /*
221 * In synchronous mode stop the TX clocks if no other stream is
222 * running
223 */
224 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200225 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200226
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200227 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
228 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400229}
230
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200231static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400232{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200233 u32 val = 0;
234
235 /*
236 * In synchronous mode keep TX clocks running if the capture stream is
237 * still running.
238 */
239 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
240 val = TXHCLKRST | TXCLKRST | TXFSRST;
241
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200242 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
243 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400244}
245
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200246static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400247{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200248 u32 reg;
249
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200250 mcasp->streams--;
251
Chaithrika U S539d3d82009-09-23 10:12:08 -0400252 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200253 if (mcasp->txnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200254 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200255 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530256 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200257 mcasp_stop_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400258 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200259 if (mcasp->rxnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200260 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200261 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530262 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200263 mcasp_stop_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400264 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400265}
266
267static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
268 unsigned int fmt)
269{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200270 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200271 int ret = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400272
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200273 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200274 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
275 case SND_SOC_DAIFMT_DSP_B:
276 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200277 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
278 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Daniel Mack5296cf22012-10-04 15:08:42 +0200279 break;
280 default:
281 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200282 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
283 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Daniel Mack5296cf22012-10-04 15:08:42 +0200284
285 /* make 1st data bit occur one ACLK cycle after the frame sync */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200286 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(1));
287 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(1));
Daniel Mack5296cf22012-10-04 15:08:42 +0200288 break;
289 }
290
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400291 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
292 case SND_SOC_DAIFMT_CBS_CFS:
293 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200294 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
295 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400296
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200297 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
298 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400299
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200300 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
301 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200302 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400303 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400304 case SND_SOC_DAIFMT_CBM_CFS:
305 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200306 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
307 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400308
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200309 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
310 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400311
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200312 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
313 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200314 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400315 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400316 case SND_SOC_DAIFMT_CBM_CFM:
317 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200318 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
319 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400320
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200321 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
322 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400323
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200324 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
325 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200326 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400327 break;
328
329 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200330 ret = -EINVAL;
331 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400332 }
333
334 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
335 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200336 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
337 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400338
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200339 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
340 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400341 break;
342
343 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200344 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
345 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400346
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200347 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
348 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400349 break;
350
351 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200352 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
353 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400354
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200355 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
356 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400357 break;
358
359 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200360 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
361 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400362
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200363 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
364 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400365 break;
366
367 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200368 ret = -EINVAL;
369 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400370 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200371out:
372 pm_runtime_put_sync(mcasp->dev);
373 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400374}
375
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200376static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
377{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200378 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200379
380 switch (div_id) {
381 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200382 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200383 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200384 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200385 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
386 break;
387
388 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200389 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200390 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200391 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200392 ACLKRDIV(div - 1), ACLKRDIV_MASK);
393 break;
394
Daniel Mack1b3bc062012-12-05 18:20:38 +0100395 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200396 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100397 break;
398
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200399 default:
400 return -EINVAL;
401 }
402
403 return 0;
404}
405
Daniel Mack5b66aa22012-10-04 15:08:41 +0200406static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
407 unsigned int freq, int dir)
408{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200409 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200410
411 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200412 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
413 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
414 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200415 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200416 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
417 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
418 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200419 }
420
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200421 mcasp->sysclk_freq = freq;
422
Daniel Mack5b66aa22012-10-04 15:08:41 +0200423 return 0;
424}
425
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200426static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100427 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400428{
Daniel Mackba764b32012-12-05 18:20:37 +0100429 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200430 u32 tx_rotate = (word_length / 4) & 0x7;
431 u32 rx_rotate = (32 - word_length) / 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100432 u32 mask = (1ULL << word_length) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400433
Daniel Mack1b3bc062012-12-05 18:20:38 +0100434 /*
435 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
436 * callback, take it into account here. That allows us to for example
437 * send 32 bits per channel to the codec, while only 16 of them carry
438 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200439 * The clock ratio is given for a full period of data (for I2S format
440 * both left and right channels), so it has to be divided by number of
441 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100442 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200443 if (mcasp->bclk_lrclk_ratio)
444 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100445
Daniel Mackba764b32012-12-05 18:20:37 +0100446 /* mapping of the XSSZ bit-field as described in the datasheet */
447 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400448
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200449 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200450 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
451 RXSSZ(0x0F));
452 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
453 TXSSZ(0x0F));
454 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
455 TXROT(7));
456 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
457 RXROT(7));
458 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200459 }
460
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200461 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400462
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400463 return 0;
464}
465
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200466static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Michal Bachraty2952b272013-02-28 16:07:08 +0100467 int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400468{
469 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400470 u8 tx_ser = 0;
471 u8 rx_ser = 0;
Michal Bachraty2952b272013-02-28 16:07:08 +0100472 u8 ser;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200473 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100474 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200475 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400476 /* Default configuration */
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200477 if (mcasp->version != MCASP_VERSION_4)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200478 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400479
480 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200481 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400482
483 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200484 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
485 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400486 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200487 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
488 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400489 }
490
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200491 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200492 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
493 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200494 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100495 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200496 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400497 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200498 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100499 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200500 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400501 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100502 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200503 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
504 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400505 }
506 }
507
Daniel Mackecf327c2013-03-08 14:19:38 +0100508 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
509 ser = tx_ser;
510 else
511 ser = rx_ser;
512
513 if (ser < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200514 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Daniel Mackecf327c2013-03-08 14:19:38 +0100515 "enabled in mcasp (%d)\n", channels, ser * slots);
516 return -EINVAL;
517 }
518
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200519 if (mcasp->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
520 if (mcasp->txnumevt * tx_ser > 64)
521 mcasp->txnumevt = 1;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400522
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200523 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200524 mcasp_mod_bits(mcasp, reg, tx_ser, NUMDMA_MASK);
525 mcasp_mod_bits(mcasp, reg, ((mcasp->txnumevt * tx_ser) << 8),
526 NUMEVT_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400527 }
528
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200529 if (mcasp->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
530 if (mcasp->rxnumevt * rx_ser > 64)
531 mcasp->rxnumevt = 1;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200532
533 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200534 mcasp_mod_bits(mcasp, reg, rx_ser, NUMDMA_MASK);
535 mcasp_mod_bits(mcasp, reg, ((mcasp->rxnumevt * rx_ser) << 8),
536 NUMEVT_MASK);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400537 }
Michal Bachraty2952b272013-02-28 16:07:08 +0100538
539 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400540}
541
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200542static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400543{
544 int i, active_slots;
545 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200546 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400547
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200548 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
549 dev_err(mcasp->dev, "tdm slot %d not supported\n",
550 mcasp->tdm_slots);
551 return -EINVAL;
552 }
553
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200554 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400555 for (i = 0; i < active_slots; i++)
556 mask |= (1 << i);
557
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200558 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400559
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200560 if (!mcasp->dat_port)
561 busel = TXSEL;
562
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200563 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
564 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
565 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
566 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400567
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200568 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
569 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
570 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
571 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400572
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200573 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400574}
575
576/* S/PDIF */
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200577static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400578{
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400579 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
580 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200581 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400582
583 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200584 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400585
586 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200587 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400588
589 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200590 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400591
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200592 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400593
594 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200595 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400596
597 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200598 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200599
600 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400601}
602
603static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
604 struct snd_pcm_hw_params *params,
605 struct snd_soc_dai *cpu_dai)
606{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200607 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400608 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200609 &mcasp->dma_params[substream->stream];
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200610 struct snd_dmaengine_dai_dma_data *dma_data =
611 &mcasp->dma_data[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400612 int word_length;
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400613 u8 fifo_level;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200614 u8 slots = mcasp->tdm_slots;
Michal Bachraty7c21a782013-04-19 15:28:03 +0200615 u8 active_serializers;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200616 int channels = params_channels(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200617 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200618
619 /* If mcasp is BCLK master we need to set BCLK divider */
620 if (mcasp->bclk_master) {
621 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
622 if (mcasp->sysclk_freq % bclk_freq != 0) {
623 dev_err(mcasp->dev, "Can't produce requred BCLK\n");
624 return -EINVAL;
625 }
626 davinci_mcasp_set_clkdiv(
627 cpu_dai, 1, mcasp->sysclk_freq / bclk_freq);
628 }
629
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200630 ret = mcasp_common_hw_param(mcasp, substream->stream, channels);
631 if (ret)
632 return ret;
633
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200634 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200635 ret = mcasp_dit_hw_param(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400636 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200637 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
638
639 if (ret)
640 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400641
642 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400643 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400644 case SNDRV_PCM_FORMAT_S8:
645 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100646 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400647 break;
648
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400649 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400650 case SNDRV_PCM_FORMAT_S16_LE:
651 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100652 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400653 break;
654
Daniel Mack21eb24d2012-10-09 09:35:16 +0200655 case SNDRV_PCM_FORMAT_U24_3LE:
656 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200657 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100658 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200659 break;
660
Daniel Mack6b7fa012012-10-09 11:56:40 +0200661 case SNDRV_PCM_FORMAT_U24_LE:
662 case SNDRV_PCM_FORMAT_S24_LE:
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400663 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400664 case SNDRV_PCM_FORMAT_S32_LE:
665 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100666 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400667 break;
668
669 default:
670 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
671 return -EINVAL;
672 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400673
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200674 /* Calculate FIFO level */
675 active_serializers = (channels + slots - 1) / slots;
676 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
677 fifo_level = mcasp->txnumevt * active_serializers;
678 else
679 fifo_level = mcasp->rxnumevt * active_serializers;
680
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200681 if (mcasp->version == MCASP_VERSION_2 && !fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400682 dma_params->acnt = 4;
683 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400684 dma_params->acnt = dma_params->data_type;
685
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400686 dma_params->fifo_level = fifo_level;
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200687 dma_data->maxburst = fifo_level;
688
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200689 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400690
691 return 0;
692}
693
694static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
695 int cmd, struct snd_soc_dai *cpu_dai)
696{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200697 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400698 int ret = 0;
699
700 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400701 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530702 case SNDRV_PCM_TRIGGER_START:
703 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200704 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400705 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400706 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530707 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400708 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200709 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400710 break;
711
712 default:
713 ret = -EINVAL;
714 }
715
716 return ret;
717}
718
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000719static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
720 struct snd_soc_dai *dai)
721{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200722 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000723
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200724 if (mcasp->version == MCASP_VERSION_4)
725 snd_soc_dai_set_dma_data(dai, substream,
726 &mcasp->dma_data[substream->stream]);
727 else
728 snd_soc_dai_set_dma_data(dai, substream, mcasp->dma_params);
729
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000730 return 0;
731}
732
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100733static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000734 .startup = davinci_mcasp_startup,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400735 .trigger = davinci_mcasp_trigger,
736 .hw_params = davinci_mcasp_hw_params,
737 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200738 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200739 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400740};
741
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200742#ifdef CONFIG_PM_SLEEP
743static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
744{
745 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200746 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200747
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200748 context->txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
749 context->rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
750 context->txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
751 context->rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
752 context->aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
753 context->aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
754 context->pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200755
756 return 0;
757}
758
759static int davinci_mcasp_resume(struct snd_soc_dai *dai)
760{
761 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200762 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200763
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200764 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, context->txfmtctl);
765 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, context->rxfmtctl);
766 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, context->txfmt);
767 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, context->rxfmt);
768 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, context->aclkxctl);
769 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, context->aclkrctl);
770 mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, context->pdir);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200771
772 return 0;
773}
774#else
775#define davinci_mcasp_suspend NULL
776#define davinci_mcasp_resume NULL
777#endif
778
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200779#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
780
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400781#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
782 SNDRV_PCM_FMTBIT_U8 | \
783 SNDRV_PCM_FMTBIT_S16_LE | \
784 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200785 SNDRV_PCM_FMTBIT_S24_LE | \
786 SNDRV_PCM_FMTBIT_U24_LE | \
787 SNDRV_PCM_FMTBIT_S24_3LE | \
788 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400789 SNDRV_PCM_FMTBIT_S32_LE | \
790 SNDRV_PCM_FMTBIT_U32_LE)
791
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000792static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400793 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000794 .name = "davinci-mcasp.0",
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200795 .suspend = davinci_mcasp_suspend,
796 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400797 .playback = {
798 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100799 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400800 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400801 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400802 },
803 .capture = {
804 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100805 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400806 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400807 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400808 },
809 .ops = &davinci_mcasp_dai_ops,
810
811 },
812 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200813 .name = "davinci-mcasp.1",
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400814 .playback = {
815 .channels_min = 1,
816 .channels_max = 384,
817 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400818 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400819 },
820 .ops = &davinci_mcasp_dai_ops,
821 },
822
823};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400824
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700825static const struct snd_soc_component_driver davinci_mcasp_component = {
826 .name = "davinci-mcasp",
827};
828
Jyri Sarha256ba182013-10-18 18:37:42 +0300829/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200830static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300831 .tx_dma_offset = 0x400,
832 .rx_dma_offset = 0x400,
833 .asp_chan_q = EVENTQ_0,
834 .version = MCASP_VERSION_1,
835};
836
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200837static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300838 .tx_dma_offset = 0x2000,
839 .rx_dma_offset = 0x2000,
840 .asp_chan_q = EVENTQ_0,
841 .version = MCASP_VERSION_2,
842};
843
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200844static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300845 .tx_dma_offset = 0,
846 .rx_dma_offset = 0,
847 .asp_chan_q = EVENTQ_0,
848 .version = MCASP_VERSION_3,
849};
850
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200851static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200852 .tx_dma_offset = 0x200,
853 .rx_dma_offset = 0x284,
854 .asp_chan_q = EVENTQ_0,
855 .version = MCASP_VERSION_4,
856};
857
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530858static const struct of_device_id mcasp_dt_ids[] = {
859 {
860 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300861 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530862 },
863 {
864 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300865 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530866 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530867 {
Jyri Sarha3af9e032013-10-18 18:37:44 +0300868 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +0200869 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530870 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200871 {
872 .compatible = "ti,dra7-mcasp-audio",
873 .data = &dra7_mcasp_pdata,
874 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530875 { /* sentinel */ }
876};
877MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
878
Peter Ujfalusiae726e92013-11-14 11:35:35 +0200879static int mcasp_reparent_fck(struct platform_device *pdev)
880{
881 struct device_node *node = pdev->dev.of_node;
882 struct clk *gfclk, *parent_clk;
883 const char *parent_name;
884 int ret;
885
886 if (!node)
887 return 0;
888
889 parent_name = of_get_property(node, "fck_parent", NULL);
890 if (!parent_name)
891 return 0;
892
893 gfclk = clk_get(&pdev->dev, "fck");
894 if (IS_ERR(gfclk)) {
895 dev_err(&pdev->dev, "failed to get fck\n");
896 return PTR_ERR(gfclk);
897 }
898
899 parent_clk = clk_get(NULL, parent_name);
900 if (IS_ERR(parent_clk)) {
901 dev_err(&pdev->dev, "failed to get parent clock\n");
902 ret = PTR_ERR(parent_clk);
903 goto err1;
904 }
905
906 ret = clk_set_parent(gfclk, parent_clk);
907 if (ret) {
908 dev_err(&pdev->dev, "failed to reparent fck\n");
909 goto err2;
910 }
911
912err2:
913 clk_put(parent_clk);
914err1:
915 clk_put(gfclk);
916 return ret;
917}
918
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200919static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530920 struct platform_device *pdev)
921{
922 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200923 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530924 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +0530925 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +0300926 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530927
928 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530929 u32 val;
930 int i, ret = 0;
931
932 if (pdev->dev.platform_data) {
933 pdata = pdev->dev.platform_data;
934 return pdata;
935 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200936 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530937 } else {
938 /* control shouldn't reach here. something is wrong */
939 ret = -EINVAL;
940 goto nodata;
941 }
942
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530943 ret = of_property_read_u32(np, "op-mode", &val);
944 if (ret >= 0)
945 pdata->op_mode = val;
946
947 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +0100948 if (ret >= 0) {
949 if (val < 2 || val > 32) {
950 dev_err(&pdev->dev,
951 "tdm-slots must be in rage [2-32]\n");
952 ret = -EINVAL;
953 goto nodata;
954 }
955
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530956 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +0100957 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530958
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530959 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
960 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530961 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +0300962 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
963 (sizeof(*of_serial_dir) * val),
964 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530965 if (!of_serial_dir) {
966 ret = -ENOMEM;
967 goto nodata;
968 }
969
Peter Ujfalusi1427e662013-10-18 18:37:46 +0300970 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530971 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
972
Peter Ujfalusi1427e662013-10-18 18:37:46 +0300973 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530974 pdata->serial_dir = of_serial_dir;
975 }
976
Jyri Sarha4023fe62013-10-18 18:37:43 +0300977 ret = of_property_match_string(np, "dma-names", "tx");
978 if (ret < 0)
979 goto nodata;
980
981 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
982 &dma_spec);
983 if (ret < 0)
984 goto nodata;
985
986 pdata->tx_dma_channel = dma_spec.args[0];
987
988 ret = of_property_match_string(np, "dma-names", "rx");
989 if (ret < 0)
990 goto nodata;
991
992 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
993 &dma_spec);
994 if (ret < 0)
995 goto nodata;
996
997 pdata->rx_dma_channel = dma_spec.args[0];
998
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530999 ret = of_property_read_u32(np, "tx-num-evt", &val);
1000 if (ret >= 0)
1001 pdata->txnumevt = val;
1002
1003 ret = of_property_read_u32(np, "rx-num-evt", &val);
1004 if (ret >= 0)
1005 pdata->rxnumevt = val;
1006
1007 ret = of_property_read_u32(np, "sram-size-playback", &val);
1008 if (ret >= 0)
1009 pdata->sram_size_playback = val;
1010
1011 ret = of_property_read_u32(np, "sram-size-capture", &val);
1012 if (ret >= 0)
1013 pdata->sram_size_capture = val;
1014
1015 return pdata;
1016
1017nodata:
1018 if (ret < 0) {
1019 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1020 ret);
1021 pdata = NULL;
1022 }
1023 return pdata;
1024}
1025
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001026static int davinci_mcasp_probe(struct platform_device *pdev)
1027{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001028 struct davinci_pcm_dma_params *dma_params;
Jyri Sarha256ba182013-10-18 18:37:42 +03001029 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001030 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001031 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +01001032 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001033
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301034 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1035 dev_err(&pdev->dev, "No platform data supplied\n");
1036 return -EINVAL;
1037 }
1038
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001039 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001040 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001041 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001042 return -ENOMEM;
1043
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301044 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1045 if (!pdata) {
1046 dev_err(&pdev->dev, "no platform data\n");
1047 return -EINVAL;
1048 }
1049
Jyri Sarha256ba182013-10-18 18:37:42 +03001050 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001051 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001052 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001053 "\"mpu\" mem resource not found, using index 0\n");
1054 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1055 if (!mem) {
1056 dev_err(&pdev->dev, "no mem resource?\n");
1057 return -ENODEV;
1058 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001059 }
1060
Julia Lawall96d31e22011-12-29 17:51:21 +01001061 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301062 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001063 if (!ioarea) {
1064 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001065 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001066 }
1067
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301068 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001069
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301070 ret = pm_runtime_get_sync(&pdev->dev);
1071 if (IS_ERR_VALUE(ret)) {
1072 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1073 return ret;
1074 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001075
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001076 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1077 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301078 dev_err(&pdev->dev, "ioremap failed\n");
1079 ret = -ENOMEM;
1080 goto err_release_clk;
1081 }
1082
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001083 mcasp->op_mode = pdata->op_mode;
1084 mcasp->tdm_slots = pdata->tdm_slots;
1085 mcasp->num_serializer = pdata->num_serializer;
1086 mcasp->serial_dir = pdata->serial_dir;
1087 mcasp->version = pdata->version;
1088 mcasp->txnumevt = pdata->txnumevt;
1089 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001090
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001091 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001092
Jyri Sarha256ba182013-10-18 18:37:42 +03001093 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001094 if (dat)
1095 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001096
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001097 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
1098 dma_params->asp_chan_q = pdata->asp_chan_q;
1099 dma_params->ram_chan_q = pdata->ram_chan_q;
1100 dma_params->sram_pool = pdata->sram_pool;
1101 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001102 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001103 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001104 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001105 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001106
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001107 /* Unconditional dmaengine stuff */
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001108 mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001109
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001110 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001111 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001112 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001113 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001114 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001115
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001116 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
1117 dma_params->asp_chan_q = pdata->asp_chan_q;
1118 dma_params->ram_chan_q = pdata->ram_chan_q;
1119 dma_params->sram_pool = pdata->sram_pool;
1120 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001121 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001122 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001123 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001124 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001125
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001126 /* Unconditional dmaengine stuff */
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001127 mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE].addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001128
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001129 if (mcasp->version < MCASP_VERSION_3) {
1130 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001131 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001132 mcasp->dat_port = true;
1133 } else {
1134 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1135 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001136
1137 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001138 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001139 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001140 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001141 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001142
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001143 /* Unconditional dmaengine stuff */
1144 mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data = "tx";
1145 mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE].filter_data = "rx";
1146
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001147 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001148
1149 mcasp_reparent_fck(pdev);
1150
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001151 ret = snd_soc_register_component(&pdev->dev, &davinci_mcasp_component,
1152 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001153
1154 if (ret != 0)
Julia Lawall96d31e22011-12-29 17:51:21 +01001155 goto err_release_clk;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301156
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001157 if (mcasp->version != MCASP_VERSION_4) {
1158 ret = davinci_soc_platform_register(&pdev->dev);
1159 if (ret) {
1160 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1161 goto err_unregister_component;
1162 }
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301163 }
1164
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001165 return 0;
1166
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001167err_unregister_component:
1168 snd_soc_unregister_component(&pdev->dev);
Vaibhav Bediaeef6d7b2011-02-09 18:39:53 +05301169err_release_clk:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301170 pm_runtime_put_sync(&pdev->dev);
1171 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001172 return ret;
1173}
1174
1175static int davinci_mcasp_remove(struct platform_device *pdev)
1176{
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001177 struct davinci_mcasp *mcasp = dev_get_drvdata(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001178
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001179 snd_soc_unregister_component(&pdev->dev);
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001180 if (mcasp->version != MCASP_VERSION_4)
1181 davinci_soc_platform_unregister(&pdev->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301182
1183 pm_runtime_put_sync(&pdev->dev);
1184 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001185
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001186 return 0;
1187}
1188
1189static struct platform_driver davinci_mcasp_driver = {
1190 .probe = davinci_mcasp_probe,
1191 .remove = davinci_mcasp_remove,
1192 .driver = {
1193 .name = "davinci-mcasp",
1194 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301195 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001196 },
1197};
1198
Axel Linf9b8a512011-11-25 10:09:27 +08001199module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001200
1201MODULE_AUTHOR("Steve Chen");
1202MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1203MODULE_LICENSE("GPL");