blob: d49ec02ef39b6649fa8bfe6e0fb0578c7b19ad62 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -020033#include <linux/vgaarb.h>
Damien Lespiauf4db9322013-06-24 22:59:50 +010034#include <drm/i915_powerwell.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020035#include <linux/pm_runtime.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
38 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030058/* FBC, or Frame Buffer Compression, is a technique employed to compress the
59 * framebuffer contents in-memory, aiming at reducing the required bandwidth
60 * during in-memory transfers and, therefore, reduce the power packet.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030061 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030062 * The benefits of FBC are mostly visible with solid backgrounds and
63 * variation-less patterns.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030064 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030065 * FBC-related functionality can be enabled by the means of the
66 * i915.i915_enable_fbc parameter
Eugeni Dodonov85208be2012-04-16 22:20:34 -030067 */
68
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030069static void i8xx_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030070{
71 struct drm_i915_private *dev_priv = dev->dev_private;
72 u32 fbc_ctl;
73
74 /* Disable compression */
75 fbc_ctl = I915_READ(FBC_CONTROL);
76 if ((fbc_ctl & FBC_CTL_EN) == 0)
77 return;
78
79 fbc_ctl &= ~FBC_CTL_EN;
80 I915_WRITE(FBC_CONTROL, fbc_ctl);
81
82 /* Wait for compressing bit to clear */
83 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
84 DRM_DEBUG_KMS("FBC idle timed out\n");
85 return;
86 }
87
88 DRM_DEBUG_KMS("disabled FBC\n");
89}
90
Ville Syrjälä993495a2013-12-12 17:27:40 +020091static void i8xx_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030092{
93 struct drm_device *dev = crtc->dev;
94 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070095 struct drm_framebuffer *fb = crtc->primary->fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -030096 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
97 struct drm_i915_gem_object *obj = intel_fb->obj;
98 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
99 int cfb_pitch;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +0200100 int i;
Ville Syrjälä159f9872013-11-28 17:29:57 +0200101 u32 fbc_ctl;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300102
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700103 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300104 if (fb->pitches[0] < cfb_pitch)
105 cfb_pitch = fb->pitches[0];
106
Ville Syrjälä42a430f2013-11-28 17:29:56 +0200107 /* FBC_CTL wants 32B or 64B units */
108 if (IS_GEN2(dev))
109 cfb_pitch = (cfb_pitch / 32) - 1;
110 else
111 cfb_pitch = (cfb_pitch / 64) - 1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300112
113 /* Clear old tags */
114 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
115 I915_WRITE(FBC_TAG + (i * 4), 0);
116
Ville Syrjälä159f9872013-11-28 17:29:57 +0200117 if (IS_GEN4(dev)) {
118 u32 fbc_ctl2;
119
120 /* Set it up... */
121 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +0200122 fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä159f9872013-11-28 17:29:57 +0200123 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
124 I915_WRITE(FBC_FENCE_OFF, crtc->y);
125 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300126
127 /* enable it... */
Ville Syrjälä993495a2013-12-12 17:27:40 +0200128 fbc_ctl = I915_READ(FBC_CONTROL);
129 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
130 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300131 if (IS_I945GM(dev))
132 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
133 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300134 fbc_ctl |= obj->fence_reg;
135 I915_WRITE(FBC_CONTROL, fbc_ctl);
136
Ville Syrjälä5cd54102014-01-23 16:49:16 +0200137 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300138 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300139}
140
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300141static bool i8xx_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300142{
143 struct drm_i915_private *dev_priv = dev->dev_private;
144
145 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
146}
147
Ville Syrjälä993495a2013-12-12 17:27:40 +0200148static void g4x_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300149{
150 struct drm_device *dev = crtc->dev;
151 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700152 struct drm_framebuffer *fb = crtc->primary->fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300153 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
154 struct drm_i915_gem_object *obj = intel_fb->obj;
155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300156 u32 dpfc_ctl;
157
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200158 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
159 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
160 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
161 else
162 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300163 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300164
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300165 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
166
167 /* enable it... */
Ville Syrjäläfe74c1a2014-01-23 16:49:13 +0200168 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300169
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300170 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300171}
172
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300173static void g4x_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176 u32 dpfc_ctl;
177
178 /* Disable compression */
179 dpfc_ctl = I915_READ(DPFC_CONTROL);
180 if (dpfc_ctl & DPFC_CTL_EN) {
181 dpfc_ctl &= ~DPFC_CTL_EN;
182 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
183
184 DRM_DEBUG_KMS("disabled FBC\n");
185 }
186}
187
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300188static bool g4x_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300189{
190 struct drm_i915_private *dev_priv = dev->dev_private;
191
192 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
193}
194
195static void sandybridge_blit_fbc_update(struct drm_device *dev)
196{
197 struct drm_i915_private *dev_priv = dev->dev_private;
198 u32 blt_ecoskpd;
199
200 /* Make sure blitter notifies FBC of writes */
Deepak S940aece2013-11-23 14:55:43 +0530201
202 /* Blitter is part of Media powerwell on VLV. No impact of
203 * his param in other platforms for now */
204 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
Deepak Sc8d9a592013-11-23 14:55:42 +0530205
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300206 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
207 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
208 GEN6_BLITTER_LOCK_SHIFT;
209 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
210 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
211 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
212 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
213 GEN6_BLITTER_LOCK_SHIFT);
214 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
215 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Deepak Sc8d9a592013-11-23 14:55:42 +0530216
Deepak S940aece2013-11-23 14:55:43 +0530217 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300218}
219
Ville Syrjälä993495a2013-12-12 17:27:40 +0200220static void ironlake_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300221{
222 struct drm_device *dev = crtc->dev;
223 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700224 struct drm_framebuffer *fb = crtc->primary->fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300225 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
226 struct drm_i915_gem_object *obj = intel_fb->obj;
227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300228 u32 dpfc_ctl;
229
Ville Syrjälä46f3dab2014-01-23 16:49:14 +0200230 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200231 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
232 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
233 else
234 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ville Syrjäläd6293362013-11-21 21:29:45 +0200235 dpfc_ctl |= DPFC_CTL_FENCE_EN;
236 if (IS_GEN5(dev))
237 dpfc_ctl |= obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300238
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300239 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700240 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300241 /* enable it... */
242 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
243
244 if (IS_GEN6(dev)) {
245 I915_WRITE(SNB_DPFC_CTL_SA,
246 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
247 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
248 sandybridge_blit_fbc_update(dev);
249 }
250
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300251 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300252}
253
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300254static void ironlake_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300255{
256 struct drm_i915_private *dev_priv = dev->dev_private;
257 u32 dpfc_ctl;
258
259 /* Disable compression */
260 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
261 if (dpfc_ctl & DPFC_CTL_EN) {
262 dpfc_ctl &= ~DPFC_CTL_EN;
263 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
264
265 DRM_DEBUG_KMS("disabled FBC\n");
266 }
267}
268
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300269static bool ironlake_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300270{
271 struct drm_i915_private *dev_priv = dev->dev_private;
272
273 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
274}
275
Ville Syrjälä993495a2013-12-12 17:27:40 +0200276static void gen7_enable_fbc(struct drm_crtc *crtc)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300277{
278 struct drm_device *dev = crtc->dev;
279 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700280 struct drm_framebuffer *fb = crtc->primary->fb;
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300281 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
282 struct drm_i915_gem_object *obj = intel_fb->obj;
283 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200284 u32 dpfc_ctl;
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300285
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200286 dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
287 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
288 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
289 else
290 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
291 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
292
293 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300294
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300295 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100296 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200297 I915_WRITE(ILK_DISPLAY_CHICKEN1,
298 I915_READ(ILK_DISPLAY_CHICKEN1) |
299 ILK_FBCQ_DIS);
Rodrigo Vivi28554162013-05-06 19:37:37 -0300300 } else {
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200301 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Ville Syrjälä8f670bb2014-03-05 13:05:47 +0200302 I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
303 I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
304 HSW_FBCQ_DIS);
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300305 }
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300306
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300307 I915_WRITE(SNB_DPFC_CTL_SA,
308 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
309 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
310
311 sandybridge_blit_fbc_update(dev);
312
Ville Syrjäläb19870e2013-11-06 23:02:25 +0200313 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300314}
315
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300316bool intel_fbc_enabled(struct drm_device *dev)
317{
318 struct drm_i915_private *dev_priv = dev->dev_private;
319
320 if (!dev_priv->display.fbc_enabled)
321 return false;
322
323 return dev_priv->display.fbc_enabled(dev);
324}
325
326static void intel_fbc_work_fn(struct work_struct *__work)
327{
328 struct intel_fbc_work *work =
329 container_of(to_delayed_work(__work),
330 struct intel_fbc_work, work);
331 struct drm_device *dev = work->crtc->dev;
332 struct drm_i915_private *dev_priv = dev->dev_private;
333
334 mutex_lock(&dev->struct_mutex);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700335 if (work == dev_priv->fbc.fbc_work) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300336 /* Double check that we haven't switched fb without cancelling
337 * the prior work.
338 */
Matt Roperf4510a22014-04-01 15:22:40 -0700339 if (work->crtc->primary->fb == work->fb) {
Ville Syrjälä993495a2013-12-12 17:27:40 +0200340 dev_priv->display.enable_fbc(work->crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300341
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700342 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
Matt Roperf4510a22014-04-01 15:22:40 -0700343 dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700344 dev_priv->fbc.y = work->crtc->y;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300345 }
346
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700347 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300348 }
349 mutex_unlock(&dev->struct_mutex);
350
351 kfree(work);
352}
353
354static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
355{
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700356 if (dev_priv->fbc.fbc_work == NULL)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300357 return;
358
359 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
360
361 /* Synchronisation is provided by struct_mutex and checking of
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700362 * dev_priv->fbc.fbc_work, so we can perform the cancellation
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300363 * entirely asynchronously.
364 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700365 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300366 /* tasklet was killed before being run, clean up */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700367 kfree(dev_priv->fbc.fbc_work);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300368
369 /* Mark the work as no longer wanted so that if it does
370 * wake-up (because the work was already running and waiting
371 * for our mutex), it will discover that is no longer
372 * necessary to run.
373 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700374 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300375}
376
Ville Syrjälä993495a2013-12-12 17:27:40 +0200377static void intel_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300378{
379 struct intel_fbc_work *work;
380 struct drm_device *dev = crtc->dev;
381 struct drm_i915_private *dev_priv = dev->dev_private;
382
383 if (!dev_priv->display.enable_fbc)
384 return;
385
386 intel_cancel_fbc_work(dev_priv);
387
Daniel Vetterb14c5672013-09-19 12:18:32 +0200388 work = kzalloc(sizeof(*work), GFP_KERNEL);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300389 if (work == NULL) {
Paulo Zanoni6cdcb5e2013-06-12 17:27:29 -0300390 DRM_ERROR("Failed to allocate FBC work structure\n");
Ville Syrjälä993495a2013-12-12 17:27:40 +0200391 dev_priv->display.enable_fbc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300392 return;
393 }
394
395 work->crtc = crtc;
Matt Roperf4510a22014-04-01 15:22:40 -0700396 work->fb = crtc->primary->fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300397 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
398
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700399 dev_priv->fbc.fbc_work = work;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300400
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300401 /* Delay the actual enabling to let pageflipping cease and the
402 * display to settle before starting the compression. Note that
403 * this delay also serves a second purpose: it allows for a
404 * vblank to pass after disabling the FBC before we attempt
405 * to modify the control registers.
406 *
407 * A more complicated solution would involve tracking vblanks
408 * following the termination of the page-flipping sequence
409 * and indeed performing the enable as a co-routine and not
410 * waiting synchronously upon the vblank.
Damien Lespiau7457d612013-06-07 17:41:07 +0100411 *
412 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300413 */
414 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
415}
416
417void intel_disable_fbc(struct drm_device *dev)
418{
419 struct drm_i915_private *dev_priv = dev->dev_private;
420
421 intel_cancel_fbc_work(dev_priv);
422
423 if (!dev_priv->display.disable_fbc)
424 return;
425
426 dev_priv->display.disable_fbc(dev);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700427 dev_priv->fbc.plane = -1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300428}
429
Chris Wilson29ebf902013-07-27 17:23:55 +0100430static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
431 enum no_fbc_reason reason)
432{
433 if (dev_priv->fbc.no_fbc_reason == reason)
434 return false;
435
436 dev_priv->fbc.no_fbc_reason = reason;
437 return true;
438}
439
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300440/**
441 * intel_update_fbc - enable/disable FBC as needed
442 * @dev: the drm_device
443 *
444 * Set up the framebuffer compression hardware at mode set time. We
445 * enable it if possible:
446 * - plane A only (on pre-965)
447 * - no pixel mulitply/line duplication
448 * - no alpha buffer discard
449 * - no dual wide
Paulo Zanonif85da862013-06-04 16:53:39 -0300450 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300451 *
452 * We can't assume that any compression will take place (worst case),
453 * so the compressed buffer has to be the same size as the uncompressed
454 * one. It also must reside (along with the line length buffer) in
455 * stolen memory.
456 *
457 * We need to enable/disable FBC on a global basis.
458 */
459void intel_update_fbc(struct drm_device *dev)
460{
461 struct drm_i915_private *dev_priv = dev->dev_private;
462 struct drm_crtc *crtc = NULL, *tmp_crtc;
463 struct intel_crtc *intel_crtc;
464 struct drm_framebuffer *fb;
465 struct intel_framebuffer *intel_fb;
466 struct drm_i915_gem_object *obj;
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300467 const struct drm_display_mode *adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300468 unsigned int max_width, max_height;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300469
Daniel Vetter3a77c4c2014-01-10 08:50:12 +0100470 if (!HAS_FBC(dev)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100471 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300472 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100473 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300474
Jani Nikulad330a952014-01-21 11:24:25 +0200475 if (!i915.powersave) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100476 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
477 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300478 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100479 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300480
481 /*
482 * If FBC is already on, we just have to verify that we can
483 * keep it that way...
484 * Need to disable if:
485 * - more than one pipe is active
486 * - changing FBC params (stride, fence, mode)
487 * - new fb is too large to fit in compressed buffer
488 * - going to an unsupported config (interlace, pixel multiply, etc.)
489 */
490 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000491 if (intel_crtc_active(tmp_crtc) &&
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300492 to_intel_crtc(tmp_crtc)->primary_enabled) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300493 if (crtc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100494 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
495 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300496 goto out_disable;
497 }
498 crtc = tmp_crtc;
499 }
500 }
501
Matt Roperf4510a22014-04-01 15:22:40 -0700502 if (!crtc || crtc->primary->fb == NULL) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100503 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
504 DRM_DEBUG_KMS("no output, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300505 goto out_disable;
506 }
507
508 intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700509 fb = crtc->primary->fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300510 intel_fb = to_intel_framebuffer(fb);
511 obj = intel_fb->obj;
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300512 adjusted_mode = &intel_crtc->config.adjusted_mode;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300513
Jani Nikulad330a952014-01-21 11:24:25 +0200514 if (i915.enable_fbc < 0 &&
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100515 INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100516 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
517 DRM_DEBUG_KMS("disabled per chip default\n");
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100518 goto out_disable;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300519 }
Jani Nikulad330a952014-01-21 11:24:25 +0200520 if (!i915.enable_fbc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100521 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
522 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300523 goto out_disable;
524 }
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300525 if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
526 (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100527 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
528 DRM_DEBUG_KMS("mode incompatible with compression, "
529 "disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300530 goto out_disable;
531 }
Paulo Zanonif85da862013-06-04 16:53:39 -0300532
533 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300534 max_width = 4096;
535 max_height = 2048;
Paulo Zanonif85da862013-06-04 16:53:39 -0300536 } else {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300537 max_width = 2048;
538 max_height = 1536;
Paulo Zanonif85da862013-06-04 16:53:39 -0300539 }
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300540 if (intel_crtc->config.pipe_src_w > max_width ||
541 intel_crtc->config.pipe_src_h > max_height) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100542 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
543 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300544 goto out_disable;
545 }
Ben Widawsky8f94d242014-02-20 16:01:20 -0800546 if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200547 intel_crtc->plane != PLANE_A) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100548 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200549 DRM_DEBUG_KMS("plane not A, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300550 goto out_disable;
551 }
552
553 /* The use of a CPU fence is mandatory in order to detect writes
554 * by the CPU to the scanout and trigger updates to the FBC.
555 */
556 if (obj->tiling_mode != I915_TILING_X ||
557 obj->fence_reg == I915_FENCE_REG_NONE) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100558 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
559 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300560 goto out_disable;
561 }
562
563 /* If the kernel debugger is active, always disable compression */
564 if (in_dbg_master())
565 goto out_disable;
566
Chris Wilson11be49e2012-11-15 11:32:20 +0000567 if (i915_gem_stolen_setup_compression(dev, intel_fb->obj->base.size)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100568 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
569 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
Chris Wilson11be49e2012-11-15 11:32:20 +0000570 goto out_disable;
571 }
572
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300573 /* If the scanout has not changed, don't modify the FBC settings.
574 * Note that we make the fundamental assumption that the fb->obj
575 * cannot be unpinned (and have its GTT offset and fence revoked)
576 * without first being decoupled from the scanout and FBC disabled.
577 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700578 if (dev_priv->fbc.plane == intel_crtc->plane &&
579 dev_priv->fbc.fb_id == fb->base.id &&
580 dev_priv->fbc.y == crtc->y)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300581 return;
582
583 if (intel_fbc_enabled(dev)) {
584 /* We update FBC along two paths, after changing fb/crtc
585 * configuration (modeswitching) and after page-flipping
586 * finishes. For the latter, we know that not only did
587 * we disable the FBC at the start of the page-flip
588 * sequence, but also more than one vblank has passed.
589 *
590 * For the former case of modeswitching, it is possible
591 * to switch between two FBC valid configurations
592 * instantaneously so we do need to disable the FBC
593 * before we can modify its control registers. We also
594 * have to wait for the next vblank for that to take
595 * effect. However, since we delay enabling FBC we can
596 * assume that a vblank has passed since disabling and
597 * that we can safely alter the registers in the deferred
598 * callback.
599 *
600 * In the scenario that we go from a valid to invalid
601 * and then back to valid FBC configuration we have
602 * no strict enforcement that a vblank occurred since
603 * disabling the FBC. However, along all current pipe
604 * disabling paths we do need to wait for a vblank at
605 * some point. And we wait before enabling FBC anyway.
606 */
607 DRM_DEBUG_KMS("disabling active FBC for update\n");
608 intel_disable_fbc(dev);
609 }
610
Ville Syrjälä993495a2013-12-12 17:27:40 +0200611 intel_enable_fbc(crtc);
Chris Wilson29ebf902013-07-27 17:23:55 +0100612 dev_priv->fbc.no_fbc_reason = FBC_OK;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300613 return;
614
615out_disable:
616 /* Multiple disables should be harmless */
617 if (intel_fbc_enabled(dev)) {
618 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
619 intel_disable_fbc(dev);
620 }
Chris Wilson11be49e2012-11-15 11:32:20 +0000621 i915_gem_stolen_cleanup_compression(dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300622}
623
Daniel Vetterc921aba2012-04-26 23:28:17 +0200624static void i915_pineview_get_mem_freq(struct drm_device *dev)
625{
Jani Nikula50227e12014-03-31 14:27:21 +0300626 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200627 u32 tmp;
628
629 tmp = I915_READ(CLKCFG);
630
631 switch (tmp & CLKCFG_FSB_MASK) {
632 case CLKCFG_FSB_533:
633 dev_priv->fsb_freq = 533; /* 133*4 */
634 break;
635 case CLKCFG_FSB_800:
636 dev_priv->fsb_freq = 800; /* 200*4 */
637 break;
638 case CLKCFG_FSB_667:
639 dev_priv->fsb_freq = 667; /* 167*4 */
640 break;
641 case CLKCFG_FSB_400:
642 dev_priv->fsb_freq = 400; /* 100*4 */
643 break;
644 }
645
646 switch (tmp & CLKCFG_MEM_MASK) {
647 case CLKCFG_MEM_533:
648 dev_priv->mem_freq = 533;
649 break;
650 case CLKCFG_MEM_667:
651 dev_priv->mem_freq = 667;
652 break;
653 case CLKCFG_MEM_800:
654 dev_priv->mem_freq = 800;
655 break;
656 }
657
658 /* detect pineview DDR3 setting */
659 tmp = I915_READ(CSHRDDR3CTL);
660 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
661}
662
663static void i915_ironlake_get_mem_freq(struct drm_device *dev)
664{
Jani Nikula50227e12014-03-31 14:27:21 +0300665 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200666 u16 ddrpll, csipll;
667
668 ddrpll = I915_READ16(DDRMPLL1);
669 csipll = I915_READ16(CSIPLL0);
670
671 switch (ddrpll & 0xff) {
672 case 0xc:
673 dev_priv->mem_freq = 800;
674 break;
675 case 0x10:
676 dev_priv->mem_freq = 1066;
677 break;
678 case 0x14:
679 dev_priv->mem_freq = 1333;
680 break;
681 case 0x18:
682 dev_priv->mem_freq = 1600;
683 break;
684 default:
685 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
686 ddrpll & 0xff);
687 dev_priv->mem_freq = 0;
688 break;
689 }
690
Daniel Vetter20e4d402012-08-08 23:35:39 +0200691 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200692
693 switch (csipll & 0x3ff) {
694 case 0x00c:
695 dev_priv->fsb_freq = 3200;
696 break;
697 case 0x00e:
698 dev_priv->fsb_freq = 3733;
699 break;
700 case 0x010:
701 dev_priv->fsb_freq = 4266;
702 break;
703 case 0x012:
704 dev_priv->fsb_freq = 4800;
705 break;
706 case 0x014:
707 dev_priv->fsb_freq = 5333;
708 break;
709 case 0x016:
710 dev_priv->fsb_freq = 5866;
711 break;
712 case 0x018:
713 dev_priv->fsb_freq = 6400;
714 break;
715 default:
716 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
717 csipll & 0x3ff);
718 dev_priv->fsb_freq = 0;
719 break;
720 }
721
722 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200723 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200724 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200725 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200726 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200727 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200728 }
729}
730
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300731static const struct cxsr_latency cxsr_latency_table[] = {
732 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
733 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
734 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
735 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
736 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
737
738 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
739 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
740 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
741 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
742 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
743
744 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
745 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
746 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
747 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
748 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
749
750 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
751 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
752 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
753 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
754 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
755
756 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
757 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
758 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
759 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
760 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
761
762 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
763 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
764 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
765 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
766 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
767};
768
Daniel Vetter63c62272012-04-21 23:17:55 +0200769static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300770 int is_ddr3,
771 int fsb,
772 int mem)
773{
774 const struct cxsr_latency *latency;
775 int i;
776
777 if (fsb == 0 || mem == 0)
778 return NULL;
779
780 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
781 latency = &cxsr_latency_table[i];
782 if (is_desktop == latency->is_desktop &&
783 is_ddr3 == latency->is_ddr3 &&
784 fsb == latency->fsb_freq && mem == latency->mem_freq)
785 return latency;
786 }
787
788 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
789
790 return NULL;
791}
792
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300793static void pineview_disable_cxsr(struct drm_device *dev)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300794{
795 struct drm_i915_private *dev_priv = dev->dev_private;
796
797 /* deactivate cxsr */
798 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
799}
800
801/*
802 * Latency for FIFO fetches is dependent on several factors:
803 * - memory configuration (speed, channels)
804 * - chipset
805 * - current MCH state
806 * It can be fairly high in some situations, so here we assume a fairly
807 * pessimal value. It's a tradeoff between extra memory fetches (if we
808 * set this value too high, the FIFO will fetch frequently to stay full)
809 * and power consumption (set it too low to save power and we might see
810 * FIFO underruns and display "flicker").
811 *
812 * A value of 5us seems to be a good balance; safe for very low end
813 * platforms but not overly aggressive on lower latency configs.
814 */
815static const int latency_ns = 5000;
816
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300817static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300818{
819 struct drm_i915_private *dev_priv = dev->dev_private;
820 uint32_t dsparb = I915_READ(DSPARB);
821 int size;
822
823 size = dsparb & 0x7f;
824 if (plane)
825 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
826
827 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
828 plane ? "B" : "A", size);
829
830 return size;
831}
832
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200833static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300834{
835 struct drm_i915_private *dev_priv = dev->dev_private;
836 uint32_t dsparb = I915_READ(DSPARB);
837 int size;
838
839 size = dsparb & 0x1ff;
840 if (plane)
841 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
842 size >>= 1; /* Convert to cachelines */
843
844 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
845 plane ? "B" : "A", size);
846
847 return size;
848}
849
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300850static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300851{
852 struct drm_i915_private *dev_priv = dev->dev_private;
853 uint32_t dsparb = I915_READ(DSPARB);
854 int size;
855
856 size = dsparb & 0x7f;
857 size >>= 2; /* Convert to cachelines */
858
859 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
860 plane ? "B" : "A",
861 size);
862
863 return size;
864}
865
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300866/* Pineview has different values for various configs */
867static const struct intel_watermark_params pineview_display_wm = {
868 PINEVIEW_DISPLAY_FIFO,
869 PINEVIEW_MAX_WM,
870 PINEVIEW_DFT_WM,
871 PINEVIEW_GUARD_WM,
872 PINEVIEW_FIFO_LINE_SIZE
873};
874static const struct intel_watermark_params pineview_display_hplloff_wm = {
875 PINEVIEW_DISPLAY_FIFO,
876 PINEVIEW_MAX_WM,
877 PINEVIEW_DFT_HPLLOFF_WM,
878 PINEVIEW_GUARD_WM,
879 PINEVIEW_FIFO_LINE_SIZE
880};
881static const struct intel_watermark_params pineview_cursor_wm = {
882 PINEVIEW_CURSOR_FIFO,
883 PINEVIEW_CURSOR_MAX_WM,
884 PINEVIEW_CURSOR_DFT_WM,
885 PINEVIEW_CURSOR_GUARD_WM,
886 PINEVIEW_FIFO_LINE_SIZE,
887};
888static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
889 PINEVIEW_CURSOR_FIFO,
890 PINEVIEW_CURSOR_MAX_WM,
891 PINEVIEW_CURSOR_DFT_WM,
892 PINEVIEW_CURSOR_GUARD_WM,
893 PINEVIEW_FIFO_LINE_SIZE
894};
895static const struct intel_watermark_params g4x_wm_info = {
896 G4X_FIFO_SIZE,
897 G4X_MAX_WM,
898 G4X_MAX_WM,
899 2,
900 G4X_FIFO_LINE_SIZE,
901};
902static const struct intel_watermark_params g4x_cursor_wm_info = {
903 I965_CURSOR_FIFO,
904 I965_CURSOR_MAX_WM,
905 I965_CURSOR_DFT_WM,
906 2,
907 G4X_FIFO_LINE_SIZE,
908};
909static const struct intel_watermark_params valleyview_wm_info = {
910 VALLEYVIEW_FIFO_SIZE,
911 VALLEYVIEW_MAX_WM,
912 VALLEYVIEW_MAX_WM,
913 2,
914 G4X_FIFO_LINE_SIZE,
915};
916static const struct intel_watermark_params valleyview_cursor_wm_info = {
917 I965_CURSOR_FIFO,
918 VALLEYVIEW_CURSOR_MAX_WM,
919 I965_CURSOR_DFT_WM,
920 2,
921 G4X_FIFO_LINE_SIZE,
922};
923static const struct intel_watermark_params i965_cursor_wm_info = {
924 I965_CURSOR_FIFO,
925 I965_CURSOR_MAX_WM,
926 I965_CURSOR_DFT_WM,
927 2,
928 I915_FIFO_LINE_SIZE,
929};
930static const struct intel_watermark_params i945_wm_info = {
931 I945_FIFO_SIZE,
932 I915_MAX_WM,
933 1,
934 2,
935 I915_FIFO_LINE_SIZE
936};
937static const struct intel_watermark_params i915_wm_info = {
938 I915_FIFO_SIZE,
939 I915_MAX_WM,
940 1,
941 2,
942 I915_FIFO_LINE_SIZE
943};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200944static const struct intel_watermark_params i830_wm_info = {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300945 I855GM_FIFO_SIZE,
946 I915_MAX_WM,
947 1,
948 2,
949 I830_FIFO_LINE_SIZE
950};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200951static const struct intel_watermark_params i845_wm_info = {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300952 I830_FIFO_SIZE,
953 I915_MAX_WM,
954 1,
955 2,
956 I830_FIFO_LINE_SIZE
957};
958
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300959/**
960 * intel_calculate_wm - calculate watermark level
961 * @clock_in_khz: pixel clock
962 * @wm: chip FIFO params
963 * @pixel_size: display pixel size
964 * @latency_ns: memory latency for the platform
965 *
966 * Calculate the watermark level (the level at which the display plane will
967 * start fetching from memory again). Each chip has a different display
968 * FIFO size and allocation, so the caller needs to figure that out and pass
969 * in the correct intel_watermark_params structure.
970 *
971 * As the pixel clock runs, the FIFO will be drained at a rate that depends
972 * on the pixel size. When it reaches the watermark level, it'll start
973 * fetching FIFO line sized based chunks from memory until the FIFO fills
974 * past the watermark point. If the FIFO drains completely, a FIFO underrun
975 * will occur, and a display engine hang could result.
976 */
977static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
978 const struct intel_watermark_params *wm,
979 int fifo_size,
980 int pixel_size,
981 unsigned long latency_ns)
982{
983 long entries_required, wm_size;
984
985 /*
986 * Note: we need to make sure we don't overflow for various clock &
987 * latency values.
988 * clocks go from a few thousand to several hundred thousand.
989 * latency is usually a few thousand
990 */
991 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
992 1000;
993 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
994
995 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
996
997 wm_size = fifo_size - (entries_required + wm->guard_size);
998
999 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1000
1001 /* Don't promote wm_size to unsigned... */
1002 if (wm_size > (long)wm->max_wm)
1003 wm_size = wm->max_wm;
1004 if (wm_size <= 0)
1005 wm_size = wm->default_wm;
1006 return wm_size;
1007}
1008
1009static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1010{
1011 struct drm_crtc *crtc, *enabled = NULL;
1012
1013 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilson3490ea52013-01-07 10:11:40 +00001014 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001015 if (enabled)
1016 return NULL;
1017 enabled = crtc;
1018 }
1019 }
1020
1021 return enabled;
1022}
1023
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001024static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001025{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001026 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001027 struct drm_i915_private *dev_priv = dev->dev_private;
1028 struct drm_crtc *crtc;
1029 const struct cxsr_latency *latency;
1030 u32 reg;
1031 unsigned long wm;
1032
1033 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1034 dev_priv->fsb_freq, dev_priv->mem_freq);
1035 if (!latency) {
1036 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
1037 pineview_disable_cxsr(dev);
1038 return;
1039 }
1040
1041 crtc = single_enabled_crtc(dev);
1042 if (crtc) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001043 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001044 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001045 int clock;
1046
1047 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1048 clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001049
1050 /* Display SR */
1051 wm = intel_calculate_wm(clock, &pineview_display_wm,
1052 pineview_display_wm.fifo_size,
1053 pixel_size, latency->display_sr);
1054 reg = I915_READ(DSPFW1);
1055 reg &= ~DSPFW_SR_MASK;
1056 reg |= wm << DSPFW_SR_SHIFT;
1057 I915_WRITE(DSPFW1, reg);
1058 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1059
1060 /* cursor SR */
1061 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1062 pineview_display_wm.fifo_size,
1063 pixel_size, latency->cursor_sr);
1064 reg = I915_READ(DSPFW3);
1065 reg &= ~DSPFW_CURSOR_SR_MASK;
1066 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1067 I915_WRITE(DSPFW3, reg);
1068
1069 /* Display HPLL off SR */
1070 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1071 pineview_display_hplloff_wm.fifo_size,
1072 pixel_size, latency->display_hpll_disable);
1073 reg = I915_READ(DSPFW3);
1074 reg &= ~DSPFW_HPLL_SR_MASK;
1075 reg |= wm & DSPFW_HPLL_SR_MASK;
1076 I915_WRITE(DSPFW3, reg);
1077
1078 /* cursor HPLL off SR */
1079 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1080 pineview_display_hplloff_wm.fifo_size,
1081 pixel_size, latency->cursor_hpll_disable);
1082 reg = I915_READ(DSPFW3);
1083 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1084 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1085 I915_WRITE(DSPFW3, reg);
1086 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1087
1088 /* activate cxsr */
1089 I915_WRITE(DSPFW3,
1090 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
1091 DRM_DEBUG_KMS("Self-refresh is enabled\n");
1092 } else {
1093 pineview_disable_cxsr(dev);
1094 DRM_DEBUG_KMS("Self-refresh is disabled\n");
1095 }
1096}
1097
1098static bool g4x_compute_wm0(struct drm_device *dev,
1099 int plane,
1100 const struct intel_watermark_params *display,
1101 int display_latency_ns,
1102 const struct intel_watermark_params *cursor,
1103 int cursor_latency_ns,
1104 int *plane_wm,
1105 int *cursor_wm)
1106{
1107 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001108 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001109 int htotal, hdisplay, clock, pixel_size;
1110 int line_time_us, line_count;
1111 int entries, tlb_miss;
1112
1113 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001114 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001115 *cursor_wm = cursor->guard_size;
1116 *plane_wm = display->guard_size;
1117 return false;
1118 }
1119
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001120 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001121 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001122 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001123 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001124 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001125
1126 /* Use the small buffer method to calculate plane watermark */
1127 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1128 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1129 if (tlb_miss > 0)
1130 entries += tlb_miss;
1131 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1132 *plane_wm = entries + display->guard_size;
1133 if (*plane_wm > (int)display->max_wm)
1134 *plane_wm = display->max_wm;
1135
1136 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +02001137 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001138 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson7bb836d2014-03-26 12:38:14 +00001139 entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001140 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1141 if (tlb_miss > 0)
1142 entries += tlb_miss;
1143 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1144 *cursor_wm = entries + cursor->guard_size;
1145 if (*cursor_wm > (int)cursor->max_wm)
1146 *cursor_wm = (int)cursor->max_wm;
1147
1148 return true;
1149}
1150
1151/*
1152 * Check the wm result.
1153 *
1154 * If any calculated watermark values is larger than the maximum value that
1155 * can be programmed into the associated watermark register, that watermark
1156 * must be disabled.
1157 */
1158static bool g4x_check_srwm(struct drm_device *dev,
1159 int display_wm, int cursor_wm,
1160 const struct intel_watermark_params *display,
1161 const struct intel_watermark_params *cursor)
1162{
1163 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1164 display_wm, cursor_wm);
1165
1166 if (display_wm > display->max_wm) {
1167 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1168 display_wm, display->max_wm);
1169 return false;
1170 }
1171
1172 if (cursor_wm > cursor->max_wm) {
1173 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1174 cursor_wm, cursor->max_wm);
1175 return false;
1176 }
1177
1178 if (!(display_wm || cursor_wm)) {
1179 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1180 return false;
1181 }
1182
1183 return true;
1184}
1185
1186static bool g4x_compute_srwm(struct drm_device *dev,
1187 int plane,
1188 int latency_ns,
1189 const struct intel_watermark_params *display,
1190 const struct intel_watermark_params *cursor,
1191 int *display_wm, int *cursor_wm)
1192{
1193 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001194 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001195 int hdisplay, htotal, pixel_size, clock;
1196 unsigned long line_time_us;
1197 int line_count, line_size;
1198 int small, large;
1199 int entries;
1200
1201 if (!latency_ns) {
1202 *display_wm = *cursor_wm = 0;
1203 return false;
1204 }
1205
1206 crtc = intel_get_crtc_for_plane(dev, plane);
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001207 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001208 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001209 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001210 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001211 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001212
Ville Syrjälä922044c2014-02-14 14:18:57 +02001213 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001214 line_count = (latency_ns / line_time_us + 1000) / 1000;
1215 line_size = hdisplay * pixel_size;
1216
1217 /* Use the minimum of the small and large buffer method for primary */
1218 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1219 large = line_count * line_size;
1220
1221 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1222 *display_wm = entries + display->guard_size;
1223
1224 /* calculate the self-refresh watermark for display cursor */
Chris Wilson7bb836d2014-03-26 12:38:14 +00001225 entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001226 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1227 *cursor_wm = entries + cursor->guard_size;
1228
1229 return g4x_check_srwm(dev,
1230 *display_wm, *cursor_wm,
1231 display, cursor);
1232}
1233
1234static bool vlv_compute_drain_latency(struct drm_device *dev,
1235 int plane,
1236 int *plane_prec_mult,
1237 int *plane_dl,
1238 int *cursor_prec_mult,
1239 int *cursor_dl)
1240{
1241 struct drm_crtc *crtc;
1242 int clock, pixel_size;
1243 int entries;
1244
1245 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001246 if (!intel_crtc_active(crtc))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001247 return false;
1248
Damien Lespiau241bfc32013-09-25 16:45:37 +01001249 clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Matt Roperf4510a22014-04-01 15:22:40 -07001250 pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001251
1252 entries = (clock / 1000) * pixel_size;
1253 *plane_prec_mult = (entries > 256) ?
1254 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
1255 *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
1256 pixel_size);
1257
1258 entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
1259 *cursor_prec_mult = (entries > 256) ?
1260 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
1261 *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
1262
1263 return true;
1264}
1265
1266/*
1267 * Update drain latency registers of memory arbiter
1268 *
1269 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1270 * to be programmed. Each plane has a drain latency multiplier and a drain
1271 * latency value.
1272 */
1273
1274static void vlv_update_drain_latency(struct drm_device *dev)
1275{
1276 struct drm_i915_private *dev_priv = dev->dev_private;
1277 int planea_prec, planea_dl, planeb_prec, planeb_dl;
1278 int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
1279 int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
1280 either 16 or 32 */
1281
1282 /* For plane A, Cursor A */
1283 if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
1284 &cursor_prec_mult, &cursora_dl)) {
1285 cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1286 DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
1287 planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1288 DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
1289
1290 I915_WRITE(VLV_DDL1, cursora_prec |
1291 (cursora_dl << DDL_CURSORA_SHIFT) |
1292 planea_prec | planea_dl);
1293 }
1294
1295 /* For plane B, Cursor B */
1296 if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
1297 &cursor_prec_mult, &cursorb_dl)) {
1298 cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1299 DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
1300 planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1301 DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
1302
1303 I915_WRITE(VLV_DDL2, cursorb_prec |
1304 (cursorb_dl << DDL_CURSORB_SHIFT) |
1305 planeb_prec | planeb_dl);
1306 }
1307}
1308
1309#define single_plane_enabled(mask) is_power_of_2(mask)
1310
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001311static void valleyview_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001312{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001313 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001314 static const int sr_latency_ns = 12000;
1315 struct drm_i915_private *dev_priv = dev->dev_private;
1316 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1317 int plane_sr, cursor_sr;
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001318 int ignore_plane_sr, ignore_cursor_sr;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001319 unsigned int enabled = 0;
1320
1321 vlv_update_drain_latency(dev);
1322
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001323 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001324 &valleyview_wm_info, latency_ns,
1325 &valleyview_cursor_wm_info, latency_ns,
1326 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001327 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001328
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001329 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001330 &valleyview_wm_info, latency_ns,
1331 &valleyview_cursor_wm_info, latency_ns,
1332 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001333 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001334
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001335 if (single_plane_enabled(enabled) &&
1336 g4x_compute_srwm(dev, ffs(enabled) - 1,
1337 sr_latency_ns,
1338 &valleyview_wm_info,
1339 &valleyview_cursor_wm_info,
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001340 &plane_sr, &ignore_cursor_sr) &&
1341 g4x_compute_srwm(dev, ffs(enabled) - 1,
1342 2*sr_latency_ns,
1343 &valleyview_wm_info,
1344 &valleyview_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001345 &ignore_plane_sr, &cursor_sr)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001346 I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001347 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001348 I915_WRITE(FW_BLC_SELF_VLV,
1349 I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001350 plane_sr = cursor_sr = 0;
1351 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001352
1353 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
1354 planea_wm, cursora_wm,
1355 planeb_wm, cursorb_wm,
1356 plane_sr, cursor_sr);
1357
1358 I915_WRITE(DSPFW1,
1359 (plane_sr << DSPFW_SR_SHIFT) |
1360 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1361 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1362 planea_wm);
1363 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001364 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001365 (cursora_wm << DSPFW_CURSORA_SHIFT));
1366 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001367 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1368 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001369}
1370
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001371static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001372{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001373 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001374 static const int sr_latency_ns = 12000;
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1377 int plane_sr, cursor_sr;
1378 unsigned int enabled = 0;
1379
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001380 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001381 &g4x_wm_info, latency_ns,
1382 &g4x_cursor_wm_info, latency_ns,
1383 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001384 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001385
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001386 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001387 &g4x_wm_info, latency_ns,
1388 &g4x_cursor_wm_info, latency_ns,
1389 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001390 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001391
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001392 if (single_plane_enabled(enabled) &&
1393 g4x_compute_srwm(dev, ffs(enabled) - 1,
1394 sr_latency_ns,
1395 &g4x_wm_info,
1396 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001397 &plane_sr, &cursor_sr)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001398 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001399 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400 I915_WRITE(FW_BLC_SELF,
1401 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001402 plane_sr = cursor_sr = 0;
1403 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001404
1405 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
1406 planea_wm, cursora_wm,
1407 planeb_wm, cursorb_wm,
1408 plane_sr, cursor_sr);
1409
1410 I915_WRITE(DSPFW1,
1411 (plane_sr << DSPFW_SR_SHIFT) |
1412 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1413 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1414 planea_wm);
1415 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001416 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001417 (cursora_wm << DSPFW_CURSORA_SHIFT));
1418 /* HPLL off in SR has some issues on G4x... disable it */
1419 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001420 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001421 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1422}
1423
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001424static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001425{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001426 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001427 struct drm_i915_private *dev_priv = dev->dev_private;
1428 struct drm_crtc *crtc;
1429 int srwm = 1;
1430 int cursor_sr = 16;
1431
1432 /* Calc sr entries for one plane configs */
1433 crtc = single_enabled_crtc(dev);
1434 if (crtc) {
1435 /* self-refresh has much higher latency */
1436 static const int sr_latency_ns = 12000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001437 const struct drm_display_mode *adjusted_mode =
1438 &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001439 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001440 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001441 int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001442 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001443 unsigned long line_time_us;
1444 int entries;
1445
Ville Syrjälä922044c2014-02-14 14:18:57 +02001446 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001447
1448 /* Use ns/us then divide to preserve precision */
1449 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1450 pixel_size * hdisplay;
1451 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1452 srwm = I965_FIFO_SIZE - entries;
1453 if (srwm < 0)
1454 srwm = 1;
1455 srwm &= 0x1ff;
1456 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1457 entries, srwm);
1458
1459 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson7bb836d2014-03-26 12:38:14 +00001460 pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001461 entries = DIV_ROUND_UP(entries,
1462 i965_cursor_wm_info.cacheline_size);
1463 cursor_sr = i965_cursor_wm_info.fifo_size -
1464 (entries + i965_cursor_wm_info.guard_size);
1465
1466 if (cursor_sr > i965_cursor_wm_info.max_wm)
1467 cursor_sr = i965_cursor_wm_info.max_wm;
1468
1469 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1470 "cursor %d\n", srwm, cursor_sr);
1471
1472 if (IS_CRESTLINE(dev))
1473 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
1474 } else {
1475 /* Turn off self refresh if both pipes are enabled */
1476 if (IS_CRESTLINE(dev))
1477 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
1478 & ~FW_BLC_SELF_EN);
1479 }
1480
1481 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1482 srwm);
1483
1484 /* 965 has limitations... */
1485 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
1486 (8 << 16) | (8 << 8) | (8 << 0));
1487 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
1488 /* update cursor SR watermark */
1489 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1490}
1491
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001492static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001493{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001494 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001495 struct drm_i915_private *dev_priv = dev->dev_private;
1496 const struct intel_watermark_params *wm_info;
1497 uint32_t fwater_lo;
1498 uint32_t fwater_hi;
1499 int cwm, srwm = 1;
1500 int fifo_size;
1501 int planea_wm, planeb_wm;
1502 struct drm_crtc *crtc, *enabled = NULL;
1503
1504 if (IS_I945GM(dev))
1505 wm_info = &i945_wm_info;
1506 else if (!IS_GEN2(dev))
1507 wm_info = &i915_wm_info;
1508 else
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001509 wm_info = &i830_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001510
1511 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1512 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001513 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001514 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001515 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001516 if (IS_GEN2(dev))
1517 cpp = 4;
1518
Damien Lespiau241bfc32013-09-25 16:45:37 +01001519 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1520 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001521 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001522 latency_ns);
1523 enabled = crtc;
1524 } else
1525 planea_wm = fifo_size - wm_info->guard_size;
1526
1527 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1528 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001529 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001530 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001531 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001532 if (IS_GEN2(dev))
1533 cpp = 4;
1534
Damien Lespiau241bfc32013-09-25 16:45:37 +01001535 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1536 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001537 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001538 latency_ns);
1539 if (enabled == NULL)
1540 enabled = crtc;
1541 else
1542 enabled = NULL;
1543 } else
1544 planeb_wm = fifo_size - wm_info->guard_size;
1545
1546 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1547
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001548 if (IS_I915GM(dev) && enabled) {
1549 struct intel_framebuffer *fb;
1550
1551 fb = to_intel_framebuffer(enabled->primary->fb);
1552
1553 /* self-refresh seems busted with untiled */
1554 if (fb->obj->tiling_mode == I915_TILING_NONE)
1555 enabled = NULL;
1556 }
1557
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001558 /*
1559 * Overlay gets an aggressive default since video jitter is bad.
1560 */
1561 cwm = 2;
1562
1563 /* Play safe and disable self-refresh before adjusting watermarks. */
1564 if (IS_I945G(dev) || IS_I945GM(dev))
1565 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
1566 else if (IS_I915GM(dev))
Ville Syrjälä3f2dc5a2014-01-10 14:06:47 +02001567 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_SELF_EN));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001568
1569 /* Calc sr entries for one plane configs */
1570 if (HAS_FW_BLC(dev) && enabled) {
1571 /* self-refresh has much higher latency */
1572 static const int sr_latency_ns = 6000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001573 const struct drm_display_mode *adjusted_mode =
1574 &to_intel_crtc(enabled)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001575 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001576 int htotal = adjusted_mode->crtc_htotal;
Daniel Vetterf727b492013-11-20 15:02:10 +01001577 int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001578 int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001579 unsigned long line_time_us;
1580 int entries;
1581
Ville Syrjälä922044c2014-02-14 14:18:57 +02001582 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001583
1584 /* Use ns/us then divide to preserve precision */
1585 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1586 pixel_size * hdisplay;
1587 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1588 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1589 srwm = wm_info->fifo_size - entries;
1590 if (srwm < 0)
1591 srwm = 1;
1592
1593 if (IS_I945G(dev) || IS_I945GM(dev))
1594 I915_WRITE(FW_BLC_SELF,
1595 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1596 else if (IS_I915GM(dev))
1597 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1598 }
1599
1600 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1601 planea_wm, planeb_wm, cwm, srwm);
1602
1603 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1604 fwater_hi = (cwm & 0x1f);
1605
1606 /* Set request length to 8 cachelines per fetch */
1607 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1608 fwater_hi = fwater_hi | (1 << 8);
1609
1610 I915_WRITE(FW_BLC, fwater_lo);
1611 I915_WRITE(FW_BLC2, fwater_hi);
1612
1613 if (HAS_FW_BLC(dev)) {
1614 if (enabled) {
1615 if (IS_I945G(dev) || IS_I945GM(dev))
1616 I915_WRITE(FW_BLC_SELF,
1617 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
1618 else if (IS_I915GM(dev))
Ville Syrjälä3f2dc5a2014-01-10 14:06:47 +02001619 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_SELF_EN));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001620 DRM_DEBUG_KMS("memory self refresh enabled\n");
1621 } else
1622 DRM_DEBUG_KMS("memory self refresh disabled\n");
1623 }
1624}
1625
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001626static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001627{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001628 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001629 struct drm_i915_private *dev_priv = dev->dev_private;
1630 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001631 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001632 uint32_t fwater_lo;
1633 int planea_wm;
1634
1635 crtc = single_enabled_crtc(dev);
1636 if (crtc == NULL)
1637 return;
1638
Damien Lespiau241bfc32013-09-25 16:45:37 +01001639 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1640 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001641 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001642 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001643 4, latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001644 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1645 fwater_lo |= (3<<8) | planea_wm;
1646
1647 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1648
1649 I915_WRITE(FW_BLC, fwater_lo);
1650}
1651
Ville Syrjälä36587292013-07-05 11:57:16 +03001652static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1653 struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001654{
1655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001656 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001657
Damien Lespiau241bfc32013-09-25 16:45:37 +01001658 pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001659
1660 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1661 * adjust the pixel_rate here. */
1662
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001663 if (intel_crtc->config.pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001664 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001665 uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001666
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001667 pipe_w = intel_crtc->config.pipe_src_w;
1668 pipe_h = intel_crtc->config.pipe_src_h;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001669 pfit_w = (pfit_size >> 16) & 0xFFFF;
1670 pfit_h = pfit_size & 0xFFFF;
1671 if (pipe_w < pfit_w)
1672 pipe_w = pfit_w;
1673 if (pipe_h < pfit_h)
1674 pipe_h = pfit_h;
1675
1676 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1677 pfit_w * pfit_h);
1678 }
1679
1680 return pixel_rate;
1681}
1682
Ville Syrjälä37126462013-08-01 16:18:55 +03001683/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001684static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001685 uint32_t latency)
1686{
1687 uint64_t ret;
1688
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001689 if (WARN(latency == 0, "Latency value missing\n"))
1690 return UINT_MAX;
1691
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001692 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1693 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1694
1695 return ret;
1696}
1697
Ville Syrjälä37126462013-08-01 16:18:55 +03001698/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001699static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001700 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1701 uint32_t latency)
1702{
1703 uint32_t ret;
1704
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001705 if (WARN(latency == 0, "Latency value missing\n"))
1706 return UINT_MAX;
1707
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001708 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1709 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1710 ret = DIV_ROUND_UP(ret, 64) + 2;
1711 return ret;
1712}
1713
Ville Syrjälä23297042013-07-05 11:57:17 +03001714static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001715 uint8_t bytes_per_pixel)
1716{
1717 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1718}
1719
Imre Deak820c1982013-12-17 14:46:36 +02001720struct ilk_pipe_wm_parameters {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001721 bool active;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001722 uint32_t pipe_htotal;
1723 uint32_t pixel_rate;
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001724 struct intel_plane_wm_parameters pri;
1725 struct intel_plane_wm_parameters spr;
1726 struct intel_plane_wm_parameters cur;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001727};
1728
Imre Deak820c1982013-12-17 14:46:36 +02001729struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001730 uint16_t pri;
1731 uint16_t spr;
1732 uint16_t cur;
1733 uint16_t fbc;
1734};
1735
Ville Syrjälä240264f2013-08-07 13:29:12 +03001736/* used in computing the new watermarks state */
1737struct intel_wm_config {
1738 unsigned int num_pipes_active;
1739 bool sprites_enabled;
1740 bool sprites_scaled;
Ville Syrjälä240264f2013-08-07 13:29:12 +03001741};
1742
Ville Syrjälä37126462013-08-01 16:18:55 +03001743/*
1744 * For both WM_PIPE and WM_LP.
1745 * mem_value must be in 0.1us units.
1746 */
Imre Deak820c1982013-12-17 14:46:36 +02001747static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001748 uint32_t mem_value,
1749 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001750{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001751 uint32_t method1, method2;
1752
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001753 if (!params->active || !params->pri.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001754 return 0;
1755
Ville Syrjälä23297042013-07-05 11:57:17 +03001756 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001757 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001758 mem_value);
1759
1760 if (!is_lp)
1761 return method1;
1762
Ville Syrjälä23297042013-07-05 11:57:17 +03001763 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001764 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001765 params->pri.horiz_pixels,
1766 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001767 mem_value);
1768
1769 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001770}
1771
Ville Syrjälä37126462013-08-01 16:18:55 +03001772/*
1773 * For both WM_PIPE and WM_LP.
1774 * mem_value must be in 0.1us units.
1775 */
Imre Deak820c1982013-12-17 14:46:36 +02001776static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001777 uint32_t mem_value)
1778{
1779 uint32_t method1, method2;
1780
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001781 if (!params->active || !params->spr.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001782 return 0;
1783
Ville Syrjälä23297042013-07-05 11:57:17 +03001784 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001785 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001786 mem_value);
Ville Syrjälä23297042013-07-05 11:57:17 +03001787 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001788 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001789 params->spr.horiz_pixels,
1790 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001791 mem_value);
1792 return min(method1, method2);
1793}
1794
Ville Syrjälä37126462013-08-01 16:18:55 +03001795/*
1796 * For both WM_PIPE and WM_LP.
1797 * mem_value must be in 0.1us units.
1798 */
Imre Deak820c1982013-12-17 14:46:36 +02001799static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001800 uint32_t mem_value)
1801{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001802 if (!params->active || !params->cur.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001803 return 0;
1804
Ville Syrjälä23297042013-07-05 11:57:17 +03001805 return ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001806 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001807 params->cur.horiz_pixels,
1808 params->cur.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001809 mem_value);
1810}
1811
Paulo Zanonicca32e92013-05-31 11:45:06 -03001812/* Only for WM_LP. */
Imre Deak820c1982013-12-17 14:46:36 +02001813static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001814 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001815{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001816 if (!params->active || !params->pri.enabled)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001817 return 0;
1818
Ville Syrjälä23297042013-07-05 11:57:17 +03001819 return ilk_wm_fbc(pri_val,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001820 params->pri.horiz_pixels,
1821 params->pri.bytes_per_pixel);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001822}
1823
Ville Syrjälä158ae642013-08-07 13:28:19 +03001824static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1825{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001826 if (INTEL_INFO(dev)->gen >= 8)
1827 return 3072;
1828 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001829 return 768;
1830 else
1831 return 512;
1832}
1833
Ville Syrjälä4e975082014-03-07 18:32:11 +02001834static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1835 int level, bool is_sprite)
1836{
1837 if (INTEL_INFO(dev)->gen >= 8)
1838 /* BDW primary/sprite plane watermarks */
1839 return level == 0 ? 255 : 2047;
1840 else if (INTEL_INFO(dev)->gen >= 7)
1841 /* IVB/HSW primary/sprite plane watermarks */
1842 return level == 0 ? 127 : 1023;
1843 else if (!is_sprite)
1844 /* ILK/SNB primary plane watermarks */
1845 return level == 0 ? 127 : 511;
1846 else
1847 /* ILK/SNB sprite plane watermarks */
1848 return level == 0 ? 63 : 255;
1849}
1850
1851static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1852 int level)
1853{
1854 if (INTEL_INFO(dev)->gen >= 7)
1855 return level == 0 ? 63 : 255;
1856 else
1857 return level == 0 ? 31 : 63;
1858}
1859
1860static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1861{
1862 if (INTEL_INFO(dev)->gen >= 8)
1863 return 31;
1864 else
1865 return 15;
1866}
1867
Ville Syrjälä158ae642013-08-07 13:28:19 +03001868/* Calculate the maximum primary/sprite plane watermark */
1869static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1870 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001871 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001872 enum intel_ddb_partitioning ddb_partitioning,
1873 bool is_sprite)
1874{
1875 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001876
1877 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001878 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001879 return 0;
1880
1881 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001882 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001883 fifo_size /= INTEL_INFO(dev)->num_pipes;
1884
1885 /*
1886 * For some reason the non self refresh
1887 * FIFO size is only half of the self
1888 * refresh FIFO size on ILK/SNB.
1889 */
1890 if (INTEL_INFO(dev)->gen <= 6)
1891 fifo_size /= 2;
1892 }
1893
Ville Syrjälä240264f2013-08-07 13:29:12 +03001894 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001895 /* level 0 is always calculated with 1:1 split */
1896 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1897 if (is_sprite)
1898 fifo_size *= 5;
1899 fifo_size /= 6;
1900 } else {
1901 fifo_size /= 2;
1902 }
1903 }
1904
1905 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001906 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001907}
1908
1909/* Calculate the maximum cursor plane watermark */
1910static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001911 int level,
1912 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001913{
1914 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001915 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001916 return 64;
1917
1918 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001919 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001920}
1921
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001922static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001923 int level,
1924 const struct intel_wm_config *config,
1925 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001926 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001927{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001928 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1929 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1930 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001931 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001932}
1933
Ville Syrjäläd9395652013-10-09 19:18:10 +03001934static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001935 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001936 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001937{
1938 bool ret;
1939
1940 /* already determined to be invalid? */
1941 if (!result->enable)
1942 return false;
1943
1944 result->enable = result->pri_val <= max->pri &&
1945 result->spr_val <= max->spr &&
1946 result->cur_val <= max->cur;
1947
1948 ret = result->enable;
1949
1950 /*
1951 * HACK until we can pre-compute everything,
1952 * and thus fail gracefully if LP0 watermarks
1953 * are exceeded...
1954 */
1955 if (level == 0 && !result->enable) {
1956 if (result->pri_val > max->pri)
1957 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
1958 level, result->pri_val, max->pri);
1959 if (result->spr_val > max->spr)
1960 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
1961 level, result->spr_val, max->spr);
1962 if (result->cur_val > max->cur)
1963 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
1964 level, result->cur_val, max->cur);
1965
1966 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
1967 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
1968 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
1969 result->enable = true;
1970 }
1971
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001972 return ret;
1973}
1974
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001975static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001976 int level,
Imre Deak820c1982013-12-17 14:46:36 +02001977 const struct ilk_pipe_wm_parameters *p,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001978 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001979{
1980 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
1981 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
1982 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
1983
1984 /* WM1+ latency values stored in 0.5us units */
1985 if (level > 0) {
1986 pri_latency *= 5;
1987 spr_latency *= 5;
1988 cur_latency *= 5;
1989 }
1990
1991 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
1992 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
1993 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
1994 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
1995 result->enable = true;
1996}
1997
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001998static uint32_t
1999hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002000{
2001 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002003 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002004 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002005
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002006 if (!intel_crtc_active(crtc))
2007 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002008
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002009 /* The WM are computed with base on how long it takes to fill a single
2010 * row at the given clock rate, multiplied by 8.
2011 * */
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002012 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
2013 mode->crtc_clock);
2014 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002015 intel_ddi_get_cdclk_freq(dev_priv));
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002016
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002017 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2018 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002019}
2020
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002021static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
2022{
2023 struct drm_i915_private *dev_priv = dev->dev_private;
2024
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002025 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002026 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2027
2028 wm[0] = (sskpd >> 56) & 0xFF;
2029 if (wm[0] == 0)
2030 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002031 wm[1] = (sskpd >> 4) & 0xFF;
2032 wm[2] = (sskpd >> 12) & 0xFF;
2033 wm[3] = (sskpd >> 20) & 0x1FF;
2034 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002035 } else if (INTEL_INFO(dev)->gen >= 6) {
2036 uint32_t sskpd = I915_READ(MCH_SSKPD);
2037
2038 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2039 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2040 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2041 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002042 } else if (INTEL_INFO(dev)->gen >= 5) {
2043 uint32_t mltr = I915_READ(MLTR_ILK);
2044
2045 /* ILK primary LP0 latency is 700 ns */
2046 wm[0] = 7;
2047 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2048 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002049 }
2050}
2051
Ville Syrjälä53615a52013-08-01 16:18:50 +03002052static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2053{
2054 /* ILK sprite LP0 latency is 1300 ns */
2055 if (INTEL_INFO(dev)->gen == 5)
2056 wm[0] = 13;
2057}
2058
2059static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2060{
2061 /* ILK cursor LP0 latency is 1300 ns */
2062 if (INTEL_INFO(dev)->gen == 5)
2063 wm[0] = 13;
2064
2065 /* WaDoubleCursorLP3Latency:ivb */
2066 if (IS_IVYBRIDGE(dev))
2067 wm[3] *= 2;
2068}
2069
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002070static int ilk_wm_max_level(const struct drm_device *dev)
2071{
2072 /* how many WM levels are we expecting */
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002073 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002074 return 4;
2075 else if (INTEL_INFO(dev)->gen >= 6)
2076 return 3;
2077 else
2078 return 2;
2079}
2080
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002081static void intel_print_wm_latency(struct drm_device *dev,
2082 const char *name,
2083 const uint16_t wm[5])
2084{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002085 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002086
2087 for (level = 0; level <= max_level; level++) {
2088 unsigned int latency = wm[level];
2089
2090 if (latency == 0) {
2091 DRM_ERROR("%s WM%d latency not provided\n",
2092 name, level);
2093 continue;
2094 }
2095
2096 /* WM1+ latency values in 0.5us units */
2097 if (level > 0)
2098 latency *= 5;
2099
2100 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2101 name, level, wm[level],
2102 latency / 10, latency % 10);
2103 }
2104}
2105
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002106static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002107{
2108 struct drm_i915_private *dev_priv = dev->dev_private;
2109
2110 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2111
2112 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2113 sizeof(dev_priv->wm.pri_latency));
2114 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2115 sizeof(dev_priv->wm.pri_latency));
2116
2117 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2118 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002119
2120 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2121 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2122 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002123}
2124
Imre Deak820c1982013-12-17 14:46:36 +02002125static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002126 struct ilk_pipe_wm_parameters *p)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002127{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002128 struct drm_device *dev = crtc->dev;
2129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2130 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002131 struct drm_plane *plane;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002132
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002133 if (!intel_crtc_active(crtc))
2134 return;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002135
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002136 p->active = true;
2137 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
2138 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
2139 p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
2140 p->cur.bytes_per_pixel = 4;
2141 p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
2142 p->cur.horiz_pixels = intel_crtc->cursor_width;
2143 /* TODO: for now, assume primary and cursor planes are always enabled. */
2144 p->pri.enabled = true;
2145 p->cur.enabled = true;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002146
Matt Roperaf2b6532014-04-01 15:22:32 -07002147 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002148 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002149
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002150 if (intel_plane->pipe == pipe) {
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002151 p->spr = intel_plane->wm;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002152 break;
2153 }
2154 }
2155}
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002156
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002157static void ilk_compute_wm_config(struct drm_device *dev,
2158 struct intel_wm_config *config)
2159{
2160 struct intel_crtc *intel_crtc;
2161
2162 /* Compute the currently _active_ config */
2163 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) {
2164 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2165
2166 if (!wm->pipe_enabled)
2167 continue;
2168
2169 config->sprites_enabled |= wm->sprites_enabled;
2170 config->sprites_scaled |= wm->sprites_scaled;
2171 config->num_pipes_active++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002172 }
2173}
2174
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002175/* Compute new watermarks for the pipe */
2176static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
Imre Deak820c1982013-12-17 14:46:36 +02002177 const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002178 struct intel_pipe_wm *pipe_wm)
2179{
2180 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002181 const struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002182 int level, max_level = ilk_wm_max_level(dev);
2183 /* LP0 watermark maximums depend on this pipe alone */
2184 struct intel_wm_config config = {
2185 .num_pipes_active = 1,
2186 .sprites_enabled = params->spr.enabled,
2187 .sprites_scaled = params->spr.scaled,
2188 };
Imre Deak820c1982013-12-17 14:46:36 +02002189 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002190
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002191 /* LP0 watermarks always use 1/2 DDB partitioning */
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002192 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002193
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002194 pipe_wm->pipe_enabled = params->active;
2195 pipe_wm->sprites_enabled = params->spr.enabled;
2196 pipe_wm->sprites_scaled = params->spr.scaled;
2197
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002198 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2199 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2200 max_level = 1;
2201
2202 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2203 if (params->spr.scaled)
2204 max_level = 0;
2205
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002206 for (level = 0; level <= max_level; level++)
2207 ilk_compute_wm_level(dev_priv, level, params,
2208 &pipe_wm->wm[level]);
2209
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002210 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002211 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002212
2213 /* At least LP0 must be valid */
Ville Syrjäläd9395652013-10-09 19:18:10 +03002214 return ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002215}
2216
2217/*
2218 * Merge the watermarks from all active pipes for a specific level.
2219 */
2220static void ilk_merge_wm_level(struct drm_device *dev,
2221 int level,
2222 struct intel_wm_level *ret_wm)
2223{
2224 const struct intel_crtc *intel_crtc;
2225
2226 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) {
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002227 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2228 const struct intel_wm_level *wm = &active->wm[level];
2229
2230 if (!active->pipe_enabled)
2231 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002232
2233 if (!wm->enable)
2234 return;
2235
2236 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2237 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2238 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2239 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2240 }
2241
2242 ret_wm->enable = true;
2243}
2244
2245/*
2246 * Merge all low power watermarks for all active pipes.
2247 */
2248static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002249 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002250 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002251 struct intel_pipe_wm *merged)
2252{
2253 int level, max_level = ilk_wm_max_level(dev);
2254
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002255 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2256 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2257 config->num_pipes_active > 1)
2258 return;
2259
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002260 /* ILK: FBC WM must be disabled always */
2261 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002262
2263 /* merge each WM1+ level */
2264 for (level = 1; level <= max_level; level++) {
2265 struct intel_wm_level *wm = &merged->wm[level];
2266
2267 ilk_merge_wm_level(dev, level, wm);
2268
Ville Syrjäläd9395652013-10-09 19:18:10 +03002269 if (!ilk_validate_wm_level(level, max, wm))
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002270 break;
2271
2272 /*
2273 * The spec says it is preferred to disable
2274 * FBC WMs instead of disabling a WM level.
2275 */
2276 if (wm->fbc_val > max->fbc) {
2277 merged->fbc_wm_enabled = false;
2278 wm->fbc_val = 0;
2279 }
2280 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002281
2282 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2283 /*
2284 * FIXME this is racy. FBC might get enabled later.
2285 * What we should check here is whether FBC can be
2286 * enabled sometime later.
2287 */
2288 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2289 for (level = 2; level <= max_level; level++) {
2290 struct intel_wm_level *wm = &merged->wm[level];
2291
2292 wm->enable = false;
2293 }
2294 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002295}
2296
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002297static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2298{
2299 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2300 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2301}
2302
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002303/* The value we need to program into the WM_LPx latency field */
2304static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2305{
2306 struct drm_i915_private *dev_priv = dev->dev_private;
2307
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002308 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002309 return 2 * level;
2310 else
2311 return dev_priv->wm.pri_latency[level];
2312}
2313
Imre Deak820c1982013-12-17 14:46:36 +02002314static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002315 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002316 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002317 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002318{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002319 struct intel_crtc *intel_crtc;
2320 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002321
Ville Syrjälä0362c782013-10-09 19:17:57 +03002322 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002323 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002324
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002325 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002326 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002327 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002328
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002329 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002330
Ville Syrjälä0362c782013-10-09 19:17:57 +03002331 r = &merged->wm[level];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002332 if (!r->enable)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002333 break;
2334
Ville Syrjälä416f4722013-11-02 21:07:46 -07002335 results->wm_lp[wm_lp - 1] = WM3_LP_EN |
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002336 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002337 (r->pri_val << WM1_LP_SR_SHIFT) |
2338 r->cur_val;
2339
2340 if (INTEL_INFO(dev)->gen >= 8)
2341 results->wm_lp[wm_lp - 1] |=
2342 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2343 else
2344 results->wm_lp[wm_lp - 1] |=
2345 r->fbc_val << WM1_LP_FBC_SHIFT;
2346
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002347 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2348 WARN_ON(wm_lp != 1);
2349 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2350 } else
2351 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002352 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002353
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002354 /* LP0 register values */
2355 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) {
2356 enum pipe pipe = intel_crtc->pipe;
2357 const struct intel_wm_level *r =
2358 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002359
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002360 if (WARN_ON(!r->enable))
2361 continue;
2362
2363 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
2364
2365 results->wm_pipe[pipe] =
2366 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2367 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2368 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002369 }
2370}
2371
Paulo Zanoni861f3382013-05-31 10:19:21 -03002372/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2373 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002374static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002375 struct intel_pipe_wm *r1,
2376 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002377{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002378 int level, max_level = ilk_wm_max_level(dev);
2379 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002380
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002381 for (level = 1; level <= max_level; level++) {
2382 if (r1->wm[level].enable)
2383 level1 = level;
2384 if (r2->wm[level].enable)
2385 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002386 }
2387
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002388 if (level1 == level2) {
2389 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002390 return r2;
2391 else
2392 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002393 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002394 return r1;
2395 } else {
2396 return r2;
2397 }
2398}
2399
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002400/* dirty bits used to track which watermarks need changes */
2401#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2402#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2403#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2404#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2405#define WM_DIRTY_FBC (1 << 24)
2406#define WM_DIRTY_DDB (1 << 25)
2407
2408static unsigned int ilk_compute_wm_dirty(struct drm_device *dev,
Imre Deak820c1982013-12-17 14:46:36 +02002409 const struct ilk_wm_values *old,
2410 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002411{
2412 unsigned int dirty = 0;
2413 enum pipe pipe;
2414 int wm_lp;
2415
2416 for_each_pipe(pipe) {
2417 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2418 dirty |= WM_DIRTY_LINETIME(pipe);
2419 /* Must disable LP1+ watermarks too */
2420 dirty |= WM_DIRTY_LP_ALL;
2421 }
2422
2423 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2424 dirty |= WM_DIRTY_PIPE(pipe);
2425 /* Must disable LP1+ watermarks too */
2426 dirty |= WM_DIRTY_LP_ALL;
2427 }
2428 }
2429
2430 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2431 dirty |= WM_DIRTY_FBC;
2432 /* Must disable LP1+ watermarks too */
2433 dirty |= WM_DIRTY_LP_ALL;
2434 }
2435
2436 if (old->partitioning != new->partitioning) {
2437 dirty |= WM_DIRTY_DDB;
2438 /* Must disable LP1+ watermarks too */
2439 dirty |= WM_DIRTY_LP_ALL;
2440 }
2441
2442 /* LP1+ watermarks already deemed dirty, no need to continue */
2443 if (dirty & WM_DIRTY_LP_ALL)
2444 return dirty;
2445
2446 /* Find the lowest numbered LP1+ watermark in need of an update... */
2447 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2448 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2449 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2450 break;
2451 }
2452
2453 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2454 for (; wm_lp <= 3; wm_lp++)
2455 dirty |= WM_DIRTY_LP(wm_lp);
2456
2457 return dirty;
2458}
2459
Ville Syrjälä8553c182013-12-05 15:51:39 +02002460static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2461 unsigned int dirty)
2462{
Imre Deak820c1982013-12-17 14:46:36 +02002463 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002464 bool changed = false;
2465
2466 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2467 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2468 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2469 changed = true;
2470 }
2471 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2472 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2473 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2474 changed = true;
2475 }
2476 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2477 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2478 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2479 changed = true;
2480 }
2481
2482 /*
2483 * Don't touch WM1S_LP_EN here.
2484 * Doing so could cause underruns.
2485 */
2486
2487 return changed;
2488}
2489
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002490/*
2491 * The spec says we shouldn't write when we don't need, because every write
2492 * causes WMs to be re-evaluated, expending some power.
2493 */
Imre Deak820c1982013-12-17 14:46:36 +02002494static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2495 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002496{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002497 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002498 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002499 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002500 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002501
Ville Syrjälä8553c182013-12-05 15:51:39 +02002502 dirty = ilk_compute_wm_dirty(dev, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002503 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002504 return;
2505
Ville Syrjälä8553c182013-12-05 15:51:39 +02002506 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002507
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002508 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002509 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002510 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002511 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002512 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002513 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2514
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002515 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002516 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002517 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002518 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002519 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002520 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2521
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002522 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002523 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002524 val = I915_READ(WM_MISC);
2525 if (results->partitioning == INTEL_DDB_PART_1_2)
2526 val &= ~WM_MISC_DATA_PARTITION_5_6;
2527 else
2528 val |= WM_MISC_DATA_PARTITION_5_6;
2529 I915_WRITE(WM_MISC, val);
2530 } else {
2531 val = I915_READ(DISP_ARB_CTL2);
2532 if (results->partitioning == INTEL_DDB_PART_1_2)
2533 val &= ~DISP_DATA_PARTITION_5_6;
2534 else
2535 val |= DISP_DATA_PARTITION_5_6;
2536 I915_WRITE(DISP_ARB_CTL2, val);
2537 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002538 }
2539
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002540 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002541 val = I915_READ(DISP_ARB_CTL);
2542 if (results->enable_fbc_wm)
2543 val &= ~DISP_FBC_WM_DIS;
2544 else
2545 val |= DISP_FBC_WM_DIS;
2546 I915_WRITE(DISP_ARB_CTL, val);
2547 }
2548
Imre Deak954911e2013-12-17 14:46:34 +02002549 if (dirty & WM_DIRTY_LP(1) &&
2550 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2551 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2552
2553 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002554 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2555 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2556 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2557 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2558 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002559
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002560 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002561 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002562 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002563 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002564 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002565 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002566
2567 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002568}
2569
Ville Syrjälä8553c182013-12-05 15:51:39 +02002570static bool ilk_disable_lp_wm(struct drm_device *dev)
2571{
2572 struct drm_i915_private *dev_priv = dev->dev_private;
2573
2574 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2575}
2576
Imre Deak820c1982013-12-17 14:46:36 +02002577static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002578{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002580 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002581 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002582 struct ilk_wm_maximums max;
2583 struct ilk_pipe_wm_parameters params = {};
2584 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002585 enum intel_ddb_partitioning partitioning;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002586 struct intel_pipe_wm pipe_wm = {};
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002587 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002588 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002589
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002590 ilk_compute_wm_parameters(crtc, &params);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002591
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002592 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
2593
2594 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
2595 return;
2596
2597 intel_crtc->wm.active = pipe_wm;
2598
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002599 ilk_compute_wm_config(dev, &config);
2600
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002601 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002602 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03002603
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002604 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03002605 if (INTEL_INFO(dev)->gen >= 7 &&
2606 config.num_pipes_active == 1 && config.sprites_enabled) {
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002607 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002608 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002609
Imre Deak820c1982013-12-17 14:46:36 +02002610 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002611 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002612 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002613 }
2614
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002615 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002616 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002617
Imre Deak820c1982013-12-17 14:46:36 +02002618 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002619
Imre Deak820c1982013-12-17 14:46:36 +02002620 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002621}
2622
Imre Deak820c1982013-12-17 14:46:36 +02002623static void ilk_update_sprite_wm(struct drm_plane *plane,
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002624 struct drm_crtc *crtc,
Paulo Zanoni526682e2013-05-24 11:59:18 -03002625 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +03002626 bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03002627{
Ville Syrjälä8553c182013-12-05 15:51:39 +02002628 struct drm_device *dev = plane->dev;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002629 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002630
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002631 intel_plane->wm.enabled = enabled;
2632 intel_plane->wm.scaled = scaled;
2633 intel_plane->wm.horiz_pixels = sprite_width;
2634 intel_plane->wm.bytes_per_pixel = pixel_size;
Paulo Zanoni526682e2013-05-24 11:59:18 -03002635
Ville Syrjälä8553c182013-12-05 15:51:39 +02002636 /*
2637 * IVB workaround: must disable low power watermarks for at least
2638 * one frame before enabling scaling. LP watermarks can be re-enabled
2639 * when scaling is disabled.
2640 *
2641 * WaCxSRDisabledForSpriteScaling:ivb
2642 */
2643 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
2644 intel_wait_for_vblank(dev, intel_plane->pipe);
2645
Imre Deak820c1982013-12-17 14:46:36 +02002646 ilk_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002647}
2648
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002649static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
2650{
2651 struct drm_device *dev = crtc->dev;
2652 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002653 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2655 struct intel_pipe_wm *active = &intel_crtc->wm.active;
2656 enum pipe pipe = intel_crtc->pipe;
2657 static const unsigned int wm0_pipe_reg[] = {
2658 [PIPE_A] = WM0_PIPEA_ILK,
2659 [PIPE_B] = WM0_PIPEB_ILK,
2660 [PIPE_C] = WM0_PIPEC_IVB,
2661 };
2662
2663 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002664 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002665 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002666
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002667 active->pipe_enabled = intel_crtc_active(crtc);
2668
2669 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002670 u32 tmp = hw->wm_pipe[pipe];
2671
2672 /*
2673 * For active pipes LP0 watermark is marked as
2674 * enabled, and LP1+ watermaks as disabled since
2675 * we can't really reverse compute them in case
2676 * multiple pipes are active.
2677 */
2678 active->wm[0].enable = true;
2679 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
2680 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
2681 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
2682 active->linetime = hw->wm_linetime[pipe];
2683 } else {
2684 int level, max_level = ilk_wm_max_level(dev);
2685
2686 /*
2687 * For inactive pipes, all watermark levels
2688 * should be marked as enabled but zeroed,
2689 * which is what we'd compute them to.
2690 */
2691 for (level = 0; level <= max_level; level++)
2692 active->wm[level].enable = true;
2693 }
2694}
2695
2696void ilk_wm_get_hw_state(struct drm_device *dev)
2697{
2698 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002699 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002700 struct drm_crtc *crtc;
2701
2702 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
2703 ilk_pipe_wm_get_hw_state(crtc);
2704
2705 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
2706 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
2707 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
2708
2709 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02002710 if (INTEL_INFO(dev)->gen >= 7) {
2711 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
2712 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
2713 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002714
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002715 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002716 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
2717 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
2718 else if (IS_IVYBRIDGE(dev))
2719 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
2720 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002721
2722 hw->enable_fbc_wm =
2723 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
2724}
2725
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002726/**
2727 * intel_update_watermarks - update FIFO watermark values based on current modes
2728 *
2729 * Calculate watermark values for the various WM regs based on current mode
2730 * and plane configuration.
2731 *
2732 * There are several cases to deal with here:
2733 * - normal (i.e. non-self-refresh)
2734 * - self-refresh (SR) mode
2735 * - lines are large relative to FIFO size (buffer can hold up to 2)
2736 * - lines are small relative to FIFO size (buffer can hold more than 2
2737 * lines), so need to account for TLB latency
2738 *
2739 * The normal calculation is:
2740 * watermark = dotclock * bytes per pixel * latency
2741 * where latency is platform & configuration dependent (we assume pessimal
2742 * values here).
2743 *
2744 * The SR calculation is:
2745 * watermark = (trunc(latency/line time)+1) * surface width *
2746 * bytes per pixel
2747 * where
2748 * line time = htotal / dotclock
2749 * surface width = hdisplay for normal plane and 64 for cursor
2750 * and latency is assumed to be high, as above.
2751 *
2752 * The final value programmed to the register should always be rounded up,
2753 * and include an extra 2 entries to account for clock crossings.
2754 *
2755 * We don't use the sprite, so we can ignore that. And on Crestline we have
2756 * to set the non-SR watermarks to 8.
2757 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002758void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002759{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002760 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002761
2762 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002763 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002764}
2765
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002766void intel_update_sprite_watermarks(struct drm_plane *plane,
2767 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -03002768 uint32_t sprite_width, int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03002769 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002770{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002771 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002772
2773 if (dev_priv->display.update_sprite_wm)
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002774 dev_priv->display.update_sprite_wm(plane, crtc, sprite_width,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03002775 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002776}
2777
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002778static struct drm_i915_gem_object *
2779intel_alloc_context_page(struct drm_device *dev)
2780{
2781 struct drm_i915_gem_object *ctx;
2782 int ret;
2783
2784 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2785
2786 ctx = i915_gem_alloc_object(dev, 4096);
2787 if (!ctx) {
2788 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
2789 return NULL;
2790 }
2791
Daniel Vetterc69766f2014-02-14 14:01:17 +01002792 ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002793 if (ret) {
2794 DRM_ERROR("failed to pin power context: %d\n", ret);
2795 goto err_unref;
2796 }
2797
2798 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
2799 if (ret) {
2800 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
2801 goto err_unpin;
2802 }
2803
2804 return ctx;
2805
2806err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002807 i915_gem_object_ggtt_unpin(ctx);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002808err_unref:
2809 drm_gem_object_unreference(&ctx->base);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002810 return NULL;
2811}
2812
Daniel Vetter92703882012-08-09 16:46:01 +02002813/**
2814 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02002815 */
2816DEFINE_SPINLOCK(mchdev_lock);
2817
2818/* Global for IPS driver to get at the current i915 device. Protected by
2819 * mchdev_lock. */
2820static struct drm_i915_private *i915_mch_dev;
2821
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002822bool ironlake_set_drps(struct drm_device *dev, u8 val)
2823{
2824 struct drm_i915_private *dev_priv = dev->dev_private;
2825 u16 rgvswctl;
2826
Daniel Vetter92703882012-08-09 16:46:01 +02002827 assert_spin_locked(&mchdev_lock);
2828
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002829 rgvswctl = I915_READ16(MEMSWCTL);
2830 if (rgvswctl & MEMCTL_CMD_STS) {
2831 DRM_DEBUG("gpu busy, RCS change rejected\n");
2832 return false; /* still busy with another command */
2833 }
2834
2835 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
2836 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
2837 I915_WRITE16(MEMSWCTL, rgvswctl);
2838 POSTING_READ16(MEMSWCTL);
2839
2840 rgvswctl |= MEMCTL_CMD_STS;
2841 I915_WRITE16(MEMSWCTL, rgvswctl);
2842
2843 return true;
2844}
2845
Daniel Vetter8090c6b2012-06-24 16:42:32 +02002846static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002847{
2848 struct drm_i915_private *dev_priv = dev->dev_private;
2849 u32 rgvmodectl = I915_READ(MEMMODECTL);
2850 u8 fmax, fmin, fstart, vstart;
2851
Daniel Vetter92703882012-08-09 16:46:01 +02002852 spin_lock_irq(&mchdev_lock);
2853
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002854 /* Enable temp reporting */
2855 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
2856 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
2857
2858 /* 100ms RC evaluation intervals */
2859 I915_WRITE(RCUPEI, 100000);
2860 I915_WRITE(RCDNEI, 100000);
2861
2862 /* Set max/min thresholds to 90ms and 80ms respectively */
2863 I915_WRITE(RCBMAXAVG, 90000);
2864 I915_WRITE(RCBMINAVG, 80000);
2865
2866 I915_WRITE(MEMIHYST, 1);
2867
2868 /* Set up min, max, and cur for interrupt handling */
2869 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
2870 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
2871 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
2872 MEMMODE_FSTART_SHIFT;
2873
2874 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
2875 PXVFREQ_PX_SHIFT;
2876
Daniel Vetter20e4d402012-08-08 23:35:39 +02002877 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
2878 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002879
Daniel Vetter20e4d402012-08-08 23:35:39 +02002880 dev_priv->ips.max_delay = fstart;
2881 dev_priv->ips.min_delay = fmin;
2882 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002883
2884 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
2885 fmax, fmin, fstart);
2886
2887 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
2888
2889 /*
2890 * Interrupts will be enabled in ironlake_irq_postinstall
2891 */
2892
2893 I915_WRITE(VIDSTART, vstart);
2894 POSTING_READ(VIDSTART);
2895
2896 rgvmodectl |= MEMMODE_SWMODE_EN;
2897 I915_WRITE(MEMMODECTL, rgvmodectl);
2898
Daniel Vetter92703882012-08-09 16:46:01 +02002899 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002900 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetter92703882012-08-09 16:46:01 +02002901 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002902
2903 ironlake_set_drps(dev, fstart);
2904
Daniel Vetter20e4d402012-08-08 23:35:39 +02002905 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002906 I915_READ(0x112e0);
Daniel Vetter20e4d402012-08-08 23:35:39 +02002907 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
2908 dev_priv->ips.last_count2 = I915_READ(0x112f4);
2909 getrawmonotonic(&dev_priv->ips.last_time2);
Daniel Vetter92703882012-08-09 16:46:01 +02002910
2911 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002912}
2913
Daniel Vetter8090c6b2012-06-24 16:42:32 +02002914static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002915{
2916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02002917 u16 rgvswctl;
2918
2919 spin_lock_irq(&mchdev_lock);
2920
2921 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002922
2923 /* Ack interrupts, disable EFC interrupt */
2924 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
2925 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
2926 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
2927 I915_WRITE(DEIIR, DE_PCU_EVENT);
2928 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
2929
2930 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02002931 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02002932 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002933 rgvswctl |= MEMCTL_CMD_STS;
2934 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetter92703882012-08-09 16:46:01 +02002935 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002936
Daniel Vetter92703882012-08-09 16:46:01 +02002937 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002938}
2939
Daniel Vetteracbe9472012-07-26 11:50:05 +02002940/* There's a funny hw issue where the hw returns all 0 when reading from
2941 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
2942 * ourselves, instead of doing a rmw cycle (which might result in us clearing
2943 * all limits and the gpu stuck at whatever frequency it is at atm).
2944 */
Chris Wilson6917c7b2013-11-06 13:56:26 -02002945static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002946{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01002947 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002948
Daniel Vetter20b46e52012-07-26 11:16:14 +02002949 /* Only set the down limit when we've reached the lowest level to avoid
2950 * getting more interrupts, otherwise leave this clear. This prevents a
2951 * race in the hw when coming out of rc6: There's a tiny window where
2952 * the hw runs at the minimal clock before selecting the desired
2953 * frequency, if the down threshold expires in that window we will not
2954 * receive a down interrupt. */
Ben Widawskyb39fb292014-03-19 18:31:11 -07002955 limits = dev_priv->rps.max_freq_softlimit << 24;
2956 if (val <= dev_priv->rps.min_freq_softlimit)
2957 limits |= dev_priv->rps.min_freq_softlimit << 16;
Daniel Vetter20b46e52012-07-26 11:16:14 +02002958
2959 return limits;
2960}
2961
Chris Wilsondd75fdc2013-09-25 17:34:57 +01002962static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
2963{
2964 int new_power;
2965
2966 new_power = dev_priv->rps.power;
2967 switch (dev_priv->rps.power) {
2968 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07002969 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01002970 new_power = BETWEEN;
2971 break;
2972
2973 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07002974 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01002975 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07002976 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01002977 new_power = HIGH_POWER;
2978 break;
2979
2980 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07002981 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01002982 new_power = BETWEEN;
2983 break;
2984 }
2985 /* Max/min bins are special */
Ben Widawskyb39fb292014-03-19 18:31:11 -07002986 if (val == dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01002987 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07002988 if (val == dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01002989 new_power = HIGH_POWER;
2990 if (new_power == dev_priv->rps.power)
2991 return;
2992
2993 /* Note the units here are not exactly 1us, but 1280ns. */
2994 switch (new_power) {
2995 case LOW_POWER:
2996 /* Upclock if more than 95% busy over 16ms */
2997 I915_WRITE(GEN6_RP_UP_EI, 12500);
2998 I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
2999
3000 /* Downclock if less than 85% busy over 32ms */
3001 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3002 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
3003
3004 I915_WRITE(GEN6_RP_CONTROL,
3005 GEN6_RP_MEDIA_TURBO |
3006 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3007 GEN6_RP_MEDIA_IS_GFX |
3008 GEN6_RP_ENABLE |
3009 GEN6_RP_UP_BUSY_AVG |
3010 GEN6_RP_DOWN_IDLE_AVG);
3011 break;
3012
3013 case BETWEEN:
3014 /* Upclock if more than 90% busy over 13ms */
3015 I915_WRITE(GEN6_RP_UP_EI, 10250);
3016 I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
3017
3018 /* Downclock if less than 75% busy over 32ms */
3019 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3020 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
3021
3022 I915_WRITE(GEN6_RP_CONTROL,
3023 GEN6_RP_MEDIA_TURBO |
3024 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3025 GEN6_RP_MEDIA_IS_GFX |
3026 GEN6_RP_ENABLE |
3027 GEN6_RP_UP_BUSY_AVG |
3028 GEN6_RP_DOWN_IDLE_AVG);
3029 break;
3030
3031 case HIGH_POWER:
3032 /* Upclock if more than 85% busy over 10ms */
3033 I915_WRITE(GEN6_RP_UP_EI, 8000);
3034 I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
3035
3036 /* Downclock if less than 60% busy over 32ms */
3037 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3038 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
3039
3040 I915_WRITE(GEN6_RP_CONTROL,
3041 GEN6_RP_MEDIA_TURBO |
3042 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3043 GEN6_RP_MEDIA_IS_GFX |
3044 GEN6_RP_ENABLE |
3045 GEN6_RP_UP_BUSY_AVG |
3046 GEN6_RP_DOWN_IDLE_AVG);
3047 break;
3048 }
3049
3050 dev_priv->rps.power = new_power;
3051 dev_priv->rps.last_adj = 0;
3052}
3053
Chris Wilson2876ce72014-03-28 08:03:34 +00003054static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3055{
3056 u32 mask = 0;
3057
3058 if (val > dev_priv->rps.min_freq_softlimit)
3059 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3060 if (val < dev_priv->rps.max_freq_softlimit)
3061 mask |= GEN6_PM_RP_UP_THRESHOLD;
3062
3063 /* IVB and SNB hard hangs on looping batchbuffer
3064 * if GEN6_PM_UP_EI_EXPIRED is masked.
3065 */
3066 if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
3067 mask |= GEN6_PM_RP_UP_EI_EXPIRED;
3068
3069 return ~mask;
3070}
3071
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003072/* gen6_set_rps is called to update the frequency request, but should also be
3073 * called when the range (min_delay and max_delay) is modified so that we can
3074 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Daniel Vetter20b46e52012-07-26 11:16:14 +02003075void gen6_set_rps(struct drm_device *dev, u8 val)
3076{
3077 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003078
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003079 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003080 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3081 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Daniel Vetter004777c2012-08-09 15:07:01 +02003082
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003083 /* min/max delay may still have been modified so be sure to
3084 * write the limits value.
3085 */
3086 if (val != dev_priv->rps.cur_freq) {
3087 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003088
Ben Widawsky50e6a2a2014-03-31 17:16:43 -07003089 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003090 I915_WRITE(GEN6_RPNSWREQ,
3091 HSW_FREQUENCY(val));
3092 else
3093 I915_WRITE(GEN6_RPNSWREQ,
3094 GEN6_FREQUENCY(val) |
3095 GEN6_OFFSET(0) |
3096 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003097 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003098
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003099 /* Make sure we continue to get interrupts
3100 * until we hit the minimum or maximum frequencies.
3101 */
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003102 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00003103 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003104
Ben Widawskyd5570a72012-09-07 19:43:41 -07003105 POSTING_READ(GEN6_RPNSWREQ);
3106
Ben Widawskyb39fb292014-03-19 18:31:11 -07003107 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02003108 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003109}
3110
Deepak S76c3552f2014-01-30 23:08:16 +05303111/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3112 *
3113 * * If Gfx is Idle, then
3114 * 1. Mask Turbo interrupts
3115 * 2. Bring up Gfx clock
3116 * 3. Change the freq to Rpn and wait till P-Unit updates freq
3117 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
3118 * 5. Unmask Turbo interrupts
3119*/
3120static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
3121{
3122 /*
3123 * When we are idle. Drop to min voltage state.
3124 */
3125
Ben Widawskyb39fb292014-03-19 18:31:11 -07003126 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
Deepak S76c3552f2014-01-30 23:08:16 +05303127 return;
3128
3129 /* Mask turbo interrupt so that they will not come in between */
3130 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
3131
Imre Deak650ad972014-04-18 16:35:02 +03003132 vlv_force_gfx_clock(dev_priv, true);
Deepak S76c3552f2014-01-30 23:08:16 +05303133
Ben Widawskyb39fb292014-03-19 18:31:11 -07003134 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
Deepak S76c3552f2014-01-30 23:08:16 +05303135
3136 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003137 dev_priv->rps.min_freq_softlimit);
Deepak S76c3552f2014-01-30 23:08:16 +05303138
3139 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
3140 & GENFREQSTATUS) == 0, 5))
3141 DRM_ERROR("timed out waiting for Punit\n");
3142
Imre Deak650ad972014-04-18 16:35:02 +03003143 vlv_force_gfx_clock(dev_priv, false);
Deepak S76c3552f2014-01-30 23:08:16 +05303144
Chris Wilson2876ce72014-03-28 08:03:34 +00003145 I915_WRITE(GEN6_PMINTRMSK,
3146 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Deepak S76c3552f2014-01-30 23:08:16 +05303147}
3148
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003149void gen6_rps_idle(struct drm_i915_private *dev_priv)
3150{
Damien Lespiau691bb712013-12-12 14:36:36 +00003151 struct drm_device *dev = dev_priv->dev;
3152
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003153 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003154 if (dev_priv->rps.enabled) {
Damien Lespiau691bb712013-12-12 14:36:36 +00003155 if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05303156 vlv_set_rps_idle(dev_priv);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003157 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003158 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003159 dev_priv->rps.last_adj = 0;
3160 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003161 mutex_unlock(&dev_priv->rps.hw_lock);
3162}
3163
3164void gen6_rps_boost(struct drm_i915_private *dev_priv)
3165{
Damien Lespiau691bb712013-12-12 14:36:36 +00003166 struct drm_device *dev = dev_priv->dev;
3167
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003168 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003169 if (dev_priv->rps.enabled) {
Damien Lespiau691bb712013-12-12 14:36:36 +00003170 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003171 valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003172 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003173 gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003174 dev_priv->rps.last_adj = 0;
3175 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003176 mutex_unlock(&dev_priv->rps.hw_lock);
3177}
3178
Jesse Barnes0a073b82013-04-17 15:54:58 -07003179void valleyview_set_rps(struct drm_device *dev, u8 val)
3180{
3181 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7a670922013-06-25 19:21:06 +03003182
Jesse Barnes0a073b82013-04-17 15:54:58 -07003183 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003184 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3185 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003186
Ville Syrjälä73008b92013-06-25 19:21:01 +03003187 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003188 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
3189 dev_priv->rps.cur_freq,
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003190 vlv_gpu_freq(dev_priv, val), val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003191
Chris Wilson2876ce72014-03-28 08:03:34 +00003192 if (val != dev_priv->rps.cur_freq)
3193 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003194
Imre Deak09c87db2014-04-03 20:02:42 +03003195 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003196
Ben Widawskyb39fb292014-03-19 18:31:11 -07003197 dev_priv->rps.cur_freq = val;
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003198 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003199}
3200
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003201static void gen6_disable_rps_interrupts(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003202{
3203 struct drm_i915_private *dev_priv = dev->dev_private;
3204
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003205 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Deepak Sa6706b42014-03-15 20:23:22 +05303206 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
3207 ~dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003208 /* Complete PM interrupt masking here doesn't race with the rps work
3209 * item again unmasking PM interrupts because that is using a different
3210 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3211 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3212
Daniel Vetter59cdb632013-07-04 23:35:28 +02003213 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003214 dev_priv->rps.pm_iir = 0;
Daniel Vetter59cdb632013-07-04 23:35:28 +02003215 spin_unlock_irq(&dev_priv->irq_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003216
Deepak Sa6706b42014-03-15 20:23:22 +05303217 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003218}
3219
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003220static void gen6_disable_rps(struct drm_device *dev)
3221{
3222 struct drm_i915_private *dev_priv = dev->dev_private;
3223
3224 I915_WRITE(GEN6_RC_CONTROL, 0);
3225 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
3226
3227 gen6_disable_rps_interrupts(dev);
3228}
3229
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003230static void valleyview_disable_rps(struct drm_device *dev)
3231{
3232 struct drm_i915_private *dev_priv = dev->dev_private;
3233
3234 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003235
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003236 gen6_disable_rps_interrupts(dev);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003237}
3238
Ben Widawskydc39fff2013-10-18 12:32:07 -07003239static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
3240{
Imre Deak91ca6892014-04-14 20:24:25 +03003241 if (IS_VALLEYVIEW(dev)) {
3242 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
3243 mode = GEN6_RC_CTL_RC6_ENABLE;
3244 else
3245 mode = 0;
3246 }
Ben Widawskydc39fff2013-10-18 12:32:07 -07003247 DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
Ben Widawsky1c79b422014-01-28 20:25:40 -08003248 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3249 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3250 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07003251}
3252
Imre Deake6069ca2014-04-18 16:01:02 +03003253static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003254{
Damien Lespiaueb4926e2013-06-07 17:41:14 +01003255 /* No RC6 before Ironlake */
3256 if (INTEL_INFO(dev)->gen < 5)
3257 return 0;
3258
Imre Deake6069ca2014-04-18 16:01:02 +03003259 /* RC6 is only on Ironlake mobile not on desktop */
3260 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
3261 return 0;
3262
Daniel Vetter456470e2012-08-08 23:35:40 +02003263 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03003264 if (enable_rc6 >= 0) {
3265 int mask;
3266
3267 if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
3268 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
3269 INTEL_RC6pp_ENABLE;
3270 else
3271 mask = INTEL_RC6_ENABLE;
3272
3273 if ((enable_rc6 & mask) != enable_rc6)
3274 DRM_INFO("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
3275 enable_rc6, enable_rc6 & mask, mask);
3276
3277 return enable_rc6 & mask;
3278 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003279
Chris Wilson6567d742012-11-10 10:00:06 +00003280 /* Disable RC6 on Ironlake */
3281 if (INTEL_INFO(dev)->gen == 5)
3282 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003283
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003284 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08003285 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003286
3287 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003288}
3289
Imre Deake6069ca2014-04-18 16:01:02 +03003290int intel_enable_rc6(const struct drm_device *dev)
3291{
3292 return i915.enable_rc6;
3293}
3294
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003295static void gen6_enable_rps_interrupts(struct drm_device *dev)
3296{
3297 struct drm_i915_private *dev_priv = dev->dev_private;
3298
3299 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vettera0b33352013-07-04 23:35:34 +02003300 WARN_ON(dev_priv->rps.pm_iir);
Deepak Sa6706b42014-03-15 20:23:22 +05303301 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
3302 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003303 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003304}
3305
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003306static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
3307{
3308 /* All of these values are in units of 50MHz */
3309 dev_priv->rps.cur_freq = 0;
3310 /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
3311 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
3312 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
3313 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
3314 /* XXX: only BYT has a special efficient freq */
3315 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
3316 /* hw_max = RP0 until we check for overclocking */
3317 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
3318
3319 /* Preserve min/max settings in case of re-init */
3320 if (dev_priv->rps.max_freq_softlimit == 0)
3321 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3322
3323 if (dev_priv->rps.min_freq_softlimit == 0)
3324 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3325}
3326
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003327static void gen8_enable_rps(struct drm_device *dev)
3328{
3329 struct drm_i915_private *dev_priv = dev->dev_private;
3330 struct intel_ring_buffer *ring;
3331 uint32_t rc6_mask = 0, rp_state_cap;
3332 int unused;
3333
3334 /* 1a: Software RC state - RC0 */
3335 I915_WRITE(GEN6_RC_STATE, 0);
3336
3337 /* 1c & 1d: Get forcewake during program sequence. Although the driver
3338 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Deepak Sc8d9a592013-11-23 14:55:42 +05303339 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003340
3341 /* 2a: Disable RC states. */
3342 I915_WRITE(GEN6_RC_CONTROL, 0);
3343
3344 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003345 parse_rp_state_cap(dev_priv, rp_state_cap);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003346
3347 /* 2b: Program RC6 thresholds.*/
3348 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
3349 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
3350 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3351 for_each_ring(ring, dev_priv, unused)
3352 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3353 I915_WRITE(GEN6_RC_SLEEP, 0);
3354 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
3355
3356 /* 3: Enable RC6 */
3357 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
3358 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08003359 intel_print_rc6_info(dev, rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003360 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
Ben Widawskyabbf9d22014-01-28 20:25:41 -08003361 GEN6_RC_CTL_EI_MODE(1) |
3362 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003363
3364 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07003365 I915_WRITE(GEN6_RPNSWREQ,
3366 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
3367 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3368 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003369 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
3370 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
3371
3372 /* Docs recommend 900MHz, and 300 MHz respectively */
3373 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003374 dev_priv->rps.max_freq_softlimit << 24 |
3375 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003376
3377 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
3378 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
3379 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
3380 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
3381
3382 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3383
3384 /* 5: Enable RPS */
3385 I915_WRITE(GEN6_RP_CONTROL,
3386 GEN6_RP_MEDIA_TURBO |
3387 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3388 GEN6_RP_MEDIA_IS_GFX |
3389 GEN6_RP_ENABLE |
3390 GEN6_RP_UP_BUSY_AVG |
3391 GEN6_RP_DOWN_IDLE_AVG);
3392
3393 /* 6: Ring frequency + overclocking (our driver does this later */
3394
3395 gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
3396
3397 gen6_enable_rps_interrupts(dev);
3398
Deepak Sc8d9a592013-11-23 14:55:42 +05303399 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003400}
3401
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003402static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003403{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003404 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003405 struct intel_ring_buffer *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07003406 u32 rp_state_cap;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003407 u32 gt_perf_status;
Ben Widawskyd060c162014-03-19 18:31:08 -07003408 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003409 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003410 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07003411 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003412
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003413 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003414
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003415 /* Here begins a magic sequence of register writes to enable
3416 * auto-downclocking.
3417 *
3418 * Perhaps there might be some value in exposing these to
3419 * userspace...
3420 */
3421 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003422
3423 /* Clear the DBG now so we don't confuse earlier errors */
3424 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3425 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3426 I915_WRITE(GTFIFODBG, gtfifodbg);
3427 }
3428
Deepak Sc8d9a592013-11-23 14:55:42 +05303429 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003430
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003431 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3432 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
3433
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003434 parse_rp_state_cap(dev_priv, rp_state_cap);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003435
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003436 /* disable the counters and set deterministic thresholds */
3437 I915_WRITE(GEN6_RC_CONTROL, 0);
3438
3439 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3440 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3441 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3442 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3443 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3444
Chris Wilsonb4519512012-05-11 14:29:30 +01003445 for_each_ring(ring, dev_priv, i)
3446 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003447
3448 I915_WRITE(GEN6_RC_SLEEP, 0);
3449 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01003450 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07003451 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
3452 else
3453 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08003454 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003455 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3456
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003457 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003458 rc6_mode = intel_enable_rc6(dev_priv->dev);
3459 if (rc6_mode & INTEL_RC6_ENABLE)
3460 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3461
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003462 /* We don't use those on Haswell */
3463 if (!IS_HASWELL(dev)) {
3464 if (rc6_mode & INTEL_RC6p_ENABLE)
3465 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003466
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003467 if (rc6_mode & INTEL_RC6pp_ENABLE)
3468 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3469 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003470
Ben Widawskydc39fff2013-10-18 12:32:07 -07003471 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003472
3473 I915_WRITE(GEN6_RC_CONTROL,
3474 rc6_mask |
3475 GEN6_RC_CTL_EI_MODE(1) |
3476 GEN6_RC_CTL_HW_ENABLE);
3477
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003478 /* Power down if completely idle for over 50ms */
3479 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003480 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003481
Ben Widawsky42c05262012-09-26 10:34:00 -07003482 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07003483 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07003484 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07003485
3486 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
3487 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
3488 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003489 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07003490 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003491 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003492 }
3493
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003494 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003495 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003496
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003497 gen6_enable_rps_interrupts(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003498
Ben Widawsky31643d52012-09-26 10:34:01 -07003499 rc6vids = 0;
3500 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
3501 if (IS_GEN6(dev) && ret) {
3502 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
3503 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
3504 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
3505 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
3506 rc6vids &= 0xffff00;
3507 rc6vids |= GEN6_ENCODE_RC6_VID(450);
3508 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
3509 if (ret)
3510 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
3511 }
3512
Deepak Sc8d9a592013-11-23 14:55:42 +05303513 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003514}
3515
Imre Deakc2bc2fc2014-04-18 16:16:23 +03003516static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003517{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003518 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003519 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003520 unsigned int gpu_freq;
3521 unsigned int max_ia_freq, min_ring_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003522 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03003523 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003524
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003525 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003526
Ben Widawskyeda79642013-10-07 17:15:48 -03003527 policy = cpufreq_cpu_get(0);
3528 if (policy) {
3529 max_ia_freq = policy->cpuinfo.max_freq;
3530 cpufreq_cpu_put(policy);
3531 } else {
3532 /*
3533 * Default to measured freq if none found, PCU will ensure we
3534 * don't go over
3535 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003536 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03003537 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003538
3539 /* Convert from kHz to MHz */
3540 max_ia_freq /= 1000;
3541
Ben Widawsky153b4b952013-10-22 22:05:09 -07003542 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07003543 /* convert DDR frequency from units of 266.6MHz to bandwidth */
3544 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01003545
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003546 /*
3547 * For each potential GPU frequency, load a ring frequency we'd like
3548 * to use for memory access. We do this by specifying the IA frequency
3549 * the PCU should use as a reference to determine the ring frequency.
3550 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003551 for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003552 gpu_freq--) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07003553 int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003554 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003555
Ben Widawsky46c764d2013-11-02 21:07:49 -07003556 if (INTEL_INFO(dev)->gen >= 8) {
3557 /* max(2 * GT, DDR). NB: GT is 50MHz units */
3558 ring_freq = max(min_ring_freq, gpu_freq);
3559 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07003560 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01003561 ring_freq = max(min_ring_freq, ring_freq);
3562 /* leave ia_freq as the default, chosen by cpufreq */
3563 } else {
3564 /* On older processors, there is no separate ring
3565 * clock domain, so in order to boost the bandwidth
3566 * of the ring, we need to upclock the CPU (ia_freq).
3567 *
3568 * For GPU frequencies less than 750MHz,
3569 * just use the lowest ring freq.
3570 */
3571 if (gpu_freq < min_freq)
3572 ia_freq = 800;
3573 else
3574 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
3575 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
3576 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003577
Ben Widawsky42c05262012-09-26 10:34:00 -07003578 sandybridge_pcode_write(dev_priv,
3579 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01003580 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
3581 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
3582 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003583 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003584}
3585
Imre Deakc2bc2fc2014-04-18 16:16:23 +03003586void gen6_update_ring_freq(struct drm_device *dev)
3587{
3588 struct drm_i915_private *dev_priv = dev->dev_private;
3589
3590 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
3591 return;
3592
3593 mutex_lock(&dev_priv->rps.hw_lock);
3594 __gen6_update_ring_freq(dev);
3595 mutex_unlock(&dev_priv->rps.hw_lock);
3596}
3597
Jesse Barnes0a073b82013-04-17 15:54:58 -07003598int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
3599{
3600 u32 val, rp0;
3601
Jani Nikula64936252013-05-22 15:36:20 +03003602 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003603
3604 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
3605 /* Clamp to max */
3606 rp0 = min_t(u32, rp0, 0xea);
3607
3608 return rp0;
3609}
3610
3611static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
3612{
3613 u32 val, rpe;
3614
Jani Nikula64936252013-05-22 15:36:20 +03003615 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003616 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03003617 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003618 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
3619
3620 return rpe;
3621}
3622
3623int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
3624{
Jani Nikula64936252013-05-22 15:36:20 +03003625 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003626}
3627
Imre Deakae484342014-03-31 15:10:44 +03003628/* Check that the pctx buffer wasn't move under us. */
3629static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
3630{
3631 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
3632
3633 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
3634 dev_priv->vlv_pctx->stolen->start);
3635}
3636
Jesse Barnesc9cddff2013-05-08 10:45:13 -07003637static void valleyview_setup_pctx(struct drm_device *dev)
3638{
3639 struct drm_i915_private *dev_priv = dev->dev_private;
3640 struct drm_i915_gem_object *pctx;
3641 unsigned long pctx_paddr;
3642 u32 pcbr;
3643 int pctx_size = 24*1024;
3644
Imre Deak17b0c1f2014-02-11 21:39:06 +02003645 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3646
Jesse Barnesc9cddff2013-05-08 10:45:13 -07003647 pcbr = I915_READ(VLV_PCBR);
3648 if (pcbr) {
3649 /* BIOS set it up already, grab the pre-alloc'd space */
3650 int pcbr_offset;
3651
3652 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
3653 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
3654 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02003655 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07003656 pctx_size);
3657 goto out;
3658 }
3659
3660 /*
3661 * From the Gunit register HAS:
3662 * The Gfx driver is expected to program this register and ensure
3663 * proper allocation within Gfx stolen memory. For example, this
3664 * register should be programmed such than the PCBR range does not
3665 * overlap with other ranges, such as the frame buffer, protected
3666 * memory, or any other relevant ranges.
3667 */
3668 pctx = i915_gem_object_create_stolen(dev, pctx_size);
3669 if (!pctx) {
3670 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
3671 return;
3672 }
3673
3674 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
3675 I915_WRITE(VLV_PCBR, pctx_paddr);
3676
3677out:
3678 dev_priv->vlv_pctx = pctx;
3679}
3680
Imre Deakae484342014-03-31 15:10:44 +03003681static void valleyview_cleanup_pctx(struct drm_device *dev)
3682{
3683 struct drm_i915_private *dev_priv = dev->dev_private;
3684
3685 if (WARN_ON(!dev_priv->vlv_pctx))
3686 return;
3687
3688 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
3689 dev_priv->vlv_pctx = NULL;
3690}
3691
Imre Deak4e805192014-04-14 20:24:41 +03003692static void valleyview_init_gt_powersave(struct drm_device *dev)
3693{
3694 struct drm_i915_private *dev_priv = dev->dev_private;
3695
3696 valleyview_setup_pctx(dev);
3697
3698 mutex_lock(&dev_priv->rps.hw_lock);
3699
3700 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
3701 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
3702 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
3703 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
3704 dev_priv->rps.max_freq);
3705
3706 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
3707 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
3708 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
3709 dev_priv->rps.efficient_freq);
3710
3711 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
3712 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
3713 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
3714 dev_priv->rps.min_freq);
3715
3716 /* Preserve min/max settings in case of re-init */
3717 if (dev_priv->rps.max_freq_softlimit == 0)
3718 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3719
3720 if (dev_priv->rps.min_freq_softlimit == 0)
3721 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3722
3723 mutex_unlock(&dev_priv->rps.hw_lock);
3724}
3725
3726static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
3727{
3728 valleyview_cleanup_pctx(dev);
3729}
3730
Jesse Barnes0a073b82013-04-17 15:54:58 -07003731static void valleyview_enable_rps(struct drm_device *dev)
3732{
3733 struct drm_i915_private *dev_priv = dev->dev_private;
3734 struct intel_ring_buffer *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07003735 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003736 int i;
3737
3738 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
3739
Imre Deakae484342014-03-31 15:10:44 +03003740 valleyview_check_pctx(dev_priv);
3741
Jesse Barnes0a073b82013-04-17 15:54:58 -07003742 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07003743 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
3744 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003745 I915_WRITE(GTFIFODBG, gtfifodbg);
3746 }
3747
Deepak Sc8d9a592013-11-23 14:55:42 +05303748 /* If VLV, Forcewake all wells, else re-direct to regular path */
3749 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003750
3751 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
3752 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
3753 I915_WRITE(GEN6_RP_UP_EI, 66000);
3754 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
3755
3756 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3757
3758 I915_WRITE(GEN6_RP_CONTROL,
3759 GEN6_RP_MEDIA_TURBO |
3760 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3761 GEN6_RP_MEDIA_IS_GFX |
3762 GEN6_RP_ENABLE |
3763 GEN6_RP_UP_BUSY_AVG |
3764 GEN6_RP_DOWN_IDLE_CONT);
3765
3766 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
3767 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3768 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3769
3770 for_each_ring(ring, dev_priv, i)
3771 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3772
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08003773 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003774
3775 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07003776 I915_WRITE(VLV_COUNTER_CONTROL,
3777 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
3778 VLV_MEDIA_RC6_COUNT_EN |
3779 VLV_RENDER_RC6_COUNT_EN));
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07003780 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08003781 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07003782
3783 intel_print_rc6_info(dev, rc6_mode);
3784
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07003785 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003786
Jani Nikula64936252013-05-22 15:36:20 +03003787 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003788
3789 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
3790 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
3791
Ben Widawskyb39fb292014-03-19 18:31:11 -07003792 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03003793 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003794 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
3795 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003796
Ville Syrjälä73008b92013-06-25 19:21:01 +03003797 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003798 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
3799 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003800
Ben Widawskyb39fb292014-03-19 18:31:11 -07003801 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003802
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003803 gen6_enable_rps_interrupts(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003804
Deepak Sc8d9a592013-11-23 14:55:42 +05303805 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003806}
3807
Daniel Vetter930ebb42012-06-29 23:32:16 +02003808void ironlake_teardown_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003809{
3810 struct drm_i915_private *dev_priv = dev->dev_private;
3811
Daniel Vetter3e373942012-11-02 19:55:04 +01003812 if (dev_priv->ips.renderctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003813 i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01003814 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
3815 dev_priv->ips.renderctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003816 }
3817
Daniel Vetter3e373942012-11-02 19:55:04 +01003818 if (dev_priv->ips.pwrctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003819 i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01003820 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
3821 dev_priv->ips.pwrctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003822 }
3823}
3824
Daniel Vetter930ebb42012-06-29 23:32:16 +02003825static void ironlake_disable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003826{
3827 struct drm_i915_private *dev_priv = dev->dev_private;
3828
3829 if (I915_READ(PWRCTXA)) {
3830 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
3831 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
3832 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
3833 50);
3834
3835 I915_WRITE(PWRCTXA, 0);
3836 POSTING_READ(PWRCTXA);
3837
3838 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
3839 POSTING_READ(RSTDBYCTL);
3840 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003841}
3842
3843static int ironlake_setup_rc6(struct drm_device *dev)
3844{
3845 struct drm_i915_private *dev_priv = dev->dev_private;
3846
Daniel Vetter3e373942012-11-02 19:55:04 +01003847 if (dev_priv->ips.renderctx == NULL)
3848 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
3849 if (!dev_priv->ips.renderctx)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003850 return -ENOMEM;
3851
Daniel Vetter3e373942012-11-02 19:55:04 +01003852 if (dev_priv->ips.pwrctx == NULL)
3853 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
3854 if (!dev_priv->ips.pwrctx) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003855 ironlake_teardown_rc6(dev);
3856 return -ENOMEM;
3857 }
3858
3859 return 0;
3860}
3861
Daniel Vetter930ebb42012-06-29 23:32:16 +02003862static void ironlake_enable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003863{
3864 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter6d90c952012-04-26 23:28:05 +02003865 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson3e960502012-11-27 16:22:54 +00003866 bool was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003867 int ret;
3868
3869 /* rc6 disabled by default due to repeated reports of hanging during
3870 * boot and resume.
3871 */
3872 if (!intel_enable_rc6(dev))
3873 return;
3874
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003875 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3876
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003877 ret = ironlake_setup_rc6(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003878 if (ret)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003879 return;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003880
Chris Wilson3e960502012-11-27 16:22:54 +00003881 was_interruptible = dev_priv->mm.interruptible;
3882 dev_priv->mm.interruptible = false;
3883
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003884 /*
3885 * GPU can automatically power down the render unit if given a page
3886 * to save state.
3887 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02003888 ret = intel_ring_begin(ring, 6);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003889 if (ret) {
3890 ironlake_teardown_rc6(dev);
Chris Wilson3e960502012-11-27 16:22:54 +00003891 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003892 return;
3893 }
3894
Daniel Vetter6d90c952012-04-26 23:28:05 +02003895 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
3896 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003897 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
Daniel Vetter6d90c952012-04-26 23:28:05 +02003898 MI_MM_SPACE_GTT |
3899 MI_SAVE_EXT_STATE_EN |
3900 MI_RESTORE_EXT_STATE_EN |
3901 MI_RESTORE_INHIBIT);
3902 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
3903 intel_ring_emit(ring, MI_NOOP);
3904 intel_ring_emit(ring, MI_FLUSH);
3905 intel_ring_advance(ring);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003906
3907 /*
3908 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
3909 * does an implicit flush, combined with MI_FLUSH above, it should be
3910 * safe to assume that renderctx is valid
3911 */
Chris Wilson3e960502012-11-27 16:22:54 +00003912 ret = intel_ring_idle(ring);
3913 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003914 if (ret) {
Jani Nikuladef27a52013-03-12 10:49:19 +02003915 DRM_ERROR("failed to enable ironlake power savings\n");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003916 ironlake_teardown_rc6(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003917 return;
3918 }
3919
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003920 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003921 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawskydc39fff2013-10-18 12:32:07 -07003922
Imre Deak91ca6892014-04-14 20:24:25 +03003923 intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003924}
3925
Eugeni Dodonovdde18882012-04-18 15:29:24 -03003926static unsigned long intel_pxfreq(u32 vidfreq)
3927{
3928 unsigned long freq;
3929 int div = (vidfreq & 0x3f0000) >> 16;
3930 int post = (vidfreq & 0x3000) >> 12;
3931 int pre = (vidfreq & 0x7);
3932
3933 if (!pre)
3934 return 0;
3935
3936 freq = ((div * 133333) / ((1<<post) * pre));
3937
3938 return freq;
3939}
3940
Daniel Vettereb48eb02012-04-26 23:28:12 +02003941static const struct cparams {
3942 u16 i;
3943 u16 t;
3944 u16 m;
3945 u16 c;
3946} cparams[] = {
3947 { 1, 1333, 301, 28664 },
3948 { 1, 1066, 294, 24460 },
3949 { 1, 800, 294, 25192 },
3950 { 0, 1333, 276, 27605 },
3951 { 0, 1066, 276, 27605 },
3952 { 0, 800, 231, 23784 },
3953};
3954
Chris Wilsonf531dcb2012-09-25 10:16:12 +01003955static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02003956{
3957 u64 total_count, diff, ret;
3958 u32 count1, count2, count3, m = 0, c = 0;
3959 unsigned long now = jiffies_to_msecs(jiffies), diff1;
3960 int i;
3961
Daniel Vetter02d71952012-08-09 16:44:54 +02003962 assert_spin_locked(&mchdev_lock);
3963
Daniel Vetter20e4d402012-08-08 23:35:39 +02003964 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02003965
3966 /* Prevent division-by-zero if we are asking too fast.
3967 * Also, we don't get interesting results if we are polling
3968 * faster than once in 10ms, so just return the saved value
3969 * in such cases.
3970 */
3971 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02003972 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02003973
3974 count1 = I915_READ(DMIEC);
3975 count2 = I915_READ(DDREC);
3976 count3 = I915_READ(CSIEC);
3977
3978 total_count = count1 + count2 + count3;
3979
3980 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02003981 if (total_count < dev_priv->ips.last_count1) {
3982 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02003983 diff += total_count;
3984 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02003985 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02003986 }
3987
3988 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02003989 if (cparams[i].i == dev_priv->ips.c_m &&
3990 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02003991 m = cparams[i].m;
3992 c = cparams[i].c;
3993 break;
3994 }
3995 }
3996
3997 diff = div_u64(diff, diff1);
3998 ret = ((m * diff) + c);
3999 ret = div_u64(ret, 10);
4000
Daniel Vetter20e4d402012-08-08 23:35:39 +02004001 dev_priv->ips.last_count1 = total_count;
4002 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004003
Daniel Vetter20e4d402012-08-08 23:35:39 +02004004 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004005
4006 return ret;
4007}
4008
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004009unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
4010{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004011 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004012 unsigned long val;
4013
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004014 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004015 return 0;
4016
4017 spin_lock_irq(&mchdev_lock);
4018
4019 val = __i915_chipset_val(dev_priv);
4020
4021 spin_unlock_irq(&mchdev_lock);
4022
4023 return val;
4024}
4025
Daniel Vettereb48eb02012-04-26 23:28:12 +02004026unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
4027{
4028 unsigned long m, x, b;
4029 u32 tsfs;
4030
4031 tsfs = I915_READ(TSFS);
4032
4033 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
4034 x = I915_READ8(TR1);
4035
4036 b = tsfs & TSFS_INTR_MASK;
4037
4038 return ((m * x) / 127) - b;
4039}
4040
4041static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
4042{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004043 struct drm_device *dev = dev_priv->dev;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004044 static const struct v_table {
4045 u16 vd; /* in .1 mil */
4046 u16 vm; /* in .1 mil */
4047 } v_table[] = {
4048 { 0, 0, },
4049 { 375, 0, },
4050 { 500, 0, },
4051 { 625, 0, },
4052 { 750, 0, },
4053 { 875, 0, },
4054 { 1000, 0, },
4055 { 1125, 0, },
4056 { 4125, 3000, },
4057 { 4125, 3000, },
4058 { 4125, 3000, },
4059 { 4125, 3000, },
4060 { 4125, 3000, },
4061 { 4125, 3000, },
4062 { 4125, 3000, },
4063 { 4125, 3000, },
4064 { 4125, 3000, },
4065 { 4125, 3000, },
4066 { 4125, 3000, },
4067 { 4125, 3000, },
4068 { 4125, 3000, },
4069 { 4125, 3000, },
4070 { 4125, 3000, },
4071 { 4125, 3000, },
4072 { 4125, 3000, },
4073 { 4125, 3000, },
4074 { 4125, 3000, },
4075 { 4125, 3000, },
4076 { 4125, 3000, },
4077 { 4125, 3000, },
4078 { 4125, 3000, },
4079 { 4125, 3000, },
4080 { 4250, 3125, },
4081 { 4375, 3250, },
4082 { 4500, 3375, },
4083 { 4625, 3500, },
4084 { 4750, 3625, },
4085 { 4875, 3750, },
4086 { 5000, 3875, },
4087 { 5125, 4000, },
4088 { 5250, 4125, },
4089 { 5375, 4250, },
4090 { 5500, 4375, },
4091 { 5625, 4500, },
4092 { 5750, 4625, },
4093 { 5875, 4750, },
4094 { 6000, 4875, },
4095 { 6125, 5000, },
4096 { 6250, 5125, },
4097 { 6375, 5250, },
4098 { 6500, 5375, },
4099 { 6625, 5500, },
4100 { 6750, 5625, },
4101 { 6875, 5750, },
4102 { 7000, 5875, },
4103 { 7125, 6000, },
4104 { 7250, 6125, },
4105 { 7375, 6250, },
4106 { 7500, 6375, },
4107 { 7625, 6500, },
4108 { 7750, 6625, },
4109 { 7875, 6750, },
4110 { 8000, 6875, },
4111 { 8125, 7000, },
4112 { 8250, 7125, },
4113 { 8375, 7250, },
4114 { 8500, 7375, },
4115 { 8625, 7500, },
4116 { 8750, 7625, },
4117 { 8875, 7750, },
4118 { 9000, 7875, },
4119 { 9125, 8000, },
4120 { 9250, 8125, },
4121 { 9375, 8250, },
4122 { 9500, 8375, },
4123 { 9625, 8500, },
4124 { 9750, 8625, },
4125 { 9875, 8750, },
4126 { 10000, 8875, },
4127 { 10125, 9000, },
4128 { 10250, 9125, },
4129 { 10375, 9250, },
4130 { 10500, 9375, },
4131 { 10625, 9500, },
4132 { 10750, 9625, },
4133 { 10875, 9750, },
4134 { 11000, 9875, },
4135 { 11125, 10000, },
4136 { 11250, 10125, },
4137 { 11375, 10250, },
4138 { 11500, 10375, },
4139 { 11625, 10500, },
4140 { 11750, 10625, },
4141 { 11875, 10750, },
4142 { 12000, 10875, },
4143 { 12125, 11000, },
4144 { 12250, 11125, },
4145 { 12375, 11250, },
4146 { 12500, 11375, },
4147 { 12625, 11500, },
4148 { 12750, 11625, },
4149 { 12875, 11750, },
4150 { 13000, 11875, },
4151 { 13125, 12000, },
4152 { 13250, 12125, },
4153 { 13375, 12250, },
4154 { 13500, 12375, },
4155 { 13625, 12500, },
4156 { 13750, 12625, },
4157 { 13875, 12750, },
4158 { 14000, 12875, },
4159 { 14125, 13000, },
4160 { 14250, 13125, },
4161 { 14375, 13250, },
4162 { 14500, 13375, },
4163 { 14625, 13500, },
4164 { 14750, 13625, },
4165 { 14875, 13750, },
4166 { 15000, 13875, },
4167 { 15125, 14000, },
4168 { 15250, 14125, },
4169 { 15375, 14250, },
4170 { 15500, 14375, },
4171 { 15625, 14500, },
4172 { 15750, 14625, },
4173 { 15875, 14750, },
4174 { 16000, 14875, },
4175 { 16125, 15000, },
4176 };
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004177 if (INTEL_INFO(dev)->is_mobile)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004178 return v_table[pxvid].vm;
4179 else
4180 return v_table[pxvid].vd;
4181}
4182
Daniel Vetter02d71952012-08-09 16:44:54 +02004183static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004184{
4185 struct timespec now, diff1;
4186 u64 diff;
4187 unsigned long diffms;
4188 u32 count;
4189
Daniel Vetter02d71952012-08-09 16:44:54 +02004190 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004191
4192 getrawmonotonic(&now);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004193 diff1 = timespec_sub(now, dev_priv->ips.last_time2);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004194
4195 /* Don't divide by 0 */
4196 diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
4197 if (!diffms)
4198 return;
4199
4200 count = I915_READ(GFXEC);
4201
Daniel Vetter20e4d402012-08-08 23:35:39 +02004202 if (count < dev_priv->ips.last_count2) {
4203 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004204 diff += count;
4205 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004206 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004207 }
4208
Daniel Vetter20e4d402012-08-08 23:35:39 +02004209 dev_priv->ips.last_count2 = count;
4210 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004211
4212 /* More magic constants... */
4213 diff = diff * 1181;
4214 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004215 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004216}
4217
Daniel Vetter02d71952012-08-09 16:44:54 +02004218void i915_update_gfx_val(struct drm_i915_private *dev_priv)
4219{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004220 struct drm_device *dev = dev_priv->dev;
4221
4222 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02004223 return;
4224
Daniel Vetter92703882012-08-09 16:46:01 +02004225 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004226
4227 __i915_update_gfx_val(dev_priv);
4228
Daniel Vetter92703882012-08-09 16:46:01 +02004229 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004230}
4231
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004232static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004233{
4234 unsigned long t, corr, state1, corr2, state2;
4235 u32 pxvid, ext_v;
4236
Daniel Vetter02d71952012-08-09 16:44:54 +02004237 assert_spin_locked(&mchdev_lock);
4238
Ben Widawskyb39fb292014-03-19 18:31:11 -07004239 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
Daniel Vettereb48eb02012-04-26 23:28:12 +02004240 pxvid = (pxvid >> 24) & 0x7f;
4241 ext_v = pvid_to_extvid(dev_priv, pxvid);
4242
4243 state1 = ext_v;
4244
4245 t = i915_mch_val(dev_priv);
4246
4247 /* Revel in the empirically derived constants */
4248
4249 /* Correction factor in 1/100000 units */
4250 if (t > 80)
4251 corr = ((t * 2349) + 135940);
4252 else if (t >= 50)
4253 corr = ((t * 964) + 29317);
4254 else /* < 50 */
4255 corr = ((t * 301) + 1004);
4256
4257 corr = corr * ((150142 * state1) / 10000 - 78642);
4258 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02004259 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004260
4261 state2 = (corr2 * state1) / 10000;
4262 state2 /= 100; /* convert to mW */
4263
Daniel Vetter02d71952012-08-09 16:44:54 +02004264 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004265
Daniel Vetter20e4d402012-08-08 23:35:39 +02004266 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004267}
4268
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004269unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
4270{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004271 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004272 unsigned long val;
4273
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004274 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004275 return 0;
4276
4277 spin_lock_irq(&mchdev_lock);
4278
4279 val = __i915_gfx_val(dev_priv);
4280
4281 spin_unlock_irq(&mchdev_lock);
4282
4283 return val;
4284}
4285
Daniel Vettereb48eb02012-04-26 23:28:12 +02004286/**
4287 * i915_read_mch_val - return value for IPS use
4288 *
4289 * Calculate and return a value for the IPS driver to use when deciding whether
4290 * we have thermal and power headroom to increase CPU or GPU power budget.
4291 */
4292unsigned long i915_read_mch_val(void)
4293{
4294 struct drm_i915_private *dev_priv;
4295 unsigned long chipset_val, graphics_val, ret = 0;
4296
Daniel Vetter92703882012-08-09 16:46:01 +02004297 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004298 if (!i915_mch_dev)
4299 goto out_unlock;
4300 dev_priv = i915_mch_dev;
4301
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004302 chipset_val = __i915_chipset_val(dev_priv);
4303 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004304
4305 ret = chipset_val + graphics_val;
4306
4307out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004308 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004309
4310 return ret;
4311}
4312EXPORT_SYMBOL_GPL(i915_read_mch_val);
4313
4314/**
4315 * i915_gpu_raise - raise GPU frequency limit
4316 *
4317 * Raise the limit; IPS indicates we have thermal headroom.
4318 */
4319bool i915_gpu_raise(void)
4320{
4321 struct drm_i915_private *dev_priv;
4322 bool ret = true;
4323
Daniel Vetter92703882012-08-09 16:46:01 +02004324 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004325 if (!i915_mch_dev) {
4326 ret = false;
4327 goto out_unlock;
4328 }
4329 dev_priv = i915_mch_dev;
4330
Daniel Vetter20e4d402012-08-08 23:35:39 +02004331 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
4332 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004333
4334out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004335 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004336
4337 return ret;
4338}
4339EXPORT_SYMBOL_GPL(i915_gpu_raise);
4340
4341/**
4342 * i915_gpu_lower - lower GPU frequency limit
4343 *
4344 * IPS indicates we're close to a thermal limit, so throttle back the GPU
4345 * frequency maximum.
4346 */
4347bool i915_gpu_lower(void)
4348{
4349 struct drm_i915_private *dev_priv;
4350 bool ret = true;
4351
Daniel Vetter92703882012-08-09 16:46:01 +02004352 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004353 if (!i915_mch_dev) {
4354 ret = false;
4355 goto out_unlock;
4356 }
4357 dev_priv = i915_mch_dev;
4358
Daniel Vetter20e4d402012-08-08 23:35:39 +02004359 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
4360 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004361
4362out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004363 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004364
4365 return ret;
4366}
4367EXPORT_SYMBOL_GPL(i915_gpu_lower);
4368
4369/**
4370 * i915_gpu_busy - indicate GPU business to IPS
4371 *
4372 * Tell the IPS driver whether or not the GPU is busy.
4373 */
4374bool i915_gpu_busy(void)
4375{
4376 struct drm_i915_private *dev_priv;
Chris Wilsonf047e392012-07-21 12:31:41 +01004377 struct intel_ring_buffer *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004378 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01004379 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004380
Daniel Vetter92703882012-08-09 16:46:01 +02004381 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004382 if (!i915_mch_dev)
4383 goto out_unlock;
4384 dev_priv = i915_mch_dev;
4385
Chris Wilsonf047e392012-07-21 12:31:41 +01004386 for_each_ring(ring, dev_priv, i)
4387 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004388
4389out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004390 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004391
4392 return ret;
4393}
4394EXPORT_SYMBOL_GPL(i915_gpu_busy);
4395
4396/**
4397 * i915_gpu_turbo_disable - disable graphics turbo
4398 *
4399 * Disable graphics turbo by resetting the max frequency and setting the
4400 * current frequency to the default.
4401 */
4402bool i915_gpu_turbo_disable(void)
4403{
4404 struct drm_i915_private *dev_priv;
4405 bool ret = true;
4406
Daniel Vetter92703882012-08-09 16:46:01 +02004407 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004408 if (!i915_mch_dev) {
4409 ret = false;
4410 goto out_unlock;
4411 }
4412 dev_priv = i915_mch_dev;
4413
Daniel Vetter20e4d402012-08-08 23:35:39 +02004414 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004415
Daniel Vetter20e4d402012-08-08 23:35:39 +02004416 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02004417 ret = false;
4418
4419out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004420 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004421
4422 return ret;
4423}
4424EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
4425
4426/**
4427 * Tells the intel_ips driver that the i915 driver is now loaded, if
4428 * IPS got loaded first.
4429 *
4430 * This awkward dance is so that neither module has to depend on the
4431 * other in order for IPS to do the appropriate communication of
4432 * GPU turbo limits to i915.
4433 */
4434static void
4435ips_ping_for_i915_load(void)
4436{
4437 void (*link)(void);
4438
4439 link = symbol_get(ips_link_to_i915_driver);
4440 if (link) {
4441 link();
4442 symbol_put(ips_link_to_i915_driver);
4443 }
4444}
4445
4446void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
4447{
Daniel Vetter02d71952012-08-09 16:44:54 +02004448 /* We only register the i915 ips part with intel-ips once everything is
4449 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02004450 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004451 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02004452 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004453
4454 ips_ping_for_i915_load();
4455}
4456
4457void intel_gpu_ips_teardown(void)
4458{
Daniel Vetter92703882012-08-09 16:46:01 +02004459 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004460 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02004461 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004462}
Deepak S76c3552f2014-01-30 23:08:16 +05304463
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004464static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004465{
4466 struct drm_i915_private *dev_priv = dev->dev_private;
4467 u32 lcfuse;
4468 u8 pxw[16];
4469 int i;
4470
4471 /* Disable to program */
4472 I915_WRITE(ECR, 0);
4473 POSTING_READ(ECR);
4474
4475 /* Program energy weights for various events */
4476 I915_WRITE(SDEW, 0x15040d00);
4477 I915_WRITE(CSIEW0, 0x007f0000);
4478 I915_WRITE(CSIEW1, 0x1e220004);
4479 I915_WRITE(CSIEW2, 0x04000004);
4480
4481 for (i = 0; i < 5; i++)
4482 I915_WRITE(PEW + (i * 4), 0);
4483 for (i = 0; i < 3; i++)
4484 I915_WRITE(DEW + (i * 4), 0);
4485
4486 /* Program P-state weights to account for frequency power adjustment */
4487 for (i = 0; i < 16; i++) {
4488 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
4489 unsigned long freq = intel_pxfreq(pxvidfreq);
4490 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
4491 PXVFREQ_PX_SHIFT;
4492 unsigned long val;
4493
4494 val = vid * vid;
4495 val *= (freq / 1000);
4496 val *= 255;
4497 val /= (127*127*900);
4498 if (val > 0xff)
4499 DRM_ERROR("bad pxval: %ld\n", val);
4500 pxw[i] = val;
4501 }
4502 /* Render standby states get 0 weight */
4503 pxw[14] = 0;
4504 pxw[15] = 0;
4505
4506 for (i = 0; i < 4; i++) {
4507 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
4508 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
4509 I915_WRITE(PXW + (i * 4), val);
4510 }
4511
4512 /* Adjust magic regs to magic values (more experimental results) */
4513 I915_WRITE(OGW0, 0);
4514 I915_WRITE(OGW1, 0);
4515 I915_WRITE(EG0, 0x00007f00);
4516 I915_WRITE(EG1, 0x0000000e);
4517 I915_WRITE(EG2, 0x000e0000);
4518 I915_WRITE(EG3, 0x68000300);
4519 I915_WRITE(EG4, 0x42000000);
4520 I915_WRITE(EG5, 0x00140031);
4521 I915_WRITE(EG6, 0);
4522 I915_WRITE(EG7, 0);
4523
4524 for (i = 0; i < 8; i++)
4525 I915_WRITE(PXWL + (i * 4), 0);
4526
4527 /* Enable PMON + select events */
4528 I915_WRITE(ECR, 0x80000019);
4529
4530 lcfuse = I915_READ(LCFUSE02);
4531
Daniel Vetter20e4d402012-08-08 23:35:39 +02004532 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004533}
4534
Imre Deakae484342014-03-31 15:10:44 +03004535void intel_init_gt_powersave(struct drm_device *dev)
4536{
Imre Deake6069ca2014-04-18 16:01:02 +03004537 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
4538
Imre Deakae484342014-03-31 15:10:44 +03004539 if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03004540 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03004541}
4542
4543void intel_cleanup_gt_powersave(struct drm_device *dev)
4544{
4545 if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03004546 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03004547}
4548
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004549void intel_disable_gt_powersave(struct drm_device *dev)
4550{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004551 struct drm_i915_private *dev_priv = dev->dev_private;
4552
Daniel Vetterfd0c0642013-04-24 11:13:35 +02004553 /* Interrupts should be disabled already to avoid re-arming. */
4554 WARN_ON(dev->irq_enabled);
4555
Daniel Vetter930ebb42012-06-29 23:32:16 +02004556 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004557 ironlake_disable_drps(dev);
Daniel Vetter930ebb42012-06-29 23:32:16 +02004558 ironlake_disable_rc6(dev);
Imre Deak14dd0ea2014-04-14 20:24:34 +03004559 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004560 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
Jesse Barnes250848c2013-04-23 10:09:27 -07004561 cancel_work_sync(&dev_priv->rps.work);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004562 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004563 if (IS_VALLEYVIEW(dev))
4564 valleyview_disable_rps(dev);
4565 else
4566 gen6_disable_rps(dev);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004567 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004568 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02004569 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004570}
4571
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004572static void intel_gen6_powersave_work(struct work_struct *work)
4573{
4574 struct drm_i915_private *dev_priv =
4575 container_of(work, struct drm_i915_private,
4576 rps.delayed_resume_work.work);
4577 struct drm_device *dev = dev_priv->dev;
4578
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004579 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004580
4581 if (IS_VALLEYVIEW(dev)) {
4582 valleyview_enable_rps(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004583 } else if (IS_BROADWELL(dev)) {
4584 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004585 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004586 } else {
4587 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004588 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004589 }
Chris Wilsonc0951f02013-10-10 21:58:50 +01004590 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004591 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03004592
4593 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004594}
4595
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004596void intel_enable_gt_powersave(struct drm_device *dev)
4597{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004598 struct drm_i915_private *dev_priv = dev->dev_private;
4599
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004600 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03004601 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004602 ironlake_enable_drps(dev);
4603 ironlake_enable_rc6(dev);
4604 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03004605 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004606 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004607 /*
4608 * PCU communication is slow and this doesn't need to be
4609 * done at any specific time, so do this out of our fast path
4610 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03004611 *
4612 * We depend on the HW RC6 power context save/restore
4613 * mechanism when entering D3 through runtime PM suspend. So
4614 * disable RPM until RPS/RC6 is properly setup. We can only
4615 * get here via the driver load/system resume/runtime resume
4616 * paths, so the _noresume version is enough (and in case of
4617 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004618 */
Imre Deakc6df39b2014-04-14 20:24:29 +03004619 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
4620 round_jiffies_up_relative(HZ)))
4621 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004622 }
4623}
4624
Imre Deakc6df39b2014-04-14 20:24:29 +03004625void intel_reset_gt_powersave(struct drm_device *dev)
4626{
4627 struct drm_i915_private *dev_priv = dev->dev_private;
4628
4629 dev_priv->rps.enabled = false;
4630 intel_enable_gt_powersave(dev);
4631}
4632
Daniel Vetter3107bd42012-10-31 22:52:31 +01004633static void ibx_init_clock_gating(struct drm_device *dev)
4634{
4635 struct drm_i915_private *dev_priv = dev->dev_private;
4636
4637 /*
4638 * On Ibex Peak and Cougar Point, we need to disable clock
4639 * gating for the panel power sequencer or it will fail to
4640 * start up when no ports are active.
4641 */
4642 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
4643}
4644
Ville Syrjälä0e088b82013-06-07 10:47:04 +03004645static void g4x_disable_trickle_feed(struct drm_device *dev)
4646{
4647 struct drm_i915_private *dev_priv = dev->dev_private;
4648 int pipe;
4649
4650 for_each_pipe(pipe) {
4651 I915_WRITE(DSPCNTR(pipe),
4652 I915_READ(DSPCNTR(pipe)) |
4653 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03004654 intel_flush_primary_plane(dev_priv, pipe);
Ville Syrjälä0e088b82013-06-07 10:47:04 +03004655 }
4656}
4657
Ville Syrjälä017636c2013-12-05 15:51:37 +02004658static void ilk_init_lp_watermarks(struct drm_device *dev)
4659{
4660 struct drm_i915_private *dev_priv = dev->dev_private;
4661
4662 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
4663 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
4664 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
4665
4666 /*
4667 * Don't touch WM1S_LP_EN here.
4668 * Doing so could cause underruns.
4669 */
4670}
4671
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03004672static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004673{
4674 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01004675 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004676
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01004677 /*
4678 * Required for FBC
4679 * WaFbcDisableDpfcClockGating:ilk
4680 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01004681 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
4682 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
4683 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004684
4685 I915_WRITE(PCH_3DCGDIS0,
4686 MARIUNIT_CLOCK_GATE_DISABLE |
4687 SVSMUNIT_CLOCK_GATE_DISABLE);
4688 I915_WRITE(PCH_3DCGDIS1,
4689 VFMUNIT_CLOCK_GATE_DISABLE);
4690
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004691 /*
4692 * According to the spec the following bits should be set in
4693 * order to enable memory self-refresh
4694 * The bit 22/21 of 0x42004
4695 * The bit 5 of 0x42020
4696 * The bit 15 of 0x45000
4697 */
4698 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4699 (I915_READ(ILK_DISPLAY_CHICKEN2) |
4700 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01004701 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004702 I915_WRITE(DISP_ARB_CTL,
4703 (I915_READ(DISP_ARB_CTL) |
4704 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02004705
4706 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004707
4708 /*
4709 * Based on the document from hardware guys the following bits
4710 * should be set unconditionally in order to enable FBC.
4711 * The bit 22 of 0x42000
4712 * The bit 22 of 0x42004
4713 * The bit 7,8,9 of 0x42020.
4714 */
4715 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01004716 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004717 I915_WRITE(ILK_DISPLAY_CHICKEN1,
4718 I915_READ(ILK_DISPLAY_CHICKEN1) |
4719 ILK_FBCQ_DIS);
4720 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4721 I915_READ(ILK_DISPLAY_CHICKEN2) |
4722 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004723 }
4724
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01004725 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
4726
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004727 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4728 I915_READ(ILK_DISPLAY_CHICKEN2) |
4729 ILK_ELPIN_409_SELECT);
4730 I915_WRITE(_3D_CHICKEN2,
4731 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
4732 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02004733
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004734 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02004735 I915_WRITE(CACHE_MODE_0,
4736 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01004737
Akash Goel4e046322014-04-04 17:14:38 +05304738 /* WaDisable_RenderCache_OperationalFlush:ilk */
4739 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
4740
Ville Syrjälä0e088b82013-06-07 10:47:04 +03004741 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03004742
Daniel Vetter3107bd42012-10-31 22:52:31 +01004743 ibx_init_clock_gating(dev);
4744}
4745
4746static void cpt_init_clock_gating(struct drm_device *dev)
4747{
4748 struct drm_i915_private *dev_priv = dev->dev_private;
4749 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03004750 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01004751
4752 /*
4753 * On Ibex Peak and Cougar Point, we need to disable clock
4754 * gating for the panel power sequencer or it will fail to
4755 * start up when no ports are active.
4756 */
Jesse Barnescd664072013-10-02 10:34:19 -07004757 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
4758 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
4759 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01004760 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
4761 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01004762 /* The below fixes the weird display corruption, a few pixels shifted
4763 * downward, on (only) LVDS of some HP laptops with IVY.
4764 */
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03004765 for_each_pipe(pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004766 val = I915_READ(TRANS_CHICKEN2(pipe));
4767 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
4768 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004769 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03004770 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004771 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
4772 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
4773 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03004774 I915_WRITE(TRANS_CHICKEN2(pipe), val);
4775 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01004776 /* WADP0ClockGatingDisable */
4777 for_each_pipe(pipe) {
4778 I915_WRITE(TRANS_CHICKEN1(pipe),
4779 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
4780 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004781}
4782
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01004783static void gen6_check_mch_setup(struct drm_device *dev)
4784{
4785 struct drm_i915_private *dev_priv = dev->dev_private;
4786 uint32_t tmp;
4787
4788 tmp = I915_READ(MCH_SSKPD);
4789 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) {
4790 DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp);
4791 DRM_INFO("This can cause pipe underruns and display issues.\n");
4792 DRM_INFO("Please upgrade your BIOS to fix this.\n");
4793 }
4794}
4795
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03004796static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004797{
4798 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01004799 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004800
Damien Lespiau231e54f2012-10-19 17:55:41 +01004801 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004802
4803 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4804 I915_READ(ILK_DISPLAY_CHICKEN2) |
4805 ILK_ELPIN_409_SELECT);
4806
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004807 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01004808 I915_WRITE(_3D_CHICKEN,
4809 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
4810
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004811 /* WaSetupGtModeTdRowDispatch:snb */
Daniel Vetter6547fbd2012-12-14 23:38:29 +01004812 if (IS_SNB_GT1(dev))
4813 I915_WRITE(GEN6_GT_MODE,
4814 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
4815
Akash Goel4e046322014-04-04 17:14:38 +05304816 /* WaDisable_RenderCache_OperationalFlush:snb */
4817 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
4818
Ville Syrjälä8d85d272014-02-04 21:59:15 +02004819 /*
4820 * BSpec recoomends 8x4 when MSAA is used,
4821 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02004822 *
4823 * Note that PS/WM thread counts depend on the WIZ hashing
4824 * disable bit, which we don't touch here, but it's good
4825 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02004826 */
4827 I915_WRITE(GEN6_GT_MODE,
4828 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
4829
Ville Syrjälä017636c2013-12-05 15:51:37 +02004830 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004831
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004832 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02004833 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004834
4835 I915_WRITE(GEN6_UCGCTL1,
4836 I915_READ(GEN6_UCGCTL1) |
4837 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
4838 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
4839
4840 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
4841 * gating disable must be set. Failure to set it results in
4842 * flickering pixels due to Z write ordering failures after
4843 * some amount of runtime in the Mesa "fire" demo, and Unigine
4844 * Sanctuary and Tropics, and apparently anything else with
4845 * alpha test or pixel discard.
4846 *
4847 * According to the spec, bit 11 (RCCUNIT) must also be set,
4848 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07004849 *
Ville Syrjäläef593182014-01-22 21:32:47 +02004850 * WaDisableRCCUnitClockGating:snb
4851 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004852 */
4853 I915_WRITE(GEN6_UCGCTL2,
4854 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
4855 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
4856
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02004857 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02004858 I915_WRITE(_3D_CHICKEN3,
4859 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004860
4861 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02004862 * Bspec says:
4863 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
4864 * 3DSTATE_SF number of SF output attributes is more than 16."
4865 */
4866 I915_WRITE(_3D_CHICKEN3,
4867 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
4868
4869 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004870 * According to the spec the following bits should be
4871 * set in order to enable memory self-refresh and fbc:
4872 * The bit21 and bit22 of 0x42000
4873 * The bit21 and bit22 of 0x42004
4874 * The bit5 and bit7 of 0x42020
4875 * The bit14 of 0x70180
4876 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01004877 *
4878 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004879 */
4880 I915_WRITE(ILK_DISPLAY_CHICKEN1,
4881 I915_READ(ILK_DISPLAY_CHICKEN1) |
4882 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
4883 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4884 I915_READ(ILK_DISPLAY_CHICKEN2) |
4885 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01004886 I915_WRITE(ILK_DSPCLK_GATE_D,
4887 I915_READ(ILK_DSPCLK_GATE_D) |
4888 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
4889 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004890
Ville Syrjälä0e088b82013-06-07 10:47:04 +03004891 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07004892
Daniel Vetter3107bd42012-10-31 22:52:31 +01004893 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01004894
4895 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004896}
4897
4898static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
4899{
4900 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
4901
Ville Syrjälä3aad9052014-01-22 21:32:59 +02004902 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02004903 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02004904 *
4905 * This actually overrides the dispatch
4906 * mode for all thread types.
4907 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004908 reg &= ~GEN7_FF_SCHED_MASK;
4909 reg |= GEN7_FF_TS_SCHED_HW;
4910 reg |= GEN7_FF_VS_SCHED_HW;
4911 reg |= GEN7_FF_DS_SCHED_HW;
4912
4913 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
4914}
4915
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004916static void lpt_init_clock_gating(struct drm_device *dev)
4917{
4918 struct drm_i915_private *dev_priv = dev->dev_private;
4919
4920 /*
4921 * TODO: this bit should only be enabled when really needed, then
4922 * disabled when not needed anymore in order to save power.
4923 */
4924 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
4925 I915_WRITE(SOUTH_DSPCLK_GATE_D,
4926 I915_READ(SOUTH_DSPCLK_GATE_D) |
4927 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03004928
4929 /* WADPOClockGatingDisable:hsw */
4930 I915_WRITE(_TRANSA_CHICKEN1,
4931 I915_READ(_TRANSA_CHICKEN1) |
4932 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004933}
4934
Imre Deak7d708ee2013-04-17 14:04:50 +03004935static void lpt_suspend_hw(struct drm_device *dev)
4936{
4937 struct drm_i915_private *dev_priv = dev->dev_private;
4938
4939 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
4940 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
4941
4942 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
4943 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
4944 }
4945}
4946
Ben Widawsky1020a5c2013-11-02 21:07:06 -07004947static void gen8_init_clock_gating(struct drm_device *dev)
4948{
4949 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00004950 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07004951
4952 I915_WRITE(WM3_LP_ILK, 0);
4953 I915_WRITE(WM2_LP_ILK, 0);
4954 I915_WRITE(WM1_LP_ILK, 0);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07004955
4956 /* FIXME(BDW): Check all the w/a, some might only apply to
4957 * pre-production hw. */
4958
Kenneth Graunkec8966e12014-02-26 23:59:30 -08004959 /* WaDisablePartialInstShootdown:bdw */
4960 I915_WRITE(GEN8_ROW_CHICKEN,
4961 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
4962
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08004963 /* WaDisableThreadStallDopClockGating:bdw */
4964 /* FIXME: Unclear whether we really need this on production bdw. */
4965 I915_WRITE(GEN8_ROW_CHICKEN,
4966 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
4967
Damien Lespiau4167e322014-01-16 16:51:35 +00004968 /*
4969 * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
4970 * pre-production hardware
4971 */
Ben Widawskyfd392b62013-11-04 22:52:39 -08004972 I915_WRITE(HALF_SLICE_CHICKEN3,
4973 _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS));
Ben Widawskybf663472013-11-02 21:07:57 -07004974 I915_WRITE(HALF_SLICE_CHICKEN3,
4975 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
Ben Widawsky4afe8d32013-11-02 21:07:55 -07004976 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
4977
Ben Widawsky7f88da02013-11-02 21:07:58 -07004978 I915_WRITE(_3D_CHICKEN3,
4979 _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2));
4980
Ben Widawskya75f3622013-11-02 21:07:59 -07004981 I915_WRITE(COMMON_SLICE_CHICKEN2,
4982 _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
4983
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07004984 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
4985 _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
4986
Ben Widawskyab57fff2013-12-12 15:28:04 -08004987 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07004988 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004989
Ben Widawskyab57fff2013-12-12 15:28:04 -08004990 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004991 I915_WRITE(CHICKEN_PAR1_1,
4992 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
4993
Ben Widawskyab57fff2013-12-12 15:28:04 -08004994 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau07d27e22014-03-03 17:31:46 +00004995 for_each_pipe(pipe) {
4996 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02004997 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02004998 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004999 }
Ben Widawsky63801f22013-12-12 17:26:03 -08005000
5001 /* Use Force Non-Coherent whenever executing a 3D context. This is a
5002 * workaround for for a possible hang in the unlikely event a TLB
5003 * invalidation occurs during a PSD flush.
5004 */
5005 I915_WRITE(HDC_CHICKEN0,
5006 I915_READ(HDC_CHICKEN0) |
5007 _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
Ben Widawskyab57fff2013-12-12 15:28:04 -08005008
5009 /* WaVSRefCountFullforceMissDisable:bdw */
5010 /* WaDSRefCountFullforceMissDisable:bdw */
5011 I915_WRITE(GEN7_FF_THREAD_MODE,
5012 I915_READ(GEN7_FF_THREAD_MODE) &
5013 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02005014
5015 /*
5016 * BSpec recommends 8x4 when MSAA is used,
5017 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005018 *
5019 * Note that PS/WM thread counts depend on the WIZ hashing
5020 * disable bit, which we don't touch here, but it's good
5021 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä36075a42014-02-04 21:59:21 +02005022 */
5023 I915_WRITE(GEN7_GT_MODE,
5024 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02005025
5026 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5027 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005028
5029 /* WaDisableSDEUnitClockGating:bdw */
5030 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5031 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00005032
5033 /* Wa4x4STCOptimizationDisable:bdw */
5034 I915_WRITE(CACHE_MODE_1,
5035 _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005036}
5037
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005038static void haswell_init_clock_gating(struct drm_device *dev)
5039{
5040 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005041
Ville Syrjälä017636c2013-12-05 15:51:37 +02005042 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005043
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005044 /* L3 caching of data atomics doesn't work -- disable it. */
5045 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
5046 I915_WRITE(HSW_ROW_CHICKEN3,
5047 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
5048
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005049 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005050 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5051 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5052 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5053
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02005054 /* WaVSRefCountFullforceMissDisable:hsw */
5055 I915_WRITE(GEN7_FF_THREAD_MODE,
5056 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005057
Akash Goel4e046322014-04-04 17:14:38 +05305058 /* WaDisable_RenderCache_OperationalFlush:hsw */
5059 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5060
Chia-I Wufe27c602014-01-28 13:29:33 +08005061 /* enable HiZ Raw Stall Optimization */
5062 I915_WRITE(CACHE_MODE_0_GEN7,
5063 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5064
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005065 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005066 I915_WRITE(CACHE_MODE_1,
5067 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005068
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005069 /*
5070 * BSpec recommends 8x4 when MSAA is used,
5071 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005072 *
5073 * Note that PS/WM thread counts depend on the WIZ hashing
5074 * disable bit, which we don't touch here, but it's good
5075 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005076 */
5077 I915_WRITE(GEN7_GT_MODE,
5078 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5079
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005080 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07005081 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
5082
Paulo Zanoni90a88642013-05-03 17:23:45 -03005083 /* WaRsPkgCStateDisplayPMReq:hsw */
5084 I915_WRITE(CHICKEN_PAR1_1,
5085 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005086
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005087 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005088}
5089
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005090static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005091{
5092 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07005093 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005094
Ville Syrjälä017636c2013-12-05 15:51:37 +02005095 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005096
Damien Lespiau231e54f2012-10-19 17:55:41 +01005097 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005098
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005099 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05005100 I915_WRITE(_3D_CHICKEN3,
5101 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5102
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005103 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005104 I915_WRITE(IVB_CHICKEN3,
5105 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5106 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5107
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005108 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07005109 if (IS_IVB_GT1(dev))
5110 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5111 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005112
Akash Goel4e046322014-04-04 17:14:38 +05305113 /* WaDisable_RenderCache_OperationalFlush:ivb */
5114 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5115
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005116 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005117 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
5118 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
5119
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005120 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005121 I915_WRITE(GEN7_L3CNTLREG1,
5122 GEN7_WA_FOR_GEN7_L3_CONTROL);
5123 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07005124 GEN7_WA_L3_CHICKEN_MODE);
5125 if (IS_IVB_GT1(dev))
5126 I915_WRITE(GEN7_ROW_CHICKEN2,
5127 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005128 else {
5129 /* must write both registers */
5130 I915_WRITE(GEN7_ROW_CHICKEN2,
5131 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07005132 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
5133 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005134 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005135
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005136 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05005137 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5138 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5139
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02005140 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005141 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005142 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005143 */
5144 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02005145 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005146
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005147 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005148 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5149 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5150 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5151
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005152 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005153
5154 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02005155
Chris Wilson22721342014-03-04 09:41:43 +00005156 if (0) { /* causes HiZ corruption on ivb:gt1 */
5157 /* enable HiZ Raw Stall Optimization */
5158 I915_WRITE(CACHE_MODE_0_GEN7,
5159 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5160 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08005161
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005162 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02005163 I915_WRITE(CACHE_MODE_1,
5164 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07005165
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005166 /*
5167 * BSpec recommends 8x4 when MSAA is used,
5168 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005169 *
5170 * Note that PS/WM thread counts depend on the WIZ hashing
5171 * disable bit, which we don't touch here, but it's good
5172 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005173 */
5174 I915_WRITE(GEN7_GT_MODE,
5175 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5176
Ben Widawsky20848222012-05-04 18:58:59 -07005177 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5178 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5179 snpcr |= GEN6_MBC_SNPCR_MED;
5180 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005181
Ben Widawskyab5c6082013-04-05 13:12:41 -07005182 if (!HAS_PCH_NOP(dev))
5183 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005184
5185 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005186}
5187
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005188static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005189{
5190 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005191 u32 val;
5192
5193 mutex_lock(&dev_priv->rps.hw_lock);
5194 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5195 mutex_unlock(&dev_priv->rps.hw_lock);
5196 switch ((val >> 6) & 3) {
5197 case 0:
Deepak Sf6d51942014-04-03 21:01:28 +05305198 case 1:
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005199 dev_priv->mem_freq = 800;
5200 break;
Jesse Barnesf64a28a2013-11-04 16:07:00 -08005201 case 2:
Deepak Sf6d51942014-04-03 21:01:28 +05305202 dev_priv->mem_freq = 1066;
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005203 break;
Jesse Barnesf64a28a2013-11-04 16:07:00 -08005204 case 3:
Chon Ming Lee23259912013-11-07 15:23:26 +08005205 dev_priv->mem_freq = 1333;
Jesse Barnesf64a28a2013-11-04 16:07:00 -08005206 break;
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005207 }
5208 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005209
Imre Deakd60c4472014-03-27 17:45:10 +02005210 dev_priv->vlv_cdclk_freq = valleyview_cur_cdclk(dev_priv);
5211 DRM_DEBUG_DRIVER("Current CD clock rate: %d MHz",
5212 dev_priv->vlv_cdclk_freq);
5213
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03005214 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005215
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005216 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05005217 I915_WRITE(_3D_CHICKEN3,
5218 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5219
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005220 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005221 I915_WRITE(IVB_CHICKEN3,
5222 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5223 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5224
Ville Syrjäläfad7d362014-01-22 21:32:39 +02005225 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005226 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07005227 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08005228 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
5229 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005230
Akash Goel4e046322014-04-04 17:14:38 +05305231 /* WaDisable_RenderCache_OperationalFlush:vlv */
5232 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5233
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005234 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05005235 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5236 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5237
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005238 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07005239 I915_WRITE(GEN7_ROW_CHICKEN2,
5240 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5241
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005242 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005243 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5244 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5245 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5246
Ville Syrjälä46680e02014-01-22 21:33:01 +02005247 gen7_setup_fixed_func_scheduler(dev_priv);
5248
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005249 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005250 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005251 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005252 */
5253 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005254 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005255
Ville Syrjäläc5c32cd2014-01-22 21:32:37 +02005256 /* WaDisableL3Bank2xClockGate:vlv */
Jesse Barnese3f33d42012-06-14 11:04:50 -07005257 I915_WRITE(GEN7_UCGCTL4, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
5258
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03005259 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005260
Ville Syrjäläafd58e72014-01-22 21:33:03 +02005261 /*
5262 * BSpec says this must be set, even though
5263 * WaDisable4x2SubspanOptimization isn't listed for VLV.
5264 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02005265 I915_WRITE(CACHE_MODE_1,
5266 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07005267
5268 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02005269 * WaIncreaseL3CreditsForVLVB0:vlv
5270 * This is the hardware default actually.
5271 */
5272 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
5273
5274 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005275 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07005276 * Disable clock gating on th GCFG unit to prevent a delay
5277 * in the reporting of vblank events.
5278 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02005279 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005280}
5281
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005282static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005283{
5284 struct drm_i915_private *dev_priv = dev->dev_private;
5285 uint32_t dspclk_gate;
5286
5287 I915_WRITE(RENCLK_GATE_D1, 0);
5288 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5289 GS_UNIT_CLOCK_GATE_DISABLE |
5290 CL_UNIT_CLOCK_GATE_DISABLE);
5291 I915_WRITE(RAMCLK_GATE_D, 0);
5292 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5293 OVRUNIT_CLOCK_GATE_DISABLE |
5294 OVCUNIT_CLOCK_GATE_DISABLE;
5295 if (IS_GM45(dev))
5296 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5297 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02005298
5299 /* WaDisableRenderCachePipelinedFlush */
5300 I915_WRITE(CACHE_MODE_0,
5301 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03005302
Akash Goel4e046322014-04-04 17:14:38 +05305303 /* WaDisable_RenderCache_OperationalFlush:g4x */
5304 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5305
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005306 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005307}
5308
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005309static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005310{
5311 struct drm_i915_private *dev_priv = dev->dev_private;
5312
5313 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5314 I915_WRITE(RENCLK_GATE_D2, 0);
5315 I915_WRITE(DSPCLK_GATE_D, 0);
5316 I915_WRITE(RAMCLK_GATE_D, 0);
5317 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005318 I915_WRITE(MI_ARB_STATE,
5319 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05305320
5321 /* WaDisable_RenderCache_OperationalFlush:gen4 */
5322 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005323}
5324
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005325static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005326{
5327 struct drm_i915_private *dev_priv = dev->dev_private;
5328
5329 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5330 I965_RCC_CLOCK_GATE_DISABLE |
5331 I965_RCPB_CLOCK_GATE_DISABLE |
5332 I965_ISC_CLOCK_GATE_DISABLE |
5333 I965_FBC_CLOCK_GATE_DISABLE);
5334 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005335 I915_WRITE(MI_ARB_STATE,
5336 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05305337
5338 /* WaDisable_RenderCache_OperationalFlush:gen4 */
5339 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005340}
5341
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005342static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005343{
5344 struct drm_i915_private *dev_priv = dev->dev_private;
5345 u32 dstate = I915_READ(D_STATE);
5346
5347 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5348 DSTATE_DOT_CLOCK_GATING;
5349 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01005350
5351 if (IS_PINEVIEW(dev))
5352 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02005353
5354 /* IIR "flip pending" means done if this bit is set */
5355 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005356}
5357
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005358static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005359{
5360 struct drm_i915_private *dev_priv = dev->dev_private;
5361
5362 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5363}
5364
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005365static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005366{
5367 struct drm_i915_private *dev_priv = dev->dev_private;
5368
5369 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5370}
5371
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005372void intel_init_clock_gating(struct drm_device *dev)
5373{
5374 struct drm_i915_private *dev_priv = dev->dev_private;
5375
5376 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005377}
5378
Imre Deak7d708ee2013-04-17 14:04:50 +03005379void intel_suspend_hw(struct drm_device *dev)
5380{
5381 if (HAS_PCH_LPT(dev))
5382 lpt_suspend_hw(dev);
5383}
5384
Imre Deakc1ca7272013-11-25 17:15:29 +02005385#define for_each_power_well(i, power_well, domain_mask, power_domains) \
5386 for (i = 0; \
5387 i < (power_domains)->power_well_count && \
5388 ((power_well) = &(power_domains)->power_wells[i]); \
5389 i++) \
5390 if ((power_well)->domains & (domain_mask))
5391
5392#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
5393 for (i = (power_domains)->power_well_count - 1; \
5394 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
5395 i--) \
5396 if ((power_well)->domains & (domain_mask))
5397
Paulo Zanoni15d199e2013-03-22 14:14:13 -03005398/**
5399 * We should only use the power well if we explicitly asked the hardware to
5400 * enable it, so check if it's enabled and also check if we've requested it to
5401 * be enabled.
5402 */
Imre Deakda7e29b2014-02-18 00:02:02 +02005403static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02005404 struct i915_power_well *power_well)
5405{
Imre Deakc1ca7272013-11-25 17:15:29 +02005406 return I915_READ(HSW_PWR_WELL_DRIVER) ==
5407 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
5408}
5409
Imre Deakda7e29b2014-02-18 00:02:02 +02005410bool intel_display_power_enabled_sw(struct drm_i915_private *dev_priv,
Imre Deakddf9c532013-11-27 22:02:02 +02005411 enum intel_display_power_domain domain)
5412{
Imre Deakddf9c532013-11-27 22:02:02 +02005413 struct i915_power_domains *power_domains;
5414
5415 power_domains = &dev_priv->power_domains;
5416
5417 return power_domains->domain_use_count[domain];
5418}
5419
Imre Deakda7e29b2014-02-18 00:02:02 +02005420bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03005421 enum intel_display_power_domain domain)
Paulo Zanoni15d199e2013-03-22 14:14:13 -03005422{
Imre Deakc1ca7272013-11-25 17:15:29 +02005423 struct i915_power_domains *power_domains;
5424 struct i915_power_well *power_well;
5425 bool is_enabled;
5426 int i;
Paulo Zanoni15d199e2013-03-22 14:14:13 -03005427
Paulo Zanoni882244a2014-04-01 14:55:12 -03005428 if (dev_priv->pm.suspended)
5429 return false;
5430
Imre Deakc1ca7272013-11-25 17:15:29 +02005431 power_domains = &dev_priv->power_domains;
5432
5433 is_enabled = true;
5434
5435 mutex_lock(&power_domains->lock);
5436 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02005437 if (power_well->always_on)
5438 continue;
5439
Imre Deakc6cb5822014-03-04 19:22:55 +02005440 if (!power_well->ops->is_enabled(dev_priv, power_well)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02005441 is_enabled = false;
5442 break;
5443 }
5444 }
5445 mutex_unlock(&power_domains->lock);
5446
5447 return is_enabled;
Paulo Zanoni15d199e2013-03-22 14:14:13 -03005448}
5449
Imre Deak93c73e82014-02-18 00:02:19 +02005450/*
5451 * Starting with Haswell, we have a "Power Down Well" that can be turned off
5452 * when not needed anymore. We have 4 registers that can request the power well
5453 * to be enabled, and it will only be disabled if none of the registers is
5454 * requesting it to be enabled.
5455 */
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02005456static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
5457{
5458 struct drm_device *dev = dev_priv->dev;
5459 unsigned long irqflags;
5460
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -02005461 /*
5462 * After we re-enable the power well, if we touch VGA register 0x3d5
5463 * we'll get unclaimed register interrupts. This stops after we write
5464 * anything to the VGA MSR register. The vgacon module uses this
5465 * register all the time, so if we unbind our driver and, as a
5466 * consequence, bind vgacon, we'll get stuck in an infinite loop at
5467 * console_unlock(). So make here we touch the VGA MSR register, making
5468 * sure vgacon can keep working normally without triggering interrupts
5469 * and error messages.
5470 */
5471 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
5472 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
5473 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
5474
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02005475 if (IS_BROADWELL(dev)) {
5476 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
5477 I915_WRITE(GEN8_DE_PIPE_IMR(PIPE_B),
5478 dev_priv->de_irq_mask[PIPE_B]);
5479 I915_WRITE(GEN8_DE_PIPE_IER(PIPE_B),
5480 ~dev_priv->de_irq_mask[PIPE_B] |
5481 GEN8_PIPE_VBLANK);
5482 I915_WRITE(GEN8_DE_PIPE_IMR(PIPE_C),
5483 dev_priv->de_irq_mask[PIPE_C]);
5484 I915_WRITE(GEN8_DE_PIPE_IER(PIPE_C),
5485 ~dev_priv->de_irq_mask[PIPE_C] |
5486 GEN8_PIPE_VBLANK);
5487 POSTING_READ(GEN8_DE_PIPE_IER(PIPE_C));
5488 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
5489 }
5490}
5491
Imre Deakdd7c0b62014-03-04 19:23:03 +02005492static void reset_vblank_counter(struct drm_device *dev, enum pipe pipe)
5493{
5494 assert_spin_locked(&dev->vbl_lock);
5495
5496 dev->vblank[pipe].last = 0;
5497}
5498
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02005499static void hsw_power_well_post_disable(struct drm_i915_private *dev_priv)
5500{
5501 struct drm_device *dev = dev_priv->dev;
Damien Lespiau07d27e22014-03-03 17:31:46 +00005502 enum pipe pipe;
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02005503 unsigned long irqflags;
5504
5505 /*
5506 * After this, the registers on the pipes that are part of the power
5507 * well will become zero, so we have to adjust our counters according to
5508 * that.
5509 *
5510 * FIXME: Should we do this in general in drm_vblank_post_modeset?
5511 */
5512 spin_lock_irqsave(&dev->vbl_lock, irqflags);
Damien Lespiau07d27e22014-03-03 17:31:46 +00005513 for_each_pipe(pipe)
5514 if (pipe != PIPE_A)
Imre Deakdd7c0b62014-03-04 19:23:03 +02005515 reset_vblank_counter(dev, pipe);
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02005516 spin_unlock_irqrestore(&dev->vbl_lock, irqflags);
5517}
5518
Imre Deakda7e29b2014-02-18 00:02:02 +02005519static void hsw_set_power_well(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02005520 struct i915_power_well *power_well, bool enable)
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005521{
Paulo Zanonifa42e232013-01-25 16:59:11 -02005522 bool is_enabled, enable_requested;
5523 uint32_t tmp;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005524
Paulo Zanonifa42e232013-01-25 16:59:11 -02005525 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005526 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
5527 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005528
Paulo Zanonifa42e232013-01-25 16:59:11 -02005529 if (enable) {
5530 if (!enable_requested)
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005531 I915_WRITE(HSW_PWR_WELL_DRIVER,
5532 HSW_PWR_WELL_ENABLE_REQUEST);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005533
Paulo Zanonifa42e232013-01-25 16:59:11 -02005534 if (!is_enabled) {
5535 DRM_DEBUG_KMS("Enabling power well\n");
5536 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005537 HSW_PWR_WELL_STATE_ENABLED), 20))
Paulo Zanonifa42e232013-01-25 16:59:11 -02005538 DRM_ERROR("Timeout enabling power well\n");
5539 }
Ben Widawsky596cc112013-11-11 14:46:28 -08005540
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02005541 hsw_power_well_post_enable(dev_priv);
Paulo Zanonifa42e232013-01-25 16:59:11 -02005542 } else {
5543 if (enable_requested) {
5544 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
Paulo Zanoni9dbd8fe2013-07-23 10:48:11 -03005545 POSTING_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanonifa42e232013-01-25 16:59:11 -02005546 DRM_DEBUG_KMS("Requesting to disable the power well\n");
Paulo Zanoni9dbd8fe2013-07-23 10:48:11 -03005547
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02005548 hsw_power_well_post_disable(dev_priv);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005549 }
5550 }
Paulo Zanonifa42e232013-01-25 16:59:11 -02005551}
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005552
Imre Deakc6cb5822014-03-04 19:22:55 +02005553static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
5554 struct i915_power_well *power_well)
5555{
5556 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
5557
5558 /*
5559 * We're taking over the BIOS, so clear any requests made by it since
5560 * the driver is in charge now.
5561 */
5562 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
5563 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
5564}
5565
5566static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
5567 struct i915_power_well *power_well)
5568{
Imre Deakc6cb5822014-03-04 19:22:55 +02005569 hsw_set_power_well(dev_priv, power_well, true);
5570}
5571
5572static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
5573 struct i915_power_well *power_well)
5574{
5575 hsw_set_power_well(dev_priv, power_well, false);
Imre Deakc6cb5822014-03-04 19:22:55 +02005576}
5577
Imre Deaka45f44662014-03-04 19:22:56 +02005578static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
5579 struct i915_power_well *power_well)
5580{
5581}
5582
5583static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
5584 struct i915_power_well *power_well)
5585{
5586 return true;
5587}
5588
Imre Deak77961eb2014-03-05 16:20:56 +02005589static void vlv_set_power_well(struct drm_i915_private *dev_priv,
5590 struct i915_power_well *power_well, bool enable)
5591{
5592 enum punit_power_well power_well_id = power_well->data;
5593 u32 mask;
5594 u32 state;
5595 u32 ctrl;
5596
5597 mask = PUNIT_PWRGT_MASK(power_well_id);
5598 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
5599 PUNIT_PWRGT_PWR_GATE(power_well_id);
5600
5601 mutex_lock(&dev_priv->rps.hw_lock);
5602
5603#define COND \
5604 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
5605
5606 if (COND)
5607 goto out;
5608
5609 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
5610 ctrl &= ~mask;
5611 ctrl |= state;
5612 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
5613
5614 if (wait_for(COND, 100))
5615 DRM_ERROR("timout setting power well state %08x (%08x)\n",
5616 state,
5617 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
5618
5619#undef COND
5620
5621out:
5622 mutex_unlock(&dev_priv->rps.hw_lock);
5623}
5624
5625static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
5626 struct i915_power_well *power_well)
5627{
5628 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
5629}
5630
5631static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
5632 struct i915_power_well *power_well)
5633{
5634 vlv_set_power_well(dev_priv, power_well, true);
5635}
5636
5637static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
5638 struct i915_power_well *power_well)
5639{
5640 vlv_set_power_well(dev_priv, power_well, false);
5641}
5642
5643static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
5644 struct i915_power_well *power_well)
5645{
5646 int power_well_id = power_well->data;
5647 bool enabled = false;
5648 u32 mask;
5649 u32 state;
5650 u32 ctrl;
5651
5652 mask = PUNIT_PWRGT_MASK(power_well_id);
5653 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
5654
5655 mutex_lock(&dev_priv->rps.hw_lock);
5656
5657 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
5658 /*
5659 * We only ever set the power-on and power-gate states, anything
5660 * else is unexpected.
5661 */
5662 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
5663 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
5664 if (state == ctrl)
5665 enabled = true;
5666
5667 /*
5668 * A transient state at this point would mean some unexpected party
5669 * is poking at the power controls too.
5670 */
5671 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
5672 WARN_ON(ctrl != state);
5673
5674 mutex_unlock(&dev_priv->rps.hw_lock);
5675
5676 return enabled;
5677}
5678
5679static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
5680 struct i915_power_well *power_well)
5681{
5682 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
5683
5684 vlv_set_power_well(dev_priv, power_well, true);
5685
5686 spin_lock_irq(&dev_priv->irq_lock);
5687 valleyview_enable_display_irqs(dev_priv);
5688 spin_unlock_irq(&dev_priv->irq_lock);
5689
5690 /*
5691 * During driver initialization we need to defer enabling hotplug
5692 * processing until fbdev is set up.
5693 */
5694 if (dev_priv->enable_hotplug_processing)
5695 intel_hpd_init(dev_priv->dev);
5696
5697 i915_redisable_vga_power_on(dev_priv->dev);
5698}
5699
5700static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
5701 struct i915_power_well *power_well)
5702{
5703 struct drm_device *dev = dev_priv->dev;
5704 enum pipe pipe;
5705
5706 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
5707
5708 spin_lock_irq(&dev_priv->irq_lock);
5709 for_each_pipe(pipe)
5710 __intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
5711
5712 valleyview_disable_display_irqs(dev_priv);
5713 spin_unlock_irq(&dev_priv->irq_lock);
5714
5715 spin_lock_irq(&dev->vbl_lock);
5716 for_each_pipe(pipe)
5717 reset_vblank_counter(dev, pipe);
5718 spin_unlock_irq(&dev->vbl_lock);
5719
5720 vlv_set_power_well(dev_priv, power_well, false);
5721}
5722
Imre Deak25eaa002014-03-04 19:23:06 +02005723static void check_power_well_state(struct drm_i915_private *dev_priv,
5724 struct i915_power_well *power_well)
5725{
5726 bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
5727
5728 if (power_well->always_on || !i915.disable_power_well) {
5729 if (!enabled)
5730 goto mismatch;
5731
5732 return;
5733 }
5734
5735 if (enabled != (power_well->count > 0))
5736 goto mismatch;
5737
5738 return;
5739
5740mismatch:
5741 WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
5742 power_well->name, power_well->always_on, enabled,
5743 power_well->count, i915.disable_power_well);
5744}
5745
Imre Deakda7e29b2014-02-18 00:02:02 +02005746void intel_display_power_get(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03005747 enum intel_display_power_domain domain)
5748{
Imre Deak83c00f552013-10-25 17:36:47 +03005749 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02005750 struct i915_power_well *power_well;
5751 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03005752
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03005753 intel_runtime_pm_get(dev_priv);
5754
Imre Deak83c00f552013-10-25 17:36:47 +03005755 power_domains = &dev_priv->power_domains;
5756
5757 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02005758
Imre Deak25eaa002014-03-04 19:23:06 +02005759 for_each_power_well(i, power_well, BIT(domain), power_domains) {
5760 if (!power_well->count++) {
5761 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
Imre Deakc6cb5822014-03-04 19:22:55 +02005762 power_well->ops->enable(dev_priv, power_well);
Imre Deak25eaa002014-03-04 19:23:06 +02005763 }
5764
5765 check_power_well_state(dev_priv, power_well);
5766 }
Imre Deak1da51582013-11-25 17:15:35 +02005767
Imre Deakddf9c532013-11-27 22:02:02 +02005768 power_domains->domain_use_count[domain]++;
5769
Imre Deak83c00f552013-10-25 17:36:47 +03005770 mutex_unlock(&power_domains->lock);
Ville Syrjälä67656252013-09-16 17:38:28 +03005771}
5772
Imre Deakda7e29b2014-02-18 00:02:02 +02005773void intel_display_power_put(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03005774 enum intel_display_power_domain domain)
5775{
Imre Deak83c00f552013-10-25 17:36:47 +03005776 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02005777 struct i915_power_well *power_well;
5778 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03005779
Imre Deak83c00f552013-10-25 17:36:47 +03005780 power_domains = &dev_priv->power_domains;
5781
5782 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02005783
Imre Deak1da51582013-11-25 17:15:35 +02005784 WARN_ON(!power_domains->domain_use_count[domain]);
5785 power_domains->domain_use_count[domain]--;
Imre Deakddf9c532013-11-27 22:02:02 +02005786
Imre Deak70bf4072014-03-04 19:22:51 +02005787 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
5788 WARN_ON(!power_well->count);
5789
Imre Deak25eaa002014-03-04 19:23:06 +02005790 if (!--power_well->count && i915.disable_power_well) {
5791 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
Imre Deakc6cb5822014-03-04 19:22:55 +02005792 power_well->ops->disable(dev_priv, power_well);
Imre Deak25eaa002014-03-04 19:23:06 +02005793 }
5794
5795 check_power_well_state(dev_priv, power_well);
Imre Deak70bf4072014-03-04 19:22:51 +02005796 }
Imre Deak1da51582013-11-25 17:15:35 +02005797
Imre Deak83c00f552013-10-25 17:36:47 +03005798 mutex_unlock(&power_domains->lock);
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03005799
5800 intel_runtime_pm_put(dev_priv);
Ville Syrjälä67656252013-09-16 17:38:28 +03005801}
5802
Imre Deak83c00f552013-10-25 17:36:47 +03005803static struct i915_power_domains *hsw_pwr;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08005804
5805/* Display audio driver power well request */
5806void i915_request_power_well(void)
5807{
Imre Deakb4ed4482013-10-25 17:36:49 +03005808 struct drm_i915_private *dev_priv;
5809
Wang Xingchaoa38911a2013-05-30 22:07:11 +08005810 if (WARN_ON(!hsw_pwr))
5811 return;
5812
Imre Deakb4ed4482013-10-25 17:36:49 +03005813 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
5814 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02005815 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08005816}
5817EXPORT_SYMBOL_GPL(i915_request_power_well);
5818
5819/* Display audio driver power well release */
5820void i915_release_power_well(void)
5821{
Imre Deakb4ed4482013-10-25 17:36:49 +03005822 struct drm_i915_private *dev_priv;
5823
Wang Xingchaoa38911a2013-05-30 22:07:11 +08005824 if (WARN_ON(!hsw_pwr))
5825 return;
5826
Imre Deakb4ed4482013-10-25 17:36:49 +03005827 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
5828 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02005829 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08005830}
5831EXPORT_SYMBOL_GPL(i915_release_power_well);
5832
Imre Deakefcad912014-03-04 19:22:53 +02005833#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
5834
5835#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
5836 BIT(POWER_DOMAIN_PIPE_A) | \
Imre Deakf5938f32014-03-04 19:22:54 +02005837 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
Imre Deak319be8a2014-03-04 19:22:57 +02005838 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
5839 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
5840 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
5841 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
5842 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
5843 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
5844 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
5845 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
5846 BIT(POWER_DOMAIN_PORT_CRT) | \
Imre Deakf5938f32014-03-04 19:22:54 +02005847 BIT(POWER_DOMAIN_INIT))
Imre Deakefcad912014-03-04 19:22:53 +02005848#define HSW_DISPLAY_POWER_DOMAINS ( \
5849 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
5850 BIT(POWER_DOMAIN_INIT))
5851
5852#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
5853 HSW_ALWAYS_ON_POWER_DOMAINS | \
5854 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
5855#define BDW_DISPLAY_POWER_DOMAINS ( \
5856 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
5857 BIT(POWER_DOMAIN_INIT))
5858
Imre Deak77961eb2014-03-05 16:20:56 +02005859#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
5860#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
5861
5862#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
5863 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
5864 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
5865 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
5866 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
5867 BIT(POWER_DOMAIN_PORT_CRT) | \
5868 BIT(POWER_DOMAIN_INIT))
5869
5870#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
5871 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
5872 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
5873 BIT(POWER_DOMAIN_INIT))
5874
5875#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
5876 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
5877 BIT(POWER_DOMAIN_INIT))
5878
5879#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
5880 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
5881 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
5882 BIT(POWER_DOMAIN_INIT))
5883
5884#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
5885 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
5886 BIT(POWER_DOMAIN_INIT))
5887
Imre Deaka45f44662014-03-04 19:22:56 +02005888static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
5889 .sync_hw = i9xx_always_on_power_well_noop,
5890 .enable = i9xx_always_on_power_well_noop,
5891 .disable = i9xx_always_on_power_well_noop,
5892 .is_enabled = i9xx_always_on_power_well_enabled,
5893};
Imre Deakc6cb5822014-03-04 19:22:55 +02005894
Imre Deak1c2256d2013-11-25 17:15:34 +02005895static struct i915_power_well i9xx_always_on_power_well[] = {
5896 {
5897 .name = "always-on",
5898 .always_on = 1,
5899 .domains = POWER_DOMAIN_MASK,
Imre Deakc6cb5822014-03-04 19:22:55 +02005900 .ops = &i9xx_always_on_power_well_ops,
Imre Deak1c2256d2013-11-25 17:15:34 +02005901 },
5902};
5903
Imre Deakc6cb5822014-03-04 19:22:55 +02005904static const struct i915_power_well_ops hsw_power_well_ops = {
5905 .sync_hw = hsw_power_well_sync_hw,
5906 .enable = hsw_power_well_enable,
5907 .disable = hsw_power_well_disable,
5908 .is_enabled = hsw_power_well_enabled,
5909};
5910
Imre Deakc1ca7272013-11-25 17:15:29 +02005911static struct i915_power_well hsw_power_wells[] = {
5912 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02005913 .name = "always-on",
5914 .always_on = 1,
5915 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02005916 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02005917 },
5918 {
Imre Deakc1ca7272013-11-25 17:15:29 +02005919 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02005920 .domains = HSW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02005921 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02005922 },
5923};
5924
5925static struct i915_power_well bdw_power_wells[] = {
5926 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02005927 .name = "always-on",
5928 .always_on = 1,
5929 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02005930 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02005931 },
5932 {
Imre Deakc1ca7272013-11-25 17:15:29 +02005933 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02005934 .domains = BDW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02005935 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02005936 },
5937};
5938
Imre Deak77961eb2014-03-05 16:20:56 +02005939static const struct i915_power_well_ops vlv_display_power_well_ops = {
5940 .sync_hw = vlv_power_well_sync_hw,
5941 .enable = vlv_display_power_well_enable,
5942 .disable = vlv_display_power_well_disable,
5943 .is_enabled = vlv_power_well_enabled,
5944};
5945
5946static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
5947 .sync_hw = vlv_power_well_sync_hw,
5948 .enable = vlv_power_well_enable,
5949 .disable = vlv_power_well_disable,
5950 .is_enabled = vlv_power_well_enabled,
5951};
5952
5953static struct i915_power_well vlv_power_wells[] = {
5954 {
5955 .name = "always-on",
5956 .always_on = 1,
5957 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
5958 .ops = &i9xx_always_on_power_well_ops,
5959 },
5960 {
5961 .name = "display",
5962 .domains = VLV_DISPLAY_POWER_DOMAINS,
5963 .data = PUNIT_POWER_WELL_DISP2D,
5964 .ops = &vlv_display_power_well_ops,
5965 },
5966 {
5967 .name = "dpio-common",
5968 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
5969 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
5970 .ops = &vlv_dpio_power_well_ops,
5971 },
5972 {
5973 .name = "dpio-tx-b-01",
5974 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
5975 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
5976 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
5977 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
5978 .ops = &vlv_dpio_power_well_ops,
5979 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
5980 },
5981 {
5982 .name = "dpio-tx-b-23",
5983 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
5984 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
5985 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
5986 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
5987 .ops = &vlv_dpio_power_well_ops,
5988 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
5989 },
5990 {
5991 .name = "dpio-tx-c-01",
5992 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
5993 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
5994 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
5995 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
5996 .ops = &vlv_dpio_power_well_ops,
5997 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
5998 },
5999 {
6000 .name = "dpio-tx-c-23",
6001 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6002 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6003 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6004 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6005 .ops = &vlv_dpio_power_well_ops,
6006 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
6007 },
6008};
6009
Imre Deakc1ca7272013-11-25 17:15:29 +02006010#define set_power_wells(power_domains, __power_wells) ({ \
6011 (power_domains)->power_wells = (__power_wells); \
6012 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
6013})
6014
Imre Deakda7e29b2014-02-18 00:02:02 +02006015int intel_power_domains_init(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006016{
Imre Deak83c00f552013-10-25 17:36:47 +03006017 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006018
Imre Deak83c00f552013-10-25 17:36:47 +03006019 mutex_init(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006020
Imre Deakc1ca7272013-11-25 17:15:29 +02006021 /*
6022 * The enabling order will be from lower to higher indexed wells,
6023 * the disabling order is reversed.
6024 */
Imre Deakda7e29b2014-02-18 00:02:02 +02006025 if (IS_HASWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02006026 set_power_wells(power_domains, hsw_power_wells);
6027 hsw_pwr = power_domains;
Imre Deakda7e29b2014-02-18 00:02:02 +02006028 } else if (IS_BROADWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02006029 set_power_wells(power_domains, bdw_power_wells);
6030 hsw_pwr = power_domains;
Imre Deak77961eb2014-03-05 16:20:56 +02006031 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
6032 set_power_wells(power_domains, vlv_power_wells);
Imre Deakc1ca7272013-11-25 17:15:29 +02006033 } else {
Imre Deak1c2256d2013-11-25 17:15:34 +02006034 set_power_wells(power_domains, i9xx_always_on_power_well);
Imre Deakc1ca7272013-11-25 17:15:29 +02006035 }
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006036
6037 return 0;
6038}
6039
Imre Deakda7e29b2014-02-18 00:02:02 +02006040void intel_power_domains_remove(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006041{
6042 hsw_pwr = NULL;
6043}
6044
Imre Deakda7e29b2014-02-18 00:02:02 +02006045static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03006046{
Imre Deak83c00f552013-10-25 17:36:47 +03006047 struct i915_power_domains *power_domains = &dev_priv->power_domains;
6048 struct i915_power_well *power_well;
Imre Deakc1ca7272013-11-25 17:15:29 +02006049 int i;
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03006050
Imre Deak83c00f552013-10-25 17:36:47 +03006051 mutex_lock(&power_domains->lock);
Imre Deaka45f44662014-03-04 19:22:56 +02006052 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains)
6053 power_well->ops->sync_hw(dev_priv, power_well);
Imre Deak83c00f552013-10-25 17:36:47 +03006054 mutex_unlock(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006055}
6056
Imre Deakda7e29b2014-02-18 00:02:02 +02006057void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
Paulo Zanonifa42e232013-01-25 16:59:11 -02006058{
Paulo Zanonifa42e232013-01-25 16:59:11 -02006059 /* For now, we need the power well to be always enabled. */
Imre Deakda7e29b2014-02-18 00:02:02 +02006060 intel_display_set_init_power(dev_priv, true);
6061 intel_power_domains_resume(dev_priv);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006062}
6063
Paulo Zanonic67a4702013-08-19 13:18:09 -03006064void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
6065{
Paulo Zanonid361ae22014-03-07 20:08:12 -03006066 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006067}
6068
6069void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
6070{
Paulo Zanonid361ae22014-03-07 20:08:12 -03006071 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006072}
6073
Paulo Zanoni8a187452013-12-06 20:32:13 -02006074void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
6075{
6076 struct drm_device *dev = dev_priv->dev;
6077 struct device *device = &dev->pdev->dev;
6078
6079 if (!HAS_RUNTIME_PM(dev))
6080 return;
6081
6082 pm_runtime_get_sync(device);
6083 WARN(dev_priv->pm.suspended, "Device still suspended.\n");
6084}
6085
Imre Deakc6df39b2014-04-14 20:24:29 +03006086void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
6087{
6088 struct drm_device *dev = dev_priv->dev;
6089 struct device *device = &dev->pdev->dev;
6090
6091 if (!HAS_RUNTIME_PM(dev))
6092 return;
6093
6094 WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
6095 pm_runtime_get_noresume(device);
6096}
6097
Paulo Zanoni8a187452013-12-06 20:32:13 -02006098void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
6099{
6100 struct drm_device *dev = dev_priv->dev;
6101 struct device *device = &dev->pdev->dev;
6102
6103 if (!HAS_RUNTIME_PM(dev))
6104 return;
6105
6106 pm_runtime_mark_last_busy(device);
6107 pm_runtime_put_autosuspend(device);
6108}
6109
6110void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
6111{
6112 struct drm_device *dev = dev_priv->dev;
6113 struct device *device = &dev->pdev->dev;
6114
Paulo Zanoni8a187452013-12-06 20:32:13 -02006115 if (!HAS_RUNTIME_PM(dev))
6116 return;
6117
6118 pm_runtime_set_active(device);
6119
Imre Deakaeab0b52014-04-14 20:24:36 +03006120 /*
6121 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6122 * requirement.
6123 */
6124 if (!intel_enable_rc6(dev)) {
6125 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6126 return;
6127 }
6128
Paulo Zanoni8a187452013-12-06 20:32:13 -02006129 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
6130 pm_runtime_mark_last_busy(device);
6131 pm_runtime_use_autosuspend(device);
Paulo Zanoniba0239e2014-03-07 20:08:07 -03006132
6133 pm_runtime_put_autosuspend(device);
Paulo Zanoni8a187452013-12-06 20:32:13 -02006134}
6135
6136void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
6137{
6138 struct drm_device *dev = dev_priv->dev;
6139 struct device *device = &dev->pdev->dev;
6140
6141 if (!HAS_RUNTIME_PM(dev))
6142 return;
6143
Imre Deakaeab0b52014-04-14 20:24:36 +03006144 if (!intel_enable_rc6(dev))
6145 return;
6146
Paulo Zanoni8a187452013-12-06 20:32:13 -02006147 /* Make sure we're not suspended first. */
6148 pm_runtime_get_sync(device);
6149 pm_runtime_disable(device);
6150}
6151
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006152/* Set up chip specific power management-related functions */
6153void intel_init_pm(struct drm_device *dev)
6154{
6155 struct drm_i915_private *dev_priv = dev->dev_private;
6156
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01006157 if (HAS_FBC(dev)) {
Ville Syrjälä40045462013-11-28 17:29:59 +02006158 if (INTEL_INFO(dev)->gen >= 7) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006159 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
Ville Syrjälä40045462013-11-28 17:29:59 +02006160 dev_priv->display.enable_fbc = gen7_enable_fbc;
6161 dev_priv->display.disable_fbc = ironlake_disable_fbc;
6162 } else if (INTEL_INFO(dev)->gen >= 5) {
6163 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
6164 dev_priv->display.enable_fbc = ironlake_enable_fbc;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006165 dev_priv->display.disable_fbc = ironlake_disable_fbc;
6166 } else if (IS_GM45(dev)) {
6167 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
6168 dev_priv->display.enable_fbc = g4x_enable_fbc;
6169 dev_priv->display.disable_fbc = g4x_disable_fbc;
Ville Syrjälä40045462013-11-28 17:29:59 +02006170 } else {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006171 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
6172 dev_priv->display.enable_fbc = i8xx_enable_fbc;
6173 dev_priv->display.disable_fbc = i8xx_disable_fbc;
Ville Syrjälä993495a2013-12-12 17:27:40 +02006174
6175 /* This value was pulled out of someone's hat */
6176 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006177 }
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006178 }
6179
Daniel Vetterc921aba2012-04-26 23:28:17 +02006180 /* For cxsr */
6181 if (IS_PINEVIEW(dev))
6182 i915_pineview_get_mem_freq(dev);
6183 else if (IS_GEN5(dev))
6184 i915_ironlake_get_mem_freq(dev);
6185
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006186 /* For FIFO watermark updates */
6187 if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00006188 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03006189
Ville Syrjäläbd602542014-01-07 16:14:10 +02006190 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
6191 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
6192 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
6193 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
6194 dev_priv->display.update_wm = ilk_update_wm;
6195 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
6196 } else {
6197 DRM_DEBUG_KMS("Failed to read display plane latency. "
6198 "Disable CxSR\n");
6199 }
6200
6201 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006202 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02006203 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006204 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02006205 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006206 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02006207 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006208 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02006209 else if (INTEL_INFO(dev)->gen == 8)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006210 dev_priv->display.init_clock_gating = gen8_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006211 } else if (IS_VALLEYVIEW(dev)) {
6212 dev_priv->display.update_wm = valleyview_update_wm;
6213 dev_priv->display.init_clock_gating =
6214 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006215 } else if (IS_PINEVIEW(dev)) {
6216 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
6217 dev_priv->is_ddr3,
6218 dev_priv->fsb_freq,
6219 dev_priv->mem_freq)) {
6220 DRM_INFO("failed to find known CxSR latency "
6221 "(found ddr%s fsb freq %d, mem freq %d), "
6222 "disabling CxSR\n",
6223 (dev_priv->is_ddr3 == 1) ? "3" : "2",
6224 dev_priv->fsb_freq, dev_priv->mem_freq);
6225 /* Disable CxSR and never update its watermark again */
6226 pineview_disable_cxsr(dev);
6227 dev_priv->display.update_wm = NULL;
6228 } else
6229 dev_priv->display.update_wm = pineview_update_wm;
6230 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
6231 } else if (IS_G4X(dev)) {
6232 dev_priv->display.update_wm = g4x_update_wm;
6233 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
6234 } else if (IS_GEN4(dev)) {
6235 dev_priv->display.update_wm = i965_update_wm;
6236 if (IS_CRESTLINE(dev))
6237 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
6238 else if (IS_BROADWATER(dev))
6239 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
6240 } else if (IS_GEN3(dev)) {
6241 dev_priv->display.update_wm = i9xx_update_wm;
6242 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
6243 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02006244 } else if (IS_GEN2(dev)) {
6245 if (INTEL_INFO(dev)->num_pipes == 1) {
6246 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006247 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02006248 } else {
6249 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006250 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02006251 }
6252
6253 if (IS_I85X(dev) || IS_I865G(dev))
6254 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
6255 else
6256 dev_priv->display.init_clock_gating = i830_init_clock_gating;
6257 } else {
6258 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006259 }
6260}
6261
Ben Widawsky42c05262012-09-26 10:34:00 -07006262int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
6263{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006264 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07006265
6266 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
6267 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
6268 return -EAGAIN;
6269 }
6270
6271 I915_WRITE(GEN6_PCODE_DATA, *val);
6272 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
6273
6274 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6275 500)) {
6276 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
6277 return -ETIMEDOUT;
6278 }
6279
6280 *val = I915_READ(GEN6_PCODE_DATA);
6281 I915_WRITE(GEN6_PCODE_DATA, 0);
6282
6283 return 0;
6284}
6285
6286int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
6287{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006288 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07006289
6290 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
6291 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
6292 return -EAGAIN;
6293 }
6294
6295 I915_WRITE(GEN6_PCODE_DATA, val);
6296 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
6297
6298 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6299 500)) {
6300 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
6301 return -ETIMEDOUT;
6302 }
6303
6304 I915_WRITE(GEN6_PCODE_DATA, 0);
6305
6306 return 0;
6307}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07006308
Ville Syrjälä2ec38152013-11-05 22:42:29 +02006309int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006310{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006311 int div;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006312
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006313 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02006314 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006315 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006316 div = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006317 break;
6318 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006319 div = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006320 break;
6321 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006322 div = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006323 break;
6324 default:
6325 return -1;
6326 }
6327
Ville Syrjälä2ec38152013-11-05 22:42:29 +02006328 return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006329}
6330
Ville Syrjälä2ec38152013-11-05 22:42:29 +02006331int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006332{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006333 int mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006334
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006335 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02006336 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006337 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006338 mul = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006339 break;
6340 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006341 mul = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006342 break;
6343 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006344 mul = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006345 break;
6346 default:
6347 return -1;
6348 }
6349
Ville Syrjälä2ec38152013-11-05 22:42:29 +02006350 return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006351}
6352
Daniel Vetterf742a552013-12-06 10:17:53 +01006353void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01006354{
6355 struct drm_i915_private *dev_priv = dev->dev_private;
6356
Daniel Vetterf742a552013-12-06 10:17:53 +01006357 mutex_init(&dev_priv->rps.hw_lock);
6358
Chris Wilson907b28c2013-07-19 20:36:52 +01006359 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
6360 intel_gen6_powersave_work);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03006361
Paulo Zanoni33688d92014-03-07 20:08:19 -03006362 dev_priv->pm.suspended = false;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03006363 dev_priv->pm.irqs_disabled = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01006364}