blob: 6190035edfeaa2af9ae30063bad3f73aca822f7d [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
Ben Skeggsfdb751e2014-08-10 04:10:23 +100030#include <linux/dma-mapping.h>
Chris Metcalf3e2b7562013-02-01 13:44:33 -050031#include <linux/swiotlb.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100032
Ben Skeggs4dc28132016-05-20 09:22:55 +100033#include "nouveau_drv.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100034#include "nouveau_dma.h"
Ben Skeggsd375e7d52012-04-30 13:30:00 +100035#include "nouveau_fence.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100036
Ben Skeggsebb945a2012-07-20 08:17:34 +100037#include "nouveau_bo.h"
38#include "nouveau_ttm.h"
39#include "nouveau_gem.h"
Maarten Maathuisa5106042009-12-26 21:46:36 +010040
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100041/*
42 * NV10-NV40 tiling helpers
43 */
44
45static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100046nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
47 u32 addr, u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100048{
Ben Skeggs77145f12012-07-31 16:16:21 +100049 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100050 int i = reg - drm->tile.reg;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +100051 struct nvkm_device *device = nvxx_device(&drm->device);
52 struct nvkm_fb *fb = device->fb;
Ben Skeggsb1e45532015-08-20 14:54:06 +100053 struct nvkm_fb_tile *tile = &fb->tile.region[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100054
Ben Skeggsebb945a2012-07-20 08:17:34 +100055 nouveau_fence_unref(&reg->fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100056
57 if (tile->pitch)
Ben Skeggs03c89522015-08-20 14:54:20 +100058 nvkm_fb_tile_fini(fb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100059
60 if (pitch)
Ben Skeggs03c89522015-08-20 14:54:20 +100061 nvkm_fb_tile_init(fb, i, addr, size, pitch, flags, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100062
Ben Skeggs03c89522015-08-20 14:54:20 +100063 nvkm_fb_tile_prog(fb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100064}
65
Ben Skeggsebb945a2012-07-20 08:17:34 +100066static struct nouveau_drm_tile *
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100067nv10_bo_get_tile_region(struct drm_device *dev, int i)
68{
Ben Skeggs77145f12012-07-31 16:16:21 +100069 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100070 struct nouveau_drm_tile *tile = &drm->tile.reg[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100071
Ben Skeggsebb945a2012-07-20 08:17:34 +100072 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100073
74 if (!tile->used &&
75 (!tile->fence || nouveau_fence_done(tile->fence)))
76 tile->used = true;
77 else
78 tile = NULL;
79
Ben Skeggsebb945a2012-07-20 08:17:34 +100080 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100081 return tile;
82}
83
84static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100085nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +020086 struct fence *fence)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100087{
Ben Skeggs77145f12012-07-31 16:16:21 +100088 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100089
90 if (tile) {
Ben Skeggsebb945a2012-07-20 08:17:34 +100091 spin_lock(&drm->tile.lock);
Maarten Lankhorst809e9442014-04-09 16:19:30 +020092 tile->fence = (struct nouveau_fence *)fence_get(fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100093 tile->used = false;
Ben Skeggsebb945a2012-07-20 08:17:34 +100094 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100095 }
96}
97
Ben Skeggsebb945a2012-07-20 08:17:34 +100098static struct nouveau_drm_tile *
99nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
100 u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000101{
Ben Skeggs77145f12012-07-31 16:16:21 +1000102 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsb1e45532015-08-20 14:54:06 +1000103 struct nvkm_fb *fb = nvxx_fb(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000104 struct nouveau_drm_tile *tile, *found = NULL;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000105 int i;
106
Ben Skeggsb1e45532015-08-20 14:54:06 +1000107 for (i = 0; i < fb->tile.regions; i++) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000108 tile = nv10_bo_get_tile_region(dev, i);
109
110 if (pitch && !found) {
111 found = tile;
112 continue;
113
Ben Skeggsb1e45532015-08-20 14:54:06 +1000114 } else if (tile && fb->tile.region[i].pitch) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000115 /* Kill an unused tile region. */
116 nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
117 }
118
119 nv10_bo_put_tile_region(dev, tile, NULL);
120 }
121
122 if (found)
123 nv10_bo_update_tile_region(dev, found, addr, size,
124 pitch, flags);
125 return found;
126}
127
Ben Skeggs6ee73862009-12-11 19:24:15 +1000128static void
129nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
130{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000131 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
132 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000133 struct nouveau_bo *nvbo = nouveau_bo(bo);
134
David Herrmann55fb74a2013-10-02 10:15:17 +0200135 if (unlikely(nvbo->gem.filp))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000136 DRM_ERROR("bo %p still attached to GEM object\n", bo);
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200137 WARN_ON(nvbo->pin_refcnt > 0);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000138 nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000139 kfree(nvbo);
140}
141
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100142static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +1000143nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggsf91bac52011-06-06 14:15:46 +1000144 int *align, int *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100145{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000146 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000147 struct nvif_device *device = &drm->device;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100148
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000149 if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000150 if (nvbo->tile_mode) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000151 if (device->info.chipset >= 0x40) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100152 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000153 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100154
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000155 } else if (device->info.chipset >= 0x30) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100156 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000157 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100158
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000159 } else if (device->info.chipset >= 0x20) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100160 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000161 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100162
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000163 } else if (device->info.chipset >= 0x10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100164 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000165 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100166 }
167 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000168 } else {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000169 *size = roundup(*size, (1 << nvbo->page_shift));
170 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100171 }
172
Maarten Maathuis1c7059e2009-12-25 18:51:17 +0100173 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100174}
175
Ben Skeggs6ee73862009-12-11 19:24:15 +1000176int
Ben Skeggs7375c952011-06-07 14:21:29 +1000177nouveau_bo_new(struct drm_device *dev, int size, int align,
178 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100179 struct sg_table *sg, struct reservation_object *robj,
Ben Skeggs7375c952011-06-07 14:21:29 +1000180 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000181{
Ben Skeggs77145f12012-07-31 16:16:21 +1000182 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000183 struct nouveau_bo *nvbo;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500184 size_t acc_size;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000185 int ret;
Dave Airlie22b33e82012-04-02 11:53:06 +0100186 int type = ttm_bo_type_device;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200187 int lpg_shift = 12;
188 int max_size;
189
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000190 if (drm->client.vm)
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000191 lpg_shift = drm->client.vm->mmu->lpg_shift;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200192 max_size = INT_MAX & ~((1 << lpg_shift) - 1);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200193
194 if (size <= 0 || size > max_size) {
Ben Skeggsfa2bade2014-08-10 04:10:22 +1000195 NV_WARN(drm, "skipped size %x\n", (u32)size);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200196 return -EINVAL;
197 }
Dave Airlie22b33e82012-04-02 11:53:06 +0100198
199 if (sg)
200 type = ttm_bo_type_sg;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000201
202 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
203 if (!nvbo)
204 return -ENOMEM;
205 INIT_LIST_HEAD(&nvbo->head);
206 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000207 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000208 nvbo->tile_mode = tile_mode;
209 nvbo->tile_flags = tile_flags;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000210 nvbo->bo.bdev = &drm->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000211
Alexandre Courbotaff511752016-07-13 15:29:36 +0900212 nvbo->force_coherent = flags & TTM_PL_FLAG_UNCACHED;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900213
Ben Skeggsf91bac52011-06-06 14:15:46 +1000214 nvbo->page_shift = 12;
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000215 if (drm->client.vm) {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000216 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000217 nvbo->page_shift = drm->client.vm->mmu->lpg_shift;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000218 }
219
220 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000221 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
222 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000223
Ben Skeggsebb945a2012-07-20 08:17:34 +1000224 acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500225 sizeof(struct nouveau_bo));
226
Ben Skeggsebb945a2012-07-20 08:17:34 +1000227 ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
Dave Airlie22b33e82012-04-02 11:53:06 +0100228 type, &nvbo->placement,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000229 align >> PAGE_SHIFT, false, NULL, acc_size, sg,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100230 robj, nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000231 if (ret) {
232 /* ttm will call nouveau_bo_del_ttm if it fails.. */
233 return ret;
234 }
235
Ben Skeggs6ee73862009-12-11 19:24:15 +1000236 *pnvbo = nvbo;
237 return 0;
238}
239
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100240static void
Christian Königf1217ed2014-08-27 13:16:04 +0200241set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000242{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100243 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000244
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100245 if (type & TTM_PL_FLAG_VRAM)
Christian Königf1217ed2014-08-27 13:16:04 +0200246 pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100247 if (type & TTM_PL_FLAG_TT)
Christian Königf1217ed2014-08-27 13:16:04 +0200248 pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100249 if (type & TTM_PL_FLAG_SYSTEM)
Christian Königf1217ed2014-08-27 13:16:04 +0200250 pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100251}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000252
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200253static void
254set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
255{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000256 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggsf392ec42014-08-10 04:10:28 +1000257 u32 vram_pages = drm->device.info.ram_size >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +0200258 unsigned i, fpfn, lpfn;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200259
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000260 if (drm->device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100261 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
Francisco Jerez4beb1162011-11-06 21:21:28 +0100262 nvbo->bo.mem.num_pages < vram_pages / 4) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200263 /*
264 * Make sure that the color and depth buffers are handled
265 * by independent memory controller units. Up to a 9x
266 * speed up when alpha-blending and depth-test are enabled
267 * at the same time.
268 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200269 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
Christian Königf1217ed2014-08-27 13:16:04 +0200270 fpfn = vram_pages / 2;
271 lpfn = ~0;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200272 } else {
Christian Königf1217ed2014-08-27 13:16:04 +0200273 fpfn = 0;
274 lpfn = vram_pages / 2;
275 }
276 for (i = 0; i < nvbo->placement.num_placement; ++i) {
277 nvbo->placements[i].fpfn = fpfn;
278 nvbo->placements[i].lpfn = lpfn;
279 }
280 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
281 nvbo->busy_placements[i].fpfn = fpfn;
282 nvbo->busy_placements[i].lpfn = lpfn;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200283 }
284 }
285}
286
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100287void
288nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
289{
290 struct ttm_placement *pl = &nvbo->placement;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900291 uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED :
292 TTM_PL_MASK_CACHING) |
293 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100294
295 pl->placement = nvbo->placements;
296 set_placement_list(nvbo->placements, &pl->num_placement,
297 type, flags);
298
299 pl->busy_placement = nvbo->busy_placements;
300 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
301 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200302
303 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000304}
305
306int
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000307nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype, bool contig)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000308{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000309 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000310 struct ttm_buffer_object *bo = &nvbo->bo;
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000311 bool force = false, evict = false;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100312 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000313
Christian Königdfd5e502016-04-06 11:12:03 +0200314 ret = ttm_bo_reserve(bo, false, false, NULL);
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100315 if (ret)
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000316 return ret;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100317
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000318 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA &&
319 memtype == TTM_PL_FLAG_VRAM && contig) {
320 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
321 if (bo->mem.mem_type == TTM_PL_VRAM) {
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000322 struct nvkm_mem *mem = bo->mem.mm_node;
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000323 if (!list_is_singular(&mem->regions))
324 evict = true;
325 }
326 nvbo->tile_flags &= ~NOUVEAU_GEM_TILE_NONCONTIG;
327 force = true;
328 }
329 }
330
331 if (nvbo->pin_refcnt) {
332 if (!(memtype & (1 << bo->mem.mem_type)) || evict) {
333 NV_ERROR(drm, "bo %p pinned elsewhere: "
334 "0x%08x vs 0x%08x\n", bo,
335 1 << bo->mem.mem_type, memtype);
336 ret = -EBUSY;
337 }
338 nvbo->pin_refcnt++;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100339 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000340 }
341
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000342 if (evict) {
343 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, 0);
344 ret = nouveau_bo_validate(nvbo, false, false);
345 if (ret)
346 goto out;
347 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000348
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000349 nvbo->pin_refcnt++;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100350 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000351
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000352 /* drop pin_refcnt temporarily, so we don't trip the assertion
353 * in nouveau_bo_move() that makes sure we're not trying to
354 * move a pinned buffer
355 */
356 nvbo->pin_refcnt--;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000357 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6aac6ce2014-11-06 14:34:31 +1000358 if (ret)
359 goto out;
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000360 nvbo->pin_refcnt++;
Ben Skeggs6aac6ce2014-11-06 14:34:31 +1000361
362 switch (bo->mem.mem_type) {
363 case TTM_PL_VRAM:
364 drm->gem.vram_available -= bo->mem.size;
365 break;
366 case TTM_PL_TT:
367 drm->gem.gart_available -= bo->mem.size;
368 break;
369 default:
370 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000371 }
Alexandre Courbot5be5a152014-10-27 18:11:52 +0900372
Ben Skeggs6ee73862009-12-11 19:24:15 +1000373out:
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000374 if (force && ret)
375 nvbo->tile_flags |= NOUVEAU_GEM_TILE_NONCONTIG;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100376 ttm_bo_unreserve(bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000377 return ret;
378}
379
380int
381nouveau_bo_unpin(struct nouveau_bo *nvbo)
382{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000383 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000384 struct ttm_buffer_object *bo = &nvbo->bo;
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200385 int ret, ref;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000386
Christian Königdfd5e502016-04-06 11:12:03 +0200387 ret = ttm_bo_reserve(bo, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000388 if (ret)
389 return ret;
390
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200391 ref = --nvbo->pin_refcnt;
392 WARN_ON_ONCE(ref < 0);
393 if (ref)
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100394 goto out;
395
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100396 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000397
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000398 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000399 if (ret == 0) {
400 switch (bo->mem.mem_type) {
401 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000402 drm->gem.vram_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000403 break;
404 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000405 drm->gem.gart_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000406 break;
407 default:
408 break;
409 }
410 }
411
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100412out:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000413 ttm_bo_unreserve(bo);
414 return ret;
415}
416
417int
418nouveau_bo_map(struct nouveau_bo *nvbo)
419{
420 int ret;
421
Christian Königdfd5e502016-04-06 11:12:03 +0200422 ret = ttm_bo_reserve(&nvbo->bo, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000423 if (ret)
424 return ret;
425
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900426 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900427
Ben Skeggs6ee73862009-12-11 19:24:15 +1000428 ttm_bo_unreserve(&nvbo->bo);
429 return ret;
430}
431
432void
433nouveau_bo_unmap(struct nouveau_bo *nvbo)
434{
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900435 if (!nvbo)
436 return;
437
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900438 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000439}
440
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900441void
442nouveau_bo_sync_for_device(struct nouveau_bo *nvbo)
443{
444 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000445 struct nvkm_device *device = nvxx_device(&drm->device);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900446 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
447 int i;
448
449 if (!ttm_dma)
450 return;
451
452 /* Don't waste time looping if the object is coherent */
453 if (nvbo->force_coherent)
454 return;
455
456 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000457 dma_sync_single_for_device(device->dev, ttm_dma->dma_address[i],
458 PAGE_SIZE, DMA_TO_DEVICE);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900459}
460
461void
462nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo)
463{
464 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000465 struct nvkm_device *device = nvxx_device(&drm->device);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900466 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
467 int i;
468
469 if (!ttm_dma)
470 return;
471
472 /* Don't waste time looping if the object is coherent */
473 if (nvbo->force_coherent)
474 return;
475
476 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000477 dma_sync_single_for_cpu(device->dev, ttm_dma->dma_address[i],
478 PAGE_SIZE, DMA_FROM_DEVICE);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900479}
480
Ben Skeggs7a45d762010-11-22 08:50:27 +1000481int
482nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000483 bool no_wait_gpu)
Ben Skeggs7a45d762010-11-22 08:50:27 +1000484{
485 int ret;
486
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000487 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
488 interruptible, no_wait_gpu);
Ben Skeggs7a45d762010-11-22 08:50:27 +1000489 if (ret)
490 return ret;
491
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900492 nouveau_bo_sync_for_device(nvbo);
493
Ben Skeggs7a45d762010-11-22 08:50:27 +1000494 return 0;
495}
496
Ben Skeggs6ee73862009-12-11 19:24:15 +1000497void
498nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
499{
500 bool is_iomem;
501 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900502
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900503 mem += index;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900504
Ben Skeggs6ee73862009-12-11 19:24:15 +1000505 if (is_iomem)
506 iowrite16_native(val, (void __force __iomem *)mem);
507 else
508 *mem = val;
509}
510
511u32
512nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
513{
514 bool is_iomem;
515 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900516
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900517 mem += index;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900518
Ben Skeggs6ee73862009-12-11 19:24:15 +1000519 if (is_iomem)
520 return ioread32_native((void __force __iomem *)mem);
521 else
522 return *mem;
523}
524
525void
526nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
527{
528 bool is_iomem;
529 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900530
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900531 mem += index;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900532
Ben Skeggs6ee73862009-12-11 19:24:15 +1000533 if (is_iomem)
534 iowrite32_native(val, (void __force __iomem *)mem);
535 else
536 *mem = val;
537}
538
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400539static struct ttm_tt *
Ben Skeggsebb945a2012-07-20 08:17:34 +1000540nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
541 uint32_t page_flags, struct page *dummy_read)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000542{
Daniel Vettera7fb8a22015-09-09 16:45:52 +0200543#if IS_ENABLED(CONFIG_AGP)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000544 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000545
Ben Skeggs340b0e7c2015-08-20 14:54:23 +1000546 if (drm->agp.bridge) {
547 return ttm_agp_tt_create(bdev, drm->agp.bridge, size,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000548 page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000549 }
Max Filippovdf1b4b92012-10-14 01:58:26 +0400550#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000551
Ben Skeggsebb945a2012-07-20 08:17:34 +1000552 return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000553}
554
555static int
556nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
557{
558 /* We'll do this from user space. */
559 return 0;
560}
561
562static int
563nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
564 struct ttm_mem_type_manager *man)
565{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000566 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000567
568 switch (type) {
569 case TTM_PL_SYSTEM:
570 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
571 man->available_caching = TTM_PL_MASK_CACHING;
572 man->default_caching = TTM_PL_FLAG_CACHED;
573 break;
574 case TTM_PL_VRAM:
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900575 man->flags = TTM_MEMTYPE_FLAG_FIXED |
576 TTM_MEMTYPE_FLAG_MAPPABLE;
577 man->available_caching = TTM_PL_FLAG_UNCACHED |
578 TTM_PL_FLAG_WC;
579 man->default_caching = TTM_PL_FLAG_WC;
580
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000581 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900582 /* Some BARs do not support being ioremapped WC */
Ben Skeggs989aa5b2015-01-12 12:33:37 +1000583 if (nvxx_bar(&drm->device)->iomap_uncached) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900584 man->available_caching = TTM_PL_FLAG_UNCACHED;
585 man->default_caching = TTM_PL_FLAG_UNCACHED;
586 }
587
Ben Skeggs573a2a32010-08-25 15:26:04 +1000588 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000589 man->io_reserve_fastpath = false;
590 man->use_io_reserve_lru = true;
591 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000592 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000593 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000594 break;
595 case TTM_PL_TT:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000596 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA)
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000597 man->func = &nouveau_gart_manager;
598 else
Ben Skeggs340b0e7c2015-08-20 14:54:23 +1000599 if (!drm->agp.bridge)
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000600 man->func = &nv04_gart_manager;
601 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000602 man->func = &ttm_bo_manager_func;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000603
Ben Skeggs340b0e7c2015-08-20 14:54:23 +1000604 if (drm->agp.bridge) {
Jerome Glissef32f02f2010-04-09 14:39:25 +0200605 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100606 man->available_caching = TTM_PL_FLAG_UNCACHED |
607 TTM_PL_FLAG_WC;
608 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000609 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000610 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
611 TTM_MEMTYPE_FLAG_CMA;
612 man->available_caching = TTM_PL_MASK_CACHING;
613 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000614 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000615
Ben Skeggs6ee73862009-12-11 19:24:15 +1000616 break;
617 default:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000618 return -EINVAL;
619 }
620 return 0;
621}
622
623static void
624nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
625{
626 struct nouveau_bo *nvbo = nouveau_bo(bo);
627
628 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100629 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100630 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
631 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100632 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000633 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100634 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000635 break;
636 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100637
638 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000639}
640
641
Ben Skeggs6ee73862009-12-11 19:24:15 +1000642static int
Ben Skeggs49981042012-08-06 19:38:25 +1000643nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
644{
645 int ret = RING_SPACE(chan, 2);
646 if (ret == 0) {
647 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000648 OUT_RING (chan, handle & 0x0000ffff);
Ben Skeggs49981042012-08-06 19:38:25 +1000649 FIRE_RING (chan);
650 }
651 return ret;
652}
653
654static int
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000655nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
656 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
657{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000658 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000659 int ret = RING_SPACE(chan, 10);
660 if (ret == 0) {
Ben Skeggs6d597022012-04-01 21:09:13 +1000661 BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000662 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
663 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
664 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
665 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
666 OUT_RING (chan, PAGE_SIZE);
667 OUT_RING (chan, PAGE_SIZE);
668 OUT_RING (chan, PAGE_SIZE);
669 OUT_RING (chan, new_mem->num_pages);
Ben Skeggs6d597022012-04-01 21:09:13 +1000670 BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000671 }
672 return ret;
673}
674
675static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000676nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
677{
678 int ret = RING_SPACE(chan, 2);
679 if (ret == 0) {
680 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
681 OUT_RING (chan, handle);
682 }
683 return ret;
684}
685
686static int
Ben Skeggs1a460982012-05-04 15:17:28 +1000687nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
688 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
689{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000690 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggs1a460982012-05-04 15:17:28 +1000691 u64 src_offset = node->vma[0].offset;
692 u64 dst_offset = node->vma[1].offset;
693 u32 page_count = new_mem->num_pages;
694 int ret;
695
696 page_count = new_mem->num_pages;
697 while (page_count) {
698 int line_count = (page_count > 8191) ? 8191 : page_count;
699
700 ret = RING_SPACE(chan, 11);
701 if (ret)
702 return ret;
703
704 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
705 OUT_RING (chan, upper_32_bits(src_offset));
706 OUT_RING (chan, lower_32_bits(src_offset));
707 OUT_RING (chan, upper_32_bits(dst_offset));
708 OUT_RING (chan, lower_32_bits(dst_offset));
709 OUT_RING (chan, PAGE_SIZE);
710 OUT_RING (chan, PAGE_SIZE);
711 OUT_RING (chan, PAGE_SIZE);
712 OUT_RING (chan, line_count);
713 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
714 OUT_RING (chan, 0x00000110);
715
716 page_count -= line_count;
717 src_offset += (PAGE_SIZE * line_count);
718 dst_offset += (PAGE_SIZE * line_count);
719 }
720
721 return 0;
722}
723
724static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000725nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
726 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
727{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000728 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggsd2f966662011-06-06 20:54:42 +1000729 u64 src_offset = node->vma[0].offset;
730 u64 dst_offset = node->vma[1].offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000731 u32 page_count = new_mem->num_pages;
732 int ret;
733
Ben Skeggs183720b2010-12-09 15:17:10 +1000734 page_count = new_mem->num_pages;
735 while (page_count) {
736 int line_count = (page_count > 2047) ? 2047 : page_count;
737
738 ret = RING_SPACE(chan, 12);
739 if (ret)
740 return ret;
741
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000742 BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
Ben Skeggs183720b2010-12-09 15:17:10 +1000743 OUT_RING (chan, upper_32_bits(dst_offset));
744 OUT_RING (chan, lower_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000745 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
Ben Skeggs183720b2010-12-09 15:17:10 +1000746 OUT_RING (chan, upper_32_bits(src_offset));
747 OUT_RING (chan, lower_32_bits(src_offset));
748 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
749 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
750 OUT_RING (chan, PAGE_SIZE); /* line_length */
751 OUT_RING (chan, line_count);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000752 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
Ben Skeggs183720b2010-12-09 15:17:10 +1000753 OUT_RING (chan, 0x00100110);
754
755 page_count -= line_count;
756 src_offset += (PAGE_SIZE * line_count);
757 dst_offset += (PAGE_SIZE * line_count);
758 }
759
760 return 0;
761}
762
763static int
Ben Skeggsfdf53242012-05-04 15:15:12 +1000764nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
765 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
766{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000767 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggsfdf53242012-05-04 15:15:12 +1000768 u64 src_offset = node->vma[0].offset;
769 u64 dst_offset = node->vma[1].offset;
770 u32 page_count = new_mem->num_pages;
771 int ret;
772
773 page_count = new_mem->num_pages;
774 while (page_count) {
775 int line_count = (page_count > 8191) ? 8191 : page_count;
776
777 ret = RING_SPACE(chan, 11);
778 if (ret)
779 return ret;
780
781 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
782 OUT_RING (chan, upper_32_bits(src_offset));
783 OUT_RING (chan, lower_32_bits(src_offset));
784 OUT_RING (chan, upper_32_bits(dst_offset));
785 OUT_RING (chan, lower_32_bits(dst_offset));
786 OUT_RING (chan, PAGE_SIZE);
787 OUT_RING (chan, PAGE_SIZE);
788 OUT_RING (chan, PAGE_SIZE);
789 OUT_RING (chan, line_count);
790 BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
791 OUT_RING (chan, 0x00000110);
792
793 page_count -= line_count;
794 src_offset += (PAGE_SIZE * line_count);
795 dst_offset += (PAGE_SIZE * line_count);
796 }
797
798 return 0;
799}
800
801static int
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000802nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
803 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
804{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000805 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000806 int ret = RING_SPACE(chan, 7);
807 if (ret == 0) {
808 BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
809 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
810 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
811 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
812 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
813 OUT_RING (chan, 0x00000000 /* COPY */);
814 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
815 }
816 return ret;
817}
818
819static int
Ben Skeggs4c193d22012-05-04 14:21:15 +1000820nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
821 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
822{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000823 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggs4c193d22012-05-04 14:21:15 +1000824 int ret = RING_SPACE(chan, 7);
825 if (ret == 0) {
826 BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
827 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
828 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
829 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
830 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
831 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
832 OUT_RING (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
833 }
834 return ret;
835}
836
837static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000838nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
839{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000840 int ret = RING_SPACE(chan, 6);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000841 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000842 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
843 OUT_RING (chan, handle);
844 BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000845 OUT_RING (chan, chan->drm->ntfy.handle);
846 OUT_RING (chan, chan->vram.handle);
847 OUT_RING (chan, chan->vram.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000848 }
849
850 return ret;
851}
852
853static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000854nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
855 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000856{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000857 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000858 u64 length = (new_mem->num_pages << PAGE_SHIFT);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000859 u64 src_offset = node->vma[0].offset;
860 u64 dst_offset = node->vma[1].offset;
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100861 int src_tiled = !!node->memtype;
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000862 int dst_tiled = !!((struct nvkm_mem *)new_mem->mm_node)->memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000863 int ret;
864
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000865 while (length) {
866 u32 amount, stride, height;
867
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100868 ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
869 if (ret)
870 return ret;
871
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000872 amount = min(length, (u64)(4 * 1024 * 1024));
873 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000874 height = amount / stride;
875
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100876 if (src_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000877 BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000878 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000879 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000880 OUT_RING (chan, stride);
881 OUT_RING (chan, height);
882 OUT_RING (chan, 1);
883 OUT_RING (chan, 0);
884 OUT_RING (chan, 0);
885 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000886 BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000887 OUT_RING (chan, 1);
888 }
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100889 if (dst_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000890 BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000891 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000892 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000893 OUT_RING (chan, stride);
894 OUT_RING (chan, height);
895 OUT_RING (chan, 1);
896 OUT_RING (chan, 0);
897 OUT_RING (chan, 0);
898 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000899 BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000900 OUT_RING (chan, 1);
901 }
902
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000903 BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000904 OUT_RING (chan, upper_32_bits(src_offset));
905 OUT_RING (chan, upper_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000906 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000907 OUT_RING (chan, lower_32_bits(src_offset));
908 OUT_RING (chan, lower_32_bits(dst_offset));
909 OUT_RING (chan, stride);
910 OUT_RING (chan, stride);
911 OUT_RING (chan, stride);
912 OUT_RING (chan, height);
913 OUT_RING (chan, 0x00000101);
914 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000915 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000916 OUT_RING (chan, 0);
917
918 length -= amount;
919 src_offset += amount;
920 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000921 }
922
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000923 return 0;
924}
925
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000926static int
927nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
928{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000929 int ret = RING_SPACE(chan, 4);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000930 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000931 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
932 OUT_RING (chan, handle);
933 BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000934 OUT_RING (chan, chan->drm->ntfy.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000935 }
936
937 return ret;
938}
939
Ben Skeggsa6704782011-02-16 09:10:20 +1000940static inline uint32_t
941nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
942 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
943{
944 if (mem->mem_type == TTM_PL_TT)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000945 return NvDmaTT;
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000946 return chan->vram.handle;
Ben Skeggsa6704782011-02-16 09:10:20 +1000947}
948
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000949static int
950nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
951 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
952{
Ben Skeggsd961db72010-08-05 10:48:18 +1000953 u32 src_offset = old_mem->start << PAGE_SHIFT;
954 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000955 u32 page_count = new_mem->num_pages;
956 int ret;
957
958 ret = RING_SPACE(chan, 3);
959 if (ret)
960 return ret;
961
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000962 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000963 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
964 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
965
Ben Skeggs6ee73862009-12-11 19:24:15 +1000966 page_count = new_mem->num_pages;
967 while (page_count) {
968 int line_count = (page_count > 2047) ? 2047 : page_count;
969
Ben Skeggs6ee73862009-12-11 19:24:15 +1000970 ret = RING_SPACE(chan, 11);
971 if (ret)
972 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000973
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000974 BEGIN_NV04(chan, NvSubCopy,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000975 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000976 OUT_RING (chan, src_offset);
977 OUT_RING (chan, dst_offset);
978 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
979 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
980 OUT_RING (chan, PAGE_SIZE); /* line_length */
981 OUT_RING (chan, line_count);
982 OUT_RING (chan, 0x00000101);
983 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000984 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000985 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000986
987 page_count -= line_count;
988 src_offset += (PAGE_SIZE * line_count);
989 dst_offset += (PAGE_SIZE * line_count);
990 }
991
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000992 return 0;
993}
994
995static int
Ben Skeggs3c57d852013-11-22 10:35:25 +1000996nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
997 struct ttm_mem_reg *mem)
Ben Skeggsd2f966662011-06-06 20:54:42 +1000998{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000999 struct nvkm_mem *old_node = bo->mem.mm_node;
1000 struct nvkm_mem *new_node = mem->mm_node;
Ben Skeggs3c57d852013-11-22 10:35:25 +10001001 u64 size = (u64)mem->num_pages << PAGE_SHIFT;
Ben Skeggsd2f966662011-06-06 20:54:42 +10001002 int ret;
1003
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001004 ret = nvkm_vm_get(drm->client.vm, size, old_node->page_shift,
1005 NV_MEM_ACCESS_RW, &old_node->vma[0]);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001006 if (ret)
1007 return ret;
1008
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001009 ret = nvkm_vm_get(drm->client.vm, size, new_node->page_shift,
1010 NV_MEM_ACCESS_RW, &old_node->vma[1]);
Ben Skeggs3c57d852013-11-22 10:35:25 +10001011 if (ret) {
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001012 nvkm_vm_put(&old_node->vma[0]);
Ben Skeggs3c57d852013-11-22 10:35:25 +10001013 return ret;
1014 }
1015
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001016 nvkm_vm_map(&old_node->vma[0], old_node);
1017 nvkm_vm_map(&old_node->vma[1], new_node);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001018 return 0;
1019}
1020
1021static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001022nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001023 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001024{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001025 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Dave Jones1934a2a2013-09-17 17:26:34 -04001026 struct nouveau_channel *chan = drm->ttm.chan;
Ben Skeggsa01ca782015-08-20 14:54:15 +10001027 struct nouveau_cli *cli = (void *)chan->user.client;
Ben Skeggs35b81412013-11-22 10:39:57 +10001028 struct nouveau_fence *fence;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001029 int ret;
1030
Ben Skeggsd2f966662011-06-06 20:54:42 +10001031 /* create temporary vmas for the transfer and attach them to the
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001032 * old nvkm_mem node, these will get cleaned up after ttm has
Ben Skeggsd2f966662011-06-06 20:54:42 +10001033 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +10001034 */
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001035 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs3c57d852013-11-22 10:35:25 +10001036 ret = nouveau_bo_move_prep(drm, bo, new_mem);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001037 if (ret)
Ben Skeggs3c57d852013-11-22 10:35:25 +10001038 return ret;
Ben Skeggs3425df42011-02-10 11:22:12 +10001039 }
1040
Ben Skeggs0ad72862014-08-10 04:10:22 +10001041 mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
Maarten Lankhorste3be4c22014-09-16 11:15:07 +02001042 ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001043 if (ret == 0) {
Ben Skeggs35b81412013-11-22 10:39:57 +10001044 ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
1045 if (ret == 0) {
1046 ret = nouveau_fence_new(chan, false, &fence);
1047 if (ret == 0) {
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001048 ret = ttm_bo_move_accel_cleanup(bo,
1049 &fence->base,
Ben Skeggs35b81412013-11-22 10:39:57 +10001050 evict,
Ben Skeggs35b81412013-11-22 10:39:57 +10001051 new_mem);
1052 nouveau_fence_unref(&fence);
1053 }
1054 }
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001055 }
Ben Skeggs0ad72862014-08-10 04:10:22 +10001056 mutex_unlock(&cli->mutex);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001057 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001058}
1059
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001060void
Ben Skeggs49981042012-08-06 19:38:25 +10001061nouveau_bo_move_init(struct nouveau_drm *drm)
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001062{
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001063 static const struct {
1064 const char *name;
Ben Skeggs1a460982012-05-04 15:17:28 +10001065 int engine;
Ben Skeggs315a8b22015-08-20 14:54:16 +10001066 s32 oclass;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001067 int (*exec)(struct nouveau_channel *,
1068 struct ttm_buffer_object *,
1069 struct ttm_mem_reg *, struct ttm_mem_reg *);
1070 int (*init)(struct nouveau_channel *, u32 handle);
1071 } _methods[] = {
Ben Skeggs146cfe22016-07-09 10:41:01 +10001072 { "COPY", 4, 0xc1b5, nve0_bo_move_copy, nve0_bo_move_init },
1073 { "GRCE", 0, 0xc1b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs8e7e1582016-07-09 10:41:01 +10001074 { "COPY", 4, 0xc0b5, nve0_bo_move_copy, nve0_bo_move_init },
1075 { "GRCE", 0, 0xc0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs990b4542015-04-14 11:50:35 +10001076 { "COPY", 4, 0xb0b5, nve0_bo_move_copy, nve0_bo_move_init },
1077 { "GRCE", 0, 0xb0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001078 { "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
Ben Skeggs49981042012-08-06 19:38:25 +10001079 { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs1a460982012-05-04 15:17:28 +10001080 { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
1081 { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
1082 { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
1083 { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
1084 { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
1085 { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
1086 { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
Ben Skeggs5490e5d2012-05-04 14:34:16 +10001087 {},
Ben Skeggs1a460982012-05-04 15:17:28 +10001088 { "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001089 }, *mthd = _methods;
1090 const char *name = "CPU";
1091 int ret;
1092
1093 do {
Ben Skeggs49981042012-08-06 19:38:25 +10001094 struct nouveau_channel *chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001095
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001096 if (mthd->engine)
Ben Skeggs49981042012-08-06 19:38:25 +10001097 chan = drm->cechan;
1098 else
1099 chan = drm->channel;
1100 if (chan == NULL)
1101 continue;
1102
Ben Skeggsa01ca782015-08-20 14:54:15 +10001103 ret = nvif_object_init(&chan->user,
Ben Skeggs0ad72862014-08-10 04:10:22 +10001104 mthd->oclass | (mthd->engine << 16),
1105 mthd->oclass, NULL, 0,
1106 &drm->ttm.copy);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001107 if (ret == 0) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001108 ret = mthd->init(chan, drm->ttm.copy.handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001109 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001110 nvif_object_fini(&drm->ttm.copy);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001111 continue;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001112 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001113
1114 drm->ttm.move = mthd->exec;
Ben Skeggs1bb3f6a2013-07-08 10:40:35 +10001115 drm->ttm.chan = chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001116 name = mthd->name;
1117 break;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001118 }
1119 } while ((++mthd)->exec);
1120
Ben Skeggsebb945a2012-07-20 08:17:34 +10001121 NV_INFO(drm, "MM: using %s for buffer copies\n", name);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001122}
1123
Ben Skeggs6ee73862009-12-11 19:24:15 +10001124static int
1125nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001126 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001127{
Christian Königf1217ed2014-08-27 13:16:04 +02001128 struct ttm_place placement_memtype = {
1129 .fpfn = 0,
1130 .lpfn = 0,
1131 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
1132 };
Ben Skeggs6ee73862009-12-11 19:24:15 +10001133 struct ttm_placement placement;
1134 struct ttm_mem_reg tmp_mem;
1135 int ret;
1136
Ben Skeggs6ee73862009-12-11 19:24:15 +10001137 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001138 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001139
1140 tmp_mem = *new_mem;
1141 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001142 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001143 if (ret)
1144 return ret;
1145
1146 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
1147 if (ret)
1148 goto out;
1149
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001150 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001151 if (ret)
1152 goto out;
1153
Michel Dänzer34b58352016-08-05 18:36:10 +09001154 ret = ttm_bo_move_ttm(bo, true, intr, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001155out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001156 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001157 return ret;
1158}
1159
1160static int
1161nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001162 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001163{
Christian Königf1217ed2014-08-27 13:16:04 +02001164 struct ttm_place placement_memtype = {
1165 .fpfn = 0,
1166 .lpfn = 0,
1167 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
1168 };
Ben Skeggs6ee73862009-12-11 19:24:15 +10001169 struct ttm_placement placement;
1170 struct ttm_mem_reg tmp_mem;
1171 int ret;
1172
Ben Skeggs6ee73862009-12-11 19:24:15 +10001173 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001174 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001175
1176 tmp_mem = *new_mem;
1177 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001178 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001179 if (ret)
1180 return ret;
1181
Michel Dänzer34b58352016-08-05 18:36:10 +09001182 ret = ttm_bo_move_ttm(bo, true, intr, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001183 if (ret)
1184 goto out;
1185
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001186 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001187 if (ret)
1188 goto out;
1189
1190out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001191 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001192 return ret;
1193}
1194
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001195static void
1196nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
1197{
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001198 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001199 struct nvkm_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001200
Ben Skeggs9f1feed2012-01-25 15:34:22 +10001201 /* ttm can now (stupidly) pass the driver bos it didn't create... */
1202 if (bo->destroy != nouveau_bo_del_ttm)
1203 return;
1204
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001205 list_for_each_entry(vma, &nvbo->vma_list, head) {
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001206 if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
1207 (new_mem->mem_type == TTM_PL_VRAM ||
Ben Skeggs5ce3bf32015-01-14 09:57:36 +10001208 nvbo->page_shift != vma->vm->mmu->lpg_shift)) {
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001209 nvkm_vm_map(vma, new_mem->mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001210 } else {
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001211 nvkm_vm_unmap(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001212 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001213 }
1214}
1215
Ben Skeggs6ee73862009-12-11 19:24:15 +10001216static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001217nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001218 struct nouveau_drm_tile **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001219{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001220 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1221 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001222 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001223 u64 offset = new_mem->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001224
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001225 *new_tile = NULL;
1226 if (new_mem->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001227 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001228
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001229 if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001230 *new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +02001231 nvbo->tile_mode,
1232 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001233 }
1234
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001235 return 0;
1236}
Ben Skeggs6ee73862009-12-11 19:24:15 +10001237
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001238static void
1239nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001240 struct nouveau_drm_tile *new_tile,
1241 struct nouveau_drm_tile **old_tile)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001242{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001243 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1244 struct drm_device *dev = drm->dev;
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001245 struct fence *fence = reservation_object_get_excl(bo->resv);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001246
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001247 nv10_bo_put_tile_region(dev, *old_tile, fence);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001248 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001249}
1250
1251static int
1252nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001253 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001254{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001255 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001256 struct nouveau_bo *nvbo = nouveau_bo(bo);
1257 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001258 struct nouveau_drm_tile *new_tile = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001259 int ret = 0;
1260
Christian König88932a72016-06-06 10:17:53 +02001261 ret = ttm_bo_wait(bo, intr, no_wait_gpu);
1262 if (ret)
1263 return ret;
1264
Alexandre Courbot5be5a152014-10-27 18:11:52 +09001265 if (nvbo->pin_refcnt)
1266 NV_WARN(drm, "Moving pinned object %p!\n", nvbo);
1267
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001268 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001269 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
1270 if (ret)
1271 return ret;
1272 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001273
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001274 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001275 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1276 BUG_ON(bo->mem.mm_node != NULL);
1277 bo->mem = *new_mem;
1278 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001279 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001280 }
1281
Ben Skeggscef9e992013-11-22 10:52:54 +10001282 /* Hardware assisted copy. */
1283 if (drm->ttm.move) {
1284 if (new_mem->mem_type == TTM_PL_SYSTEM)
1285 ret = nouveau_bo_move_flipd(bo, evict, intr,
1286 no_wait_gpu, new_mem);
1287 else if (old_mem->mem_type == TTM_PL_SYSTEM)
1288 ret = nouveau_bo_move_flips(bo, evict, intr,
1289 no_wait_gpu, new_mem);
1290 else
1291 ret = nouveau_bo_move_m2mf(bo, evict, intr,
1292 no_wait_gpu, new_mem);
1293 if (!ret)
1294 goto out;
Ben Skeggsb8a6a802010-08-27 11:55:43 +10001295 }
1296
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001297 /* Fallback to software copy. */
Christian König8aa6d4f2016-04-06 11:12:04 +02001298 ret = ttm_bo_wait(bo, intr, no_wait_gpu);
Ben Skeggscef9e992013-11-22 10:52:54 +10001299 if (ret == 0)
Christian König77dfc282016-06-06 10:17:54 +02001300 ret = ttm_bo_move_memcpy(bo, evict, intr, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001301
1302out:
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001303 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001304 if (ret)
1305 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
1306 else
1307 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
1308 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001309
1310 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001311}
1312
1313static int
1314nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
1315{
David Herrmannacb46522013-08-25 18:28:59 +02001316 struct nouveau_bo *nvbo = nouveau_bo(bo);
1317
David Herrmann55fb74a2013-10-02 10:15:17 +02001318 return drm_vma_node_verify_access(&nvbo->gem.vma_node, filp);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001319}
1320
Jerome Glissef32f02f2010-04-09 14:39:25 +02001321static int
1322nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1323{
1324 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Ben Skeggsebb945a2012-07-20 08:17:34 +10001325 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs7e8820f2015-08-20 14:54:23 +10001326 struct nvkm_device *device = nvxx_device(&drm->device);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001327 struct nvkm_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001328 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001329
1330 mem->bus.addr = NULL;
1331 mem->bus.offset = 0;
1332 mem->bus.size = mem->num_pages << PAGE_SHIFT;
1333 mem->bus.base = 0;
1334 mem->bus.is_iomem = false;
1335 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
1336 return -EINVAL;
1337 switch (mem->mem_type) {
1338 case TTM_PL_SYSTEM:
1339 /* System memory */
1340 return 0;
1341 case TTM_PL_TT:
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001342#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e7c2015-08-20 14:54:23 +10001343 if (drm->agp.bridge) {
Ben Skeggsd961db72010-08-05 10:48:18 +10001344 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001345 mem->bus.base = drm->agp.base;
Ben Skeggs340b0e7c2015-08-20 14:54:23 +10001346 mem->bus.is_iomem = !drm->agp.cma;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001347 }
1348#endif
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001349 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA || !node->memtype)
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001350 /* untiled */
1351 break;
1352 /* fallthrough, tiled memory */
Jerome Glissef32f02f2010-04-09 14:39:25 +02001353 case TTM_PL_VRAM:
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001354 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggs7e8820f2015-08-20 14:54:23 +10001355 mem->bus.base = device->func->resource_addr(device, 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001356 mem->bus.is_iomem = true;
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001357 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001358 struct nvkm_bar *bar = nvxx_bar(&drm->device);
Ben Skeggsd8e83992015-08-20 14:54:17 +10001359 int page_shift = 12;
1360 if (drm->device.info.family >= NV_DEVICE_INFO_V0_FERMI)
1361 page_shift = node->page_shift;
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001362
Ben Skeggs32932282015-08-20 14:54:20 +10001363 ret = nvkm_bar_umap(bar, node->size << 12, page_shift,
1364 &node->bar_vma);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001365 if (ret)
1366 return ret;
1367
Ben Skeggsd8e83992015-08-20 14:54:17 +10001368 nvkm_vm_map(&node->bar_vma, node);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001369 mem->bus.offset = node->bar_vma.offset;
1370 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001371 break;
1372 default:
1373 return -EINVAL;
1374 }
1375 return 0;
1376}
1377
1378static void
1379nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1380{
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001381 struct nvkm_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001382
Ben Skeggsd5f42392011-02-10 12:22:52 +10001383 if (!node->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001384 return;
1385
Ben Skeggs32932282015-08-20 14:54:20 +10001386 nvkm_vm_unmap(&node->bar_vma);
1387 nvkm_vm_put(&node->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001388}
1389
1390static int
1391nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1392{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001393 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggse1429b42010-09-10 11:12:25 +10001394 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs7e8820f2015-08-20 14:54:23 +10001395 struct nvkm_device *device = nvxx_device(&drm->device);
1396 u32 mappable = device->func->resource_size(device, 1) >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +02001397 int i, ret;
Ben Skeggse1429b42010-09-10 11:12:25 +10001398
1399 /* as long as the bo isn't in vram, and isn't tiled, we've got
1400 * nothing to do here.
1401 */
1402 if (bo->mem.mem_type != TTM_PL_VRAM) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001403 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA ||
Francisco Jerezf13b3262010-10-10 06:01:08 +02001404 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001405 return 0;
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001406
1407 if (bo->mem.mem_type == TTM_PL_SYSTEM) {
1408 nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);
1409
1410 ret = nouveau_bo_validate(nvbo, false, false);
1411 if (ret)
1412 return ret;
1413 }
1414 return 0;
Ben Skeggse1429b42010-09-10 11:12:25 +10001415 }
1416
1417 /* make sure bo is in mappable vram */
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001418 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001419 bo->mem.start + bo->mem.num_pages < mappable)
Ben Skeggse1429b42010-09-10 11:12:25 +10001420 return 0;
1421
Christian Königf1217ed2014-08-27 13:16:04 +02001422 for (i = 0; i < nvbo->placement.num_placement; ++i) {
1423 nvbo->placements[i].fpfn = 0;
1424 nvbo->placements[i].lpfn = mappable;
1425 }
Ben Skeggse1429b42010-09-10 11:12:25 +10001426
Christian Königf1217ed2014-08-27 13:16:04 +02001427 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
1428 nvbo->busy_placements[i].fpfn = 0;
1429 nvbo->busy_placements[i].lpfn = mappable;
1430 }
1431
Dave Airliec2848152012-05-18 15:31:12 +01001432 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001433 return nouveau_bo_validate(nvbo, false, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001434}
1435
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001436static int
1437nouveau_ttm_tt_populate(struct ttm_tt *ttm)
1438{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001439 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001440 struct nouveau_drm *drm;
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001441 struct nvkm_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001442 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001443 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001444 unsigned i;
1445 int r;
Dave Airlie22b33e82012-04-02 11:53:06 +01001446 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001447
1448 if (ttm->state != tt_unpopulated)
1449 return 0;
1450
Dave Airlie22b33e82012-04-02 11:53:06 +01001451 if (slave && ttm->sg) {
1452 /* make userspace faulting work */
1453 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1454 ttm_dma->dma_address, ttm->num_pages);
1455 ttm->state = tt_unbound;
1456 return 0;
1457 }
1458
Ben Skeggsebb945a2012-07-20 08:17:34 +10001459 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs989aa5b2015-01-12 12:33:37 +10001460 device = nvxx_device(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001461 dev = drm->dev;
Ben Skeggs26c9e8e2015-08-20 14:54:23 +10001462 pdev = device->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001463
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001464#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e7c2015-08-20 14:54:23 +10001465 if (drm->agp.bridge) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001466 return ttm_agp_tt_populate(ttm);
1467 }
1468#endif
1469
Alexandre Courbot9bcd38d2016-03-02 19:12:27 +09001470#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001471 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001472 return ttm_dma_populate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001473 }
1474#endif
1475
1476 r = ttm_pool_populate(ttm);
1477 if (r) {
1478 return r;
1479 }
1480
1481 for (i = 0; i < ttm->num_pages; i++) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001482 dma_addr_t addr;
1483
1484 addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
1485 DMA_BIDIRECTIONAL);
1486
1487 if (dma_mapping_error(pdev, addr)) {
Rasmus Villemoes4fbbed42016-02-15 19:41:46 +01001488 while (i--) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001489 dma_unmap_page(pdev, ttm_dma->dma_address[i],
1490 PAGE_SIZE, DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001491 ttm_dma->dma_address[i] = 0;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001492 }
1493 ttm_pool_unpopulate(ttm);
1494 return -EFAULT;
1495 }
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001496
1497 ttm_dma->dma_address[i] = addr;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001498 }
1499 return 0;
1500}
1501
1502static void
1503nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1504{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001505 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001506 struct nouveau_drm *drm;
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001507 struct nvkm_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001508 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001509 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001510 unsigned i;
Dave Airlie22b33e82012-04-02 11:53:06 +01001511 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1512
1513 if (slave)
1514 return;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001515
Ben Skeggsebb945a2012-07-20 08:17:34 +10001516 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs989aa5b2015-01-12 12:33:37 +10001517 device = nvxx_device(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001518 dev = drm->dev;
Ben Skeggs26c9e8e2015-08-20 14:54:23 +10001519 pdev = device->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001520
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001521#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e7c2015-08-20 14:54:23 +10001522 if (drm->agp.bridge) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001523 ttm_agp_tt_unpopulate(ttm);
1524 return;
1525 }
1526#endif
1527
Alexandre Courbot9bcd38d2016-03-02 19:12:27 +09001528#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001529 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001530 ttm_dma_unpopulate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001531 return;
1532 }
1533#endif
1534
1535 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001536 if (ttm_dma->dma_address[i]) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001537 dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
1538 DMA_BIDIRECTIONAL);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001539 }
1540 }
1541
1542 ttm_pool_unpopulate(ttm);
1543}
1544
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001545void
Maarten Lankhorst809e9442014-04-09 16:19:30 +02001546nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001547{
Maarten Lankhorst29ba89b2014-01-09 11:03:11 +01001548 struct reservation_object *resv = nvbo->bo.resv;
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001549
Maarten Lankhorst809e9442014-04-09 16:19:30 +02001550 if (exclusive)
1551 reservation_object_add_excl_fence(resv, &fence->base);
1552 else if (fence)
1553 reservation_object_add_shared_fence(resv, &fence->base);
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001554}
1555
Ben Skeggs6ee73862009-12-11 19:24:15 +10001556struct ttm_bo_driver nouveau_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -04001557 .ttm_tt_create = &nouveau_ttm_tt_create,
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001558 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1559 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001560 .invalidate_caches = nouveau_bo_invalidate_caches,
1561 .init_mem_type = nouveau_bo_init_mem_type,
1562 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001563 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001564 .move = nouveau_bo_move,
1565 .verify_access = nouveau_bo_verify_access,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001566 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1567 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1568 .io_mem_free = &nouveau_ttm_io_mem_free,
Christian König98c28722016-04-06 11:12:07 +02001569 .lru_tail = &ttm_bo_default_lru_tail,
1570 .swap_lru_tail = &ttm_bo_default_swap_lru_tail,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001571};
1572
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001573struct nvkm_vma *
1574nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nvkm_vm *vm)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001575{
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001576 struct nvkm_vma *vma;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001577 list_for_each_entry(vma, &nvbo->vma_list, head) {
1578 if (vma->vm == vm)
1579 return vma;
1580 }
1581
1582 return NULL;
1583}
1584
1585int
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001586nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nvkm_vm *vm,
1587 struct nvkm_vma *vma)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001588{
1589 const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001590 int ret;
1591
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001592 ret = nvkm_vm_get(vm, size, nvbo->page_shift,
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001593 NV_MEM_ACCESS_RW, vma);
1594 if (ret)
1595 return ret;
1596
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001597 if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
1598 (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
Ben Skeggs5ce3bf32015-01-14 09:57:36 +10001599 nvbo->page_shift != vma->vm->mmu->lpg_shift))
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001600 nvkm_vm_map(vma, nvbo->bo.mem.mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001601
1602 list_add_tail(&vma->head, &nvbo->vma_list);
Ben Skeggs2fd3db62011-06-07 15:25:12 +10001603 vma->refcount = 1;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001604 return 0;
1605}
1606
1607void
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001608nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nvkm_vma *vma)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001609{
1610 if (vma->node) {
Ben Skeggsc4c70442013-05-07 09:48:30 +10001611 if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001612 nvkm_vm_unmap(vma);
1613 nvkm_vm_put(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001614 list_del(&vma->head);
1615 }
1616}