blob: dcabe11f37f7fde5dc5e197447189a07522fd0d4 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
Joe Perches574e2af2013-08-01 16:17:48 -070036#include <linux/if_ether.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070037#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000040#include <linux/cpu_rmap.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070041
Arun Sharma600634972011-07-26 16:09:06 -070042#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070043
Amir Vadaiec693d42013-04-23 06:06:49 +000044#include <linux/clocksource.h>
45
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000046#define MAX_MSIX_P_PORT 17
47#define MAX_MSIX 64
48#define MSIX_LEGACY_SZ 4
49#define MIN_MSIX_P_PORT 5
50
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020051#define MLX4_ROCE_MAX_GIDS 128
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +020052#define MLX4_ROCE_PF_GIDS 16
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020053
Roland Dreier225c7b12007-05-08 18:00:38 -070054enum {
55 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070056 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000057 MLX4_FLAG_MASTER = 1 << 2,
58 MLX4_FLAG_SLAVE = 1 << 3,
59 MLX4_FLAG_SRIOV = 1 << 4,
Jack Morgensteinacddd5d2013-11-03 10:03:18 +020060 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
Roland Dreier225c7b12007-05-08 18:00:38 -070061};
62
63enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000064 MLX4_PORT_CAP_IS_SM = 1 << 1,
65 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
66};
67
68enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000069 MLX4_MAX_PORTS = 2,
70 MLX4_MAX_PORT_PKEYS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070071};
72
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030073/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
74 * These qkeys must not be allowed for general use. This is a 64k range,
75 * and to test for violation, we use the mask (protect against future chg).
76 */
77#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
78#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
79
Roland Dreier225c7b12007-05-08 18:00:38 -070080enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020081 MLX4_BOARD_ID_LEN = 64
82};
83
84enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000085 MLX4_MAX_NUM_PF = 16,
86 MLX4_MAX_NUM_VF = 64,
Matan Barak1ab95d372014-03-19 18:11:50 +020087 MLX4_MAX_NUM_VF_P_PORT = 64,
Jack Morgenstein623ed842011-12-13 04:10:33 +000088 MLX4_MFUNC_MAX = 80,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +000089 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +000090 MLX4_MFUNC_EQ_NUM = 4,
91 MLX4_MFUNC_MAX_EQES = 8,
92 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
93};
94
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000095/* Driver supports 3 diffrent device methods to manage traffic steering:
96 * -device managed - High level API for ib and eth flow steering. FW is
97 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000098 * - B0 steering mode - Common low level API for ib and (if supported) eth.
99 * - A0 steering mode - Limited low level API for eth. In case of IB,
100 * B0 mode is in use.
101 */
102enum {
103 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000104 MLX4_STEERING_MODE_B0,
105 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000106};
107
108static inline const char *mlx4_steering_mode_str(int steering_mode)
109{
110 switch (steering_mode) {
111 case MLX4_STEERING_MODE_A0:
112 return "A0 steering";
113
114 case MLX4_STEERING_MODE_B0:
115 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000116
117 case MLX4_STEERING_MODE_DEVICE_MANAGED:
118 return "Device managed flow steering";
119
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000120 default:
121 return "Unrecognize steering mode";
122 }
123}
124
Jack Morgenstein623ed842011-12-13 04:10:33 +0000125enum {
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200126 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
127 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
128};
129
130enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000131 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
132 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
133 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700134 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000135 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
136 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
137 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
138 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
139 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
140 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
141 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
142 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
143 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
144 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
145 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
146 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000147 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
148 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000149 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000150 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
151 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000152 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
153 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000154 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000155 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Or Gerlitz540b3a32013-04-07 03:44:07 +0000156 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300157 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
158 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000159 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
160 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700161};
162
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300163enum {
164 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
165 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000166 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000167 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
Or Gerlitz5930e8d2013-10-15 16:55:22 +0200168 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
Rony Efraim3f7fb022013-04-25 05:22:28 +0000169 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
Rony Efraime6b6a232013-04-25 05:22:29 +0000170 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300171 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
Matan Barak4de65802013-11-07 15:25:14 +0200172 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
Linus Torvalds4ba99202014-01-25 11:17:34 -0800173 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
174 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300175};
176
Or Gerlitz08ff3232012-10-21 14:59:24 +0000177enum {
178 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
179 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
180};
181
182enum {
183 MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
184};
185
186enum {
187 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
188};
189
190
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200191#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
192
193enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000194 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700195 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
196 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
197 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
198 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
199 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
200};
201
Roland Dreier225c7b12007-05-08 18:00:38 -0700202enum mlx4_event {
203 MLX4_EVENT_TYPE_COMP = 0x00,
204 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
205 MLX4_EVENT_TYPE_COMM_EST = 0x02,
206 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
207 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
208 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
209 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
210 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
211 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
212 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
213 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
214 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
215 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
216 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
217 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
218 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
219 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000220 MLX4_EVENT_TYPE_CMD = 0x0a,
221 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
222 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +0300223 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200224 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000225 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300226 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000227 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700228};
229
230enum {
231 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
232 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
233};
234
235enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200236 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
237};
238
Jack Morgenstein993c4012012-08-03 08:40:48 +0000239enum slave_port_state {
240 SLAVE_PORT_DOWN = 0,
241 SLAVE_PENDING_UP,
242 SLAVE_PORT_UP,
243};
244
245enum slave_port_gen_event {
246 SLAVE_PORT_GEN_EVENT_DOWN = 0,
247 SLAVE_PORT_GEN_EVENT_UP,
248 SLAVE_PORT_GEN_EVENT_NONE,
249};
250
251enum slave_port_state_event {
252 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
253 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
254 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
255 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
256};
257
Jack Morgenstein5984be92012-03-06 15:50:49 +0200258enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700259 MLX4_PERM_LOCAL_READ = 1 << 10,
260 MLX4_PERM_LOCAL_WRITE = 1 << 11,
261 MLX4_PERM_REMOTE_READ = 1 << 12,
262 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000263 MLX4_PERM_ATOMIC = 1 << 14,
264 MLX4_PERM_BIND_MW = 1 << 15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700265};
266
267enum {
268 MLX4_OPCODE_NOP = 0x00,
269 MLX4_OPCODE_SEND_INVAL = 0x01,
270 MLX4_OPCODE_RDMA_WRITE = 0x08,
271 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
272 MLX4_OPCODE_SEND = 0x0a,
273 MLX4_OPCODE_SEND_IMM = 0x0b,
274 MLX4_OPCODE_LSO = 0x0e,
275 MLX4_OPCODE_RDMA_READ = 0x10,
276 MLX4_OPCODE_ATOMIC_CS = 0x11,
277 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300278 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
279 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700280 MLX4_OPCODE_BIND_MW = 0x18,
281 MLX4_OPCODE_FMR = 0x19,
282 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
283 MLX4_OPCODE_CONFIG_CMD = 0x1f,
284
285 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
286 MLX4_RECV_OPCODE_SEND = 0x01,
287 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
288 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
289
290 MLX4_CQE_OPCODE_ERROR = 0x1e,
291 MLX4_CQE_OPCODE_RESIZE = 0x16,
292};
293
294enum {
295 MLX4_STAT_RATE_OFFSET = 5
296};
297
Aleksey Seninda995a82010-12-02 11:44:49 +0000298enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000299 MLX4_PROT_IB_IPV6 = 0,
300 MLX4_PROT_ETH,
301 MLX4_PROT_IB_IPV4,
302 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000303};
304
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700305enum {
306 MLX4_MTT_FLAG_PRESENT = 1
307};
308
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700309enum mlx4_qp_region {
310 MLX4_QP_REGION_FW = 0,
311 MLX4_QP_REGION_ETH_ADDR,
312 MLX4_QP_REGION_FC_ADDR,
313 MLX4_QP_REGION_FC_EXCH,
314 MLX4_NUM_QP_REGION
315};
316
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700317enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000318 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700319 MLX4_PORT_TYPE_IB = 1,
320 MLX4_PORT_TYPE_ETH = 2,
321 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700322};
323
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700324enum mlx4_special_vlan_idx {
325 MLX4_NO_VLAN_IDX = 0,
326 MLX4_VLAN_MISS_IDX,
327 MLX4_VLAN_REGULAR
328};
329
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000330enum mlx4_steer_type {
331 MLX4_MC_STEER = 0,
332 MLX4_UC_STEER,
333 MLX4_NUM_STEERS
334};
335
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700336enum {
337 MLX4_NUM_FEXCH = 64 * 1024,
338};
339
Eli Cohen5a0fd092010-10-07 16:24:16 +0200340enum {
341 MLX4_MAX_FAST_REG_PAGES = 511,
342};
343
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300344enum {
345 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
346 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
347 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
348};
349
350/* Port mgmt change event handling */
351enum {
352 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
353 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
354 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
355 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
356 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
357};
358
359#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
360 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
361
Jack Morgensteinea54b102008-01-28 10:40:59 +0200362static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
363{
364 return (major << 32) | (minor << 16) | subminor;
365}
366
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000367struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300368 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
369 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000370 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000371 u32 base_sqpn;
372 u32 base_proxy_sqpn;
373 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000374};
375
Roland Dreier225c7b12007-05-08 18:00:38 -0700376struct mlx4_caps {
377 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000378 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700379 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700380 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700381 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800382 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700383 u64 def_mac[MLX4_MAX_PORTS + 1];
384 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700385 int gid_table_len[MLX4_MAX_PORTS + 1];
386 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000387 int trans_type[MLX4_MAX_PORTS + 1];
388 int vendor_oui[MLX4_MAX_PORTS + 1];
389 int wavelength[MLX4_MAX_PORTS + 1];
390 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700391 int local_ca_ack_delay;
392 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000393 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700394 int bf_reg_size;
395 int bf_regs_per_page;
396 int max_sq_sg;
397 int max_rq_sg;
398 int num_qps;
399 int max_wqes;
400 int max_sq_desc_sz;
401 int max_rq_desc_sz;
402 int max_qp_init_rdma;
403 int max_qp_dest_rdma;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300404 u32 *qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000405 u32 *qp0_proxy;
406 u32 *qp1_proxy;
407 u32 *qp0_tunnel;
408 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700409 int num_srqs;
410 int max_srq_wqes;
411 int max_srq_sge;
412 int reserved_srqs;
413 int num_cqs;
414 int max_cqes;
415 int reserved_cqs;
416 int num_eqs;
417 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800418 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000419 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700420 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200421 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000422 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700423 int fmr_reserved_mtts;
424 int reserved_mtts;
425 int reserved_mrws;
426 int reserved_uars;
427 int num_mgms;
428 int num_amgms;
429 int reserved_mcgs;
430 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000431 int steering_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000432 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700433 int num_pds;
434 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700435 int max_xrcds;
436 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700437 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300438 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700439 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000440 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300441 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700442 u32 bmme_flags;
443 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700444 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700445 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700446 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300447 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700448 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
449 int reserved_qps;
450 int reserved_qps_base[MLX4_NUM_QP_REGION];
451 int log_num_macs;
452 int log_num_vlans;
453 int log_num_prios;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700454 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
455 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000456 u8 suggested_type[MLX4_MAX_PORTS + 1];
457 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000458 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700459 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000460 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200461 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000462 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000463 u32 eqe_size;
464 u32 cqe_size;
465 u8 eqe_factor;
466 u32 userspace_caps; /* userspace must be aware of these */
467 u32 function_caps; /* VFs must be aware of these */
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000468 u16 hca_core_clock;
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200469 u64 phys_port_id[MLX4_MAX_PORTS + 1];
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200470 int tunnel_offload_mode;
Roland Dreier225c7b12007-05-08 18:00:38 -0700471};
472
473struct mlx4_buf_list {
474 void *buf;
475 dma_addr_t map;
476};
477
478struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800479 struct mlx4_buf_list direct;
480 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700481 int nbufs;
482 int npages;
483 int page_shift;
484};
485
486struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000487 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700488 int order;
489 int page_shift;
490};
491
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700492enum {
493 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
494};
495
496struct mlx4_db_pgdir {
497 struct list_head list;
498 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
499 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
500 unsigned long *bits[2];
501 __be32 *db_page;
502 dma_addr_t db_dma;
503};
504
505struct mlx4_ib_user_db_page;
506
507struct mlx4_db {
508 __be32 *db;
509 union {
510 struct mlx4_db_pgdir *pgdir;
511 struct mlx4_ib_user_db_page *user_page;
512 } u;
513 dma_addr_t dma;
514 int index;
515 int order;
516};
517
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700518struct mlx4_hwq_resources {
519 struct mlx4_db db;
520 struct mlx4_mtt mtt;
521 struct mlx4_buf buf;
522};
523
Roland Dreier225c7b12007-05-08 18:00:38 -0700524struct mlx4_mr {
525 struct mlx4_mtt mtt;
526 u64 iova;
527 u64 size;
528 u32 key;
529 u32 pd;
530 u32 access;
531 int enabled;
532};
533
Shani Michaeli804d6a82013-02-06 16:19:14 +0000534enum mlx4_mw_type {
535 MLX4_MW_TYPE_1 = 1,
536 MLX4_MW_TYPE_2 = 2,
537};
538
539struct mlx4_mw {
540 u32 key;
541 u32 pd;
542 enum mlx4_mw_type type;
543 int enabled;
544};
545
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300546struct mlx4_fmr {
547 struct mlx4_mr mr;
548 struct mlx4_mpt_entry *mpt;
549 __be64 *mtts;
550 dma_addr_t dma_handle;
551 int max_pages;
552 int max_maps;
553 int maps;
554 u8 page_shift;
555};
556
Roland Dreier225c7b12007-05-08 18:00:38 -0700557struct mlx4_uar {
558 unsigned long pfn;
559 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000560 struct list_head bf_list;
561 unsigned free_bf_bmap;
562 void __iomem *map;
563 void __iomem *bf_map;
564};
565
566struct mlx4_bf {
567 unsigned long offset;
568 int buf_size;
569 struct mlx4_uar *uar;
570 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700571};
572
573struct mlx4_cq {
574 void (*comp) (struct mlx4_cq *);
575 void (*event) (struct mlx4_cq *, enum mlx4_event);
576
577 struct mlx4_uar *uar;
578
579 u32 cons_index;
580
581 __be32 *set_ci_db;
582 __be32 *arm_db;
583 int arm_sn;
584
585 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800586 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700587
588 atomic_t refcount;
589 struct completion free;
590};
591
592struct mlx4_qp {
593 void (*event) (struct mlx4_qp *, enum mlx4_event);
594
595 int qpn;
596
597 atomic_t refcount;
598 struct completion free;
599};
600
601struct mlx4_srq {
602 void (*event) (struct mlx4_srq *, enum mlx4_event);
603
604 int srqn;
605 int max;
606 int max_gs;
607 int wqe_shift;
608
609 atomic_t refcount;
610 struct completion free;
611};
612
613struct mlx4_av {
614 __be32 port_pd;
615 u8 reserved1;
616 u8 g_slid;
617 __be16 dlid;
618 u8 reserved2;
619 u8 gid_index;
620 u8 stat_rate;
621 u8 hop_limit;
622 __be32 sl_tclass_flowlabel;
623 u8 dgid[16];
624};
625
Eli Cohenfa417f72010-10-24 21:08:52 -0700626struct mlx4_eth_av {
627 __be32 port_pd;
628 u8 reserved1;
629 u8 smac_idx;
630 u16 reserved2;
631 u8 reserved3;
632 u8 gid_index;
633 u8 stat_rate;
634 u8 hop_limit;
635 __be32 sl_tclass_flowlabel;
636 u8 dgid[16];
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +0200637 u8 s_mac[6];
638 u8 reserved4[2];
Eli Cohenfa417f72010-10-24 21:08:52 -0700639 __be16 vlan;
Joe Perches574e2af2013-08-01 16:17:48 -0700640 u8 mac[ETH_ALEN];
Eli Cohenfa417f72010-10-24 21:08:52 -0700641};
642
643union mlx4_ext_av {
644 struct mlx4_av ib;
645 struct mlx4_eth_av eth;
646};
647
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000648struct mlx4_counter {
649 u8 reserved1[3];
650 u8 counter_mode;
651 __be32 num_ifc;
652 u32 reserved2[2];
653 __be64 rx_frames;
654 __be64 rx_bytes;
655 __be64 tx_frames;
656 __be64 tx_bytes;
657};
658
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200659struct mlx4_quotas {
660 int qp;
661 int cq;
662 int srq;
663 int mpt;
664 int mtt;
665 int counter;
666 int xrcd;
667};
668
Matan Barak1ab95d372014-03-19 18:11:50 +0200669struct mlx4_vf_dev {
670 u8 min_port;
671 u8 n_ports;
672};
673
Roland Dreier225c7b12007-05-08 18:00:38 -0700674struct mlx4_dev {
675 struct pci_dev *pdev;
676 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000677 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700678 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000679 struct mlx4_phys_caps phys_caps;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200680 struct mlx4_quotas quotas;
Roland Dreier225c7b12007-05-08 18:00:38 -0700681 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000682 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200683 char board_id[MLX4_BOARD_ID_LEN];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000684 int num_vfs;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +0200685 int numa_node;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000686 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000687 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
688 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Matan Barak1ab95d372014-03-19 18:11:50 +0200689 struct mlx4_vf_dev *dev_vfs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700690};
691
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300692struct mlx4_eqe {
693 u8 reserved1;
694 u8 type;
695 u8 reserved2;
696 u8 subtype;
697 union {
698 u32 raw[6];
699 struct {
700 __be32 cqn;
701 } __packed comp;
702 struct {
703 u16 reserved1;
704 __be16 token;
705 u32 reserved2;
706 u8 reserved3[3];
707 u8 status;
708 __be64 out_param;
709 } __packed cmd;
710 struct {
711 __be32 qpn;
712 } __packed qp;
713 struct {
714 __be32 srqn;
715 } __packed srq;
716 struct {
717 __be32 cqn;
718 u32 reserved1;
719 u8 reserved2[3];
720 u8 syndrome;
721 } __packed cq_err;
722 struct {
723 u32 reserved1[2];
724 __be32 port;
725 } __packed port_change;
726 struct {
727 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
728 u32 reserved;
729 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
730 } __packed comm_channel_arm;
731 struct {
732 u8 port;
733 u8 reserved[3];
734 __be64 mac;
735 } __packed mac_update;
736 struct {
737 __be32 slave_id;
738 } __packed flr_event;
739 struct {
740 __be16 current_temperature;
741 __be16 warning_threshold;
742 } __packed warming;
743 struct {
744 u8 reserved[3];
745 u8 port;
746 union {
747 struct {
748 __be16 mstr_sm_lid;
749 __be16 port_lid;
750 __be32 changed_attr;
751 u8 reserved[3];
752 u8 mstr_sm_sl;
753 __be64 gid_prefix;
754 } __packed port_info;
755 struct {
756 __be32 block_ptr;
757 __be32 tbl_entries_mask;
758 } __packed tbl_change_info;
759 } params;
760 } __packed port_mgmt_change;
761 } event;
762 u8 slave_id;
763 u8 reserved3[2];
764 u8 owner;
765} __packed;
766
Roland Dreier225c7b12007-05-08 18:00:38 -0700767struct mlx4_init_port_param {
768 int set_guid0;
769 int set_node_guid;
770 int set_si_guid;
771 u16 mtu;
772 int port_width_cap;
773 u16 vl_cap;
774 u16 max_gid;
775 u16 max_pkey;
776 u64 guid0;
777 u64 node_guid;
778 u64 si_guid;
779};
780
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700781#define mlx4_foreach_port(port, dev, type) \
782 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000783 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700784
Jack Morgenstein026149c2012-08-03 08:40:55 +0000785#define mlx4_foreach_non_ib_transport_port(port, dev) \
786 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
787 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
788
Jack Morgenstein65dab252011-12-13 04:10:41 +0000789#define mlx4_foreach_ib_transport_port(port, dev) \
790 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
791 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
792 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700793
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300794#define MLX4_INVALID_SLAVE_ID 0xFF
795
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300796void handle_port_mgmt_change_event(struct work_struct *work);
797
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300798static inline int mlx4_master_func_num(struct mlx4_dev *dev)
799{
800 return dev->caps.function;
801}
802
Jack Morgenstein623ed842011-12-13 04:10:33 +0000803static inline int mlx4_is_master(struct mlx4_dev *dev)
804{
805 return dev->flags & MLX4_FLAG_MASTER;
806}
807
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200808static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
809{
810 return dev->phys_caps.base_sqpn + 8 +
811 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
812}
813
Jack Morgenstein623ed842011-12-13 04:10:33 +0000814static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
815{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000816 return (qpn < dev->phys_caps.base_sqpn + 8 +
Jack Morgensteine2c76822012-08-03 08:40:41 +0000817 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
818}
819
820static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
821{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000822 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +0000823
Jack Morgenstein47605df2012-08-03 08:40:57 +0000824 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +0000825 return 1;
826
827 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000828}
829
830static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
831{
832 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
833}
834
835static inline int mlx4_is_slave(struct mlx4_dev *dev)
836{
837 return dev->flags & MLX4_FLAG_SLAVE;
838}
Eli Cohenfa417f72010-10-24 21:08:52 -0700839
Roland Dreier225c7b12007-05-08 18:00:38 -0700840int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
841 struct mlx4_buf *buf);
842void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800843static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
844{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200845 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800846 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800847 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800848 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800849 (offset & (PAGE_SIZE - 1));
850}
Roland Dreier225c7b12007-05-08 18:00:38 -0700851
852int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
853void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700854int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
855void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700856
857int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
858void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200859int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000860void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700861
862int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
863 struct mlx4_mtt *mtt);
864void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
865u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
866
867int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
868 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +0000869int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -0700870int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +0000871int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
872 struct mlx4_mw *mw);
873void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
874int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -0700875int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
876 int start_index, int npages, u64 *page_list);
877int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
878 struct mlx4_buf *buf);
879
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700880int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
881void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
882
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700883int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
884 int size, int max_direct);
885void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
886 int size);
887
Roland Dreier225c7b12007-05-08 18:00:38 -0700888int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700889 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Amir Vadaiec693d42013-04-23 06:06:49 +0000890 unsigned vector, int collapsed, int timestamp_en);
Roland Dreier225c7b12007-05-08 18:00:38 -0700891void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
892
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700893int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
894void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
895
896int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700897void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
898
Sean Hefty18abd5e2011-06-02 10:43:26 -0700899int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
900 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700901void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
902int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300903int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700904
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700905int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700906int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
907
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000908int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
909 int block_mcast_loopback, enum mlx4_protocol prot);
910int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
911 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -0700912int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000913 u8 port, int block_mcast_loopback,
914 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +0000915int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000916 enum mlx4_protocol protocol, u64 reg_id);
917
918enum {
919 MLX4_DOMAIN_UVERBS = 0x1000,
920 MLX4_DOMAIN_ETHTOOL = 0x2000,
921 MLX4_DOMAIN_RFS = 0x3000,
922 MLX4_DOMAIN_NIC = 0x5000,
923};
924
925enum mlx4_net_trans_rule_id {
926 MLX4_NET_TRANS_RULE_ID_ETH = 0,
927 MLX4_NET_TRANS_RULE_ID_IB,
928 MLX4_NET_TRANS_RULE_ID_IPV6,
929 MLX4_NET_TRANS_RULE_ID_IPV4,
930 MLX4_NET_TRANS_RULE_ID_TCP,
931 MLX4_NET_TRANS_RULE_ID_UDP,
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200932 MLX4_NET_TRANS_RULE_ID_VXLAN,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000933 MLX4_NET_TRANS_RULE_NUM, /* should be last */
934};
935
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +0000936extern const u16 __sw_id_hw[];
937
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +0000938static inline int map_hw_to_sw_id(u16 header_id)
939{
940
941 int i;
942 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
943 if (header_id == __sw_id_hw[i])
944 return i;
945 }
946 return -EINVAL;
947}
948
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000949enum mlx4_net_trans_promisc_mode {
Hadar Hen Zionf9162532013-04-24 13:58:45 +0000950 MLX4_FS_REGULAR = 1,
951 MLX4_FS_ALL_DEFAULT,
952 MLX4_FS_MC_DEFAULT,
953 MLX4_FS_UC_SNIFFER,
954 MLX4_FS_MC_SNIFFER,
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +0000955 MLX4_FS_MODE_NUM, /* should be last */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000956};
957
958struct mlx4_spec_eth {
Joe Perches574e2af2013-08-01 16:17:48 -0700959 u8 dst_mac[ETH_ALEN];
960 u8 dst_mac_msk[ETH_ALEN];
961 u8 src_mac[ETH_ALEN];
962 u8 src_mac_msk[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000963 u8 ether_type_enable;
964 __be16 ether_type;
965 __be16 vlan_id_msk;
966 __be16 vlan_id;
967};
968
969struct mlx4_spec_tcp_udp {
970 __be16 dst_port;
971 __be16 dst_port_msk;
972 __be16 src_port;
973 __be16 src_port_msk;
974};
975
976struct mlx4_spec_ipv4 {
977 __be32 dst_ip;
978 __be32 dst_ip_msk;
979 __be32 src_ip;
980 __be32 src_ip_msk;
981};
982
983struct mlx4_spec_ib {
Hadar Hen Zionba60a352013-04-24 13:58:46 +0000984 __be32 l3_qpn;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000985 __be32 qpn_msk;
986 u8 dst_gid[16];
987 u8 dst_gid_msk[16];
988};
989
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200990struct mlx4_spec_vxlan {
991 __be32 vni;
992 __be32 vni_mask;
993
994};
995
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000996struct mlx4_spec_list {
997 struct list_head list;
998 enum mlx4_net_trans_rule_id id;
999 union {
1000 struct mlx4_spec_eth eth;
1001 struct mlx4_spec_ib ib;
1002 struct mlx4_spec_ipv4 ipv4;
1003 struct mlx4_spec_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001004 struct mlx4_spec_vxlan vxlan;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001005 };
1006};
1007
1008enum mlx4_net_trans_hw_rule_queue {
1009 MLX4_NET_TRANS_Q_FIFO,
1010 MLX4_NET_TRANS_Q_LIFO,
1011};
1012
1013struct mlx4_net_trans_rule {
1014 struct list_head list;
1015 enum mlx4_net_trans_hw_rule_queue queue_mode;
1016 bool exclusive;
1017 bool allow_loopback;
1018 enum mlx4_net_trans_promisc_mode promisc_mode;
1019 u8 port;
1020 u16 priority;
1021 u32 qpn;
1022};
1023
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001024struct mlx4_net_trans_rule_hw_ctrl {
Hadar Hen Zionbcf37292013-04-24 13:58:47 +00001025 __be16 prio;
1026 u8 type;
1027 u8 flags;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001028 u8 rsvd1;
1029 u8 funcid;
1030 u8 vep;
1031 u8 port;
1032 __be32 qpn;
1033 __be32 rsvd2;
1034};
1035
1036struct mlx4_net_trans_rule_hw_ib {
1037 u8 size;
1038 u8 rsvd1;
1039 __be16 id;
1040 u32 rsvd2;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001041 __be32 l3_qpn;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001042 __be32 qpn_mask;
1043 u8 dst_gid[16];
1044 u8 dst_gid_msk[16];
1045} __packed;
1046
1047struct mlx4_net_trans_rule_hw_eth {
1048 u8 size;
1049 u8 rsvd;
1050 __be16 id;
1051 u8 rsvd1[6];
1052 u8 dst_mac[6];
1053 u16 rsvd2;
1054 u8 dst_mac_msk[6];
1055 u16 rsvd3;
1056 u8 src_mac[6];
1057 u16 rsvd4;
1058 u8 src_mac_msk[6];
1059 u8 rsvd5;
1060 u8 ether_type_enable;
1061 __be16 ether_type;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001062 __be16 vlan_tag_msk;
1063 __be16 vlan_tag;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001064} __packed;
1065
1066struct mlx4_net_trans_rule_hw_tcp_udp {
1067 u8 size;
1068 u8 rsvd;
1069 __be16 id;
1070 __be16 rsvd1[3];
1071 __be16 dst_port;
1072 __be16 rsvd2;
1073 __be16 dst_port_msk;
1074 __be16 rsvd3;
1075 __be16 src_port;
1076 __be16 rsvd4;
1077 __be16 src_port_msk;
1078} __packed;
1079
1080struct mlx4_net_trans_rule_hw_ipv4 {
1081 u8 size;
1082 u8 rsvd;
1083 __be16 id;
1084 __be32 rsvd1;
1085 __be32 dst_ip;
1086 __be32 dst_ip_msk;
1087 __be32 src_ip;
1088 __be32 src_ip_msk;
1089} __packed;
1090
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001091struct mlx4_net_trans_rule_hw_vxlan {
1092 u8 size;
1093 u8 rsvd;
1094 __be16 id;
1095 __be32 rsvd1;
1096 __be32 vni;
1097 __be32 vni_mask;
1098} __packed;
1099
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001100struct _rule_hw {
1101 union {
1102 struct {
1103 u8 size;
1104 u8 rsvd;
1105 __be16 id;
1106 };
1107 struct mlx4_net_trans_rule_hw_eth eth;
1108 struct mlx4_net_trans_rule_hw_ib ib;
1109 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1110 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001111 struct mlx4_net_trans_rule_hw_vxlan vxlan;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001112 };
1113};
1114
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001115enum {
1116 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1117 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1118 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1119 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1120 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1121};
1122
1123
Hadar Hen Zion592e49d2012-07-05 04:03:48 +00001124int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1125 enum mlx4_net_trans_promisc_mode mode);
1126int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1127 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001128int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1129int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1130int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1131int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1132int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -07001133
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001134int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1135void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +00001136int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1137int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +00001138void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +00001139int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1140 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1141int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1142 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +00001143int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
1144int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
1145 u8 *pg, u16 *ratelimit);
Or Gerlitz1b136de2014-03-27 14:02:04 +02001146int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
Matan Barakdd5f03b2013-12-12 18:03:11 +02001147int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001148int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001149int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
Jack Morgenstein2009d002013-11-03 10:03:19 +02001150void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001151
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001152int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1153 int npages, u64 iova, u32 *lkey, u32 *rkey);
1154int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1155 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1156int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1157void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1158 u32 *lkey, u32 *rkey);
1159int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1160int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001161int mlx4_test_interrupts(struct mlx4_dev *dev);
Amir Vadaid9236c32012-07-18 22:33:51 +00001162int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1163 int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001164void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001165
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001166int mlx4_get_phys_port_id(struct mlx4_dev *dev);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001167int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1168int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1169
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001170int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1171void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1172
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001173int mlx4_flow_attach(struct mlx4_dev *dev,
1174 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1175int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001176int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1177 enum mlx4_net_trans_promisc_mode flow_type);
1178int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1179 enum mlx4_net_trans_rule_id id);
1180int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001181
Jack Morgenstein54679e12012-08-03 08:40:43 +00001182void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1183 int i, int val);
1184
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001185int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1186
Jack Morgenstein993c4012012-08-03 08:40:48 +00001187int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1188int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1189int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1190int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1191int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1192enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1193int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1194
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001195void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1196__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein9cd59352014-03-12 12:00:38 +02001197
1198int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1199 int *slave_id);
1200int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1201 u8 *gid);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001202
Matan Barak4de65802013-11-07 15:25:14 +02001203int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1204 u32 max_range_qpn);
1205
Amir Vadaiec693d42013-04-23 06:06:49 +00001206cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1207
Matan Barakf74462a2014-03-19 18:11:51 +02001208struct mlx4_active_ports {
1209 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1210};
1211/* Returns a bitmap of the physical ports which are assigned to slave */
1212struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1213
1214/* Returns the physical port that represents the virtual port of the slave, */
1215/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1216/* mapping is returned. */
1217int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1218
1219struct mlx4_slaves_pport {
1220 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1221};
1222/* Returns a bitmap of all slaves that are assigned to port. */
1223struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1224 int port);
1225
1226/* Returns a bitmap of all slaves that are assigned exactly to all the */
1227/* the ports that are set in crit_ports. */
1228struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1229 struct mlx4_dev *dev,
1230 const struct mlx4_active_ports *crit_ports);
1231
1232/* Returns the slave's virtual port that represents the physical port. */
1233int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1234
Matan Barak449fc482014-03-19 18:11:52 +02001235int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
Or Gerlitzd18f1412014-03-27 14:02:03 +02001236
1237int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
Jack Morgenstein97982f52014-05-29 16:31:02 +03001238int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
Jack Morgenstein65fed8a2014-05-29 16:31:04 +03001239int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1240int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1241 int enable);
Roland Dreier225c7b12007-05-08 18:00:38 -07001242#endif /* MLX4_DEVICE_H */