blob: ca6d8033c8bb9ec2814aeb153d00af59ccdacd67 [file] [log] [blame]
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001/* Copyright (c) 2012-2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#ifndef __H_VIDC_HFI_HELPER_H__
15#define __H_VIDC_HFI_HELPER_H__
16
17#define HFI_COMMON_BASE (0)
18#define HFI_OX_BASE (0x01000000)
19
20#define HFI_VIDEO_DOMAIN_ENCODER (HFI_COMMON_BASE + 0x1)
21#define HFI_VIDEO_DOMAIN_DECODER (HFI_COMMON_BASE + 0x2)
22#define HFI_VIDEO_DOMAIN_VPE (HFI_COMMON_BASE + 0x4)
23#define HFI_VIDEO_DOMAIN_MBI (HFI_COMMON_BASE + 0x8)
24
25#define HFI_DOMAIN_BASE_COMMON (HFI_COMMON_BASE + 0)
26#define HFI_DOMAIN_BASE_VDEC (HFI_COMMON_BASE + 0x01000000)
27#define HFI_DOMAIN_BASE_VENC (HFI_COMMON_BASE + 0x02000000)
28#define HFI_DOMAIN_BASE_VPE (HFI_COMMON_BASE + 0x03000000)
29
30#define HFI_VIDEO_ARCH_OX (HFI_COMMON_BASE + 0x1)
31
32#define HFI_ARCH_COMMON_OFFSET (0)
33#define HFI_ARCH_OX_OFFSET (0x00200000)
34
35#define HFI_CMD_START_OFFSET (0x00010000)
36#define HFI_MSG_START_OFFSET (0x00020000)
37
38#define HFI_ERR_NONE HFI_COMMON_BASE
39#define HFI_ERR_SYS_FATAL (HFI_COMMON_BASE + 0x1)
40#define HFI_ERR_SYS_INVALID_PARAMETER (HFI_COMMON_BASE + 0x2)
41#define HFI_ERR_SYS_VERSION_MISMATCH (HFI_COMMON_BASE + 0x3)
42#define HFI_ERR_SYS_INSUFFICIENT_RESOURCES (HFI_COMMON_BASE + 0x4)
43#define HFI_ERR_SYS_MAX_SESSIONS_REACHED (HFI_COMMON_BASE + 0x5)
44#define HFI_ERR_SYS_UNSUPPORTED_CODEC (HFI_COMMON_BASE + 0x6)
45#define HFI_ERR_SYS_SESSION_IN_USE (HFI_COMMON_BASE + 0x7)
46#define HFI_ERR_SYS_SESSION_ID_OUT_OF_RANGE (HFI_COMMON_BASE + 0x8)
47#define HFI_ERR_SYS_UNSUPPORTED_DOMAIN (HFI_COMMON_BASE + 0x9)
48
49#define HFI_ERR_SESSION_FATAL (HFI_COMMON_BASE + 0x1001)
50#define HFI_ERR_SESSION_INVALID_PARAMETER (HFI_COMMON_BASE + 0x1002)
51#define HFI_ERR_SESSION_BAD_POINTER (HFI_COMMON_BASE + 0x1003)
52#define HFI_ERR_SESSION_INVALID_SESSION_ID (HFI_COMMON_BASE + 0x1004)
53#define HFI_ERR_SESSION_INVALID_STREAM_ID (HFI_COMMON_BASE + 0x1005)
54#define HFI_ERR_SESSION_INCORRECT_STATE_OPERATION \
55 (HFI_COMMON_BASE + 0x1006)
56#define HFI_ERR_SESSION_UNSUPPORTED_PROPERTY (HFI_COMMON_BASE + 0x1007)
57
58#define HFI_ERR_SESSION_UNSUPPORTED_SETTING (HFI_COMMON_BASE + 0x1008)
59
60#define HFI_ERR_SESSION_INSUFFICIENT_RESOURCES (HFI_COMMON_BASE + 0x1009)
61
62#define HFI_ERR_SESSION_STREAM_CORRUPT_OUTPUT_STALLED \
63 (HFI_COMMON_BASE + 0x100A)
64
65#define HFI_ERR_SESSION_STREAM_CORRUPT (HFI_COMMON_BASE + 0x100B)
66#define HFI_ERR_SESSION_ENC_OVERFLOW (HFI_COMMON_BASE + 0x100C)
67#define HFI_ERR_SESSION_UNSUPPORTED_STREAM (HFI_COMMON_BASE + 0x100D)
68#define HFI_ERR_SESSION_CMDSIZE (HFI_COMMON_BASE + 0x100E)
69#define HFI_ERR_SESSION_UNSUPPORT_CMD (HFI_COMMON_BASE + 0x100F)
70#define HFI_ERR_SESSION_UNSUPPORT_BUFFERTYPE (HFI_COMMON_BASE + 0x1010)
71#define HFI_ERR_SESSION_BUFFERCOUNT_TOOSMALL (HFI_COMMON_BASE + 0x1011)
72#define HFI_ERR_SESSION_INVALID_SCALE_FACTOR (HFI_COMMON_BASE + 0x1012)
73#define HFI_ERR_SESSION_UPSCALE_NOT_SUPPORTED (HFI_COMMON_BASE + 0x1013)
74
75#define HFI_EVENT_SYS_ERROR (HFI_COMMON_BASE + 0x1)
76#define HFI_EVENT_SESSION_ERROR (HFI_COMMON_BASE + 0x2)
77
78#define HFI_VIDEO_CODEC_H264 0x00000002
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080079#define HFI_VIDEO_CODEC_MPEG1 0x00000008
80#define HFI_VIDEO_CODEC_MPEG2 0x00000010
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080081#define HFI_VIDEO_CODEC_VP8 0x00001000
82#define HFI_VIDEO_CODEC_HEVC 0x00002000
83#define HFI_VIDEO_CODEC_VP9 0x00004000
Surajit Podder285ff282017-05-26 09:24:10 +053084#define HFI_VIDEO_CODEC_TME 0x00008000
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080085
Vaibhav Deshu Venkatesh0ad53f02017-08-07 13:21:47 -070086#define HFI_PROFILE_UNKNOWN 0x00000000
87#define HFI_LEVEL_UNKNOWN 0x00000000
88
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080089#define HFI_H264_PROFILE_BASELINE 0x00000001
90#define HFI_H264_PROFILE_MAIN 0x00000002
91#define HFI_H264_PROFILE_HIGH 0x00000004
Vaibhav Deshu Venkatesh0ad53f02017-08-07 13:21:47 -070092#define HFI_H264_PROFILE_STEREO_HIGH 0x00000008
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080093#define HFI_H264_PROFILE_MULTIVIEW_HIGH 0x00000010
Vaibhav Deshu Venkatesh0ad53f02017-08-07 13:21:47 -070094#define HFI_H264_PROFILE_CONSTRAINED_BASE 0x00000020
95#define HFI_H264_PROFILE_CONSTRAINED_HIGH 0x00000040
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080096
Umesh Pandey3cfce632017-03-02 13:56:18 -080097#define HFI_LEVEL_UNKNOWN 0x00000000
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080098#define HFI_H264_LEVEL_1 0x00000001
99#define HFI_H264_LEVEL_1b 0x00000002
100#define HFI_H264_LEVEL_11 0x00000004
101#define HFI_H264_LEVEL_12 0x00000008
102#define HFI_H264_LEVEL_13 0x00000010
103#define HFI_H264_LEVEL_2 0x00000020
104#define HFI_H264_LEVEL_21 0x00000040
105#define HFI_H264_LEVEL_22 0x00000080
106#define HFI_H264_LEVEL_3 0x00000100
107#define HFI_H264_LEVEL_31 0x00000200
108#define HFI_H264_LEVEL_32 0x00000400
109#define HFI_H264_LEVEL_4 0x00000800
110#define HFI_H264_LEVEL_41 0x00001000
111#define HFI_H264_LEVEL_42 0x00002000
112#define HFI_H264_LEVEL_5 0x00004000
113#define HFI_H264_LEVEL_51 0x00008000
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800114#define HFI_H264_LEVEL_52 0x00010000
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800115
116#define HFI_MPEG2_PROFILE_SIMPLE 0x00000001
117#define HFI_MPEG2_PROFILE_MAIN 0x00000002
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800118
119#define HFI_MPEG2_LEVEL_LL 0x00000001
120#define HFI_MPEG2_LEVEL_ML 0x00000002
Vaibhav Deshu Venkatesh0ad53f02017-08-07 13:21:47 -0700121#define HFI_MPEG2_LEVEL_HL 0x00000004
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800122
Vaibhav Deshu Venkatesh0ad53f02017-08-07 13:21:47 -0700123#define HFI_VP8_PROFILE_MAIN 0x00000001
Chinmay Sawarkar7f1cc152017-05-05 18:16:36 -0700124
Vaibhav Deshu Venkatesh0ad53f02017-08-07 13:21:47 -0700125#define HFI_VP8_LEVEL_VERSION_0 0x00000001
126#define HFI_VP8_LEVEL_VERSION_1 0x00000002
127#define HFI_VP8_LEVEL_VERSION_2 0x00000004
128#define HFI_VP8_LEVEL_VERSION_3 0x00000008
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800129
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800130#define HFI_HEVC_PROFILE_MAIN 0x00000001
131#define HFI_HEVC_PROFILE_MAIN10 0x00000002
132#define HFI_HEVC_PROFILE_MAIN_STILL_PIC 0x00000004
133
134#define HFI_HEVC_LEVEL_1 0x00000001
135#define HFI_HEVC_LEVEL_2 0x00000002
136#define HFI_HEVC_LEVEL_21 0x00000004
137#define HFI_HEVC_LEVEL_3 0x00000008
138#define HFI_HEVC_LEVEL_31 0x00000010
139#define HFI_HEVC_LEVEL_4 0x00000020
140#define HFI_HEVC_LEVEL_41 0x00000040
141#define HFI_HEVC_LEVEL_5 0x00000080
142#define HFI_HEVC_LEVEL_51 0x00000100
143#define HFI_HEVC_LEVEL_52 0x00000200
144#define HFI_HEVC_LEVEL_6 0x00000400
145#define HFI_HEVC_LEVEL_61 0x00000800
146#define HFI_HEVC_LEVEL_62 0x00001000
147
148#define HFI_HEVC_TIER_MAIN 0x1
149#define HFI_HEVC_TIER_HIGH0 0x2
150
Surajit Podder285ff282017-05-26 09:24:10 +0530151#define HFI_TME_PROFILE_DEFAULT 0x00000001
152#define HFI_TME_PROFILE_FRC 0x00000002
153#define HFI_TME_PROFILE_ASW 0x00000004
154#define HFI_TME_PROFILE_DFS_BOKEH 0x00000008
155
156#define HFI_TME_LEVEL_INTEGER 0x00000001
157
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800158#define HFI_BUFFER_INPUT (HFI_COMMON_BASE + 0x1)
159#define HFI_BUFFER_OUTPUT (HFI_COMMON_BASE + 0x2)
160#define HFI_BUFFER_OUTPUT2 (HFI_COMMON_BASE + 0x3)
161#define HFI_BUFFER_INTERNAL_PERSIST (HFI_COMMON_BASE + 0x4)
162#define HFI_BUFFER_INTERNAL_PERSIST_1 (HFI_COMMON_BASE + 0x5)
Chinmay Sawarkare6468ec2017-05-23 18:20:51 -0700163#define HFI_BUFFER_COMMON_INTERNAL_SCRATCH (HFI_COMMON_BASE + 0x6)
164#define HFI_BUFFER_COMMON_INTERNAL_SCRATCH_1 (HFI_COMMON_BASE + 0x7)
165#define HFI_BUFFER_COMMON_INTERNAL_SCRATCH_2 (HFI_COMMON_BASE + 0x8)
166#define HFI_BUFFER_COMMON_INTERNAL_RECON (HFI_COMMON_BASE + 0x9)
167#define HFI_BUFFER_EXTRADATA_OUTPUT (HFI_COMMON_BASE + 0xA)
168#define HFI_BUFFER_EXTRADATA_OUTPUT2 (HFI_COMMON_BASE + 0xB)
169#define HFI_BUFFER_EXTRADATA_INPUT (HFI_COMMON_BASE + 0xC)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800170
171#define HFI_BITDEPTH_8 (HFI_COMMON_BASE + 0x0)
172#define HFI_BITDEPTH_9 (HFI_COMMON_BASE + 0x1)
173#define HFI_BITDEPTH_10 (HFI_COMMON_BASE + 0x2)
174
175#define HFI_VENC_PERFMODE_MAX_QUALITY 0x1
176#define HFI_VENC_PERFMODE_POWER_SAVE 0x2
177
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800178#define HFI_WORKMODE_1 (HFI_COMMON_BASE + 0x1)
179#define HFI_WORKMODE_2 (HFI_COMMON_BASE + 0x2)
180
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800181struct hfi_buffer_info {
182 u32 buffer_addr;
183 u32 extra_data_addr;
184};
185
186#define HFI_PROPERTY_SYS_COMMON_START \
187 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + 0x0000)
188#define HFI_PROPERTY_SYS_DEBUG_CONFIG \
189 (HFI_PROPERTY_SYS_COMMON_START + 0x001)
190#define HFI_PROPERTY_SYS_RESOURCE_OCMEM_REQUIREMENT_INFO \
191 (HFI_PROPERTY_SYS_COMMON_START + 0x002)
192#define HFI_PROPERTY_SYS_CONFIG_VCODEC_CLKFREQ \
193 (HFI_PROPERTY_SYS_COMMON_START + 0x003)
194#define HFI_PROPERTY_SYS_IDLE_INDICATOR \
195 (HFI_PROPERTY_SYS_COMMON_START + 0x004)
196#define HFI_PROPERTY_SYS_CODEC_POWER_PLANE_CTRL \
197 (HFI_PROPERTY_SYS_COMMON_START + 0x005)
198#define HFI_PROPERTY_SYS_IMAGE_VERSION \
199 (HFI_PROPERTY_SYS_COMMON_START + 0x006)
200#define HFI_PROPERTY_SYS_CONFIG_COVERAGE \
201 (HFI_PROPERTY_SYS_COMMON_START + 0x007)
202
203#define HFI_PROPERTY_PARAM_COMMON_START \
204 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + 0x1000)
205#define HFI_PROPERTY_PARAM_FRAME_SIZE \
206 (HFI_PROPERTY_PARAM_COMMON_START + 0x001)
207#define HFI_PROPERTY_PARAM_UNCOMPRESSED_PLANE_ACTUAL_INFO \
208 (HFI_PROPERTY_PARAM_COMMON_START + 0x002)
209#define HFI_PROPERTY_PARAM_UNCOMPRESSED_FORMAT_SELECT \
210 (HFI_PROPERTY_PARAM_COMMON_START + 0x003)
211#define HFI_PROPERTY_PARAM_UNCOMPRESSED_FORMAT_SUPPORTED \
212 (HFI_PROPERTY_PARAM_COMMON_START + 0x004)
213#define HFI_PROPERTY_PARAM_PROFILE_LEVEL_CURRENT \
214 (HFI_PROPERTY_PARAM_COMMON_START + 0x005)
215#define HFI_PROPERTY_PARAM_PROFILE_LEVEL_SUPPORTED \
216 (HFI_PROPERTY_PARAM_COMMON_START + 0x006)
217#define HFI_PROPERTY_PARAM_CAPABILITY_SUPPORTED \
218 (HFI_PROPERTY_PARAM_COMMON_START + 0x007)
219#define HFI_PROPERTY_PARAM_PROPERTIES_SUPPORTED \
220 (HFI_PROPERTY_PARAM_COMMON_START + 0x008)
221#define HFI_PROPERTY_PARAM_CODEC_SUPPORTED \
222 (HFI_PROPERTY_PARAM_COMMON_START + 0x009)
223#define HFI_PROPERTY_PARAM_NAL_STREAM_FORMAT_SUPPORTED \
224 (HFI_PROPERTY_PARAM_COMMON_START + 0x00A)
225#define HFI_PROPERTY_PARAM_NAL_STREAM_FORMAT_SELECT \
226 (HFI_PROPERTY_PARAM_COMMON_START + 0x00B)
227#define HFI_PROPERTY_PARAM_MULTI_VIEW_FORMAT \
228 (HFI_PROPERTY_PARAM_COMMON_START + 0x00C)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800229#define HFI_PROPERTY_PARAM_CODEC_MASK_SUPPORTED \
230 (HFI_PROPERTY_PARAM_COMMON_START + 0x00E)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800231#define HFI_PROPERTY_PARAM_MAX_SESSIONS_SUPPORTED \
232 (HFI_PROPERTY_PARAM_COMMON_START + 0x010)
Karthikeyan Periasamya0e4bad2017-04-26 12:51:10 -0700233#define HFI_PROPERTY_PARAM_SECURE_SESSION \
234 (HFI_PROPERTY_PARAM_COMMON_START + 0x011)
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800235#define HFI_PROPERTY_PARAM_WORK_MODE \
236 (HFI_PROPERTY_PARAM_COMMON_START + 0x015)
Surajit Podder285ff282017-05-26 09:24:10 +0530237#define HFI_PROPERTY_TME_VERSION_SUPPORTED \
238 (HFI_PROPERTY_PARAM_COMMON_START + 0x016)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800239
240#define HFI_PROPERTY_CONFIG_COMMON_START \
241 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + 0x2000)
242#define HFI_PROPERTY_CONFIG_FRAME_RATE \
243 (HFI_PROPERTY_CONFIG_COMMON_START + 0x001)
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800244#define HFI_PROPERTY_CONFIG_VIDEOCORES_USAGE \
245 (HFI_PROPERTY_CONFIG_COMMON_START + 0x002)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800246
247#define HFI_PROPERTY_PARAM_VDEC_COMMON_START \
248 (HFI_DOMAIN_BASE_VDEC + HFI_ARCH_COMMON_OFFSET + 0x3000)
249#define HFI_PROPERTY_PARAM_VDEC_MULTI_STREAM \
250 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x001)
251#define HFI_PROPERTY_PARAM_VDEC_CONCEAL_COLOR \
252 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x002)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800253#define HFI_PROPERTY_PARAM_VDEC_PIXEL_BITDEPTH \
254 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x007)
255#define HFI_PROPERTY_PARAM_VDEC_PIC_STRUCT \
256 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x009)
257#define HFI_PROPERTY_PARAM_VDEC_COLOUR_SPACE \
258 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x00A)
259
260
261#define HFI_PROPERTY_CONFIG_VDEC_COMMON_START \
262 (HFI_DOMAIN_BASE_VDEC + HFI_ARCH_COMMON_OFFSET + 0x4000)
263
264#define HFI_PROPERTY_PARAM_VENC_COMMON_START \
265 (HFI_DOMAIN_BASE_VENC + HFI_ARCH_COMMON_OFFSET + 0x5000)
266#define HFI_PROPERTY_PARAM_VENC_SLICE_DELIVERY_MODE \
267 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x001)
268#define HFI_PROPERTY_PARAM_VENC_H264_ENTROPY_CONTROL \
269 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x002)
270#define HFI_PROPERTY_PARAM_VENC_H264_DEBLOCK_CONTROL \
271 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x003)
272#define HFI_PROPERTY_PARAM_VENC_RATE_CONTROL \
273 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x004)
Umesh Pandey3cfce632017-03-02 13:56:18 -0800274#define HFI_PROPERTY_PARAM_VENC_SESSION_QP_RANGE \
275 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x009)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800276#define HFI_PROPERTY_PARAM_VENC_OPEN_GOP \
277 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00C)
278#define HFI_PROPERTY_PARAM_VENC_INTRA_REFRESH \
279 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00D)
280#define HFI_PROPERTY_PARAM_VENC_MULTI_SLICE_CONTROL \
281 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00E)
282#define HFI_PROPERTY_PARAM_VENC_VBV_HRD_BUF_SIZE \
283 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00F)
284#define HFI_PROPERTY_PARAM_VENC_QUALITY_VS_SPEED \
285 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x010)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800286#define HFI_PROPERTY_PARAM_VENC_H264_SPS_ID \
287 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x014)
288#define HFI_PROPERTY_PARAM_VENC_H264_PPS_ID \
289 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x015)
Umesh Pandey7fce7ee2017-03-13 17:59:48 -0700290#define HFI_PROPERTY_PARAM_VENC_GENERATE_AUDNAL \
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800291 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x016)
292#define HFI_PROPERTY_PARAM_VENC_ASPECT_RATIO \
293 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x017)
294#define HFI_PROPERTY_PARAM_VENC_NUMREF \
295 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x018)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800296#define HFI_PROPERTY_PARAM_VENC_LTRMODE \
297 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x01C)
298#define HFI_PROPERTY_PARAM_VENC_VIDEO_SIGNAL_INFO \
299 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x01D)
Chinmay Sawarkard0054622017-05-04 13:50:59 -0700300#define HFI_PROPERTY_PARAM_VENC_VUI_TIMING_INFO \
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800301 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x01E)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800302#define HFI_PROPERTY_PARAM_VENC_LOW_LATENCY_MODE \
303 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x022)
304#define HFI_PROPERTY_PARAM_VENC_PRESERVE_TEXT_QUALITY \
305 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x023)
306#define HFI_PROPERTY_PARAM_VENC_H264_8X8_TRANSFORM \
307 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x025)
308#define HFI_PROPERTY_PARAM_VENC_HIER_P_MAX_NUM_ENH_LAYER \
309 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x026)
310#define HFI_PROPERTY_PARAM_VENC_DISABLE_RC_TIMESTAMP \
311 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x027)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800312#define HFI_PROPERTY_PARAM_VENC_VPX_ERROR_RESILIENCE_MODE \
313 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x029)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800314#define HFI_PROPERTY_PARAM_VENC_HIER_B_MAX_NUM_ENH_LAYER \
315 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x02C)
316#define HFI_PROPERTY_PARAM_VENC_HIER_P_HYBRID_MODE \
317 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x02F)
318#define HFI_PROPERTY_PARAM_VENC_BITRATE_TYPE \
319 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x031)
320#define HFI_PROPERTY_PARAM_VENC_VQZIP_SEI_TYPE \
321 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x033)
322#define HFI_PROPERTY_PARAM_VENC_IFRAMESIZE \
323 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x034)
Umesh Pandey3224e802017-10-12 20:18:58 -0700324#define HFI_PROPERTY_PARAM_VENC_SEND_OUTPUT_FOR_SKIPPED_FRAMES \
325 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x035)
326#define HFI_PROPERTY_PARAM_VENC_HDR10_PQ_SEI \
327 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x036)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800328
329#define HFI_PROPERTY_CONFIG_VENC_COMMON_START \
330 (HFI_DOMAIN_BASE_VENC + HFI_ARCH_COMMON_OFFSET + 0x6000)
331#define HFI_PROPERTY_CONFIG_VENC_TARGET_BITRATE \
332 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x001)
333#define HFI_PROPERTY_CONFIG_VENC_IDR_PERIOD \
334 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x002)
335#define HFI_PROPERTY_CONFIG_VENC_INTRA_PERIOD \
336 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x003)
337#define HFI_PROPERTY_CONFIG_VENC_REQUEST_SYNC_FRAME \
338 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x004)
339#define HFI_PROPERTY_CONFIG_VENC_SLICE_SIZE \
340 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x005)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800341#define HFI_PROPERTY_CONFIG_VENC_SYNC_FRAME_SEQUENCE_HEADER \
342 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x008)
343#define HFI_PROPERTY_CONFIG_VENC_MARKLTRFRAME \
344 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x009)
345#define HFI_PROPERTY_CONFIG_VENC_USELTRFRAME \
346 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00A)
347#define HFI_PROPERTY_CONFIG_VENC_HIER_P_ENH_LAYER \
348 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00B)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800349#define HFI_PROPERTY_CONFIG_VENC_PERF_MODE \
350 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00E)
351#define HFI_PROPERTY_CONFIG_VENC_BASELAYER_PRIORITYID \
352 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00F)
Chinmay Sawarkar79f56a62017-06-30 12:46:39 -0700353#define HFI_PROPERTY_CONFIG_VENC_BLUR_FRAME_SIZE \
354 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x010)
Shivendra Kakrania90cf3c72017-06-23 13:35:11 -0700355#define HFI_PROPERTY_CONFIG_VENC_FRAME_QP \
Praneeth Paladugu7fbd2792017-01-27 13:39:03 -0800356 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x012)
357
Chinmay Sawarkar582c72a2017-05-24 14:29:12 -0700358#define HFI_PROPERTY_PARAM_VPE_COMMON_START \
359 (HFI_DOMAIN_BASE_VPE + HFI_ARCH_COMMON_OFFSET + 0x7000)
360#define HFI_PROPERTY_PARAM_VPE_ROTATION \
361 (HFI_PROPERTY_PARAM_VPE_COMMON_START + 0x001)
Chinmay Sawarkarddd1d972017-08-15 10:10:06 -0700362#define HFI_PROPERTY_PARAM_VPE_COLOR_SPACE_CONVERSION \
363 (HFI_PROPERTY_PARAM_VPE_COMMON_START + 0x002)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800364
365#define HFI_PROPERTY_CONFIG_VPE_COMMON_START \
366 (HFI_DOMAIN_BASE_VPE + HFI_ARCH_COMMON_OFFSET + 0x8000)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800367
368struct hfi_pic_struct {
369 u32 progressive_only;
370};
371
372struct hfi_bitrate {
373 u32 bit_rate;
374 u32 layer_id;
375};
376
377struct hfi_colour_space {
378 u32 colour_space;
379};
380
381#define HFI_CAPABILITY_FRAME_WIDTH (HFI_COMMON_BASE + 0x1)
382#define HFI_CAPABILITY_FRAME_HEIGHT (HFI_COMMON_BASE + 0x2)
383#define HFI_CAPABILITY_MBS_PER_FRAME (HFI_COMMON_BASE + 0x3)
384#define HFI_CAPABILITY_MBS_PER_SECOND (HFI_COMMON_BASE + 0x4)
385#define HFI_CAPABILITY_FRAMERATE (HFI_COMMON_BASE + 0x5)
386#define HFI_CAPABILITY_SCALE_X (HFI_COMMON_BASE + 0x6)
387#define HFI_CAPABILITY_SCALE_Y (HFI_COMMON_BASE + 0x7)
388#define HFI_CAPABILITY_BITRATE (HFI_COMMON_BASE + 0x8)
389#define HFI_CAPABILITY_BFRAME (HFI_COMMON_BASE + 0x9)
390#define HFI_CAPABILITY_PEAKBITRATE (HFI_COMMON_BASE + 0xa)
391#define HFI_CAPABILITY_HIER_P_NUM_ENH_LAYERS (HFI_COMMON_BASE + 0x10)
392#define HFI_CAPABILITY_ENC_LTR_COUNT (HFI_COMMON_BASE + 0x11)
393#define HFI_CAPABILITY_CP_OUTPUT2_THRESH (HFI_COMMON_BASE + 0x12)
394#define HFI_CAPABILITY_HIER_B_NUM_ENH_LAYERS (HFI_COMMON_BASE + 0x13)
395#define HFI_CAPABILITY_LCU_SIZE (HFI_COMMON_BASE + 0x14)
396#define HFI_CAPABILITY_HIER_P_HYBRID_NUM_ENH_LAYERS (HFI_COMMON_BASE + 0x15)
397#define HFI_CAPABILITY_MBS_PER_SECOND_POWERSAVE (HFI_COMMON_BASE + 0x16)
Praneeth Paladugu520c7592017-01-26 13:53:14 -0800398#define HFI_CAPABILITY_EXTRADATA (HFI_COMMON_BASE + 0X17)
399#define HFI_CAPABILITY_PROFILE (HFI_COMMON_BASE + 0X18)
400#define HFI_CAPABILITY_LEVEL (HFI_COMMON_BASE + 0X19)
401#define HFI_CAPABILITY_I_FRAME_QP (HFI_COMMON_BASE + 0X20)
402#define HFI_CAPABILITY_P_FRAME_QP (HFI_COMMON_BASE + 0X21)
403#define HFI_CAPABILITY_B_FRAME_QP (HFI_COMMON_BASE + 0X22)
404#define HFI_CAPABILITY_RATE_CONTROL_MODES (HFI_COMMON_BASE + 0X23)
405#define HFI_CAPABILITY_BLUR_WIDTH (HFI_COMMON_BASE + 0X24)
406#define HFI_CAPABILITY_BLUR_HEIGHT (HFI_COMMON_BASE + 0X25)
407#define HFI_CAPABILITY_SLICE_DELIVERY_MODES (HFI_COMMON_BASE + 0X26)
408#define HFI_CAPABILITY_SLICE_BYTE (HFI_COMMON_BASE + 0X27)
409#define HFI_CAPABILITY_SLICE_MB (HFI_COMMON_BASE + 0X28)
410#define HFI_CAPABILITY_SECURE (HFI_COMMON_BASE + 0X29)
411#define HFI_CAPABILITY_MAX_NUM_B_FRAMES (HFI_COMMON_BASE + 0X2A)
412#define HFI_CAPABILITY_MAX_VIDEOCORES (HFI_COMMON_BASE + 0X2B)
413#define HFI_CAPABILITY_MAX_WORKMODES (HFI_COMMON_BASE + 0X2C)
414#define HFI_CAPABILITY_UBWC_CR_STATS (HFI_COMMON_BASE + 0X2D)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800415
416struct hfi_capability_supported {
417 u32 capability_type;
418 u32 min;
419 u32 max;
420 u32 step_size;
421};
422
423struct hfi_capability_supported_info {
424 u32 num_capabilities;
425 struct hfi_capability_supported rg_data[1];
426};
427
428#define HFI_DEBUG_MSG_LOW 0x00000001
429#define HFI_DEBUG_MSG_MEDIUM 0x00000002
430#define HFI_DEBUG_MSG_HIGH 0x00000004
431#define HFI_DEBUG_MSG_ERROR 0x00000008
432#define HFI_DEBUG_MSG_FATAL 0x00000010
433#define HFI_DEBUG_MSG_PERF 0x00000020
434
435#define HFI_DEBUG_MODE_QUEUE 0x00000001
436#define HFI_DEBUG_MODE_QDSS 0x00000002
437
438struct hfi_debug_config {
439 u32 debug_config;
440 u32 debug_mode;
441};
442
443struct hfi_enable {
444 u32 enable;
445};
446
447#define HFI_H264_DB_MODE_DISABLE (HFI_COMMON_BASE + 0x1)
448#define HFI_H264_DB_MODE_SKIP_SLICE_BOUNDARY \
449 (HFI_COMMON_BASE + 0x2)
450#define HFI_H264_DB_MODE_ALL_BOUNDARY (HFI_COMMON_BASE + 0x3)
451
452struct hfi_h264_db_control {
453 u32 mode;
454 u32 slice_alpha_offset;
455 u32 slice_beta_offset;
456};
457
458#define HFI_H264_ENTROPY_CAVLC (HFI_COMMON_BASE + 0x1)
459#define HFI_H264_ENTROPY_CABAC (HFI_COMMON_BASE + 0x2)
460
461#define HFI_H264_CABAC_MODEL_0 (HFI_COMMON_BASE + 0x1)
462#define HFI_H264_CABAC_MODEL_1 (HFI_COMMON_BASE + 0x2)
463#define HFI_H264_CABAC_MODEL_2 (HFI_COMMON_BASE + 0x3)
464
465struct hfi_h264_entropy_control {
466 u32 entropy_mode;
467 u32 cabac_model;
468};
469
470struct hfi_frame_rate {
471 u32 buffer_type;
472 u32 frame_rate;
473};
474
475#define HFI_INTRA_REFRESH_NONE (HFI_COMMON_BASE + 0x1)
476#define HFI_INTRA_REFRESH_CYCLIC (HFI_COMMON_BASE + 0x2)
Saurabh Kothawade11e05722017-05-16 19:07:58 -0700477#define HFI_INTRA_REFRESH_RANDOM (HFI_COMMON_BASE + 0x5)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800478
479struct hfi_intra_refresh {
480 u32 mode;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800481 u32 mbs;
482};
483
484struct hfi_idr_period {
485 u32 idr_period;
486};
487
Chinmay Sawarkar582c72a2017-05-24 14:29:12 -0700488struct hfi_vpe_rotation_type {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800489 u32 rotation;
490 u32 flip;
491};
492
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800493struct hfi_conceal_color {
Umesh Pandey42313a72017-07-05 18:20:06 -0700494 u32 conceal_color_8bit;
495 u32 conceal_color_10bit;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800496};
497
498struct hfi_intra_period {
499 u32 pframes;
500 u32 bframes;
501};
502
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800503struct hfi_multi_stream {
504 u32 buffer_type;
505 u32 enable;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800506};
507
508struct hfi_multi_view_format {
509 u32 views;
510 u32 rg_view_order[1];
511};
512
513#define HFI_MULTI_SLICE_OFF (HFI_COMMON_BASE + 0x1)
514#define HFI_MULTI_SLICE_BY_MB_COUNT (HFI_COMMON_BASE + 0x2)
515#define HFI_MULTI_SLICE_BY_BYTE_COUNT (HFI_COMMON_BASE + 0x3)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800516
517struct hfi_multi_slice_control {
518 u32 multi_slice;
519 u32 slice_size;
520};
521
522#define HFI_NAL_FORMAT_STARTCODES 0x00000001
523#define HFI_NAL_FORMAT_ONE_NAL_PER_BUFFER 0x00000002
524#define HFI_NAL_FORMAT_ONE_BYTE_LENGTH 0x00000004
525#define HFI_NAL_FORMAT_TWO_BYTE_LENGTH 0x00000008
526#define HFI_NAL_FORMAT_FOUR_BYTE_LENGTH 0x00000010
527
528struct hfi_nal_stream_format_supported {
529 u32 nal_stream_format_supported;
530};
531
532struct hfi_nal_stream_format_select {
533 u32 nal_stream_format_select;
534};
535#define HFI_PICTURE_TYPE_I 0x01
536#define HFI_PICTURE_TYPE_P 0x02
537#define HFI_PICTURE_TYPE_B 0x04
538#define HFI_PICTURE_TYPE_IDR 0x08
539#define HFI_PICTURE_TYPE_CRA 0x10
540
541struct hfi_profile_level {
542 u32 profile;
543 u32 level;
544};
545
546struct hfi_profile_level_supported {
547 u32 profile_count;
548 struct hfi_profile_level rg_profile_level[1];
549};
550
551struct hfi_quality_vs_speed {
552 u32 quality_vs_speed;
553};
554
555struct hfi_quantization {
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800556 u32 qp_packed;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800557 u32 layer_id;
Vaibhav Deshu Venkatesh3a147162017-04-27 16:21:12 -0700558 u32 enable;
559 u32 reserved[3];
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800560};
561
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800562struct hfi_quantization_range {
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800563 struct hfi_quantization min_qp;
564 struct hfi_quantization max_qp;
Umesh Pandey3cfce632017-03-02 13:56:18 -0800565 u32 reserved[4];
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800566};
567
568#define HFI_LTR_MODE_DISABLE 0x0
569#define HFI_LTR_MODE_MANUAL 0x1
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800570
571struct hfi_ltr_mode {
572 u32 ltr_mode;
573 u32 ltr_count;
574 u32 trust_mode;
575};
576
577struct hfi_ltr_use {
578 u32 ref_ltr;
579 u32 use_constrnt;
580 u32 frames;
581};
582
583struct hfi_ltr_mark {
584 u32 mark_frame;
585};
586
587struct hfi_frame_size {
588 u32 buffer_type;
589 u32 width;
590 u32 height;
591};
592
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800593struct hfi_videocores_usage_type {
594 u32 video_core_enable_mask;
595};
596
597struct hfi_video_work_mode {
598 u32 video_work_mode;
599};
600
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800601struct hfi_video_signal_metadata {
602 u32 enable;
603 u32 video_format;
604 u32 video_full_range;
605 u32 color_description;
606 u32 color_primaries;
607 u32 transfer_characteristics;
608 u32 matrix_coeffs;
609};
610
Chinmay Sawarkard0054622017-05-04 13:50:59 -0700611struct hfi_vui_timing_info {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800612 u32 enable;
613 u32 fixed_frame_rate;
614 u32 time_scale;
615};
616
617struct hfi_bit_depth {
618 u32 buffer_type;
619 u32 bit_depth;
620};
621
622struct hfi_picture_type {
623 u32 is_sync_frame;
624 u32 picture_type;
625};
626
627/* Base Offset for UBWC color formats */
628#define HFI_COLOR_FORMAT_UBWC_BASE (0x8000)
629/* Base Offset for 10-bit color formats */
630#define HFI_COLOR_FORMAT_10_BIT_BASE (0x4000)
631
632#define HFI_COLOR_FORMAT_MONOCHROME (HFI_COMMON_BASE + 0x1)
633#define HFI_COLOR_FORMAT_NV12 (HFI_COMMON_BASE + 0x2)
634#define HFI_COLOR_FORMAT_NV21 (HFI_COMMON_BASE + 0x3)
635#define HFI_COLOR_FORMAT_NV12_4x4TILE (HFI_COMMON_BASE + 0x4)
636#define HFI_COLOR_FORMAT_NV21_4x4TILE (HFI_COMMON_BASE + 0x5)
637#define HFI_COLOR_FORMAT_YUYV (HFI_COMMON_BASE + 0x6)
638#define HFI_COLOR_FORMAT_YVYU (HFI_COMMON_BASE + 0x7)
639#define HFI_COLOR_FORMAT_UYVY (HFI_COMMON_BASE + 0x8)
640#define HFI_COLOR_FORMAT_VYUY (HFI_COMMON_BASE + 0x9)
641#define HFI_COLOR_FORMAT_RGB565 (HFI_COMMON_BASE + 0xA)
642#define HFI_COLOR_FORMAT_BGR565 (HFI_COMMON_BASE + 0xB)
643#define HFI_COLOR_FORMAT_RGB888 (HFI_COMMON_BASE + 0xC)
644#define HFI_COLOR_FORMAT_BGR888 (HFI_COMMON_BASE + 0xD)
645#define HFI_COLOR_FORMAT_YUV444 (HFI_COMMON_BASE + 0xE)
646#define HFI_COLOR_FORMAT_RGBA8888 (HFI_COMMON_BASE + 0x10)
647
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800648#define HFI_COLOR_FORMAT_YUV420_TP10 \
Umesh Pandey3cfce632017-03-02 13:56:18 -0800649 (HFI_COLOR_FORMAT_10_BIT_BASE + HFI_COLOR_FORMAT_NV12)
650#define HFI_COLOR_FORMAT_P010 \
651 (HFI_COLOR_FORMAT_10_BIT_BASE + HFI_COLOR_FORMAT_NV12 + 0x1)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800652
653#define HFI_COLOR_FORMAT_NV12_UBWC \
654 (HFI_COLOR_FORMAT_UBWC_BASE + HFI_COLOR_FORMAT_NV12)
655
656#define HFI_COLOR_FORMAT_YUV420_TP10_UBWC \
657 (HFI_COLOR_FORMAT_UBWC_BASE + HFI_COLOR_FORMAT_YUV420_TP10)
658
659#define HFI_COLOR_FORMAT_RGBA8888_UBWC \
660 (HFI_COLOR_FORMAT_UBWC_BASE + HFI_COLOR_FORMAT_RGBA8888)
661
662#define HFI_MAX_MATRIX_COEFFS 9
663#define HFI_MAX_BIAS_COEFFS 3
664#define HFI_MAX_LIMIT_COEFFS 6
665
666#define HFI_STATISTICS_MODE_DEFAULT 0x10
667#define HFI_STATISTICS_MODE_1 0x11
668#define HFI_STATISTICS_MODE_2 0x12
669#define HFI_STATISTICS_MODE_3 0x13
670
671struct hfi_uncompressed_format_select {
672 u32 buffer_type;
673 u32 format;
674};
675
676struct hfi_uncompressed_format_supported {
677 u32 buffer_type;
678 u32 format_entries;
679 u32 rg_format_info[1];
680};
681
682struct hfi_uncompressed_plane_actual {
683 u32 actual_stride;
684 u32 actual_plane_buffer_height;
685};
686
687struct hfi_uncompressed_plane_actual_info {
688 u32 buffer_type;
689 u32 num_planes;
690 struct hfi_uncompressed_plane_actual rg_plane_format[1];
691};
692
693struct hfi_uncompressed_plane_constraints {
694 u32 stride_multiples;
695 u32 max_stride;
696 u32 min_plane_buffer_height_multiple;
697 u32 buffer_alignment;
698};
699
700struct hfi_uncompressed_plane_info {
701 u32 format;
702 u32 num_planes;
703 struct hfi_uncompressed_plane_constraints rg_plane_format[1];
704};
705
706struct hfi_codec_supported {
707 u32 decoder_codec_supported;
708 u32 encoder_codec_supported;
709};
710
711struct hfi_properties_supported {
712 u32 num_properties;
713 u32 rg_properties[1];
714};
715
716struct hfi_max_sessions_supported {
717 u32 max_sessions;
718};
719
720struct hfi_vpe_color_space_conversion {
Chinmay Sawarkarddd1d972017-08-15 10:10:06 -0700721 u32 input_color_primaries;
722 u32 custom_matrix_enabled;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800723 u32 csc_matrix[HFI_MAX_MATRIX_COEFFS];
724 u32 csc_bias[HFI_MAX_BIAS_COEFFS];
725 u32 csc_limit[HFI_MAX_LIMIT_COEFFS];
726};
727
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800728#define HFI_ROTATE_NONE (HFI_COMMON_BASE + 0x1)
729#define HFI_ROTATE_90 (HFI_COMMON_BASE + 0x2)
730#define HFI_ROTATE_180 (HFI_COMMON_BASE + 0x3)
731#define HFI_ROTATE_270 (HFI_COMMON_BASE + 0x4)
732
733#define HFI_FLIP_NONE (HFI_COMMON_BASE + 0x1)
734#define HFI_FLIP_HORIZONTAL (HFI_COMMON_BASE + 0x2)
Chinmay Sawarkar582c72a2017-05-24 14:29:12 -0700735#define HFI_FLIP_VERTICAL (HFI_COMMON_BASE + 0x4)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800736
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700737#define HFI_RESOURCE_SYSCACHE 0x00000002
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800738
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700739struct hfi_resource_subcache_type {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800740 u32 size;
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700741 u32 sc_id;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800742};
743
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700744struct hfi_resource_syscache_info_type {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800745 u32 num_entries;
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700746 struct hfi_resource_subcache_type rg_subcache_entries[1];
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800747};
748
749struct hfi_property_sys_image_version_info_type {
750 u32 string_size;
751 u8 str_image_version[1];
752};
753
754struct hfi_venc_config_advanced {
755 u8 pipe2d;
756 u8 hw_mode;
757 u8 low_delay_enforce;
758 u8 worker_vppsg_delay;
759 u32 close_gop;
760 u32 h264_constrain_intra_pred;
761 u32 h264_transform_8x8_flag;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800762 u32 multi_refp_en;
763 u32 qmatrix_en;
764 u8 vpp_info_packet_mode;
765 u8 ref_tile_mode;
766 u8 bitstream_flush_mode;
767 u32 vppsg_vspap_fb_sync_delay;
768 u32 rc_initial_delay;
769 u32 peak_bitrate_constraint;
770 u32 ds_display_frame_width;
771 u32 ds_display_frame_height;
772 u32 perf_tune_param_ptr;
773 u32 input_x_offset;
774 u32 input_y_offset;
775 u32 input_roi_width;
776 u32 input_roi_height;
777 u32 vsp_fifo_dma_sel;
778 u32 h264_num_ref_frames;
779};
780
781struct hfi_vbv_hrd_bufsize {
782 u32 buffer_size;
783};
784
785struct hfi_codec_mask_supported {
786 u32 codecs;
787 u32 video_domains;
788};
789
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800790struct hfi_aspect_ratio {
791 u32 aspect_width;
792 u32 aspect_height;
793};
794
795#define HFI_IFRAME_SIZE_DEFAULT (HFI_COMMON_BASE + 0x1)
796#define HFI_IFRAME_SIZE_MEDIUM (HFI_COMMON_BASE + 0x2)
797#define HFI_IFRAME_SIZE_HIGH (HFI_COMMON_BASE + 0x3)
798#define HFI_IFRAME_SIZE_UNLIMITED (HFI_COMMON_BASE + 0x4)
799struct hfi_iframe_size {
800 u32 type;
801};
802
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800803
804#define HFI_CMD_SYS_COMMON_START \
805(HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + HFI_CMD_START_OFFSET \
806 + 0x0000)
807#define HFI_CMD_SYS_INIT (HFI_CMD_SYS_COMMON_START + 0x001)
808#define HFI_CMD_SYS_PC_PREP (HFI_CMD_SYS_COMMON_START + 0x002)
809#define HFI_CMD_SYS_SET_RESOURCE (HFI_CMD_SYS_COMMON_START + 0x003)
810#define HFI_CMD_SYS_RELEASE_RESOURCE (HFI_CMD_SYS_COMMON_START + 0x004)
811#define HFI_CMD_SYS_SET_PROPERTY (HFI_CMD_SYS_COMMON_START + 0x005)
812#define HFI_CMD_SYS_GET_PROPERTY (HFI_CMD_SYS_COMMON_START + 0x006)
813#define HFI_CMD_SYS_SESSION_INIT (HFI_CMD_SYS_COMMON_START + 0x007)
814#define HFI_CMD_SYS_SESSION_END (HFI_CMD_SYS_COMMON_START + 0x008)
815#define HFI_CMD_SYS_SET_BUFFERS (HFI_CMD_SYS_COMMON_START + 0x009)
816#define HFI_CMD_SYS_TEST_START (HFI_CMD_SYS_COMMON_START + 0x100)
817
818#define HFI_CMD_SESSION_COMMON_START \
819 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + \
820 HFI_CMD_START_OFFSET + 0x1000)
821#define HFI_CMD_SESSION_SET_PROPERTY \
822 (HFI_CMD_SESSION_COMMON_START + 0x001)
823#define HFI_CMD_SESSION_SET_BUFFERS \
824 (HFI_CMD_SESSION_COMMON_START + 0x002)
825#define HFI_CMD_SESSION_GET_SEQUENCE_HEADER \
826 (HFI_CMD_SESSION_COMMON_START + 0x003)
827
828#define HFI_MSG_SYS_COMMON_START \
829 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + \
830 HFI_MSG_START_OFFSET + 0x0000)
831#define HFI_MSG_SYS_INIT_DONE (HFI_MSG_SYS_COMMON_START + 0x1)
832#define HFI_MSG_SYS_PC_PREP_DONE (HFI_MSG_SYS_COMMON_START + 0x2)
833#define HFI_MSG_SYS_RELEASE_RESOURCE (HFI_MSG_SYS_COMMON_START + 0x3)
834#define HFI_MSG_SYS_DEBUG (HFI_MSG_SYS_COMMON_START + 0x4)
835#define HFI_MSG_SYS_SESSION_INIT_DONE (HFI_MSG_SYS_COMMON_START + 0x6)
836#define HFI_MSG_SYS_SESSION_END_DONE (HFI_MSG_SYS_COMMON_START + 0x7)
837#define HFI_MSG_SYS_IDLE (HFI_MSG_SYS_COMMON_START + 0x8)
838#define HFI_MSG_SYS_COV (HFI_MSG_SYS_COMMON_START + 0x9)
839#define HFI_MSG_SYS_PROPERTY_INFO (HFI_MSG_SYS_COMMON_START + 0xA)
840#define HFI_MSG_SESSION_SYNC_DONE (HFI_MSG_SESSION_OX_START + 0xD)
841
842#define HFI_MSG_SESSION_COMMON_START \
843 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + \
844 HFI_MSG_START_OFFSET + 0x1000)
845#define HFI_MSG_EVENT_NOTIFY (HFI_MSG_SESSION_COMMON_START + 0x1)
846#define HFI_MSG_SESSION_GET_SEQUENCE_HEADER_DONE \
847 (HFI_MSG_SESSION_COMMON_START + 0x2)
848
849#define HFI_CMD_SYS_TEST_SSR (HFI_CMD_SYS_TEST_START + 0x1)
850#define HFI_TEST_SSR_SW_ERR_FATAL 0x1
851#define HFI_TEST_SSR_SW_DIV_BY_ZERO 0x2
852#define HFI_TEST_SSR_HW_WDOG_IRQ 0x3
853
854struct vidc_hal_cmd_pkt_hdr {
855 u32 size;
856 u32 packet_type;
857};
858
859struct vidc_hal_msg_pkt_hdr {
860 u32 size;
861 u32 packet;
862};
863
864struct vidc_hal_session_cmd_pkt {
865 u32 size;
866 u32 packet_type;
867 u32 session_id;
868};
869
870struct hfi_cmd_sys_init_packet {
871 u32 size;
872 u32 packet_type;
873 u32 arch_type;
874};
875
876struct hfi_cmd_sys_pc_prep_packet {
877 u32 size;
878 u32 packet_type;
879};
880
881struct hfi_cmd_sys_set_resource_packet {
882 u32 size;
883 u32 packet_type;
884 u32 resource_handle;
885 u32 resource_type;
886 u32 rg_resource_data[1];
887};
888
889struct hfi_cmd_sys_release_resource_packet {
890 u32 size;
891 u32 packet_type;
892 u32 resource_type;
893 u32 resource_handle;
894};
895
896struct hfi_cmd_sys_set_property_packet {
897 u32 size;
898 u32 packet_type;
899 u32 num_properties;
900 u32 rg_property_data[1];
901};
902
903struct hfi_cmd_sys_get_property_packet {
904 u32 size;
905 u32 packet_type;
906 u32 num_properties;
907 u32 rg_property_data[1];
908};
909
910struct hfi_cmd_sys_session_init_packet {
911 u32 size;
912 u32 packet_type;
913 u32 session_id;
914 u32 session_domain;
915 u32 session_codec;
916};
917
918struct hfi_cmd_sys_session_end_packet {
919 u32 size;
920 u32 packet_type;
921 u32 session_id;
922};
923
924struct hfi_cmd_sys_set_buffers_packet {
925 u32 size;
926 u32 packet_type;
927 u32 buffer_type;
928 u32 buffer_size;
929 u32 num_buffers;
930 u32 rg_buffer_addr[1];
931};
932
933struct hfi_cmd_session_set_property_packet {
934 u32 size;
935 u32 packet_type;
936 u32 session_id;
937 u32 num_properties;
938 u32 rg_property_data[0];
939};
940
941struct hfi_cmd_session_set_buffers_packet {
942 u32 size;
943 u32 packet_type;
944 u32 session_id;
945 u32 buffer_type;
946 u32 buffer_size;
947 u32 extra_data_size;
948 u32 min_buffer_size;
949 u32 num_buffers;
950 u32 rg_buffer_info[1];
951};
952
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800953struct hfi_cmd_session_sync_process_packet {
954 u32 size;
955 u32 packet_type;
956 u32 session_id;
957 u32 sync_id;
958 u32 rg_data[1];
959};
960
961struct hfi_msg_event_notify_packet {
962 u32 size;
963 u32 packet_type;
964 u32 session_id;
965 u32 event_id;
966 u32 event_data1;
967 u32 event_data2;
968 u32 rg_ext_event_data[1];
969};
970
971struct hfi_msg_release_buffer_ref_event_packet {
972 u32 packet_buffer;
973 u32 extra_data_buffer;
974 u32 output_tag;
975};
976
977struct hfi_msg_sys_init_done_packet {
978 u32 size;
979 u32 packet_type;
980 u32 error_type;
981 u32 num_properties;
982 u32 rg_property_data[1];
983};
984
985struct hfi_msg_sys_pc_prep_done_packet {
986 u32 size;
987 u32 packet_type;
988 u32 error_type;
989};
990
991struct hfi_msg_sys_release_resource_done_packet {
992 u32 size;
993 u32 packet_type;
994 u32 resource_handle;
995 u32 error_type;
996};
997
998struct hfi_msg_sys_session_init_done_packet {
999 u32 size;
1000 u32 packet_type;
1001 u32 session_id;
1002 u32 error_type;
1003 u32 num_properties;
1004 u32 rg_property_data[1];
1005};
1006
1007struct hfi_msg_sys_session_end_done_packet {
1008 u32 size;
1009 u32 packet_type;
1010 u32 session_id;
1011 u32 error_type;
1012};
1013
1014struct hfi_msg_session_get_sequence_header_done_packet {
1015 u32 size;
1016 u32 packet_type;
1017 u32 session_id;
1018 u32 error_type;
1019 u32 header_len;
1020 u32 sequence_header;
1021};
1022
1023struct hfi_msg_sys_debug_packet {
1024 u32 size;
1025 u32 packet_type;
1026 u32 msg_type;
1027 u32 msg_size;
1028 u32 time_stamp_hi;
1029 u32 time_stamp_lo;
1030 u8 rg_msg_data[1];
1031};
1032
1033struct hfi_msg_sys_coverage_packet {
1034 u32 size;
1035 u32 packet_type;
1036 u32 msg_size;
1037 u32 time_stamp_hi;
1038 u32 time_stamp_lo;
1039 u8 rg_msg_data[1];
1040};
1041
1042enum HFI_VENUS_QTBL_STATUS {
1043 HFI_VENUS_QTBL_DISABLED = 0x00,
1044 HFI_VENUS_QTBL_ENABLED = 0x01,
1045 HFI_VENUS_QTBL_INITIALIZING = 0x02,
1046 HFI_VENUS_QTBL_DEINITIALIZING = 0x03
1047};
1048
1049enum HFI_VENUS_CTRL_INIT_STATUS {
1050 HFI_VENUS_CTRL_NOT_INIT = 0x0,
1051 HFI_VENUS_CTRL_READY = 0x1,
1052 HFI_VENUS_CTRL_ERROR_FATAL = 0x2
1053};
1054
1055struct hfi_sfr_struct {
1056 u32 bufSize;
1057 u8 rg_data[1];
1058};
1059
1060struct hfi_cmd_sys_test_ssr_packet {
1061 u32 size;
1062 u32 packet_type;
1063 u32 trigger_type;
1064};
Umesh Pandey3224e802017-10-12 20:18:58 -07001065
1066struct hfi_mastering_display_colour_sei_payload {
1067 u32 display_primariesX[3];
1068 u32 display_primariesY[3];
1069 u32 white_pointX;
1070 u32 white_pointY;
1071 u32 max_display_mastering_luminance;
1072 u32 min_display_mastering_luminance;
1073};
1074
1075struct hfi_content_light_level_sei_payload {
1076 u32 max_content_light;
1077 u32 max_pic_average_light;
1078};
1079
1080struct hfi_hdr10_pq_sei {
1081 struct hfi_mastering_display_colour_sei_payload mdisp_info;
1082 struct hfi_content_light_level_sei_payload cll_info;
1083};
1084
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001085#endif