blob: b96cefd5a2eb48d6f0f4eeeccbc795e249a6c597 [file] [log] [blame]
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorec97506a2014-02-27 20:32:43 -08004 Copyright(c) 1999 - 2014 Intel Corporation.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/pci.h>
29#include <linux/delay.h>
30#include <linux/sched.h>
31
32#include "ixgbe.h"
33#include "ixgbe_phy.h"
Greg Rose096a58f2010-01-09 02:26:26 +000034#include "ixgbe_mbx.h"
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000035
36#define IXGBE_82599_MAX_TX_QUEUES 128
37#define IXGBE_82599_MAX_RX_QUEUES 128
38#define IXGBE_82599_RAR_ENTRIES 128
39#define IXGBE_82599_MC_TBL_SIZE 128
40#define IXGBE_82599_VFT_TBL_SIZE 128
John Fastabende09ad232011-04-04 04:29:41 +000041#define IXGBE_82599_RX_PB_SIZE 512
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000042
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000043static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
44static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
45static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
46static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
47 ixgbe_link_speed speed,
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000048 bool autoneg_wait_to_complete);
Don Skidmorecd7e1f02009-10-08 15:36:22 +000049static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
50 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +000051 bool autoneg_wait_to_complete);
Jacob Kellerf4f10402013-06-25 07:59:23 +000052static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw);
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000053static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
54 bool autoneg_wait_to_complete);
55static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000056 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000057 bool autoneg_wait_to_complete);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000058static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
59 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000060 bool autoneg_wait_to_complete);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +000061static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw);
Don Skidmore8f583322013-07-27 06:25:38 +000062static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
63 u8 dev_addr, u8 *data);
64static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
65 u8 dev_addr, u8 data);
Don Skidmore429d6a32014-02-27 20:32:41 -080066static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw);
67static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000068
Don Skidmore0b2679d2013-02-21 03:00:04 +000069static bool ixgbe_mng_enabled(struct ixgbe_hw *hw)
70{
71 u32 fwsm, manc, factps;
72
73 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
74 if ((fwsm & IXGBE_FWSM_MODE_MASK) != IXGBE_FWSM_FW_MODE_PT)
75 return false;
76
77 manc = IXGBE_READ_REG(hw, IXGBE_MANC);
78 if (!(manc & IXGBE_MANC_RCV_TCO_EN))
79 return false;
80
81 factps = IXGBE_READ_REG(hw, IXGBE_FACTPS);
82 if (factps & IXGBE_FACTPS_MNGCG)
83 return false;
84
85 return true;
86}
87
Don Skidmore7b25cdb2009-08-25 04:47:32 +000088static void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000089{
90 struct ixgbe_mac_info *mac = &hw->mac;
Don Skidmorec6ecf392010-12-03 03:31:51 +000091
Don Skidmore0b2679d2013-02-21 03:00:04 +000092 /* enable the laser control functions for SFP+ fiber
93 * and MNG not enabled
94 */
95 if ((mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
96 !hw->mng_fw_enabled) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000097 mac->ops.disable_tx_laser =
98 &ixgbe_disable_tx_laser_multispeed_fiber;
99 mac->ops.enable_tx_laser =
100 &ixgbe_enable_tx_laser_multispeed_fiber;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000101 mac->ops.flap_tx_laser = &ixgbe_flap_tx_laser_multispeed_fiber;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000102 } else {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000103 mac->ops.disable_tx_laser = NULL;
104 mac->ops.enable_tx_laser = NULL;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000105 mac->ops.flap_tx_laser = NULL;
Don Skidmorec6ecf392010-12-03 03:31:51 +0000106 }
107
108 if (hw->phy.multispeed_fiber) {
109 /* Set up dual speed SFP+ support */
110 mac->ops.setup_link = &ixgbe_setup_mac_link_multispeed_fiber;
111 } else {
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000112 if ((mac->ops.get_media_type(hw) ==
113 ixgbe_media_type_backplane) &&
114 (hw->phy.smart_speed == ixgbe_smart_speed_auto ||
Emil Tantilov0fa6d832011-03-18 08:18:32 +0000115 hw->phy.smart_speed == ixgbe_smart_speed_on) &&
116 !ixgbe_verify_lesm_fw_enabled_82599(hw))
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000117 mac->ops.setup_link = &ixgbe_setup_mac_link_smartspeed;
118 else
119 mac->ops.setup_link = &ixgbe_setup_mac_link_82599;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000120 }
121}
122
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000123static s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000124{
125 s32 ret_val = 0;
126 u16 list_offset, data_offset, data_value;
127
128 if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) {
129 ixgbe_init_mac_link_ops_82599(hw);
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000130
131 hw->phy.ops.reset = NULL;
132
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000133 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset,
134 &data_offset);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000135 if (ret_val != 0)
136 goto setup_sfp_out;
137
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000138 /* PHY config will finish before releasing the semaphore */
Don Skidmore5e655102011-02-25 01:58:04 +0000139 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
140 IXGBE_GSSR_MAC_CSR_SM);
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000141 if (ret_val != 0) {
142 ret_val = IXGBE_ERR_SWFW_SYNC;
143 goto setup_sfp_out;
144 }
145
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000146 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
147 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000148 while (data_value != 0xffff) {
149 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value);
150 IXGBE_WRITE_FLUSH(hw);
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000151 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
152 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000153 }
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000154
155 /* Release the semaphore */
Emil Tantilov6d980c32011-04-13 04:56:15 +0000156 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
Don Skidmore032b4322011-03-18 09:32:53 +0000157 /*
158 * Delay obtaining semaphore again to allow FW access,
159 * semaphore_delay is in ms usleep_range needs us.
160 */
161 usleep_range(hw->eeprom.semaphore_delay * 1000,
162 hw->eeprom.semaphore_delay * 2000);
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000163
Don Skidmored7bbcd32012-10-24 06:19:01 +0000164 /* Restart DSP and set SFI mode */
Don Skidmore429d6a32014-02-27 20:32:41 -0800165 ret_val = hw->mac.ops.prot_autoc_write(hw,
166 hw->mac.orig_autoc | IXGBE_AUTOC_LMS_10G_SERIAL,
167 false);
Don Skidmored7bbcd32012-10-24 06:19:01 +0000168
169 if (ret_val) {
170 hw_dbg(hw, " sfp module setup not complete\n");
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000171 ret_val = IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
172 goto setup_sfp_out;
173 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000174 }
175
176setup_sfp_out:
177 return ret_val;
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000178
179setup_sfp_err:
180 /* Release the semaphore */
181 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
182 /* Delay obtaining semaphore again to allow FW access,
183 * semaphore_delay is in ms usleep_range needs us.
184 */
185 usleep_range(hw->eeprom.semaphore_delay * 1000,
186 hw->eeprom.semaphore_delay * 2000);
187 hw_err(hw, "eeprom read at offset %d failed\n", data_offset);
188 return IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000189}
190
Don Skidmore429d6a32014-02-27 20:32:41 -0800191/**
192 * prot_autoc_read_82599 - Hides MAC differences needed for AUTOC read
193 * @hw: pointer to hardware structure
194 * @locked: Return the if we locked for this read.
195 * @reg_val: Value we read from AUTOC
196 *
197 * For this part (82599) we need to wrap read-modify-writes with a possible
198 * FW/SW lock. It is assumed this lock will be freed with the next
199 * prot_autoc_write_82599(). Note, that locked can only be true in cases
200 * where this function doesn't return an error.
201 **/
202static s32 prot_autoc_read_82599(struct ixgbe_hw *hw, bool *locked,
203 u32 *reg_val)
204{
205 s32 ret_val;
206
207 *locked = false;
208 /* If LESM is on then we need to hold the SW/FW semaphore. */
209 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
210 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
211 IXGBE_GSSR_MAC_CSR_SM);
212 if (!ret_val)
213 return IXGBE_ERR_SWFW_SYNC;
214
215 *locked = true;
216 }
217
218 *reg_val = IXGBE_READ_REG(hw, IXGBE_AUTOC);
219 return 0;
220}
221
222/**
223 * prot_autoc_write_82599 - Hides MAC differences needed for AUTOC write
224 * @hw: pointer to hardware structure
225 * @reg_val: value to write to AUTOC
226 * @locked: bool to indicate whether the SW/FW lock was already taken by
227 * previous proc_autoc_read_82599.
228 *
229 * This part (82599) may need to hold a the SW/FW lock around all writes to
230 * AUTOC. Likewise after a write we need to do a pipeline reset.
231 **/
232static s32 prot_autoc_write_82599(struct ixgbe_hw *hw, u32 autoc, bool locked)
233{
234 s32 ret_val = 0;
235
Don Skidmorec97506a2014-02-27 20:32:43 -0800236 /* Blocked by MNG FW so bail */
237 if (ixgbe_check_reset_blocked(hw))
238 goto out;
239
Don Skidmore429d6a32014-02-27 20:32:41 -0800240 /* We only need to get the lock if:
241 * - We didn't do it already (in the read part of a read-modify-write)
242 * - LESM is enabled.
243 */
244 if (!locked && ixgbe_verify_lesm_fw_enabled_82599(hw)) {
245 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
246 IXGBE_GSSR_MAC_CSR_SM);
247 if (!ret_val)
248 return IXGBE_ERR_SWFW_SYNC;
249 }
250
251 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
252 ret_val = ixgbe_reset_pipeline_82599(hw);
253
Don Skidmorec97506a2014-02-27 20:32:43 -0800254out:
Don Skidmore429d6a32014-02-27 20:32:41 -0800255 /* Free the SW/FW semaphore as we either grabbed it here or
256 * already had it when this function was called.
257 */
258 if (locked)
259 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
260
261 return ret_val;
262}
263
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000264static s32 ixgbe_get_invariants_82599(struct ixgbe_hw *hw)
265{
266 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000267
268 ixgbe_init_mac_link_ops_82599(hw);
269
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000270 mac->mcft_size = IXGBE_82599_MC_TBL_SIZE;
271 mac->vft_size = IXGBE_82599_VFT_TBL_SIZE;
272 mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES;
273 mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES;
274 mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +0000275 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000276
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000277 return 0;
278}
279
280/**
281 * ixgbe_init_phy_ops_82599 - PHY/SFP specific init
282 * @hw: pointer to hardware structure
283 *
284 * Initialize any function pointers that were not able to be
285 * set during get_invariants because the PHY/SFP type was
286 * not known. Perform the SFP init if necessary.
287 *
288 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000289static s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000290{
291 struct ixgbe_mac_info *mac = &hw->mac;
292 struct ixgbe_phy_info *phy = &hw->phy;
293 s32 ret_val = 0;
Don Skidmore8f583322013-07-27 06:25:38 +0000294 u32 esdp;
295
296 if (hw->device_id == IXGBE_DEV_ID_82599_QSFP_SF_QP) {
297 /* Store flag indicating I2C bus access control unit. */
298 hw->phy.qsfp_shared_i2c_bus = true;
299
300 /* Initialize access to QSFP+ I2C bus */
301 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
302 esdp |= IXGBE_ESDP_SDP0_DIR;
303 esdp &= ~IXGBE_ESDP_SDP1_DIR;
304 esdp &= ~IXGBE_ESDP_SDP0;
305 esdp &= ~IXGBE_ESDP_SDP0_NATIVE;
306 esdp &= ~IXGBE_ESDP_SDP1_NATIVE;
307 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
308 IXGBE_WRITE_FLUSH(hw);
309
310 phy->ops.read_i2c_byte = &ixgbe_read_i2c_byte_82599;
311 phy->ops.write_i2c_byte = &ixgbe_write_i2c_byte_82599;
312 }
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000313
314 /* Identify the PHY or SFP module */
315 ret_val = phy->ops.identify(hw);
316
317 /* Setup function pointers based on detected SFP module and speeds */
318 ixgbe_init_mac_link_ops_82599(hw);
319
320 /* If copper media, overwrite with copper function pointers */
321 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
322 mac->ops.setup_link = &ixgbe_setup_copper_link_82599;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000323 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800324 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000325 }
326
327 /* Set necessary function pointers based on phy type */
328 switch (hw->phy.type) {
329 case ixgbe_phy_tn:
330 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
Emil Tantilovb57e35b2011-07-28 06:17:04 +0000331 phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000332 phy->ops.get_firmware_version =
333 &ixgbe_get_phy_firmware_version_tnx;
334 break;
335 default:
336 break;
337 }
338
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000339 return ret_val;
340}
341
342/**
343 * ixgbe_get_link_capabilities_82599 - Determines link capabilities
344 * @hw: pointer to hardware structure
345 * @speed: pointer to link speed
Josh Hay3d292262012-12-15 03:28:19 +0000346 * @autoneg: true when autoneg or autotry is enabled
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000347 *
348 * Determines the link capabilities by reading the AUTOC register.
349 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000350static s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw,
351 ixgbe_link_speed *speed,
Josh Hay3d292262012-12-15 03:28:19 +0000352 bool *autoneg)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000353{
354 s32 status = 0;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000355 u32 autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000356
Don Skidmorecb836a92010-06-29 18:30:59 +0000357 /* Determine 1G link capabilities off of SFP+ type */
358 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000359 hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1 ||
Don Skidmore345be202013-04-11 06:23:34 +0000360 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core0 ||
361 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core1 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000362 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
363 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1) {
Don Skidmorecb836a92010-06-29 18:30:59 +0000364 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000365 *autoneg = true;
Don Skidmorecb836a92010-06-29 18:30:59 +0000366 goto out;
367 }
368
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000369 /*
370 * Determine link capabilities based on the stored value of AUTOC,
371 * which represents EEPROM defaults. If AUTOC value has not been
372 * stored, use the current register value.
373 */
374 if (hw->mac.orig_link_settings_stored)
375 autoc = hw->mac.orig_autoc;
376 else
377 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
378
379 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000380 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
381 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000382 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000383 break;
384
385 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
386 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000387 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000388 break;
389
390 case IXGBE_AUTOC_LMS_1G_AN:
391 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000392 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000393 break;
394
395 case IXGBE_AUTOC_LMS_10G_SERIAL:
396 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000397 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000398 break;
399
400 case IXGBE_AUTOC_LMS_KX4_KX_KR:
401 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
402 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000403 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000404 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000405 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000406 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000407 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000408 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000409 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000410 break;
411
412 case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII:
413 *speed = IXGBE_LINK_SPEED_100_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000414 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000415 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000416 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000417 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000418 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000419 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000420 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000421 break;
422
423 case IXGBE_AUTOC_LMS_SGMII_1G_100M:
424 *speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000425 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000426 break;
427
428 default:
429 status = IXGBE_ERR_LINK_SETUP;
430 goto out;
431 break;
432 }
433
434 if (hw->phy.multispeed_fiber) {
435 *speed |= IXGBE_LINK_SPEED_10GB_FULL |
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000436 IXGBE_LINK_SPEED_1GB_FULL;
437
438 /* QSFP must not enable auto-negotiation */
439 if (hw->phy.media_type == ixgbe_media_type_fiber_qsfp)
440 *autoneg = false;
441 else
442 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000443 }
444
445out:
446 return status;
447}
448
449/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000450 * ixgbe_get_media_type_82599 - Get media type
451 * @hw: pointer to hardware structure
452 *
453 * Returns the media type (fiber, copper, backplane)
454 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000455static enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000456{
457 enum ixgbe_media_type media_type;
458
459 /* Detect if there is a copper PHY attached. */
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000460 switch (hw->phy.type) {
461 case ixgbe_phy_cu_unknown:
462 case ixgbe_phy_tn:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000463 media_type = ixgbe_media_type_copper;
464 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000465 default:
466 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000467 }
468
469 switch (hw->device_id) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000470 case IXGBE_DEV_ID_82599_KX4:
Don Skidmoredbfec662009-10-02 08:58:25 +0000471 case IXGBE_DEV_ID_82599_KX4_MEZZ:
Don Skidmore312eb932009-10-02 08:58:04 +0000472 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
Don Skidmore74757d42009-12-08 07:22:23 +0000473 case IXGBE_DEV_ID_82599_KR:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000474 case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000475 case IXGBE_DEV_ID_82599_XAUI_LOM:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000476 /* Default device ID is mezzanine card KX/KX4 */
477 media_type = ixgbe_media_type_backplane;
478 break;
479 case IXGBE_DEV_ID_82599_SFP:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000480 case IXGBE_DEV_ID_82599_SFP_FCOE:
Don Skidmore38ad1c82009-10-08 15:35:58 +0000481 case IXGBE_DEV_ID_82599_SFP_EM:
Emil Tantilov4c40ef02011-03-24 07:06:02 +0000482 case IXGBE_DEV_ID_82599_SFP_SF2:
Emil Tantilov9e791e42011-11-04 06:43:29 +0000483 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Emil Tantilov7d145282011-09-08 08:30:14 +0000484 case IXGBE_DEV_ID_82599EN_SFP:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000485 media_type = ixgbe_media_type_fiber;
486 break;
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000487 case IXGBE_DEV_ID_82599_CX4:
Peter P Waskiewicz Jr6b1be192009-09-14 07:48:10 +0000488 media_type = ixgbe_media_type_cx4;
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000489 break;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000490 case IXGBE_DEV_ID_82599_T3_LOM:
491 media_type = ixgbe_media_type_copper;
492 break;
Don Skidmore4f6290c2011-05-14 06:36:35 +0000493 case IXGBE_DEV_ID_82599_LS:
494 media_type = ixgbe_media_type_fiber_lco;
495 break;
Don Skidmore8f583322013-07-27 06:25:38 +0000496 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
497 media_type = ixgbe_media_type_fiber_qsfp;
498 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000499 default:
500 media_type = ixgbe_media_type_unknown;
501 break;
502 }
503out:
504 return media_type;
505}
506
507/**
Jacob Kellerf4f10402013-06-25 07:59:23 +0000508 * ixgbe_stop_mac_link_on_d3_82599 - Disables link on D3
509 * @hw: pointer to hardware structure
510 *
511 * Disables link, should be called during D3 power down sequence.
512 *
513 */
514static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw)
515{
516 u32 autoc2_reg;
517
518 if (!hw->mng_fw_enabled && !hw->wol_enabled) {
519 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
520 autoc2_reg |= IXGBE_AUTOC2_LINK_DISABLE_ON_D3_MASK;
521 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
522 }
523}
524
525/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000526 * ixgbe_start_mac_link_82599 - Setup MAC link settings
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000527 * @hw: pointer to hardware structure
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000528 * @autoneg_wait_to_complete: true when waiting for completion is needed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000529 *
530 * Configures link settings based on values in the ixgbe_hw struct.
531 * Restarts the link. Performs autonegotiation if needed.
532 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000533static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000534 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000535{
536 u32 autoc_reg;
537 u32 links_reg;
538 u32 i;
539 s32 status = 0;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000540 bool got_lock = false;
541
542 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
543 status = hw->mac.ops.acquire_swfw_sync(hw,
544 IXGBE_GSSR_MAC_CSR_SM);
545 if (status)
546 goto out;
547
548 got_lock = true;
549 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000550
551 /* Restart link */
Don Skidmored7bbcd32012-10-24 06:19:01 +0000552 ixgbe_reset_pipeline_82599(hw);
553
554 if (got_lock)
555 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000556
557 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000558 if (autoneg_wait_to_complete) {
Don Skidmored7bbcd32012-10-24 06:19:01 +0000559 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000560 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
561 IXGBE_AUTOC_LMS_KX4_KX_KR ||
562 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
563 IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
564 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
565 IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
566 links_reg = 0; /* Just in case Autoneg time = 0 */
567 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
568 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
569 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
570 break;
571 msleep(100);
572 }
573 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
574 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
575 hw_dbg(hw, "Autoneg did not complete.\n");
576 }
577 }
578 }
579
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000580 /* Add delay to filter out noises during initial link setup */
581 msleep(50);
582
Don Skidmored7bbcd32012-10-24 06:19:01 +0000583out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000584 return status;
585}
586
Emil Tantilov8c7bea32011-02-19 08:43:44 +0000587/**
588 * ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser
589 * @hw: pointer to hardware structure
590 *
591 * The base drivers may require better control over SFP+ module
592 * PHY states. This includes selectively shutting down the Tx
593 * laser on the PHY, effectively halting physical link.
594 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000595static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000596{
597 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
598
Don Skidmorec97506a2014-02-27 20:32:43 -0800599 /* Blocked by MNG FW so bail */
600 if (ixgbe_check_reset_blocked(hw))
601 return;
602
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000603 /* Disable tx laser; allow 100us to go dark per spec */
604 esdp_reg |= IXGBE_ESDP_SDP3;
605 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
606 IXGBE_WRITE_FLUSH(hw);
607 udelay(100);
608}
609
610/**
611 * ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser
612 * @hw: pointer to hardware structure
613 *
614 * The base drivers may require better control over SFP+ module
615 * PHY states. This includes selectively turning on the Tx
616 * laser on the PHY, effectively starting physical link.
617 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000618static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000619{
620 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
621
622 /* Enable tx laser; allow 100ms to light up */
623 esdp_reg &= ~IXGBE_ESDP_SDP3;
624 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
625 IXGBE_WRITE_FLUSH(hw);
626 msleep(100);
627}
628
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000629/**
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000630 * ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser
631 * @hw: pointer to hardware structure
632 *
633 * When the driver changes the link speeds that it can support,
634 * it sets autotry_restart to true to indicate that we need to
635 * initiate a new autotry session with the link partner. To do
636 * so, we set the speed then disable and re-enable the tx laser, to
637 * alert the link partner that it also needs to restart autotry on its
638 * end. This is consistent with true clause 37 autoneg, which also
639 * involves a loss of signal.
640 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000641static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000642{
Don Skidmorec97506a2014-02-27 20:32:43 -0800643 /* Blocked by MNG FW so bail */
644 if (ixgbe_check_reset_blocked(hw))
645 return;
646
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000647 if (hw->mac.autotry_restart) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000648 ixgbe_disable_tx_laser_multispeed_fiber(hw);
649 ixgbe_enable_tx_laser_multispeed_fiber(hw);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000650 hw->mac.autotry_restart = false;
651 }
652}
653
654/**
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000655 * ixgbe_set_fiber_fixed_speed - Set module link speed for fixed fiber
656 * @hw: pointer to hardware structure
657 * @speed: link speed to set
658 *
659 * We set the module speed differently for fixed fiber. For other
660 * multi-speed devices we don't have an error value so here if we
661 * detect an error we just log it and exit.
662 */
663static void ixgbe_set_fiber_fixed_speed(struct ixgbe_hw *hw,
664 ixgbe_link_speed speed)
665{
666 s32 status;
667 u8 rs, eeprom_data;
668
669 switch (speed) {
670 case IXGBE_LINK_SPEED_10GB_FULL:
671 /* one bit mask same as setting on */
672 rs = IXGBE_SFF_SOFT_RS_SELECT_10G;
673 break;
674 case IXGBE_LINK_SPEED_1GB_FULL:
675 rs = IXGBE_SFF_SOFT_RS_SELECT_1G;
676 break;
677 default:
678 hw_dbg(hw, "Invalid fixed module speed\n");
679 return;
680 }
681
682 /* Set RS0 */
683 status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
684 IXGBE_I2C_EEPROM_DEV_ADDR2,
685 &eeprom_data);
686 if (status) {
687 hw_dbg(hw, "Failed to read Rx Rate Select RS0\n");
688 goto out;
689 }
690
Don Skidmored3cec9272014-01-16 02:30:10 -0800691 eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) | rs;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000692
693 status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
694 IXGBE_I2C_EEPROM_DEV_ADDR2,
695 eeprom_data);
696 if (status) {
697 hw_dbg(hw, "Failed to write Rx Rate Select RS0\n");
698 goto out;
699 }
700
701 /* Set RS1 */
702 status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB,
703 IXGBE_I2C_EEPROM_DEV_ADDR2,
704 &eeprom_data);
705 if (status) {
706 hw_dbg(hw, "Failed to read Rx Rate Select RS1\n");
707 goto out;
708 }
709
710 eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) & rs;
711
712 status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB,
713 IXGBE_I2C_EEPROM_DEV_ADDR2,
714 eeprom_data);
715 if (status) {
716 hw_dbg(hw, "Failed to write Rx Rate Select RS1\n");
717 goto out;
718 }
719out:
720 return;
721}
722
723/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000724 * ixgbe_setup_mac_link_multispeed_fiber - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000725 * @hw: pointer to hardware structure
726 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000727 * @autoneg_wait_to_complete: true when waiting for completion is needed
728 *
729 * Set the link speed in the AUTOC register and restarts link.
730 **/
John Fastabendb32c8dc2011-04-12 02:44:55 +0000731static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000732 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000733 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000734{
735 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000736 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000737 ixgbe_link_speed highest_link_speed = IXGBE_LINK_SPEED_UNKNOWN;
738 u32 speedcnt = 0;
739 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000740 u32 i = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000741 bool link_up = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000742 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000743
744 /* Mask off requested but non-supported speeds */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000745 status = hw->mac.ops.get_link_capabilities(hw, &link_speed,
Josh Hay3d292262012-12-15 03:28:19 +0000746 &autoneg);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000747 if (status != 0)
748 return status;
749
750 speed &= link_speed;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000751
752 /*
753 * Try each speed one by one, highest priority first. We do this in
754 * software because 10gb fiber doesn't support speed autonegotiation.
755 */
756 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
757 speedcnt++;
758 highest_link_speed = IXGBE_LINK_SPEED_10GB_FULL;
759
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000760 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000761 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
762 false);
763 if (status != 0)
764 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000765
Emil Tantilov037c6d02011-02-25 07:49:39 +0000766 if ((link_speed == IXGBE_LINK_SPEED_10GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000767 goto out;
768
769 /* Set the module link speed */
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000770 switch (hw->phy.media_type) {
771 case ixgbe_media_type_fiber:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000772 esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5);
773 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
774 IXGBE_WRITE_FLUSH(hw);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000775 break;
776 case ixgbe_media_type_fiber_qsfp:
777 /* QSFP module automatically detects MAC link speed */
778 break;
779 default:
780 hw_dbg(hw, "Unexpected media type.\n");
781 break;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000782 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000783
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000784 /* Allow module to change analog characteristics (1G->10G) */
785 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000786
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000787 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000788 IXGBE_LINK_SPEED_10GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000789 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000790 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000791 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000792
793 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000794 if (hw->mac.ops.flap_tx_laser)
795 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000796
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000797 /*
798 * Wait for the controller to acquire link. Per IEEE 802.3ap,
799 * Section 73.10.2, we may have to wait up to 500ms if KR is
800 * attempted. 82599 uses the same timing for 10g SFI.
801 */
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000802 for (i = 0; i < 5; i++) {
803 /* Wait for the link partner to also set speed */
804 msleep(100);
805
806 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000807 status = hw->mac.ops.check_link(hw, &link_speed,
808 &link_up, false);
809 if (status != 0)
810 return status;
811
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000812 if (link_up)
813 goto out;
814 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000815 }
816
817 if (speed & IXGBE_LINK_SPEED_1GB_FULL) {
818 speedcnt++;
819 if (highest_link_speed == IXGBE_LINK_SPEED_UNKNOWN)
820 highest_link_speed = IXGBE_LINK_SPEED_1GB_FULL;
821
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000822 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000823 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
824 false);
825 if (status != 0)
826 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000827
Emil Tantilov037c6d02011-02-25 07:49:39 +0000828 if ((link_speed == IXGBE_LINK_SPEED_1GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000829 goto out;
830
831 /* Set the module link speed */
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000832 switch (hw->phy.media_type) {
833 case ixgbe_media_type_fiber_fixed:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000834 ixgbe_set_fiber_fixed_speed(hw,
835 IXGBE_LINK_SPEED_1GB_FULL);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000836 break;
837 case ixgbe_media_type_fiber:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000838 esdp_reg &= ~IXGBE_ESDP_SDP5;
839 esdp_reg |= IXGBE_ESDP_SDP5_DIR;
840 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
841 IXGBE_WRITE_FLUSH(hw);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000842 break;
843 case ixgbe_media_type_fiber_qsfp:
844 /* QSFP module automatically detects MAC link speed */
845 break;
846 default:
847 hw_dbg(hw, "Unexpected media type.\n");
848 break;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000849 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000850
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000851 /* Allow module to change analog characteristics (10G->1G) */
852 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000853
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000854 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000855 IXGBE_LINK_SPEED_1GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000856 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000857 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000858 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000859
860 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000861 if (hw->mac.ops.flap_tx_laser)
862 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000863
864 /* Wait for the link partner to also set speed */
865 msleep(100);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000866
867 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000868 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
869 false);
870 if (status != 0)
871 return status;
872
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000873 if (link_up)
874 goto out;
875 }
876
877 /*
878 * We didn't get link. Configure back to the highest speed we tried,
879 * (if there was more than one). We call ourselves back with just the
880 * single highest speed that the user requested.
881 */
882 if (speedcnt > 1)
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000883 status = ixgbe_setup_mac_link_multispeed_fiber(hw,
884 highest_link_speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000885 autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000886
887out:
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000888 /* Set autoneg_advertised value based on input link speed */
889 hw->phy.autoneg_advertised = 0;
890
891 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
892 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
893
894 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
895 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
896
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000897 return status;
898}
899
900/**
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000901 * ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed
902 * @hw: pointer to hardware structure
903 * @speed: new link speed
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000904 * @autoneg_wait_to_complete: true when waiting for completion is needed
905 *
906 * Implements the Intel SmartSpeed algorithm.
907 **/
908static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000909 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000910 bool autoneg_wait_to_complete)
911{
912 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000913 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000914 s32 i, j;
915 bool link_up = false;
916 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000917
918 /* Set autoneg_advertised value based on input link speed */
919 hw->phy.autoneg_advertised = 0;
920
921 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
922 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
923
924 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
925 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
926
927 if (speed & IXGBE_LINK_SPEED_100_FULL)
928 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL;
929
930 /*
931 * Implement Intel SmartSpeed algorithm. SmartSpeed will reduce the
932 * autoneg advertisement if link is unable to be established at the
933 * highest negotiated rate. This can sometimes happen due to integrity
934 * issues with the physical media connection.
935 */
936
937 /* First, try to get link with full advertisement */
938 hw->phy.smart_speed_active = false;
939 for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) {
Josh Hayfd0326f2012-12-15 03:28:30 +0000940 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000941 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000942 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000943 goto out;
944
945 /*
946 * Wait for the controller to acquire link. Per IEEE 802.3ap,
947 * Section 73.10.2, we may have to wait up to 500ms if KR is
948 * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per
949 * Table 9 in the AN MAS.
950 */
951 for (i = 0; i < 5; i++) {
952 mdelay(100);
953
954 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000955 status = hw->mac.ops.check_link(hw, &link_speed,
956 &link_up, false);
957 if (status != 0)
958 goto out;
959
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000960 if (link_up)
961 goto out;
962 }
963 }
964
965 /*
966 * We didn't get link. If we advertised KR plus one of KX4/KX
967 * (or BX4/BX), then disable KR and try again.
968 */
969 if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) ||
970 ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0))
971 goto out;
972
973 /* Turn SmartSpeed on to disable KR support */
974 hw->phy.smart_speed_active = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000975 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000976 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000977 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000978 goto out;
979
980 /*
981 * Wait for the controller to acquire link. 600ms will allow for
982 * the AN link_fail_inhibit_timer as well for multiple cycles of
983 * parallel detect, both 10g and 1g. This allows for the maximum
984 * connect attempts as defined in the AN MAS table 73-7.
985 */
986 for (i = 0; i < 6; i++) {
987 mdelay(100);
988
989 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000990 status = hw->mac.ops.check_link(hw, &link_speed,
991 &link_up, false);
992 if (status != 0)
993 goto out;
994
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000995 if (link_up)
996 goto out;
997 }
998
999 /* We didn't get link. Turn SmartSpeed back off. */
1000 hw->phy.smart_speed_active = false;
Josh Hayfd0326f2012-12-15 03:28:30 +00001001 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001002 autoneg_wait_to_complete);
1003
1004out:
Anjali Singhaic4ee6a52010-04-27 11:31:25 +00001005 if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL))
Emil Tantilov037c6d02011-02-25 07:49:39 +00001006 hw_dbg(hw, "Smartspeed has downgraded the link speed from "
Emil Tantilov849c4542010-06-03 16:53:41 +00001007 "the maximum advertised\n");
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001008 return status;
1009}
1010
1011/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001012 * ixgbe_setup_mac_link_82599 - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001013 * @hw: pointer to hardware structure
1014 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001015 * @autoneg_wait_to_complete: true when waiting for completion is needed
1016 *
1017 * Set the link speed in the AUTOC register and restarts link.
1018 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +00001019static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +00001020 ixgbe_link_speed speed,
1021 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001022{
1023 s32 status = 0;
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001024 u32 autoc, pma_pmd_1g, link_mode, start_autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001025 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001026 u32 orig_autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001027 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
1028 u32 links_reg;
1029 u32 i;
1030 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
Josh Hayfd0326f2012-12-15 03:28:30 +00001031 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001032
1033 /* Check to see if speed passed in is supported. */
Don Skidmore9cdcf092012-02-17 07:38:13 +00001034 status = hw->mac.ops.get_link_capabilities(hw, &link_capabilities,
1035 &autoneg);
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00001036 if (status != 0)
1037 goto out;
1038
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001039 speed &= link_capabilities;
1040
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001041 if (speed == IXGBE_LINK_SPEED_UNKNOWN) {
1042 status = IXGBE_ERR_LINK_SETUP;
1043 goto out;
1044 }
1045
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001046 /* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/
1047 if (hw->mac.orig_link_settings_stored)
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001048 autoc = hw->mac.orig_autoc;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001049 else
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001050 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1051
1052 orig_autoc = autoc;
Don Skidmore429d6a32014-02-27 20:32:41 -08001053 start_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001054 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
1055 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001056
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001057 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
1058 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
1059 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001060 /* Set KX4/KX/KR support according to speed requested */
1061 autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP);
Emil Tantilov55461dd2012-08-10 07:35:14 +00001062 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001063 if (orig_autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001064 autoc |= IXGBE_AUTOC_KX4_SUPP;
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001065 if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) &&
1066 (hw->phy.smart_speed_active == false))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001067 autoc |= IXGBE_AUTOC_KR_SUPP;
Emil Tantilov55461dd2012-08-10 07:35:14 +00001068 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001069 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
1070 autoc |= IXGBE_AUTOC_KX_SUPP;
1071 } else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) &&
1072 (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN ||
1073 link_mode == IXGBE_AUTOC_LMS_1G_AN)) {
1074 /* Switch from 1G SFI to 10G SFI if requested */
1075 if ((speed == IXGBE_LINK_SPEED_10GB_FULL) &&
1076 (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) {
1077 autoc &= ~IXGBE_AUTOC_LMS_MASK;
1078 autoc |= IXGBE_AUTOC_LMS_10G_SERIAL;
1079 }
1080 } else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) &&
1081 (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) {
1082 /* Switch from 10G SFI to 1G SFI if requested */
1083 if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
1084 (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) {
1085 autoc &= ~IXGBE_AUTOC_LMS_MASK;
1086 if (autoneg)
1087 autoc |= IXGBE_AUTOC_LMS_1G_AN;
1088 else
1089 autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN;
1090 }
1091 }
1092
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001093 if (autoc != start_autoc) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001094 /* Restart link */
Don Skidmore429d6a32014-02-27 20:32:41 -08001095 status = hw->mac.ops.prot_autoc_write(hw, autoc, false);
1096 if (!status)
1097 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001098
1099 /* Only poll for autoneg to complete if specified to do so */
1100 if (autoneg_wait_to_complete) {
1101 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
1102 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
1103 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
1104 links_reg = 0; /*Just in case Autoneg time=0*/
1105 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
1106 links_reg =
1107 IXGBE_READ_REG(hw, IXGBE_LINKS);
1108 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
1109 break;
1110 msleep(100);
1111 }
1112 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
1113 status =
1114 IXGBE_ERR_AUTONEG_NOT_COMPLETE;
1115 hw_dbg(hw, "Autoneg did not "
1116 "complete.\n");
1117 }
1118 }
1119 }
1120
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001121 /* Add delay to filter out noises during initial link setup */
1122 msleep(50);
1123 }
1124
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001125out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001126 return status;
1127}
1128
1129/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001130 * ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001131 * @hw: pointer to hardware structure
1132 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001133 * @autoneg_wait_to_complete: true if waiting is needed to complete
1134 *
1135 * Restarts link on PHY and MAC based on settings passed in.
1136 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001137static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
1138 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001139 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001140{
1141 s32 status;
1142
1143 /* Setup the PHY according to input speed */
Josh Hay99b76642012-12-15 03:28:24 +00001144 status = hw->phy.ops.setup_link_speed(hw, speed,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001145 autoneg_wait_to_complete);
1146 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001147 ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001148
1149 return status;
1150}
1151
1152/**
1153 * ixgbe_reset_hw_82599 - Perform hardware reset
1154 * @hw: pointer to hardware structure
1155 *
1156 * Resets the hardware by resetting the transmit and receive units, masks
1157 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
1158 * reset.
1159 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001160static s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001161{
Alexander Duyck8132b542011-07-15 07:29:44 +00001162 ixgbe_link_speed link_speed;
1163 s32 status;
Don Skidmore429d6a32014-02-27 20:32:41 -08001164 u32 ctrl, i, autoc, autoc2;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001165 u32 curr_lms;
Alexander Duyck8132b542011-07-15 07:29:44 +00001166 bool link_up = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001167
1168 /* Call adapter stop to disable tx/rx and clear interrupts */
Emil Tantilovff9d1a52011-08-16 04:35:11 +00001169 status = hw->mac.ops.stop_adapter(hw);
1170 if (status != 0)
1171 goto reset_hw_out;
1172
1173 /* flush pending Tx transactions */
1174 ixgbe_clear_tx_pending(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001175
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001176 /* PHY ops must be identified and initialized prior to reset */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001177
Emil Tantilov037c6d02011-02-25 07:49:39 +00001178 /* Identify PHY and related function pointers */
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001179 status = hw->phy.ops.init(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001180
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001181 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1182 goto reset_hw_out;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001183
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001184 /* Setup SFP module if there is one present. */
1185 if (hw->phy.sfp_setup_needed) {
1186 status = hw->mac.ops.setup_sfp(hw);
1187 hw->phy.sfp_setup_needed = false;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001188 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001189
Emil Tantilov037c6d02011-02-25 07:49:39 +00001190 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1191 goto reset_hw_out;
1192
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001193 /* Reset PHY */
1194 if (hw->phy.reset_disable == false && hw->phy.ops.reset != NULL)
1195 hw->phy.ops.reset(hw);
1196
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001197 /* remember AUTOC from before we reset */
Don Skidmore429d6a32014-02-27 20:32:41 -08001198 curr_lms = IXGBE_READ_REG(hw, IXGBE_AUTOC) & IXGBE_AUTOC_LMS_MASK;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001199
Emil Tantilova4297dc2011-02-14 08:45:13 +00001200mac_reset_top:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001201 /*
Alexander Duyck8132b542011-07-15 07:29:44 +00001202 * Issue global reset to the MAC. Needs to be SW reset if link is up.
1203 * If link reset is used when link is up, it might reset the PHY when
1204 * mng is using it. If link is down or the flag to force full link
1205 * reset is set, then perform link reset.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001206 */
Alexander Duyck8132b542011-07-15 07:29:44 +00001207 ctrl = IXGBE_CTRL_LNK_RST;
1208 if (!hw->force_full_reset) {
1209 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
1210 if (link_up)
1211 ctrl = IXGBE_CTRL_RST;
1212 }
1213
1214 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
1215 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001216 IXGBE_WRITE_FLUSH(hw);
1217
1218 /* Poll for reset bit to self-clear indicating reset is complete */
1219 for (i = 0; i < 10; i++) {
1220 udelay(1);
1221 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
Alexander Duyck8132b542011-07-15 07:29:44 +00001222 if (!(ctrl & IXGBE_CTRL_RST_MASK))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001223 break;
1224 }
Alexander Duyck8132b542011-07-15 07:29:44 +00001225
1226 if (ctrl & IXGBE_CTRL_RST_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001227 status = IXGBE_ERR_RESET_FAILED;
1228 hw_dbg(hw, "Reset polling failed to complete.\n");
1229 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001230
Alexander Duyck8132b542011-07-15 07:29:44 +00001231 msleep(50);
1232
Emil Tantilova4297dc2011-02-14 08:45:13 +00001233 /*
1234 * Double resets are required for recovery from certain error
1235 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +00001236 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +00001237 */
1238 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
1239 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +00001240 goto mac_reset_top;
1241 }
1242
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001243 /*
1244 * Store the original AUTOC/AUTOC2 values if they have not been
1245 * stored off yet. Otherwise restore the stored original
1246 * values since the reset operation sets back to defaults.
1247 */
Don Skidmore429d6a32014-02-27 20:32:41 -08001248 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001249 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
Emil Tantilov46d5ced2013-04-12 08:36:47 +00001250
1251 /* Enable link if disabled in NVM */
1252 if (autoc2 & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
1253 autoc2 &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
1254 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1255 IXGBE_WRITE_FLUSH(hw);
1256 }
1257
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001258 if (hw->mac.orig_link_settings_stored == false) {
Don Skidmore429d6a32014-02-27 20:32:41 -08001259 hw->mac.orig_autoc = autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001260 hw->mac.orig_autoc2 = autoc2;
1261 hw->mac.orig_link_settings_stored = true;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001262 } else {
Don Skidmore0b2679d2013-02-21 03:00:04 +00001263
1264 /* If MNG FW is running on a multi-speed device that
1265 * doesn't autoneg with out driver support we need to
1266 * leave LMS in the state it was before we MAC reset.
Don Skidmoreb8f83632013-02-28 08:08:44 +00001267 * Likewise if we support WoL we don't want change the
1268 * LMS state either.
Don Skidmore0b2679d2013-02-21 03:00:04 +00001269 */
Don Skidmoreb8f83632013-02-28 08:08:44 +00001270 if ((hw->phy.multispeed_fiber && hw->mng_fw_enabled) ||
Jacob Keller6b92b0b2013-04-13 05:40:37 +00001271 hw->wol_enabled)
Don Skidmore0b2679d2013-02-21 03:00:04 +00001272 hw->mac.orig_autoc =
1273 (hw->mac.orig_autoc & ~IXGBE_AUTOC_LMS_MASK) |
1274 curr_lms;
1275
Don Skidmore429d6a32014-02-27 20:32:41 -08001276 if (autoc != hw->mac.orig_autoc) {
1277 status = hw->mac.ops.prot_autoc_write(hw,
1278 hw->mac.orig_autoc,
1279 false);
1280 if (!status)
1281 goto reset_hw_out;
Don Skidmored7bbcd32012-10-24 06:19:01 +00001282 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001283
1284 if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
1285 (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
1286 autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
1287 autoc2 |= (hw->mac.orig_autoc2 &
1288 IXGBE_AUTOC2_UPPER_MASK);
1289 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1290 }
1291 }
1292
Emil Tantilov278675d2011-02-19 08:43:49 +00001293 /* Store the permanent mac address */
1294 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
1295
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001296 /*
1297 * Store MAC address from RAR0, clear receive address registers, and
1298 * clear the multicast table. Also reset num_rar_entries to 128,
1299 * since we modify this value when programming the SAN MAC address.
1300 */
1301 hw->mac.num_rar_entries = 128;
1302 hw->mac.ops.init_rx_addrs(hw);
1303
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00001304 /* Store the permanent SAN mac address */
1305 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
1306
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001307 /* Add the SAN MAC address to the RAR only if it's a valid address */
Joe Perchesf8ebc682012-10-24 17:19:02 +00001308 if (is_valid_ether_addr(hw->mac.san_addr)) {
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001309 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
1310 hw->mac.san_addr, 0, IXGBE_RAH_AV);
1311
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00001312 /* Save the SAN MAC RAR index */
1313 hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
1314
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001315 /* Reserve the last RAR for the SAN MAC address */
1316 hw->mac.num_rar_entries--;
1317 }
1318
Yi Zou383ff342009-10-28 18:23:57 +00001319 /* Store the alternative WWNN/WWPN prefix */
1320 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
1321 &hw->mac.wwpn_prefix);
1322
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001323reset_hw_out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001324 return status;
1325}
1326
1327/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001328 * ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables.
1329 * @hw: pointer to hardware structure
1330 **/
1331s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw)
1332{
1333 int i;
1334 u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
1335 fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE;
1336
1337 /*
1338 * Before starting reinitialization process,
1339 * FDIRCMD.CMD must be zero.
1340 */
1341 for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
1342 if (!(IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1343 IXGBE_FDIRCMD_CMD_MASK))
1344 break;
1345 udelay(10);
1346 }
1347 if (i >= IXGBE_FDIRCMD_CMD_POLL) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001348 hw_dbg(hw, "Flow Director previous command isn't complete, "
Frans Popd6dbee82010-03-24 07:57:35 +00001349 "aborting table re-initialization.\n");
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001350 return IXGBE_ERR_FDIR_REINIT_FAILED;
1351 }
1352
1353 IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0);
1354 IXGBE_WRITE_FLUSH(hw);
1355 /*
1356 * 82599 adapters flow director init flow cannot be restarted,
1357 * Workaround 82599 silicon errata by performing the following steps
1358 * before re-writing the FDIRCTRL control register with the same value.
1359 * - write 1 to bit 8 of FDIRCMD register &
1360 * - write 0 to bit 8 of FDIRCMD register
1361 */
1362 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1363 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
1364 IXGBE_FDIRCMD_CLEARHT));
1365 IXGBE_WRITE_FLUSH(hw);
1366 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1367 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1368 ~IXGBE_FDIRCMD_CLEARHT));
1369 IXGBE_WRITE_FLUSH(hw);
1370 /*
1371 * Clear FDIR Hash register to clear any leftover hashes
1372 * waiting to be programmed.
1373 */
1374 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00);
1375 IXGBE_WRITE_FLUSH(hw);
1376
1377 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1378 IXGBE_WRITE_FLUSH(hw);
1379
1380 /* Poll init-done after we write FDIRCTRL register */
1381 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1382 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1383 IXGBE_FDIRCTRL_INIT_DONE)
1384 break;
Emil Tantilov4a97df02012-09-20 03:33:51 +00001385 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001386 }
1387 if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
1388 hw_dbg(hw, "Flow Director Signature poll time exceeded!\n");
1389 return IXGBE_ERR_FDIR_REINIT_FAILED;
1390 }
1391
1392 /* Clear FDIR statistics registers (read to clear) */
1393 IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1394 IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT);
1395 IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
1396 IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
1397 IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1398
1399 return 0;
1400}
1401
1402/**
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001403 * ixgbe_fdir_enable_82599 - Initialize Flow Director control registers
1404 * @hw: pointer to hardware structure
1405 * @fdirctrl: value to write to flow director control register
1406 **/
1407static void ixgbe_fdir_enable_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1408{
1409 int i;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001410
1411 /* Prime the keys for hashing */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001412 IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1413 IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001414
1415 /*
1416 * Poll init-done after we write the register. Estimated times:
1417 * 10G: PBALLOC = 11b, timing is 60us
1418 * 1G: PBALLOC = 11b, timing is 600us
1419 * 100M: PBALLOC = 11b, timing is 6ms
1420 *
1421 * Multiple these timings by 4 if under full Rx load
1422 *
1423 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1424 * 1 msec per poll time. If we're at line rate and drop to 100M, then
1425 * this might not finish in our poll time, but we can live with that
1426 * for now.
1427 */
1428 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1429 IXGBE_WRITE_FLUSH(hw);
1430 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1431 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1432 IXGBE_FDIRCTRL_INIT_DONE)
1433 break;
Don Skidmore032b4322011-03-18 09:32:53 +00001434 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001435 }
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001436
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001437 if (i >= IXGBE_FDIR_INIT_DONE_POLL)
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001438 hw_dbg(hw, "Flow Director poll time exceeded!\n");
1439}
1440
1441/**
1442 * ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters
1443 * @hw: pointer to hardware structure
1444 * @fdirctrl: value to write to flow director control register, initially
1445 * contains just the value of the Rx packet buffer allocation
1446 **/
1447s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1448{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001449 /*
1450 * Continue setup of fdirctrl register bits:
1451 * Move the flexible bytes to use the ethertype - shift 6 words
1452 * Set the maximum length per hash bucket to 0xA filters
1453 * Send interrupt when 64 filters are left
1454 */
1455 fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1456 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1457 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1458
1459 /* write hashes and fdirctrl register, poll for completion */
1460 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001461
1462 return 0;
1463}
1464
1465/**
1466 * ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters
1467 * @hw: pointer to hardware structure
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001468 * @fdirctrl: value to write to flow director control register, initially
1469 * contains just the value of the Rx packet buffer allocation
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001470 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001471s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001472{
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001473 /*
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001474 * Continue setup of fdirctrl register bits:
1475 * Turn perfect match filtering on
1476 * Report hash in RSS field of Rx wb descriptor
1477 * Initialize the drop queue
1478 * Move the flexible bytes to use the ethertype - shift 6 words
1479 * Set the maximum length per hash bucket to 0xA filters
1480 * Send interrupt when 64 (0x4 * 16) filters are left
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001481 */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001482 fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH |
1483 IXGBE_FDIRCTRL_REPORT_STATUS |
1484 (IXGBE_FDIR_DROP_QUEUE << IXGBE_FDIRCTRL_DROP_Q_SHIFT) |
1485 (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1486 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1487 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001488
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001489 /* write hashes and fdirctrl register, poll for completion */
1490 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001491
1492 return 0;
1493}
1494
Alexander Duyck69830522011-01-06 14:29:58 +00001495/*
1496 * These defines allow us to quickly generate all of the necessary instructions
1497 * in the function below by simply calling out IXGBE_COMPUTE_SIG_HASH_ITERATION
1498 * for values 0 through 15
1499 */
1500#define IXGBE_ATR_COMMON_HASH_KEY \
1501 (IXGBE_ATR_BUCKET_HASH_KEY & IXGBE_ATR_SIGNATURE_HASH_KEY)
1502#define IXGBE_COMPUTE_SIG_HASH_ITERATION(_n) \
1503do { \
1504 u32 n = (_n); \
1505 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << n)) \
1506 common_hash ^= lo_hash_dword >> n; \
1507 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1508 bucket_hash ^= lo_hash_dword >> n; \
1509 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << n)) \
1510 sig_hash ^= lo_hash_dword << (16 - n); \
1511 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << (n + 16))) \
1512 common_hash ^= hi_hash_dword >> n; \
1513 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1514 bucket_hash ^= hi_hash_dword >> n; \
1515 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << (n + 16))) \
1516 sig_hash ^= hi_hash_dword << (16 - n); \
1517} while (0);
1518
1519/**
1520 * ixgbe_atr_compute_sig_hash_82599 - Compute the signature hash
1521 * @stream: input bitstream to compute the hash on
1522 *
1523 * This function is almost identical to the function above but contains
1524 * several optomizations such as unwinding all of the loops, letting the
1525 * compiler work out all of the conditional ifs since the keys are static
1526 * defines, and computing two keys at once since the hashed dword stream
1527 * will be the same for both keys.
1528 **/
1529static u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
1530 union ixgbe_atr_hash_dword common)
1531{
1532 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1533 u32 sig_hash = 0, bucket_hash = 0, common_hash = 0;
1534
1535 /* record the flow_vm_vlan bits as they are a key part to the hash */
1536 flow_vm_vlan = ntohl(input.dword);
1537
1538 /* generate common hash dword */
1539 hi_hash_dword = ntohl(common.dword);
1540
1541 /* low dword is word swapped version of common */
1542 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1543
1544 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1545 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1546
1547 /* Process bits 0 and 16 */
1548 IXGBE_COMPUTE_SIG_HASH_ITERATION(0);
1549
1550 /*
1551 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1552 * delay this because bit 0 of the stream should not be processed
1553 * so we do not add the vlan until after bit 0 was processed
1554 */
1555 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1556
1557 /* Process remaining 30 bit of the key */
1558 IXGBE_COMPUTE_SIG_HASH_ITERATION(1);
1559 IXGBE_COMPUTE_SIG_HASH_ITERATION(2);
1560 IXGBE_COMPUTE_SIG_HASH_ITERATION(3);
1561 IXGBE_COMPUTE_SIG_HASH_ITERATION(4);
1562 IXGBE_COMPUTE_SIG_HASH_ITERATION(5);
1563 IXGBE_COMPUTE_SIG_HASH_ITERATION(6);
1564 IXGBE_COMPUTE_SIG_HASH_ITERATION(7);
1565 IXGBE_COMPUTE_SIG_HASH_ITERATION(8);
1566 IXGBE_COMPUTE_SIG_HASH_ITERATION(9);
1567 IXGBE_COMPUTE_SIG_HASH_ITERATION(10);
1568 IXGBE_COMPUTE_SIG_HASH_ITERATION(11);
1569 IXGBE_COMPUTE_SIG_HASH_ITERATION(12);
1570 IXGBE_COMPUTE_SIG_HASH_ITERATION(13);
1571 IXGBE_COMPUTE_SIG_HASH_ITERATION(14);
1572 IXGBE_COMPUTE_SIG_HASH_ITERATION(15);
1573
1574 /* combine common_hash result with signature and bucket hashes */
1575 bucket_hash ^= common_hash;
1576 bucket_hash &= IXGBE_ATR_HASH_MASK;
1577
1578 sig_hash ^= common_hash << 16;
1579 sig_hash &= IXGBE_ATR_HASH_MASK << 16;
1580
1581 /* return completed signature hash */
1582 return sig_hash ^ bucket_hash;
1583}
1584
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001585/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001586 * ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter
1587 * @hw: pointer to hardware structure
Alexander Duyck69830522011-01-06 14:29:58 +00001588 * @input: unique input dword
1589 * @common: compressed common input dword
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001590 * @queue: queue index to direct traffic to
1591 **/
1592s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +00001593 union ixgbe_atr_hash_dword input,
1594 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001595 u8 queue)
1596{
1597 u64 fdirhashcmd;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001598 u32 fdircmd;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001599
Alexander Duyck905e4a42011-01-06 14:29:57 +00001600 /*
1601 * Get the flow_type in order to program FDIRCMD properly
1602 * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6
1603 */
Alexander Duyck69830522011-01-06 14:29:58 +00001604 switch (input.formatted.flow_type) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001605 case IXGBE_ATR_FLOW_TYPE_TCPV4:
1606 case IXGBE_ATR_FLOW_TYPE_UDPV4:
1607 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1608 case IXGBE_ATR_FLOW_TYPE_TCPV6:
1609 case IXGBE_ATR_FLOW_TYPE_UDPV6:
1610 case IXGBE_ATR_FLOW_TYPE_SCTPV6:
1611 break;
1612 default:
1613 hw_dbg(hw, " Error on flow type input\n");
1614 return IXGBE_ERR_CONFIG;
1615 }
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001616
Alexander Duyck905e4a42011-01-06 14:29:57 +00001617 /* configure FDIRCMD register */
1618 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1619 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyck69830522011-01-06 14:29:58 +00001620 fdircmd |= input.formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001621 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001622
1623 /*
1624 * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits
1625 * is for FDIRCMD. Then do a 64-bit register write from FDIRHASH.
1626 */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001627 fdirhashcmd = (u64)fdircmd << 32;
Alexander Duyck69830522011-01-06 14:29:58 +00001628 fdirhashcmd |= ixgbe_atr_compute_sig_hash_82599(input, common);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001629 IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd);
1630
Alexander Duyck69830522011-01-06 14:29:58 +00001631 hw_dbg(hw, "Tx Queue=%x hash=%x\n", queue, (u32)fdirhashcmd);
1632
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001633 return 0;
1634}
1635
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001636#define IXGBE_COMPUTE_BKT_HASH_ITERATION(_n) \
1637do { \
1638 u32 n = (_n); \
1639 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1640 bucket_hash ^= lo_hash_dword >> n; \
1641 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1642 bucket_hash ^= hi_hash_dword >> n; \
1643} while (0);
1644
1645/**
1646 * ixgbe_atr_compute_perfect_hash_82599 - Compute the perfect filter hash
1647 * @atr_input: input bitstream to compute the hash on
1648 * @input_mask: mask for the input bitstream
1649 *
1650 * This function serves two main purposes. First it applys the input_mask
1651 * to the atr_input resulting in a cleaned up atr_input data stream.
1652 * Secondly it computes the hash and stores it in the bkt_hash field at
1653 * the end of the input byte stream. This way it will be available for
1654 * future use without needing to recompute the hash.
1655 **/
1656void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
1657 union ixgbe_atr_input *input_mask)
1658{
1659
1660 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1661 u32 bucket_hash = 0;
1662
1663 /* Apply masks to input data */
1664 input->dword_stream[0] &= input_mask->dword_stream[0];
1665 input->dword_stream[1] &= input_mask->dword_stream[1];
1666 input->dword_stream[2] &= input_mask->dword_stream[2];
1667 input->dword_stream[3] &= input_mask->dword_stream[3];
1668 input->dword_stream[4] &= input_mask->dword_stream[4];
1669 input->dword_stream[5] &= input_mask->dword_stream[5];
1670 input->dword_stream[6] &= input_mask->dword_stream[6];
1671 input->dword_stream[7] &= input_mask->dword_stream[7];
1672 input->dword_stream[8] &= input_mask->dword_stream[8];
1673 input->dword_stream[9] &= input_mask->dword_stream[9];
1674 input->dword_stream[10] &= input_mask->dword_stream[10];
1675
1676 /* record the flow_vm_vlan bits as they are a key part to the hash */
1677 flow_vm_vlan = ntohl(input->dword_stream[0]);
1678
1679 /* generate common hash dword */
1680 hi_hash_dword = ntohl(input->dword_stream[1] ^
1681 input->dword_stream[2] ^
1682 input->dword_stream[3] ^
1683 input->dword_stream[4] ^
1684 input->dword_stream[5] ^
1685 input->dword_stream[6] ^
1686 input->dword_stream[7] ^
1687 input->dword_stream[8] ^
1688 input->dword_stream[9] ^
1689 input->dword_stream[10]);
1690
1691 /* low dword is word swapped version of common */
1692 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1693
1694 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1695 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1696
1697 /* Process bits 0 and 16 */
1698 IXGBE_COMPUTE_BKT_HASH_ITERATION(0);
1699
1700 /*
1701 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1702 * delay this because bit 0 of the stream should not be processed
1703 * so we do not add the vlan until after bit 0 was processed
1704 */
1705 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1706
1707 /* Process remaining 30 bit of the key */
1708 IXGBE_COMPUTE_BKT_HASH_ITERATION(1);
1709 IXGBE_COMPUTE_BKT_HASH_ITERATION(2);
1710 IXGBE_COMPUTE_BKT_HASH_ITERATION(3);
1711 IXGBE_COMPUTE_BKT_HASH_ITERATION(4);
1712 IXGBE_COMPUTE_BKT_HASH_ITERATION(5);
1713 IXGBE_COMPUTE_BKT_HASH_ITERATION(6);
1714 IXGBE_COMPUTE_BKT_HASH_ITERATION(7);
1715 IXGBE_COMPUTE_BKT_HASH_ITERATION(8);
1716 IXGBE_COMPUTE_BKT_HASH_ITERATION(9);
1717 IXGBE_COMPUTE_BKT_HASH_ITERATION(10);
1718 IXGBE_COMPUTE_BKT_HASH_ITERATION(11);
1719 IXGBE_COMPUTE_BKT_HASH_ITERATION(12);
1720 IXGBE_COMPUTE_BKT_HASH_ITERATION(13);
1721 IXGBE_COMPUTE_BKT_HASH_ITERATION(14);
1722 IXGBE_COMPUTE_BKT_HASH_ITERATION(15);
1723
1724 /*
1725 * Limit hash to 13 bits since max bucket count is 8K.
1726 * Store result at the end of the input stream.
1727 */
1728 input->formatted.bkt_hash = bucket_hash & 0x1FFF;
1729}
1730
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001731/**
Alexander Duyck45b9f502011-01-06 14:29:59 +00001732 * ixgbe_get_fdirtcpm_82599 - generate a tcp port from atr_input_masks
1733 * @input_mask: mask to be bit swapped
1734 *
1735 * The source and destination port masks for flow director are bit swapped
1736 * in that bit 15 effects bit 0, 14 effects 1, 13, 2 etc. In order to
1737 * generate a correctly swapped value we need to bit swap the mask and that
1738 * is what is accomplished by this function.
1739 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001740static u32 ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input *input_mask)
Alexander Duyck45b9f502011-01-06 14:29:59 +00001741{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001742 u32 mask = ntohs(input_mask->formatted.dst_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001743 mask <<= IXGBE_FDIRTCPM_DPORTM_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001744 mask |= ntohs(input_mask->formatted.src_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001745 mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1);
1746 mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2);
1747 mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4);
1748 return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8);
1749}
1750
1751/*
1752 * These two macros are meant to address the fact that we have registers
1753 * that are either all or in part big-endian. As a result on big-endian
1754 * systems we will end up byte swapping the value to little-endian before
1755 * it is byte swapped again and written to the hardware in the original
1756 * big-endian format.
1757 */
1758#define IXGBE_STORE_AS_BE32(_value) \
1759 (((u32)(_value) >> 24) | (((u32)(_value) & 0x00FF0000) >> 8) | \
1760 (((u32)(_value) & 0x0000FF00) << 8) | ((u32)(_value) << 24))
1761
1762#define IXGBE_WRITE_REG_BE32(a, reg, value) \
1763 IXGBE_WRITE_REG((a), (reg), IXGBE_STORE_AS_BE32(ntohl(value)))
1764
1765#define IXGBE_STORE_AS_BE16(_value) \
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001766 ntohs(((u16)(_value) >> 8) | ((u16)(_value) << 8))
Alexander Duyck45b9f502011-01-06 14:29:59 +00001767
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001768s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
1769 union ixgbe_atr_input *input_mask)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001770{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001771 /* mask IPv6 since it is currently not supported */
1772 u32 fdirm = IXGBE_FDIRM_DIPv6;
1773 u32 fdirtcpm;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001774
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001775 /*
Alexander Duyck45b9f502011-01-06 14:29:59 +00001776 * Program the relevant mask registers. If src/dst_port or src/dst_addr
1777 * are zero, then assume a full mask for that field. Also assume that
1778 * a VLAN of 0 is unspecified, so mask that out as well. L4type
1779 * cannot be masked out in this implementation.
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001780 *
1781 * This also assumes IPv4 only. IPv6 masking isn't supported at this
1782 * point in time.
1783 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001784
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001785 /* verify bucket hash is cleared on hash generation */
1786 if (input_mask->formatted.bkt_hash)
1787 hw_dbg(hw, " bucket hash should always be 0 in mask\n");
1788
1789 /* Program FDIRM and verify partial masks */
1790 switch (input_mask->formatted.vm_pool & 0x7F) {
1791 case 0x0:
1792 fdirm |= IXGBE_FDIRM_POOL;
1793 case 0x7F:
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001794 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001795 default:
1796 hw_dbg(hw, " Error on vm pool mask\n");
1797 return IXGBE_ERR_CONFIG;
1798 }
1799
1800 switch (input_mask->formatted.flow_type & IXGBE_ATR_L4TYPE_MASK) {
1801 case 0x0:
1802 fdirm |= IXGBE_FDIRM_L4P;
1803 if (input_mask->formatted.dst_port ||
1804 input_mask->formatted.src_port) {
1805 hw_dbg(hw, " Error on src/dst port mask\n");
1806 return IXGBE_ERR_CONFIG;
1807 }
1808 case IXGBE_ATR_L4TYPE_MASK:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001809 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001810 default:
1811 hw_dbg(hw, " Error on flow type mask\n");
1812 return IXGBE_ERR_CONFIG;
1813 }
1814
1815 switch (ntohs(input_mask->formatted.vlan_id) & 0xEFFF) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00001816 case 0x0000:
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001817 /* mask VLAN ID, fall through to mask VLAN priority */
1818 fdirm |= IXGBE_FDIRM_VLANID;
1819 case 0x0FFF:
1820 /* mask VLAN priority */
1821 fdirm |= IXGBE_FDIRM_VLANP;
1822 break;
1823 case 0xE000:
1824 /* mask VLAN ID only, fall through */
1825 fdirm |= IXGBE_FDIRM_VLANID;
1826 case 0xEFFF:
1827 /* no VLAN fields masked */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001828 break;
1829 default:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001830 hw_dbg(hw, " Error on VLAN mask\n");
1831 return IXGBE_ERR_CONFIG;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001832 }
1833
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001834 switch (input_mask->formatted.flex_bytes & 0xFFFF) {
1835 case 0x0000:
1836 /* Mask Flex Bytes, fall through */
1837 fdirm |= IXGBE_FDIRM_FLEX;
1838 case 0xFFFF:
1839 break;
1840 default:
1841 hw_dbg(hw, " Error on flexible byte mask\n");
1842 return IXGBE_ERR_CONFIG;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001843 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001844
1845 /* Now mask VM pool and destination IPv6 - bits 5 and 2 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001846 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001847
Alexander Duyck45b9f502011-01-06 14:29:59 +00001848 /* store the TCP/UDP port masks, bit reversed from port layout */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001849 fdirtcpm = ixgbe_get_fdirtcpm_82599(input_mask);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001850
1851 /* write both the same so that UDP and TCP use the same mask */
1852 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm);
1853 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm);
1854
1855 /* store source and destination IP masks (big-enian) */
1856 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001857 ~input_mask->formatted.src_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001858 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001859 ~input_mask->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001860
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001861 return 0;
1862}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001863
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001864s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
1865 union ixgbe_atr_input *input,
1866 u16 soft_id, u8 queue)
1867{
1868 u32 fdirport, fdirvlan, fdirhash, fdircmd;
1869
1870 /* currently IPv6 is not supported, must be programmed with 0 */
1871 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0),
1872 input->formatted.src_ip[0]);
1873 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1),
1874 input->formatted.src_ip[1]);
1875 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2),
1876 input->formatted.src_ip[2]);
1877
1878 /* record the source address (big-endian) */
1879 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPSA, input->formatted.src_ip[0]);
1880
1881 /* record the first 32 bits of the destination address (big-endian) */
1882 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPDA, input->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001883
1884 /* record source and destination port (little-endian)*/
1885 fdirport = ntohs(input->formatted.dst_port);
1886 fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT;
1887 fdirport |= ntohs(input->formatted.src_port);
1888 IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport);
1889
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001890 /* record vlan (little-endian) and flex_bytes(big-endian) */
1891 fdirvlan = IXGBE_STORE_AS_BE16(input->formatted.flex_bytes);
1892 fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT;
1893 fdirvlan |= ntohs(input->formatted.vlan_id);
1894 IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001895
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001896 /* configure FDIRHASH register */
1897 fdirhash = input->formatted.bkt_hash;
1898 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1899 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1900
1901 /*
1902 * flush all previous writes to make certain registers are
1903 * programmed prior to issuing the command
1904 */
1905 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001906
1907 /* configure FDIRCMD register */
1908 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1909 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001910 if (queue == IXGBE_FDIR_DROP_QUEUE)
1911 fdircmd |= IXGBE_FDIRCMD_DROP;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001912 fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1913 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001914 fdircmd |= (u32)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001915
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001916 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
1917
1918 return 0;
1919}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001920
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001921s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
1922 union ixgbe_atr_input *input,
1923 u16 soft_id)
1924{
1925 u32 fdirhash;
1926 u32 fdircmd = 0;
1927 u32 retry_count;
1928 s32 err = 0;
1929
1930 /* configure FDIRHASH register */
1931 fdirhash = input->formatted.bkt_hash;
1932 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1933 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1934
1935 /* flush hash to HW */
1936 IXGBE_WRITE_FLUSH(hw);
1937
1938 /* Query if filter is present */
1939 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT);
1940
1941 for (retry_count = 10; retry_count; retry_count--) {
1942 /* allow 10us for query to process */
1943 udelay(10);
1944 /* verify query completed successfully */
1945 fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD);
1946 if (!(fdircmd & IXGBE_FDIRCMD_CMD_MASK))
1947 break;
1948 }
1949
1950 if (!retry_count)
1951 err = IXGBE_ERR_FDIR_REINIT_FAILED;
1952
1953 /* if filter exists in hardware then remove it */
1954 if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) {
1955 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1956 IXGBE_WRITE_FLUSH(hw);
1957 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1958 IXGBE_FDIRCMD_CMD_REMOVE_FLOW);
1959 }
1960
1961 return err;
1962}
1963
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001964/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001965 * ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register
1966 * @hw: pointer to hardware structure
1967 * @reg: analog register to read
1968 * @val: read value
1969 *
1970 * Performs read operation to Omer analog register specified.
1971 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001972static s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001973{
1974 u32 core_ctl;
1975
1976 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD |
1977 (reg << 8));
1978 IXGBE_WRITE_FLUSH(hw);
1979 udelay(10);
1980 core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL);
1981 *val = (u8)core_ctl;
1982
1983 return 0;
1984}
1985
1986/**
1987 * ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register
1988 * @hw: pointer to hardware structure
1989 * @reg: atlas register to write
1990 * @val: value to write
1991 *
1992 * Performs write operation to Omer analog register specified.
1993 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001994static s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001995{
1996 u32 core_ctl;
1997
1998 core_ctl = (reg << 8) | val;
1999 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl);
2000 IXGBE_WRITE_FLUSH(hw);
2001 udelay(10);
2002
2003 return 0;
2004}
2005
2006/**
2007 * ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx
2008 * @hw: pointer to hardware structure
2009 *
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002010 * Starts the hardware using the generic start_hw function
2011 * and the generation start_hw function.
2012 * Then performs revision-specific operations, if any.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002013 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002014static s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002015{
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002016 s32 ret_val = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002017
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002018 ret_val = ixgbe_start_hw_generic(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002019 if (ret_val != 0)
2020 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002021
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002022 ret_val = ixgbe_start_hw_gen2(hw);
2023 if (ret_val != 0)
2024 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002025
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00002026 /* We need to run link autotry after the driver loads */
2027 hw->mac.autotry_restart = true;
John Fastabende09ad232011-04-04 04:29:41 +00002028 hw->mac.rx_pb_size = IXGBE_82599_RX_PB_SIZE;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00002029
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002030 if (ret_val == 0)
2031 ret_val = ixgbe_verify_fw_version_82599(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002032out:
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002033 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002034}
2035
2036/**
2037 * ixgbe_identify_phy_82599 - Get physical layer module
2038 * @hw: pointer to hardware structure
2039 *
2040 * Determines the physical layer module found on the current adapter.
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002041 * If PHY already detected, maintains current PHY type in hw struct,
2042 * otherwise executes the PHY detection routine.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002043 **/
Emil Tantilovd6cd8e02011-03-16 01:58:20 +00002044static s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002045{
2046 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002047
2048 /* Detect PHY if not unknown - returns success if already detected. */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002049 status = ixgbe_identify_phy_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002050 if (status != 0) {
2051 /* 82599 10GBASE-T requires an external PHY */
2052 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)
2053 goto out;
2054 else
Don Skidmore8f583322013-07-27 06:25:38 +00002055 status = ixgbe_identify_module_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002056 }
2057
2058 /* Set PHY type none if no PHY detected */
2059 if (hw->phy.type == ixgbe_phy_unknown) {
2060 hw->phy.type = ixgbe_phy_none;
2061 status = 0;
2062 }
2063
2064 /* Return error if SFP module has been detected but is not supported */
2065 if (hw->phy.type == ixgbe_phy_sfp_unsupported)
2066 status = IXGBE_ERR_SFP_NOT_SUPPORTED;
2067
2068out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002069 return status;
2070}
2071
2072/**
2073 * ixgbe_get_supported_physical_layer_82599 - Returns physical layer type
2074 * @hw: pointer to hardware structure
2075 *
2076 * Determines physical layer capabilities of the current configuration.
2077 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002078static u32 ixgbe_get_supported_physical_layer_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002079{
2080 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002081 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2082 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2083 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
2084 u32 pma_pmd_10g_parallel = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
2085 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
2086 u16 ext_ability = 0;
PJ Waskiewicz1339b9e2009-03-13 22:12:29 +00002087 u8 comp_codes_10g = 0;
Don Skidmorecb836a92010-06-29 18:30:59 +00002088 u8 comp_codes_1g = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002089
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002090 hw->phy.ops.identify(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002091
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002092 switch (hw->phy.type) {
2093 case ixgbe_phy_tn:
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002094 case ixgbe_phy_cu_unknown:
Ben Hutchings6b73e102009-04-29 08:08:58 +00002095 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD,
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002096 &ext_ability);
Ben Hutchings6b73e102009-04-29 08:08:58 +00002097 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002098 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00002099 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002100 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00002101 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002102 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
2103 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002104 default:
2105 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002106 }
2107
2108 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
2109 case IXGBE_AUTOC_LMS_1G_AN:
2110 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
2111 if (pma_pmd_1g == IXGBE_AUTOC_1G_KX_BX) {
2112 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX |
2113 IXGBE_PHYSICAL_LAYER_1000BASE_BX;
2114 goto out;
2115 } else
2116 /* SFI mode so read SFP module */
2117 goto sfp_check;
2118 break;
2119 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
2120 if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_CX4)
2121 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
2122 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_KX4)
2123 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +00002124 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_XAUI)
2125 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_XAUI;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002126 goto out;
2127 break;
2128 case IXGBE_AUTOC_LMS_10G_SERIAL:
2129 if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_KR) {
2130 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2131 goto out;
2132 } else if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)
2133 goto sfp_check;
2134 break;
2135 case IXGBE_AUTOC_LMS_KX4_KX_KR:
2136 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
2137 if (autoc & IXGBE_AUTOC_KX_SUPP)
2138 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
2139 if (autoc & IXGBE_AUTOC_KX4_SUPP)
2140 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
2141 if (autoc & IXGBE_AUTOC_KR_SUPP)
2142 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2143 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002144 break;
2145 default:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002146 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002147 break;
2148 }
2149
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002150sfp_check:
2151 /* SFP check must be done last since DA modules are sometimes used to
2152 * test KR mode - we need to id KR mode correctly before SFP module.
2153 * Call identify_sfp because the pluggable module may have changed */
2154 hw->phy.ops.identify_sfp(hw);
2155 if (hw->phy.sfp_type == ixgbe_sfp_type_not_present)
2156 goto out;
2157
2158 switch (hw->phy.type) {
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002159 case ixgbe_phy_sfp_passive_tyco:
2160 case ixgbe_phy_sfp_passive_unknown:
Don Skidmore8f583322013-07-27 06:25:38 +00002161 case ixgbe_phy_qsfp_passive_unknown:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002162 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
2163 break;
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002164 case ixgbe_phy_sfp_ftl_active:
2165 case ixgbe_phy_sfp_active_unknown:
Don Skidmore8f583322013-07-27 06:25:38 +00002166 case ixgbe_phy_qsfp_active_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002167 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA;
2168 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002169 case ixgbe_phy_sfp_avago:
2170 case ixgbe_phy_sfp_ftl:
2171 case ixgbe_phy_sfp_intel:
2172 case ixgbe_phy_sfp_unknown:
2173 hw->phy.ops.read_i2c_eeprom(hw,
Don Skidmorecb836a92010-06-29 18:30:59 +00002174 IXGBE_SFF_1GBE_COMP_CODES, &comp_codes_1g);
2175 hw->phy.ops.read_i2c_eeprom(hw,
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002176 IXGBE_SFF_10GBE_COMP_CODES, &comp_codes_10g);
2177 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
2178 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
2179 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
2180 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
Don Skidmorecb836a92010-06-29 18:30:59 +00002181 else if (comp_codes_1g & IXGBE_SFF_1GBASET_CAPABLE)
2182 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_T;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002183 break;
Don Skidmore8f583322013-07-27 06:25:38 +00002184 case ixgbe_phy_qsfp_intel:
2185 case ixgbe_phy_qsfp_unknown:
2186 hw->phy.ops.read_i2c_eeprom(hw,
2187 IXGBE_SFF_QSFP_10GBE_COMP, &comp_codes_10g);
2188 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
2189 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
2190 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
2191 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
2192 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002193 default:
2194 break;
2195 }
2196
2197out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002198 return physical_layer;
2199}
2200
2201/**
2202 * ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599
2203 * @hw: pointer to hardware structure
2204 * @regval: register value to write to RXCTRL
2205 *
2206 * Enables the Rx DMA unit for 82599
2207 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002208static s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002209{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002210 /*
2211 * Workaround for 82599 silicon errata when enabling the Rx datapath.
2212 * If traffic is incoming before we enable the Rx unit, it could hang
2213 * the Rx DMA unit. Therefore, make sure the security engine is
2214 * completely disabled prior to enabling the Rx unit.
2215 */
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002216 hw->mac.ops.disable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002217
2218 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, regval);
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002219
2220 hw->mac.ops.enable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002221
2222 return 0;
2223}
2224
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002225/**
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002226 * ixgbe_verify_fw_version_82599 - verify fw version for 82599
2227 * @hw: pointer to hardware structure
2228 *
2229 * Verifies that installed the firmware version is 0.6 or higher
2230 * for SFI devices. All 82599 SFI devices should have version 0.6 or higher.
2231 *
2232 * Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or
2233 * if the FW version is not supported.
2234 **/
2235static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw)
2236{
2237 s32 status = IXGBE_ERR_EEPROM_VERSION;
2238 u16 fw_offset, fw_ptp_cfg_offset;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002239 u16 offset;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002240 u16 fw_version = 0;
2241
2242 /* firmware check is only necessary for SFI devices */
2243 if (hw->phy.media_type != ixgbe_media_type_fiber) {
2244 status = 0;
2245 goto fw_version_out;
2246 }
2247
2248 /* get the offset to the Firmware Module block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002249 offset = IXGBE_FW_PTR;
2250 if (hw->eeprom.ops.read(hw, offset, &fw_offset))
2251 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002252
2253 if ((fw_offset == 0) || (fw_offset == 0xFFFF))
2254 goto fw_version_out;
2255
2256 /* get the offset to the Pass Through Patch Configuration block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002257 offset = fw_offset + IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR;
2258 if (hw->eeprom.ops.read(hw, offset, &fw_ptp_cfg_offset))
2259 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002260
2261 if ((fw_ptp_cfg_offset == 0) || (fw_ptp_cfg_offset == 0xFFFF))
2262 goto fw_version_out;
2263
2264 /* get the firmware version */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002265 offset = fw_ptp_cfg_offset + IXGBE_FW_PATCH_VERSION_4;
2266 if (hw->eeprom.ops.read(hw, offset, &fw_version))
2267 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002268
2269 if (fw_version > 0x5)
2270 status = 0;
2271
2272fw_version_out:
2273 return status;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002274
2275fw_version_err:
2276 hw_err(hw, "eeprom read at offset %d failed\n", offset);
2277 return IXGBE_ERR_EEPROM_VERSION;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002278}
2279
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002280/**
2281 * ixgbe_verify_lesm_fw_enabled_82599 - Checks LESM FW module state.
2282 * @hw: pointer to hardware structure
2283 *
2284 * Returns true if the LESM FW module is present and enabled. Otherwise
2285 * returns false. Smart Speed must be disabled if LESM FW module is enabled.
2286 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08002287static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw)
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002288{
2289 bool lesm_enabled = false;
2290 u16 fw_offset, fw_lesm_param_offset, fw_lesm_state;
2291 s32 status;
2292
2293 /* get the offset to the Firmware Module block */
2294 status = hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
2295
2296 if ((status != 0) ||
2297 (fw_offset == 0) || (fw_offset == 0xFFFF))
2298 goto out;
2299
2300 /* get the offset to the LESM Parameters block */
2301 status = hw->eeprom.ops.read(hw, (fw_offset +
2302 IXGBE_FW_LESM_PARAMETERS_PTR),
2303 &fw_lesm_param_offset);
2304
2305 if ((status != 0) ||
2306 (fw_lesm_param_offset == 0) || (fw_lesm_param_offset == 0xFFFF))
2307 goto out;
2308
2309 /* get the lesm state word */
2310 status = hw->eeprom.ops.read(hw, (fw_lesm_param_offset +
2311 IXGBE_FW_LESM_STATE_1),
2312 &fw_lesm_state);
2313
2314 if ((status == 0) &&
2315 (fw_lesm_state & IXGBE_FW_LESM_STATE_ENABLED))
2316 lesm_enabled = true;
2317
2318out:
2319 return lesm_enabled;
2320}
2321
Emil Tantilov0665b092011-04-01 08:17:19 +00002322/**
Emil Tantilov68c70052011-04-20 08:49:06 +00002323 * ixgbe_read_eeprom_buffer_82599 - Read EEPROM word(s) using
2324 * fastest available method
2325 *
2326 * @hw: pointer to hardware structure
2327 * @offset: offset of word in EEPROM to read
2328 * @words: number of words
2329 * @data: word(s) read from the EEPROM
2330 *
2331 * Retrieves 16 bit word(s) read from EEPROM
2332 **/
2333static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset,
2334 u16 words, u16 *data)
2335{
2336 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2337 s32 ret_val = IXGBE_ERR_CONFIG;
2338
2339 /*
2340 * If EEPROM is detected and can be addressed using 14 bits,
2341 * use EERD otherwise use bit bang
2342 */
2343 if ((eeprom->type == ixgbe_eeprom_spi) &&
2344 (offset + (words - 1) <= IXGBE_EERD_MAX_ADDR))
2345 ret_val = ixgbe_read_eerd_buffer_generic(hw, offset, words,
2346 data);
2347 else
2348 ret_val = ixgbe_read_eeprom_buffer_bit_bang_generic(hw, offset,
2349 words,
2350 data);
2351
2352 return ret_val;
2353}
2354
2355/**
Emil Tantilov0665b092011-04-01 08:17:19 +00002356 * ixgbe_read_eeprom_82599 - Read EEPROM word using
2357 * fastest available method
2358 *
2359 * @hw: pointer to hardware structure
2360 * @offset: offset of word in the EEPROM to read
2361 * @data: word read from the EEPROM
2362 *
2363 * Reads a 16 bit word from the EEPROM
2364 **/
2365static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw,
2366 u16 offset, u16 *data)
2367{
2368 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2369 s32 ret_val = IXGBE_ERR_CONFIG;
2370
2371 /*
2372 * If EEPROM is detected and can be addressed using 14 bits,
2373 * use EERD otherwise use bit bang
2374 */
2375 if ((eeprom->type == ixgbe_eeprom_spi) &&
2376 (offset <= IXGBE_EERD_MAX_ADDR))
2377 ret_val = ixgbe_read_eerd_generic(hw, offset, data);
2378 else
2379 ret_val = ixgbe_read_eeprom_bit_bang_generic(hw, offset, data);
2380
2381 return ret_val;
2382}
2383
Don Skidmorede52a122012-09-11 06:58:19 +00002384/**
2385 * ixgbe_reset_pipeline_82599 - perform pipeline reset
2386 *
2387 * @hw: pointer to hardware structure
2388 *
2389 * Reset pipeline by asserting Restart_AN together with LMS change to ensure
2390 * full pipeline reset. Note - We must hold the SW/FW semaphore before writing
2391 * to AUTOC, so this function assumes the semaphore is held.
2392 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08002393static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw)
Don Skidmorede52a122012-09-11 06:58:19 +00002394{
Emil Tantilov46d5ced2013-04-12 08:36:47 +00002395 s32 ret_val;
2396 u32 anlp1_reg = 0;
2397 u32 i, autoc_reg, autoc2_reg;
2398
2399 /* Enable link if disabled in NVM */
2400 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2401 if (autoc2_reg & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
2402 autoc2_reg &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
2403 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
2404 IXGBE_WRITE_FLUSH(hw);
2405 }
Don Skidmorede52a122012-09-11 06:58:19 +00002406
Don Skidmore429d6a32014-02-27 20:32:41 -08002407 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorede52a122012-09-11 06:58:19 +00002408 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
2409
2410 /* Write AUTOC register with toggled LMS[2] bit and Restart_AN */
Don Skidmore9f4d2782014-02-27 20:32:42 -08002411 IXGBE_WRITE_REG(hw, IXGBE_AUTOC,
2412 autoc_reg ^ (0x4 << IXGBE_AUTOC_LMS_SHIFT));
Don Skidmorede52a122012-09-11 06:58:19 +00002413
2414 /* Wait for AN to leave state 0 */
2415 for (i = 0; i < 10; i++) {
2416 usleep_range(4000, 8000);
2417 anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1);
2418 if (anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)
2419 break;
2420 }
2421
2422 if (!(anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)) {
2423 hw_dbg(hw, "auto negotiation not completed\n");
2424 ret_val = IXGBE_ERR_RESET_FAILED;
2425 goto reset_pipeline_out;
2426 }
2427
2428 ret_val = 0;
2429
2430reset_pipeline_out:
2431 /* Write AUTOC register with original LMS field and Restart_AN */
2432 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
2433 IXGBE_WRITE_FLUSH(hw);
2434
2435 return ret_val;
2436}
2437
Don Skidmore8f583322013-07-27 06:25:38 +00002438/**
2439 * ixgbe_read_i2c_byte_82599 - Reads 8 bit word over I2C
2440 * @hw: pointer to hardware structure
2441 * @byte_offset: byte offset to read
2442 * @data: value read
2443 *
2444 * Performs byte read operation to SFP module's EEPROM over I2C interface at
2445 * a specified device address.
2446 **/
2447static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2448 u8 dev_addr, u8 *data)
2449{
2450 u32 esdp;
2451 s32 status;
2452 s32 timeout = 200;
2453
2454 if (hw->phy.qsfp_shared_i2c_bus == true) {
2455 /* Acquire I2C bus ownership. */
2456 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2457 esdp |= IXGBE_ESDP_SDP0;
2458 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2459 IXGBE_WRITE_FLUSH(hw);
2460
2461 while (timeout) {
2462 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2463 if (esdp & IXGBE_ESDP_SDP1)
2464 break;
2465
2466 usleep_range(5000, 10000);
2467 timeout--;
2468 }
2469
2470 if (!timeout) {
2471 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2472 status = IXGBE_ERR_I2C;
2473 goto release_i2c_access;
2474 }
2475 }
2476
2477 status = ixgbe_read_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2478
2479release_i2c_access:
2480 if (hw->phy.qsfp_shared_i2c_bus == true) {
2481 /* Release I2C bus ownership. */
2482 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2483 esdp &= ~IXGBE_ESDP_SDP0;
2484 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2485 IXGBE_WRITE_FLUSH(hw);
2486 }
2487
2488 return status;
2489}
2490
2491/**
2492 * ixgbe_write_i2c_byte_82599 - Writes 8 bit word over I2C
2493 * @hw: pointer to hardware structure
2494 * @byte_offset: byte offset to write
2495 * @data: value to write
2496 *
2497 * Performs byte write operation to SFP module's EEPROM over I2C interface at
2498 * a specified device address.
2499 **/
2500static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2501 u8 dev_addr, u8 data)
2502{
2503 u32 esdp;
2504 s32 status;
2505 s32 timeout = 200;
2506
2507 if (hw->phy.qsfp_shared_i2c_bus == true) {
2508 /* Acquire I2C bus ownership. */
2509 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2510 esdp |= IXGBE_ESDP_SDP0;
2511 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2512 IXGBE_WRITE_FLUSH(hw);
2513
2514 while (timeout) {
2515 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2516 if (esdp & IXGBE_ESDP_SDP1)
2517 break;
2518
2519 usleep_range(5000, 10000);
2520 timeout--;
2521 }
2522
2523 if (!timeout) {
2524 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2525 status = IXGBE_ERR_I2C;
2526 goto release_i2c_access;
2527 }
2528 }
2529
2530 status = ixgbe_write_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2531
2532release_i2c_access:
2533 if (hw->phy.qsfp_shared_i2c_bus == true) {
2534 /* Release I2C bus ownership. */
2535 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2536 esdp &= ~IXGBE_ESDP_SDP0;
2537 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2538 IXGBE_WRITE_FLUSH(hw);
2539 }
2540
2541 return status;
2542}
2543
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002544static struct ixgbe_mac_operations mac_ops_82599 = {
2545 .init_hw = &ixgbe_init_hw_generic,
2546 .reset_hw = &ixgbe_reset_hw_82599,
2547 .start_hw = &ixgbe_start_hw_82599,
2548 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
2549 .get_media_type = &ixgbe_get_media_type_82599,
2550 .get_supported_physical_layer = &ixgbe_get_supported_physical_layer_82599,
2551 .enable_rx_dma = &ixgbe_enable_rx_dma_82599,
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002552 .disable_rx_buff = &ixgbe_disable_rx_buff_generic,
2553 .enable_rx_buff = &ixgbe_enable_rx_buff_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002554 .get_mac_addr = &ixgbe_get_mac_addr_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002555 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
Emil Tantilovb776d102011-03-31 09:36:18 +00002556 .get_device_caps = &ixgbe_get_device_caps_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002557 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002558 .stop_adapter = &ixgbe_stop_adapter_generic,
2559 .get_bus_info = &ixgbe_get_bus_info_generic,
2560 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
2561 .read_analog_reg8 = &ixgbe_read_analog_reg8_82599,
2562 .write_analog_reg8 = &ixgbe_write_analog_reg8_82599,
Jacob Kellerf4f10402013-06-25 07:59:23 +00002563 .stop_link_on_d3 = &ixgbe_stop_mac_link_on_d3_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002564 .setup_link = &ixgbe_setup_mac_link_82599,
John Fastabend80605c652011-05-02 12:34:10 +00002565 .set_rxpba = &ixgbe_set_rxpba_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002566 .check_link = &ixgbe_check_mac_link_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002567 .get_link_capabilities = &ixgbe_get_link_capabilities_82599,
2568 .led_on = &ixgbe_led_on_generic,
2569 .led_off = &ixgbe_led_off_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002570 .blink_led_start = &ixgbe_blink_led_start_generic,
2571 .blink_led_stop = &ixgbe_blink_led_stop_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002572 .set_rar = &ixgbe_set_rar_generic,
2573 .clear_rar = &ixgbe_clear_rar_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002574 .set_vmdq = &ixgbe_set_vmdq_generic,
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00002575 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002576 .clear_vmdq = &ixgbe_clear_vmdq_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002577 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002578 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
2579 .enable_mc = &ixgbe_enable_mc_generic,
2580 .disable_mc = &ixgbe_disable_mc_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002581 .clear_vfta = &ixgbe_clear_vfta_generic,
2582 .set_vfta = &ixgbe_set_vfta_generic,
2583 .fc_enable = &ixgbe_fc_enable_generic,
Emil Tantilov9612de92011-05-07 07:40:20 +00002584 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002585 .init_uta_tables = &ixgbe_init_uta_tables_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002586 .setup_sfp = &ixgbe_setup_sfp_modules_82599,
Greg Rosea985b6c32010-11-18 03:02:52 +00002587 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
2588 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
Don Skidmore5e655102011-02-25 01:58:04 +00002589 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync,
2590 .release_swfw_sync = &ixgbe_release_swfw_sync,
Don Skidmore3ca8bc62012-04-12 00:33:31 +00002591 .get_thermal_sensor_data = &ixgbe_get_thermal_sensor_data_generic,
2592 .init_thermal_sensor_thresh = &ixgbe_init_thermal_sensor_thresh_generic,
Don Skidmore0b2679d2013-02-21 03:00:04 +00002593 .mng_fw_enabled = &ixgbe_mng_enabled,
Don Skidmore429d6a32014-02-27 20:32:41 -08002594 .prot_autoc_read = &prot_autoc_read_82599,
2595 .prot_autoc_write = &prot_autoc_write_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002596};
2597
2598static struct ixgbe_eeprom_operations eeprom_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002599 .init_params = &ixgbe_init_eeprom_params_generic,
Emil Tantilov0665b092011-04-01 08:17:19 +00002600 .read = &ixgbe_read_eeprom_82599,
Emil Tantilov68c70052011-04-20 08:49:06 +00002601 .read_buffer = &ixgbe_read_eeprom_buffer_82599,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002602 .write = &ixgbe_write_eeprom_generic,
Emil Tantilov68c70052011-04-20 08:49:06 +00002603 .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002604 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
2605 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
2606 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002607};
2608
2609static struct ixgbe_phy_operations phy_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002610 .identify = &ixgbe_identify_phy_82599,
Don Skidmore8f583322013-07-27 06:25:38 +00002611 .identify_sfp = &ixgbe_identify_module_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002612 .init = &ixgbe_init_phy_ops_82599,
2613 .reset = &ixgbe_reset_phy_generic,
2614 .read_reg = &ixgbe_read_phy_reg_generic,
2615 .write_reg = &ixgbe_write_phy_reg_generic,
2616 .setup_link = &ixgbe_setup_phy_link_generic,
2617 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
2618 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
2619 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
Emil Tantilov07ce8702012-12-19 07:14:17 +00002620 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002621 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
2622 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
2623 .check_overtemp = &ixgbe_tn_check_overtemp,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002624};
2625
2626struct ixgbe_info ixgbe_82599_info = {
2627 .mac = ixgbe_mac_82599EB,
2628 .get_invariants = &ixgbe_get_invariants_82599,
2629 .mac_ops = &mac_ops_82599,
2630 .eeprom_ops = &eeprom_ops_82599,
2631 .phy_ops = &phy_ops_82599,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002632 .mbx_ops = &mbx_ops_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002633};