blob: e919c28a70a6afdebc4664726dd600dda14fa3bf [file] [log] [blame]
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/pci.h>
29#include <linux/delay.h>
30#include <linux/sched.h>
31
32#include "ixgbe.h"
33#include "ixgbe_phy.h"
Greg Rose096a58f2010-01-09 02:26:26 +000034#include "ixgbe_mbx.h"
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000035
36#define IXGBE_82599_MAX_TX_QUEUES 128
37#define IXGBE_82599_MAX_RX_QUEUES 128
38#define IXGBE_82599_RAR_ENTRIES 128
39#define IXGBE_82599_MC_TBL_SIZE 128
40#define IXGBE_82599_VFT_TBL_SIZE 128
John Fastabende09ad232011-04-04 04:29:41 +000041#define IXGBE_82599_RX_PB_SIZE 512
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000042
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000043static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
44static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
45static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
46static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
47 ixgbe_link_speed speed,
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000048 bool autoneg_wait_to_complete);
Don Skidmorecd7e1f02009-10-08 15:36:22 +000049static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
50 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +000051 bool autoneg_wait_to_complete);
Jacob Kellerf4f10402013-06-25 07:59:23 +000052static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw);
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000053static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
54 bool autoneg_wait_to_complete);
55static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000056 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000057 bool autoneg_wait_to_complete);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000058static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
59 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000060 bool autoneg_wait_to_complete);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +000061static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw);
Don Skidmore8f583322013-07-27 06:25:38 +000062static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
63 u8 dev_addr, u8 *data);
64static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
65 u8 dev_addr, u8 data);
Don Skidmore429d6a32014-02-27 20:32:41 -080066static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw);
67static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000068
Don Skidmore0b2679d2013-02-21 03:00:04 +000069static bool ixgbe_mng_enabled(struct ixgbe_hw *hw)
70{
71 u32 fwsm, manc, factps;
72
73 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
74 if ((fwsm & IXGBE_FWSM_MODE_MASK) != IXGBE_FWSM_FW_MODE_PT)
75 return false;
76
77 manc = IXGBE_READ_REG(hw, IXGBE_MANC);
78 if (!(manc & IXGBE_MANC_RCV_TCO_EN))
79 return false;
80
81 factps = IXGBE_READ_REG(hw, IXGBE_FACTPS);
82 if (factps & IXGBE_FACTPS_MNGCG)
83 return false;
84
85 return true;
86}
87
Don Skidmore7b25cdb2009-08-25 04:47:32 +000088static void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000089{
90 struct ixgbe_mac_info *mac = &hw->mac;
Don Skidmorec6ecf392010-12-03 03:31:51 +000091
Don Skidmore0b2679d2013-02-21 03:00:04 +000092 /* enable the laser control functions for SFP+ fiber
93 * and MNG not enabled
94 */
95 if ((mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
96 !hw->mng_fw_enabled) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000097 mac->ops.disable_tx_laser =
98 &ixgbe_disable_tx_laser_multispeed_fiber;
99 mac->ops.enable_tx_laser =
100 &ixgbe_enable_tx_laser_multispeed_fiber;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000101 mac->ops.flap_tx_laser = &ixgbe_flap_tx_laser_multispeed_fiber;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000102 } else {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000103 mac->ops.disable_tx_laser = NULL;
104 mac->ops.enable_tx_laser = NULL;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000105 mac->ops.flap_tx_laser = NULL;
Don Skidmorec6ecf392010-12-03 03:31:51 +0000106 }
107
108 if (hw->phy.multispeed_fiber) {
109 /* Set up dual speed SFP+ support */
110 mac->ops.setup_link = &ixgbe_setup_mac_link_multispeed_fiber;
111 } else {
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000112 if ((mac->ops.get_media_type(hw) ==
113 ixgbe_media_type_backplane) &&
114 (hw->phy.smart_speed == ixgbe_smart_speed_auto ||
Emil Tantilov0fa6d832011-03-18 08:18:32 +0000115 hw->phy.smart_speed == ixgbe_smart_speed_on) &&
116 !ixgbe_verify_lesm_fw_enabled_82599(hw))
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000117 mac->ops.setup_link = &ixgbe_setup_mac_link_smartspeed;
118 else
119 mac->ops.setup_link = &ixgbe_setup_mac_link_82599;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000120 }
121}
122
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000123static s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000124{
125 s32 ret_val = 0;
126 u16 list_offset, data_offset, data_value;
127
128 if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) {
129 ixgbe_init_mac_link_ops_82599(hw);
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000130
131 hw->phy.ops.reset = NULL;
132
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000133 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset,
134 &data_offset);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000135 if (ret_val != 0)
136 goto setup_sfp_out;
137
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000138 /* PHY config will finish before releasing the semaphore */
Don Skidmore5e655102011-02-25 01:58:04 +0000139 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
140 IXGBE_GSSR_MAC_CSR_SM);
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000141 if (ret_val != 0) {
142 ret_val = IXGBE_ERR_SWFW_SYNC;
143 goto setup_sfp_out;
144 }
145
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000146 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
147 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000148 while (data_value != 0xffff) {
149 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value);
150 IXGBE_WRITE_FLUSH(hw);
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000151 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
152 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000153 }
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000154
155 /* Release the semaphore */
Emil Tantilov6d980c32011-04-13 04:56:15 +0000156 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
Don Skidmore032b4322011-03-18 09:32:53 +0000157 /*
158 * Delay obtaining semaphore again to allow FW access,
159 * semaphore_delay is in ms usleep_range needs us.
160 */
161 usleep_range(hw->eeprom.semaphore_delay * 1000,
162 hw->eeprom.semaphore_delay * 2000);
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000163
Don Skidmored7bbcd32012-10-24 06:19:01 +0000164 /* Restart DSP and set SFI mode */
Don Skidmore429d6a32014-02-27 20:32:41 -0800165 ret_val = hw->mac.ops.prot_autoc_write(hw,
166 hw->mac.orig_autoc | IXGBE_AUTOC_LMS_10G_SERIAL,
167 false);
Don Skidmored7bbcd32012-10-24 06:19:01 +0000168
169 if (ret_val) {
170 hw_dbg(hw, " sfp module setup not complete\n");
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000171 ret_val = IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
172 goto setup_sfp_out;
173 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000174 }
175
176setup_sfp_out:
177 return ret_val;
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000178
179setup_sfp_err:
180 /* Release the semaphore */
181 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
182 /* Delay obtaining semaphore again to allow FW access,
183 * semaphore_delay is in ms usleep_range needs us.
184 */
185 usleep_range(hw->eeprom.semaphore_delay * 1000,
186 hw->eeprom.semaphore_delay * 2000);
187 hw_err(hw, "eeprom read at offset %d failed\n", data_offset);
188 return IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000189}
190
Don Skidmore429d6a32014-02-27 20:32:41 -0800191/**
192 * prot_autoc_read_82599 - Hides MAC differences needed for AUTOC read
193 * @hw: pointer to hardware structure
194 * @locked: Return the if we locked for this read.
195 * @reg_val: Value we read from AUTOC
196 *
197 * For this part (82599) we need to wrap read-modify-writes with a possible
198 * FW/SW lock. It is assumed this lock will be freed with the next
199 * prot_autoc_write_82599(). Note, that locked can only be true in cases
200 * where this function doesn't return an error.
201 **/
202static s32 prot_autoc_read_82599(struct ixgbe_hw *hw, bool *locked,
203 u32 *reg_val)
204{
205 s32 ret_val;
206
207 *locked = false;
208 /* If LESM is on then we need to hold the SW/FW semaphore. */
209 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
210 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
211 IXGBE_GSSR_MAC_CSR_SM);
212 if (!ret_val)
213 return IXGBE_ERR_SWFW_SYNC;
214
215 *locked = true;
216 }
217
218 *reg_val = IXGBE_READ_REG(hw, IXGBE_AUTOC);
219 return 0;
220}
221
222/**
223 * prot_autoc_write_82599 - Hides MAC differences needed for AUTOC write
224 * @hw: pointer to hardware structure
225 * @reg_val: value to write to AUTOC
226 * @locked: bool to indicate whether the SW/FW lock was already taken by
227 * previous proc_autoc_read_82599.
228 *
229 * This part (82599) may need to hold a the SW/FW lock around all writes to
230 * AUTOC. Likewise after a write we need to do a pipeline reset.
231 **/
232static s32 prot_autoc_write_82599(struct ixgbe_hw *hw, u32 autoc, bool locked)
233{
234 s32 ret_val = 0;
235
236 /* We only need to get the lock if:
237 * - We didn't do it already (in the read part of a read-modify-write)
238 * - LESM is enabled.
239 */
240 if (!locked && ixgbe_verify_lesm_fw_enabled_82599(hw)) {
241 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
242 IXGBE_GSSR_MAC_CSR_SM);
243 if (!ret_val)
244 return IXGBE_ERR_SWFW_SYNC;
245 }
246
247 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
248 ret_val = ixgbe_reset_pipeline_82599(hw);
249
250 /* Free the SW/FW semaphore as we either grabbed it here or
251 * already had it when this function was called.
252 */
253 if (locked)
254 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
255
256 return ret_val;
257}
258
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000259static s32 ixgbe_get_invariants_82599(struct ixgbe_hw *hw)
260{
261 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000262
263 ixgbe_init_mac_link_ops_82599(hw);
264
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000265 mac->mcft_size = IXGBE_82599_MC_TBL_SIZE;
266 mac->vft_size = IXGBE_82599_VFT_TBL_SIZE;
267 mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES;
268 mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES;
269 mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +0000270 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000271
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000272 return 0;
273}
274
275/**
276 * ixgbe_init_phy_ops_82599 - PHY/SFP specific init
277 * @hw: pointer to hardware structure
278 *
279 * Initialize any function pointers that were not able to be
280 * set during get_invariants because the PHY/SFP type was
281 * not known. Perform the SFP init if necessary.
282 *
283 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000284static s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000285{
286 struct ixgbe_mac_info *mac = &hw->mac;
287 struct ixgbe_phy_info *phy = &hw->phy;
288 s32 ret_val = 0;
Don Skidmore8f583322013-07-27 06:25:38 +0000289 u32 esdp;
290
291 if (hw->device_id == IXGBE_DEV_ID_82599_QSFP_SF_QP) {
292 /* Store flag indicating I2C bus access control unit. */
293 hw->phy.qsfp_shared_i2c_bus = true;
294
295 /* Initialize access to QSFP+ I2C bus */
296 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
297 esdp |= IXGBE_ESDP_SDP0_DIR;
298 esdp &= ~IXGBE_ESDP_SDP1_DIR;
299 esdp &= ~IXGBE_ESDP_SDP0;
300 esdp &= ~IXGBE_ESDP_SDP0_NATIVE;
301 esdp &= ~IXGBE_ESDP_SDP1_NATIVE;
302 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
303 IXGBE_WRITE_FLUSH(hw);
304
305 phy->ops.read_i2c_byte = &ixgbe_read_i2c_byte_82599;
306 phy->ops.write_i2c_byte = &ixgbe_write_i2c_byte_82599;
307 }
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000308
309 /* Identify the PHY or SFP module */
310 ret_val = phy->ops.identify(hw);
311
312 /* Setup function pointers based on detected SFP module and speeds */
313 ixgbe_init_mac_link_ops_82599(hw);
314
315 /* If copper media, overwrite with copper function pointers */
316 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
317 mac->ops.setup_link = &ixgbe_setup_copper_link_82599;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000318 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800319 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000320 }
321
322 /* Set necessary function pointers based on phy type */
323 switch (hw->phy.type) {
324 case ixgbe_phy_tn:
325 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
Emil Tantilovb57e35b2011-07-28 06:17:04 +0000326 phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000327 phy->ops.get_firmware_version =
328 &ixgbe_get_phy_firmware_version_tnx;
329 break;
330 default:
331 break;
332 }
333
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000334 return ret_val;
335}
336
337/**
338 * ixgbe_get_link_capabilities_82599 - Determines link capabilities
339 * @hw: pointer to hardware structure
340 * @speed: pointer to link speed
Josh Hay3d292262012-12-15 03:28:19 +0000341 * @autoneg: true when autoneg or autotry is enabled
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000342 *
343 * Determines the link capabilities by reading the AUTOC register.
344 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000345static s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw,
346 ixgbe_link_speed *speed,
Josh Hay3d292262012-12-15 03:28:19 +0000347 bool *autoneg)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000348{
349 s32 status = 0;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000350 u32 autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000351
Don Skidmorecb836a92010-06-29 18:30:59 +0000352 /* Determine 1G link capabilities off of SFP+ type */
353 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000354 hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1 ||
Don Skidmore345be202013-04-11 06:23:34 +0000355 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core0 ||
356 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core1 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000357 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
358 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1) {
Don Skidmorecb836a92010-06-29 18:30:59 +0000359 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000360 *autoneg = true;
Don Skidmorecb836a92010-06-29 18:30:59 +0000361 goto out;
362 }
363
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000364 /*
365 * Determine link capabilities based on the stored value of AUTOC,
366 * which represents EEPROM defaults. If AUTOC value has not been
367 * stored, use the current register value.
368 */
369 if (hw->mac.orig_link_settings_stored)
370 autoc = hw->mac.orig_autoc;
371 else
372 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
373
374 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000375 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
376 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000377 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000378 break;
379
380 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
381 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000382 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000383 break;
384
385 case IXGBE_AUTOC_LMS_1G_AN:
386 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000387 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000388 break;
389
390 case IXGBE_AUTOC_LMS_10G_SERIAL:
391 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000392 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000393 break;
394
395 case IXGBE_AUTOC_LMS_KX4_KX_KR:
396 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
397 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000398 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000399 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000400 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000401 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000402 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000403 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000404 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000405 break;
406
407 case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII:
408 *speed = IXGBE_LINK_SPEED_100_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000409 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000410 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000411 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000412 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000413 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000414 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000415 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000416 break;
417
418 case IXGBE_AUTOC_LMS_SGMII_1G_100M:
419 *speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000420 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000421 break;
422
423 default:
424 status = IXGBE_ERR_LINK_SETUP;
425 goto out;
426 break;
427 }
428
429 if (hw->phy.multispeed_fiber) {
430 *speed |= IXGBE_LINK_SPEED_10GB_FULL |
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000431 IXGBE_LINK_SPEED_1GB_FULL;
432
433 /* QSFP must not enable auto-negotiation */
434 if (hw->phy.media_type == ixgbe_media_type_fiber_qsfp)
435 *autoneg = false;
436 else
437 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000438 }
439
440out:
441 return status;
442}
443
444/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000445 * ixgbe_get_media_type_82599 - Get media type
446 * @hw: pointer to hardware structure
447 *
448 * Returns the media type (fiber, copper, backplane)
449 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000450static enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000451{
452 enum ixgbe_media_type media_type;
453
454 /* Detect if there is a copper PHY attached. */
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000455 switch (hw->phy.type) {
456 case ixgbe_phy_cu_unknown:
457 case ixgbe_phy_tn:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000458 media_type = ixgbe_media_type_copper;
459 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000460 default:
461 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000462 }
463
464 switch (hw->device_id) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000465 case IXGBE_DEV_ID_82599_KX4:
Don Skidmoredbfec662009-10-02 08:58:25 +0000466 case IXGBE_DEV_ID_82599_KX4_MEZZ:
Don Skidmore312eb932009-10-02 08:58:04 +0000467 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
Don Skidmore74757d42009-12-08 07:22:23 +0000468 case IXGBE_DEV_ID_82599_KR:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000469 case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000470 case IXGBE_DEV_ID_82599_XAUI_LOM:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000471 /* Default device ID is mezzanine card KX/KX4 */
472 media_type = ixgbe_media_type_backplane;
473 break;
474 case IXGBE_DEV_ID_82599_SFP:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000475 case IXGBE_DEV_ID_82599_SFP_FCOE:
Don Skidmore38ad1c82009-10-08 15:35:58 +0000476 case IXGBE_DEV_ID_82599_SFP_EM:
Emil Tantilov4c40ef02011-03-24 07:06:02 +0000477 case IXGBE_DEV_ID_82599_SFP_SF2:
Emil Tantilov9e791e42011-11-04 06:43:29 +0000478 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Emil Tantilov7d145282011-09-08 08:30:14 +0000479 case IXGBE_DEV_ID_82599EN_SFP:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000480 media_type = ixgbe_media_type_fiber;
481 break;
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000482 case IXGBE_DEV_ID_82599_CX4:
Peter P Waskiewicz Jr6b1be192009-09-14 07:48:10 +0000483 media_type = ixgbe_media_type_cx4;
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000484 break;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000485 case IXGBE_DEV_ID_82599_T3_LOM:
486 media_type = ixgbe_media_type_copper;
487 break;
Don Skidmore4f6290c2011-05-14 06:36:35 +0000488 case IXGBE_DEV_ID_82599_LS:
489 media_type = ixgbe_media_type_fiber_lco;
490 break;
Don Skidmore8f583322013-07-27 06:25:38 +0000491 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
492 media_type = ixgbe_media_type_fiber_qsfp;
493 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000494 default:
495 media_type = ixgbe_media_type_unknown;
496 break;
497 }
498out:
499 return media_type;
500}
501
502/**
Jacob Kellerf4f10402013-06-25 07:59:23 +0000503 * ixgbe_stop_mac_link_on_d3_82599 - Disables link on D3
504 * @hw: pointer to hardware structure
505 *
506 * Disables link, should be called during D3 power down sequence.
507 *
508 */
509static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw)
510{
511 u32 autoc2_reg;
512
513 if (!hw->mng_fw_enabled && !hw->wol_enabled) {
514 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
515 autoc2_reg |= IXGBE_AUTOC2_LINK_DISABLE_ON_D3_MASK;
516 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
517 }
518}
519
520/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000521 * ixgbe_start_mac_link_82599 - Setup MAC link settings
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000522 * @hw: pointer to hardware structure
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000523 * @autoneg_wait_to_complete: true when waiting for completion is needed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000524 *
525 * Configures link settings based on values in the ixgbe_hw struct.
526 * Restarts the link. Performs autonegotiation if needed.
527 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000528static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000529 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000530{
531 u32 autoc_reg;
532 u32 links_reg;
533 u32 i;
534 s32 status = 0;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000535 bool got_lock = false;
536
537 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
538 status = hw->mac.ops.acquire_swfw_sync(hw,
539 IXGBE_GSSR_MAC_CSR_SM);
540 if (status)
541 goto out;
542
543 got_lock = true;
544 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000545
546 /* Restart link */
Don Skidmored7bbcd32012-10-24 06:19:01 +0000547 ixgbe_reset_pipeline_82599(hw);
548
549 if (got_lock)
550 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000551
552 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000553 if (autoneg_wait_to_complete) {
Don Skidmored7bbcd32012-10-24 06:19:01 +0000554 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000555 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
556 IXGBE_AUTOC_LMS_KX4_KX_KR ||
557 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
558 IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
559 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
560 IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
561 links_reg = 0; /* Just in case Autoneg time = 0 */
562 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
563 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
564 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
565 break;
566 msleep(100);
567 }
568 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
569 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
570 hw_dbg(hw, "Autoneg did not complete.\n");
571 }
572 }
573 }
574
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000575 /* Add delay to filter out noises during initial link setup */
576 msleep(50);
577
Don Skidmored7bbcd32012-10-24 06:19:01 +0000578out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000579 return status;
580}
581
Emil Tantilov8c7bea32011-02-19 08:43:44 +0000582/**
583 * ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser
584 * @hw: pointer to hardware structure
585 *
586 * The base drivers may require better control over SFP+ module
587 * PHY states. This includes selectively shutting down the Tx
588 * laser on the PHY, effectively halting physical link.
589 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000590static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000591{
592 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
593
594 /* Disable tx laser; allow 100us to go dark per spec */
595 esdp_reg |= IXGBE_ESDP_SDP3;
596 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
597 IXGBE_WRITE_FLUSH(hw);
598 udelay(100);
599}
600
601/**
602 * ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser
603 * @hw: pointer to hardware structure
604 *
605 * The base drivers may require better control over SFP+ module
606 * PHY states. This includes selectively turning on the Tx
607 * laser on the PHY, effectively starting physical link.
608 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000609static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000610{
611 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
612
613 /* Enable tx laser; allow 100ms to light up */
614 esdp_reg &= ~IXGBE_ESDP_SDP3;
615 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
616 IXGBE_WRITE_FLUSH(hw);
617 msleep(100);
618}
619
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000620/**
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000621 * ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser
622 * @hw: pointer to hardware structure
623 *
624 * When the driver changes the link speeds that it can support,
625 * it sets autotry_restart to true to indicate that we need to
626 * initiate a new autotry session with the link partner. To do
627 * so, we set the speed then disable and re-enable the tx laser, to
628 * alert the link partner that it also needs to restart autotry on its
629 * end. This is consistent with true clause 37 autoneg, which also
630 * involves a loss of signal.
631 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000632static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000633{
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000634 if (hw->mac.autotry_restart) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000635 ixgbe_disable_tx_laser_multispeed_fiber(hw);
636 ixgbe_enable_tx_laser_multispeed_fiber(hw);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000637 hw->mac.autotry_restart = false;
638 }
639}
640
641/**
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000642 * ixgbe_set_fiber_fixed_speed - Set module link speed for fixed fiber
643 * @hw: pointer to hardware structure
644 * @speed: link speed to set
645 *
646 * We set the module speed differently for fixed fiber. For other
647 * multi-speed devices we don't have an error value so here if we
648 * detect an error we just log it and exit.
649 */
650static void ixgbe_set_fiber_fixed_speed(struct ixgbe_hw *hw,
651 ixgbe_link_speed speed)
652{
653 s32 status;
654 u8 rs, eeprom_data;
655
656 switch (speed) {
657 case IXGBE_LINK_SPEED_10GB_FULL:
658 /* one bit mask same as setting on */
659 rs = IXGBE_SFF_SOFT_RS_SELECT_10G;
660 break;
661 case IXGBE_LINK_SPEED_1GB_FULL:
662 rs = IXGBE_SFF_SOFT_RS_SELECT_1G;
663 break;
664 default:
665 hw_dbg(hw, "Invalid fixed module speed\n");
666 return;
667 }
668
669 /* Set RS0 */
670 status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
671 IXGBE_I2C_EEPROM_DEV_ADDR2,
672 &eeprom_data);
673 if (status) {
674 hw_dbg(hw, "Failed to read Rx Rate Select RS0\n");
675 goto out;
676 }
677
Don Skidmored3cec9272014-01-16 02:30:10 -0800678 eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) | rs;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000679
680 status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
681 IXGBE_I2C_EEPROM_DEV_ADDR2,
682 eeprom_data);
683 if (status) {
684 hw_dbg(hw, "Failed to write Rx Rate Select RS0\n");
685 goto out;
686 }
687
688 /* Set RS1 */
689 status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB,
690 IXGBE_I2C_EEPROM_DEV_ADDR2,
691 &eeprom_data);
692 if (status) {
693 hw_dbg(hw, "Failed to read Rx Rate Select RS1\n");
694 goto out;
695 }
696
697 eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) & rs;
698
699 status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB,
700 IXGBE_I2C_EEPROM_DEV_ADDR2,
701 eeprom_data);
702 if (status) {
703 hw_dbg(hw, "Failed to write Rx Rate Select RS1\n");
704 goto out;
705 }
706out:
707 return;
708}
709
710/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000711 * ixgbe_setup_mac_link_multispeed_fiber - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000712 * @hw: pointer to hardware structure
713 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000714 * @autoneg_wait_to_complete: true when waiting for completion is needed
715 *
716 * Set the link speed in the AUTOC register and restarts link.
717 **/
John Fastabendb32c8dc2011-04-12 02:44:55 +0000718static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000719 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000720 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000721{
722 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000723 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000724 ixgbe_link_speed highest_link_speed = IXGBE_LINK_SPEED_UNKNOWN;
725 u32 speedcnt = 0;
726 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000727 u32 i = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000728 bool link_up = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000729 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000730
731 /* Mask off requested but non-supported speeds */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000732 status = hw->mac.ops.get_link_capabilities(hw, &link_speed,
Josh Hay3d292262012-12-15 03:28:19 +0000733 &autoneg);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000734 if (status != 0)
735 return status;
736
737 speed &= link_speed;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000738
739 /*
740 * Try each speed one by one, highest priority first. We do this in
741 * software because 10gb fiber doesn't support speed autonegotiation.
742 */
743 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
744 speedcnt++;
745 highest_link_speed = IXGBE_LINK_SPEED_10GB_FULL;
746
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000747 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000748 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
749 false);
750 if (status != 0)
751 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000752
Emil Tantilov037c6d02011-02-25 07:49:39 +0000753 if ((link_speed == IXGBE_LINK_SPEED_10GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000754 goto out;
755
756 /* Set the module link speed */
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000757 switch (hw->phy.media_type) {
758 case ixgbe_media_type_fiber:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000759 esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5);
760 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
761 IXGBE_WRITE_FLUSH(hw);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000762 break;
763 case ixgbe_media_type_fiber_qsfp:
764 /* QSFP module automatically detects MAC link speed */
765 break;
766 default:
767 hw_dbg(hw, "Unexpected media type.\n");
768 break;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000769 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000770
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000771 /* Allow module to change analog characteristics (1G->10G) */
772 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000773
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000774 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000775 IXGBE_LINK_SPEED_10GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000776 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000777 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000778 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000779
780 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000781 if (hw->mac.ops.flap_tx_laser)
782 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000783
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000784 /*
785 * Wait for the controller to acquire link. Per IEEE 802.3ap,
786 * Section 73.10.2, we may have to wait up to 500ms if KR is
787 * attempted. 82599 uses the same timing for 10g SFI.
788 */
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000789 for (i = 0; i < 5; i++) {
790 /* Wait for the link partner to also set speed */
791 msleep(100);
792
793 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000794 status = hw->mac.ops.check_link(hw, &link_speed,
795 &link_up, false);
796 if (status != 0)
797 return status;
798
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000799 if (link_up)
800 goto out;
801 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000802 }
803
804 if (speed & IXGBE_LINK_SPEED_1GB_FULL) {
805 speedcnt++;
806 if (highest_link_speed == IXGBE_LINK_SPEED_UNKNOWN)
807 highest_link_speed = IXGBE_LINK_SPEED_1GB_FULL;
808
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000809 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000810 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
811 false);
812 if (status != 0)
813 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000814
Emil Tantilov037c6d02011-02-25 07:49:39 +0000815 if ((link_speed == IXGBE_LINK_SPEED_1GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000816 goto out;
817
818 /* Set the module link speed */
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000819 switch (hw->phy.media_type) {
820 case ixgbe_media_type_fiber_fixed:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000821 ixgbe_set_fiber_fixed_speed(hw,
822 IXGBE_LINK_SPEED_1GB_FULL);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000823 break;
824 case ixgbe_media_type_fiber:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000825 esdp_reg &= ~IXGBE_ESDP_SDP5;
826 esdp_reg |= IXGBE_ESDP_SDP5_DIR;
827 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
828 IXGBE_WRITE_FLUSH(hw);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000829 break;
830 case ixgbe_media_type_fiber_qsfp:
831 /* QSFP module automatically detects MAC link speed */
832 break;
833 default:
834 hw_dbg(hw, "Unexpected media type.\n");
835 break;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000836 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000837
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000838 /* Allow module to change analog characteristics (10G->1G) */
839 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000840
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000841 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000842 IXGBE_LINK_SPEED_1GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000843 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000844 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000845 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000846
847 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000848 if (hw->mac.ops.flap_tx_laser)
849 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000850
851 /* Wait for the link partner to also set speed */
852 msleep(100);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000853
854 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000855 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
856 false);
857 if (status != 0)
858 return status;
859
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000860 if (link_up)
861 goto out;
862 }
863
864 /*
865 * We didn't get link. Configure back to the highest speed we tried,
866 * (if there was more than one). We call ourselves back with just the
867 * single highest speed that the user requested.
868 */
869 if (speedcnt > 1)
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000870 status = ixgbe_setup_mac_link_multispeed_fiber(hw,
871 highest_link_speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000872 autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000873
874out:
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000875 /* Set autoneg_advertised value based on input link speed */
876 hw->phy.autoneg_advertised = 0;
877
878 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
879 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
880
881 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
882 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
883
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000884 return status;
885}
886
887/**
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000888 * ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed
889 * @hw: pointer to hardware structure
890 * @speed: new link speed
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000891 * @autoneg_wait_to_complete: true when waiting for completion is needed
892 *
893 * Implements the Intel SmartSpeed algorithm.
894 **/
895static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000896 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000897 bool autoneg_wait_to_complete)
898{
899 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000900 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000901 s32 i, j;
902 bool link_up = false;
903 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000904
905 /* Set autoneg_advertised value based on input link speed */
906 hw->phy.autoneg_advertised = 0;
907
908 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
909 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
910
911 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
912 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
913
914 if (speed & IXGBE_LINK_SPEED_100_FULL)
915 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL;
916
917 /*
918 * Implement Intel SmartSpeed algorithm. SmartSpeed will reduce the
919 * autoneg advertisement if link is unable to be established at the
920 * highest negotiated rate. This can sometimes happen due to integrity
921 * issues with the physical media connection.
922 */
923
924 /* First, try to get link with full advertisement */
925 hw->phy.smart_speed_active = false;
926 for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) {
Josh Hayfd0326f2012-12-15 03:28:30 +0000927 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000928 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000929 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000930 goto out;
931
932 /*
933 * Wait for the controller to acquire link. Per IEEE 802.3ap,
934 * Section 73.10.2, we may have to wait up to 500ms if KR is
935 * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per
936 * Table 9 in the AN MAS.
937 */
938 for (i = 0; i < 5; i++) {
939 mdelay(100);
940
941 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000942 status = hw->mac.ops.check_link(hw, &link_speed,
943 &link_up, false);
944 if (status != 0)
945 goto out;
946
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000947 if (link_up)
948 goto out;
949 }
950 }
951
952 /*
953 * We didn't get link. If we advertised KR plus one of KX4/KX
954 * (or BX4/BX), then disable KR and try again.
955 */
956 if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) ||
957 ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0))
958 goto out;
959
960 /* Turn SmartSpeed on to disable KR support */
961 hw->phy.smart_speed_active = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000962 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000963 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000964 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000965 goto out;
966
967 /*
968 * Wait for the controller to acquire link. 600ms will allow for
969 * the AN link_fail_inhibit_timer as well for multiple cycles of
970 * parallel detect, both 10g and 1g. This allows for the maximum
971 * connect attempts as defined in the AN MAS table 73-7.
972 */
973 for (i = 0; i < 6; i++) {
974 mdelay(100);
975
976 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000977 status = hw->mac.ops.check_link(hw, &link_speed,
978 &link_up, false);
979 if (status != 0)
980 goto out;
981
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000982 if (link_up)
983 goto out;
984 }
985
986 /* We didn't get link. Turn SmartSpeed back off. */
987 hw->phy.smart_speed_active = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000988 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000989 autoneg_wait_to_complete);
990
991out:
Anjali Singhaic4ee6a52010-04-27 11:31:25 +0000992 if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL))
Emil Tantilov037c6d02011-02-25 07:49:39 +0000993 hw_dbg(hw, "Smartspeed has downgraded the link speed from "
Emil Tantilov849c4542010-06-03 16:53:41 +0000994 "the maximum advertised\n");
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000995 return status;
996}
997
998/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000999 * ixgbe_setup_mac_link_82599 - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001000 * @hw: pointer to hardware structure
1001 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001002 * @autoneg_wait_to_complete: true when waiting for completion is needed
1003 *
1004 * Set the link speed in the AUTOC register and restarts link.
1005 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +00001006static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +00001007 ixgbe_link_speed speed,
1008 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001009{
1010 s32 status = 0;
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001011 u32 autoc, pma_pmd_1g, link_mode, start_autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001012 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001013 u32 orig_autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001014 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
1015 u32 links_reg;
1016 u32 i;
1017 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
Josh Hayfd0326f2012-12-15 03:28:30 +00001018 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001019
1020 /* Check to see if speed passed in is supported. */
Don Skidmore9cdcf092012-02-17 07:38:13 +00001021 status = hw->mac.ops.get_link_capabilities(hw, &link_capabilities,
1022 &autoneg);
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00001023 if (status != 0)
1024 goto out;
1025
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001026 speed &= link_capabilities;
1027
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001028 if (speed == IXGBE_LINK_SPEED_UNKNOWN) {
1029 status = IXGBE_ERR_LINK_SETUP;
1030 goto out;
1031 }
1032
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001033 /* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/
1034 if (hw->mac.orig_link_settings_stored)
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001035 autoc = hw->mac.orig_autoc;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001036 else
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001037 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1038
1039 orig_autoc = autoc;
Don Skidmore429d6a32014-02-27 20:32:41 -08001040 start_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001041 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
1042 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001043
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001044 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
1045 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
1046 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001047 /* Set KX4/KX/KR support according to speed requested */
1048 autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP);
Emil Tantilov55461dd2012-08-10 07:35:14 +00001049 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001050 if (orig_autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001051 autoc |= IXGBE_AUTOC_KX4_SUPP;
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001052 if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) &&
1053 (hw->phy.smart_speed_active == false))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001054 autoc |= IXGBE_AUTOC_KR_SUPP;
Emil Tantilov55461dd2012-08-10 07:35:14 +00001055 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001056 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
1057 autoc |= IXGBE_AUTOC_KX_SUPP;
1058 } else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) &&
1059 (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN ||
1060 link_mode == IXGBE_AUTOC_LMS_1G_AN)) {
1061 /* Switch from 1G SFI to 10G SFI if requested */
1062 if ((speed == IXGBE_LINK_SPEED_10GB_FULL) &&
1063 (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) {
1064 autoc &= ~IXGBE_AUTOC_LMS_MASK;
1065 autoc |= IXGBE_AUTOC_LMS_10G_SERIAL;
1066 }
1067 } else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) &&
1068 (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) {
1069 /* Switch from 10G SFI to 1G SFI if requested */
1070 if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
1071 (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) {
1072 autoc &= ~IXGBE_AUTOC_LMS_MASK;
1073 if (autoneg)
1074 autoc |= IXGBE_AUTOC_LMS_1G_AN;
1075 else
1076 autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN;
1077 }
1078 }
1079
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001080 if (autoc != start_autoc) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001081 /* Restart link */
Don Skidmore429d6a32014-02-27 20:32:41 -08001082 status = hw->mac.ops.prot_autoc_write(hw, autoc, false);
1083 if (!status)
1084 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001085
1086 /* Only poll for autoneg to complete if specified to do so */
1087 if (autoneg_wait_to_complete) {
1088 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
1089 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
1090 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
1091 links_reg = 0; /*Just in case Autoneg time=0*/
1092 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
1093 links_reg =
1094 IXGBE_READ_REG(hw, IXGBE_LINKS);
1095 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
1096 break;
1097 msleep(100);
1098 }
1099 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
1100 status =
1101 IXGBE_ERR_AUTONEG_NOT_COMPLETE;
1102 hw_dbg(hw, "Autoneg did not "
1103 "complete.\n");
1104 }
1105 }
1106 }
1107
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001108 /* Add delay to filter out noises during initial link setup */
1109 msleep(50);
1110 }
1111
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001112out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001113 return status;
1114}
1115
1116/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001117 * ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001118 * @hw: pointer to hardware structure
1119 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001120 * @autoneg_wait_to_complete: true if waiting is needed to complete
1121 *
1122 * Restarts link on PHY and MAC based on settings passed in.
1123 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001124static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
1125 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001126 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001127{
1128 s32 status;
1129
1130 /* Setup the PHY according to input speed */
Josh Hay99b76642012-12-15 03:28:24 +00001131 status = hw->phy.ops.setup_link_speed(hw, speed,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001132 autoneg_wait_to_complete);
1133 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001134 ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001135
1136 return status;
1137}
1138
1139/**
1140 * ixgbe_reset_hw_82599 - Perform hardware reset
1141 * @hw: pointer to hardware structure
1142 *
1143 * Resets the hardware by resetting the transmit and receive units, masks
1144 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
1145 * reset.
1146 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001147static s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001148{
Alexander Duyck8132b542011-07-15 07:29:44 +00001149 ixgbe_link_speed link_speed;
1150 s32 status;
Don Skidmore429d6a32014-02-27 20:32:41 -08001151 u32 ctrl, i, autoc, autoc2;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001152 u32 curr_lms;
Alexander Duyck8132b542011-07-15 07:29:44 +00001153 bool link_up = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001154
1155 /* Call adapter stop to disable tx/rx and clear interrupts */
Emil Tantilovff9d1a52011-08-16 04:35:11 +00001156 status = hw->mac.ops.stop_adapter(hw);
1157 if (status != 0)
1158 goto reset_hw_out;
1159
1160 /* flush pending Tx transactions */
1161 ixgbe_clear_tx_pending(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001162
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001163 /* PHY ops must be identified and initialized prior to reset */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001164
Emil Tantilov037c6d02011-02-25 07:49:39 +00001165 /* Identify PHY and related function pointers */
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001166 status = hw->phy.ops.init(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001167
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001168 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1169 goto reset_hw_out;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001170
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001171 /* Setup SFP module if there is one present. */
1172 if (hw->phy.sfp_setup_needed) {
1173 status = hw->mac.ops.setup_sfp(hw);
1174 hw->phy.sfp_setup_needed = false;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001175 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001176
Emil Tantilov037c6d02011-02-25 07:49:39 +00001177 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1178 goto reset_hw_out;
1179
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001180 /* Reset PHY */
1181 if (hw->phy.reset_disable == false && hw->phy.ops.reset != NULL)
1182 hw->phy.ops.reset(hw);
1183
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001184 /* remember AUTOC from before we reset */
Don Skidmore429d6a32014-02-27 20:32:41 -08001185 curr_lms = IXGBE_READ_REG(hw, IXGBE_AUTOC) & IXGBE_AUTOC_LMS_MASK;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001186
Emil Tantilova4297dc2011-02-14 08:45:13 +00001187mac_reset_top:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001188 /*
Alexander Duyck8132b542011-07-15 07:29:44 +00001189 * Issue global reset to the MAC. Needs to be SW reset if link is up.
1190 * If link reset is used when link is up, it might reset the PHY when
1191 * mng is using it. If link is down or the flag to force full link
1192 * reset is set, then perform link reset.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001193 */
Alexander Duyck8132b542011-07-15 07:29:44 +00001194 ctrl = IXGBE_CTRL_LNK_RST;
1195 if (!hw->force_full_reset) {
1196 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
1197 if (link_up)
1198 ctrl = IXGBE_CTRL_RST;
1199 }
1200
1201 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
1202 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001203 IXGBE_WRITE_FLUSH(hw);
1204
1205 /* Poll for reset bit to self-clear indicating reset is complete */
1206 for (i = 0; i < 10; i++) {
1207 udelay(1);
1208 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
Alexander Duyck8132b542011-07-15 07:29:44 +00001209 if (!(ctrl & IXGBE_CTRL_RST_MASK))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001210 break;
1211 }
Alexander Duyck8132b542011-07-15 07:29:44 +00001212
1213 if (ctrl & IXGBE_CTRL_RST_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001214 status = IXGBE_ERR_RESET_FAILED;
1215 hw_dbg(hw, "Reset polling failed to complete.\n");
1216 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001217
Alexander Duyck8132b542011-07-15 07:29:44 +00001218 msleep(50);
1219
Emil Tantilova4297dc2011-02-14 08:45:13 +00001220 /*
1221 * Double resets are required for recovery from certain error
1222 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +00001223 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +00001224 */
1225 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
1226 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +00001227 goto mac_reset_top;
1228 }
1229
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001230 /*
1231 * Store the original AUTOC/AUTOC2 values if they have not been
1232 * stored off yet. Otherwise restore the stored original
1233 * values since the reset operation sets back to defaults.
1234 */
Don Skidmore429d6a32014-02-27 20:32:41 -08001235 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001236 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
Emil Tantilov46d5ced2013-04-12 08:36:47 +00001237
1238 /* Enable link if disabled in NVM */
1239 if (autoc2 & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
1240 autoc2 &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
1241 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1242 IXGBE_WRITE_FLUSH(hw);
1243 }
1244
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001245 if (hw->mac.orig_link_settings_stored == false) {
Don Skidmore429d6a32014-02-27 20:32:41 -08001246 hw->mac.orig_autoc = autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001247 hw->mac.orig_autoc2 = autoc2;
1248 hw->mac.orig_link_settings_stored = true;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001249 } else {
Don Skidmore0b2679d2013-02-21 03:00:04 +00001250
1251 /* If MNG FW is running on a multi-speed device that
1252 * doesn't autoneg with out driver support we need to
1253 * leave LMS in the state it was before we MAC reset.
Don Skidmoreb8f83632013-02-28 08:08:44 +00001254 * Likewise if we support WoL we don't want change the
1255 * LMS state either.
Don Skidmore0b2679d2013-02-21 03:00:04 +00001256 */
Don Skidmoreb8f83632013-02-28 08:08:44 +00001257 if ((hw->phy.multispeed_fiber && hw->mng_fw_enabled) ||
Jacob Keller6b92b0b2013-04-13 05:40:37 +00001258 hw->wol_enabled)
Don Skidmore0b2679d2013-02-21 03:00:04 +00001259 hw->mac.orig_autoc =
1260 (hw->mac.orig_autoc & ~IXGBE_AUTOC_LMS_MASK) |
1261 curr_lms;
1262
Don Skidmore429d6a32014-02-27 20:32:41 -08001263 if (autoc != hw->mac.orig_autoc) {
1264 status = hw->mac.ops.prot_autoc_write(hw,
1265 hw->mac.orig_autoc,
1266 false);
1267 if (!status)
1268 goto reset_hw_out;
Don Skidmored7bbcd32012-10-24 06:19:01 +00001269 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001270
1271 if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
1272 (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
1273 autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
1274 autoc2 |= (hw->mac.orig_autoc2 &
1275 IXGBE_AUTOC2_UPPER_MASK);
1276 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1277 }
1278 }
1279
Emil Tantilov278675d2011-02-19 08:43:49 +00001280 /* Store the permanent mac address */
1281 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
1282
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001283 /*
1284 * Store MAC address from RAR0, clear receive address registers, and
1285 * clear the multicast table. Also reset num_rar_entries to 128,
1286 * since we modify this value when programming the SAN MAC address.
1287 */
1288 hw->mac.num_rar_entries = 128;
1289 hw->mac.ops.init_rx_addrs(hw);
1290
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00001291 /* Store the permanent SAN mac address */
1292 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
1293
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001294 /* Add the SAN MAC address to the RAR only if it's a valid address */
Joe Perchesf8ebc682012-10-24 17:19:02 +00001295 if (is_valid_ether_addr(hw->mac.san_addr)) {
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001296 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
1297 hw->mac.san_addr, 0, IXGBE_RAH_AV);
1298
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00001299 /* Save the SAN MAC RAR index */
1300 hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
1301
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001302 /* Reserve the last RAR for the SAN MAC address */
1303 hw->mac.num_rar_entries--;
1304 }
1305
Yi Zou383ff342009-10-28 18:23:57 +00001306 /* Store the alternative WWNN/WWPN prefix */
1307 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
1308 &hw->mac.wwpn_prefix);
1309
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001310reset_hw_out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001311 return status;
1312}
1313
1314/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001315 * ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables.
1316 * @hw: pointer to hardware structure
1317 **/
1318s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw)
1319{
1320 int i;
1321 u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
1322 fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE;
1323
1324 /*
1325 * Before starting reinitialization process,
1326 * FDIRCMD.CMD must be zero.
1327 */
1328 for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
1329 if (!(IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1330 IXGBE_FDIRCMD_CMD_MASK))
1331 break;
1332 udelay(10);
1333 }
1334 if (i >= IXGBE_FDIRCMD_CMD_POLL) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001335 hw_dbg(hw, "Flow Director previous command isn't complete, "
Frans Popd6dbee82010-03-24 07:57:35 +00001336 "aborting table re-initialization.\n");
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001337 return IXGBE_ERR_FDIR_REINIT_FAILED;
1338 }
1339
1340 IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0);
1341 IXGBE_WRITE_FLUSH(hw);
1342 /*
1343 * 82599 adapters flow director init flow cannot be restarted,
1344 * Workaround 82599 silicon errata by performing the following steps
1345 * before re-writing the FDIRCTRL control register with the same value.
1346 * - write 1 to bit 8 of FDIRCMD register &
1347 * - write 0 to bit 8 of FDIRCMD register
1348 */
1349 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1350 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
1351 IXGBE_FDIRCMD_CLEARHT));
1352 IXGBE_WRITE_FLUSH(hw);
1353 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1354 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1355 ~IXGBE_FDIRCMD_CLEARHT));
1356 IXGBE_WRITE_FLUSH(hw);
1357 /*
1358 * Clear FDIR Hash register to clear any leftover hashes
1359 * waiting to be programmed.
1360 */
1361 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00);
1362 IXGBE_WRITE_FLUSH(hw);
1363
1364 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1365 IXGBE_WRITE_FLUSH(hw);
1366
1367 /* Poll init-done after we write FDIRCTRL register */
1368 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1369 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1370 IXGBE_FDIRCTRL_INIT_DONE)
1371 break;
Emil Tantilov4a97df02012-09-20 03:33:51 +00001372 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001373 }
1374 if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
1375 hw_dbg(hw, "Flow Director Signature poll time exceeded!\n");
1376 return IXGBE_ERR_FDIR_REINIT_FAILED;
1377 }
1378
1379 /* Clear FDIR statistics registers (read to clear) */
1380 IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1381 IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT);
1382 IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
1383 IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
1384 IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1385
1386 return 0;
1387}
1388
1389/**
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001390 * ixgbe_fdir_enable_82599 - Initialize Flow Director control registers
1391 * @hw: pointer to hardware structure
1392 * @fdirctrl: value to write to flow director control register
1393 **/
1394static void ixgbe_fdir_enable_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1395{
1396 int i;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001397
1398 /* Prime the keys for hashing */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001399 IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1400 IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001401
1402 /*
1403 * Poll init-done after we write the register. Estimated times:
1404 * 10G: PBALLOC = 11b, timing is 60us
1405 * 1G: PBALLOC = 11b, timing is 600us
1406 * 100M: PBALLOC = 11b, timing is 6ms
1407 *
1408 * Multiple these timings by 4 if under full Rx load
1409 *
1410 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1411 * 1 msec per poll time. If we're at line rate and drop to 100M, then
1412 * this might not finish in our poll time, but we can live with that
1413 * for now.
1414 */
1415 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1416 IXGBE_WRITE_FLUSH(hw);
1417 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1418 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1419 IXGBE_FDIRCTRL_INIT_DONE)
1420 break;
Don Skidmore032b4322011-03-18 09:32:53 +00001421 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001422 }
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001423
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001424 if (i >= IXGBE_FDIR_INIT_DONE_POLL)
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001425 hw_dbg(hw, "Flow Director poll time exceeded!\n");
1426}
1427
1428/**
1429 * ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters
1430 * @hw: pointer to hardware structure
1431 * @fdirctrl: value to write to flow director control register, initially
1432 * contains just the value of the Rx packet buffer allocation
1433 **/
1434s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1435{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001436 /*
1437 * Continue setup of fdirctrl register bits:
1438 * Move the flexible bytes to use the ethertype - shift 6 words
1439 * Set the maximum length per hash bucket to 0xA filters
1440 * Send interrupt when 64 filters are left
1441 */
1442 fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1443 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1444 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1445
1446 /* write hashes and fdirctrl register, poll for completion */
1447 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001448
1449 return 0;
1450}
1451
1452/**
1453 * ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters
1454 * @hw: pointer to hardware structure
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001455 * @fdirctrl: value to write to flow director control register, initially
1456 * contains just the value of the Rx packet buffer allocation
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001457 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001458s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001459{
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001460 /*
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001461 * Continue setup of fdirctrl register bits:
1462 * Turn perfect match filtering on
1463 * Report hash in RSS field of Rx wb descriptor
1464 * Initialize the drop queue
1465 * Move the flexible bytes to use the ethertype - shift 6 words
1466 * Set the maximum length per hash bucket to 0xA filters
1467 * Send interrupt when 64 (0x4 * 16) filters are left
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001468 */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001469 fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH |
1470 IXGBE_FDIRCTRL_REPORT_STATUS |
1471 (IXGBE_FDIR_DROP_QUEUE << IXGBE_FDIRCTRL_DROP_Q_SHIFT) |
1472 (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1473 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1474 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001475
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001476 /* write hashes and fdirctrl register, poll for completion */
1477 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001478
1479 return 0;
1480}
1481
Alexander Duyck69830522011-01-06 14:29:58 +00001482/*
1483 * These defines allow us to quickly generate all of the necessary instructions
1484 * in the function below by simply calling out IXGBE_COMPUTE_SIG_HASH_ITERATION
1485 * for values 0 through 15
1486 */
1487#define IXGBE_ATR_COMMON_HASH_KEY \
1488 (IXGBE_ATR_BUCKET_HASH_KEY & IXGBE_ATR_SIGNATURE_HASH_KEY)
1489#define IXGBE_COMPUTE_SIG_HASH_ITERATION(_n) \
1490do { \
1491 u32 n = (_n); \
1492 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << n)) \
1493 common_hash ^= lo_hash_dword >> n; \
1494 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1495 bucket_hash ^= lo_hash_dword >> n; \
1496 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << n)) \
1497 sig_hash ^= lo_hash_dword << (16 - n); \
1498 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << (n + 16))) \
1499 common_hash ^= hi_hash_dword >> n; \
1500 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1501 bucket_hash ^= hi_hash_dword >> n; \
1502 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << (n + 16))) \
1503 sig_hash ^= hi_hash_dword << (16 - n); \
1504} while (0);
1505
1506/**
1507 * ixgbe_atr_compute_sig_hash_82599 - Compute the signature hash
1508 * @stream: input bitstream to compute the hash on
1509 *
1510 * This function is almost identical to the function above but contains
1511 * several optomizations such as unwinding all of the loops, letting the
1512 * compiler work out all of the conditional ifs since the keys are static
1513 * defines, and computing two keys at once since the hashed dword stream
1514 * will be the same for both keys.
1515 **/
1516static u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
1517 union ixgbe_atr_hash_dword common)
1518{
1519 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1520 u32 sig_hash = 0, bucket_hash = 0, common_hash = 0;
1521
1522 /* record the flow_vm_vlan bits as they are a key part to the hash */
1523 flow_vm_vlan = ntohl(input.dword);
1524
1525 /* generate common hash dword */
1526 hi_hash_dword = ntohl(common.dword);
1527
1528 /* low dword is word swapped version of common */
1529 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1530
1531 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1532 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1533
1534 /* Process bits 0 and 16 */
1535 IXGBE_COMPUTE_SIG_HASH_ITERATION(0);
1536
1537 /*
1538 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1539 * delay this because bit 0 of the stream should not be processed
1540 * so we do not add the vlan until after bit 0 was processed
1541 */
1542 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1543
1544 /* Process remaining 30 bit of the key */
1545 IXGBE_COMPUTE_SIG_HASH_ITERATION(1);
1546 IXGBE_COMPUTE_SIG_HASH_ITERATION(2);
1547 IXGBE_COMPUTE_SIG_HASH_ITERATION(3);
1548 IXGBE_COMPUTE_SIG_HASH_ITERATION(4);
1549 IXGBE_COMPUTE_SIG_HASH_ITERATION(5);
1550 IXGBE_COMPUTE_SIG_HASH_ITERATION(6);
1551 IXGBE_COMPUTE_SIG_HASH_ITERATION(7);
1552 IXGBE_COMPUTE_SIG_HASH_ITERATION(8);
1553 IXGBE_COMPUTE_SIG_HASH_ITERATION(9);
1554 IXGBE_COMPUTE_SIG_HASH_ITERATION(10);
1555 IXGBE_COMPUTE_SIG_HASH_ITERATION(11);
1556 IXGBE_COMPUTE_SIG_HASH_ITERATION(12);
1557 IXGBE_COMPUTE_SIG_HASH_ITERATION(13);
1558 IXGBE_COMPUTE_SIG_HASH_ITERATION(14);
1559 IXGBE_COMPUTE_SIG_HASH_ITERATION(15);
1560
1561 /* combine common_hash result with signature and bucket hashes */
1562 bucket_hash ^= common_hash;
1563 bucket_hash &= IXGBE_ATR_HASH_MASK;
1564
1565 sig_hash ^= common_hash << 16;
1566 sig_hash &= IXGBE_ATR_HASH_MASK << 16;
1567
1568 /* return completed signature hash */
1569 return sig_hash ^ bucket_hash;
1570}
1571
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001572/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001573 * ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter
1574 * @hw: pointer to hardware structure
Alexander Duyck69830522011-01-06 14:29:58 +00001575 * @input: unique input dword
1576 * @common: compressed common input dword
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001577 * @queue: queue index to direct traffic to
1578 **/
1579s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +00001580 union ixgbe_atr_hash_dword input,
1581 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001582 u8 queue)
1583{
1584 u64 fdirhashcmd;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001585 u32 fdircmd;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001586
Alexander Duyck905e4a42011-01-06 14:29:57 +00001587 /*
1588 * Get the flow_type in order to program FDIRCMD properly
1589 * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6
1590 */
Alexander Duyck69830522011-01-06 14:29:58 +00001591 switch (input.formatted.flow_type) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001592 case IXGBE_ATR_FLOW_TYPE_TCPV4:
1593 case IXGBE_ATR_FLOW_TYPE_UDPV4:
1594 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1595 case IXGBE_ATR_FLOW_TYPE_TCPV6:
1596 case IXGBE_ATR_FLOW_TYPE_UDPV6:
1597 case IXGBE_ATR_FLOW_TYPE_SCTPV6:
1598 break;
1599 default:
1600 hw_dbg(hw, " Error on flow type input\n");
1601 return IXGBE_ERR_CONFIG;
1602 }
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001603
Alexander Duyck905e4a42011-01-06 14:29:57 +00001604 /* configure FDIRCMD register */
1605 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1606 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyck69830522011-01-06 14:29:58 +00001607 fdircmd |= input.formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001608 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001609
1610 /*
1611 * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits
1612 * is for FDIRCMD. Then do a 64-bit register write from FDIRHASH.
1613 */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001614 fdirhashcmd = (u64)fdircmd << 32;
Alexander Duyck69830522011-01-06 14:29:58 +00001615 fdirhashcmd |= ixgbe_atr_compute_sig_hash_82599(input, common);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001616 IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd);
1617
Alexander Duyck69830522011-01-06 14:29:58 +00001618 hw_dbg(hw, "Tx Queue=%x hash=%x\n", queue, (u32)fdirhashcmd);
1619
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001620 return 0;
1621}
1622
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001623#define IXGBE_COMPUTE_BKT_HASH_ITERATION(_n) \
1624do { \
1625 u32 n = (_n); \
1626 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1627 bucket_hash ^= lo_hash_dword >> n; \
1628 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1629 bucket_hash ^= hi_hash_dword >> n; \
1630} while (0);
1631
1632/**
1633 * ixgbe_atr_compute_perfect_hash_82599 - Compute the perfect filter hash
1634 * @atr_input: input bitstream to compute the hash on
1635 * @input_mask: mask for the input bitstream
1636 *
1637 * This function serves two main purposes. First it applys the input_mask
1638 * to the atr_input resulting in a cleaned up atr_input data stream.
1639 * Secondly it computes the hash and stores it in the bkt_hash field at
1640 * the end of the input byte stream. This way it will be available for
1641 * future use without needing to recompute the hash.
1642 **/
1643void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
1644 union ixgbe_atr_input *input_mask)
1645{
1646
1647 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1648 u32 bucket_hash = 0;
1649
1650 /* Apply masks to input data */
1651 input->dword_stream[0] &= input_mask->dword_stream[0];
1652 input->dword_stream[1] &= input_mask->dword_stream[1];
1653 input->dword_stream[2] &= input_mask->dword_stream[2];
1654 input->dword_stream[3] &= input_mask->dword_stream[3];
1655 input->dword_stream[4] &= input_mask->dword_stream[4];
1656 input->dword_stream[5] &= input_mask->dword_stream[5];
1657 input->dword_stream[6] &= input_mask->dword_stream[6];
1658 input->dword_stream[7] &= input_mask->dword_stream[7];
1659 input->dword_stream[8] &= input_mask->dword_stream[8];
1660 input->dword_stream[9] &= input_mask->dword_stream[9];
1661 input->dword_stream[10] &= input_mask->dword_stream[10];
1662
1663 /* record the flow_vm_vlan bits as they are a key part to the hash */
1664 flow_vm_vlan = ntohl(input->dword_stream[0]);
1665
1666 /* generate common hash dword */
1667 hi_hash_dword = ntohl(input->dword_stream[1] ^
1668 input->dword_stream[2] ^
1669 input->dword_stream[3] ^
1670 input->dword_stream[4] ^
1671 input->dword_stream[5] ^
1672 input->dword_stream[6] ^
1673 input->dword_stream[7] ^
1674 input->dword_stream[8] ^
1675 input->dword_stream[9] ^
1676 input->dword_stream[10]);
1677
1678 /* low dword is word swapped version of common */
1679 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1680
1681 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1682 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1683
1684 /* Process bits 0 and 16 */
1685 IXGBE_COMPUTE_BKT_HASH_ITERATION(0);
1686
1687 /*
1688 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1689 * delay this because bit 0 of the stream should not be processed
1690 * so we do not add the vlan until after bit 0 was processed
1691 */
1692 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1693
1694 /* Process remaining 30 bit of the key */
1695 IXGBE_COMPUTE_BKT_HASH_ITERATION(1);
1696 IXGBE_COMPUTE_BKT_HASH_ITERATION(2);
1697 IXGBE_COMPUTE_BKT_HASH_ITERATION(3);
1698 IXGBE_COMPUTE_BKT_HASH_ITERATION(4);
1699 IXGBE_COMPUTE_BKT_HASH_ITERATION(5);
1700 IXGBE_COMPUTE_BKT_HASH_ITERATION(6);
1701 IXGBE_COMPUTE_BKT_HASH_ITERATION(7);
1702 IXGBE_COMPUTE_BKT_HASH_ITERATION(8);
1703 IXGBE_COMPUTE_BKT_HASH_ITERATION(9);
1704 IXGBE_COMPUTE_BKT_HASH_ITERATION(10);
1705 IXGBE_COMPUTE_BKT_HASH_ITERATION(11);
1706 IXGBE_COMPUTE_BKT_HASH_ITERATION(12);
1707 IXGBE_COMPUTE_BKT_HASH_ITERATION(13);
1708 IXGBE_COMPUTE_BKT_HASH_ITERATION(14);
1709 IXGBE_COMPUTE_BKT_HASH_ITERATION(15);
1710
1711 /*
1712 * Limit hash to 13 bits since max bucket count is 8K.
1713 * Store result at the end of the input stream.
1714 */
1715 input->formatted.bkt_hash = bucket_hash & 0x1FFF;
1716}
1717
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001718/**
Alexander Duyck45b9f502011-01-06 14:29:59 +00001719 * ixgbe_get_fdirtcpm_82599 - generate a tcp port from atr_input_masks
1720 * @input_mask: mask to be bit swapped
1721 *
1722 * The source and destination port masks for flow director are bit swapped
1723 * in that bit 15 effects bit 0, 14 effects 1, 13, 2 etc. In order to
1724 * generate a correctly swapped value we need to bit swap the mask and that
1725 * is what is accomplished by this function.
1726 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001727static u32 ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input *input_mask)
Alexander Duyck45b9f502011-01-06 14:29:59 +00001728{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001729 u32 mask = ntohs(input_mask->formatted.dst_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001730 mask <<= IXGBE_FDIRTCPM_DPORTM_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001731 mask |= ntohs(input_mask->formatted.src_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001732 mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1);
1733 mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2);
1734 mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4);
1735 return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8);
1736}
1737
1738/*
1739 * These two macros are meant to address the fact that we have registers
1740 * that are either all or in part big-endian. As a result on big-endian
1741 * systems we will end up byte swapping the value to little-endian before
1742 * it is byte swapped again and written to the hardware in the original
1743 * big-endian format.
1744 */
1745#define IXGBE_STORE_AS_BE32(_value) \
1746 (((u32)(_value) >> 24) | (((u32)(_value) & 0x00FF0000) >> 8) | \
1747 (((u32)(_value) & 0x0000FF00) << 8) | ((u32)(_value) << 24))
1748
1749#define IXGBE_WRITE_REG_BE32(a, reg, value) \
1750 IXGBE_WRITE_REG((a), (reg), IXGBE_STORE_AS_BE32(ntohl(value)))
1751
1752#define IXGBE_STORE_AS_BE16(_value) \
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001753 ntohs(((u16)(_value) >> 8) | ((u16)(_value) << 8))
Alexander Duyck45b9f502011-01-06 14:29:59 +00001754
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001755s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
1756 union ixgbe_atr_input *input_mask)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001757{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001758 /* mask IPv6 since it is currently not supported */
1759 u32 fdirm = IXGBE_FDIRM_DIPv6;
1760 u32 fdirtcpm;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001761
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001762 /*
Alexander Duyck45b9f502011-01-06 14:29:59 +00001763 * Program the relevant mask registers. If src/dst_port or src/dst_addr
1764 * are zero, then assume a full mask for that field. Also assume that
1765 * a VLAN of 0 is unspecified, so mask that out as well. L4type
1766 * cannot be masked out in this implementation.
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001767 *
1768 * This also assumes IPv4 only. IPv6 masking isn't supported at this
1769 * point in time.
1770 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001771
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001772 /* verify bucket hash is cleared on hash generation */
1773 if (input_mask->formatted.bkt_hash)
1774 hw_dbg(hw, " bucket hash should always be 0 in mask\n");
1775
1776 /* Program FDIRM and verify partial masks */
1777 switch (input_mask->formatted.vm_pool & 0x7F) {
1778 case 0x0:
1779 fdirm |= IXGBE_FDIRM_POOL;
1780 case 0x7F:
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001781 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001782 default:
1783 hw_dbg(hw, " Error on vm pool mask\n");
1784 return IXGBE_ERR_CONFIG;
1785 }
1786
1787 switch (input_mask->formatted.flow_type & IXGBE_ATR_L4TYPE_MASK) {
1788 case 0x0:
1789 fdirm |= IXGBE_FDIRM_L4P;
1790 if (input_mask->formatted.dst_port ||
1791 input_mask->formatted.src_port) {
1792 hw_dbg(hw, " Error on src/dst port mask\n");
1793 return IXGBE_ERR_CONFIG;
1794 }
1795 case IXGBE_ATR_L4TYPE_MASK:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001796 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001797 default:
1798 hw_dbg(hw, " Error on flow type mask\n");
1799 return IXGBE_ERR_CONFIG;
1800 }
1801
1802 switch (ntohs(input_mask->formatted.vlan_id) & 0xEFFF) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00001803 case 0x0000:
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001804 /* mask VLAN ID, fall through to mask VLAN priority */
1805 fdirm |= IXGBE_FDIRM_VLANID;
1806 case 0x0FFF:
1807 /* mask VLAN priority */
1808 fdirm |= IXGBE_FDIRM_VLANP;
1809 break;
1810 case 0xE000:
1811 /* mask VLAN ID only, fall through */
1812 fdirm |= IXGBE_FDIRM_VLANID;
1813 case 0xEFFF:
1814 /* no VLAN fields masked */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001815 break;
1816 default:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001817 hw_dbg(hw, " Error on VLAN mask\n");
1818 return IXGBE_ERR_CONFIG;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001819 }
1820
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001821 switch (input_mask->formatted.flex_bytes & 0xFFFF) {
1822 case 0x0000:
1823 /* Mask Flex Bytes, fall through */
1824 fdirm |= IXGBE_FDIRM_FLEX;
1825 case 0xFFFF:
1826 break;
1827 default:
1828 hw_dbg(hw, " Error on flexible byte mask\n");
1829 return IXGBE_ERR_CONFIG;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001830 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001831
1832 /* Now mask VM pool and destination IPv6 - bits 5 and 2 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001833 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001834
Alexander Duyck45b9f502011-01-06 14:29:59 +00001835 /* store the TCP/UDP port masks, bit reversed from port layout */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001836 fdirtcpm = ixgbe_get_fdirtcpm_82599(input_mask);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001837
1838 /* write both the same so that UDP and TCP use the same mask */
1839 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm);
1840 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm);
1841
1842 /* store source and destination IP masks (big-enian) */
1843 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001844 ~input_mask->formatted.src_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001845 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001846 ~input_mask->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001847
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001848 return 0;
1849}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001850
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001851s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
1852 union ixgbe_atr_input *input,
1853 u16 soft_id, u8 queue)
1854{
1855 u32 fdirport, fdirvlan, fdirhash, fdircmd;
1856
1857 /* currently IPv6 is not supported, must be programmed with 0 */
1858 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0),
1859 input->formatted.src_ip[0]);
1860 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1),
1861 input->formatted.src_ip[1]);
1862 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2),
1863 input->formatted.src_ip[2]);
1864
1865 /* record the source address (big-endian) */
1866 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPSA, input->formatted.src_ip[0]);
1867
1868 /* record the first 32 bits of the destination address (big-endian) */
1869 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPDA, input->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001870
1871 /* record source and destination port (little-endian)*/
1872 fdirport = ntohs(input->formatted.dst_port);
1873 fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT;
1874 fdirport |= ntohs(input->formatted.src_port);
1875 IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport);
1876
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001877 /* record vlan (little-endian) and flex_bytes(big-endian) */
1878 fdirvlan = IXGBE_STORE_AS_BE16(input->formatted.flex_bytes);
1879 fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT;
1880 fdirvlan |= ntohs(input->formatted.vlan_id);
1881 IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001882
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001883 /* configure FDIRHASH register */
1884 fdirhash = input->formatted.bkt_hash;
1885 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1886 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1887
1888 /*
1889 * flush all previous writes to make certain registers are
1890 * programmed prior to issuing the command
1891 */
1892 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001893
1894 /* configure FDIRCMD register */
1895 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1896 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001897 if (queue == IXGBE_FDIR_DROP_QUEUE)
1898 fdircmd |= IXGBE_FDIRCMD_DROP;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001899 fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1900 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001901 fdircmd |= (u32)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001902
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001903 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
1904
1905 return 0;
1906}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001907
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001908s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
1909 union ixgbe_atr_input *input,
1910 u16 soft_id)
1911{
1912 u32 fdirhash;
1913 u32 fdircmd = 0;
1914 u32 retry_count;
1915 s32 err = 0;
1916
1917 /* configure FDIRHASH register */
1918 fdirhash = input->formatted.bkt_hash;
1919 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1920 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1921
1922 /* flush hash to HW */
1923 IXGBE_WRITE_FLUSH(hw);
1924
1925 /* Query if filter is present */
1926 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT);
1927
1928 for (retry_count = 10; retry_count; retry_count--) {
1929 /* allow 10us for query to process */
1930 udelay(10);
1931 /* verify query completed successfully */
1932 fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD);
1933 if (!(fdircmd & IXGBE_FDIRCMD_CMD_MASK))
1934 break;
1935 }
1936
1937 if (!retry_count)
1938 err = IXGBE_ERR_FDIR_REINIT_FAILED;
1939
1940 /* if filter exists in hardware then remove it */
1941 if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) {
1942 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1943 IXGBE_WRITE_FLUSH(hw);
1944 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1945 IXGBE_FDIRCMD_CMD_REMOVE_FLOW);
1946 }
1947
1948 return err;
1949}
1950
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001951/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001952 * ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register
1953 * @hw: pointer to hardware structure
1954 * @reg: analog register to read
1955 * @val: read value
1956 *
1957 * Performs read operation to Omer analog register specified.
1958 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001959static s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001960{
1961 u32 core_ctl;
1962
1963 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD |
1964 (reg << 8));
1965 IXGBE_WRITE_FLUSH(hw);
1966 udelay(10);
1967 core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL);
1968 *val = (u8)core_ctl;
1969
1970 return 0;
1971}
1972
1973/**
1974 * ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register
1975 * @hw: pointer to hardware structure
1976 * @reg: atlas register to write
1977 * @val: value to write
1978 *
1979 * Performs write operation to Omer analog register specified.
1980 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001981static s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001982{
1983 u32 core_ctl;
1984
1985 core_ctl = (reg << 8) | val;
1986 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl);
1987 IXGBE_WRITE_FLUSH(hw);
1988 udelay(10);
1989
1990 return 0;
1991}
1992
1993/**
1994 * ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx
1995 * @hw: pointer to hardware structure
1996 *
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001997 * Starts the hardware using the generic start_hw function
1998 * and the generation start_hw function.
1999 * Then performs revision-specific operations, if any.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002000 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002001static s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002002{
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002003 s32 ret_val = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002004
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002005 ret_val = ixgbe_start_hw_generic(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002006 if (ret_val != 0)
2007 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002008
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002009 ret_val = ixgbe_start_hw_gen2(hw);
2010 if (ret_val != 0)
2011 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002012
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00002013 /* We need to run link autotry after the driver loads */
2014 hw->mac.autotry_restart = true;
John Fastabende09ad232011-04-04 04:29:41 +00002015 hw->mac.rx_pb_size = IXGBE_82599_RX_PB_SIZE;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00002016
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002017 if (ret_val == 0)
2018 ret_val = ixgbe_verify_fw_version_82599(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002019out:
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002020 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002021}
2022
2023/**
2024 * ixgbe_identify_phy_82599 - Get physical layer module
2025 * @hw: pointer to hardware structure
2026 *
2027 * Determines the physical layer module found on the current adapter.
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002028 * If PHY already detected, maintains current PHY type in hw struct,
2029 * otherwise executes the PHY detection routine.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002030 **/
Emil Tantilovd6cd8e02011-03-16 01:58:20 +00002031static s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002032{
2033 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002034
2035 /* Detect PHY if not unknown - returns success if already detected. */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002036 status = ixgbe_identify_phy_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002037 if (status != 0) {
2038 /* 82599 10GBASE-T requires an external PHY */
2039 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)
2040 goto out;
2041 else
Don Skidmore8f583322013-07-27 06:25:38 +00002042 status = ixgbe_identify_module_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002043 }
2044
2045 /* Set PHY type none if no PHY detected */
2046 if (hw->phy.type == ixgbe_phy_unknown) {
2047 hw->phy.type = ixgbe_phy_none;
2048 status = 0;
2049 }
2050
2051 /* Return error if SFP module has been detected but is not supported */
2052 if (hw->phy.type == ixgbe_phy_sfp_unsupported)
2053 status = IXGBE_ERR_SFP_NOT_SUPPORTED;
2054
2055out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002056 return status;
2057}
2058
2059/**
2060 * ixgbe_get_supported_physical_layer_82599 - Returns physical layer type
2061 * @hw: pointer to hardware structure
2062 *
2063 * Determines physical layer capabilities of the current configuration.
2064 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002065static u32 ixgbe_get_supported_physical_layer_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002066{
2067 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002068 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2069 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2070 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
2071 u32 pma_pmd_10g_parallel = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
2072 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
2073 u16 ext_ability = 0;
PJ Waskiewicz1339b9e2009-03-13 22:12:29 +00002074 u8 comp_codes_10g = 0;
Don Skidmorecb836a92010-06-29 18:30:59 +00002075 u8 comp_codes_1g = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002076
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002077 hw->phy.ops.identify(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002078
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002079 switch (hw->phy.type) {
2080 case ixgbe_phy_tn:
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002081 case ixgbe_phy_cu_unknown:
Ben Hutchings6b73e102009-04-29 08:08:58 +00002082 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD,
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002083 &ext_ability);
Ben Hutchings6b73e102009-04-29 08:08:58 +00002084 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002085 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00002086 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002087 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00002088 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002089 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
2090 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002091 default:
2092 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002093 }
2094
2095 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
2096 case IXGBE_AUTOC_LMS_1G_AN:
2097 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
2098 if (pma_pmd_1g == IXGBE_AUTOC_1G_KX_BX) {
2099 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX |
2100 IXGBE_PHYSICAL_LAYER_1000BASE_BX;
2101 goto out;
2102 } else
2103 /* SFI mode so read SFP module */
2104 goto sfp_check;
2105 break;
2106 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
2107 if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_CX4)
2108 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
2109 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_KX4)
2110 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +00002111 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_XAUI)
2112 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_XAUI;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002113 goto out;
2114 break;
2115 case IXGBE_AUTOC_LMS_10G_SERIAL:
2116 if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_KR) {
2117 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2118 goto out;
2119 } else if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)
2120 goto sfp_check;
2121 break;
2122 case IXGBE_AUTOC_LMS_KX4_KX_KR:
2123 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
2124 if (autoc & IXGBE_AUTOC_KX_SUPP)
2125 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
2126 if (autoc & IXGBE_AUTOC_KX4_SUPP)
2127 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
2128 if (autoc & IXGBE_AUTOC_KR_SUPP)
2129 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2130 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002131 break;
2132 default:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002133 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002134 break;
2135 }
2136
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002137sfp_check:
2138 /* SFP check must be done last since DA modules are sometimes used to
2139 * test KR mode - we need to id KR mode correctly before SFP module.
2140 * Call identify_sfp because the pluggable module may have changed */
2141 hw->phy.ops.identify_sfp(hw);
2142 if (hw->phy.sfp_type == ixgbe_sfp_type_not_present)
2143 goto out;
2144
2145 switch (hw->phy.type) {
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002146 case ixgbe_phy_sfp_passive_tyco:
2147 case ixgbe_phy_sfp_passive_unknown:
Don Skidmore8f583322013-07-27 06:25:38 +00002148 case ixgbe_phy_qsfp_passive_unknown:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002149 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
2150 break;
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002151 case ixgbe_phy_sfp_ftl_active:
2152 case ixgbe_phy_sfp_active_unknown:
Don Skidmore8f583322013-07-27 06:25:38 +00002153 case ixgbe_phy_qsfp_active_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002154 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA;
2155 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002156 case ixgbe_phy_sfp_avago:
2157 case ixgbe_phy_sfp_ftl:
2158 case ixgbe_phy_sfp_intel:
2159 case ixgbe_phy_sfp_unknown:
2160 hw->phy.ops.read_i2c_eeprom(hw,
Don Skidmorecb836a92010-06-29 18:30:59 +00002161 IXGBE_SFF_1GBE_COMP_CODES, &comp_codes_1g);
2162 hw->phy.ops.read_i2c_eeprom(hw,
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002163 IXGBE_SFF_10GBE_COMP_CODES, &comp_codes_10g);
2164 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
2165 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
2166 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
2167 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
Don Skidmorecb836a92010-06-29 18:30:59 +00002168 else if (comp_codes_1g & IXGBE_SFF_1GBASET_CAPABLE)
2169 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_T;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002170 break;
Don Skidmore8f583322013-07-27 06:25:38 +00002171 case ixgbe_phy_qsfp_intel:
2172 case ixgbe_phy_qsfp_unknown:
2173 hw->phy.ops.read_i2c_eeprom(hw,
2174 IXGBE_SFF_QSFP_10GBE_COMP, &comp_codes_10g);
2175 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
2176 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
2177 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
2178 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
2179 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002180 default:
2181 break;
2182 }
2183
2184out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002185 return physical_layer;
2186}
2187
2188/**
2189 * ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599
2190 * @hw: pointer to hardware structure
2191 * @regval: register value to write to RXCTRL
2192 *
2193 * Enables the Rx DMA unit for 82599
2194 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002195static s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002196{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002197 /*
2198 * Workaround for 82599 silicon errata when enabling the Rx datapath.
2199 * If traffic is incoming before we enable the Rx unit, it could hang
2200 * the Rx DMA unit. Therefore, make sure the security engine is
2201 * completely disabled prior to enabling the Rx unit.
2202 */
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002203 hw->mac.ops.disable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002204
2205 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, regval);
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002206
2207 hw->mac.ops.enable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002208
2209 return 0;
2210}
2211
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002212/**
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002213 * ixgbe_verify_fw_version_82599 - verify fw version for 82599
2214 * @hw: pointer to hardware structure
2215 *
2216 * Verifies that installed the firmware version is 0.6 or higher
2217 * for SFI devices. All 82599 SFI devices should have version 0.6 or higher.
2218 *
2219 * Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or
2220 * if the FW version is not supported.
2221 **/
2222static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw)
2223{
2224 s32 status = IXGBE_ERR_EEPROM_VERSION;
2225 u16 fw_offset, fw_ptp_cfg_offset;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002226 u16 offset;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002227 u16 fw_version = 0;
2228
2229 /* firmware check is only necessary for SFI devices */
2230 if (hw->phy.media_type != ixgbe_media_type_fiber) {
2231 status = 0;
2232 goto fw_version_out;
2233 }
2234
2235 /* get the offset to the Firmware Module block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002236 offset = IXGBE_FW_PTR;
2237 if (hw->eeprom.ops.read(hw, offset, &fw_offset))
2238 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002239
2240 if ((fw_offset == 0) || (fw_offset == 0xFFFF))
2241 goto fw_version_out;
2242
2243 /* get the offset to the Pass Through Patch Configuration block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002244 offset = fw_offset + IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR;
2245 if (hw->eeprom.ops.read(hw, offset, &fw_ptp_cfg_offset))
2246 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002247
2248 if ((fw_ptp_cfg_offset == 0) || (fw_ptp_cfg_offset == 0xFFFF))
2249 goto fw_version_out;
2250
2251 /* get the firmware version */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002252 offset = fw_ptp_cfg_offset + IXGBE_FW_PATCH_VERSION_4;
2253 if (hw->eeprom.ops.read(hw, offset, &fw_version))
2254 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002255
2256 if (fw_version > 0x5)
2257 status = 0;
2258
2259fw_version_out:
2260 return status;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002261
2262fw_version_err:
2263 hw_err(hw, "eeprom read at offset %d failed\n", offset);
2264 return IXGBE_ERR_EEPROM_VERSION;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002265}
2266
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002267/**
2268 * ixgbe_verify_lesm_fw_enabled_82599 - Checks LESM FW module state.
2269 * @hw: pointer to hardware structure
2270 *
2271 * Returns true if the LESM FW module is present and enabled. Otherwise
2272 * returns false. Smart Speed must be disabled if LESM FW module is enabled.
2273 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08002274static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw)
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002275{
2276 bool lesm_enabled = false;
2277 u16 fw_offset, fw_lesm_param_offset, fw_lesm_state;
2278 s32 status;
2279
2280 /* get the offset to the Firmware Module block */
2281 status = hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
2282
2283 if ((status != 0) ||
2284 (fw_offset == 0) || (fw_offset == 0xFFFF))
2285 goto out;
2286
2287 /* get the offset to the LESM Parameters block */
2288 status = hw->eeprom.ops.read(hw, (fw_offset +
2289 IXGBE_FW_LESM_PARAMETERS_PTR),
2290 &fw_lesm_param_offset);
2291
2292 if ((status != 0) ||
2293 (fw_lesm_param_offset == 0) || (fw_lesm_param_offset == 0xFFFF))
2294 goto out;
2295
2296 /* get the lesm state word */
2297 status = hw->eeprom.ops.read(hw, (fw_lesm_param_offset +
2298 IXGBE_FW_LESM_STATE_1),
2299 &fw_lesm_state);
2300
2301 if ((status == 0) &&
2302 (fw_lesm_state & IXGBE_FW_LESM_STATE_ENABLED))
2303 lesm_enabled = true;
2304
2305out:
2306 return lesm_enabled;
2307}
2308
Emil Tantilov0665b092011-04-01 08:17:19 +00002309/**
Emil Tantilov68c70052011-04-20 08:49:06 +00002310 * ixgbe_read_eeprom_buffer_82599 - Read EEPROM word(s) using
2311 * fastest available method
2312 *
2313 * @hw: pointer to hardware structure
2314 * @offset: offset of word in EEPROM to read
2315 * @words: number of words
2316 * @data: word(s) read from the EEPROM
2317 *
2318 * Retrieves 16 bit word(s) read from EEPROM
2319 **/
2320static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset,
2321 u16 words, u16 *data)
2322{
2323 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2324 s32 ret_val = IXGBE_ERR_CONFIG;
2325
2326 /*
2327 * If EEPROM is detected and can be addressed using 14 bits,
2328 * use EERD otherwise use bit bang
2329 */
2330 if ((eeprom->type == ixgbe_eeprom_spi) &&
2331 (offset + (words - 1) <= IXGBE_EERD_MAX_ADDR))
2332 ret_val = ixgbe_read_eerd_buffer_generic(hw, offset, words,
2333 data);
2334 else
2335 ret_val = ixgbe_read_eeprom_buffer_bit_bang_generic(hw, offset,
2336 words,
2337 data);
2338
2339 return ret_val;
2340}
2341
2342/**
Emil Tantilov0665b092011-04-01 08:17:19 +00002343 * ixgbe_read_eeprom_82599 - Read EEPROM word using
2344 * fastest available method
2345 *
2346 * @hw: pointer to hardware structure
2347 * @offset: offset of word in the EEPROM to read
2348 * @data: word read from the EEPROM
2349 *
2350 * Reads a 16 bit word from the EEPROM
2351 **/
2352static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw,
2353 u16 offset, u16 *data)
2354{
2355 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2356 s32 ret_val = IXGBE_ERR_CONFIG;
2357
2358 /*
2359 * If EEPROM is detected and can be addressed using 14 bits,
2360 * use EERD otherwise use bit bang
2361 */
2362 if ((eeprom->type == ixgbe_eeprom_spi) &&
2363 (offset <= IXGBE_EERD_MAX_ADDR))
2364 ret_val = ixgbe_read_eerd_generic(hw, offset, data);
2365 else
2366 ret_val = ixgbe_read_eeprom_bit_bang_generic(hw, offset, data);
2367
2368 return ret_val;
2369}
2370
Don Skidmorede52a122012-09-11 06:58:19 +00002371/**
2372 * ixgbe_reset_pipeline_82599 - perform pipeline reset
2373 *
2374 * @hw: pointer to hardware structure
2375 *
2376 * Reset pipeline by asserting Restart_AN together with LMS change to ensure
2377 * full pipeline reset. Note - We must hold the SW/FW semaphore before writing
2378 * to AUTOC, so this function assumes the semaphore is held.
2379 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08002380static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw)
Don Skidmorede52a122012-09-11 06:58:19 +00002381{
Emil Tantilov46d5ced2013-04-12 08:36:47 +00002382 s32 ret_val;
2383 u32 anlp1_reg = 0;
2384 u32 i, autoc_reg, autoc2_reg;
2385
2386 /* Enable link if disabled in NVM */
2387 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2388 if (autoc2_reg & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
2389 autoc2_reg &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
2390 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
2391 IXGBE_WRITE_FLUSH(hw);
2392 }
Don Skidmorede52a122012-09-11 06:58:19 +00002393
Don Skidmore429d6a32014-02-27 20:32:41 -08002394 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorede52a122012-09-11 06:58:19 +00002395 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
2396
2397 /* Write AUTOC register with toggled LMS[2] bit and Restart_AN */
Don Skidmore9f4d2782014-02-27 20:32:42 -08002398 IXGBE_WRITE_REG(hw, IXGBE_AUTOC,
2399 autoc_reg ^ (0x4 << IXGBE_AUTOC_LMS_SHIFT));
Don Skidmorede52a122012-09-11 06:58:19 +00002400
2401 /* Wait for AN to leave state 0 */
2402 for (i = 0; i < 10; i++) {
2403 usleep_range(4000, 8000);
2404 anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1);
2405 if (anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)
2406 break;
2407 }
2408
2409 if (!(anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)) {
2410 hw_dbg(hw, "auto negotiation not completed\n");
2411 ret_val = IXGBE_ERR_RESET_FAILED;
2412 goto reset_pipeline_out;
2413 }
2414
2415 ret_val = 0;
2416
2417reset_pipeline_out:
2418 /* Write AUTOC register with original LMS field and Restart_AN */
2419 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
2420 IXGBE_WRITE_FLUSH(hw);
2421
2422 return ret_val;
2423}
2424
Don Skidmore8f583322013-07-27 06:25:38 +00002425/**
2426 * ixgbe_read_i2c_byte_82599 - Reads 8 bit word over I2C
2427 * @hw: pointer to hardware structure
2428 * @byte_offset: byte offset to read
2429 * @data: value read
2430 *
2431 * Performs byte read operation to SFP module's EEPROM over I2C interface at
2432 * a specified device address.
2433 **/
2434static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2435 u8 dev_addr, u8 *data)
2436{
2437 u32 esdp;
2438 s32 status;
2439 s32 timeout = 200;
2440
2441 if (hw->phy.qsfp_shared_i2c_bus == true) {
2442 /* Acquire I2C bus ownership. */
2443 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2444 esdp |= IXGBE_ESDP_SDP0;
2445 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2446 IXGBE_WRITE_FLUSH(hw);
2447
2448 while (timeout) {
2449 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2450 if (esdp & IXGBE_ESDP_SDP1)
2451 break;
2452
2453 usleep_range(5000, 10000);
2454 timeout--;
2455 }
2456
2457 if (!timeout) {
2458 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2459 status = IXGBE_ERR_I2C;
2460 goto release_i2c_access;
2461 }
2462 }
2463
2464 status = ixgbe_read_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2465
2466release_i2c_access:
2467 if (hw->phy.qsfp_shared_i2c_bus == true) {
2468 /* Release I2C bus ownership. */
2469 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2470 esdp &= ~IXGBE_ESDP_SDP0;
2471 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2472 IXGBE_WRITE_FLUSH(hw);
2473 }
2474
2475 return status;
2476}
2477
2478/**
2479 * ixgbe_write_i2c_byte_82599 - Writes 8 bit word over I2C
2480 * @hw: pointer to hardware structure
2481 * @byte_offset: byte offset to write
2482 * @data: value to write
2483 *
2484 * Performs byte write operation to SFP module's EEPROM over I2C interface at
2485 * a specified device address.
2486 **/
2487static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2488 u8 dev_addr, u8 data)
2489{
2490 u32 esdp;
2491 s32 status;
2492 s32 timeout = 200;
2493
2494 if (hw->phy.qsfp_shared_i2c_bus == true) {
2495 /* Acquire I2C bus ownership. */
2496 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2497 esdp |= IXGBE_ESDP_SDP0;
2498 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2499 IXGBE_WRITE_FLUSH(hw);
2500
2501 while (timeout) {
2502 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2503 if (esdp & IXGBE_ESDP_SDP1)
2504 break;
2505
2506 usleep_range(5000, 10000);
2507 timeout--;
2508 }
2509
2510 if (!timeout) {
2511 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2512 status = IXGBE_ERR_I2C;
2513 goto release_i2c_access;
2514 }
2515 }
2516
2517 status = ixgbe_write_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2518
2519release_i2c_access:
2520 if (hw->phy.qsfp_shared_i2c_bus == true) {
2521 /* Release I2C bus ownership. */
2522 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2523 esdp &= ~IXGBE_ESDP_SDP0;
2524 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2525 IXGBE_WRITE_FLUSH(hw);
2526 }
2527
2528 return status;
2529}
2530
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002531static struct ixgbe_mac_operations mac_ops_82599 = {
2532 .init_hw = &ixgbe_init_hw_generic,
2533 .reset_hw = &ixgbe_reset_hw_82599,
2534 .start_hw = &ixgbe_start_hw_82599,
2535 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
2536 .get_media_type = &ixgbe_get_media_type_82599,
2537 .get_supported_physical_layer = &ixgbe_get_supported_physical_layer_82599,
2538 .enable_rx_dma = &ixgbe_enable_rx_dma_82599,
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002539 .disable_rx_buff = &ixgbe_disable_rx_buff_generic,
2540 .enable_rx_buff = &ixgbe_enable_rx_buff_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002541 .get_mac_addr = &ixgbe_get_mac_addr_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002542 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
Emil Tantilovb776d102011-03-31 09:36:18 +00002543 .get_device_caps = &ixgbe_get_device_caps_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002544 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002545 .stop_adapter = &ixgbe_stop_adapter_generic,
2546 .get_bus_info = &ixgbe_get_bus_info_generic,
2547 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
2548 .read_analog_reg8 = &ixgbe_read_analog_reg8_82599,
2549 .write_analog_reg8 = &ixgbe_write_analog_reg8_82599,
Jacob Kellerf4f10402013-06-25 07:59:23 +00002550 .stop_link_on_d3 = &ixgbe_stop_mac_link_on_d3_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002551 .setup_link = &ixgbe_setup_mac_link_82599,
John Fastabend80605c652011-05-02 12:34:10 +00002552 .set_rxpba = &ixgbe_set_rxpba_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002553 .check_link = &ixgbe_check_mac_link_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002554 .get_link_capabilities = &ixgbe_get_link_capabilities_82599,
2555 .led_on = &ixgbe_led_on_generic,
2556 .led_off = &ixgbe_led_off_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002557 .blink_led_start = &ixgbe_blink_led_start_generic,
2558 .blink_led_stop = &ixgbe_blink_led_stop_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002559 .set_rar = &ixgbe_set_rar_generic,
2560 .clear_rar = &ixgbe_clear_rar_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002561 .set_vmdq = &ixgbe_set_vmdq_generic,
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00002562 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002563 .clear_vmdq = &ixgbe_clear_vmdq_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002564 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002565 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
2566 .enable_mc = &ixgbe_enable_mc_generic,
2567 .disable_mc = &ixgbe_disable_mc_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002568 .clear_vfta = &ixgbe_clear_vfta_generic,
2569 .set_vfta = &ixgbe_set_vfta_generic,
2570 .fc_enable = &ixgbe_fc_enable_generic,
Emil Tantilov9612de92011-05-07 07:40:20 +00002571 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002572 .init_uta_tables = &ixgbe_init_uta_tables_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002573 .setup_sfp = &ixgbe_setup_sfp_modules_82599,
Greg Rosea985b6c32010-11-18 03:02:52 +00002574 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
2575 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
Don Skidmore5e655102011-02-25 01:58:04 +00002576 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync,
2577 .release_swfw_sync = &ixgbe_release_swfw_sync,
Don Skidmore3ca8bc62012-04-12 00:33:31 +00002578 .get_thermal_sensor_data = &ixgbe_get_thermal_sensor_data_generic,
2579 .init_thermal_sensor_thresh = &ixgbe_init_thermal_sensor_thresh_generic,
Don Skidmore0b2679d2013-02-21 03:00:04 +00002580 .mng_fw_enabled = &ixgbe_mng_enabled,
Don Skidmore429d6a32014-02-27 20:32:41 -08002581 .prot_autoc_read = &prot_autoc_read_82599,
2582 .prot_autoc_write = &prot_autoc_write_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002583};
2584
2585static struct ixgbe_eeprom_operations eeprom_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002586 .init_params = &ixgbe_init_eeprom_params_generic,
Emil Tantilov0665b092011-04-01 08:17:19 +00002587 .read = &ixgbe_read_eeprom_82599,
Emil Tantilov68c70052011-04-20 08:49:06 +00002588 .read_buffer = &ixgbe_read_eeprom_buffer_82599,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002589 .write = &ixgbe_write_eeprom_generic,
Emil Tantilov68c70052011-04-20 08:49:06 +00002590 .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002591 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
2592 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
2593 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002594};
2595
2596static struct ixgbe_phy_operations phy_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002597 .identify = &ixgbe_identify_phy_82599,
Don Skidmore8f583322013-07-27 06:25:38 +00002598 .identify_sfp = &ixgbe_identify_module_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002599 .init = &ixgbe_init_phy_ops_82599,
2600 .reset = &ixgbe_reset_phy_generic,
2601 .read_reg = &ixgbe_read_phy_reg_generic,
2602 .write_reg = &ixgbe_write_phy_reg_generic,
2603 .setup_link = &ixgbe_setup_phy_link_generic,
2604 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
2605 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
2606 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
Emil Tantilov07ce8702012-12-19 07:14:17 +00002607 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002608 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
2609 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
2610 .check_overtemp = &ixgbe_tn_check_overtemp,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002611};
2612
2613struct ixgbe_info ixgbe_82599_info = {
2614 .mac = ixgbe_mac_82599EB,
2615 .get_invariants = &ixgbe_get_invariants_82599,
2616 .mac_ops = &mac_ops_82599,
2617 .eeprom_ops = &eeprom_ops_82599,
2618 .phy_ops = &phy_ops_82599,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002619 .mbx_ops = &mbx_ops_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002620};