blob: e9195a139d4e82e2f4ec00499e32d77212746028 [file] [log] [blame]
Joe Perchesc767a542012-05-21 19:50:07 -07001#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
Suresh Siddha61c46282008-03-10 15:28:04 -07003#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08007#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07008#include <linux/slab.h>
9#include <linux/sched.h>
Paul Gortmaker186f4362016-07-13 20:18:56 -040010#include <linux/init.h>
11#include <linux/export.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +020012#include <linux/pm.h>
Thomas Gleixner162a6882015-04-03 02:01:28 +020013#include <linux/tick.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040014#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030015#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080016#include <linux/dmi.h>
17#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020018#include <linux/stackprotector.h>
19#include <linux/tick.h>
20#include <linux/cpuidle.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020021#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020022#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010023#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010024#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053025#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080026#include <asm/idle.h>
27#include <asm/uaccess.h>
Len Brownb2531492014-01-15 00:37:34 -050028#include <asm/mwait.h>
Ingo Molnar78f7f1e2015-04-24 02:54:44 +020029#include <asm/fpu/internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053030#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020031#include <asm/nmi.h>
Andy Lutomirski375074c2014-10-24 15:58:07 -070032#include <asm/tlbflush.h>
Ashok Raj8838eb62015-08-12 18:29:40 +020033#include <asm/mce.h>
Brian Gerst9fda6a02015-07-29 01:41:16 -040034#include <asm/vm86.h>
Brian Gerst7b32aea2016-08-13 12:38:18 -040035#include <asm/switch_to.h>
Thomas Gleixner89c6e9b2018-04-29 15:21:42 +020036#include <asm/spec-ctrl.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020037
Thomas Gleixner45046892012-05-03 09:03:01 +000038/*
39 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
40 * no more per-task TSS's. The TSS size is kept cacheline-aligned
41 * so they are allowed to end up in the .data..cacheline_aligned
42 * section. Since TSS's are completely CPU-local, we want them
43 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
44 */
Richard Fellner13be4482017-05-04 14:26:50 +020045__visible DEFINE_PER_CPU_SHARED_ALIGNED_USER_MAPPED(struct tss_struct, cpu_tss) = {
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080046 .x86_tss = {
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -070047 .sp0 = TOP_OF_INIT_STACK,
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080048#ifdef CONFIG_X86_32
49 .ss0 = __KERNEL_DS,
50 .ss1 = __KERNEL_CS,
51 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
52#endif
53 },
54#ifdef CONFIG_X86_32
55 /*
56 * Note that the .io_bitmap member must be extra-big. This is because
57 * the CPU will access an additional byte beyond the end of the IO
58 * permission bitmap. The extra byte must be all 1 bits, and must
59 * be within the limit.
60 */
61 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
62#endif
Andy Lutomirski2a41aa42016-03-09 19:00:33 -080063#ifdef CONFIG_X86_32
64 .SYSENTER_stack_canary = STACK_END_MAGIC,
65#endif
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080066};
Marc Dionnede71ad22015-05-04 15:16:44 -030067EXPORT_PER_CPU_SYMBOL(cpu_tss);
Thomas Gleixner45046892012-05-03 09:03:01 +000068
Richard Weinberger90e24012012-03-25 23:00:04 +020069#ifdef CONFIG_X86_64
70static DEFINE_PER_CPU(unsigned char, is_idle);
Richard Weinberger90e24012012-03-25 23:00:04 +020071#endif
Zhao Yakuic1e3b372008-06-24 17:58:53 +080072
Suresh Siddha55ccf3f2012-05-16 15:03:51 -070073/*
74 * this gets called so that we can store lazy state into memory and copy the
75 * current task into the new thread.
76 */
Suresh Siddha61c46282008-03-10 15:28:04 -070077int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
78{
Ingo Molnar5aaeb5c2015-07-17 12:28:12 +020079 memcpy(dst, src, arch_task_struct_size);
Andy Lutomirski2459ee82015-10-30 22:42:46 -070080#ifdef CONFIG_VM86
81 dst->thread.vm86 = NULL;
82#endif
Oleg Nesterovf1853502014-09-02 19:57:23 +020083
Ingo Molnarc69e0982015-04-24 02:07:15 +020084 return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
Suresh Siddha61c46282008-03-10 15:28:04 -070085}
Peter Zijlstra7f424a82008-04-25 17:39:01 +020086
Thomas Gleixner00dba562008-06-09 18:35:28 +020087/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080088 * Free current thread data structures etc..
89 */
Jiri Slabye6464692016-05-20 17:00:20 -070090void exit_thread(struct task_struct *tsk)
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080091{
Jiri Slabye6464692016-05-20 17:00:20 -070092 struct thread_struct *t = &tsk->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +010093 unsigned long *bp = t->io_bitmap_ptr;
Ingo Molnarca6787b2015-04-23 12:33:50 +020094 struct fpu *fpu = &t->fpu;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080095
Thomas Gleixner250981e2009-03-16 13:07:21 +010096 if (bp) {
Andy Lutomirski24933b82015-03-05 19:19:05 -080097 struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu());
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080098
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080099 t->io_bitmap_ptr = NULL;
100 clear_thread_flag(TIF_IO_BITMAP);
101 /*
102 * Careful, clear this in the TSS too:
103 */
104 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
105 t->io_bitmap_max = 0;
106 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100107 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800108 }
Suresh Siddha1dcc8d72012-05-16 15:03:54 -0700109
Brian Gerst9fda6a02015-07-29 01:41:16 -0400110 free_vm86(t);
111
Ingo Molnar50338612015-04-29 19:04:31 +0200112 fpu__drop(fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800113}
114
115void flush_thread(void)
116{
117 struct task_struct *tsk = current;
118
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200119 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800120 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
Oleg Nesterov110d7f72015-01-19 19:52:12 +0100121
Ingo Molnar04c8e012015-04-29 20:35:33 +0200122 fpu__clear(&tsk->thread.fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800123}
124
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800125void disable_TSC(void)
126{
127 preempt_disable();
128 if (!test_and_set_thread_flag(TIF_NOTSC))
129 /*
130 * Must flip the CPU state synchronously with
131 * TIF_NOTSC in the current running context.
132 */
Thomas Gleixner5ed77882017-02-14 00:11:04 -0800133 cr4_set_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800134 preempt_enable();
135}
136
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800137static void enable_TSC(void)
138{
139 preempt_disable();
140 if (test_and_clear_thread_flag(TIF_NOTSC))
141 /*
142 * Must flip the CPU state synchronously with
143 * TIF_NOTSC in the current running context.
144 */
Thomas Gleixner5ed77882017-02-14 00:11:04 -0800145 cr4_clear_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800146 preempt_enable();
147}
148
149int get_tsc_mode(unsigned long adr)
150{
151 unsigned int val;
152
153 if (test_thread_flag(TIF_NOTSC))
154 val = PR_TSC_SIGSEGV;
155 else
156 val = PR_TSC_ENABLE;
157
158 return put_user(val, (unsigned int __user *)adr);
159}
160
161int set_tsc_mode(unsigned int val)
162{
163 if (val == PR_TSC_SIGSEGV)
164 disable_TSC();
165 else if (val == PR_TSC_ENABLE)
166 enable_TSC();
167 else
168 return -EINVAL;
169
170 return 0;
171}
172
Kyle Hueyfd01e822017-02-14 00:11:02 -0800173static inline void switch_to_bitmap(struct tss_struct *tss,
174 struct thread_struct *prev,
175 struct thread_struct *next,
176 unsigned long tifp, unsigned long tifn)
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800177{
Kyle Hueyfd01e822017-02-14 00:11:02 -0800178 if (tifn & _TIF_IO_BITMAP) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800179 /*
180 * Copy the relevant range of the IO bitmap.
181 * Normally this is 128 bytes or less:
182 */
183 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
184 max(prev->io_bitmap_max, next->io_bitmap_max));
Kyle Hueyfd01e822017-02-14 00:11:02 -0800185 } else if (tifp & _TIF_IO_BITMAP) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800186 /*
187 * Clear any possible leftover bits:
188 */
189 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
190 }
Kyle Hueyfd01e822017-02-14 00:11:02 -0800191}
192
Thomas Gleixnerd0cb78f2018-05-09 21:53:09 +0200193#ifdef CONFIG_SMP
194
195struct ssb_state {
196 struct ssb_state *shared_state;
197 raw_spinlock_t lock;
198 unsigned int disable_state;
199 unsigned long local_state;
200};
201
202#define LSTATE_SSB 0
203
204static DEFINE_PER_CPU(struct ssb_state, ssb_state);
205
206void speculative_store_bypass_ht_init(void)
207{
208 struct ssb_state *st = this_cpu_ptr(&ssb_state);
209 unsigned int this_cpu = smp_processor_id();
210 unsigned int cpu;
211
212 st->local_state = 0;
213
214 /*
215 * Shared state setup happens once on the first bringup
216 * of the CPU. It's not destroyed on CPU hotunplug.
217 */
218 if (st->shared_state)
219 return;
220
221 raw_spin_lock_init(&st->lock);
222
223 /*
224 * Go over HT siblings and check whether one of them has set up the
225 * shared state pointer already.
226 */
227 for_each_cpu(cpu, topology_sibling_cpumask(this_cpu)) {
228 if (cpu == this_cpu)
229 continue;
230
231 if (!per_cpu(ssb_state, cpu).shared_state)
232 continue;
233
234 /* Link it to the state of the sibling: */
235 st->shared_state = per_cpu(ssb_state, cpu).shared_state;
236 return;
237 }
238
239 /*
240 * First HT sibling to come up on the core. Link shared state of
241 * the first HT sibling to itself. The siblings on the same core
242 * which come up later will see the shared state pointer and link
243 * themself to the state of this CPU.
244 */
245 st->shared_state = st;
246}
247
248/*
249 * Logic is: First HT sibling enables SSBD for both siblings in the core
250 * and last sibling to disable it, disables it for the whole core. This how
251 * MSR_SPEC_CTRL works in "hardware":
252 *
253 * CORE_SPEC_CTRL = THREAD0_SPEC_CTRL | THREAD1_SPEC_CTRL
254 */
255static __always_inline void amd_set_core_ssb_state(unsigned long tifn)
256{
257 struct ssb_state *st = this_cpu_ptr(&ssb_state);
258 u64 msr = x86_amd_ls_cfg_base;
259
260 if (!static_cpu_has(X86_FEATURE_ZEN)) {
261 msr |= ssbd_tif_to_amd_ls_cfg(tifn);
262 wrmsrl(MSR_AMD64_LS_CFG, msr);
263 return;
264 }
265
266 if (tifn & _TIF_SSBD) {
267 /*
268 * Since this can race with prctl(), block reentry on the
269 * same CPU.
270 */
271 if (__test_and_set_bit(LSTATE_SSB, &st->local_state))
272 return;
273
274 msr |= x86_amd_ls_cfg_ssbd_mask;
275
276 raw_spin_lock(&st->shared_state->lock);
277 /* First sibling enables SSBD: */
278 if (!st->shared_state->disable_state)
279 wrmsrl(MSR_AMD64_LS_CFG, msr);
280 st->shared_state->disable_state++;
281 raw_spin_unlock(&st->shared_state->lock);
282 } else {
283 if (!__test_and_clear_bit(LSTATE_SSB, &st->local_state))
284 return;
285
286 raw_spin_lock(&st->shared_state->lock);
287 st->shared_state->disable_state--;
288 if (!st->shared_state->disable_state)
289 wrmsrl(MSR_AMD64_LS_CFG, msr);
290 raw_spin_unlock(&st->shared_state->lock);
291 }
292}
293#else
294static __always_inline void amd_set_core_ssb_state(unsigned long tifn)
295{
296 u64 msr = x86_amd_ls_cfg_base | ssbd_tif_to_amd_ls_cfg(tifn);
297
298 wrmsrl(MSR_AMD64_LS_CFG, msr);
299}
300#endif
301
Tom Lendacky7c0b2dc2018-05-17 17:09:18 +0200302static __always_inline void amd_set_ssb_virt_state(unsigned long tifn)
303{
304 /*
305 * SSBD has the same definition in SPEC_CTRL and VIRT_SPEC_CTRL,
306 * so ssbd_tif_to_spec_ctrl() just works.
307 */
308 wrmsrl(MSR_AMD64_VIRT_SPEC_CTRL, ssbd_tif_to_spec_ctrl(tifn));
309}
310
Thomas Gleixnerd0cb78f2018-05-09 21:53:09 +0200311static __always_inline void intel_set_ssb_state(unsigned long tifn)
312{
313 u64 msr = x86_spec_ctrl_base | ssbd_tif_to_spec_ctrl(tifn);
314
315 wrmsrl(MSR_IA32_SPEC_CTRL, msr);
316}
317
Thomas Gleixner89c6e9b2018-04-29 15:21:42 +0200318static __always_inline void __speculative_store_bypass_update(unsigned long tifn)
319{
Tom Lendacky7c0b2dc2018-05-17 17:09:18 +0200320 if (static_cpu_has(X86_FEATURE_VIRT_SSBD))
321 amd_set_ssb_virt_state(tifn);
322 else if (static_cpu_has(X86_FEATURE_LS_CFG_SSBD))
Thomas Gleixnerd0cb78f2018-05-09 21:53:09 +0200323 amd_set_core_ssb_state(tifn);
324 else
325 intel_set_ssb_state(tifn);
Thomas Gleixner89c6e9b2018-04-29 15:21:42 +0200326}
327
Thomas Gleixnerb7b84402018-05-10 20:31:44 +0200328void speculative_store_bypass_update(unsigned long tif)
Thomas Gleixner89c6e9b2018-04-29 15:21:42 +0200329{
Thomas Gleixnerd0cb78f2018-05-09 21:53:09 +0200330 preempt_disable();
Thomas Gleixnerb7b84402018-05-10 20:31:44 +0200331 __speculative_store_bypass_update(tif);
Thomas Gleixnerd0cb78f2018-05-09 21:53:09 +0200332 preempt_enable();
Thomas Gleixner89c6e9b2018-04-29 15:21:42 +0200333}
334
Kyle Hueyfd01e822017-02-14 00:11:02 -0800335void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
336 struct tss_struct *tss)
337{
338 struct thread_struct *prev, *next;
339 unsigned long tifp, tifn;
340
341 prev = &prev_p->thread;
342 next = &next_p->thread;
343
344 tifn = READ_ONCE(task_thread_info(next_p)->flags);
345 tifp = READ_ONCE(task_thread_info(prev_p)->flags);
346 switch_to_bitmap(tss, prev, next, tifp, tifn);
347
Avi Kivity7c68af62009-09-19 09:40:22 +0300348 propagate_user_return_notify(prev_p, next_p);
Kyle Hueyfd01e822017-02-14 00:11:02 -0800349
Kyle Huey439f2ef82017-02-14 00:11:03 -0800350 if ((tifp & _TIF_BLOCKSTEP || tifn & _TIF_BLOCKSTEP) &&
351 arch_has_block_step()) {
352 unsigned long debugctl, msk;
Kyle Hueyfd01e822017-02-14 00:11:02 -0800353
Kyle Huey439f2ef82017-02-14 00:11:03 -0800354 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
Kyle Hueyfd01e822017-02-14 00:11:02 -0800355 debugctl &= ~DEBUGCTLMSR_BTF;
Kyle Huey439f2ef82017-02-14 00:11:03 -0800356 msk = tifn & _TIF_BLOCKSTEP;
357 debugctl |= (msk >> TIF_BLOCKSTEP) << DEBUGCTLMSR_BTF_SHIFT;
358 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
Kyle Hueyfd01e822017-02-14 00:11:02 -0800359 }
360
Thomas Gleixner5ed77882017-02-14 00:11:04 -0800361 if ((tifp ^ tifn) & _TIF_NOTSC)
362 cr4_toggle_bits(X86_CR4_TSD);
Thomas Gleixner89c6e9b2018-04-29 15:21:42 +0200363
Konrad Rzeszutek Wilkbf3da842018-05-09 21:41:38 +0200364 if ((tifp ^ tifn) & _TIF_SSBD)
Thomas Gleixner89c6e9b2018-04-29 15:21:42 +0200365 __speculative_store_bypass_update(tifn);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800366}
367
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500368/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200369 * Idle related variables and functions
370 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100371unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Thomas Gleixner00dba562008-06-09 18:35:28 +0200372EXPORT_SYMBOL(boot_option_idle_override);
373
Len Browna476bda2013-02-09 21:45:03 -0500374static void (*x86_idle)(void);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200375
Richard Weinberger90e24012012-03-25 23:00:04 +0200376#ifndef CONFIG_SMP
377static inline void play_dead(void)
378{
379 BUG();
380}
381#endif
382
383#ifdef CONFIG_X86_64
384void enter_idle(void)
385{
Alex Shic6ae41e2012-05-11 15:35:27 +0800386 this_cpu_write(is_idle, 1);
Todd Poynor5ee34122011-06-15 17:21:57 -0700387 idle_notifier_call_chain(IDLE_START);
Richard Weinberger90e24012012-03-25 23:00:04 +0200388}
389
390static void __exit_idle(void)
391{
392 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
393 return;
Todd Poynor5ee34122011-06-15 17:21:57 -0700394 idle_notifier_call_chain(IDLE_END);
Richard Weinberger90e24012012-03-25 23:00:04 +0200395}
396
397/* Called from interrupts to signify idle end */
398void exit_idle(void)
399{
400 /* idle loop has pid 0 */
401 if (current->pid)
402 return;
403 __exit_idle();
404}
405#endif
406
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100407void arch_cpu_idle_enter(void)
408{
409 local_touch_nmi();
410 enter_idle();
411}
Richard Weinberger90e24012012-03-25 23:00:04 +0200412
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100413void arch_cpu_idle_exit(void)
414{
415 __exit_idle();
416}
Richard Weinberger90e24012012-03-25 23:00:04 +0200417
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100418void arch_cpu_idle_dead(void)
419{
420 play_dead();
Richard Weinberger90e24012012-03-25 23:00:04 +0200421}
422
Thomas Gleixner00dba562008-06-09 18:35:28 +0200423/*
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100424 * Called from the generic idle code.
425 */
426void arch_cpu_idle(void)
427{
Nicolas Pitre16f8b052014-01-29 12:45:12 -0500428 x86_idle();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100429}
430
431/*
432 * We use this if we don't have any better idle routine..
Thomas Gleixner00dba562008-06-09 18:35:28 +0200433 */
Chris Metcalf6727ad92016-10-07 17:02:55 -0700434void __cpuidle default_idle(void)
Thomas Gleixner00dba562008-06-09 18:35:28 +0200435{
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200436 trace_cpu_idle_rcuidle(1, smp_processor_id());
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100437 safe_halt();
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200438 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Thomas Gleixner00dba562008-06-09 18:35:28 +0200439}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700440#ifdef CONFIG_APM_MODULE
Thomas Gleixner00dba562008-06-09 18:35:28 +0200441EXPORT_SYMBOL(default_idle);
442#endif
443
Len Brown6a377dd2013-02-09 23:08:07 -0500444#ifdef CONFIG_XEN
445bool xen_set_default_idle(void)
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500446{
Len Browna476bda2013-02-09 21:45:03 -0500447 bool ret = !!x86_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500448
Len Browna476bda2013-02-09 21:45:03 -0500449 x86_idle = default_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500450
451 return ret;
452}
Len Brown6a377dd2013-02-09 23:08:07 -0500453#endif
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100454void stop_this_cpu(void *dummy)
455{
456 local_irq_disable();
457 /*
458 * Remove this CPU:
459 */
Rusty Russell4f062892009-03-13 14:49:54 +1030460 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100461 disable_local_APIC();
Ashok Raj8838eb62015-08-12 18:29:40 +0200462 mcheck_cpu_clear(this_cpu_ptr(&cpu_info));
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100463
Len Brown27be4572013-02-10 02:28:46 -0500464 for (;;)
465 halt();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200466}
467
Len Brown02c68a02011-04-01 16:59:53 -0400468bool amd_e400_c1e_detected;
469EXPORT_SYMBOL(amd_e400_c1e_detected);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200470
Len Brown02c68a02011-04-01 16:59:53 -0400471static cpumask_var_t amd_e400_c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200472
Len Brown02c68a02011-04-01 16:59:53 -0400473void amd_e400_remove_cpu(int cpu)
Thomas Gleixner4faac972008-09-22 18:54:29 +0200474{
Len Brown02c68a02011-04-01 16:59:53 -0400475 if (amd_e400_c1e_mask != NULL)
476 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200477}
478
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200479/*
Len Brown02c68a02011-04-01 16:59:53 -0400480 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200481 * pending message MSR. If we detect C1E, then we handle it the same
482 * way as C3 power states (local apic timer and TSC stop)
483 */
Len Brown02c68a02011-04-01 16:59:53 -0400484static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200485{
Len Brown02c68a02011-04-01 16:59:53 -0400486 if (!amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200487 u32 lo, hi;
488
489 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
Michal Schmidte8c534e2010-07-27 18:53:35 +0200490
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200491 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
Len Brown02c68a02011-04-01 16:59:53 -0400492 amd_e400_c1e_detected = true;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800493 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200494 mark_tsc_unstable("TSC halt in AMD C1E");
Joe Perchesc767a542012-05-21 19:50:07 -0700495 pr_info("System has AMD C1E enabled\n");
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200496 }
497 }
498
Len Brown02c68a02011-04-01 16:59:53 -0400499 if (amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200500 int cpu = smp_processor_id();
501
Len Brown02c68a02011-04-01 16:59:53 -0400502 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
503 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner162a6882015-04-03 02:01:28 +0200504 /* Force broadcast so ACPI can not interfere. */
505 tick_broadcast_force();
Joe Perchesc767a542012-05-21 19:50:07 -0700506 pr_info("Switch to broadcast mode on CPU%d\n", cpu);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200507 }
Thomas Gleixner435c3502015-04-03 02:05:53 +0200508 tick_broadcast_enter();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200509
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200510 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200511
512 /*
513 * The switch back from broadcast mode needs to be
514 * called with interrupts disabled.
515 */
Peter Zijlstraea811742013-09-11 12:43:13 +0200516 local_irq_disable();
Thomas Gleixner435c3502015-04-03 02:05:53 +0200517 tick_broadcast_exit();
Peter Zijlstraea811742013-09-11 12:43:13 +0200518 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200519 } else
520 default_idle();
521}
522
Len Brownb2531492014-01-15 00:37:34 -0500523/*
524 * Intel Core2 and older machines prefer MWAIT over HALT for C1.
525 * We can't rely on cpuidle installing MWAIT, because it will not load
526 * on systems that support only C1 -- so the boot default must be MWAIT.
527 *
528 * Some AMD machines are the opposite, they depend on using HALT.
529 *
530 * So for default C1, which is used during boot until cpuidle loads,
531 * use MWAIT-C1 on Intel HW that has it, else use HALT.
532 */
533static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
534{
535 if (c->x86_vendor != X86_VENDOR_INTEL)
536 return 0;
537
Peter Zijlstra08e237f2016-07-18 11:41:10 -0700538 if (!cpu_has(c, X86_FEATURE_MWAIT) || static_cpu_has_bug(X86_BUG_MONITOR))
Len Brownb2531492014-01-15 00:37:34 -0500539 return 0;
540
541 return 1;
542}
543
544/*
Huang Rui0fb03282015-05-26 10:28:09 +0200545 * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
546 * with interrupts enabled and no flags, which is backwards compatible with the
547 * original MWAIT implementation.
Len Brownb2531492014-01-15 00:37:34 -0500548 */
Chris Metcalf6727ad92016-10-07 17:02:55 -0700549static __cpuidle void mwait_idle(void)
Len Brownb2531492014-01-15 00:37:34 -0500550{
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100551 if (!current_set_polling_and_test()) {
Jisheng Zhange43d0182015-08-20 12:54:39 +0800552 trace_cpu_idle_rcuidle(1, smp_processor_id());
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100553 if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
Michael S. Tsirkinca598092016-01-28 19:02:51 +0200554 mb(); /* quirk */
Len Brownb2531492014-01-15 00:37:34 -0500555 clflush((void *)&current_thread_info()->flags);
Michael S. Tsirkinca598092016-01-28 19:02:51 +0200556 mb(); /* quirk */
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100557 }
Len Brownb2531492014-01-15 00:37:34 -0500558
559 __monitor((void *)&current_thread_info()->flags, 0, 0);
Len Brownb2531492014-01-15 00:37:34 -0500560 if (!need_resched())
561 __sti_mwait(0, 0);
562 else
563 local_irq_enable();
Jisheng Zhange43d0182015-08-20 12:54:39 +0800564 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100565 } else {
Len Brownb2531492014-01-15 00:37:34 -0500566 local_irq_enable();
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100567 }
568 __current_clr_polling();
Len Brownb2531492014-01-15 00:37:34 -0500569}
570
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400571void select_idle_routine(const struct cpuinfo_x86 *c)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200572{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100573#ifdef CONFIG_SMP
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100574 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
Joe Perchesc767a542012-05-21 19:50:07 -0700575 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200576#endif
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100577 if (x86_idle || boot_option_idle_override == IDLE_POLL)
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200578 return;
579
Thomas Gleixnerbd7e7692016-12-09 19:29:09 +0100580 if (boot_cpu_has_bug(X86_BUG_AMD_E400)) {
Joe Perchesc767a542012-05-21 19:50:07 -0700581 pr_info("using AMD E400 aware idle routine\n");
Len Browna476bda2013-02-09 21:45:03 -0500582 x86_idle = amd_e400_idle;
Len Brownb2531492014-01-15 00:37:34 -0500583 } else if (prefer_mwait_c1_over_halt(c)) {
584 pr_info("using mwait in idle threads\n");
585 x86_idle = mwait_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200586 } else
Len Browna476bda2013-02-09 21:45:03 -0500587 x86_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200588}
589
Len Brown02c68a02011-04-01 16:59:53 -0400590void __init init_amd_e400_c1e_mask(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030591{
Len Brown02c68a02011-04-01 16:59:53 -0400592 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
Len Browna476bda2013-02-09 21:45:03 -0500593 if (x86_idle == amd_e400_idle)
Len Brown02c68a02011-04-01 16:59:53 -0400594 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030595}
596
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200597static int __init idle_setup(char *str)
598{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400599 if (!str)
600 return -EINVAL;
601
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200602 if (!strcmp(str, "poll")) {
Joe Perchesc767a542012-05-21 19:50:07 -0700603 pr_info("using polling idle threads\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100604 boot_option_idle_override = IDLE_POLL;
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100605 cpu_idle_poll_ctrl(true);
Thomas Renningerd1896042010-11-03 17:06:14 +0100606 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800607 /*
608 * When the boot option of idle=halt is added, halt is
609 * forced to be used for CPU idle. In such case CPU C2/C3
610 * won't be used again.
611 * To continue to load the CPU idle driver, don't touch
612 * the boot_option_idle_override.
613 */
Len Browna476bda2013-02-09 21:45:03 -0500614 x86_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100615 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800616 } else if (!strcmp(str, "nomwait")) {
617 /*
618 * If the boot option of "idle=nomwait" is added,
619 * it means that mwait will be disabled for CPU C2/C3
620 * states. In such case it won't touch the variable
621 * of boot_option_idle_override.
622 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100623 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800624 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200625 return -1;
626
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200627 return 0;
628}
629early_param("idle", idle_setup);
630
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400631unsigned long arch_align_stack(unsigned long sp)
632{
633 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
634 sp -= get_random_int() % 8192;
635 return sp & ~0xf;
636}
637
638unsigned long arch_randomize_brk(struct mm_struct *mm)
639{
Jason Cooper9c6f0902016-10-11 13:53:56 -0700640 return randomize_page(mm->brk, 0x02000000);
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400641}
642
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000643/*
Brian Gerstffcb0432016-08-13 12:38:21 -0400644 * Return saved PC of a blocked thread.
645 * What is this good for? it will be always the scheduler or ret_from_fork.
646 */
647unsigned long thread_saved_pc(struct task_struct *tsk)
648{
649 struct inactive_task_frame *frame =
650 (struct inactive_task_frame *) READ_ONCE(tsk->thread.sp);
651 return READ_ONCE_NOCHECK(frame->ret_addr);
652}
653
654/*
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000655 * Called from fs/proc with a reference on @p to find the function
656 * which called into schedule(). This needs to be done carefully
657 * because the task might wake up and we might look at a stack
658 * changing under us.
659 */
660unsigned long get_wchan(struct task_struct *p)
661{
Andy Lutomirski74327a32016-09-15 22:45:46 -0700662 unsigned long start, bottom, top, sp, fp, ip, ret = 0;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000663 int count = 0;
664
665 if (!p || p == current || p->state == TASK_RUNNING)
666 return 0;
667
Andy Lutomirski74327a32016-09-15 22:45:46 -0700668 if (!try_get_task_stack(p))
669 return 0;
670
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000671 start = (unsigned long)task_stack_page(p);
672 if (!start)
Andy Lutomirski74327a32016-09-15 22:45:46 -0700673 goto out;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000674
675 /*
676 * Layout of the stack page:
677 *
678 * ----------- topmax = start + THREAD_SIZE - sizeof(unsigned long)
679 * PADDING
680 * ----------- top = topmax - TOP_OF_KERNEL_STACK_PADDING
681 * stack
Andy Lutomirski15f4eae2016-09-13 14:29:25 -0700682 * ----------- bottom = start
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000683 *
684 * The tasks stack pointer points at the location where the
685 * framepointer is stored. The data on the stack is:
686 * ... IP FP ... IP FP
687 *
688 * We need to read FP and IP, so we need to adjust the upper
689 * bound by another unsigned long.
690 */
691 top = start + THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING;
692 top -= 2 * sizeof(unsigned long);
Andy Lutomirski15f4eae2016-09-13 14:29:25 -0700693 bottom = start;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000694
695 sp = READ_ONCE(p->thread.sp);
696 if (sp < bottom || sp > top)
Andy Lutomirski74327a32016-09-15 22:45:46 -0700697 goto out;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000698
Brian Gerst7b32aea2016-08-13 12:38:18 -0400699 fp = READ_ONCE_NOCHECK(((struct inactive_task_frame *)sp)->bp);
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000700 do {
701 if (fp < bottom || fp > top)
Andy Lutomirski74327a32016-09-15 22:45:46 -0700702 goto out;
Andrey Ryabininf7d27c32015-10-19 11:37:18 +0300703 ip = READ_ONCE_NOCHECK(*(unsigned long *)(fp + sizeof(unsigned long)));
Andy Lutomirski74327a32016-09-15 22:45:46 -0700704 if (!in_sched_functions(ip)) {
705 ret = ip;
706 goto out;
707 }
Andrey Ryabininf7d27c32015-10-19 11:37:18 +0300708 fp = READ_ONCE_NOCHECK(*(unsigned long *)fp);
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000709 } while (count++ < 16 && p->state != TASK_RUNNING);
Andy Lutomirski74327a32016-09-15 22:45:46 -0700710
711out:
712 put_task_stack(p);
713 return ret;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000714}