blob: c851247a27cbc7373c8e4644acdf5a284cdcf3f8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Driver for Motorola IMX serial ports
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
8 *
Fabian Godehardtb6e49132009-06-11 14:53:18 +01009 * Copyright (C) 2009 emlix GmbH
10 * Author: Fabian Godehardt (added IrDA support for iMX)
11 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 *
26 * [29-Mar-2005] Mike Lee
27 * Added hardware handshake
28 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
31#define SUPPORT_SYSRQ
32#endif
33
34#include <linux/module.h>
35#include <linux/ioport.h>
36#include <linux/init.h>
37#include <linux/console.h>
38#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010039#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/tty.h>
41#include <linux/tty_flip.h>
42#include <linux/serial_core.h>
43#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020044#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010045#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010046#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090047#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080048#include <linux/of.h>
49#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053050#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080051#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020054#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080055#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Sascha Hauerff4bfb22007-04-26 08:26:13 +010057/* Register definitions */
58#define URXD0 0x0 /* Receiver Register */
59#define URTX0 0x40 /* Transmitter Register */
60#define UCR1 0x80 /* Control Register 1 */
61#define UCR2 0x84 /* Control Register 2 */
62#define UCR3 0x88 /* Control Register 3 */
63#define UCR4 0x8c /* Control Register 4 */
64#define UFCR 0x90 /* FIFO Control Register */
65#define USR1 0x94 /* Status Register 1 */
66#define USR2 0x98 /* Status Register 2 */
67#define UESC 0x9c /* Escape Character Register */
68#define UTIM 0xa0 /* Escape Timer Register */
69#define UBIR 0xa4 /* BRM Incremental Register */
70#define UBMR 0xa8 /* BRM Modulator Register */
71#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080072#define IMX21_ONEMS 0xb0 /* One Millisecond register */
73#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
74#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010075
76/* UART Control Register Bit Fields.*/
Jiada Wang55d86932014-12-09 18:11:22 +090077#define URXD_DUMMY_READ (1<<16)
Sachin Kamat82313e62013-01-07 10:25:02 +053078#define URXD_CHARRDY (1<<15)
79#define URXD_ERR (1<<14)
80#define URXD_OVRRUN (1<<13)
81#define URXD_FRMERR (1<<12)
82#define URXD_BRK (1<<11)
83#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010084#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053085#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
86#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
87#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
88#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080089#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053090#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
91#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
92#define UCR1_IREN (1<<7) /* Infrared interface enable */
93#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
94#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
95#define UCR1_SNDBRK (1<<4) /* Send break */
96#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
97#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080098#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053099#define UCR1_DOZE (1<<1) /* Doze */
100#define UCR1_UARTEN (1<<0) /* UART enabled */
101#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
102#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
103#define UCR2_CTSC (1<<13) /* CTS pin control */
104#define UCR2_CTS (1<<12) /* Clear to send */
105#define UCR2_ESCEN (1<<11) /* Escape enable */
106#define UCR2_PREN (1<<8) /* Parity enable */
107#define UCR2_PROE (1<<7) /* Parity odd/even */
108#define UCR2_STPB (1<<6) /* Stop */
109#define UCR2_WS (1<<5) /* Word size */
110#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
111#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
112#define UCR2_TXEN (1<<2) /* Transmitter enabled */
113#define UCR2_RXEN (1<<1) /* Receiver enabled */
114#define UCR2_SRST (1<<0) /* SW reset */
115#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
116#define UCR3_PARERREN (1<<12) /* Parity enable */
117#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
118#define UCR3_DSR (1<<10) /* Data set ready */
119#define UCR3_DCD (1<<9) /* Data carrier detect */
120#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300121#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530122#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
123#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
124#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
125#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
126#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
127#define UCR3_BPEN (1<<0) /* Preset registers enable */
128#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
129#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
130#define UCR4_INVR (1<<9) /* Inverted infrared reception */
131#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
132#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
133#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800134#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530135#define UCR4_IRSC (1<<5) /* IR special case */
136#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
137#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
138#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
139#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
140#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
141#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
142#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
143#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
144#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
145#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
146#define USR1_RTSS (1<<14) /* RTS pin status */
147#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
148#define USR1_RTSD (1<<12) /* RTS delta */
149#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
150#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
151#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
152#define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
153#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
154#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
155#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
156#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
157#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
158#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
159#define USR2_IDLE (1<<12) /* Idle condition */
160#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
161#define USR2_WAKE (1<<7) /* Wake */
162#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
163#define USR2_TXDC (1<<3) /* Transmitter complete */
164#define USR2_BRCD (1<<2) /* Break condition */
165#define USR2_ORE (1<<1) /* Overrun error */
166#define USR2_RDR (1<<0) /* Recv data ready */
167#define UTS_FRCPERR (1<<13) /* Force parity error */
168#define UTS_LOOP (1<<12) /* Loop tx and rx */
169#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
170#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
171#define UTS_TXFULL (1<<4) /* TxFIFO full */
172#define UTS_RXFULL (1<<3) /* RxFIFO full */
173#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100174
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530176#define SERIAL_IMX_MAJOR 207
177#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200178#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 * This determines how often we check the modem status signals
182 * for any change. They generally aren't connected to an IRQ
183 * so we have to poll them. We also check immediately before
184 * filling the TX fifo incase CTS has been dropped.
185 */
186#define MCTRL_TIMEOUT (250*HZ/1000)
187
188#define DRIVER_NAME "IMX-uart"
189
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200190#define UART_NR 8
191
Shawn Guofe6b5402011-06-25 02:04:33 +0800192/* i.mx21 type uart runs on all i.mx except i.mx1 */
193enum imx_uart_type {
194 IMX1_UART,
195 IMX21_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800196 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800197};
198
199/* device type dependent stuff */
200struct imx_uart_data {
201 unsigned uts_reg;
202 enum imx_uart_type devtype;
203};
204
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205struct imx_port {
206 struct uart_port port;
207 struct timer_list timer;
208 unsigned int old_status;
Sachin Kamat82313e62013-01-07 10:25:02 +0530209 int txirq, rxirq, rtsirq;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100210 unsigned int have_rtscts:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800211 unsigned int dte_mode:1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100212 unsigned int use_irda:1;
213 unsigned int irda_inv_rx:1;
214 unsigned int irda_inv_tx:1;
215 unsigned short trcv_delay; /* transceiver delay */
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100216 struct clk *clk_ipg;
217 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200218 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800219
220 /* DMA fields */
221 unsigned int dma_is_inited:1;
222 unsigned int dma_is_enabled:1;
223 unsigned int dma_is_rxing:1;
224 unsigned int dma_is_txing:1;
225 struct dma_chan *dma_chan_rx, *dma_chan_tx;
226 struct scatterlist rx_sgl, tx_sgl[2];
227 void *rx_buf;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800228 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800229 unsigned int dma_tx_nents;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700230 wait_queue_head_t dma_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231};
232
Dirk Behme0ad5a812011-12-22 09:57:52 +0100233struct imx_port_ucrs {
234 unsigned int ucr1;
235 unsigned int ucr2;
236 unsigned int ucr3;
237};
238
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100239#ifdef CONFIG_IRDA
240#define USE_IRDA(sport) ((sport)->use_irda)
241#else
242#define USE_IRDA(sport) (0)
243#endif
244
Shawn Guofe6b5402011-06-25 02:04:33 +0800245static struct imx_uart_data imx_uart_devdata[] = {
246 [IMX1_UART] = {
247 .uts_reg = IMX1_UTS,
248 .devtype = IMX1_UART,
249 },
250 [IMX21_UART] = {
251 .uts_reg = IMX21_UTS,
252 .devtype = IMX21_UART,
253 },
Huang Shijiea496e622013-07-08 17:14:17 +0800254 [IMX6Q_UART] = {
255 .uts_reg = IMX21_UTS,
256 .devtype = IMX6Q_UART,
257 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800258};
259
260static struct platform_device_id imx_uart_devtype[] = {
261 {
262 .name = "imx1-uart",
263 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
264 }, {
265 .name = "imx21-uart",
266 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
267 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800268 .name = "imx6q-uart",
269 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
270 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800271 /* sentinel */
272 }
273};
274MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
275
Shawn Guo22698aa2011-06-25 02:04:34 +0800276static struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800277 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800278 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
279 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
280 { /* sentinel */ }
281};
282MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
283
Shawn Guofe6b5402011-06-25 02:04:33 +0800284static inline unsigned uts_reg(struct imx_port *sport)
285{
286 return sport->devdata->uts_reg;
287}
288
289static inline int is_imx1_uart(struct imx_port *sport)
290{
291 return sport->devdata->devtype == IMX1_UART;
292}
293
294static inline int is_imx21_uart(struct imx_port *sport)
295{
296 return sport->devdata->devtype == IMX21_UART;
297}
298
Huang Shijiea496e622013-07-08 17:14:17 +0800299static inline int is_imx6q_uart(struct imx_port *sport)
300{
301 return sport->devdata->devtype == IMX6Q_UART;
302}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200304 * Save and restore functions for UCR1, UCR2 and UCR3 registers
305 */
Fabio Estevam93d94b32014-11-12 15:55:07 -0200306#if defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200307static void imx_port_ucrs_save(struct uart_port *port,
308 struct imx_port_ucrs *ucr)
309{
310 /* save control registers */
311 ucr->ucr1 = readl(port->membase + UCR1);
312 ucr->ucr2 = readl(port->membase + UCR2);
313 ucr->ucr3 = readl(port->membase + UCR3);
314}
315
316static void imx_port_ucrs_restore(struct uart_port *port,
317 struct imx_port_ucrs *ucr)
318{
319 /* restore control registers */
320 writel(ucr->ucr1, port->membase + UCR1);
321 writel(ucr->ucr2, port->membase + UCR2);
322 writel(ucr->ucr3, port->membase + UCR3);
323}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300324#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200325
326/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 * Handle any change of modem status signal since we were last called.
328 */
329static void imx_mctrl_check(struct imx_port *sport)
330{
331 unsigned int status, changed;
332
333 status = sport->port.ops->get_mctrl(&sport->port);
334 changed = status ^ sport->old_status;
335
336 if (changed == 0)
337 return;
338
339 sport->old_status = status;
340
341 if (changed & TIOCM_RI)
342 sport->port.icount.rng++;
343 if (changed & TIOCM_DSR)
344 sport->port.icount.dsr++;
345 if (changed & TIOCM_CAR)
346 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
347 if (changed & TIOCM_CTS)
348 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
349
Alan Coxbdc04e32009-09-19 13:13:31 -0700350 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351}
352
353/*
354 * This is our per-port timeout handler, for checking the
355 * modem status signals.
356 */
357static void imx_timeout(unsigned long data)
358{
359 struct imx_port *sport = (struct imx_port *)data;
360 unsigned long flags;
361
Alan Coxebd2c8f2009-09-19 13:13:28 -0700362 if (sport->port.state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 spin_lock_irqsave(&sport->port.lock, flags);
364 imx_mctrl_check(sport);
365 spin_unlock_irqrestore(&sport->port.lock, flags);
366
367 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
368 }
369}
370
371/*
372 * interrupts disabled on entry
373 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100374static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375{
376 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100377 unsigned long temp;
378
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100379 if (USE_IRDA(sport)) {
380 /* half duplex - wait for end of transmission */
381 int n = 256;
382 while ((--n > 0) &&
383 !(readl(sport->port.membase + USR2) & USR2_TXDC)) {
384 udelay(5);
385 barrier();
386 }
387 /*
388 * irda transceiver - wait a bit more to avoid
389 * cutoff, hardware dependent
390 */
391 udelay(sport->trcv_delay);
392
393 /*
394 * half duplex - reactivate receive mode,
395 * flush receive pipe echo crap
396 */
397 if (readl(sport->port.membase + USR2) & USR2_TXDC) {
398 temp = readl(sport->port.membase + UCR1);
399 temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN);
400 writel(temp, sport->port.membase + UCR1);
401
402 temp = readl(sport->port.membase + UCR4);
403 temp &= ~(UCR4_TCEN);
404 writel(temp, sport->port.membase + UCR4);
405
406 while (readl(sport->port.membase + URXD0) &
407 URXD_CHARRDY)
408 barrier();
409
410 temp = readl(sport->port.membase + UCR1);
411 temp |= UCR1_RRDYEN;
412 writel(temp, sport->port.membase + UCR1);
413
414 temp = readl(sport->port.membase + UCR4);
415 temp |= UCR4_DREN;
416 writel(temp, sport->port.membase + UCR4);
417 }
418 return;
419 }
420
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700421 /*
422 * We are maybe in the SMP context, so if the DMA TX thread is running
423 * on other cpu, we have to wait for it to finish.
424 */
425 if (sport->dma_is_enabled && sport->dma_is_txing)
426 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800427
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100428 temp = readl(sport->port.membase + UCR1);
429 writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430}
431
432/*
433 * interrupts disabled on entry
434 */
435static void imx_stop_rx(struct uart_port *port)
436{
437 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100438 unsigned long temp;
439
Huang Shijie45564a62014-09-19 15:33:12 +0800440 if (sport->dma_is_enabled && sport->dma_is_rxing) {
441 if (sport->port.suspended) {
442 dmaengine_terminate_all(sport->dma_chan_rx);
443 sport->dma_is_rxing = 0;
444 } else {
445 return;
446 }
447 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800448
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100449 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530450 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Huang Shijie85878392014-05-23 12:32:54 +0800451
452 /* disable the `Receiver Ready Interrrupt` */
453 temp = readl(sport->port.membase + UCR1);
454 writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455}
456
457/*
458 * Set the modem control timer to fire immediately.
459 */
460static void imx_enable_ms(struct uart_port *port)
461{
462 struct imx_port *sport = (struct imx_port *)port;
463
464 mod_timer(&sport->timer, jiffies);
465}
466
467static inline void imx_transmit_buffer(struct imx_port *sport)
468{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700469 struct circ_buf *xmit = &sport->port.state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400471 if (sport->port.x_char) {
472 /* Send next char */
473 writel(sport->port.x_char, sport->port.membase + URTX0);
474 return;
475 }
476
477 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
478 imx_stop_tx(&sport->port);
479 return;
480 }
481
Volker Ernst4e4e6602010-10-13 11:03:57 +0200482 while (!uart_circ_empty(xmit) &&
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400483 !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 /* send xmit->buf[xmit->tail]
485 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100486 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100487 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800489 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Fabian Godehardt977757312009-06-11 14:37:19 +0100491 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
492 uart_write_wakeup(&sport->port);
493
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100495 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496}
497
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800498static void dma_tx_callback(void *data)
499{
500 struct imx_port *sport = data;
501 struct scatterlist *sgl = &sport->tx_sgl[0];
502 struct circ_buf *xmit = &sport->port.state->xmit;
503 unsigned long flags;
504
505 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
506
507 sport->dma_is_txing = 0;
508
509 /* update the stat */
510 spin_lock_irqsave(&sport->port.lock, flags);
511 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
512 sport->port.icount.tx += sport->tx_bytes;
513 spin_unlock_irqrestore(&sport->port.lock, flags);
514
515 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
516
Huang Shijie2ad28e32014-01-22 16:23:37 +0800517 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700518
519 if (waitqueue_active(&sport->dma_wait)) {
520 wake_up(&sport->dma_wait);
521 dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
522 return;
523 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800524}
525
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800526static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800527{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800528 struct circ_buf *xmit = &sport->port.state->xmit;
529 struct scatterlist *sgl = sport->tx_sgl;
530 struct dma_async_tx_descriptor *desc;
531 struct dma_chan *chan = sport->dma_chan_tx;
532 struct device *dev = sport->port.dev;
533 enum dma_status status;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800534 int ret;
535
Huang Shijief0ef8832013-10-11 18:31:01 +0800536 status = dmaengine_tx_status(chan, (dma_cookie_t)0, NULL);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800537 if (DMA_IN_PROGRESS == status)
538 return;
539
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800540 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800541
Huang Shijie947c74e2013-10-11 18:31:00 +0800542 if (xmit->tail > xmit->head && xmit->head > 0) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800543 sport->dma_tx_nents = 2;
544 sg_init_table(sgl, 2);
545 sg_set_buf(sgl, xmit->buf + xmit->tail,
546 UART_XMIT_SIZE - xmit->tail);
547 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
548 } else {
549 sport->dma_tx_nents = 1;
550 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
551 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800552
553 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
554 if (ret == 0) {
555 dev_err(dev, "DMA mapping error for TX.\n");
556 return;
557 }
558 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
559 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
560 if (!desc) {
561 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
562 return;
563 }
564 desc->callback = dma_tx_callback;
565 desc->callback_param = sport;
566
567 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
568 uart_circ_chars_pending(xmit));
569 /* fire it */
570 sport->dma_is_txing = 1;
571 dmaengine_submit(desc);
572 dma_async_issue_pending(chan);
573 return;
574}
575
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576/*
577 * interrupts disabled on entry
578 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100579static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580{
581 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100582 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100584 if (USE_IRDA(sport)) {
585 /* half duplex in IrDA mode; have to disable receive mode */
586 temp = readl(sport->port.membase + UCR4);
587 temp &= ~(UCR4_DREN);
588 writel(temp, sport->port.membase + UCR4);
589
590 temp = readl(sport->port.membase + UCR1);
591 temp &= ~(UCR1_RRDYEN);
592 writel(temp, sport->port.membase + UCR1);
593 }
Alexander Steinf1f836e2013-05-14 17:06:07 +0200594 /* Clear any pending ORE flag before enabling interrupt */
595 temp = readl(sport->port.membase + USR2);
596 writel(temp | USR2_ORE, sport->port.membase + USR2);
597
598 temp = readl(sport->port.membase + UCR4);
599 temp |= UCR4_OREN;
600 writel(temp, sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100601
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800602 if (!sport->dma_is_enabled) {
603 temp = readl(sport->port.membase + UCR1);
604 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
605 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100607 if (USE_IRDA(sport)) {
608 temp = readl(sport->port.membase + UCR1);
609 temp |= UCR1_TRDYEN;
610 writel(temp, sport->port.membase + UCR1);
611
612 temp = readl(sport->port.membase + UCR4);
613 temp |= UCR4_TCEN;
614 writel(temp, sport->port.membase + UCR4);
615 }
616
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800617 if (sport->dma_is_enabled) {
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400618 /* FIXME: port->x_char must be transmitted if != 0 */
619 if (!uart_circ_empty(&port->state->xmit) &&
620 !uart_tx_stopped(port))
621 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800622 return;
623 }
624
Shawn Guofe6b5402011-06-25 02:04:33 +0800625 if (readl(sport->port.membase + uts_reg(sport)) & UTS_TXEMPTY)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100626 imx_transmit_buffer(sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627}
628
David Howells7d12e782006-10-05 14:55:46 +0100629static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100630{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800631 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200632 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100633 unsigned long flags;
634
635 spin_lock_irqsave(&sport->port.lock, flags);
636
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100637 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200638 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100639 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700640 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100641
642 spin_unlock_irqrestore(&sport->port.lock, flags);
643 return IRQ_HANDLED;
644}
645
David Howells7d12e782006-10-05 14:55:46 +0100646static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800648 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 unsigned long flags;
650
Sachin Kamat82313e62013-01-07 10:25:02 +0530651 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 imx_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530653 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 return IRQ_HANDLED;
655}
656
David Howells7d12e782006-10-05 14:55:46 +0100657static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658{
659 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530660 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100661 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100662 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
Sachin Kamat82313e62013-01-07 10:25:02 +0530664 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100666 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 flg = TTY_NORMAL;
668 sport->port.icount.rx++;
669
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100670 rx = readl(sport->port.membase + URXD0);
671
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100672 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100673 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100674 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100675 if (uart_handle_break(&sport->port))
676 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 }
678
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100679 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100680 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681
Hui Wang019dc9e2011-08-24 17:41:47 +0800682 if (unlikely(rx & URXD_ERR)) {
683 if (rx & URXD_BRK)
684 sport->port.icount.brk++;
685 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100686 sport->port.icount.parity++;
687 else if (rx & URXD_FRMERR)
688 sport->port.icount.frame++;
689 if (rx & URXD_OVRRUN)
690 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
Sascha Hauer864eeed2008-04-17 08:39:22 +0100692 if (rx & sport->port.ignore_status_mask) {
693 if (++ignored > 100)
694 goto out;
695 continue;
696 }
697
698 rx &= sport->port.read_status_mask;
699
Hui Wang019dc9e2011-08-24 17:41:47 +0800700 if (rx & URXD_BRK)
701 flg = TTY_BREAK;
702 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100703 flg = TTY_PARITY;
704 else if (rx & URXD_FRMERR)
705 flg = TTY_FRAME;
706 if (rx & URXD_OVRRUN)
707 flg = TTY_OVERRUN;
708
709#ifdef SUPPORT_SYSRQ
710 sport->port.sysrq = 0;
711#endif
712 }
713
Jiada Wang55d86932014-12-09 18:11:22 +0900714 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
715 goto out;
716
Jiri Slaby92a19f92013-01-03 15:53:03 +0100717 tty_insert_flip_char(port, rx, flg);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100718 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
720out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530721 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100722 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724}
725
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800726static int start_rx_dma(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800727/*
728 * If the RXFIFO is filled with some data, and then we
729 * arise a DMA operation to receive them.
730 */
731static void imx_dma_rxint(struct imx_port *sport)
732{
733 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900734 unsigned long flags;
735
736 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800737
738 temp = readl(sport->port.membase + USR2);
739 if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
740 sport->dma_is_rxing = 1;
741
742 /* disable the `Recerver Ready Interrrupt` */
743 temp = readl(sport->port.membase + UCR1);
744 temp &= ~(UCR1_RRDYEN);
745 writel(temp, sport->port.membase + UCR1);
746
747 /* tell the DMA to receive the data. */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800748 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800749 }
Jiada Wang73631812014-12-09 18:11:23 +0900750
751 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800752}
753
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200754static irqreturn_t imx_int(int irq, void *dev_id)
755{
756 struct imx_port *sport = dev_id;
757 unsigned int sts;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200758 unsigned int sts2;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200759
760 sts = readl(sport->port.membase + USR1);
761
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800762 if (sts & USR1_RRDY) {
763 if (sport->dma_is_enabled)
764 imx_dma_rxint(sport);
765 else
766 imx_rxint(irq, dev_id);
767 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200768
769 if (sts & USR1_TRDY &&
770 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
771 imx_txint(irq, dev_id);
772
Marc Kleine-Budde9fbe6042008-07-28 21:26:01 +0200773 if (sts & USR1_RTSD)
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200774 imx_rtsint(irq, dev_id);
775
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200776 if (sts & USR1_AWAKE)
777 writel(USR1_AWAKE, sport->port.membase + USR1);
778
Alexander Steinf1f836e2013-05-14 17:06:07 +0200779 sts2 = readl(sport->port.membase + USR2);
780 if (sts2 & USR2_ORE) {
781 dev_err(sport->port.dev, "Rx FIFO overrun\n");
782 sport->port.icount.overrun++;
783 writel(sts2 | USR2_ORE, sport->port.membase + USR2);
784 }
785
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200786 return IRQ_HANDLED;
787}
788
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789/*
790 * Return TIOCSER_TEMT when transmitter is not busy.
791 */
792static unsigned int imx_tx_empty(struct uart_port *port)
793{
794 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800795 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796
Huang Shijie1ce43e52013-10-11 18:30:59 +0800797 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
798
799 /* If the TX DMA is working, return 0. */
800 if (sport->dma_is_enabled && sport->dma_is_txing)
801 ret = 0;
802
803 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804}
805
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100806/*
807 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
808 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809static unsigned int imx_get_mctrl(struct uart_port *port)
810{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100811 struct imx_port *sport = (struct imx_port *)port;
812 unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100813
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100814 if (readl(sport->port.membase + USR1) & USR1_RTSS)
815 tmp |= TIOCM_CTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100816
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100817 if (readl(sport->port.membase + UCR2) & UCR2_CTS)
818 tmp |= TIOCM_RTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100819
Huang Shijie6b471a92013-11-29 17:29:24 +0800820 if (readl(sport->port.membase + uts_reg(sport)) & UTS_LOOP)
821 tmp |= TIOCM_LOOP;
822
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100823 return tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824}
825
826static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
827{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100828 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100829 unsigned long temp;
830
Fugang Duanbb2f8612014-09-19 15:26:40 +0800831 temp = readl(sport->port.membase + UCR2) & ~(UCR2_CTS | UCR2_CTSC);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100832 if (mctrl & TIOCM_RTS)
Fugang Duanbb2f8612014-09-19 15:26:40 +0800833 temp |= UCR2_CTS | UCR2_CTSC;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100834
835 writel(temp, sport->port.membase + UCR2);
Huang Shijie6b471a92013-11-29 17:29:24 +0800836
837 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
838 if (mctrl & TIOCM_LOOP)
839 temp |= UTS_LOOP;
840 writel(temp, sport->port.membase + uts_reg(sport));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841}
842
843/*
844 * Interrupts always disabled.
845 */
846static void imx_break_ctl(struct uart_port *port, int break_state)
847{
848 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100849 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
851 spin_lock_irqsave(&sport->port.lock, flags);
852
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100853 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
854
Sachin Kamat82313e62013-01-07 10:25:02 +0530855 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100856 temp |= UCR1_SNDBRK;
857
858 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
860 spin_unlock_irqrestore(&sport->port.lock, flags);
861}
862
863#define TXTL 2 /* reset default */
864#define RXTL 1 /* reset default */
865
Sascha Hauer587897f2005-04-29 22:46:40 +0100866static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
867{
868 unsigned int val;
Sascha Hauer587897f2005-04-29 22:46:40 +0100869
Dirk Behme7be06702012-08-31 10:02:47 +0200870 /* set receiver / transmitter trigger level */
871 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
872 val |= TXTL << UFCR_TXTL_SHF | RXTL;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100873 writel(val, sport->port.membase + UFCR);
Sascha Hauer587897f2005-04-29 22:46:40 +0100874 return 0;
875}
876
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800877#define RX_BUF_SIZE (PAGE_SIZE)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800878static void imx_rx_dma_done(struct imx_port *sport)
879{
880 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900881 unsigned long flags;
882
883 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800884
885 /* Enable this interrupt when the RXFIFO is empty. */
886 temp = readl(sport->port.membase + UCR1);
887 temp |= UCR1_RRDYEN;
888 writel(temp, sport->port.membase + UCR1);
889
890 sport->dma_is_rxing = 0;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700891
892 /* Is the shutdown waiting for us? */
893 if (waitqueue_active(&sport->dma_wait))
894 wake_up(&sport->dma_wait);
Jiada Wang73631812014-12-09 18:11:23 +0900895
896 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800897}
898
899/*
900 * There are three kinds of RX DMA interrupts(such as in the MX6Q):
901 * [1] the RX DMA buffer is full.
902 * [2] the Aging timer expires(wait for 8 bytes long)
903 * [3] the Idle Condition Detect(enabled the UCR4_IDDMAEN).
904 *
905 * The [2] is trigger when a character was been sitting in the FIFO
906 * meanwhile [3] can wait for 32 bytes long when the RX line is
907 * on IDLE state and RxFIFO is empty.
908 */
909static void dma_rx_callback(void *data)
910{
911 struct imx_port *sport = data;
912 struct dma_chan *chan = sport->dma_chan_rx;
913 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800914 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800915 struct dma_tx_state state;
916 enum dma_status status;
917 unsigned int count;
918
919 /* unmap it first */
920 dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE);
921
Huang Shijief0ef8832013-10-11 18:31:01 +0800922 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800923 count = RX_BUF_SIZE - state.residue;
924 dev_dbg(sport->port.dev, "We get %d bytes.\n", count);
925
926 if (count) {
Jiada Wang55d86932014-12-09 18:11:22 +0900927 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ))
928 tty_insert_flip_string(port, sport->rx_buf, count);
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800929 tty_flip_buffer_push(port);
930
931 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800932 } else
933 imx_rx_dma_done(sport);
934}
935
936static int start_rx_dma(struct imx_port *sport)
937{
938 struct scatterlist *sgl = &sport->rx_sgl;
939 struct dma_chan *chan = sport->dma_chan_rx;
940 struct device *dev = sport->port.dev;
941 struct dma_async_tx_descriptor *desc;
942 int ret;
943
944 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
945 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
946 if (ret == 0) {
947 dev_err(dev, "DMA mapping error for RX.\n");
948 return -EINVAL;
949 }
950 desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM,
951 DMA_PREP_INTERRUPT);
952 if (!desc) {
953 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
954 return -EINVAL;
955 }
956 desc->callback = dma_rx_callback;
957 desc->callback_param = sport;
958
959 dev_dbg(dev, "RX: prepare for the DMA.\n");
960 dmaengine_submit(desc);
961 dma_async_issue_pending(chan);
962 return 0;
963}
964
965static void imx_uart_dma_exit(struct imx_port *sport)
966{
967 if (sport->dma_chan_rx) {
968 dma_release_channel(sport->dma_chan_rx);
969 sport->dma_chan_rx = NULL;
970
971 kfree(sport->rx_buf);
972 sport->rx_buf = NULL;
973 }
974
975 if (sport->dma_chan_tx) {
976 dma_release_channel(sport->dma_chan_tx);
977 sport->dma_chan_tx = NULL;
978 }
979
980 sport->dma_is_inited = 0;
981}
982
983static int imx_uart_dma_init(struct imx_port *sport)
984{
Huang Shijieb09c74a2013-08-29 16:29:25 +0800985 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800986 struct device *dev = sport->port.dev;
987 int ret;
988
989 /* Prepare for RX : */
990 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
991 if (!sport->dma_chan_rx) {
992 dev_dbg(dev, "cannot get the DMA channel.\n");
993 ret = -EINVAL;
994 goto err;
995 }
996
997 slave_config.direction = DMA_DEV_TO_MEM;
998 slave_config.src_addr = sport->port.mapbase + URXD0;
999 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1000 slave_config.src_maxburst = RXTL;
1001 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1002 if (ret) {
1003 dev_err(dev, "error in RX dma configuration.\n");
1004 goto err;
1005 }
1006
1007 sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
1008 if (!sport->rx_buf) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001009 ret = -ENOMEM;
1010 goto err;
1011 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001012
1013 /* Prepare for TX : */
1014 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1015 if (!sport->dma_chan_tx) {
1016 dev_err(dev, "cannot get the TX DMA channel!\n");
1017 ret = -EINVAL;
1018 goto err;
1019 }
1020
1021 slave_config.direction = DMA_MEM_TO_DEV;
1022 slave_config.dst_addr = sport->port.mapbase + URTX0;
1023 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1024 slave_config.dst_maxburst = TXTL;
1025 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1026 if (ret) {
1027 dev_err(dev, "error in TX dma configuration.");
1028 goto err;
1029 }
1030
1031 sport->dma_is_inited = 1;
1032
1033 return 0;
1034err:
1035 imx_uart_dma_exit(sport);
1036 return ret;
1037}
1038
1039static void imx_enable_dma(struct imx_port *sport)
1040{
1041 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001042
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001043 init_waitqueue_head(&sport->dma_wait);
1044
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001045 /* set UCR1 */
1046 temp = readl(sport->port.membase + UCR1);
1047 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN |
1048 /* wait for 32 idle frames for IDDMA interrupt */
1049 UCR1_ICD_REG(3);
1050 writel(temp, sport->port.membase + UCR1);
1051
1052 /* set UCR4 */
1053 temp = readl(sport->port.membase + UCR4);
1054 temp |= UCR4_IDDMAEN;
1055 writel(temp, sport->port.membase + UCR4);
1056
1057 sport->dma_is_enabled = 1;
1058}
1059
1060static void imx_disable_dma(struct imx_port *sport)
1061{
1062 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001063
1064 /* clear UCR1 */
1065 temp = readl(sport->port.membase + UCR1);
1066 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1067 writel(temp, sport->port.membase + UCR1);
1068
1069 /* clear UCR2 */
1070 temp = readl(sport->port.membase + UCR2);
1071 temp &= ~(UCR2_CTSC | UCR2_CTS);
1072 writel(temp, sport->port.membase + UCR2);
1073
1074 /* clear UCR4 */
1075 temp = readl(sport->port.membase + UCR4);
1076 temp &= ~UCR4_IDDMAEN;
1077 writel(temp, sport->port.membase + UCR4);
1078
1079 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001080}
1081
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001082/* half the RX buffer size */
1083#define CTSTL 16
1084
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085static int imx_startup(struct uart_port *port)
1086{
1087 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie772f8992014-05-21 08:56:28 +08001088 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001089 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090
Huang Shijie1cf93e02013-06-28 13:39:42 +08001091 retval = clk_prepare_enable(sport->clk_per);
1092 if (retval)
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001093 return retval;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001094 retval = clk_prepare_enable(sport->clk_ipg);
1095 if (retval) {
1096 clk_disable_unprepare(sport->clk_per);
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001097 return retval;
Huang Shijie0c375502013-06-09 10:01:19 +08001098 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001099
Sascha Hauer587897f2005-04-29 22:46:40 +01001100 imx_setup_ufcr(sport, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
1102 /* disable the DREN bit (Data Ready interrupt enable) before
1103 * requesting IRQs
1104 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001105 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001106
1107 if (USE_IRDA(sport))
1108 temp |= UCR4_IRSC;
1109
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001110 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301111 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1112 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001113
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001114 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
Huang Shijie772f8992014-05-21 08:56:28 +08001116 /* Reset fifo's and state machines */
1117 i = 100;
1118
1119 temp = readl(sport->port.membase + UCR2);
1120 temp &= ~UCR2_SRST;
1121 writel(temp, sport->port.membase + UCR2);
1122
1123 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1124 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001125
Xinyu Chen9ec18822012-08-27 09:36:51 +02001126 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 /*
1128 * Finally, clear and enable interrupts
1129 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001130 writel(USR1_RTSD, sport->port.membase + USR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001132 temp = readl(sport->port.membase + UCR1);
Sascha Hauer789d5252008-04-17 08:44:47 +01001133 temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001134
1135 if (USE_IRDA(sport)) {
1136 temp |= UCR1_IREN;
1137 temp &= ~(UCR1_RTSDEN);
1138 }
1139
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001140 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001142 temp = readl(sport->port.membase + UCR2);
1143 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001144 if (!sport->have_rtscts)
1145 temp |= UCR2_IRTS;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001146 writel(temp, sport->port.membase + UCR2);
1147
Huang Shijiea496e622013-07-08 17:14:17 +08001148 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001149 temp = readl(sport->port.membase + UCR3);
Fabio Estevamb38cb7d2014-05-14 15:55:03 -03001150 temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001151 writel(temp, sport->port.membase + UCR3);
1152 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001153
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001154 if (USE_IRDA(sport)) {
1155 temp = readl(sport->port.membase + UCR4);
1156 if (sport->irda_inv_rx)
1157 temp |= UCR4_INVR;
1158 else
1159 temp &= ~(UCR4_INVR);
1160 writel(temp | UCR4_DREN, sport->port.membase + UCR4);
1161
1162 temp = readl(sport->port.membase + UCR3);
1163 if (sport->irda_inv_tx)
1164 temp |= UCR3_INVT;
1165 else
1166 temp &= ~(UCR3_INVT);
1167 writel(temp, sport->port.membase + UCR3);
1168 }
1169
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 /*
1171 * Enable modem status interrupts
1172 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 imx_enable_ms(&sport->port);
Sachin Kamat82313e62013-01-07 10:25:02 +05301174 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001176 if (USE_IRDA(sport)) {
1177 struct imxuart_platform_data *pdata;
Jingoo Han574de552013-07-30 17:06:57 +09001178 pdata = dev_get_platdata(sport->port.dev);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001179 sport->irda_inv_rx = pdata->irda_inv_rx;
1180 sport->irda_inv_tx = pdata->irda_inv_tx;
1181 sport->trcv_delay = pdata->transceiver_delay;
1182 if (pdata->irda_enable)
1183 pdata->irda_enable(1);
1184 }
1185
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187}
1188
1189static void imx_shutdown(struct uart_port *port)
1190{
1191 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001192 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001193 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001195 if (sport->dma_is_enabled) {
Huang Shijiea4688bc2014-09-19 15:42:57 +08001196 int ret;
1197
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001198 /* We have to wait for the DMA to finish. */
Huang Shijiea4688bc2014-09-19 15:42:57 +08001199 ret = wait_event_interruptible(sport->dma_wait,
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001200 !sport->dma_is_rxing && !sport->dma_is_txing);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001201 if (ret != 0) {
1202 sport->dma_is_rxing = 0;
1203 sport->dma_is_txing = 0;
1204 dmaengine_terminate_all(sport->dma_chan_tx);
1205 dmaengine_terminate_all(sport->dma_chan_rx);
1206 }
Jiada Wang73631812014-12-09 18:11:23 +09001207 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001208 imx_stop_tx(port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001209 imx_stop_rx(port);
1210 imx_disable_dma(sport);
Jiada Wang73631812014-12-09 18:11:23 +09001211 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001212 imx_uart_dma_exit(sport);
1213 }
1214
Xinyu Chen9ec18822012-08-27 09:36:51 +02001215 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001216 temp = readl(sport->port.membase + UCR2);
1217 temp &= ~(UCR2_TXEN);
1218 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001219 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001220
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001221 if (USE_IRDA(sport)) {
1222 struct imxuart_platform_data *pdata;
Jingoo Han574de552013-07-30 17:06:57 +09001223 pdata = dev_get_platdata(sport->port.dev);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001224 if (pdata->irda_enable)
1225 pdata->irda_enable(0);
1226 }
1227
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 /*
1229 * Stop our timer.
1230 */
1231 del_timer_sync(&sport->timer);
1232
1233 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 * Disable all interrupts, port and break condition.
1235 */
1236
Xinyu Chen9ec18822012-08-27 09:36:51 +02001237 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001238 temp = readl(sport->port.membase + UCR1);
1239 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001240 if (USE_IRDA(sport))
1241 temp &= ~(UCR1_IREN);
1242
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001243 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001244 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001245
Huang Shijie1cf93e02013-06-28 13:39:42 +08001246 clk_disable_unprepare(sport->clk_per);
1247 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248}
1249
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001250static void imx_flush_buffer(struct uart_port *port)
1251{
1252 struct imx_port *sport = (struct imx_port *)port;
1253
1254 if (sport->dma_is_enabled) {
1255 sport->tx_bytes = 0;
1256 dmaengine_terminate_all(sport->dma_chan_tx);
1257 }
1258}
1259
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260static void
Alan Cox606d0992006-12-08 02:38:45 -08001261imx_set_termios(struct uart_port *port, struct ktermios *termios,
1262 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263{
1264 struct imx_port *sport = (struct imx_port *)port;
1265 unsigned long flags;
1266 unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
1267 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001268 unsigned int div, ufcr;
1269 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001270 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271
1272 /*
1273 * If we don't support modem control lines, don't allow
1274 * these to be set.
1275 */
1276 if (0) {
1277 termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
1278 termios->c_cflag |= CLOCAL;
1279 }
1280
1281 /*
1282 * We only support CS7 and CS8.
1283 */
1284 while ((termios->c_cflag & CSIZE) != CS7 &&
1285 (termios->c_cflag & CSIZE) != CS8) {
1286 termios->c_cflag &= ~CSIZE;
1287 termios->c_cflag |= old_csize;
1288 old_csize = CS8;
1289 }
1290
1291 if ((termios->c_cflag & CSIZE) == CS8)
1292 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1293 else
1294 ucr2 = UCR2_SRST | UCR2_IRTS;
1295
1296 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301297 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001298 ucr2 &= ~UCR2_IRTS;
1299 ucr2 |= UCR2_CTSC;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001300
1301 /* Can we enable the DMA support? */
1302 if (is_imx6q_uart(sport) && !uart_console(port)
1303 && !sport->dma_is_inited)
1304 imx_uart_dma_init(sport);
Sascha Hauer5b802342006-05-04 14:07:42 +01001305 } else {
1306 termios->c_cflag &= ~CRTSCTS;
1307 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 }
1309
1310 if (termios->c_cflag & CSTOPB)
1311 ucr2 |= UCR2_STPB;
1312 if (termios->c_cflag & PARENB) {
1313 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001314 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 ucr2 |= UCR2_PROE;
1316 }
1317
Eric Miao995234d2011-12-23 05:39:27 +08001318 del_timer_sync(&sport->timer);
1319
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 /*
1321 * Ask the core to calculate the divisor for us.
1322 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001323 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 quot = uart_get_divisor(port, baud);
1325
1326 spin_lock_irqsave(&sport->port.lock, flags);
1327
1328 sport->port.read_status_mask = 0;
1329 if (termios->c_iflag & INPCK)
1330 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1331 if (termios->c_iflag & (BRKINT | PARMRK))
1332 sport->port.read_status_mask |= URXD_BRK;
1333
1334 /*
1335 * Characters to ignore
1336 */
1337 sport->port.ignore_status_mask = 0;
1338 if (termios->c_iflag & IGNPAR)
1339 sport->port.ignore_status_mask |= URXD_PRERR;
1340 if (termios->c_iflag & IGNBRK) {
1341 sport->port.ignore_status_mask |= URXD_BRK;
1342 /*
1343 * If we're ignoring parity and break indicators,
1344 * ignore overruns too (for real raw support).
1345 */
1346 if (termios->c_iflag & IGNPAR)
1347 sport->port.ignore_status_mask |= URXD_OVRRUN;
1348 }
1349
Jiada Wang55d86932014-12-09 18:11:22 +09001350 if ((termios->c_cflag & CREAD) == 0)
1351 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1352
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 /*
1354 * Update the per-port timeout.
1355 */
1356 uart_update_timeout(port, termios->c_cflag, baud);
1357
1358 /*
1359 * disable interrupts and drain transmitter
1360 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001361 old_ucr1 = readl(sport->port.membase + UCR1);
1362 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1363 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364
Sachin Kamat82313e62013-01-07 10:25:02 +05301365 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366 barrier();
1367
1368 /* then, disable everything */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001369 old_txrxen = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +05301370 writel(old_txrxen & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001371 sport->port.membase + UCR2);
1372 old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001374 if (USE_IRDA(sport)) {
1375 /*
1376 * use maximum available submodule frequency to
1377 * avoid missing short pulses due to low sampling rate
1378 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001379 div = 1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001380 } else {
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001381 /* custom-baudrate handling */
1382 div = sport->port.uartclk / (baud * 16);
1383 if (baud == 38400 && quot != div)
1384 baud = sport->port.uartclk / (quot * 16);
1385
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001386 div = sport->port.uartclk / (baud * 16);
1387 if (div > 7)
1388 div = 7;
1389 if (!div)
1390 div = 1;
1391 }
Sascha Hauer036bb152008-07-05 10:02:44 +02001392
Oskar Schirmer534fca02009-06-11 14:52:23 +01001393 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1394 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001395
Alan Coxeab4f5a2010-06-01 22:52:52 +02001396 tdiv64 = sport->port.uartclk;
1397 tdiv64 *= num;
1398 do_div(tdiv64, denom * 16 * div);
1399 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001400 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001401
Oskar Schirmer534fca02009-06-11 14:52:23 +01001402 num -= 1;
1403 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001404
1405 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001406 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001407 if (sport->dte_mode)
1408 ufcr |= UFCR_DCEDTE;
Sascha Hauer036bb152008-07-05 10:02:44 +02001409 writel(ufcr, sport->port.membase + UFCR);
1410
Oskar Schirmer534fca02009-06-11 14:52:23 +01001411 writel(num, sport->port.membase + UBIR);
1412 writel(denom, sport->port.membase + UBMR);
1413
Huang Shijiea496e622013-07-08 17:14:17 +08001414 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001415 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001416 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001418 writel(old_ucr1, sport->port.membase + UCR1);
1419
1420 /* set the parity, stop bits and data size */
1421 writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422
1423 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1424 imx_enable_ms(&sport->port);
1425
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001426 if (sport->dma_is_inited && !sport->dma_is_enabled)
1427 imx_enable_dma(sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428 spin_unlock_irqrestore(&sport->port.lock, flags);
1429}
1430
1431static const char *imx_type(struct uart_port *port)
1432{
1433 struct imx_port *sport = (struct imx_port *)port;
1434
1435 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1436}
1437
1438/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 * Configure/autoconfigure the port.
1440 */
1441static void imx_config_port(struct uart_port *port, int flags)
1442{
1443 struct imx_port *sport = (struct imx_port *)port;
1444
Alexander Shiyanda82f992014-02-22 16:01:33 +04001445 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 sport->port.type = PORT_IMX;
1447}
1448
1449/*
1450 * Verify the new serial_struct (for TIOCSSERIAL).
1451 * The only change we allow are to the flags and type, and
1452 * even then only between PORT_IMX and PORT_UNKNOWN
1453 */
1454static int
1455imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1456{
1457 struct imx_port *sport = (struct imx_port *)port;
1458 int ret = 0;
1459
1460 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1461 ret = -EINVAL;
1462 if (sport->port.irq != ser->irq)
1463 ret = -EINVAL;
1464 if (ser->io_type != UPIO_MEM)
1465 ret = -EINVAL;
1466 if (sport->port.uartclk / 16 != ser->baud_base)
1467 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001468 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 ret = -EINVAL;
1470 if (sport->port.iobase != ser->port)
1471 ret = -EINVAL;
1472 if (ser->hub6 != 0)
1473 ret = -EINVAL;
1474 return ret;
1475}
1476
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001477#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001478
1479static int imx_poll_init(struct uart_port *port)
1480{
1481 struct imx_port *sport = (struct imx_port *)port;
1482 unsigned long flags;
1483 unsigned long temp;
1484 int retval;
1485
1486 retval = clk_prepare_enable(sport->clk_ipg);
1487 if (retval)
1488 return retval;
1489 retval = clk_prepare_enable(sport->clk_per);
1490 if (retval)
1491 clk_disable_unprepare(sport->clk_ipg);
1492
1493 imx_setup_ufcr(sport, 0);
1494
1495 spin_lock_irqsave(&sport->port.lock, flags);
1496
1497 temp = readl(sport->port.membase + UCR1);
1498 if (is_imx1_uart(sport))
1499 temp |= IMX1_UCR1_UARTCLKEN;
1500 temp |= UCR1_UARTEN | UCR1_RRDYEN;
1501 temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
1502 writel(temp, sport->port.membase + UCR1);
1503
1504 temp = readl(sport->port.membase + UCR2);
1505 temp |= UCR2_RXEN;
1506 writel(temp, sport->port.membase + UCR2);
1507
1508 spin_unlock_irqrestore(&sport->port.lock, flags);
1509
1510 return 0;
1511}
1512
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001513static int imx_poll_get_char(struct uart_port *port)
1514{
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001515 if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
Dirk Behme26c47412014-09-03 12:33:53 +01001516 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001517
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001518 return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001519}
1520
1521static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1522{
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001523 unsigned int status;
1524
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001525 /* drain */
1526 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001527 status = readl_relaxed(port->membase + USR1);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001528 } while (~status & USR1_TRDY);
1529
1530 /* write */
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001531 writel_relaxed(c, port->membase + URTX0);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001532
1533 /* flush */
1534 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001535 status = readl_relaxed(port->membase + USR2);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001536 } while (~status & USR2_TXDC);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001537}
1538#endif
1539
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540static struct uart_ops imx_pops = {
1541 .tx_empty = imx_tx_empty,
1542 .set_mctrl = imx_set_mctrl,
1543 .get_mctrl = imx_get_mctrl,
1544 .stop_tx = imx_stop_tx,
1545 .start_tx = imx_start_tx,
1546 .stop_rx = imx_stop_rx,
1547 .enable_ms = imx_enable_ms,
1548 .break_ctl = imx_break_ctl,
1549 .startup = imx_startup,
1550 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001551 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 .set_termios = imx_set_termios,
1553 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 .config_port = imx_config_port,
1555 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001556#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001557 .poll_init = imx_poll_init,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001558 .poll_get_char = imx_poll_get_char,
1559 .poll_put_char = imx_poll_put_char,
1560#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561};
1562
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001563static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564
1565#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001566static void imx_console_putchar(struct uart_port *port, int ch)
1567{
1568 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001569
Shawn Guofe6b5402011-06-25 02:04:33 +08001570 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001571 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001572
1573 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001574}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575
1576/*
1577 * Interrupts are disabled on entering
1578 */
1579static void
1580imx_console_write(struct console *co, const char *s, unsigned int count)
1581{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001582 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001583 struct imx_port_ucrs old_ucr;
1584 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001585 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001586 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001587 int retval;
1588
1589 retval = clk_enable(sport->clk_per);
1590 if (retval)
1591 return;
1592 retval = clk_enable(sport->clk_ipg);
1593 if (retval) {
1594 clk_disable(sport->clk_per);
1595 return;
1596 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001597
Thomas Gleixner677fe552013-02-14 21:01:06 +01001598 if (sport->port.sysrq)
1599 locked = 0;
1600 else if (oops_in_progress)
1601 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1602 else
1603 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604
1605 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001606 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001608 imx_port_ucrs_save(&sport->port, &old_ucr);
1609 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610
Shawn Guofe6b5402011-06-25 02:04:33 +08001611 if (is_imx1_uart(sport))
1612 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001613 ucr1 |= UCR1_UARTEN;
1614 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1615
1616 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001617
Dirk Behme0ad5a812011-12-22 09:57:52 +01001618 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619
Russell Kingd3587882006-03-20 20:00:09 +00001620 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621
1622 /*
1623 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001624 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001626 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627
Dirk Behme0ad5a812011-12-22 09:57:52 +01001628 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001629
Thomas Gleixner677fe552013-02-14 21:01:06 +01001630 if (locked)
1631 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001632
1633 clk_disable(sport->clk_ipg);
1634 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635}
1636
1637/*
1638 * If the port was already initialised (eg, by a boot loader),
1639 * try to determine the current setup.
1640 */
1641static void __init
1642imx_console_get_options(struct imx_port *sport, int *baud,
1643 int *parity, int *bits)
1644{
Sascha Hauer587897f2005-04-29 22:46:40 +01001645
Roel Kluin2e2eb502009-12-09 12:31:36 -08001646 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301648 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001649 unsigned int baud_raw;
1650 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001652 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
1654 *parity = 'n';
1655 if (ucr2 & UCR2_PREN) {
1656 if (ucr2 & UCR2_PROE)
1657 *parity = 'o';
1658 else
1659 *parity = 'e';
1660 }
1661
1662 if (ucr2 & UCR2_WS)
1663 *bits = 8;
1664 else
1665 *bits = 7;
1666
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001667 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1668 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001670 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001671 if (ucfr_rfdiv == 6)
1672 ucfr_rfdiv = 7;
1673 else
1674 ucfr_rfdiv = 6 - ucfr_rfdiv;
1675
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001676 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001677 uartclk /= ucfr_rfdiv;
1678
1679 { /*
1680 * The next code provides exact computation of
1681 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1682 * without need of float support or long long division,
1683 * which would be required to prevent 32bit arithmetic overflow
1684 */
1685 unsigned int mul = ubir + 1;
1686 unsigned int div = 16 * (ubmr + 1);
1687 unsigned int rem = uartclk % div;
1688
1689 baud_raw = (uartclk / div) * mul;
1690 baud_raw += (rem * mul + div / 2) / div;
1691 *baud = (baud_raw + 50) / 100 * 100;
1692 }
1693
Sachin Kamat82313e62013-01-07 10:25:02 +05301694 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301695 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001696 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697 }
1698}
1699
1700static int __init
1701imx_console_setup(struct console *co, char *options)
1702{
1703 struct imx_port *sport;
1704 int baud = 9600;
1705 int bits = 8;
1706 int parity = 'n';
1707 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001708 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709
1710 /*
1711 * Check whether an invalid uart number has been specified, and
1712 * if so, search for the first available port that does have
1713 * console support.
1714 */
1715 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1716 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001717 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301718 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001719 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720
Huang Shijie1cf93e02013-06-28 13:39:42 +08001721 /* For setting the registers, we only need to enable the ipg clock. */
1722 retval = clk_prepare_enable(sport->clk_ipg);
1723 if (retval)
1724 goto error_console;
1725
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 if (options)
1727 uart_parse_options(options, &baud, &parity, &bits, &flow);
1728 else
1729 imx_console_get_options(sport, &baud, &parity, &bits);
1730
Sascha Hauer587897f2005-04-29 22:46:40 +01001731 imx_setup_ufcr(sport, 0);
1732
Huang Shijie1cf93e02013-06-28 13:39:42 +08001733 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1734
1735 clk_disable(sport->clk_ipg);
1736 if (retval) {
1737 clk_unprepare(sport->clk_ipg);
1738 goto error_console;
1739 }
1740
1741 retval = clk_prepare(sport->clk_per);
1742 if (retval)
1743 clk_disable_unprepare(sport->clk_ipg);
1744
1745error_console:
1746 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747}
1748
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001749static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001751 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752 .write = imx_console_write,
1753 .device = uart_console_device,
1754 .setup = imx_console_setup,
1755 .flags = CON_PRINTBUFFER,
1756 .index = -1,
1757 .data = &imx_reg,
1758};
1759
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760#define IMX_CONSOLE &imx_console
1761#else
1762#define IMX_CONSOLE NULL
1763#endif
1764
1765static struct uart_driver imx_reg = {
1766 .owner = THIS_MODULE,
1767 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001768 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 .major = SERIAL_IMX_MAJOR,
1770 .minor = MINOR_START,
1771 .nr = ARRAY_SIZE(imx_ports),
1772 .cons = IMX_CONSOLE,
1773};
1774
Russell King3ae5eae2005-11-09 22:32:44 +00001775static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001777 struct imx_port *sport = platform_get_drvdata(dev);
Fabio Estevamdb1a9b52011-12-13 01:23:48 -02001778 unsigned int val;
1779
1780 /* enable wakeup from i.MX UART */
1781 val = readl(sport->port.membase + UCR3);
1782 val |= UCR3_AWAKEN;
1783 writel(val, sport->port.membase + UCR3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784
Richard Zhao034dc4d2012-09-18 16:14:59 +08001785 uart_suspend_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001787 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788}
1789
Russell King3ae5eae2005-11-09 22:32:44 +00001790static int serial_imx_resume(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001792 struct imx_port *sport = platform_get_drvdata(dev);
Fabio Estevamdb1a9b52011-12-13 01:23:48 -02001793 unsigned int val;
1794
1795 /* disable wakeup from i.MX UART */
1796 val = readl(sport->port.membase + UCR3);
1797 val &= ~UCR3_AWAKEN;
1798 writel(val, sport->port.membase + UCR3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799
Richard Zhao034dc4d2012-09-18 16:14:59 +08001800 uart_resume_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001802 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803}
1804
Shawn Guo22698aa2011-06-25 02:04:34 +08001805#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001806/*
1807 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
1808 * could successfully get all information from dt or a negative errno.
1809 */
Shawn Guo22698aa2011-06-25 02:04:34 +08001810static int serial_imx_probe_dt(struct imx_port *sport,
1811 struct platform_device *pdev)
1812{
1813 struct device_node *np = pdev->dev.of_node;
1814 const struct of_device_id *of_id =
1815 of_match_device(imx_uart_dt_ids, &pdev->dev);
Shawn Guoff059672011-09-22 14:48:13 +08001816 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001817
1818 if (!np)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001819 /* no device tree device */
1820 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001821
Shawn Guoff059672011-09-22 14:48:13 +08001822 ret = of_alias_get_id(np, "serial");
1823 if (ret < 0) {
1824 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01001825 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08001826 }
1827 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001828
1829 if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
1830 sport->have_rtscts = 1;
1831
1832 if (of_get_property(np, "fsl,irda-mode", NULL))
1833 sport->use_irda = 1;
1834
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001835 if (of_get_property(np, "fsl,dte-mode", NULL))
1836 sport->dte_mode = 1;
1837
Shawn Guo22698aa2011-06-25 02:04:34 +08001838 sport->devdata = of_id->data;
1839
1840 return 0;
1841}
1842#else
1843static inline int serial_imx_probe_dt(struct imx_port *sport,
1844 struct platform_device *pdev)
1845{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001846 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001847}
1848#endif
1849
1850static void serial_imx_probe_pdata(struct imx_port *sport,
1851 struct platform_device *pdev)
1852{
Jingoo Han574de552013-07-30 17:06:57 +09001853 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08001854
1855 sport->port.line = pdev->id;
1856 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
1857
1858 if (!pdata)
1859 return;
1860
1861 if (pdata->flags & IMXUART_HAVE_RTSCTS)
1862 sport->have_rtscts = 1;
1863
1864 if (pdata->flags & IMXUART_IRDA)
1865 sport->use_irda = 1;
1866}
1867
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001868static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001870 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001871 void __iomem *base;
1872 int ret = 0;
1873 struct resource *res;
Sascha Hauer5b802342006-05-04 14:07:42 +01001874
Sachin Kamat42d34192013-01-07 10:25:06 +05301875 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001876 if (!sport)
1877 return -ENOMEM;
1878
Shawn Guo22698aa2011-06-25 02:04:34 +08001879 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001880 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08001881 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001882 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05301883 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001884
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001885 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04001886 base = devm_ioremap_resource(&pdev->dev, res);
1887 if (IS_ERR(base))
1888 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001889
1890 sport->port.dev = &pdev->dev;
1891 sport->port.mapbase = res->start;
1892 sport->port.membase = base;
1893 sport->port.type = PORT_IMX,
1894 sport->port.iotype = UPIO_MEM;
1895 sport->port.irq = platform_get_irq(pdev, 0);
1896 sport->rxirq = platform_get_irq(pdev, 0);
1897 sport->txirq = platform_get_irq(pdev, 1);
1898 sport->rtsirq = platform_get_irq(pdev, 2);
1899 sport->port.fifosize = 32;
1900 sport->port.ops = &imx_pops;
1901 sport->port.flags = UPF_BOOT_AUTOCONF;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001902 init_timer(&sport->timer);
1903 sport->timer.function = imx_timeout;
1904 sport->timer.data = (unsigned long)sport;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001905
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001906 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1907 if (IS_ERR(sport->clk_ipg)) {
1908 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001909 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301910 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001911 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001912
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001913 sport->clk_per = devm_clk_get(&pdev->dev, "per");
1914 if (IS_ERR(sport->clk_per)) {
1915 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001916 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301917 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001918 }
1919
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001920 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001921
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02001922 /*
1923 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
1924 * chips only have one interrupt.
1925 */
1926 if (sport->txirq > 0) {
1927 ret = devm_request_irq(&pdev->dev, sport->rxirq, imx_rxint, 0,
1928 dev_name(&pdev->dev), sport);
1929 if (ret)
1930 return ret;
1931
1932 ret = devm_request_irq(&pdev->dev, sport->txirq, imx_txint, 0,
1933 dev_name(&pdev->dev), sport);
1934 if (ret)
1935 return ret;
1936
1937 /* do not use RTS IRQ on IrDA */
1938 if (!USE_IRDA(sport)) {
1939 ret = devm_request_irq(&pdev->dev, sport->rtsirq,
1940 imx_rtsint, 0,
1941 dev_name(&pdev->dev), sport);
1942 if (ret)
1943 return ret;
1944 }
1945 } else {
1946 ret = devm_request_irq(&pdev->dev, sport->port.irq, imx_int, 0,
1947 dev_name(&pdev->dev), sport);
1948 if (ret)
1949 return ret;
1950 }
1951
Shawn Guo22698aa2011-06-25 02:04:34 +08001952 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01001953
Richard Zhao0a86a862012-09-18 16:14:58 +08001954 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001955
Alexander Shiyan45af7802014-02-22 16:01:35 +04001956 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957}
1958
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001959static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001961 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962
Alexander Shiyan45af7802014-02-22 16:01:35 +04001963 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964}
1965
Russell King3ae5eae2005-11-09 22:32:44 +00001966static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001967 .probe = serial_imx_probe,
1968 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969
1970 .suspend = serial_imx_suspend,
1971 .resume = serial_imx_resume,
Shawn Guofe6b5402011-06-25 02:04:33 +08001972 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00001973 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001974 .name = "imx-uart",
Shawn Guo22698aa2011-06-25 02:04:34 +08001975 .of_match_table = imx_uart_dt_ids,
Russell King3ae5eae2005-11-09 22:32:44 +00001976 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977};
1978
1979static int __init imx_serial_init(void)
1980{
Fabio Estevamf0fd1b72014-10-27 14:49:40 -02001981 int ret = uart_register_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 if (ret)
1984 return ret;
1985
Russell King3ae5eae2005-11-09 22:32:44 +00001986 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 if (ret != 0)
1988 uart_unregister_driver(&imx_reg);
1989
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01001990 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991}
1992
1993static void __exit imx_serial_exit(void)
1994{
Russell Kingc889b892005-11-21 17:05:21 +00001995 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01001996 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997}
1998
1999module_init(imx_serial_init);
2000module_exit(imx_serial_exit);
2001
2002MODULE_AUTHOR("Sascha Hauer");
2003MODULE_DESCRIPTION("IMX generic serial port driver");
2004MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07002005MODULE_ALIAS("platform:imx-uart");