blob: a3fc43e52483ef300eff1393579633b85cf8a40c [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050055#include "amd_powerplay.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040056
Alex Deucherb80d8472015-08-16 22:55:02 -040057#include "gpu_scheduler.h"
58
Alex Deucher97b2e202015-04-20 16:51:00 -040059/*
60 * Modules parameters.
61 */
62extern int amdgpu_modeset;
63extern int amdgpu_vram_limit;
64extern int amdgpu_gart_size;
65extern int amdgpu_benchmarking;
66extern int amdgpu_testing;
67extern int amdgpu_audio;
68extern int amdgpu_disp_priority;
69extern int amdgpu_hw_i2c;
70extern int amdgpu_pcie_gen2;
71extern int amdgpu_msi;
72extern int amdgpu_lockup_timeout;
73extern int amdgpu_dpm;
74extern int amdgpu_smc_load_fw;
75extern int amdgpu_aspm;
76extern int amdgpu_runtime_pm;
77extern int amdgpu_hard_reset;
78extern unsigned amdgpu_ip_block_mask;
79extern int amdgpu_bapm;
80extern int amdgpu_deep_color;
81extern int amdgpu_vm_size;
82extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020083extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020084extern int amdgpu_vm_debug;
Alex Deucherb80d8472015-08-16 22:55:02 -040085extern int amdgpu_enable_scheduler;
Jammy Zhou1333f722015-07-30 16:36:58 +080086extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080087extern int amdgpu_sched_hw_submission;
Christian König3daea9e3d2015-09-05 11:12:27 +020088extern int amdgpu_enable_semaphores;
Alex Deucher1f7371b2015-12-02 17:46:21 -050089extern int amdgpu_powerplay;
Alex Deucher97b2e202015-04-20 16:51:00 -040090
Chunming Zhou4b559c92015-07-21 15:53:04 +080091#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -040092#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
93#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
94/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
95#define AMDGPU_IB_POOL_SIZE 16
96#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
97#define AMDGPUFB_CONN_LIMIT 4
98#define AMDGPU_BIOS_NUM_SCRATCH 8
99
Alex Deucher97b2e202015-04-20 16:51:00 -0400100/* max number of rings */
101#define AMDGPU_MAX_RINGS 16
102#define AMDGPU_MAX_GFX_RINGS 1
103#define AMDGPU_MAX_COMPUTE_RINGS 8
104#define AMDGPU_MAX_VCE_RINGS 2
105
Jammy Zhou36f523a2015-09-01 12:54:27 +0800106/* max number of IP instances */
107#define AMDGPU_MAX_SDMA_INSTANCES 2
108
Alex Deucher97b2e202015-04-20 16:51:00 -0400109/* number of hw syncs before falling back on blocking */
110#define AMDGPU_NUM_SYNCS 4
111
112/* hardcode that limit for now */
113#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
114
115/* hard reset data */
116#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
117
118/* reset flags */
119#define AMDGPU_RESET_GFX (1 << 0)
120#define AMDGPU_RESET_COMPUTE (1 << 1)
121#define AMDGPU_RESET_DMA (1 << 2)
122#define AMDGPU_RESET_CP (1 << 3)
123#define AMDGPU_RESET_GRBM (1 << 4)
124#define AMDGPU_RESET_DMA1 (1 << 5)
125#define AMDGPU_RESET_RLC (1 << 6)
126#define AMDGPU_RESET_SEM (1 << 7)
127#define AMDGPU_RESET_IH (1 << 8)
128#define AMDGPU_RESET_VMC (1 << 9)
129#define AMDGPU_RESET_MC (1 << 10)
130#define AMDGPU_RESET_DISPLAY (1 << 11)
131#define AMDGPU_RESET_UVD (1 << 12)
132#define AMDGPU_RESET_VCE (1 << 13)
133#define AMDGPU_RESET_VCE1 (1 << 14)
134
135/* CG block flags */
136#define AMDGPU_CG_BLOCK_GFX (1 << 0)
137#define AMDGPU_CG_BLOCK_MC (1 << 1)
138#define AMDGPU_CG_BLOCK_SDMA (1 << 2)
139#define AMDGPU_CG_BLOCK_UVD (1 << 3)
140#define AMDGPU_CG_BLOCK_VCE (1 << 4)
141#define AMDGPU_CG_BLOCK_HDP (1 << 5)
142#define AMDGPU_CG_BLOCK_BIF (1 << 6)
143
144/* CG flags */
145#define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
146#define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
147#define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
148#define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
149#define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
150#define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
151#define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
152#define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
153#define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
154#define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
155#define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
156#define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
157#define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
158#define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
159#define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
160#define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
161#define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
162
163/* PG flags */
164#define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
165#define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
166#define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
167#define AMDGPU_PG_SUPPORT_UVD (1 << 3)
168#define AMDGPU_PG_SUPPORT_VCE (1 << 4)
169#define AMDGPU_PG_SUPPORT_CP (1 << 5)
170#define AMDGPU_PG_SUPPORT_GDS (1 << 6)
171#define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
172#define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
173#define AMDGPU_PG_SUPPORT_ACP (1 << 9)
174#define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
175
176/* GFX current status */
177#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
178#define AMDGPU_GFX_SAFE_MODE 0x00000001L
179#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
180#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
181#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
182
183/* max cursor sizes (in pixels) */
184#define CIK_CURSOR_WIDTH 128
185#define CIK_CURSOR_HEIGHT 128
186
187struct amdgpu_device;
188struct amdgpu_fence;
189struct amdgpu_ib;
190struct amdgpu_vm;
191struct amdgpu_ring;
192struct amdgpu_semaphore;
193struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800194struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400195struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400196struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400197
198enum amdgpu_cp_irq {
199 AMDGPU_CP_IRQ_GFX_EOP = 0,
200 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
201 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
202 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
203 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
204 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
205 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
206 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
207 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
208
209 AMDGPU_CP_IRQ_LAST
210};
211
212enum amdgpu_sdma_irq {
213 AMDGPU_SDMA_IRQ_TRAP0 = 0,
214 AMDGPU_SDMA_IRQ_TRAP1,
215
216 AMDGPU_SDMA_IRQ_LAST
217};
218
219enum amdgpu_thermal_irq {
220 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
221 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
222
223 AMDGPU_THERMAL_IRQ_LAST
224};
225
Alex Deucher97b2e202015-04-20 16:51:00 -0400226int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400227 enum amd_ip_block_type block_type,
228 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400229int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400230 enum amd_ip_block_type block_type,
231 enum amd_powergating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400232
233struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400234 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400235 u32 major;
236 u32 minor;
237 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400238 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400239};
240
241int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400242 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400243 u32 major, u32 minor);
244
245const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
246 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400247 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400248
249/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
250struct amdgpu_buffer_funcs {
251 /* maximum bytes in a single operation */
252 uint32_t copy_max_bytes;
253
254 /* number of dw to reserve per operation */
255 unsigned copy_num_dw;
256
257 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800258 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400259 /* src addr in bytes */
260 uint64_t src_offset,
261 /* dst addr in bytes */
262 uint64_t dst_offset,
263 /* number of byte to transfer */
264 uint32_t byte_count);
265
266 /* maximum bytes in a single operation */
267 uint32_t fill_max_bytes;
268
269 /* number of dw to reserve per operation */
270 unsigned fill_num_dw;
271
272 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800273 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400274 /* value to write to memory */
275 uint32_t src_data,
276 /* dst addr in bytes */
277 uint64_t dst_offset,
278 /* number of byte to fill */
279 uint32_t byte_count);
280};
281
282/* provided by hw blocks that can write ptes, e.g., sdma */
283struct amdgpu_vm_pte_funcs {
284 /* copy pte entries from GART */
285 void (*copy_pte)(struct amdgpu_ib *ib,
286 uint64_t pe, uint64_t src,
287 unsigned count);
288 /* write pte one entry at a time with addr mapping */
289 void (*write_pte)(struct amdgpu_ib *ib,
290 uint64_t pe,
291 uint64_t addr, unsigned count,
292 uint32_t incr, uint32_t flags);
293 /* for linear pte/pde updates without addr mapping */
294 void (*set_pte_pde)(struct amdgpu_ib *ib,
295 uint64_t pe,
296 uint64_t addr, unsigned count,
297 uint32_t incr, uint32_t flags);
298 /* pad the indirect buffer to the necessary number of dw */
299 void (*pad_ib)(struct amdgpu_ib *ib);
300};
301
302/* provided by the gmc block */
303struct amdgpu_gart_funcs {
304 /* flush the vm tlb via mmio */
305 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
306 uint32_t vmid);
307 /* write pte/pde updates using the cpu */
308 int (*set_pte_pde)(struct amdgpu_device *adev,
309 void *cpu_pt_addr, /* cpu addr of page table */
310 uint32_t gpu_page_idx, /* pte/pde to update */
311 uint64_t addr, /* addr to write into pte/pde */
312 uint32_t flags); /* access flags */
313};
314
315/* provided by the ih block */
316struct amdgpu_ih_funcs {
317 /* ring read/write ptr handling, called from interrupt context */
318 u32 (*get_wptr)(struct amdgpu_device *adev);
319 void (*decode_iv)(struct amdgpu_device *adev,
320 struct amdgpu_iv_entry *entry);
321 void (*set_rptr)(struct amdgpu_device *adev);
322};
323
324/* provided by hw blocks that expose a ring buffer for commands */
325struct amdgpu_ring_funcs {
326 /* ring read/write ptr handling */
327 u32 (*get_rptr)(struct amdgpu_ring *ring);
328 u32 (*get_wptr)(struct amdgpu_ring *ring);
329 void (*set_wptr)(struct amdgpu_ring *ring);
330 /* validating and patching of IBs */
331 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
332 /* command emit functions */
333 void (*emit_ib)(struct amdgpu_ring *ring,
334 struct amdgpu_ib *ib);
335 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800336 uint64_t seq, unsigned flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400337 bool (*emit_semaphore)(struct amdgpu_ring *ring,
338 struct amdgpu_semaphore *semaphore,
339 bool emit_wait);
340 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
341 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200342 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400343 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
344 uint32_t gds_base, uint32_t gds_size,
345 uint32_t gws_base, uint32_t gws_size,
346 uint32_t oa_base, uint32_t oa_size);
347 /* testing functions */
348 int (*test_ring)(struct amdgpu_ring *ring);
349 int (*test_ib)(struct amdgpu_ring *ring);
Jammy Zhouedff0e22015-09-01 13:04:08 +0800350 /* insert NOP packets */
351 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
Alex Deucher97b2e202015-04-20 16:51:00 -0400352};
353
354/*
355 * BIOS.
356 */
357bool amdgpu_get_bios(struct amdgpu_device *adev);
358bool amdgpu_read_bios(struct amdgpu_device *adev);
359
360/*
361 * Dummy page
362 */
363struct amdgpu_dummy_page {
364 struct page *page;
365 dma_addr_t addr;
366};
367int amdgpu_dummy_page_init(struct amdgpu_device *adev);
368void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
369
370
371/*
372 * Clocks
373 */
374
375#define AMDGPU_MAX_PPLL 3
376
377struct amdgpu_clock {
378 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
379 struct amdgpu_pll spll;
380 struct amdgpu_pll mpll;
381 /* 10 Khz units */
382 uint32_t default_mclk;
383 uint32_t default_sclk;
384 uint32_t default_dispclk;
385 uint32_t current_dispclk;
386 uint32_t dp_extclk;
387 uint32_t max_pixel_clock;
388};
389
390/*
391 * Fences.
392 */
393struct amdgpu_fence_driver {
Alex Deucher97b2e202015-04-20 16:51:00 -0400394 uint64_t gpu_addr;
395 volatile uint32_t *cpu_addr;
396 /* sync_seq is protected by ring emission lock */
397 uint64_t sync_seq[AMDGPU_MAX_RINGS];
398 atomic64_t last_seq;
399 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400400 struct amdgpu_irq_src *irq_src;
401 unsigned irq_type;
Christian Königc2776af2015-11-03 13:27:39 +0100402 struct timer_list fallback_timer;
monk.liu7f06c232015-07-30 18:28:12 +0800403 wait_queue_head_t fence_queue;
Alex Deucher97b2e202015-04-20 16:51:00 -0400404};
405
406/* some special values for the owner field */
407#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
408#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
Alex Deucher97b2e202015-04-20 16:51:00 -0400409
Chunming Zhou890ee232015-06-01 14:35:03 +0800410#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
411#define AMDGPU_FENCE_FLAG_INT (1 << 1)
412
Alex Deucher97b2e202015-04-20 16:51:00 -0400413struct amdgpu_fence {
414 struct fence base;
Chunming Zhou4cef9262015-08-05 19:52:14 +0800415
Alex Deucher97b2e202015-04-20 16:51:00 -0400416 /* RB, DMA, etc. */
417 struct amdgpu_ring *ring;
418 uint64_t seq;
419
420 /* filp or special value for fence creator */
421 void *owner;
422
423 wait_queue_t fence_wake;
424};
425
426struct amdgpu_user_fence {
427 /* write-back bo */
428 struct amdgpu_bo *bo;
429 /* write-back address offset to bo start */
430 uint32_t offset;
431};
432
433int amdgpu_fence_driver_init(struct amdgpu_device *adev);
434void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
435void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
436
Christian König4f839a22015-09-08 20:22:31 +0200437int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400438int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
439 struct amdgpu_irq_src *irq_src,
440 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400441void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
442void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400443int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
444 struct amdgpu_fence **fence);
445void amdgpu_fence_process(struct amdgpu_ring *ring);
446int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
447int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
448unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
449
Alex Deucher97b2e202015-04-20 16:51:00 -0400450bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
451 struct amdgpu_ring *ring);
452void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
453 struct amdgpu_ring *ring);
454
Alex Deucher97b2e202015-04-20 16:51:00 -0400455/*
456 * TTM.
457 */
458struct amdgpu_mman {
459 struct ttm_bo_global_ref bo_global_ref;
460 struct drm_global_reference mem_global_ref;
461 struct ttm_bo_device bdev;
462 bool mem_global_referenced;
463 bool initialized;
464
465#if defined(CONFIG_DEBUG_FS)
466 struct dentry *vram;
467 struct dentry *gtt;
468#endif
469
470 /* buffer handling */
471 const struct amdgpu_buffer_funcs *buffer_funcs;
472 struct amdgpu_ring *buffer_funcs_ring;
473};
474
475int amdgpu_copy_buffer(struct amdgpu_ring *ring,
476 uint64_t src_offset,
477 uint64_t dst_offset,
478 uint32_t byte_count,
479 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800480 struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400481int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
482
483struct amdgpu_bo_list_entry {
484 struct amdgpu_bo *robj;
485 struct ttm_validate_buffer tv;
486 struct amdgpu_bo_va *bo_va;
487 unsigned prefered_domains;
488 unsigned allowed_domains;
489 uint32_t priority;
490};
491
492struct amdgpu_bo_va_mapping {
493 struct list_head list;
494 struct interval_tree_node it;
495 uint64_t offset;
496 uint32_t flags;
497};
498
499/* bo virtual addresses in a specific vm */
500struct amdgpu_bo_va {
Chunming Zhou69b576a2015-11-18 11:17:39 +0800501 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -0400502 /* protected by bo being reserved */
503 struct list_head bo_list;
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800504 struct fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400505 unsigned ref_count;
506
Christian König7fc11952015-07-30 11:53:42 +0200507 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400508 struct list_head vm_status;
509
Christian König7fc11952015-07-30 11:53:42 +0200510 /* mappings for this bo_va */
511 struct list_head invalids;
512 struct list_head valids;
513
Alex Deucher97b2e202015-04-20 16:51:00 -0400514 /* constant after initialization */
515 struct amdgpu_vm *vm;
516 struct amdgpu_bo *bo;
517};
518
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800519#define AMDGPU_GEM_DOMAIN_MAX 0x3
520
Alex Deucher97b2e202015-04-20 16:51:00 -0400521struct amdgpu_bo {
522 /* Protected by gem.mutex */
523 struct list_head list;
524 /* Protected by tbo.reserved */
525 u32 initial_domain;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800526 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400527 struct ttm_placement placement;
528 struct ttm_buffer_object tbo;
529 struct ttm_bo_kmap_obj kmap;
530 u64 flags;
531 unsigned pin_count;
532 void *kptr;
533 u64 tiling_flags;
534 u64 metadata_flags;
535 void *metadata;
536 u32 metadata_size;
537 /* list of all virtual address to which this bo
538 * is associated to
539 */
540 struct list_head va;
541 /* Constant after initialization */
542 struct amdgpu_device *adev;
543 struct drm_gem_object gem_base;
544
545 struct ttm_bo_kmap_obj dma_buf_vmap;
546 pid_t pid;
547 struct amdgpu_mn *mn;
548 struct list_head mn_list;
549};
550#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
551
552void amdgpu_gem_object_free(struct drm_gem_object *obj);
553int amdgpu_gem_object_open(struct drm_gem_object *obj,
554 struct drm_file *file_priv);
555void amdgpu_gem_object_close(struct drm_gem_object *obj,
556 struct drm_file *file_priv);
557unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
558struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
559struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
560 struct dma_buf_attachment *attach,
561 struct sg_table *sg);
562struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
563 struct drm_gem_object *gobj,
564 int flags);
565int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
566void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
567struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
568void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
569void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
570int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
571
572/* sub-allocation manager, it has to be protected by another lock.
573 * By conception this is an helper for other part of the driver
574 * like the indirect buffer or semaphore, which both have their
575 * locking.
576 *
577 * Principe is simple, we keep a list of sub allocation in offset
578 * order (first entry has offset == 0, last entry has the highest
579 * offset).
580 *
581 * When allocating new object we first check if there is room at
582 * the end total_size - (last_object_offset + last_object_size) >=
583 * alloc_size. If so we allocate new object there.
584 *
585 * When there is not enough room at the end, we start waiting for
586 * each sub object until we reach object_offset+object_size >=
587 * alloc_size, this object then become the sub object we return.
588 *
589 * Alignment can't be bigger than page size.
590 *
591 * Hole are not considered for allocation to keep things simple.
592 * Assumption is that there won't be hole (all object on same
593 * alignment).
594 */
595struct amdgpu_sa_manager {
596 wait_queue_head_t wq;
597 struct amdgpu_bo *bo;
598 struct list_head *hole;
599 struct list_head flist[AMDGPU_MAX_RINGS];
600 struct list_head olist;
601 unsigned size;
602 uint64_t gpu_addr;
603 void *cpu_ptr;
604 uint32_t domain;
605 uint32_t align;
606};
607
608struct amdgpu_sa_bo;
609
610/* sub-allocation buffer */
611struct amdgpu_sa_bo {
612 struct list_head olist;
613 struct list_head flist;
614 struct amdgpu_sa_manager *manager;
615 unsigned soffset;
616 unsigned eoffset;
Chunming Zhou4ce98912015-08-19 16:41:19 +0800617 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400618};
619
620/*
621 * GEM objects.
622 */
623struct amdgpu_gem {
624 struct mutex mutex;
625 struct list_head objects;
626};
627
628int amdgpu_gem_init(struct amdgpu_device *adev);
629void amdgpu_gem_fini(struct amdgpu_device *adev);
630int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
631 int alignment, u32 initial_domain,
632 u64 flags, bool kernel,
633 struct drm_gem_object **obj);
634
635int amdgpu_mode_dumb_create(struct drm_file *file_priv,
636 struct drm_device *dev,
637 struct drm_mode_create_dumb *args);
638int amdgpu_mode_dumb_mmap(struct drm_file *filp,
639 struct drm_device *dev,
640 uint32_t handle, uint64_t *offset_p);
641
642/*
643 * Semaphores.
644 */
645struct amdgpu_semaphore {
646 struct amdgpu_sa_bo *sa_bo;
647 signed waiters;
648 uint64_t gpu_addr;
649};
650
651int amdgpu_semaphore_create(struct amdgpu_device *adev,
652 struct amdgpu_semaphore **semaphore);
653bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
654 struct amdgpu_semaphore *semaphore);
655bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
656 struct amdgpu_semaphore *semaphore);
657void amdgpu_semaphore_free(struct amdgpu_device *adev,
658 struct amdgpu_semaphore **semaphore,
Chunming Zhou4ce98912015-08-19 16:41:19 +0800659 struct fence *fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400660
661/*
662 * Synchronization
663 */
664struct amdgpu_sync {
665 struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
Christian König16545c32015-10-22 15:04:50 +0200666 struct fence *sync_to[AMDGPU_MAX_RINGS];
Christian Königf91b3a62015-08-20 14:47:40 +0800667 DECLARE_HASHTABLE(fences, 4);
Chunming Zhou3c623382015-08-20 18:33:59 +0800668 struct fence *last_vm_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400669};
670
671void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200672int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
673 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400674int amdgpu_sync_resv(struct amdgpu_device *adev,
675 struct amdgpu_sync *sync,
676 struct reservation_object *resv,
677 void *owner);
678int amdgpu_sync_rings(struct amdgpu_sync *sync,
679 struct amdgpu_ring *ring);
Christian Könige61235d2015-08-25 11:05:36 +0200680struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
Christian Königf91b3a62015-08-20 14:47:40 +0800681int amdgpu_sync_wait(struct amdgpu_sync *sync);
Alex Deucher97b2e202015-04-20 16:51:00 -0400682void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
Chunming Zhou4ce98912015-08-19 16:41:19 +0800683 struct fence *fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400684
685/*
686 * GART structures, functions & helpers
687 */
688struct amdgpu_mc;
689
690#define AMDGPU_GPU_PAGE_SIZE 4096
691#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
692#define AMDGPU_GPU_PAGE_SHIFT 12
693#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
694
695struct amdgpu_gart {
696 dma_addr_t table_addr;
697 struct amdgpu_bo *robj;
698 void *ptr;
699 unsigned num_gpu_pages;
700 unsigned num_cpu_pages;
701 unsigned table_size;
702 struct page **pages;
703 dma_addr_t *pages_addr;
704 bool ready;
705 const struct amdgpu_gart_funcs *gart_funcs;
706};
707
708int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
709void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
710int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
711void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
712int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
713void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
714int amdgpu_gart_init(struct amdgpu_device *adev);
715void amdgpu_gart_fini(struct amdgpu_device *adev);
716void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
717 int pages);
718int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
719 int pages, struct page **pagelist,
720 dma_addr_t *dma_addr, uint32_t flags);
721
722/*
723 * GPU MC structures, functions & helpers
724 */
725struct amdgpu_mc {
726 resource_size_t aper_size;
727 resource_size_t aper_base;
728 resource_size_t agp_base;
729 /* for some chips with <= 32MB we need to lie
730 * about vram size near mc fb location */
731 u64 mc_vram_size;
732 u64 visible_vram_size;
733 u64 gtt_size;
734 u64 gtt_start;
735 u64 gtt_end;
736 u64 vram_start;
737 u64 vram_end;
738 unsigned vram_width;
739 u64 real_vram_size;
740 int vram_mtrr;
741 u64 gtt_base_align;
742 u64 mc_mask;
743 const struct firmware *fw; /* MC firmware */
744 uint32_t fw_version;
745 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800746 uint32_t vram_type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400747};
748
749/*
750 * GPU doorbell structures, functions & helpers
751 */
752typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
753{
754 AMDGPU_DOORBELL_KIQ = 0x000,
755 AMDGPU_DOORBELL_HIQ = 0x001,
756 AMDGPU_DOORBELL_DIQ = 0x002,
757 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
758 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
759 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
760 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
761 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
762 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
763 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
764 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
765 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
766 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
767 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
768 AMDGPU_DOORBELL_IH = 0x1E8,
769 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
770 AMDGPU_DOORBELL_INVALID = 0xFFFF
771} AMDGPU_DOORBELL_ASSIGNMENT;
772
773struct amdgpu_doorbell {
774 /* doorbell mmio */
775 resource_size_t base;
776 resource_size_t size;
777 u32 __iomem *ptr;
778 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
779};
780
781void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
782 phys_addr_t *aperture_base,
783 size_t *aperture_size,
784 size_t *start_offset);
785
786/*
787 * IRQS.
788 */
789
790struct amdgpu_flip_work {
791 struct work_struct flip_work;
792 struct work_struct unpin_work;
793 struct amdgpu_device *adev;
794 int crtc_id;
795 uint64_t base;
796 struct drm_pending_vblank_event *event;
797 struct amdgpu_bo *old_rbo;
Christian König1ffd2652015-08-11 17:29:52 +0200798 struct fence *excl;
799 unsigned shared_count;
800 struct fence **shared;
Alex Deucher97b2e202015-04-20 16:51:00 -0400801};
802
803
804/*
805 * CP & rings.
806 */
807
808struct amdgpu_ib {
809 struct amdgpu_sa_bo *sa_bo;
810 uint32_t length_dw;
811 uint64_t gpu_addr;
812 uint32_t *ptr;
813 struct amdgpu_ring *ring;
814 struct amdgpu_fence *fence;
815 struct amdgpu_user_fence *user;
816 struct amdgpu_vm *vm;
Christian König3cb485f2015-05-11 15:34:59 +0200817 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400818 struct amdgpu_sync sync;
Alex Deucher97b2e202015-04-20 16:51:00 -0400819 uint32_t gds_base, gds_size;
820 uint32_t gws_base, gws_size;
821 uint32_t oa_base, oa_size;
Jammy Zhoude807f82015-05-11 23:41:41 +0800822 uint32_t flags;
Christian König5430a3f2015-07-21 18:02:21 +0200823 /* resulting sequence number */
824 uint64_t sequence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400825};
826
827enum amdgpu_ring_type {
828 AMDGPU_RING_TYPE_GFX,
829 AMDGPU_RING_TYPE_COMPUTE,
830 AMDGPU_RING_TYPE_SDMA,
831 AMDGPU_RING_TYPE_UVD,
832 AMDGPU_RING_TYPE_VCE
833};
834
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800835extern struct amd_sched_backend_ops amdgpu_sched_ops;
836
Chunming Zhou3c704e92015-07-29 10:33:14 +0800837int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev,
838 struct amdgpu_ring *ring,
839 struct amdgpu_ib *ibs,
840 unsigned num_ibs,
Chunming Zhoubb977d32015-08-18 15:16:40 +0800841 int (*free_job)(struct amdgpu_job *),
Chunming Zhou17635522015-08-03 11:43:19 +0800842 void *owner,
843 struct fence **fence);
Chunming Zhou3c704e92015-07-29 10:33:14 +0800844
Alex Deucher97b2e202015-04-20 16:51:00 -0400845struct amdgpu_ring {
846 struct amdgpu_device *adev;
847 const struct amdgpu_ring_funcs *funcs;
848 struct amdgpu_fence_driver fence_drv;
Christian König4f839a22015-09-08 20:22:31 +0200849 struct amd_gpu_scheduler sched;
Alex Deucher97b2e202015-04-20 16:51:00 -0400850
Chunming Zhou176e1ab2015-07-24 10:49:47 +0800851 spinlock_t fence_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400852 struct mutex *ring_lock;
853 struct amdgpu_bo *ring_obj;
854 volatile uint32_t *ring;
855 unsigned rptr_offs;
856 u64 next_rptr_gpu_addr;
857 volatile u32 *next_rptr_cpu_addr;
858 unsigned wptr;
859 unsigned wptr_old;
860 unsigned ring_size;
861 unsigned ring_free_dw;
862 int count_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400863 uint64_t gpu_addr;
864 uint32_t align_mask;
865 uint32_t ptr_mask;
866 bool ready;
867 u32 nop;
868 u32 idx;
869 u64 last_semaphore_signal_addr;
870 u64 last_semaphore_wait_addr;
871 u32 me;
872 u32 pipe;
873 u32 queue;
874 struct amdgpu_bo *mqd_obj;
875 u32 doorbell_index;
876 bool use_doorbell;
877 unsigned wptr_offs;
878 unsigned next_rptr_offs;
879 unsigned fence_offs;
Christian König3cb485f2015-05-11 15:34:59 +0200880 struct amdgpu_ctx *current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400881 enum amdgpu_ring_type type;
882 char name[16];
Chunming Zhou4274f5d2015-07-21 16:04:39 +0800883 bool is_pte_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400884};
885
886/*
887 * VM
888 */
889
890/* maximum number of VMIDs */
891#define AMDGPU_NUM_VM 16
892
893/* number of entries in page table */
894#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
895
896/* PTBs (Page Table Blocks) need to be aligned to 32K */
897#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
898#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
899#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
900
901#define AMDGPU_PTE_VALID (1 << 0)
902#define AMDGPU_PTE_SYSTEM (1 << 1)
903#define AMDGPU_PTE_SNOOPED (1 << 2)
904
905/* VI only */
906#define AMDGPU_PTE_EXECUTABLE (1 << 4)
907
908#define AMDGPU_PTE_READABLE (1 << 5)
909#define AMDGPU_PTE_WRITEABLE (1 << 6)
910
911/* PTE (Page Table Entry) fragment field for different page sizes */
912#define AMDGPU_PTE_FRAG_4KB (0 << 7)
913#define AMDGPU_PTE_FRAG_64KB (4 << 7)
914#define AMDGPU_LOG2_PAGES_PER_FRAG 4
915
Christian Königd9c13152015-09-28 12:31:26 +0200916/* How to programm VM fault handling */
917#define AMDGPU_VM_FAULT_STOP_NEVER 0
918#define AMDGPU_VM_FAULT_STOP_FIRST 1
919#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
920
Alex Deucher97b2e202015-04-20 16:51:00 -0400921struct amdgpu_vm_pt {
Christian Königee1782c2015-12-11 21:01:23 +0100922 struct amdgpu_bo_list_entry entry;
923 uint64_t addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400924};
925
926struct amdgpu_vm_id {
927 unsigned id;
928 uint64_t pd_gpu_addr;
929 /* last flushed PD/PT update */
Chunming Zhou3c623382015-08-20 18:33:59 +0800930 struct fence *flushed_updates;
Alex Deucher97b2e202015-04-20 16:51:00 -0400931};
932
933struct amdgpu_vm {
Alex Deucher97b2e202015-04-20 16:51:00 -0400934 struct rb_root va;
935
Christian König7fc11952015-07-30 11:53:42 +0200936 /* protecting invalidated */
Alex Deucher97b2e202015-04-20 16:51:00 -0400937 spinlock_t status_lock;
938
939 /* BOs moved, but not yet updated in the PT */
940 struct list_head invalidated;
941
Christian König7fc11952015-07-30 11:53:42 +0200942 /* BOs cleared in the PT because of a move */
943 struct list_head cleared;
944
945 /* BO mappings freed, but not yet updated in the PT */
Alex Deucher97b2e202015-04-20 16:51:00 -0400946 struct list_head freed;
947
948 /* contains the page directory */
949 struct amdgpu_bo *page_directory;
950 unsigned max_pde_used;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200951 struct fence *page_directory_fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400952
953 /* array of page tables, one for each page directory entry */
954 struct amdgpu_vm_pt *page_tables;
955
956 /* for id and flush management per ring */
957 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
Chunming Zhouc25867d2015-11-13 13:32:01 +0800958 /* for interval tree */
959 spinlock_t it_lock;
jimqu9c4153b2015-12-04 17:17:00 +0800960 /* protecting freed */
961 spinlock_t freed_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400962};
963
964struct amdgpu_vm_manager {
Christian König1c16c0a2015-11-14 21:31:40 +0100965 struct {
966 struct fence *active;
967 atomic_long_t owner;
968 } ids[AMDGPU_NUM_VM];
969
Christian König8b4fb002015-11-15 16:04:16 +0100970 uint32_t max_pfn;
Alex Deucher97b2e202015-04-20 16:51:00 -0400971 /* number of VMIDs */
Christian König8b4fb002015-11-15 16:04:16 +0100972 unsigned nvm;
Alex Deucher97b2e202015-04-20 16:51:00 -0400973 /* vram base address for page table entry */
Christian König8b4fb002015-11-15 16:04:16 +0100974 u64 vram_base_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -0400975 /* is vm enabled? */
Christian König8b4fb002015-11-15 16:04:16 +0100976 bool enabled;
Alex Deucher97b2e202015-04-20 16:51:00 -0400977 /* vm pte handling */
978 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
979 struct amdgpu_ring *vm_pte_funcs_ring;
980};
981
Christian Königea89f8c2015-11-15 20:52:06 +0100982void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
Christian König8b4fb002015-11-15 16:04:16 +0100983int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
984void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
Christian König56467eb2015-12-11 15:16:32 +0100985void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
986 struct list_head *validated,
987 struct amdgpu_bo_list_entry *entry);
Christian Königee1782c2015-12-11 21:01:23 +0100988void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
Christian König8b4fb002015-11-15 16:04:16 +0100989int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
990 struct amdgpu_sync *sync);
991void amdgpu_vm_flush(struct amdgpu_ring *ring,
992 struct amdgpu_vm *vm,
993 struct fence *updates);
994void amdgpu_vm_fence(struct amdgpu_device *adev,
995 struct amdgpu_vm *vm,
996 struct fence *fence);
997uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
998int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
999 struct amdgpu_vm *vm);
1000int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1001 struct amdgpu_vm *vm);
1002int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
1003 struct amdgpu_sync *sync);
1004int amdgpu_vm_bo_update(struct amdgpu_device *adev,
1005 struct amdgpu_bo_va *bo_va,
1006 struct ttm_mem_reg *mem);
1007void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
1008 struct amdgpu_bo *bo);
1009struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
1010 struct amdgpu_bo *bo);
1011struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
1012 struct amdgpu_vm *vm,
1013 struct amdgpu_bo *bo);
1014int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1015 struct amdgpu_bo_va *bo_va,
1016 uint64_t addr, uint64_t offset,
1017 uint64_t size, uint32_t flags);
1018int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
1019 struct amdgpu_bo_va *bo_va,
1020 uint64_t addr);
1021void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
1022 struct amdgpu_bo_va *bo_va);
1023int amdgpu_vm_free_job(struct amdgpu_job *job);
1024
Alex Deucher97b2e202015-04-20 16:51:00 -04001025/*
1026 * context related structures
1027 */
1028
Christian König21c16bf2015-07-07 17:24:49 +02001029struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +02001030 uint64_t sequence;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +08001031 struct fence **fences;
Christian König91404fb2015-08-05 18:33:21 +02001032 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +02001033};
1034
Alex Deucher97b2e202015-04-20 16:51:00 -04001035struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -04001036 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +08001037 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -04001038 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +02001039 spinlock_t ring_lock;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +08001040 struct fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +02001041 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001042};
1043
1044struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -04001045 struct amdgpu_device *adev;
1046 struct mutex lock;
1047 /* protected by lock */
1048 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001049};
1050
Chunming Zhoud033a6d2015-11-05 15:23:09 +08001051int amdgpu_ctx_init(struct amdgpu_device *adev, enum amd_sched_priority pri,
Christian König47f38502015-08-04 17:51:05 +02001052 struct amdgpu_ctx *ctx);
1053void amdgpu_ctx_fini(struct amdgpu_ctx *ctx);
Alex Deucher0b492a42015-08-16 22:48:26 -04001054
Alex Deucher0b492a42015-08-16 22:48:26 -04001055struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1056int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
1057
Christian König21c16bf2015-07-07 17:24:49 +02001058uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Christian Königce882e62015-08-19 15:00:55 +02001059 struct fence *fence);
Christian König21c16bf2015-07-07 17:24:49 +02001060struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1061 struct amdgpu_ring *ring, uint64_t seq);
1062
Alex Deucher0b492a42015-08-16 22:48:26 -04001063int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1064 struct drm_file *filp);
1065
Christian Königefd4ccb2015-08-04 16:20:31 +02001066void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1067void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -04001068
Alex Deucher97b2e202015-04-20 16:51:00 -04001069/*
1070 * file private structure
1071 */
1072
1073struct amdgpu_fpriv {
1074 struct amdgpu_vm vm;
1075 struct mutex bo_list_lock;
1076 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001077 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001078};
1079
1080/*
1081 * residency list
1082 */
1083
1084struct amdgpu_bo_list {
1085 struct mutex lock;
1086 struct amdgpu_bo *gds_obj;
1087 struct amdgpu_bo *gws_obj;
1088 struct amdgpu_bo *oa_obj;
1089 bool has_userptr;
1090 unsigned num_entries;
1091 struct amdgpu_bo_list_entry *array;
1092};
1093
1094struct amdgpu_bo_list *
1095amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
1096void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1097void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1098
1099/*
1100 * GFX stuff
1101 */
1102#include "clearstate_defs.h"
1103
1104struct amdgpu_rlc {
1105 /* for power gating */
1106 struct amdgpu_bo *save_restore_obj;
1107 uint64_t save_restore_gpu_addr;
1108 volatile uint32_t *sr_ptr;
1109 const u32 *reg_list;
1110 u32 reg_list_size;
1111 /* for clear state */
1112 struct amdgpu_bo *clear_state_obj;
1113 uint64_t clear_state_gpu_addr;
1114 volatile uint32_t *cs_ptr;
1115 const struct cs_section_def *cs_data;
1116 u32 clear_state_size;
1117 /* for cp tables */
1118 struct amdgpu_bo *cp_table_obj;
1119 uint64_t cp_table_gpu_addr;
1120 volatile uint32_t *cp_table_ptr;
1121 u32 cp_table_size;
1122};
1123
1124struct amdgpu_mec {
1125 struct amdgpu_bo *hpd_eop_obj;
1126 u64 hpd_eop_gpu_addr;
1127 u32 num_pipe;
1128 u32 num_mec;
1129 u32 num_queue;
1130};
1131
1132/*
1133 * GPU scratch registers structures, functions & helpers
1134 */
1135struct amdgpu_scratch {
1136 unsigned num_reg;
1137 uint32_t reg_base;
1138 bool free[32];
1139 uint32_t reg[32];
1140};
1141
1142/*
1143 * GFX configurations
1144 */
1145struct amdgpu_gca_config {
1146 unsigned max_shader_engines;
1147 unsigned max_tile_pipes;
1148 unsigned max_cu_per_sh;
1149 unsigned max_sh_per_se;
1150 unsigned max_backends_per_se;
1151 unsigned max_texture_channel_caches;
1152 unsigned max_gprs;
1153 unsigned max_gs_threads;
1154 unsigned max_hw_contexts;
1155 unsigned sc_prim_fifo_size_frontend;
1156 unsigned sc_prim_fifo_size_backend;
1157 unsigned sc_hiz_tile_fifo_size;
1158 unsigned sc_earlyz_tile_fifo_size;
1159
1160 unsigned num_tile_pipes;
1161 unsigned backend_enable_mask;
1162 unsigned mem_max_burst_length_bytes;
1163 unsigned mem_row_size_in_kb;
1164 unsigned shader_engine_tile_size;
1165 unsigned num_gpus;
1166 unsigned multi_gpu_tile_size;
1167 unsigned mc_arb_ramcfg;
1168 unsigned gb_addr_config;
1169
1170 uint32_t tile_mode_array[32];
1171 uint32_t macrotile_mode_array[16];
1172};
1173
1174struct amdgpu_gfx {
1175 struct mutex gpu_clock_mutex;
1176 struct amdgpu_gca_config config;
1177 struct amdgpu_rlc rlc;
1178 struct amdgpu_mec mec;
1179 struct amdgpu_scratch scratch;
1180 const struct firmware *me_fw; /* ME firmware */
1181 uint32_t me_fw_version;
1182 const struct firmware *pfp_fw; /* PFP firmware */
1183 uint32_t pfp_fw_version;
1184 const struct firmware *ce_fw; /* CE firmware */
1185 uint32_t ce_fw_version;
1186 const struct firmware *rlc_fw; /* RLC firmware */
1187 uint32_t rlc_fw_version;
1188 const struct firmware *mec_fw; /* MEC firmware */
1189 uint32_t mec_fw_version;
1190 const struct firmware *mec2_fw; /* MEC2 firmware */
1191 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001192 uint32_t me_feature_version;
1193 uint32_t ce_feature_version;
1194 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001195 uint32_t rlc_feature_version;
1196 uint32_t mec_feature_version;
1197 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001198 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1199 unsigned num_gfx_rings;
1200 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1201 unsigned num_compute_rings;
1202 struct amdgpu_irq_src eop_irq;
1203 struct amdgpu_irq_src priv_reg_irq;
1204 struct amdgpu_irq_src priv_inst_irq;
1205 /* gfx status */
1206 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001207 /* ce ram size*/
1208 unsigned ce_ram_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001209};
1210
1211int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
1212 unsigned size, struct amdgpu_ib *ib);
1213void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
1214int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
1215 struct amdgpu_ib *ib, void *owner);
1216int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1217void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1218int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
1219/* Ring access between begin & end cannot sleep */
1220void amdgpu_ring_free_size(struct amdgpu_ring *ring);
1221int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
1222int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
Jammy Zhouedff0e22015-09-01 13:04:08 +08001223void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
Alex Deucher97b2e202015-04-20 16:51:00 -04001224void amdgpu_ring_commit(struct amdgpu_ring *ring);
1225void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
1226void amdgpu_ring_undo(struct amdgpu_ring *ring);
1227void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001228unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1229 uint32_t **data);
1230int amdgpu_ring_restore(struct amdgpu_ring *ring,
1231 unsigned size, uint32_t *data);
1232int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1233 unsigned ring_size, u32 nop, u32 align_mask,
1234 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1235 enum amdgpu_ring_type ring_type);
1236void amdgpu_ring_fini(struct amdgpu_ring *ring);
Christian König8120b612015-10-22 11:29:33 +02001237struct amdgpu_ring *amdgpu_ring_from_fence(struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001238
1239/*
1240 * CS.
1241 */
1242struct amdgpu_cs_chunk {
1243 uint32_t chunk_id;
1244 uint32_t length_dw;
1245 uint32_t *kdata;
1246 void __user *user_ptr;
1247};
1248
1249struct amdgpu_cs_parser {
1250 struct amdgpu_device *adev;
1251 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001252 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -04001253 struct amdgpu_bo_list *bo_list;
1254 /* chunks */
1255 unsigned nchunks;
1256 struct amdgpu_cs_chunk *chunks;
1257 /* relocations */
Christian König56467eb2015-12-11 15:16:32 +01001258 struct amdgpu_bo_list_entry vm_pd;
Alex Deucher97b2e202015-04-20 16:51:00 -04001259 struct list_head validated;
Christian König984810f2015-11-14 21:05:35 +01001260 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -04001261
1262 struct amdgpu_ib *ibs;
1263 uint32_t num_ibs;
1264
1265 struct ww_acquire_ctx ticket;
1266
1267 /* user fence */
1268 struct amdgpu_user_fence uf;
1269};
1270
Chunming Zhoubb977d32015-08-18 15:16:40 +08001271struct amdgpu_job {
1272 struct amd_sched_job base;
1273 struct amdgpu_device *adev;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001274 struct amdgpu_ib *ibs;
1275 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001276 void *owner;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001277 struct amdgpu_user_fence uf;
Junwei Zhang4c7eb912015-09-09 09:05:55 +08001278 int (*free_job)(struct amdgpu_job *job);
Chunming Zhoubb977d32015-08-18 15:16:40 +08001279};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001280#define to_amdgpu_job(sched_job) \
1281 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001282
Alex Deucher97b2e202015-04-20 16:51:00 -04001283static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
1284{
1285 return p->ibs[ib_idx].ptr[idx];
1286}
1287
1288/*
1289 * Writeback
1290 */
1291#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1292
1293struct amdgpu_wb {
1294 struct amdgpu_bo *wb_obj;
1295 volatile uint32_t *wb;
1296 uint64_t gpu_addr;
1297 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1298 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1299};
1300
1301int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1302void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1303
Alex Deucher97b2e202015-04-20 16:51:00 -04001304
Alex Deucher97b2e202015-04-20 16:51:00 -04001305
1306enum amdgpu_int_thermal_type {
1307 THERMAL_TYPE_NONE,
1308 THERMAL_TYPE_EXTERNAL,
1309 THERMAL_TYPE_EXTERNAL_GPIO,
1310 THERMAL_TYPE_RV6XX,
1311 THERMAL_TYPE_RV770,
1312 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1313 THERMAL_TYPE_EVERGREEN,
1314 THERMAL_TYPE_SUMO,
1315 THERMAL_TYPE_NI,
1316 THERMAL_TYPE_SI,
1317 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1318 THERMAL_TYPE_CI,
1319 THERMAL_TYPE_KV,
1320};
1321
1322enum amdgpu_dpm_auto_throttle_src {
1323 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1324 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1325};
1326
1327enum amdgpu_dpm_event_src {
1328 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1329 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1330 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1331 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1332 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1333};
1334
1335#define AMDGPU_MAX_VCE_LEVELS 6
1336
1337enum amdgpu_vce_level {
1338 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1339 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1340 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1341 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1342 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1343 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1344};
1345
1346struct amdgpu_ps {
1347 u32 caps; /* vbios flags */
1348 u32 class; /* vbios flags */
1349 u32 class2; /* vbios flags */
1350 /* UVD clocks */
1351 u32 vclk;
1352 u32 dclk;
1353 /* VCE clocks */
1354 u32 evclk;
1355 u32 ecclk;
1356 bool vce_active;
1357 enum amdgpu_vce_level vce_level;
1358 /* asic priv */
1359 void *ps_priv;
1360};
1361
1362struct amdgpu_dpm_thermal {
1363 /* thermal interrupt work */
1364 struct work_struct work;
1365 /* low temperature threshold */
1366 int min_temp;
1367 /* high temperature threshold */
1368 int max_temp;
1369 /* was last interrupt low to high or high to low */
1370 bool high_to_low;
1371 /* interrupt source */
1372 struct amdgpu_irq_src irq;
1373};
1374
1375enum amdgpu_clk_action
1376{
1377 AMDGPU_SCLK_UP = 1,
1378 AMDGPU_SCLK_DOWN
1379};
1380
1381struct amdgpu_blacklist_clocks
1382{
1383 u32 sclk;
1384 u32 mclk;
1385 enum amdgpu_clk_action action;
1386};
1387
1388struct amdgpu_clock_and_voltage_limits {
1389 u32 sclk;
1390 u32 mclk;
1391 u16 vddc;
1392 u16 vddci;
1393};
1394
1395struct amdgpu_clock_array {
1396 u32 count;
1397 u32 *values;
1398};
1399
1400struct amdgpu_clock_voltage_dependency_entry {
1401 u32 clk;
1402 u16 v;
1403};
1404
1405struct amdgpu_clock_voltage_dependency_table {
1406 u32 count;
1407 struct amdgpu_clock_voltage_dependency_entry *entries;
1408};
1409
1410union amdgpu_cac_leakage_entry {
1411 struct {
1412 u16 vddc;
1413 u32 leakage;
1414 };
1415 struct {
1416 u16 vddc1;
1417 u16 vddc2;
1418 u16 vddc3;
1419 };
1420};
1421
1422struct amdgpu_cac_leakage_table {
1423 u32 count;
1424 union amdgpu_cac_leakage_entry *entries;
1425};
1426
1427struct amdgpu_phase_shedding_limits_entry {
1428 u16 voltage;
1429 u32 sclk;
1430 u32 mclk;
1431};
1432
1433struct amdgpu_phase_shedding_limits_table {
1434 u32 count;
1435 struct amdgpu_phase_shedding_limits_entry *entries;
1436};
1437
1438struct amdgpu_uvd_clock_voltage_dependency_entry {
1439 u32 vclk;
1440 u32 dclk;
1441 u16 v;
1442};
1443
1444struct amdgpu_uvd_clock_voltage_dependency_table {
1445 u8 count;
1446 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1447};
1448
1449struct amdgpu_vce_clock_voltage_dependency_entry {
1450 u32 ecclk;
1451 u32 evclk;
1452 u16 v;
1453};
1454
1455struct amdgpu_vce_clock_voltage_dependency_table {
1456 u8 count;
1457 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1458};
1459
1460struct amdgpu_ppm_table {
1461 u8 ppm_design;
1462 u16 cpu_core_number;
1463 u32 platform_tdp;
1464 u32 small_ac_platform_tdp;
1465 u32 platform_tdc;
1466 u32 small_ac_platform_tdc;
1467 u32 apu_tdp;
1468 u32 dgpu_tdp;
1469 u32 dgpu_ulv_power;
1470 u32 tj_max;
1471};
1472
1473struct amdgpu_cac_tdp_table {
1474 u16 tdp;
1475 u16 configurable_tdp;
1476 u16 tdc;
1477 u16 battery_power_limit;
1478 u16 small_power_limit;
1479 u16 low_cac_leakage;
1480 u16 high_cac_leakage;
1481 u16 maximum_power_delivery_limit;
1482};
1483
1484struct amdgpu_dpm_dynamic_state {
1485 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1486 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1487 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1488 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1489 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1490 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1491 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1492 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1493 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1494 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1495 struct amdgpu_clock_array valid_sclk_values;
1496 struct amdgpu_clock_array valid_mclk_values;
1497 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1498 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1499 u32 mclk_sclk_ratio;
1500 u32 sclk_mclk_delta;
1501 u16 vddc_vddci_delta;
1502 u16 min_vddc_for_pcie_gen2;
1503 struct amdgpu_cac_leakage_table cac_leakage_table;
1504 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1505 struct amdgpu_ppm_table *ppm_table;
1506 struct amdgpu_cac_tdp_table *cac_tdp_table;
1507};
1508
1509struct amdgpu_dpm_fan {
1510 u16 t_min;
1511 u16 t_med;
1512 u16 t_high;
1513 u16 pwm_min;
1514 u16 pwm_med;
1515 u16 pwm_high;
1516 u8 t_hyst;
1517 u32 cycle_delay;
1518 u16 t_max;
1519 u8 control_mode;
1520 u16 default_max_fan_pwm;
1521 u16 default_fan_output_sensitivity;
1522 u16 fan_output_sensitivity;
1523 bool ucode_fan_control;
1524};
1525
1526enum amdgpu_pcie_gen {
1527 AMDGPU_PCIE_GEN1 = 0,
1528 AMDGPU_PCIE_GEN2 = 1,
1529 AMDGPU_PCIE_GEN3 = 2,
1530 AMDGPU_PCIE_GEN_INVALID = 0xffff
1531};
1532
1533enum amdgpu_dpm_forced_level {
1534 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1535 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1536 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
1537};
1538
1539struct amdgpu_vce_state {
1540 /* vce clocks */
1541 u32 evclk;
1542 u32 ecclk;
1543 /* gpu clocks */
1544 u32 sclk;
1545 u32 mclk;
1546 u8 clk_idx;
1547 u8 pstate;
1548};
1549
1550struct amdgpu_dpm_funcs {
1551 int (*get_temperature)(struct amdgpu_device *adev);
1552 int (*pre_set_power_state)(struct amdgpu_device *adev);
1553 int (*set_power_state)(struct amdgpu_device *adev);
1554 void (*post_set_power_state)(struct amdgpu_device *adev);
1555 void (*display_configuration_changed)(struct amdgpu_device *adev);
1556 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1557 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1558 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1559 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1560 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1561 bool (*vblank_too_short)(struct amdgpu_device *adev);
1562 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001563 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001564 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1565 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1566 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1567 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1568 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1569};
1570
1571struct amdgpu_dpm {
1572 struct amdgpu_ps *ps;
1573 /* number of valid power states */
1574 int num_ps;
1575 /* current power state that is active */
1576 struct amdgpu_ps *current_ps;
1577 /* requested power state */
1578 struct amdgpu_ps *requested_ps;
1579 /* boot up power state */
1580 struct amdgpu_ps *boot_ps;
1581 /* default uvd power state */
1582 struct amdgpu_ps *uvd_ps;
1583 /* vce requirements */
1584 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1585 enum amdgpu_vce_level vce_level;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001586 enum amd_pm_state_type state;
1587 enum amd_pm_state_type user_state;
Alex Deucher97b2e202015-04-20 16:51:00 -04001588 u32 platform_caps;
1589 u32 voltage_response_time;
1590 u32 backbias_response_time;
1591 void *priv;
1592 u32 new_active_crtcs;
1593 int new_active_crtc_count;
1594 u32 current_active_crtcs;
1595 int current_active_crtc_count;
1596 struct amdgpu_dpm_dynamic_state dyn_state;
1597 struct amdgpu_dpm_fan fan;
1598 u32 tdp_limit;
1599 u32 near_tdp_limit;
1600 u32 near_tdp_limit_adjusted;
1601 u32 sq_ramping_threshold;
1602 u32 cac_leakage;
1603 u16 tdp_od_limit;
1604 u32 tdp_adjustment;
1605 u16 load_line_slope;
1606 bool power_control;
1607 bool ac_power;
1608 /* special states active */
1609 bool thermal_active;
1610 bool uvd_active;
1611 bool vce_active;
1612 /* thermal handling */
1613 struct amdgpu_dpm_thermal thermal;
1614 /* forced levels */
1615 enum amdgpu_dpm_forced_level forced_level;
1616};
1617
1618struct amdgpu_pm {
1619 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001620 u32 current_sclk;
1621 u32 current_mclk;
1622 u32 default_sclk;
1623 u32 default_mclk;
1624 struct amdgpu_i2c_chan *i2c_bus;
1625 /* internal thermal controller on rv6xx+ */
1626 enum amdgpu_int_thermal_type int_thermal_type;
1627 struct device *int_hwmon_dev;
1628 /* fan control parameters */
1629 bool no_fan;
1630 u8 fan_pulses_per_revolution;
1631 u8 fan_min_rpm;
1632 u8 fan_max_rpm;
1633 /* dpm */
1634 bool dpm_enabled;
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001635 bool sysfs_initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -04001636 struct amdgpu_dpm dpm;
1637 const struct firmware *fw; /* SMC firmware */
1638 uint32_t fw_version;
1639 const struct amdgpu_dpm_funcs *funcs;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001640 uint32_t pcie_gen_mask;
1641 uint32_t pcie_mlw_mask;
Rex Zhu7fb72a12015-11-19 13:35:30 +08001642 struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
Alex Deucher97b2e202015-04-20 16:51:00 -04001643};
1644
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001645void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1646
Alex Deucher97b2e202015-04-20 16:51:00 -04001647/*
1648 * UVD
1649 */
1650#define AMDGPU_MAX_UVD_HANDLES 10
1651#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1652#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1653#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1654
1655struct amdgpu_uvd {
1656 struct amdgpu_bo *vcpu_bo;
1657 void *cpu_addr;
1658 uint64_t gpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001659 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1660 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1661 struct delayed_work idle_work;
1662 const struct firmware *fw; /* UVD firmware */
1663 struct amdgpu_ring ring;
1664 struct amdgpu_irq_src irq;
1665 bool address_64_bit;
1666};
1667
1668/*
1669 * VCE
1670 */
1671#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001672#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1673
Alex Deucher6a585772015-07-10 14:16:24 -04001674#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1675#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1676
Alex Deucher97b2e202015-04-20 16:51:00 -04001677struct amdgpu_vce {
1678 struct amdgpu_bo *vcpu_bo;
1679 uint64_t gpu_addr;
1680 unsigned fw_version;
1681 unsigned fb_version;
1682 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1683 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001684 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001685 struct delayed_work idle_work;
1686 const struct firmware *fw; /* VCE firmware */
1687 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1688 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001689 unsigned harvest_config;
Alex Deucher97b2e202015-04-20 16:51:00 -04001690};
1691
1692/*
1693 * SDMA
1694 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001695struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001696 /* SDMA firmware */
1697 const struct firmware *fw;
1698 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001699 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001700
1701 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001702 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001703};
1704
Alex Deucherc113ea12015-10-08 16:30:37 -04001705struct amdgpu_sdma {
1706 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1707 struct amdgpu_irq_src trap_irq;
1708 struct amdgpu_irq_src illegal_inst_irq;
1709 int num_instances;
1710};
1711
Alex Deucher97b2e202015-04-20 16:51:00 -04001712/*
1713 * Firmware
1714 */
1715struct amdgpu_firmware {
1716 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1717 bool smu_load;
1718 struct amdgpu_bo *fw_buf;
1719 unsigned int fw_size;
1720};
1721
1722/*
1723 * Benchmarking
1724 */
1725void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1726
1727
1728/*
1729 * Testing
1730 */
1731void amdgpu_test_moves(struct amdgpu_device *adev);
1732void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1733 struct amdgpu_ring *cpA,
1734 struct amdgpu_ring *cpB);
1735void amdgpu_test_syncing(struct amdgpu_device *adev);
1736
1737/*
1738 * MMU Notifier
1739 */
1740#if defined(CONFIG_MMU_NOTIFIER)
1741int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1742void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1743#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001744static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001745{
1746 return -ENODEV;
1747}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001748static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001749#endif
1750
1751/*
1752 * Debugfs
1753 */
1754struct amdgpu_debugfs {
1755 struct drm_info_list *files;
1756 unsigned num_files;
1757};
1758
1759int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1760 struct drm_info_list *files,
1761 unsigned nfiles);
1762int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1763
1764#if defined(CONFIG_DEBUG_FS)
1765int amdgpu_debugfs_init(struct drm_minor *minor);
1766void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1767#endif
1768
1769/*
1770 * amdgpu smumgr functions
1771 */
1772struct amdgpu_smumgr_funcs {
1773 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1774 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1775 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1776};
1777
1778/*
1779 * amdgpu smumgr
1780 */
1781struct amdgpu_smumgr {
1782 struct amdgpu_bo *toc_buf;
1783 struct amdgpu_bo *smu_buf;
1784 /* asic priv smu data */
1785 void *priv;
1786 spinlock_t smu_lock;
1787 /* smumgr functions */
1788 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1789 /* ucode loading complete flag */
1790 uint32_t fw_flags;
1791};
1792
1793/*
1794 * ASIC specific register table accessible by UMD
1795 */
1796struct amdgpu_allowed_register_entry {
1797 uint32_t reg_offset;
1798 bool untouched;
1799 bool grbm_indexed;
1800};
1801
1802struct amdgpu_cu_info {
1803 uint32_t number; /* total active CU number */
1804 uint32_t ao_cu_mask;
1805 uint32_t bitmap[4][4];
1806};
1807
1808
1809/*
1810 * ASIC specific functions.
1811 */
1812struct amdgpu_asic_funcs {
1813 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001814 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1815 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001816 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1817 u32 sh_num, u32 reg_offset, u32 *value);
1818 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1819 int (*reset)(struct amdgpu_device *adev);
1820 /* wait for mc_idle */
1821 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1822 /* get the reference clock */
1823 u32 (*get_xclk)(struct amdgpu_device *adev);
1824 /* get the gpu clock counter */
1825 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1826 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1827 /* MM block clocks */
1828 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1829 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1830};
1831
1832/*
1833 * IOCTL.
1834 */
1835int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1836 struct drm_file *filp);
1837int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1838 struct drm_file *filp);
1839
1840int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1841 struct drm_file *filp);
1842int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1843 struct drm_file *filp);
1844int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1845 struct drm_file *filp);
1846int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1847 struct drm_file *filp);
1848int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1849 struct drm_file *filp);
1850int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1851 struct drm_file *filp);
1852int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1853int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1854
1855int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1856 struct drm_file *filp);
1857
1858/* VRAM scratch page for HDP bug, default vram page */
1859struct amdgpu_vram_scratch {
1860 struct amdgpu_bo *robj;
1861 volatile uint32_t *ptr;
1862 u64 gpu_addr;
1863};
1864
1865/*
1866 * ACPI
1867 */
1868struct amdgpu_atif_notification_cfg {
1869 bool enabled;
1870 int command_code;
1871};
1872
1873struct amdgpu_atif_notifications {
1874 bool display_switch;
1875 bool expansion_mode_change;
1876 bool thermal_state;
1877 bool forced_power_state;
1878 bool system_power_state;
1879 bool display_conf_change;
1880 bool px_gfx_switch;
1881 bool brightness_change;
1882 bool dgpu_display_event;
1883};
1884
1885struct amdgpu_atif_functions {
1886 bool system_params;
1887 bool sbios_requests;
1888 bool select_active_disp;
1889 bool lid_state;
1890 bool get_tv_standard;
1891 bool set_tv_standard;
1892 bool get_panel_expansion_mode;
1893 bool set_panel_expansion_mode;
1894 bool temperature_change;
1895 bool graphics_device_types;
1896};
1897
1898struct amdgpu_atif {
1899 struct amdgpu_atif_notifications notifications;
1900 struct amdgpu_atif_functions functions;
1901 struct amdgpu_atif_notification_cfg notification_cfg;
1902 struct amdgpu_encoder *encoder_for_bl;
1903};
1904
1905struct amdgpu_atcs_functions {
1906 bool get_ext_state;
1907 bool pcie_perf_req;
1908 bool pcie_dev_rdy;
1909 bool pcie_bus_width;
1910};
1911
1912struct amdgpu_atcs {
1913 struct amdgpu_atcs_functions functions;
1914};
1915
Alex Deucher97b2e202015-04-20 16:51:00 -04001916/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001917 * CGS
1918 */
1919void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1920void amdgpu_cgs_destroy_device(void *cgs_device);
1921
1922
1923/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001924 * Core structure, functions and helpers.
1925 */
1926typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1927typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1928
1929typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1930typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1931
Alex Deucher8faf0e02015-07-28 11:50:31 -04001932struct amdgpu_ip_block_status {
1933 bool valid;
1934 bool sw;
1935 bool hw;
1936};
1937
Alex Deucher97b2e202015-04-20 16:51:00 -04001938struct amdgpu_device {
1939 struct device *dev;
1940 struct drm_device *ddev;
1941 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001942
1943 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001944 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001945 uint32_t family;
1946 uint32_t rev_id;
1947 uint32_t external_rev_id;
1948 unsigned long flags;
1949 int usec_timeout;
1950 const struct amdgpu_asic_funcs *asic_funcs;
1951 bool shutdown;
1952 bool suspend;
1953 bool need_dma32;
1954 bool accel_working;
Alex Deucher97b2e202015-04-20 16:51:00 -04001955 struct work_struct reset_work;
1956 struct notifier_block acpi_nb;
1957 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1958 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1959 unsigned debugfs_count;
1960#if defined(CONFIG_DEBUG_FS)
1961 struct dentry *debugfs_regs;
1962#endif
1963 struct amdgpu_atif atif;
1964 struct amdgpu_atcs atcs;
1965 struct mutex srbm_mutex;
1966 /* GRBM index mutex. Protects concurrent access to GRBM index */
1967 struct mutex grbm_idx_mutex;
1968 struct dev_pm_domain vga_pm_domain;
1969 bool have_disp_power_ref;
1970
1971 /* BIOS */
1972 uint8_t *bios;
1973 bool is_atom_bios;
1974 uint16_t bios_header_start;
1975 struct amdgpu_bo *stollen_vga_memory;
1976 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1977
1978 /* Register/doorbell mmio */
1979 resource_size_t rmmio_base;
1980 resource_size_t rmmio_size;
1981 void __iomem *rmmio;
1982 /* protects concurrent MM_INDEX/DATA based register access */
1983 spinlock_t mmio_idx_lock;
1984 /* protects concurrent SMC based register access */
1985 spinlock_t smc_idx_lock;
1986 amdgpu_rreg_t smc_rreg;
1987 amdgpu_wreg_t smc_wreg;
1988 /* protects concurrent PCIE register access */
1989 spinlock_t pcie_idx_lock;
1990 amdgpu_rreg_t pcie_rreg;
1991 amdgpu_wreg_t pcie_wreg;
1992 /* protects concurrent UVD register access */
1993 spinlock_t uvd_ctx_idx_lock;
1994 amdgpu_rreg_t uvd_ctx_rreg;
1995 amdgpu_wreg_t uvd_ctx_wreg;
1996 /* protects concurrent DIDT register access */
1997 spinlock_t didt_idx_lock;
1998 amdgpu_rreg_t didt_rreg;
1999 amdgpu_wreg_t didt_wreg;
2000 /* protects concurrent ENDPOINT (audio) register access */
2001 spinlock_t audio_endpt_idx_lock;
2002 amdgpu_block_rreg_t audio_endpt_rreg;
2003 amdgpu_block_wreg_t audio_endpt_wreg;
2004 void __iomem *rio_mem;
2005 resource_size_t rio_mem_size;
2006 struct amdgpu_doorbell doorbell;
2007
2008 /* clock/pll info */
2009 struct amdgpu_clock clock;
2010
2011 /* MC */
2012 struct amdgpu_mc mc;
2013 struct amdgpu_gart gart;
2014 struct amdgpu_dummy_page dummy_page;
2015 struct amdgpu_vm_manager vm_manager;
2016
2017 /* memory management */
2018 struct amdgpu_mman mman;
2019 struct amdgpu_gem gem;
2020 struct amdgpu_vram_scratch vram_scratch;
2021 struct amdgpu_wb wb;
2022 atomic64_t vram_usage;
2023 atomic64_t vram_vis_usage;
2024 atomic64_t gtt_usage;
2025 atomic64_t num_bytes_moved;
Marek Olšákd94aed52015-05-05 21:13:49 +02002026 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04002027
2028 /* display */
2029 struct amdgpu_mode_info mode_info;
2030 struct work_struct hotplug_work;
2031 struct amdgpu_irq_src crtc_irq;
2032 struct amdgpu_irq_src pageflip_irq;
2033 struct amdgpu_irq_src hpd_irq;
2034
2035 /* rings */
Alex Deucher97b2e202015-04-20 16:51:00 -04002036 unsigned fence_context;
2037 struct mutex ring_lock;
2038 unsigned num_rings;
2039 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2040 bool ib_pool_ready;
2041 struct amdgpu_sa_manager ring_tmp_bo;
2042
2043 /* interrupts */
2044 struct amdgpu_irq irq;
2045
Alex Deucher1f7371b2015-12-02 17:46:21 -05002046 /* powerplay */
2047 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05002048 bool pp_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05002049
Alex Deucher97b2e202015-04-20 16:51:00 -04002050 /* dpm */
2051 struct amdgpu_pm pm;
2052 u32 cg_flags;
2053 u32 pg_flags;
2054
2055 /* amdgpu smumgr */
2056 struct amdgpu_smumgr smu;
2057
2058 /* gfx */
2059 struct amdgpu_gfx gfx;
2060
2061 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04002062 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04002063
2064 /* uvd */
2065 bool has_uvd;
2066 struct amdgpu_uvd uvd;
2067
2068 /* vce */
2069 struct amdgpu_vce vce;
2070
2071 /* firmwares */
2072 struct amdgpu_firmware firmware;
2073
2074 /* GDS */
2075 struct amdgpu_gds gds;
2076
2077 const struct amdgpu_ip_block_version *ip_blocks;
2078 int num_ip_blocks;
Alex Deucher8faf0e02015-07-28 11:50:31 -04002079 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002080 struct mutex mn_lock;
2081 DECLARE_HASHTABLE(mn_hash, 7);
2082
2083 /* tracking pinned memory */
2084 u64 vram_pin_size;
2085 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002086
2087 /* amdkfd interface */
2088 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08002089
2090 /* kernel conext for IB submission */
Christian König47f38502015-08-04 17:51:05 +02002091 struct amdgpu_ctx kernel_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -04002092};
2093
2094bool amdgpu_device_is_px(struct drm_device *dev);
2095int amdgpu_device_init(struct amdgpu_device *adev,
2096 struct drm_device *ddev,
2097 struct pci_dev *pdev,
2098 uint32_t flags);
2099void amdgpu_device_fini(struct amdgpu_device *adev);
2100int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2101
2102uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2103 bool always_indirect);
2104void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2105 bool always_indirect);
2106u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2107void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2108
2109u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2110void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2111
2112/*
2113 * Cast helper
2114 */
2115extern const struct fence_ops amdgpu_fence_ops;
2116static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
2117{
2118 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
2119
2120 if (__f->base.ops == &amdgpu_fence_ops)
2121 return __f;
2122
2123 return NULL;
2124}
2125
2126/*
2127 * Registers read & write functions.
2128 */
2129#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2130#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2131#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2132#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2133#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2134#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2135#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2136#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2137#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2138#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2139#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2140#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2141#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2142#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2143#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2144#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2145#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2146#define WREG32_P(reg, val, mask) \
2147 do { \
2148 uint32_t tmp_ = RREG32(reg); \
2149 tmp_ &= (mask); \
2150 tmp_ |= ((val) & ~(mask)); \
2151 WREG32(reg, tmp_); \
2152 } while (0)
2153#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2154#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2155#define WREG32_PLL_P(reg, val, mask) \
2156 do { \
2157 uint32_t tmp_ = RREG32_PLL(reg); \
2158 tmp_ &= (mask); \
2159 tmp_ |= ((val) & ~(mask)); \
2160 WREG32_PLL(reg, tmp_); \
2161 } while (0)
2162#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2163#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2164#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2165
2166#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2167#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2168
2169#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2170#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2171
2172#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2173 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2174 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2175
2176#define REG_GET_FIELD(value, reg, field) \
2177 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2178
2179/*
2180 * BIOS helpers.
2181 */
2182#define RBIOS8(i) (adev->bios[i])
2183#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2184#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2185
2186/*
2187 * RING helpers.
2188 */
2189static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2190{
2191 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002192 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002193 ring->ring[ring->wptr++] = v;
2194 ring->wptr &= ring->ptr_mask;
2195 ring->count_dw--;
2196 ring->ring_free_dw--;
2197}
2198
Alex Deucherc113ea12015-10-08 16:30:37 -04002199static inline struct amdgpu_sdma_instance *
2200amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002201{
2202 struct amdgpu_device *adev = ring->adev;
2203 int i;
2204
Alex Deucherc113ea12015-10-08 16:30:37 -04002205 for (i = 0; i < adev->sdma.num_instances; i++)
2206 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002207 break;
2208
2209 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04002210 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002211 else
2212 return NULL;
2213}
2214
Alex Deucher97b2e202015-04-20 16:51:00 -04002215/*
2216 * ASICs macro.
2217 */
2218#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2219#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2220#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2221#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2222#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2223#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2224#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2225#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05002226#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04002227#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2228#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2229#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2230#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2231#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
2232#define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
2233#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
2234#define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
2235#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2236#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2237#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002238#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2239#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2240#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2241#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2242#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002243#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002244#define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
2245#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002246#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002247#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2248#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2249#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2250#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2251#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2252#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2253#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2254#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2255#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2256#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2257#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2258#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2259#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2260#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2261#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2262#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2263#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2264#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2265#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08002266#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08002267#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucher97b2e202015-04-20 16:51:00 -04002268#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2269#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2270#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2271#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002272#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
Alex Deucher97b2e202015-04-20 16:51:00 -04002273#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002274#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
Rex Zhu3af76f22015-10-15 17:23:43 +08002275
2276#define amdgpu_dpm_get_temperature(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002277 (adev)->pp_enabled ? \
2278 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
2279 (adev)->pm.funcs->get_temperature((adev))
Rex Zhu3af76f22015-10-15 17:23:43 +08002280
2281#define amdgpu_dpm_set_fan_control_mode(adev, m) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002282 (adev)->pp_enabled ? \
2283 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
2284 (adev)->pm.funcs->set_fan_control_mode((adev), (m))
Rex Zhu3af76f22015-10-15 17:23:43 +08002285
2286#define amdgpu_dpm_get_fan_control_mode(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002287 (adev)->pp_enabled ? \
2288 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
2289 (adev)->pm.funcs->get_fan_control_mode((adev))
Rex Zhu3af76f22015-10-15 17:23:43 +08002290
2291#define amdgpu_dpm_set_fan_speed_percent(adev, s) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002292 (adev)->pp_enabled ? \
2293 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
2294 (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
Rex Zhu3af76f22015-10-15 17:23:43 +08002295
2296#define amdgpu_dpm_get_fan_speed_percent(adev, s) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002297 (adev)->pp_enabled ? \
2298 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
2299 (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
Alex Deucher97b2e202015-04-20 16:51:00 -04002300
Rex Zhu1b5708f2015-11-10 18:25:24 -05002301#define amdgpu_dpm_get_sclk(adev, l) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002302 (adev)->pp_enabled ? \
2303 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
Rex Zhu1b5708f2015-11-10 18:25:24 -05002304 (adev)->pm.funcs->get_sclk((adev), (l))
2305
2306#define amdgpu_dpm_get_mclk(adev, l) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002307 (adev)->pp_enabled ? \
2308 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
2309 (adev)->pm.funcs->get_mclk((adev), (l))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002310
2311
2312#define amdgpu_dpm_force_performance_level(adev, l) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002313 (adev)->pp_enabled ? \
2314 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
2315 (adev)->pm.funcs->force_performance_level((adev), (l))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002316
2317#define amdgpu_dpm_powergate_uvd(adev, g) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002318 (adev)->pp_enabled ? \
2319 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
2320 (adev)->pm.funcs->powergate_uvd((adev), (g))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002321
2322#define amdgpu_dpm_powergate_vce(adev, g) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002323 (adev)->pp_enabled ? \
2324 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
2325 (adev)->pm.funcs->powergate_vce((adev), (g))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002326
2327#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002328 (adev)->pp_enabled ? \
2329 (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
2330 (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002331
2332#define amdgpu_dpm_get_current_power_state(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002333 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002334
2335#define amdgpu_dpm_get_performance_level(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002336 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002337
Jammy Zhoue61710c2015-11-10 18:31:08 -05002338#define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
Rex Zhu1b5708f2015-11-10 18:25:24 -05002339 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
2340
Alex Deucher97b2e202015-04-20 16:51:00 -04002341#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2342
2343/* Common functions */
2344int amdgpu_gpu_reset(struct amdgpu_device *adev);
2345void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2346bool amdgpu_card_posted(struct amdgpu_device *adev);
2347void amdgpu_update_display_priority(struct amdgpu_device *adev);
2348bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08002349
Alex Deucher97b2e202015-04-20 16:51:00 -04002350int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2351int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2352 u32 ip_instance, u32 ring,
2353 struct amdgpu_ring **out_ring);
2354void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2355bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
2356int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2357 uint32_t flags);
2358bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
2359bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2360uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2361 struct ttm_mem_reg *mem);
2362void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2363void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2364void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2365void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2366 const u32 *registers,
2367 const u32 array_size);
2368
2369bool amdgpu_device_is_px(struct drm_device *dev);
2370/* atpx handler */
2371#if defined(CONFIG_VGA_SWITCHEROO)
2372void amdgpu_register_atpx_handler(void);
2373void amdgpu_unregister_atpx_handler(void);
2374#else
2375static inline void amdgpu_register_atpx_handler(void) {}
2376static inline void amdgpu_unregister_atpx_handler(void) {}
2377#endif
2378
2379/*
2380 * KMS
2381 */
2382extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2383extern int amdgpu_max_kms_ioctl;
2384
2385int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2386int amdgpu_driver_unload_kms(struct drm_device *dev);
2387void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2388int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2389void amdgpu_driver_postclose_kms(struct drm_device *dev,
2390 struct drm_file *file_priv);
2391void amdgpu_driver_preclose_kms(struct drm_device *dev,
2392 struct drm_file *file_priv);
2393int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2394int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02002395u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
2396int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2397void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2398int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucher97b2e202015-04-20 16:51:00 -04002399 int *max_error,
2400 struct timeval *vblank_time,
2401 unsigned flags);
2402long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2403 unsigned long arg);
2404
2405/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002406 * functions used by amdgpu_encoder.c
2407 */
2408struct amdgpu_afmt_acr {
2409 u32 clock;
2410
2411 int n_32khz;
2412 int cts_32khz;
2413
2414 int n_44_1khz;
2415 int cts_44_1khz;
2416
2417 int n_48khz;
2418 int cts_48khz;
2419
2420};
2421
2422struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2423
2424/* amdgpu_acpi.c */
2425#if defined(CONFIG_ACPI)
2426int amdgpu_acpi_init(struct amdgpu_device *adev);
2427void amdgpu_acpi_fini(struct amdgpu_device *adev);
2428bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2429int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2430 u8 perf_req, bool advertise);
2431int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2432#else
2433static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2434static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2435#endif
2436
2437struct amdgpu_bo_va_mapping *
2438amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2439 uint64_t addr, struct amdgpu_bo **bo);
2440
2441#include "amdgpu_object.h"
2442
2443#endif