blob: 171e0388d5ec6548ef5f9dbaddcd007e91febebf [file] [log] [blame]
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001/*
2 * RTL8XXXU mac80211 USB driver
3 *
4 * Copyright (c) 2014 - 2015 Jes Sorensen <Jes.Sorensen@redhat.com>
5 *
6 * Portions, notably calibration code:
7 * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
8 *
9 * This driver was written as a replacement for the vendor provided
10 * rtl8723au driver. As the Realtek 8xxx chips are very similar in
11 * their programming interface, I have started adding support for
12 * additional 8xxx chips like the 8192cu, 8188cus, etc.
13 *
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of version 2 of the GNU General Public License as
16 * published by the Free Software Foundation.
17 *
18 * This program is distributed in the hope that it will be useful, but WITHOUT
19 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
20 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
21 * more details.
22 */
23
24#include <linux/init.h>
25#include <linux/kernel.h>
26#include <linux/sched.h>
27#include <linux/errno.h>
28#include <linux/slab.h>
29#include <linux/module.h>
30#include <linux/spinlock.h>
31#include <linux/list.h>
32#include <linux/usb.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ethtool.h>
36#include <linux/wireless.h>
37#include <linux/firmware.h>
38#include <linux/moduleparam.h>
39#include <net/mac80211.h>
40#include "rtl8xxxu.h"
41#include "rtl8xxxu_regs.h"
42
43#define DRIVER_NAME "rtl8xxxu"
44
Jes Sorensen3307d842016-02-29 17:03:59 -050045static int rtl8xxxu_debug = RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -040046static bool rtl8xxxu_ht40_2g;
47
48MODULE_AUTHOR("Jes Sorensen <Jes.Sorensen@redhat.com>");
49MODULE_DESCRIPTION("RTL8XXXu USB mac80211 Wireless LAN Driver");
50MODULE_LICENSE("GPL");
51MODULE_FIRMWARE("rtlwifi/rtl8723aufw_A.bin");
52MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B.bin");
53MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B_NoBT.bin");
54MODULE_FIRMWARE("rtlwifi/rtl8192cufw_A.bin");
55MODULE_FIRMWARE("rtlwifi/rtl8192cufw_B.bin");
56MODULE_FIRMWARE("rtlwifi/rtl8192cufw_TMSC.bin");
Jes Sorensenb001e082016-02-29 17:04:02 -050057MODULE_FIRMWARE("rtlwifi/rtl8192eu_nic.bin");
Jes Sorensen35a741f2016-02-29 17:04:10 -050058MODULE_FIRMWARE("rtlwifi/rtl8723bu_nic.bin");
59MODULE_FIRMWARE("rtlwifi/rtl8723bu_bt.bin");
Jes Sorensen26f1fad2015-10-14 20:44:51 -040060
61module_param_named(debug, rtl8xxxu_debug, int, 0600);
62MODULE_PARM_DESC(debug, "Set debug mask");
63module_param_named(ht40_2g, rtl8xxxu_ht40_2g, bool, 0600);
64MODULE_PARM_DESC(ht40_2g, "Enable HT40 support on the 2.4GHz band");
65
66#define USB_VENDOR_ID_REALTEK 0x0bda
67/* Minimum IEEE80211_MAX_FRAME_LEN */
68#define RTL_RX_BUFFER_SIZE IEEE80211_MAX_FRAME_LEN
69#define RTL8XXXU_RX_URBS 32
70#define RTL8XXXU_RX_URB_PENDING_WATER 8
71#define RTL8XXXU_TX_URBS 64
72#define RTL8XXXU_TX_URB_LOW_WATER 25
73#define RTL8XXXU_TX_URB_HIGH_WATER 32
74
75static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
76 struct rtl8xxxu_rx_urb *rx_urb);
77
78static struct ieee80211_rate rtl8xxxu_rates[] = {
79 { .bitrate = 10, .hw_value = DESC_RATE_1M, .flags = 0 },
80 { .bitrate = 20, .hw_value = DESC_RATE_2M, .flags = 0 },
81 { .bitrate = 55, .hw_value = DESC_RATE_5_5M, .flags = 0 },
82 { .bitrate = 110, .hw_value = DESC_RATE_11M, .flags = 0 },
83 { .bitrate = 60, .hw_value = DESC_RATE_6M, .flags = 0 },
84 { .bitrate = 90, .hw_value = DESC_RATE_9M, .flags = 0 },
85 { .bitrate = 120, .hw_value = DESC_RATE_12M, .flags = 0 },
86 { .bitrate = 180, .hw_value = DESC_RATE_18M, .flags = 0 },
87 { .bitrate = 240, .hw_value = DESC_RATE_24M, .flags = 0 },
88 { .bitrate = 360, .hw_value = DESC_RATE_36M, .flags = 0 },
89 { .bitrate = 480, .hw_value = DESC_RATE_48M, .flags = 0 },
90 { .bitrate = 540, .hw_value = DESC_RATE_54M, .flags = 0 },
91};
92
93static struct ieee80211_channel rtl8xxxu_channels_2g[] = {
94 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2412,
95 .hw_value = 1, .max_power = 30 },
96 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2417,
97 .hw_value = 2, .max_power = 30 },
98 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2422,
99 .hw_value = 3, .max_power = 30 },
100 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2427,
101 .hw_value = 4, .max_power = 30 },
102 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2432,
103 .hw_value = 5, .max_power = 30 },
104 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2437,
105 .hw_value = 6, .max_power = 30 },
106 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2442,
107 .hw_value = 7, .max_power = 30 },
108 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2447,
109 .hw_value = 8, .max_power = 30 },
110 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2452,
111 .hw_value = 9, .max_power = 30 },
112 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2457,
113 .hw_value = 10, .max_power = 30 },
114 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2462,
115 .hw_value = 11, .max_power = 30 },
116 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2467,
117 .hw_value = 12, .max_power = 30 },
118 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2472,
119 .hw_value = 13, .max_power = 30 },
120 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2484,
121 .hw_value = 14, .max_power = 30 }
122};
123
124static struct ieee80211_supported_band rtl8xxxu_supported_band = {
125 .channels = rtl8xxxu_channels_2g,
126 .n_channels = ARRAY_SIZE(rtl8xxxu_channels_2g),
127 .bitrates = rtl8xxxu_rates,
128 .n_bitrates = ARRAY_SIZE(rtl8xxxu_rates),
129};
130
131static struct rtl8xxxu_reg8val rtl8723a_mac_init_table[] = {
132 {0x420, 0x80}, {0x423, 0x00}, {0x430, 0x00}, {0x431, 0x00},
133 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
134 {0x436, 0x06}, {0x437, 0x07}, {0x438, 0x00}, {0x439, 0x00},
135 {0x43a, 0x00}, {0x43b, 0x01}, {0x43c, 0x04}, {0x43d, 0x05},
136 {0x43e, 0x06}, {0x43f, 0x07}, {0x440, 0x5d}, {0x441, 0x01},
137 {0x442, 0x00}, {0x444, 0x15}, {0x445, 0xf0}, {0x446, 0x0f},
138 {0x447, 0x00}, {0x458, 0x41}, {0x459, 0xa8}, {0x45a, 0x72},
139 {0x45b, 0xb9}, {0x460, 0x66}, {0x461, 0x66}, {0x462, 0x08},
140 {0x463, 0x03}, {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
141 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
142 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
143 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
144 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
145 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
146 {0x515, 0x10}, {0x516, 0x0a}, {0x517, 0x10}, {0x51a, 0x16},
147 {0x524, 0x0f}, {0x525, 0x4f}, {0x546, 0x40}, {0x547, 0x00},
148 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55a, 0x02},
149 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
150 {0x652, 0x20}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
151 {0x63f, 0x0e}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
152 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
153 {0x70a, 0x65}, {0x70b, 0x87}, {0xffff, 0xff},
154};
155
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -0500156static struct rtl8xxxu_reg8val rtl8723b_mac_init_table[] = {
157 {0x02f, 0x30}, {0x035, 0x00}, {0x039, 0x08}, {0x04e, 0xe0},
158 {0x064, 0x00}, {0x067, 0x20}, {0x428, 0x0a}, {0x429, 0x10},
159 {0x430, 0x00}, {0x431, 0x00},
160 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
161 {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
162 {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
163 {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
164 {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
165 {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
166 {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
167 {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
168 {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
169 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
170 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
171 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
172 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
173 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
174 {0x516, 0x0a}, {0x525, 0x4f},
175 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50},
176 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
177 {0x620, 0xff}, {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff},
178 {0x624, 0xff}, {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff},
179 {0x638, 0x50}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
180 {0x63f, 0x0e}, {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00},
181 {0x652, 0xc8}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
182 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
183 {0x70a, 0x65}, {0x70b, 0x87}, {0x765, 0x18}, {0x76e, 0x04},
184 {0xffff, 0xff},
185};
186
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400187static struct rtl8xxxu_reg32val rtl8723a_phy_1t_init_table[] = {
188 {0x800, 0x80040000}, {0x804, 0x00000003},
189 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
190 {0x810, 0x10001331}, {0x814, 0x020c3d10},
191 {0x818, 0x02200385}, {0x81c, 0x00000000},
192 {0x820, 0x01000100}, {0x824, 0x00390004},
193 {0x828, 0x00000000}, {0x82c, 0x00000000},
194 {0x830, 0x00000000}, {0x834, 0x00000000},
195 {0x838, 0x00000000}, {0x83c, 0x00000000},
196 {0x840, 0x00010000}, {0x844, 0x00000000},
197 {0x848, 0x00000000}, {0x84c, 0x00000000},
198 {0x850, 0x00000000}, {0x854, 0x00000000},
199 {0x858, 0x569a569a}, {0x85c, 0x001b25a4},
200 {0x860, 0x66f60110}, {0x864, 0x061f0130},
201 {0x868, 0x00000000}, {0x86c, 0x32323200},
202 {0x870, 0x07000760}, {0x874, 0x22004000},
203 {0x878, 0x00000808}, {0x87c, 0x00000000},
204 {0x880, 0xc0083070}, {0x884, 0x000004d5},
205 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
206 {0x890, 0x00000800}, {0x894, 0xfffffffe},
207 {0x898, 0x40302010}, {0x89c, 0x00706050},
208 {0x900, 0x00000000}, {0x904, 0x00000023},
209 {0x908, 0x00000000}, {0x90c, 0x81121111},
210 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
211 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
212 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
213 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
214 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
215 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
216 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
217 {0xa78, 0x00000900},
218 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
219 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
220 {0xc10, 0x08800000}, {0xc14, 0x40000100},
221 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
222 {0xc20, 0x00000000}, {0xc24, 0x00000000},
223 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
224 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
225 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
226 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
227 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
228 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
229 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
230 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
231 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
232 {0xc70, 0x2c7f000d}, {0xc74, 0x018610db},
233 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
234 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
235 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
236 {0xc90, 0x00121820}, {0xc94, 0x00000000},
237 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
238 {0xca0, 0x00000000}, {0xca4, 0x00000080},
239 {0xca8, 0x00000000}, {0xcac, 0x00000000},
240 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
241 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
242 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
243 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
244 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
245 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
246 {0xce0, 0x00222222}, {0xce4, 0x00000000},
247 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
248 {0xd00, 0x00080740}, {0xd04, 0x00020401},
249 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
250 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
251 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
252 {0xd30, 0x00000000}, {0xd34, 0x80608000},
253 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
254 {0xd40, 0x00000000}, {0xd44, 0x00000000},
255 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
256 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
257 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
258 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
259 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
260 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
261 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
262 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
263 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
264 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
265 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
266 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
267 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
268 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
269 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
270 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
271 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
272 {0xe68, 0x001b25a4}, {0xe6c, 0x631b25a0},
273 {0xe70, 0x631b25a0}, {0xe74, 0x081b25a0},
274 {0xe78, 0x081b25a0}, {0xe7c, 0x081b25a0},
275 {0xe80, 0x081b25a0}, {0xe84, 0x631b25a0},
276 {0xe88, 0x081b25a0}, {0xe8c, 0x631b25a0},
277 {0xed0, 0x631b25a0}, {0xed4, 0x631b25a0},
278 {0xed8, 0x631b25a0}, {0xedc, 0x001b25a0},
279 {0xee0, 0x001b25a0}, {0xeec, 0x6b1b25a0},
280 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
281 {0xf00, 0x00000300},
282 {0xffff, 0xffffffff},
283};
284
Jes Sorensen36c32582016-02-29 17:04:14 -0500285static struct rtl8xxxu_reg32val rtl8723b_phy_1t_init_table[] = {
286 {0x800, 0x80040000}, {0x804, 0x00000003},
287 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
288 {0x810, 0x10001331}, {0x814, 0x020c3d10},
289 {0x818, 0x02200385}, {0x81c, 0x00000000},
290 {0x820, 0x01000100}, {0x824, 0x00190204},
291 {0x828, 0x00000000}, {0x82c, 0x00000000},
292 {0x830, 0x00000000}, {0x834, 0x00000000},
293 {0x838, 0x00000000}, {0x83c, 0x00000000},
294 {0x840, 0x00010000}, {0x844, 0x00000000},
295 {0x848, 0x00000000}, {0x84c, 0x00000000},
296 {0x850, 0x00000000}, {0x854, 0x00000000},
297 {0x858, 0x569a11a9}, {0x85c, 0x01000014},
298 {0x860, 0x66f60110}, {0x864, 0x061f0649},
299 {0x868, 0x00000000}, {0x86c, 0x27272700},
300 {0x870, 0x07000760}, {0x874, 0x25004000},
301 {0x878, 0x00000808}, {0x87c, 0x00000000},
302 {0x880, 0xb0000c1c}, {0x884, 0x00000001},
303 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
304 {0x890, 0x00000800}, {0x894, 0xfffffffe},
305 {0x898, 0x40302010}, {0x89c, 0x00706050},
306 {0x900, 0x00000000}, {0x904, 0x00000023},
307 {0x908, 0x00000000}, {0x90c, 0x81121111},
308 {0x910, 0x00000002}, {0x914, 0x00000201},
309 {0xa00, 0x00d047c8}, {0xa04, 0x80ff800c},
310 {0xa08, 0x8c838300}, {0xa0c, 0x2e7f120f},
311 {0xa10, 0x9500bb78}, {0xa14, 0x1114d028},
312 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
313 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
314 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
315 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
316 {0xa78, 0x00000900}, {0xa7c, 0x225b0606},
317 {0xa80, 0x21806490}, {0xb2c, 0x00000000},
318 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
319 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
320 {0xc10, 0x08800000}, {0xc14, 0x40000100},
321 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
322 {0xc20, 0x00000000}, {0xc24, 0x00000000},
323 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
324 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
325 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
326 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
327 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
328 {0xc50, 0x69553420}, {0xc54, 0x43bc0094},
329 {0xc58, 0x00013149}, {0xc5c, 0x00250492},
330 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
331 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
332 {0xc70, 0x2c7f000d}, {0xc74, 0x020610db},
333 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
334 {0xc80, 0x390000e4}, {0xc84, 0x20f60000},
335 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
336 {0xc90, 0x00020e1a}, {0xc94, 0x00000000},
337 {0xc98, 0x00020e1a}, {0xc9c, 0x00007f7f},
338 {0xca0, 0x00000000}, {0xca4, 0x000300a0},
339 {0xca8, 0x00000000}, {0xcac, 0x00000000},
340 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
341 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
342 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
343 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
344 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
345 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
346 {0xce0, 0x00222222}, {0xce4, 0x00000000},
347 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
348 {0xd00, 0x00000740}, {0xd04, 0x40020401},
349 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
350 {0xd10, 0xa0633333}, {0xd14, 0x3333bc53},
351 {0xd18, 0x7a8f5b6f}, {0xd2c, 0xcc979975},
352 {0xd30, 0x00000000}, {0xd34, 0x80608000},
353 {0xd38, 0x00000000}, {0xd3c, 0x00127353},
354 {0xd40, 0x00000000}, {0xd44, 0x00000000},
355 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
356 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
357 {0xd58, 0x00000282}, {0xd5c, 0x30032064},
358 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
359 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
360 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
361 {0xd78, 0x000e3c24}, {0xe00, 0x2d2d2d2d},
362 {0xe04, 0x2d2d2d2d}, {0xe08, 0x0390272d},
363 {0xe10, 0x2d2d2d2d}, {0xe14, 0x2d2d2d2d},
364 {0xe18, 0x2d2d2d2d}, {0xe1c, 0x2d2d2d2d},
365 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
366 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
367 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
368 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
369 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
370 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
371 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
372 {0xe68, 0x001b2556}, {0xe6c, 0x00c00096},
373 {0xe70, 0x00c00096}, {0xe74, 0x01000056},
374 {0xe78, 0x01000014}, {0xe7c, 0x01000056},
375 {0xe80, 0x01000014}, {0xe84, 0x00c00096},
376 {0xe88, 0x01000056}, {0xe8c, 0x00c00096},
377 {0xed0, 0x00c00096}, {0xed4, 0x00c00096},
378 {0xed8, 0x00c00096}, {0xedc, 0x000000d6},
379 {0xee0, 0x000000d6}, {0xeec, 0x01c00016},
380 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
381 {0xf00, 0x00000300},
382 {0x820, 0x01000100}, {0x800, 0x83040000},
383 {0xffff, 0xffffffff},
384};
385
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400386static struct rtl8xxxu_reg32val rtl8192cu_phy_2t_init_table[] = {
387 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
388 {0x800, 0x80040002}, {0x804, 0x00000003},
389 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
390 {0x810, 0x10000330}, {0x814, 0x020c3d10},
391 {0x818, 0x02200385}, {0x81c, 0x00000000},
392 {0x820, 0x01000100}, {0x824, 0x00390004},
393 {0x828, 0x01000100}, {0x82c, 0x00390004},
394 {0x830, 0x27272727}, {0x834, 0x27272727},
395 {0x838, 0x27272727}, {0x83c, 0x27272727},
396 {0x840, 0x00010000}, {0x844, 0x00010000},
397 {0x848, 0x27272727}, {0x84c, 0x27272727},
398 {0x850, 0x00000000}, {0x854, 0x00000000},
399 {0x858, 0x569a569a}, {0x85c, 0x0c1b25a4},
400 {0x860, 0x66e60230}, {0x864, 0x061f0130},
401 {0x868, 0x27272727}, {0x86c, 0x2b2b2b27},
402 {0x870, 0x07000700}, {0x874, 0x22184000},
403 {0x878, 0x08080808}, {0x87c, 0x00000000},
404 {0x880, 0xc0083070}, {0x884, 0x000004d5},
405 {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
406 {0x890, 0x00000800}, {0x894, 0xfffffffe},
407 {0x898, 0x40302010}, {0x89c, 0x00706050},
408 {0x900, 0x00000000}, {0x904, 0x00000023},
409 {0x908, 0x00000000}, {0x90c, 0x81121313},
410 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
411 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
412 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
413 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
414 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
415 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
416 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
417 {0xc00, 0x48071d40}, {0xc04, 0x03a05633},
418 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
419 {0xc10, 0x08800000}, {0xc14, 0x40000100},
420 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
421 {0xc20, 0x00000000}, {0xc24, 0x00000000},
422 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
423 {0xc30, 0x69e9ac44}, {0xc34, 0x469652cf},
424 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
425 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
426 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
427 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
428 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
429 {0xc60, 0x00000000}, {0xc64, 0x5116848b},
430 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
431 {0xc70, 0x2c7f000d}, {0xc74, 0x2186115b},
432 {0xc78, 0x0000001f}, {0xc7c, 0x00b99612},
433 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
434 {0xc88, 0x40000100}, {0xc8c, 0xa0e40000},
435 {0xc90, 0x00121820}, {0xc94, 0x00000000},
436 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
437 {0xca0, 0x00000000}, {0xca4, 0x00000080},
438 {0xca8, 0x00000000}, {0xcac, 0x00000000},
439 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
440 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
441 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
442 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
443 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
444 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
445 {0xce0, 0x00222222}, {0xce4, 0x00000000},
446 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
447 {0xd00, 0x00080740}, {0xd04, 0x00020403},
448 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
449 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
450 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
451 {0xd30, 0x00000000}, {0xd34, 0x80608000},
452 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
453 {0xd40, 0x00000000}, {0xd44, 0x00000000},
454 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
455 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
456 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
457 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
458 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
459 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
460 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
461 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
462 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
463 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
464 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
465 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
466 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
467 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
468 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
469 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
470 {0xe5c, 0x28160d05}, {0xe60, 0x00000010},
471 {0xe68, 0x001b25a4}, {0xe6c, 0x63db25a4},
472 {0xe70, 0x63db25a4}, {0xe74, 0x0c1b25a4},
473 {0xe78, 0x0c1b25a4}, {0xe7c, 0x0c1b25a4},
474 {0xe80, 0x0c1b25a4}, {0xe84, 0x63db25a4},
475 {0xe88, 0x0c1b25a4}, {0xe8c, 0x63db25a4},
476 {0xed0, 0x63db25a4}, {0xed4, 0x63db25a4},
477 {0xed8, 0x63db25a4}, {0xedc, 0x001b25a4},
478 {0xee0, 0x001b25a4}, {0xeec, 0x6fdb25a4},
479 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
480 {0xf00, 0x00000300},
481 {0xffff, 0xffffffff},
482};
483
484static struct rtl8xxxu_reg32val rtl8188ru_phy_1t_highpa_table[] = {
485 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
486 {0x040, 0x000c0004}, {0x800, 0x80040000},
487 {0x804, 0x00000001}, {0x808, 0x0000fc00},
488 {0x80c, 0x0000000a}, {0x810, 0x10005388},
489 {0x814, 0x020c3d10}, {0x818, 0x02200385},
490 {0x81c, 0x00000000}, {0x820, 0x01000100},
491 {0x824, 0x00390204}, {0x828, 0x00000000},
492 {0x82c, 0x00000000}, {0x830, 0x00000000},
493 {0x834, 0x00000000}, {0x838, 0x00000000},
494 {0x83c, 0x00000000}, {0x840, 0x00010000},
495 {0x844, 0x00000000}, {0x848, 0x00000000},
496 {0x84c, 0x00000000}, {0x850, 0x00000000},
497 {0x854, 0x00000000}, {0x858, 0x569a569a},
498 {0x85c, 0x001b25a4}, {0x860, 0x66e60230},
499 {0x864, 0x061f0130}, {0x868, 0x00000000},
500 {0x86c, 0x20202000}, {0x870, 0x03000300},
501 {0x874, 0x22004000}, {0x878, 0x00000808},
502 {0x87c, 0x00ffc3f1}, {0x880, 0xc0083070},
503 {0x884, 0x000004d5}, {0x888, 0x00000000},
504 {0x88c, 0xccc000c0}, {0x890, 0x00000800},
505 {0x894, 0xfffffffe}, {0x898, 0x40302010},
506 {0x89c, 0x00706050}, {0x900, 0x00000000},
507 {0x904, 0x00000023}, {0x908, 0x00000000},
508 {0x90c, 0x81121111}, {0xa00, 0x00d047c8},
509 {0xa04, 0x80ff000c}, {0xa08, 0x8c838300},
510 {0xa0c, 0x2e68120f}, {0xa10, 0x9500bb78},
511 {0xa14, 0x11144028}, {0xa18, 0x00881117},
512 {0xa1c, 0x89140f00}, {0xa20, 0x15160000},
513 {0xa24, 0x070b0f12}, {0xa28, 0x00000104},
514 {0xa2c, 0x00d30000}, {0xa70, 0x101fbf00},
515 {0xa74, 0x00000007}, {0xc00, 0x48071d40},
516 {0xc04, 0x03a05611}, {0xc08, 0x000000e4},
517 {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
518 {0xc14, 0x40000100}, {0xc18, 0x08800000},
519 {0xc1c, 0x40000100}, {0xc20, 0x00000000},
520 {0xc24, 0x00000000}, {0xc28, 0x00000000},
521 {0xc2c, 0x00000000}, {0xc30, 0x69e9ac44},
522 {0xc34, 0x469652cf}, {0xc38, 0x49795994},
523 {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
524 {0xc44, 0x000100b7}, {0xc48, 0xec020107},
525 {0xc4c, 0x007f037f}, {0xc50, 0x6954342e},
526 {0xc54, 0x43bc0094}, {0xc58, 0x6954342f},
527 {0xc5c, 0x433c0094}, {0xc60, 0x00000000},
528 {0xc64, 0x5116848b}, {0xc68, 0x47c00bff},
529 {0xc6c, 0x00000036}, {0xc70, 0x2c46000d},
530 {0xc74, 0x018610db}, {0xc78, 0x0000001f},
531 {0xc7c, 0x00b91612}, {0xc80, 0x24000090},
532 {0xc84, 0x20f60000}, {0xc88, 0x24000090},
533 {0xc8c, 0x20200000}, {0xc90, 0x00121820},
534 {0xc94, 0x00000000}, {0xc98, 0x00121820},
535 {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
536 {0xca4, 0x00000080}, {0xca8, 0x00000000},
537 {0xcac, 0x00000000}, {0xcb0, 0x00000000},
538 {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
539 {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
540 {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
541 {0xccc, 0x00000000}, {0xcd0, 0x00000000},
542 {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
543 {0xcdc, 0x00766932}, {0xce0, 0x00222222},
544 {0xce4, 0x00000000}, {0xce8, 0x37644302},
545 {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
546 {0xd04, 0x00020401}, {0xd08, 0x0000907f},
547 {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
548 {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
549 {0xd2c, 0xcc979975}, {0xd30, 0x00000000},
550 {0xd34, 0x80608000}, {0xd38, 0x00000000},
551 {0xd3c, 0x00027293}, {0xd40, 0x00000000},
552 {0xd44, 0x00000000}, {0xd48, 0x00000000},
553 {0xd4c, 0x00000000}, {0xd50, 0x6437140a},
554 {0xd54, 0x00000000}, {0xd58, 0x00000000},
555 {0xd5c, 0x30032064}, {0xd60, 0x4653de68},
556 {0xd64, 0x04518a3c}, {0xd68, 0x00002101},
557 {0xd6c, 0x2a201c16}, {0xd70, 0x1812362e},
558 {0xd74, 0x322c2220}, {0xd78, 0x000e3c24},
559 {0xe00, 0x24242424}, {0xe04, 0x24242424},
560 {0xe08, 0x03902024}, {0xe10, 0x24242424},
561 {0xe14, 0x24242424}, {0xe18, 0x24242424},
562 {0xe1c, 0x24242424}, {0xe28, 0x00000000},
563 {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
564 {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
565 {0xe40, 0x01007c00}, {0xe44, 0x01004800},
566 {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
567 {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
568 {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
569 {0xe60, 0x00000008}, {0xe68, 0x001b25a4},
570 {0xe6c, 0x631b25a0}, {0xe70, 0x631b25a0},
571 {0xe74, 0x081b25a0}, {0xe78, 0x081b25a0},
572 {0xe7c, 0x081b25a0}, {0xe80, 0x081b25a0},
573 {0xe84, 0x631b25a0}, {0xe88, 0x081b25a0},
574 {0xe8c, 0x631b25a0}, {0xed0, 0x631b25a0},
575 {0xed4, 0x631b25a0}, {0xed8, 0x631b25a0},
576 {0xedc, 0x001b25a0}, {0xee0, 0x001b25a0},
577 {0xeec, 0x6b1b25a0}, {0xee8, 0x31555448},
578 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
579 {0xf00, 0x00000300},
580 {0xffff, 0xffffffff},
581};
582
583static struct rtl8xxxu_reg32val rtl8xxx_agc_standard_table[] = {
584 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
585 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
586 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
587 {0xc78, 0x7a060001}, {0xc78, 0x79070001},
588 {0xc78, 0x78080001}, {0xc78, 0x77090001},
589 {0xc78, 0x760a0001}, {0xc78, 0x750b0001},
590 {0xc78, 0x740c0001}, {0xc78, 0x730d0001},
591 {0xc78, 0x720e0001}, {0xc78, 0x710f0001},
592 {0xc78, 0x70100001}, {0xc78, 0x6f110001},
593 {0xc78, 0x6e120001}, {0xc78, 0x6d130001},
594 {0xc78, 0x6c140001}, {0xc78, 0x6b150001},
595 {0xc78, 0x6a160001}, {0xc78, 0x69170001},
596 {0xc78, 0x68180001}, {0xc78, 0x67190001},
597 {0xc78, 0x661a0001}, {0xc78, 0x651b0001},
598 {0xc78, 0x641c0001}, {0xc78, 0x631d0001},
599 {0xc78, 0x621e0001}, {0xc78, 0x611f0001},
600 {0xc78, 0x60200001}, {0xc78, 0x49210001},
601 {0xc78, 0x48220001}, {0xc78, 0x47230001},
602 {0xc78, 0x46240001}, {0xc78, 0x45250001},
603 {0xc78, 0x44260001}, {0xc78, 0x43270001},
604 {0xc78, 0x42280001}, {0xc78, 0x41290001},
605 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
606 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
607 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
608 {0xc78, 0x21300001}, {0xc78, 0x20310001},
609 {0xc78, 0x06320001}, {0xc78, 0x05330001},
610 {0xc78, 0x04340001}, {0xc78, 0x03350001},
611 {0xc78, 0x02360001}, {0xc78, 0x01370001},
612 {0xc78, 0x00380001}, {0xc78, 0x00390001},
613 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
614 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
615 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
616 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
617 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
618 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
619 {0xc78, 0x7a460001}, {0xc78, 0x79470001},
620 {0xc78, 0x78480001}, {0xc78, 0x77490001},
621 {0xc78, 0x764a0001}, {0xc78, 0x754b0001},
622 {0xc78, 0x744c0001}, {0xc78, 0x734d0001},
623 {0xc78, 0x724e0001}, {0xc78, 0x714f0001},
624 {0xc78, 0x70500001}, {0xc78, 0x6f510001},
625 {0xc78, 0x6e520001}, {0xc78, 0x6d530001},
626 {0xc78, 0x6c540001}, {0xc78, 0x6b550001},
627 {0xc78, 0x6a560001}, {0xc78, 0x69570001},
628 {0xc78, 0x68580001}, {0xc78, 0x67590001},
629 {0xc78, 0x665a0001}, {0xc78, 0x655b0001},
630 {0xc78, 0x645c0001}, {0xc78, 0x635d0001},
631 {0xc78, 0x625e0001}, {0xc78, 0x615f0001},
632 {0xc78, 0x60600001}, {0xc78, 0x49610001},
633 {0xc78, 0x48620001}, {0xc78, 0x47630001},
634 {0xc78, 0x46640001}, {0xc78, 0x45650001},
635 {0xc78, 0x44660001}, {0xc78, 0x43670001},
636 {0xc78, 0x42680001}, {0xc78, 0x41690001},
637 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
638 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
639 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
640 {0xc78, 0x21700001}, {0xc78, 0x20710001},
641 {0xc78, 0x06720001}, {0xc78, 0x05730001},
642 {0xc78, 0x04740001}, {0xc78, 0x03750001},
643 {0xc78, 0x02760001}, {0xc78, 0x01770001},
644 {0xc78, 0x00780001}, {0xc78, 0x00790001},
645 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
646 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
647 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
648 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
649 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
650 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
651 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
652 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
653 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
654 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
655 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
656 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
657 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
658 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
659 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
660 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
661 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
662 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
663 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
664 {0xffff, 0xffffffff}
665};
666
667static struct rtl8xxxu_reg32val rtl8xxx_agc_highpa_table[] = {
668 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
669 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
670 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
671 {0xc78, 0x7b060001}, {0xc78, 0x7b070001},
672 {0xc78, 0x7b080001}, {0xc78, 0x7a090001},
673 {0xc78, 0x790a0001}, {0xc78, 0x780b0001},
674 {0xc78, 0x770c0001}, {0xc78, 0x760d0001},
675 {0xc78, 0x750e0001}, {0xc78, 0x740f0001},
676 {0xc78, 0x73100001}, {0xc78, 0x72110001},
677 {0xc78, 0x71120001}, {0xc78, 0x70130001},
678 {0xc78, 0x6f140001}, {0xc78, 0x6e150001},
679 {0xc78, 0x6d160001}, {0xc78, 0x6c170001},
680 {0xc78, 0x6b180001}, {0xc78, 0x6a190001},
681 {0xc78, 0x691a0001}, {0xc78, 0x681b0001},
682 {0xc78, 0x671c0001}, {0xc78, 0x661d0001},
683 {0xc78, 0x651e0001}, {0xc78, 0x641f0001},
684 {0xc78, 0x63200001}, {0xc78, 0x62210001},
685 {0xc78, 0x61220001}, {0xc78, 0x60230001},
686 {0xc78, 0x46240001}, {0xc78, 0x45250001},
687 {0xc78, 0x44260001}, {0xc78, 0x43270001},
688 {0xc78, 0x42280001}, {0xc78, 0x41290001},
689 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
690 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
691 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
692 {0xc78, 0x21300001}, {0xc78, 0x20310001},
693 {0xc78, 0x06320001}, {0xc78, 0x05330001},
694 {0xc78, 0x04340001}, {0xc78, 0x03350001},
695 {0xc78, 0x02360001}, {0xc78, 0x01370001},
696 {0xc78, 0x00380001}, {0xc78, 0x00390001},
697 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
698 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
699 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
700 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
701 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
702 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
703 {0xc78, 0x7b460001}, {0xc78, 0x7b470001},
704 {0xc78, 0x7b480001}, {0xc78, 0x7a490001},
705 {0xc78, 0x794a0001}, {0xc78, 0x784b0001},
706 {0xc78, 0x774c0001}, {0xc78, 0x764d0001},
707 {0xc78, 0x754e0001}, {0xc78, 0x744f0001},
708 {0xc78, 0x73500001}, {0xc78, 0x72510001},
709 {0xc78, 0x71520001}, {0xc78, 0x70530001},
710 {0xc78, 0x6f540001}, {0xc78, 0x6e550001},
711 {0xc78, 0x6d560001}, {0xc78, 0x6c570001},
712 {0xc78, 0x6b580001}, {0xc78, 0x6a590001},
713 {0xc78, 0x695a0001}, {0xc78, 0x685b0001},
714 {0xc78, 0x675c0001}, {0xc78, 0x665d0001},
715 {0xc78, 0x655e0001}, {0xc78, 0x645f0001},
716 {0xc78, 0x63600001}, {0xc78, 0x62610001},
717 {0xc78, 0x61620001}, {0xc78, 0x60630001},
718 {0xc78, 0x46640001}, {0xc78, 0x45650001},
719 {0xc78, 0x44660001}, {0xc78, 0x43670001},
720 {0xc78, 0x42680001}, {0xc78, 0x41690001},
721 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
722 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
723 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
724 {0xc78, 0x21700001}, {0xc78, 0x20710001},
725 {0xc78, 0x06720001}, {0xc78, 0x05730001},
726 {0xc78, 0x04740001}, {0xc78, 0x03750001},
727 {0xc78, 0x02760001}, {0xc78, 0x01770001},
728 {0xc78, 0x00780001}, {0xc78, 0x00790001},
729 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
730 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
731 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
732 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
733 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
734 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
735 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
736 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
737 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
738 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
739 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
740 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
741 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
742 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
743 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
744 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
745 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
746 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
747 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
748 {0xffff, 0xffffffff}
749};
750
Jes Sorensenb9f498e2016-02-29 17:04:18 -0500751static struct rtl8xxxu_reg32val rtl8xxx_agc_8723bu_table[] = {
752 {0xc78, 0xfd000001}, {0xc78, 0xfc010001},
753 {0xc78, 0xfb020001}, {0xc78, 0xfa030001},
754 {0xc78, 0xf9040001}, {0xc78, 0xf8050001},
755 {0xc78, 0xf7060001}, {0xc78, 0xf6070001},
756 {0xc78, 0xf5080001}, {0xc78, 0xf4090001},
757 {0xc78, 0xf30a0001}, {0xc78, 0xf20b0001},
758 {0xc78, 0xf10c0001}, {0xc78, 0xf00d0001},
759 {0xc78, 0xef0e0001}, {0xc78, 0xee0f0001},
760 {0xc78, 0xed100001}, {0xc78, 0xec110001},
761 {0xc78, 0xeb120001}, {0xc78, 0xea130001},
762 {0xc78, 0xe9140001}, {0xc78, 0xe8150001},
763 {0xc78, 0xe7160001}, {0xc78, 0xe6170001},
764 {0xc78, 0xe5180001}, {0xc78, 0xe4190001},
765 {0xc78, 0xe31a0001}, {0xc78, 0xa51b0001},
766 {0xc78, 0xa41c0001}, {0xc78, 0xa31d0001},
767 {0xc78, 0x671e0001}, {0xc78, 0x661f0001},
768 {0xc78, 0x65200001}, {0xc78, 0x64210001},
769 {0xc78, 0x63220001}, {0xc78, 0x4a230001},
770 {0xc78, 0x49240001}, {0xc78, 0x48250001},
771 {0xc78, 0x47260001}, {0xc78, 0x46270001},
772 {0xc78, 0x45280001}, {0xc78, 0x44290001},
773 {0xc78, 0x432a0001}, {0xc78, 0x422b0001},
774 {0xc78, 0x292c0001}, {0xc78, 0x282d0001},
775 {0xc78, 0x272e0001}, {0xc78, 0x262f0001},
776 {0xc78, 0x0a300001}, {0xc78, 0x09310001},
777 {0xc78, 0x08320001}, {0xc78, 0x07330001},
778 {0xc78, 0x06340001}, {0xc78, 0x05350001},
779 {0xc78, 0x04360001}, {0xc78, 0x03370001},
780 {0xc78, 0x02380001}, {0xc78, 0x01390001},
781 {0xc78, 0x013a0001}, {0xc78, 0x013b0001},
782 {0xc78, 0x013c0001}, {0xc78, 0x013d0001},
783 {0xc78, 0x013e0001}, {0xc78, 0x013f0001},
784 {0xc78, 0xfc400001}, {0xc78, 0xfb410001},
785 {0xc78, 0xfa420001}, {0xc78, 0xf9430001},
786 {0xc78, 0xf8440001}, {0xc78, 0xf7450001},
787 {0xc78, 0xf6460001}, {0xc78, 0xf5470001},
788 {0xc78, 0xf4480001}, {0xc78, 0xf3490001},
789 {0xc78, 0xf24a0001}, {0xc78, 0xf14b0001},
790 {0xc78, 0xf04c0001}, {0xc78, 0xef4d0001},
791 {0xc78, 0xee4e0001}, {0xc78, 0xed4f0001},
792 {0xc78, 0xec500001}, {0xc78, 0xeb510001},
793 {0xc78, 0xea520001}, {0xc78, 0xe9530001},
794 {0xc78, 0xe8540001}, {0xc78, 0xe7550001},
795 {0xc78, 0xe6560001}, {0xc78, 0xe5570001},
796 {0xc78, 0xe4580001}, {0xc78, 0xe3590001},
797 {0xc78, 0xa65a0001}, {0xc78, 0xa55b0001},
798 {0xc78, 0xa45c0001}, {0xc78, 0xa35d0001},
799 {0xc78, 0x675e0001}, {0xc78, 0x665f0001},
800 {0xc78, 0x65600001}, {0xc78, 0x64610001},
801 {0xc78, 0x63620001}, {0xc78, 0x62630001},
802 {0xc78, 0x61640001}, {0xc78, 0x48650001},
803 {0xc78, 0x47660001}, {0xc78, 0x46670001},
804 {0xc78, 0x45680001}, {0xc78, 0x44690001},
805 {0xc78, 0x436a0001}, {0xc78, 0x426b0001},
806 {0xc78, 0x286c0001}, {0xc78, 0x276d0001},
807 {0xc78, 0x266e0001}, {0xc78, 0x256f0001},
808 {0xc78, 0x24700001}, {0xc78, 0x09710001},
809 {0xc78, 0x08720001}, {0xc78, 0x07730001},
810 {0xc78, 0x06740001}, {0xc78, 0x05750001},
811 {0xc78, 0x04760001}, {0xc78, 0x03770001},
812 {0xc78, 0x02780001}, {0xc78, 0x01790001},
813 {0xc78, 0x017a0001}, {0xc78, 0x017b0001},
814 {0xc78, 0x017c0001}, {0xc78, 0x017d0001},
815 {0xc78, 0x017e0001}, {0xc78, 0x017f0001},
816 {0xc50, 0x69553422},
817 {0xc50, 0x69553420},
818 {0x824, 0x00390204},
819 {0xffff, 0xffffffff}
820};
821
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400822static struct rtl8xxxu_rfregval rtl8723au_radioa_1t_init_table[] = {
823 {0x00, 0x00030159}, {0x01, 0x00031284},
824 {0x02, 0x00098000}, {0x03, 0x00039c63},
825 {0x04, 0x000210e7}, {0x09, 0x0002044f},
826 {0x0a, 0x0001a3f1}, {0x0b, 0x00014787},
827 {0x0c, 0x000896fe}, {0x0d, 0x0000e02c},
828 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
829 {0x19, 0x00000000}, {0x1a, 0x00030355},
830 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
831 {0x1d, 0x000a1250}, {0x1e, 0x0000024f},
832 {0x1f, 0x00000000}, {0x20, 0x0000b614},
833 {0x21, 0x0006c000}, {0x22, 0x00000000},
834 {0x23, 0x00001558}, {0x24, 0x00000060},
835 {0x25, 0x00000483}, {0x26, 0x0004f000},
836 {0x27, 0x000ec7d9}, {0x28, 0x00057730},
837 {0x29, 0x00004783}, {0x2a, 0x00000001},
838 {0x2b, 0x00021334}, {0x2a, 0x00000000},
839 {0x2b, 0x00000054}, {0x2a, 0x00000001},
840 {0x2b, 0x00000808}, {0x2b, 0x00053333},
841 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
842 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
843 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
844 {0x2b, 0x00000808}, {0x2b, 0x00063333},
845 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
846 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
847 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
848 {0x2b, 0x00000808}, {0x2b, 0x00073333},
849 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
850 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
851 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
852 {0x2b, 0x00000709}, {0x2b, 0x00063333},
853 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
854 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
855 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
856 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
857 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
858 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
859 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
860 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
861 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
862 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
863 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
864 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
865 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
866 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
867 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
868 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
869 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
870 {0x10, 0x0002000f}, {0x11, 0x000203f9},
871 {0x10, 0x0003000f}, {0x11, 0x000ff500},
872 {0x10, 0x00000000}, {0x11, 0x00000000},
873 {0x10, 0x0008000f}, {0x11, 0x0003f100},
874 {0x10, 0x0009000f}, {0x11, 0x00023100},
875 {0x12, 0x00032000}, {0x12, 0x00071000},
876 {0x12, 0x000b0000}, {0x12, 0x000fc000},
877 {0x13, 0x000287b3}, {0x13, 0x000244b7},
878 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
879 {0x13, 0x00018493}, {0x13, 0x0001429b},
880 {0x13, 0x00010299}, {0x13, 0x0000c29c},
881 {0x13, 0x000081a0}, {0x13, 0x000040ac},
882 {0x13, 0x00000020}, {0x14, 0x0001944c},
883 {0x14, 0x00059444}, {0x14, 0x0009944c},
884 {0x14, 0x000d9444}, {0x15, 0x0000f474},
885 {0x15, 0x0004f477}, {0x15, 0x0008f455},
886 {0x15, 0x000cf455}, {0x16, 0x00000339},
887 {0x16, 0x00040339}, {0x16, 0x00080339},
888 {0x16, 0x000c0366}, {0x00, 0x00010159},
889 {0x18, 0x0000f401}, {0xfe, 0x00000000},
890 {0xfe, 0x00000000}, {0x1f, 0x00000003},
891 {0xfe, 0x00000000}, {0xfe, 0x00000000},
892 {0x1e, 0x00000247}, {0x1f, 0x00000000},
893 {0x00, 0x00030159},
894 {0xff, 0xffffffff}
895};
896
Jes Sorensen22a31d42016-02-29 17:04:15 -0500897static struct rtl8xxxu_rfregval rtl8723bu_radioa_1t_init_table[] = {
898 {0x00, 0x00010000}, {0xb0, 0x000dffe0},
899 {0xfe, 0x00000000}, {0xfe, 0x00000000},
900 {0xfe, 0x00000000}, {0xb1, 0x00000018},
901 {0xfe, 0x00000000}, {0xfe, 0x00000000},
902 {0xfe, 0x00000000}, {0xb2, 0x00084c00},
903 {0xb5, 0x0000d2cc}, {0xb6, 0x000925aa},
904 {0xb7, 0x00000010}, {0xb8, 0x0000907f},
905 {0x5c, 0x00000002}, {0x7c, 0x00000002},
906 {0x7e, 0x00000005}, {0x8b, 0x0006fc00},
907 {0xb0, 0x000ff9f0}, {0x1c, 0x000739d2},
908 {0x1e, 0x00000000}, {0xdf, 0x00000780},
909 {0x50, 0x00067435},
910 /*
911 * The 8723bu vendor driver indicates that bit 8 should be set in
912 * 0x51 for package types TFBGA90, TFBGA80, and TFBGA79. However
913 * they never actually check the package type - and just default
914 * to not setting it.
915 */
916 {0x51, 0x0006b04e},
917 {0x52, 0x000007d2}, {0x53, 0x00000000},
918 {0x54, 0x00050400}, {0x55, 0x0004026e},
919 {0xdd, 0x0000004c}, {0x70, 0x00067435},
920 /*
921 * 0x71 has same package type condition as for register 0x51
922 */
923 {0x71, 0x0006b04e},
924 {0x72, 0x000007d2}, {0x73, 0x00000000},
925 {0x74, 0x00050400}, {0x75, 0x0004026e},
926 {0xef, 0x00000100}, {0x34, 0x0000add7},
927 {0x35, 0x00005c00}, {0x34, 0x00009dd4},
928 {0x35, 0x00005000}, {0x34, 0x00008dd1},
929 {0x35, 0x00004400}, {0x34, 0x00007dce},
930 {0x35, 0x00003800}, {0x34, 0x00006cd1},
931 {0x35, 0x00004400}, {0x34, 0x00005cce},
932 {0x35, 0x00003800}, {0x34, 0x000048ce},
933 {0x35, 0x00004400}, {0x34, 0x000034ce},
934 {0x35, 0x00003800}, {0x34, 0x00002451},
935 {0x35, 0x00004400}, {0x34, 0x0000144e},
936 {0x35, 0x00003800}, {0x34, 0x00000051},
937 {0x35, 0x00004400}, {0xef, 0x00000000},
938 {0xef, 0x00000100}, {0xed, 0x00000010},
939 {0x44, 0x0000add7}, {0x44, 0x00009dd4},
940 {0x44, 0x00008dd1}, {0x44, 0x00007dce},
941 {0x44, 0x00006cc1}, {0x44, 0x00005cce},
942 {0x44, 0x000044d1}, {0x44, 0x000034ce},
943 {0x44, 0x00002451}, {0x44, 0x0000144e},
944 {0x44, 0x00000051}, {0xef, 0x00000000},
945 {0xed, 0x00000000}, {0x7f, 0x00020080},
946 {0xef, 0x00002000}, {0x3b, 0x000380ef},
947 {0x3b, 0x000302fe}, {0x3b, 0x00028ce6},
948 {0x3b, 0x000200bc}, {0x3b, 0x000188a5},
949 {0x3b, 0x00010fbc}, {0x3b, 0x00008f71},
950 {0x3b, 0x00000900}, {0xef, 0x00000000},
951 {0xed, 0x00000001}, {0x40, 0x000380ef},
952 {0x40, 0x000302fe}, {0x40, 0x00028ce6},
953 {0x40, 0x000200bc}, {0x40, 0x000188a5},
954 {0x40, 0x00010fbc}, {0x40, 0x00008f71},
955 {0x40, 0x00000900}, {0xed, 0x00000000},
956 {0x82, 0x00080000}, {0x83, 0x00008000},
957 {0x84, 0x00048d80}, {0x85, 0x00068000},
958 {0xa2, 0x00080000}, {0xa3, 0x00008000},
959 {0xa4, 0x00048d80}, {0xa5, 0x00068000},
960 {0xed, 0x00000002}, {0xef, 0x00000002},
961 {0x56, 0x00000032}, {0x76, 0x00000032},
962 {0x01, 0x00000780},
963 {0xff, 0xffffffff}
964};
965
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400966static struct rtl8xxxu_rfregval rtl8192cu_radioa_2t_init_table[] = {
967 {0x00, 0x00030159}, {0x01, 0x00031284},
968 {0x02, 0x00098000}, {0x03, 0x00018c63},
969 {0x04, 0x000210e7}, {0x09, 0x0002044f},
970 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
971 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
972 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
973 {0x19, 0x00000000}, {0x1a, 0x00010255},
974 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
975 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
976 {0x1f, 0x00080001}, {0x20, 0x0000b614},
977 {0x21, 0x0006c000}, {0x22, 0x00000000},
978 {0x23, 0x00001558}, {0x24, 0x00000060},
979 {0x25, 0x00000483}, {0x26, 0x0004f000},
980 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
981 {0x29, 0x00004783}, {0x2a, 0x00000001},
982 {0x2b, 0x00021334}, {0x2a, 0x00000000},
983 {0x2b, 0x00000054}, {0x2a, 0x00000001},
984 {0x2b, 0x00000808}, {0x2b, 0x00053333},
985 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
986 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
987 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
988 {0x2b, 0x00000808}, {0x2b, 0x00063333},
989 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
990 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
991 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
992 {0x2b, 0x00000808}, {0x2b, 0x00073333},
993 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
994 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
995 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
996 {0x2b, 0x00000709}, {0x2b, 0x00063333},
997 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
998 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
999 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1000 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1001 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1002 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1003 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1004 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1005 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1006 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1007 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1008 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1009 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1010 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1011 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1012 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1013 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1014 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1015 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1016 {0x10, 0x00000000}, {0x11, 0x00000000},
1017 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1018 {0x10, 0x0009000f}, {0x11, 0x00023100},
1019 {0x12, 0x00032000}, {0x12, 0x00071000},
1020 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1021 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1022 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1023 {0x13, 0x00018493}, {0x13, 0x0001429b},
1024 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1025 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1026 {0x13, 0x00000020}, {0x14, 0x0001944c},
1027 {0x14, 0x00059444}, {0x14, 0x0009944c},
1028 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1029 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1030 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1031 {0x16, 0x000a0330}, {0x16, 0x00060330},
1032 {0x16, 0x00020330}, {0x00, 0x00010159},
1033 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1034 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1035 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1036 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1037 {0x00, 0x00030159},
1038 {0xff, 0xffffffff}
1039};
1040
1041static struct rtl8xxxu_rfregval rtl8192cu_radiob_2t_init_table[] = {
1042 {0x00, 0x00030159}, {0x01, 0x00031284},
1043 {0x02, 0x00098000}, {0x03, 0x00018c63},
1044 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1045 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1046 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1047 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1048 {0x12, 0x00032000}, {0x12, 0x00071000},
1049 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1050 {0x13, 0x000287af}, {0x13, 0x000244b7},
1051 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1052 {0x13, 0x00018493}, {0x13, 0x00014297},
1053 {0x13, 0x00010295}, {0x13, 0x0000c298},
1054 {0x13, 0x0000819c}, {0x13, 0x000040a8},
1055 {0x13, 0x0000001c}, {0x14, 0x0001944c},
1056 {0x14, 0x00059444}, {0x14, 0x0009944c},
1057 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1058 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1059 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1060 {0x16, 0x000a0330}, {0x16, 0x00060330},
1061 {0x16, 0x00020330},
1062 {0xff, 0xffffffff}
1063};
1064
1065static struct rtl8xxxu_rfregval rtl8192cu_radioa_1t_init_table[] = {
1066 {0x00, 0x00030159}, {0x01, 0x00031284},
1067 {0x02, 0x00098000}, {0x03, 0x00018c63},
1068 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1069 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1070 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1071 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1072 {0x19, 0x00000000}, {0x1a, 0x00010255},
1073 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1074 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1075 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1076 {0x21, 0x0006c000}, {0x22, 0x00000000},
1077 {0x23, 0x00001558}, {0x24, 0x00000060},
1078 {0x25, 0x00000483}, {0x26, 0x0004f000},
1079 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
1080 {0x29, 0x00004783}, {0x2a, 0x00000001},
1081 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1082 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1083 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1084 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1085 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1086 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1087 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1088 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1089 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1090 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1091 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1092 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1093 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1094 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1095 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1096 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1097 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1098 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1099 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1100 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1101 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1102 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1103 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1104 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1105 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1106 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1107 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1108 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1109 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1110 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1111 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1112 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1113 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1114 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1115 {0x10, 0x00000000}, {0x11, 0x00000000},
1116 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1117 {0x10, 0x0009000f}, {0x11, 0x00023100},
1118 {0x12, 0x00032000}, {0x12, 0x00071000},
1119 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1120 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1121 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1122 {0x13, 0x00018493}, {0x13, 0x0001429b},
1123 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1124 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1125 {0x13, 0x00000020}, {0x14, 0x0001944c},
1126 {0x14, 0x00059444}, {0x14, 0x0009944c},
1127 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1128 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1129 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1130 {0x16, 0x000a0330}, {0x16, 0x00060330},
1131 {0x16, 0x00020330}, {0x00, 0x00010159},
1132 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1133 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1134 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1135 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1136 {0x00, 0x00030159},
1137 {0xff, 0xffffffff}
1138};
1139
1140static struct rtl8xxxu_rfregval rtl8188ru_radioa_1t_highpa_table[] = {
1141 {0x00, 0x00030159}, {0x01, 0x00031284},
1142 {0x02, 0x00098000}, {0x03, 0x00018c63},
1143 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1144 {0x0a, 0x0001adb0}, {0x0b, 0x00054867},
1145 {0x0c, 0x0008992e}, {0x0d, 0x0000e529},
1146 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1147 {0x19, 0x00000000}, {0x1a, 0x00000255},
1148 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1149 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1150 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1151 {0x21, 0x0006c000}, {0x22, 0x0000083c},
1152 {0x23, 0x00001558}, {0x24, 0x00000060},
1153 {0x25, 0x00000483}, {0x26, 0x0004f000},
1154 {0x27, 0x000ec7d9}, {0x28, 0x000977c0},
1155 {0x29, 0x00004783}, {0x2a, 0x00000001},
1156 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1157 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1158 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1159 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1160 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1161 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1162 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1163 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1164 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1165 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1166 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1167 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1168 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1169 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1170 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1171 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1172 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1173 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1174 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1175 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1176 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1177 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1178 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1179 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1180 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1181 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1182 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1183 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1184 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1185 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1186 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1187 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1188 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1189 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1190 {0x10, 0x00000000}, {0x11, 0x00000000},
1191 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1192 {0x10, 0x0009000f}, {0x11, 0x00023100},
1193 {0x12, 0x000d8000}, {0x12, 0x00090000},
1194 {0x12, 0x00051000}, {0x12, 0x00012000},
1195 {0x13, 0x00028fb4}, {0x13, 0x00024fa8},
1196 {0x13, 0x000207a4}, {0x13, 0x0001c3b0},
1197 {0x13, 0x000183a4}, {0x13, 0x00014398},
1198 {0x13, 0x000101a4}, {0x13, 0x0000c198},
1199 {0x13, 0x000080a4}, {0x13, 0x00004098},
1200 {0x13, 0x00000000}, {0x14, 0x0001944c},
1201 {0x14, 0x00059444}, {0x14, 0x0009944c},
1202 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1203 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1204 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1205 {0x16, 0x000a0330}, {0x16, 0x00060330},
1206 {0x16, 0x00020330}, {0x00, 0x00010159},
1207 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1208 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1209 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1210 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1211 {0x00, 0x00030159},
1212 {0xff, 0xffffffff}
1213};
1214
1215static struct rtl8xxxu_rfregs rtl8xxxu_rfregs[] = {
1216 { /* RF_A */
1217 .hssiparm1 = REG_FPGA0_XA_HSSI_PARM1,
1218 .hssiparm2 = REG_FPGA0_XA_HSSI_PARM2,
1219 .lssiparm = REG_FPGA0_XA_LSSI_PARM,
1220 .hspiread = REG_HSPI_XA_READBACK,
1221 .lssiread = REG_FPGA0_XA_LSSI_READBACK,
1222 .rf_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL,
1223 },
1224 { /* RF_B */
1225 .hssiparm1 = REG_FPGA0_XB_HSSI_PARM1,
1226 .hssiparm2 = REG_FPGA0_XB_HSSI_PARM2,
1227 .lssiparm = REG_FPGA0_XB_LSSI_PARM,
1228 .hspiread = REG_HSPI_XB_READBACK,
1229 .lssiread = REG_FPGA0_XB_LSSI_READBACK,
1230 .rf_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL,
1231 },
1232};
1233
1234static const u32 rtl8723au_iqk_phy_iq_bb_reg[RTL8XXXU_BB_REGS] = {
1235 REG_OFDM0_XA_RX_IQ_IMBALANCE,
1236 REG_OFDM0_XB_RX_IQ_IMBALANCE,
1237 REG_OFDM0_ENERGY_CCA_THRES,
1238 REG_OFDM0_AGCR_SSI_TABLE,
1239 REG_OFDM0_XA_TX_IQ_IMBALANCE,
1240 REG_OFDM0_XB_TX_IQ_IMBALANCE,
1241 REG_OFDM0_XC_TX_AFE,
1242 REG_OFDM0_XD_TX_AFE,
1243 REG_OFDM0_RX_IQ_EXT_ANTA
1244};
1245
1246static u8 rtl8xxxu_read8(struct rtl8xxxu_priv *priv, u16 addr)
1247{
1248 struct usb_device *udev = priv->udev;
1249 int len;
1250 u8 data;
1251
1252 mutex_lock(&priv->usb_buf_mutex);
1253 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1254 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1255 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1256 RTW_USB_CONTROL_MSG_TIMEOUT);
1257 data = priv->usb_buf.val8;
1258 mutex_unlock(&priv->usb_buf_mutex);
1259
1260 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1261 dev_info(&udev->dev, "%s(%04x) = 0x%02x, len %i\n",
1262 __func__, addr, data, len);
1263 return data;
1264}
1265
1266static u16 rtl8xxxu_read16(struct rtl8xxxu_priv *priv, u16 addr)
1267{
1268 struct usb_device *udev = priv->udev;
1269 int len;
1270 u16 data;
1271
1272 mutex_lock(&priv->usb_buf_mutex);
1273 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1274 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1275 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1276 RTW_USB_CONTROL_MSG_TIMEOUT);
1277 data = le16_to_cpu(priv->usb_buf.val16);
1278 mutex_unlock(&priv->usb_buf_mutex);
1279
1280 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1281 dev_info(&udev->dev, "%s(%04x) = 0x%04x, len %i\n",
1282 __func__, addr, data, len);
1283 return data;
1284}
1285
1286static u32 rtl8xxxu_read32(struct rtl8xxxu_priv *priv, u16 addr)
1287{
1288 struct usb_device *udev = priv->udev;
1289 int len;
1290 u32 data;
1291
1292 mutex_lock(&priv->usb_buf_mutex);
1293 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1294 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1295 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1296 RTW_USB_CONTROL_MSG_TIMEOUT);
1297 data = le32_to_cpu(priv->usb_buf.val32);
1298 mutex_unlock(&priv->usb_buf_mutex);
1299
1300 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1301 dev_info(&udev->dev, "%s(%04x) = 0x%08x, len %i\n",
1302 __func__, addr, data, len);
1303 return data;
1304}
1305
1306static int rtl8xxxu_write8(struct rtl8xxxu_priv *priv, u16 addr, u8 val)
1307{
1308 struct usb_device *udev = priv->udev;
1309 int ret;
1310
1311 mutex_lock(&priv->usb_buf_mutex);
1312 priv->usb_buf.val8 = val;
1313 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1314 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1315 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1316 RTW_USB_CONTROL_MSG_TIMEOUT);
1317
1318 mutex_unlock(&priv->usb_buf_mutex);
1319
1320 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1321 dev_info(&udev->dev, "%s(%04x) = 0x%02x\n",
1322 __func__, addr, val);
1323 return ret;
1324}
1325
1326static int rtl8xxxu_write16(struct rtl8xxxu_priv *priv, u16 addr, u16 val)
1327{
1328 struct usb_device *udev = priv->udev;
1329 int ret;
1330
1331 mutex_lock(&priv->usb_buf_mutex);
1332 priv->usb_buf.val16 = cpu_to_le16(val);
1333 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1334 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1335 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1336 RTW_USB_CONTROL_MSG_TIMEOUT);
1337 mutex_unlock(&priv->usb_buf_mutex);
1338
1339 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1340 dev_info(&udev->dev, "%s(%04x) = 0x%04x\n",
1341 __func__, addr, val);
1342 return ret;
1343}
1344
1345static int rtl8xxxu_write32(struct rtl8xxxu_priv *priv, u16 addr, u32 val)
1346{
1347 struct usb_device *udev = priv->udev;
1348 int ret;
1349
1350 mutex_lock(&priv->usb_buf_mutex);
1351 priv->usb_buf.val32 = cpu_to_le32(val);
1352 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1353 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1354 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1355 RTW_USB_CONTROL_MSG_TIMEOUT);
1356 mutex_unlock(&priv->usb_buf_mutex);
1357
1358 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1359 dev_info(&udev->dev, "%s(%04x) = 0x%08x\n",
1360 __func__, addr, val);
1361 return ret;
1362}
1363
1364static int
1365rtl8xxxu_writeN(struct rtl8xxxu_priv *priv, u16 addr, u8 *buf, u16 len)
1366{
1367 struct usb_device *udev = priv->udev;
1368 int blocksize = priv->fops->writeN_block_size;
1369 int ret, i, count, remainder;
1370
1371 count = len / blocksize;
1372 remainder = len % blocksize;
1373
1374 for (i = 0; i < count; i++) {
1375 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1376 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1377 addr, 0, buf, blocksize,
1378 RTW_USB_CONTROL_MSG_TIMEOUT);
1379 if (ret != blocksize)
1380 goto write_error;
1381
1382 addr += blocksize;
1383 buf += blocksize;
1384 }
1385
1386 if (remainder) {
1387 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1388 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1389 addr, 0, buf, remainder,
1390 RTW_USB_CONTROL_MSG_TIMEOUT);
1391 if (ret != remainder)
1392 goto write_error;
1393 }
1394
1395 return len;
1396
1397write_error:
1398 dev_info(&udev->dev,
1399 "%s: Failed to write block at addr: %04x size: %04x\n",
1400 __func__, addr, blocksize);
1401 return -EAGAIN;
1402}
1403
1404static u32 rtl8xxxu_read_rfreg(struct rtl8xxxu_priv *priv,
1405 enum rtl8xxxu_rfpath path, u8 reg)
1406{
1407 u32 hssia, val32, retval;
1408
1409 hssia = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM2);
1410 if (path != RF_A)
1411 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm2);
1412 else
1413 val32 = hssia;
1414
1415 val32 &= ~FPGA0_HSSI_PARM2_ADDR_MASK;
1416 val32 |= (reg << FPGA0_HSSI_PARM2_ADDR_SHIFT);
1417 val32 |= FPGA0_HSSI_PARM2_EDGE_READ;
1418 hssia &= ~FPGA0_HSSI_PARM2_EDGE_READ;
1419 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1420
1421 udelay(10);
1422
1423 rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].hssiparm2, val32);
1424 udelay(100);
1425
1426 hssia |= FPGA0_HSSI_PARM2_EDGE_READ;
1427 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1428 udelay(10);
1429
1430 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm1);
1431 if (val32 & FPGA0_HSSI_PARM1_PI)
1432 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hspiread);
1433 else
1434 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].lssiread);
1435
1436 retval &= 0xfffff;
1437
1438 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_READ)
1439 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1440 __func__, reg, retval);
1441 return retval;
1442}
1443
Jes Sorensen22a31d42016-02-29 17:04:15 -05001444/*
1445 * The RTL8723BU driver indicates that registers 0xb2 and 0xb6 can
1446 * have write issues in high temperature conditions. We may have to
1447 * retry writing them.
1448 */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001449static int rtl8xxxu_write_rfreg(struct rtl8xxxu_priv *priv,
1450 enum rtl8xxxu_rfpath path, u8 reg, u32 data)
1451{
1452 int ret, retval;
1453 u32 dataaddr;
1454
1455 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_WRITE)
1456 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1457 __func__, reg, data);
1458
1459 data &= FPGA0_LSSI_PARM_DATA_MASK;
1460 dataaddr = (reg << FPGA0_LSSI_PARM_ADDR_SHIFT) | data;
1461
1462 /* Use XB for path B */
1463 ret = rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].lssiparm, dataaddr);
1464 if (ret != sizeof(dataaddr))
1465 retval = -EIO;
1466 else
1467 retval = 0;
1468
1469 udelay(1);
1470
1471 return retval;
1472}
1473
Jes Sorensen8da91572016-02-29 17:04:29 -05001474static int rtl8723a_h2c_cmd(struct rtl8xxxu_priv *priv,
1475 struct h2c_cmd *h2c, int len)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001476{
1477 struct device *dev = &priv->udev->dev;
1478 int mbox_nr, retry, retval = 0;
1479 int mbox_reg, mbox_ext_reg;
1480 u8 val8;
1481
1482 mutex_lock(&priv->h2c_mutex);
1483
1484 mbox_nr = priv->next_mbox;
1485 mbox_reg = REG_HMBOX_0 + (mbox_nr * 4);
Jes Sorensened35d092016-02-29 17:04:19 -05001486 mbox_ext_reg = priv->fops->mbox_ext_reg +
1487 (mbox_nr * priv->fops->mbox_ext_width);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001488
1489 /*
1490 * MBOX ready?
1491 */
1492 retry = 100;
1493 do {
1494 val8 = rtl8xxxu_read8(priv, REG_HMTFR);
1495 if (!(val8 & BIT(mbox_nr)))
1496 break;
1497 } while (retry--);
1498
1499 if (!retry) {
Jes Sorensenc7a5a192016-02-29 17:04:30 -05001500 dev_info(dev, "%s: Mailbox busy\n", __func__);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001501 retval = -EBUSY;
1502 goto error;
1503 }
1504
1505 /*
1506 * Need to swap as it's being swapped again by rtl8xxxu_write16/32()
1507 */
Jes Sorensen8da91572016-02-29 17:04:29 -05001508 if (len > sizeof(u32)) {
Jes Sorensened35d092016-02-29 17:04:19 -05001509 if (priv->fops->mbox_ext_width == 4) {
1510 rtl8xxxu_write32(priv, mbox_ext_reg,
1511 le32_to_cpu(h2c->raw_wide.ext));
1512 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1513 dev_info(dev, "H2C_EXT %08x\n",
1514 le32_to_cpu(h2c->raw_wide.ext));
1515 } else {
1516 rtl8xxxu_write16(priv, mbox_ext_reg,
1517 le16_to_cpu(h2c->raw.ext));
1518 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1519 dev_info(dev, "H2C_EXT %04x\n",
1520 le16_to_cpu(h2c->raw.ext));
1521 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001522 }
1523 rtl8xxxu_write32(priv, mbox_reg, le32_to_cpu(h2c->raw.data));
1524 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1525 dev_info(dev, "H2C %08x\n", le32_to_cpu(h2c->raw.data));
1526
1527 priv->next_mbox = (mbox_nr + 1) % H2C_MAX_MBOX;
1528
1529error:
1530 mutex_unlock(&priv->h2c_mutex);
1531 return retval;
1532}
1533
1534static void rtl8723a_enable_rf(struct rtl8xxxu_priv *priv)
1535{
1536 u8 val8;
1537 u32 val32;
1538
1539 val8 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
1540 val8 |= BIT(0) | BIT(3);
1541 rtl8xxxu_write8(priv, REG_SPS0_CTRL, val8);
1542
1543 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
1544 val32 &= ~(BIT(4) | BIT(5));
1545 val32 |= BIT(3);
1546 if (priv->rf_paths == 2) {
1547 val32 &= ~(BIT(20) | BIT(21));
1548 val32 |= BIT(19);
1549 }
1550 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
1551
1552 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
1553 val32 &= ~OFDM_RF_PATH_TX_MASK;
1554 if (priv->tx_paths == 2)
1555 val32 |= OFDM_RF_PATH_TX_A | OFDM_RF_PATH_TX_B;
1556 else if (priv->rtlchip == 0x8192c || priv->rtlchip == 0x8191c)
1557 val32 |= OFDM_RF_PATH_TX_B;
1558 else
1559 val32 |= OFDM_RF_PATH_TX_A;
1560 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
1561
1562 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1563 val32 &= ~FPGA_RF_MODE_JAPAN;
1564 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1565
1566 if (priv->rf_paths == 2)
1567 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x63db25a0);
1568 else
1569 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x631b25a0);
1570
1571 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x32d95);
1572 if (priv->rf_paths == 2)
1573 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0x32d95);
1574
1575 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
1576}
1577
1578static void rtl8723a_disable_rf(struct rtl8xxxu_priv *priv)
1579{
1580 u8 sps0;
1581 u32 val32;
1582
1583 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
1584
1585 sps0 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
1586
1587 /* RF RX code for preamble power saving */
1588 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
1589 val32 &= ~(BIT(3) | BIT(4) | BIT(5));
1590 if (priv->rf_paths == 2)
1591 val32 &= ~(BIT(19) | BIT(20) | BIT(21));
1592 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
1593
1594 /* Disable TX for four paths */
1595 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
1596 val32 &= ~OFDM_RF_PATH_TX_MASK;
1597 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
1598
1599 /* Enable power saving */
1600 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1601 val32 |= FPGA_RF_MODE_JAPAN;
1602 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1603
1604 /* AFE control register to power down bits [30:22] */
1605 if (priv->rf_paths == 2)
1606 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x00db25a0);
1607 else
1608 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x001b25a0);
1609
1610 /* Power down RF module */
1611 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0);
1612 if (priv->rf_paths == 2)
1613 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0);
1614
1615 sps0 &= ~(BIT(0) | BIT(3));
1616 rtl8xxxu_write8(priv, REG_SPS0_CTRL, sps0);
1617}
1618
1619
1620static void rtl8723a_stop_tx_beacon(struct rtl8xxxu_priv *priv)
1621{
1622 u8 val8;
1623
1624 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL + 2);
1625 val8 &= ~BIT(6);
1626 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL + 2, val8);
1627
1628 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 1, 0x64);
1629 val8 = rtl8xxxu_read8(priv, REG_TBTT_PROHIBIT + 2);
1630 val8 &= ~BIT(0);
1631 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 2, val8);
1632}
1633
1634
1635/*
1636 * The rtl8723a has 3 channel groups for it's efuse settings. It only
1637 * supports the 2.4GHz band, so channels 1 - 14:
1638 * group 0: channels 1 - 3
1639 * group 1: channels 4 - 9
1640 * group 2: channels 10 - 14
1641 *
1642 * Note: We index from 0 in the code
1643 */
1644static int rtl8723a_channel_to_group(int channel)
1645{
1646 int group;
1647
1648 if (channel < 4)
1649 group = 0;
1650 else if (channel < 10)
1651 group = 1;
1652 else
1653 group = 2;
1654
1655 return group;
1656}
1657
1658static void rtl8723au_config_channel(struct ieee80211_hw *hw)
1659{
1660 struct rtl8xxxu_priv *priv = hw->priv;
1661 u32 val32, rsr;
1662 u8 val8, opmode;
1663 bool ht = true;
1664 int sec_ch_above, channel;
1665 int i;
1666
1667 opmode = rtl8xxxu_read8(priv, REG_BW_OPMODE);
1668 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
1669 channel = hw->conf.chandef.chan->hw_value;
1670
1671 switch (hw->conf.chandef.width) {
1672 case NL80211_CHAN_WIDTH_20_NOHT:
1673 ht = false;
1674 case NL80211_CHAN_WIDTH_20:
1675 opmode |= BW_OPMODE_20MHZ;
1676 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
1677
1678 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1679 val32 &= ~FPGA_RF_MODE;
1680 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1681
1682 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1683 val32 &= ~FPGA_RF_MODE;
1684 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1685
1686 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
1687 val32 |= FPGA0_ANALOG2_20MHZ;
1688 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
1689 break;
1690 case NL80211_CHAN_WIDTH_40:
1691 if (hw->conf.chandef.center_freq1 >
1692 hw->conf.chandef.chan->center_freq) {
1693 sec_ch_above = 1;
1694 channel += 2;
1695 } else {
1696 sec_ch_above = 0;
1697 channel -= 2;
1698 }
1699
1700 opmode &= ~BW_OPMODE_20MHZ;
1701 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
1702 rsr &= ~RSR_RSC_BANDWIDTH_40M;
1703 if (sec_ch_above)
1704 rsr |= RSR_RSC_UPPER_SUB_CHANNEL;
1705 else
1706 rsr |= RSR_RSC_LOWER_SUB_CHANNEL;
1707 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, rsr);
1708
1709 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1710 val32 |= FPGA_RF_MODE;
1711 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1712
1713 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1714 val32 |= FPGA_RF_MODE;
1715 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1716
1717 /*
1718 * Set Control channel to upper or lower. These settings
1719 * are required only for 40MHz
1720 */
1721 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
1722 val32 &= ~CCK0_SIDEBAND;
1723 if (!sec_ch_above)
1724 val32 |= CCK0_SIDEBAND;
1725 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
1726
1727 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
1728 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
1729 if (sec_ch_above)
1730 val32 |= OFDM_LSTF_PRIME_CH_LOW;
1731 else
1732 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
1733 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
1734
1735 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
1736 val32 &= ~FPGA0_ANALOG2_20MHZ;
1737 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
1738
1739 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1740 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
1741 if (sec_ch_above)
1742 val32 |= FPGA0_PS_UPPER_CHANNEL;
1743 else
1744 val32 |= FPGA0_PS_LOWER_CHANNEL;
1745 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1746 break;
1747
1748 default:
1749 break;
1750 }
1751
1752 for (i = RF_A; i < priv->rf_paths; i++) {
1753 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1754 val32 &= ~MODE_AG_CHANNEL_MASK;
1755 val32 |= channel;
1756 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1757 }
1758
1759 if (ht)
1760 val8 = 0x0e;
1761 else
1762 val8 = 0x0a;
1763
1764 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
1765 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
1766
1767 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
1768 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
1769
1770 for (i = RF_A; i < priv->rf_paths; i++) {
1771 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1772 if (hw->conf.chandef.width == NL80211_CHAN_WIDTH_40)
1773 val32 &= ~MODE_AG_CHANNEL_20MHZ;
1774 else
1775 val32 |= MODE_AG_CHANNEL_20MHZ;
1776 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1777 }
1778}
1779
1780static void
1781rtl8723a_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
1782{
1783 u8 cck[RTL8723A_MAX_RF_PATHS], ofdm[RTL8723A_MAX_RF_PATHS];
1784 u8 ofdmbase[RTL8723A_MAX_RF_PATHS], mcsbase[RTL8723A_MAX_RF_PATHS];
1785 u32 val32, ofdm_a, ofdm_b, mcs_a, mcs_b;
1786 u8 val8;
1787 int group, i;
1788
1789 group = rtl8723a_channel_to_group(channel);
1790
1791 cck[0] = priv->cck_tx_power_index_A[group];
1792 cck[1] = priv->cck_tx_power_index_B[group];
1793
1794 ofdm[0] = priv->ht40_1s_tx_power_index_A[group];
1795 ofdm[1] = priv->ht40_1s_tx_power_index_B[group];
1796
1797 ofdmbase[0] = ofdm[0] + priv->ofdm_tx_power_index_diff[group].a;
1798 ofdmbase[1] = ofdm[1] + priv->ofdm_tx_power_index_diff[group].b;
1799
1800 mcsbase[0] = ofdm[0];
1801 mcsbase[1] = ofdm[1];
1802 if (!ht40) {
1803 mcsbase[0] += priv->ht20_tx_power_index_diff[group].a;
1804 mcsbase[1] += priv->ht20_tx_power_index_diff[group].b;
1805 }
1806
1807 if (priv->tx_paths > 1) {
1808 if (ofdm[0] > priv->ht40_2s_tx_power_index_diff[group].a)
1809 ofdm[0] -= priv->ht40_2s_tx_power_index_diff[group].a;
1810 if (ofdm[1] > priv->ht40_2s_tx_power_index_diff[group].b)
1811 ofdm[1] -= priv->ht40_2s_tx_power_index_diff[group].b;
1812 }
1813
1814 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
1815 dev_info(&priv->udev->dev,
1816 "%s: Setting TX power CCK A: %02x, "
1817 "CCK B: %02x, OFDM A: %02x, OFDM B: %02x\n",
1818 __func__, cck[0], cck[1], ofdm[0], ofdm[1]);
1819
1820 for (i = 0; i < RTL8723A_MAX_RF_PATHS; i++) {
1821 if (cck[i] > RF6052_MAX_TX_PWR)
1822 cck[i] = RF6052_MAX_TX_PWR;
1823 if (ofdm[i] > RF6052_MAX_TX_PWR)
1824 ofdm[i] = RF6052_MAX_TX_PWR;
1825 }
1826
1827 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
1828 val32 &= 0xffff00ff;
1829 val32 |= (cck[0] << 8);
1830 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
1831
1832 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
1833 val32 &= 0xff;
1834 val32 |= ((cck[0] << 8) | (cck[0] << 16) | (cck[0] << 24));
1835 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
1836
1837 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
1838 val32 &= 0xffffff00;
1839 val32 |= cck[1];
1840 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
1841
1842 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
1843 val32 &= 0xff;
1844 val32 |= ((cck[1] << 8) | (cck[1] << 16) | (cck[1] << 24));
1845 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
1846
1847 ofdm_a = ofdmbase[0] | ofdmbase[0] << 8 |
1848 ofdmbase[0] << 16 | ofdmbase[0] << 24;
1849 ofdm_b = ofdmbase[1] | ofdmbase[1] << 8 |
1850 ofdmbase[1] << 16 | ofdmbase[1] << 24;
1851 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm_a);
1852 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06, ofdm_b);
1853
1854 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm_a);
1855 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24, ofdm_b);
1856
1857 mcs_a = mcsbase[0] | mcsbase[0] << 8 |
1858 mcsbase[0] << 16 | mcsbase[0] << 24;
1859 mcs_b = mcsbase[1] | mcsbase[1] << 8 |
1860 mcsbase[1] << 16 | mcsbase[1] << 24;
1861
1862 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs_a);
1863 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00, mcs_b);
1864
1865 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs_a);
1866 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04, mcs_b);
1867
1868 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08, mcs_a);
1869 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08, mcs_b);
1870
1871 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12, mcs_a);
1872 for (i = 0; i < 3; i++) {
1873 if (i != 2)
1874 val8 = (mcsbase[0] > 8) ? (mcsbase[0] - 8) : 0;
1875 else
1876 val8 = (mcsbase[0] > 6) ? (mcsbase[0] - 6) : 0;
1877 rtl8xxxu_write8(priv, REG_OFDM0_XC_TX_IQ_IMBALANCE + i, val8);
1878 }
1879 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12, mcs_b);
1880 for (i = 0; i < 3; i++) {
1881 if (i != 2)
1882 val8 = (mcsbase[1] > 8) ? (mcsbase[1] - 8) : 0;
1883 else
1884 val8 = (mcsbase[1] > 6) ? (mcsbase[1] - 6) : 0;
1885 rtl8xxxu_write8(priv, REG_OFDM0_XD_TX_IQ_IMBALANCE + i, val8);
1886 }
1887}
1888
1889static void rtl8xxxu_set_linktype(struct rtl8xxxu_priv *priv,
1890 enum nl80211_iftype linktype)
1891{
Jes Sorensena26703f2016-02-03 13:39:56 -05001892 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001893
Jes Sorensena26703f2016-02-03 13:39:56 -05001894 val8 = rtl8xxxu_read8(priv, REG_MSR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001895 val8 &= ~MSR_LINKTYPE_MASK;
1896
1897 switch (linktype) {
1898 case NL80211_IFTYPE_UNSPECIFIED:
1899 val8 |= MSR_LINKTYPE_NONE;
1900 break;
1901 case NL80211_IFTYPE_ADHOC:
1902 val8 |= MSR_LINKTYPE_ADHOC;
1903 break;
1904 case NL80211_IFTYPE_STATION:
1905 val8 |= MSR_LINKTYPE_STATION;
1906 break;
1907 case NL80211_IFTYPE_AP:
1908 val8 |= MSR_LINKTYPE_AP;
1909 break;
1910 default:
1911 goto out;
1912 }
1913
1914 rtl8xxxu_write8(priv, REG_MSR, val8);
1915out:
1916 return;
1917}
1918
1919static void
1920rtl8xxxu_set_retry(struct rtl8xxxu_priv *priv, u16 short_retry, u16 long_retry)
1921{
1922 u16 val16;
1923
1924 val16 = ((short_retry << RETRY_LIMIT_SHORT_SHIFT) &
1925 RETRY_LIMIT_SHORT_MASK) |
1926 ((long_retry << RETRY_LIMIT_LONG_SHIFT) &
1927 RETRY_LIMIT_LONG_MASK);
1928
1929 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
1930}
1931
1932static void
1933rtl8xxxu_set_spec_sifs(struct rtl8xxxu_priv *priv, u16 cck, u16 ofdm)
1934{
1935 u16 val16;
1936
1937 val16 = ((cck << SPEC_SIFS_CCK_SHIFT) & SPEC_SIFS_CCK_MASK) |
1938 ((ofdm << SPEC_SIFS_OFDM_SHIFT) & SPEC_SIFS_OFDM_MASK);
1939
1940 rtl8xxxu_write16(priv, REG_SPEC_SIFS, val16);
1941}
1942
1943static void rtl8xxxu_print_chipinfo(struct rtl8xxxu_priv *priv)
1944{
1945 struct device *dev = &priv->udev->dev;
1946 char *cut;
1947
1948 switch (priv->chip_cut) {
1949 case 0:
1950 cut = "A";
1951 break;
1952 case 1:
1953 cut = "B";
1954 break;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05001955 case 2:
1956 cut = "C";
1957 break;
1958 case 3:
1959 cut = "D";
1960 break;
1961 case 4:
1962 cut = "E";
1963 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001964 default:
1965 cut = "unknown";
1966 }
1967
1968 dev_info(dev,
1969 "RTL%s rev %s (%s) %iT%iR, TX queues %i, WiFi=%i, BT=%i, GPS=%i, HI PA=%i\n",
Jes Sorensen0e5d4352016-02-29 17:04:00 -05001970 priv->chip_name, cut, priv->chip_vendor, priv->tx_paths,
1971 priv->rx_paths, priv->ep_tx_count, priv->has_wifi,
1972 priv->has_bluetooth, priv->has_gps, priv->hi_pa);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001973
1974 dev_info(dev, "RTL%s MAC: %pM\n", priv->chip_name, priv->mac_addr);
1975}
1976
1977static int rtl8xxxu_identify_chip(struct rtl8xxxu_priv *priv)
1978{
1979 struct device *dev = &priv->udev->dev;
1980 u32 val32, bonding;
1981 u16 val16;
1982
1983 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
1984 priv->chip_cut = (val32 & SYS_CFG_CHIP_VERSION_MASK) >>
1985 SYS_CFG_CHIP_VERSION_SHIFT;
1986 if (val32 & SYS_CFG_TRP_VAUX_EN) {
1987 dev_info(dev, "Unsupported test chip\n");
1988 return -ENOTSUPP;
1989 }
1990
1991 if (val32 & SYS_CFG_BT_FUNC) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05001992 if (priv->chip_cut >= 3) {
1993 sprintf(priv->chip_name, "8723BU");
1994 priv->rtlchip = 0x8723b;
1995 } else {
1996 sprintf(priv->chip_name, "8723AU");
Jes Sorensen0e28b972016-02-29 17:04:13 -05001997 priv->usb_interrupts = 1;
Jes Sorensen35a741f2016-02-29 17:04:10 -05001998 priv->rtlchip = 0x8723a;
1999 }
2000
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002001 priv->rf_paths = 1;
2002 priv->rx_paths = 1;
2003 priv->tx_paths = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002004
2005 val32 = rtl8xxxu_read32(priv, REG_MULTI_FUNC_CTRL);
2006 if (val32 & MULTI_WIFI_FUNC_EN)
2007 priv->has_wifi = 1;
2008 if (val32 & MULTI_BT_FUNC_EN)
2009 priv->has_bluetooth = 1;
2010 if (val32 & MULTI_GPS_FUNC_EN)
2011 priv->has_gps = 1;
Jakub Sitnicki38451992016-02-03 13:39:49 -05002012 priv->is_multi_func = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002013 } else if (val32 & SYS_CFG_TYPE_ID) {
2014 bonding = rtl8xxxu_read32(priv, REG_HPON_FSM);
2015 bonding &= HPON_FSM_BONDING_MASK;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002016 if (priv->chip_cut >= 3) {
2017 if (bonding == HPON_FSM_BONDING_1T2R) {
2018 sprintf(priv->chip_name, "8191EU");
2019 priv->rf_paths = 2;
2020 priv->rx_paths = 2;
2021 priv->tx_paths = 1;
2022 priv->rtlchip = 0x8191e;
2023 } else {
2024 sprintf(priv->chip_name, "8192EU");
2025 priv->rf_paths = 2;
2026 priv->rx_paths = 2;
2027 priv->tx_paths = 2;
2028 priv->rtlchip = 0x8192e;
2029 }
2030 } else if (bonding == HPON_FSM_BONDING_1T2R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002031 sprintf(priv->chip_name, "8191CU");
2032 priv->rf_paths = 2;
2033 priv->rx_paths = 2;
2034 priv->tx_paths = 1;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002035 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002036 priv->rtlchip = 0x8191c;
2037 } else {
2038 sprintf(priv->chip_name, "8192CU");
2039 priv->rf_paths = 2;
2040 priv->rx_paths = 2;
2041 priv->tx_paths = 2;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002042 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002043 priv->rtlchip = 0x8192c;
2044 }
2045 priv->has_wifi = 1;
2046 } else {
2047 sprintf(priv->chip_name, "8188CU");
2048 priv->rf_paths = 1;
2049 priv->rx_paths = 1;
2050 priv->tx_paths = 1;
2051 priv->rtlchip = 0x8188c;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002052 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002053 priv->has_wifi = 1;
2054 }
2055
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002056 switch (priv->rtlchip) {
2057 case 0x8188e:
2058 case 0x8192e:
2059 case 0x8723b:
2060 switch (val32 & SYS_CFG_VENDOR_EXT_MASK) {
2061 case SYS_CFG_VENDOR_ID_TSMC:
2062 sprintf(priv->chip_vendor, "TSMC");
2063 break;
2064 case SYS_CFG_VENDOR_ID_SMIC:
2065 sprintf(priv->chip_vendor, "SMIC");
2066 priv->vendor_smic = 1;
2067 break;
2068 case SYS_CFG_VENDOR_ID_UMC:
2069 sprintf(priv->chip_vendor, "UMC");
2070 priv->vendor_umc = 1;
2071 break;
2072 default:
2073 sprintf(priv->chip_vendor, "unknown");
2074 }
2075 break;
2076 default:
2077 if (val32 & SYS_CFG_VENDOR_ID) {
2078 sprintf(priv->chip_vendor, "UMC");
2079 priv->vendor_umc = 1;
2080 } else {
2081 sprintf(priv->chip_vendor, "TSMC");
2082 }
2083 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002084
2085 val32 = rtl8xxxu_read32(priv, REG_GPIO_OUTSTS);
2086 priv->rom_rev = (val32 & GPIO_RF_RL_ID) >> 28;
2087
2088 val16 = rtl8xxxu_read16(priv, REG_NORMAL_SIE_EP_TX);
2089 if (val16 & NORMAL_SIE_EP_TX_HIGH_MASK) {
2090 priv->ep_tx_high_queue = 1;
2091 priv->ep_tx_count++;
2092 }
2093
2094 if (val16 & NORMAL_SIE_EP_TX_NORMAL_MASK) {
2095 priv->ep_tx_normal_queue = 1;
2096 priv->ep_tx_count++;
2097 }
2098
2099 if (val16 & NORMAL_SIE_EP_TX_LOW_MASK) {
2100 priv->ep_tx_low_queue = 1;
2101 priv->ep_tx_count++;
2102 }
2103
2104 /*
2105 * Fallback for devices that do not provide REG_NORMAL_SIE_EP_TX
2106 */
2107 if (!priv->ep_tx_count) {
2108 switch (priv->nr_out_eps) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002109 case 4:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002110 case 3:
2111 priv->ep_tx_low_queue = 1;
2112 priv->ep_tx_count++;
2113 case 2:
2114 priv->ep_tx_normal_queue = 1;
2115 priv->ep_tx_count++;
2116 case 1:
2117 priv->ep_tx_high_queue = 1;
2118 priv->ep_tx_count++;
2119 break;
2120 default:
2121 dev_info(dev, "Unsupported USB TX end-points\n");
2122 return -ENOTSUPP;
2123 }
2124 }
2125
2126 return 0;
2127}
2128
2129static int rtl8723au_parse_efuse(struct rtl8xxxu_priv *priv)
2130{
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002131 struct rtl8723au_efuse *efuse = &priv->efuse_wifi.efuse8723;
2132
2133 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002134 return -EINVAL;
2135
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002136 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002137
2138 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002139 efuse->cck_tx_power_index_A,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002140 sizeof(priv->cck_tx_power_index_A));
2141 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002142 efuse->cck_tx_power_index_B,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002143 sizeof(priv->cck_tx_power_index_B));
2144
2145 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002146 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002147 sizeof(priv->ht40_1s_tx_power_index_A));
2148 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002149 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002150 sizeof(priv->ht40_1s_tx_power_index_B));
2151
2152 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002153 efuse->ht20_tx_power_index_diff,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002154 sizeof(priv->ht20_tx_power_index_diff));
2155 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002156 efuse->ofdm_tx_power_index_diff,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002157 sizeof(priv->ofdm_tx_power_index_diff));
2158
2159 memcpy(priv->ht40_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002160 efuse->ht40_max_power_offset,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002161 sizeof(priv->ht40_max_power_offset));
2162 memcpy(priv->ht20_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002163 efuse->ht20_max_power_offset,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002164 sizeof(priv->ht20_max_power_offset));
2165
2166 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002167 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002168 dev_info(&priv->udev->dev, "Product: %.41s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002169 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002170 return 0;
2171}
2172
Jes Sorensen3c836d62016-02-29 17:04:11 -05002173static int rtl8723bu_parse_efuse(struct rtl8xxxu_priv *priv)
2174{
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002175 struct rtl8723bu_efuse *efuse = &priv->efuse_wifi.efuse8723bu;
2176
2177 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3c836d62016-02-29 17:04:11 -05002178 return -EINVAL;
2179
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002180 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3c836d62016-02-29 17:04:11 -05002181
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002182 memcpy(priv->cck_tx_power_index_A, efuse->cck_tx_power_index_A,
Jes Sorensen3c836d62016-02-29 17:04:11 -05002183 sizeof(priv->cck_tx_power_index_A));
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002184 memcpy(priv->cck_tx_power_index_B, efuse->cck_tx_power_index_B,
Jes Sorensen3c836d62016-02-29 17:04:11 -05002185 sizeof(priv->cck_tx_power_index_B));
2186
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002187 memcpy(priv->ht40_1s_tx_power_index_A, efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3c836d62016-02-29 17:04:11 -05002188 sizeof(priv->ht40_1s_tx_power_index_A));
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002189 memcpy(priv->ht40_1s_tx_power_index_B, efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3c836d62016-02-29 17:04:11 -05002190 sizeof(priv->ht40_1s_tx_power_index_B));
2191
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002192 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
2193 dev_info(&priv->udev->dev, "Product: %.41s\n", efuse->device_name);
Jes Sorensen3c836d62016-02-29 17:04:11 -05002194
2195 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
2196 int i;
2197 unsigned char *raw = priv->efuse_wifi.raw;
2198
2199 dev_info(&priv->udev->dev,
2200 "%s: dumping efuse (0x%02zx bytes):\n",
2201 __func__, sizeof(struct rtl8723bu_efuse));
2202 for (i = 0; i < sizeof(struct rtl8723bu_efuse); i += 8) {
2203 dev_info(&priv->udev->dev, "%02x: "
2204 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
2205 raw[i], raw[i + 1], raw[i + 2],
2206 raw[i + 3], raw[i + 4], raw[i + 5],
2207 raw[i + 6], raw[i + 7]);
2208 }
2209 }
2210
2211 return 0;
2212}
2213
Kalle Valoc0963772015-10-25 18:24:38 +02002214#ifdef CONFIG_RTL8XXXU_UNTESTED
2215
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002216static int rtl8192cu_parse_efuse(struct rtl8xxxu_priv *priv)
2217{
Jakub Sitnicki49594442016-02-29 17:04:26 -05002218 struct rtl8192cu_efuse *efuse = &priv->efuse_wifi.efuse8192;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002219 int i;
2220
Jakub Sitnicki49594442016-02-29 17:04:26 -05002221 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002222 return -EINVAL;
2223
Jakub Sitnicki49594442016-02-29 17:04:26 -05002224 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002225
2226 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002227 efuse->cck_tx_power_index_A,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002228 sizeof(priv->cck_tx_power_index_A));
2229 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002230 efuse->cck_tx_power_index_B,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002231 sizeof(priv->cck_tx_power_index_B));
2232
2233 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002234 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002235 sizeof(priv->ht40_1s_tx_power_index_A));
2236 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002237 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002238 sizeof(priv->ht40_1s_tx_power_index_B));
2239 memcpy(priv->ht40_2s_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002240 efuse->ht40_2s_tx_power_index_diff,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002241 sizeof(priv->ht40_2s_tx_power_index_diff));
2242
2243 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002244 efuse->ht20_tx_power_index_diff,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002245 sizeof(priv->ht20_tx_power_index_diff));
2246 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002247 efuse->ofdm_tx_power_index_diff,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002248 sizeof(priv->ofdm_tx_power_index_diff));
2249
2250 memcpy(priv->ht40_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002251 efuse->ht40_max_power_offset,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002252 sizeof(priv->ht40_max_power_offset));
2253 memcpy(priv->ht20_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002254 efuse->ht20_max_power_offset,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002255 sizeof(priv->ht20_max_power_offset));
2256
2257 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05002258 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002259 dev_info(&priv->udev->dev, "Product: %.20s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05002260 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002261
Jakub Sitnicki49594442016-02-29 17:04:26 -05002262 if (efuse->rf_regulatory & 0x20) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002263 sprintf(priv->chip_name, "8188RU");
2264 priv->hi_pa = 1;
2265 }
2266
2267 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
2268 unsigned char *raw = priv->efuse_wifi.raw;
2269
2270 dev_info(&priv->udev->dev,
2271 "%s: dumping efuse (0x%02zx bytes):\n",
2272 __func__, sizeof(struct rtl8192cu_efuse));
2273 for (i = 0; i < sizeof(struct rtl8192cu_efuse); i += 8) {
2274 dev_info(&priv->udev->dev, "%02x: "
2275 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
2276 raw[i], raw[i + 1], raw[i + 2],
2277 raw[i + 3], raw[i + 4], raw[i + 5],
2278 raw[i + 6], raw[i + 7]);
2279 }
2280 }
2281 return 0;
2282}
2283
Kalle Valoc0963772015-10-25 18:24:38 +02002284#endif
2285
Jes Sorensen3307d842016-02-29 17:03:59 -05002286static int rtl8192eu_parse_efuse(struct rtl8xxxu_priv *priv)
2287{
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002288 struct rtl8192eu_efuse *efuse = &priv->efuse_wifi.efuse8192eu;
Jes Sorensen3307d842016-02-29 17:03:59 -05002289 int i;
2290
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002291 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3307d842016-02-29 17:03:59 -05002292 return -EINVAL;
2293
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002294 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3307d842016-02-29 17:03:59 -05002295
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002296 memcpy(priv->cck_tx_power_index_A, efuse->cck_tx_power_index_A,
Jes Sorensen3307d842016-02-29 17:03:59 -05002297 sizeof(priv->cck_tx_power_index_A));
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002298 memcpy(priv->cck_tx_power_index_B, efuse->cck_tx_power_index_B,
Jes Sorensen3307d842016-02-29 17:03:59 -05002299 sizeof(priv->cck_tx_power_index_B));
2300
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002301 memcpy(priv->ht40_1s_tx_power_index_A, efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3307d842016-02-29 17:03:59 -05002302 sizeof(priv->ht40_1s_tx_power_index_A));
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002303 memcpy(priv->ht40_1s_tx_power_index_B, efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3307d842016-02-29 17:03:59 -05002304 sizeof(priv->ht40_1s_tx_power_index_B));
2305
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002306 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
2307 dev_info(&priv->udev->dev, "Product: %.11s\n", efuse->device_name);
2308 dev_info(&priv->udev->dev, "Serial: %.11s\n", efuse->serial);
Jes Sorensen3307d842016-02-29 17:03:59 -05002309
2310 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
2311 unsigned char *raw = priv->efuse_wifi.raw;
2312
2313 dev_info(&priv->udev->dev,
2314 "%s: dumping efuse (0x%02zx bytes):\n",
2315 __func__, sizeof(struct rtl8192eu_efuse));
2316 for (i = 0; i < sizeof(struct rtl8192eu_efuse); i += 8) {
2317 dev_info(&priv->udev->dev, "%02x: "
2318 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
2319 raw[i], raw[i + 1], raw[i + 2],
2320 raw[i + 3], raw[i + 4], raw[i + 5],
2321 raw[i + 6], raw[i + 7]);
2322 }
2323 }
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002324 return 0;
Jes Sorensen3307d842016-02-29 17:03:59 -05002325}
2326
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002327static int
2328rtl8xxxu_read_efuse8(struct rtl8xxxu_priv *priv, u16 offset, u8 *data)
2329{
2330 int i;
2331 u8 val8;
2332 u32 val32;
2333
2334 /* Write Address */
2335 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 1, offset & 0xff);
2336 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 2);
2337 val8 &= 0xfc;
2338 val8 |= (offset >> 8) & 0x03;
2339 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 2, val8);
2340
2341 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 3);
2342 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 3, val8 & 0x7f);
2343
2344 /* Poll for data read */
2345 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
2346 for (i = 0; i < RTL8XXXU_MAX_REG_POLL; i++) {
2347 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
2348 if (val32 & BIT(31))
2349 break;
2350 }
2351
2352 if (i == RTL8XXXU_MAX_REG_POLL)
2353 return -EIO;
2354
2355 udelay(50);
2356 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
2357
2358 *data = val32 & 0xff;
2359 return 0;
2360}
2361
2362static int rtl8xxxu_read_efuse(struct rtl8xxxu_priv *priv)
2363{
2364 struct device *dev = &priv->udev->dev;
2365 int i, ret = 0;
2366 u8 val8, word_mask, header, extheader;
2367 u16 val16, efuse_addr, offset;
2368 u32 val32;
2369
2370 val16 = rtl8xxxu_read16(priv, REG_9346CR);
2371 if (val16 & EEPROM_ENABLE)
2372 priv->has_eeprom = 1;
2373 if (val16 & EEPROM_BOOT)
2374 priv->boot_eeprom = 1;
2375
Jakub Sitnicki38451992016-02-03 13:39:49 -05002376 if (priv->is_multi_func) {
2377 val32 = rtl8xxxu_read32(priv, REG_EFUSE_TEST);
2378 val32 = (val32 & ~EFUSE_SELECT_MASK) | EFUSE_WIFI_SELECT;
2379 rtl8xxxu_write32(priv, REG_EFUSE_TEST, val32);
2380 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002381
2382 dev_dbg(dev, "Booting from %s\n",
2383 priv->boot_eeprom ? "EEPROM" : "EFUSE");
2384
2385 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_ENABLE);
2386
2387 /* 1.2V Power: From VDDON with Power Cut(0x0000[15]), default valid */
2388 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
2389 if (!(val16 & SYS_ISO_PWC_EV12V)) {
2390 val16 |= SYS_ISO_PWC_EV12V;
2391 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
2392 }
2393 /* Reset: 0x0000[28], default valid */
2394 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2395 if (!(val16 & SYS_FUNC_ELDR)) {
2396 val16 |= SYS_FUNC_ELDR;
2397 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
2398 }
2399
2400 /*
2401 * Clock: Gated(0x0008[5]) 8M(0x0008[1]) clock from ANA, default valid
2402 */
2403 val16 = rtl8xxxu_read16(priv, REG_SYS_CLKR);
2404 if (!(val16 & SYS_CLK_LOADER_ENABLE) || !(val16 & SYS_CLK_ANA8M)) {
2405 val16 |= (SYS_CLK_LOADER_ENABLE | SYS_CLK_ANA8M);
2406 rtl8xxxu_write16(priv, REG_SYS_CLKR, val16);
2407 }
2408
2409 /* Default value is 0xff */
Jes Sorensen3307d842016-02-29 17:03:59 -05002410 memset(priv->efuse_wifi.raw, 0xff, EFUSE_MAP_LEN);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002411
2412 efuse_addr = 0;
2413 while (efuse_addr < EFUSE_REAL_CONTENT_LEN_8723A) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002414 u16 map_addr;
2415
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002416 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &header);
2417 if (ret || header == 0xff)
2418 goto exit;
2419
2420 if ((header & 0x1f) == 0x0f) { /* extended header */
2421 offset = (header & 0xe0) >> 5;
2422
2423 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++,
2424 &extheader);
2425 if (ret)
2426 goto exit;
2427 /* All words disabled */
2428 if ((extheader & 0x0f) == 0x0f)
2429 continue;
2430
2431 offset |= ((extheader & 0xf0) >> 1);
2432 word_mask = extheader & 0x0f;
2433 } else {
2434 offset = (header >> 4) & 0x0f;
2435 word_mask = header & 0x0f;
2436 }
2437
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002438 /* Get word enable value from PG header */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002439
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002440 /* We have 8 bits to indicate validity */
2441 map_addr = offset * 8;
2442 if (map_addr >= EFUSE_MAP_LEN) {
2443 dev_warn(dev, "%s: Illegal map_addr (%04x), "
2444 "efuse corrupt!\n",
2445 __func__, map_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002446 ret = -EINVAL;
2447 goto exit;
2448 }
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002449 for (i = 0; i < EFUSE_MAX_WORD_UNIT; i++) {
2450 /* Check word enable condition in the section */
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05002451 if (word_mask & BIT(i)) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002452 map_addr += 2;
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05002453 continue;
2454 }
2455
2456 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
2457 if (ret)
2458 goto exit;
2459 priv->efuse_wifi.raw[map_addr++] = val8;
2460
2461 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
2462 if (ret)
2463 goto exit;
2464 priv->efuse_wifi.raw[map_addr++] = val8;
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002465 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002466 }
2467
2468exit:
2469 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_DISABLE);
2470
2471 return ret;
2472}
2473
Jes Sorensend48fe602016-02-03 13:39:44 -05002474static void rtl8xxxu_reset_8051(struct rtl8xxxu_priv *priv)
2475{
2476 u8 val8;
2477 u16 sys_func;
2478
2479 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05002480 val8 &= ~BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05002481 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
2482 sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2483 sys_func &= ~SYS_FUNC_CPU_ENABLE;
2484 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
2485 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05002486 val8 |= BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05002487 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
2488 sys_func |= SYS_FUNC_CPU_ENABLE;
2489 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
2490}
2491
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002492static int rtl8xxxu_start_firmware(struct rtl8xxxu_priv *priv)
2493{
2494 struct device *dev = &priv->udev->dev;
2495 int ret = 0, i;
2496 u32 val32;
2497
2498 /* Poll checksum report */
2499 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
2500 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
2501 if (val32 & MCU_FW_DL_CSUM_REPORT)
2502 break;
2503 }
2504
2505 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
2506 dev_warn(dev, "Firmware checksum poll timed out\n");
2507 ret = -EAGAIN;
2508 goto exit;
2509 }
2510
2511 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
2512 val32 |= MCU_FW_DL_READY;
2513 val32 &= ~MCU_WINT_INIT_READY;
2514 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
2515
Jes Sorensend48fe602016-02-03 13:39:44 -05002516 /*
2517 * Reset the 8051 in order for the firmware to start running,
2518 * otherwise it won't come up on the 8192eu
2519 */
2520 rtl8xxxu_reset_8051(priv);
2521
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002522 /* Wait for firmware to become ready */
2523 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
2524 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
2525 if (val32 & MCU_WINT_INIT_READY)
2526 break;
2527
2528 udelay(100);
2529 }
2530
2531 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
2532 dev_warn(dev, "Firmware failed to start\n");
2533 ret = -EAGAIN;
2534 goto exit;
2535 }
2536
2537exit:
2538 return ret;
2539}
2540
2541static int rtl8xxxu_download_firmware(struct rtl8xxxu_priv *priv)
2542{
2543 int pages, remainder, i, ret;
Jes Sorensend48fe602016-02-03 13:39:44 -05002544 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002545 u16 val16;
2546 u32 val32;
2547 u8 *fwptr;
2548
2549 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC + 1);
2550 val8 |= 4;
2551 rtl8xxxu_write8(priv, REG_SYS_FUNC + 1, val8);
2552
2553 /* 8051 enable */
2554 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
Jes Sorensen43154f62016-02-03 13:39:35 -05002555 val16 |= SYS_FUNC_CPU_ENABLE;
2556 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002557
Jes Sorensen216202a2016-02-03 13:39:37 -05002558 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
2559 if (val8 & MCU_FW_RAM_SEL) {
2560 pr_info("do the RAM reset\n");
2561 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
Jes Sorensend48fe602016-02-03 13:39:44 -05002562 rtl8xxxu_reset_8051(priv);
Jes Sorensen216202a2016-02-03 13:39:37 -05002563 }
2564
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002565 /* MCU firmware download enable */
2566 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002567 val8 |= MCU_FW_DL_ENABLE;
2568 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002569
2570 /* 8051 reset */
2571 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002572 val32 &= ~BIT(19);
2573 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002574
2575 /* Reset firmware download checksum */
2576 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002577 val8 |= MCU_FW_DL_CSUM_REPORT;
2578 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002579
2580 pages = priv->fw_size / RTL_FW_PAGE_SIZE;
2581 remainder = priv->fw_size % RTL_FW_PAGE_SIZE;
2582
2583 fwptr = priv->fw_data->data;
2584
2585 for (i = 0; i < pages; i++) {
2586 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05002587 val8 |= i;
2588 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002589
2590 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
2591 fwptr, RTL_FW_PAGE_SIZE);
2592 if (ret != RTL_FW_PAGE_SIZE) {
2593 ret = -EAGAIN;
2594 goto fw_abort;
2595 }
2596
2597 fwptr += RTL_FW_PAGE_SIZE;
2598 }
2599
2600 if (remainder) {
2601 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05002602 val8 |= i;
2603 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002604 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
2605 fwptr, remainder);
2606 if (ret != remainder) {
2607 ret = -EAGAIN;
2608 goto fw_abort;
2609 }
2610 }
2611
2612 ret = 0;
2613fw_abort:
2614 /* MCU firmware download disable */
2615 val16 = rtl8xxxu_read16(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002616 val16 &= ~MCU_FW_DL_ENABLE;
2617 rtl8xxxu_write16(priv, REG_MCU_FW_DL, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002618
2619 return ret;
2620}
2621
2622static int rtl8xxxu_load_firmware(struct rtl8xxxu_priv *priv, char *fw_name)
2623{
2624 struct device *dev = &priv->udev->dev;
2625 const struct firmware *fw;
2626 int ret = 0;
2627 u16 signature;
2628
2629 dev_info(dev, "%s: Loading firmware %s\n", DRIVER_NAME, fw_name);
2630 if (request_firmware(&fw, fw_name, &priv->udev->dev)) {
2631 dev_warn(dev, "request_firmware(%s) failed\n", fw_name);
2632 ret = -EAGAIN;
2633 goto exit;
2634 }
2635 if (!fw) {
2636 dev_warn(dev, "Firmware data not available\n");
2637 ret = -EINVAL;
2638 goto exit;
2639 }
2640
2641 priv->fw_data = kmemdup(fw->data, fw->size, GFP_KERNEL);
Tobias Klauser98e27cb2016-02-03 13:39:43 -05002642 if (!priv->fw_data) {
2643 ret = -ENOMEM;
2644 goto exit;
2645 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002646 priv->fw_size = fw->size - sizeof(struct rtl8xxxu_firmware_header);
2647
2648 signature = le16_to_cpu(priv->fw_data->signature);
2649 switch (signature & 0xfff0) {
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002650 case 0x92e0:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002651 case 0x92c0:
2652 case 0x88c0:
Jes Sorensen35a741f2016-02-29 17:04:10 -05002653 case 0x5300:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002654 case 0x2300:
2655 break;
2656 default:
2657 ret = -EINVAL;
2658 dev_warn(dev, "%s: Invalid firmware signature: 0x%04x\n",
2659 __func__, signature);
2660 }
2661
2662 dev_info(dev, "Firmware revision %i.%i (signature 0x%04x)\n",
2663 le16_to_cpu(priv->fw_data->major_version),
2664 priv->fw_data->minor_version, signature);
2665
2666exit:
2667 release_firmware(fw);
2668 return ret;
2669}
2670
2671static int rtl8723au_load_firmware(struct rtl8xxxu_priv *priv)
2672{
2673 char *fw_name;
2674 int ret;
2675
2676 switch (priv->chip_cut) {
2677 case 0:
2678 fw_name = "rtlwifi/rtl8723aufw_A.bin";
2679 break;
2680 case 1:
2681 if (priv->enable_bluetooth)
2682 fw_name = "rtlwifi/rtl8723aufw_B.bin";
2683 else
2684 fw_name = "rtlwifi/rtl8723aufw_B_NoBT.bin";
2685
2686 break;
2687 default:
2688 return -EINVAL;
2689 }
2690
2691 ret = rtl8xxxu_load_firmware(priv, fw_name);
2692 return ret;
2693}
2694
Jes Sorensen35a741f2016-02-29 17:04:10 -05002695static int rtl8723bu_load_firmware(struct rtl8xxxu_priv *priv)
2696{
2697 char *fw_name;
2698 int ret;
2699
2700 if (priv->enable_bluetooth)
2701 fw_name = "rtlwifi/rtl8723bu_bt.bin";
2702 else
2703 fw_name = "rtlwifi/rtl8723bu_nic.bin";
2704
2705 ret = rtl8xxxu_load_firmware(priv, fw_name);
2706 return ret;
2707}
2708
Kalle Valoc0963772015-10-25 18:24:38 +02002709#ifdef CONFIG_RTL8XXXU_UNTESTED
2710
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002711static int rtl8192cu_load_firmware(struct rtl8xxxu_priv *priv)
2712{
2713 char *fw_name;
2714 int ret;
2715
2716 if (!priv->vendor_umc)
2717 fw_name = "rtlwifi/rtl8192cufw_TMSC.bin";
2718 else if (priv->chip_cut || priv->rtlchip == 0x8192c)
2719 fw_name = "rtlwifi/rtl8192cufw_B.bin";
2720 else
2721 fw_name = "rtlwifi/rtl8192cufw_A.bin";
2722
2723 ret = rtl8xxxu_load_firmware(priv, fw_name);
2724
2725 return ret;
2726}
2727
Kalle Valoc0963772015-10-25 18:24:38 +02002728#endif
2729
Jes Sorensen3307d842016-02-29 17:03:59 -05002730static int rtl8192eu_load_firmware(struct rtl8xxxu_priv *priv)
2731{
2732 char *fw_name;
2733 int ret;
2734
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002735 fw_name = "rtlwifi/rtl8192eu_nic.bin";
Jes Sorensen3307d842016-02-29 17:03:59 -05002736
2737 ret = rtl8xxxu_load_firmware(priv, fw_name);
2738
2739 return ret;
2740}
2741
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002742static void rtl8xxxu_firmware_self_reset(struct rtl8xxxu_priv *priv)
2743{
2744 u16 val16;
2745 int i = 100;
2746
2747 /* Inform 8051 to perform reset */
2748 rtl8xxxu_write8(priv, REG_HMTFR + 3, 0x20);
2749
2750 for (i = 100; i > 0; i--) {
2751 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2752
2753 if (!(val16 & SYS_FUNC_CPU_ENABLE)) {
2754 dev_dbg(&priv->udev->dev,
2755 "%s: Firmware self reset success!\n", __func__);
2756 break;
2757 }
2758 udelay(50);
2759 }
2760
2761 if (!i) {
2762 /* Force firmware reset */
2763 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2764 val16 &= ~SYS_FUNC_CPU_ENABLE;
2765 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
2766 }
2767}
2768
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05002769static void rtl8723bu_phy_init_antenna_selection(struct rtl8xxxu_priv *priv)
2770{
2771 u32 val32;
2772
2773 val32 = rtl8xxxu_read32(priv, 0x64);
2774 val32 &= ~(BIT(20) | BIT(24));
2775 rtl8xxxu_write32(priv, 0x64, val32);
2776
2777 val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
2778 val32 &= ~BIT(4);
2779 val32 |= BIT(3);
2780 rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
2781
2782 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
2783 val32 &= ~BIT(23);
2784 val32 |= BIT(24);
2785 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
2786
2787 val32 = rtl8xxxu_read32(priv, 0x0944);
2788 val32 |= (BIT(0) | BIT(1));
2789 rtl8xxxu_write32(priv, 0x0944, val32);
2790
2791 val32 = rtl8xxxu_read32(priv, 0x0930);
2792 val32 &= 0xffffff00;
2793 val32 |= 0x77;
2794 rtl8xxxu_write32(priv, 0x0930, val32);
2795
2796 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
2797 val32 |= BIT(11);
2798 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
2799}
2800
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002801static int
2802rtl8xxxu_init_mac(struct rtl8xxxu_priv *priv, struct rtl8xxxu_reg8val *array)
2803{
2804 int i, ret;
2805 u16 reg;
2806 u8 val;
2807
2808 for (i = 0; ; i++) {
2809 reg = array[i].reg;
2810 val = array[i].val;
2811
2812 if (reg == 0xffff && val == 0xff)
2813 break;
2814
2815 ret = rtl8xxxu_write8(priv, reg, val);
2816 if (ret != 1) {
2817 dev_warn(&priv->udev->dev,
2818 "Failed to initialize MAC\n");
2819 return -EAGAIN;
2820 }
2821 }
2822
2823 rtl8xxxu_write8(priv, REG_MAX_AGGR_NUM, 0x0a);
2824
2825 return 0;
2826}
2827
2828static int rtl8xxxu_init_phy_regs(struct rtl8xxxu_priv *priv,
2829 struct rtl8xxxu_reg32val *array)
2830{
2831 int i, ret;
2832 u16 reg;
2833 u32 val;
2834
2835 for (i = 0; ; i++) {
2836 reg = array[i].reg;
2837 val = array[i].val;
2838
2839 if (reg == 0xffff && val == 0xffffffff)
2840 break;
2841
2842 ret = rtl8xxxu_write32(priv, reg, val);
2843 if (ret != sizeof(val)) {
2844 dev_warn(&priv->udev->dev,
2845 "Failed to initialize PHY\n");
2846 return -EAGAIN;
2847 }
2848 udelay(1);
2849 }
2850
2851 return 0;
2852}
2853
2854/*
2855 * Most of this is black magic retrieved from the old rtl8723au driver
2856 */
2857static int rtl8xxxu_init_phy_bb(struct rtl8xxxu_priv *priv)
2858{
2859 u8 val8, ldoa15, ldov12d, lpldo, ldohci12;
2860 u32 val32;
2861
2862 /*
2863 * Todo: The vendor driver maintains a table of PHY register
2864 * addresses, which is initialized here. Do we need this?
2865 */
2866
2867 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
2868 udelay(2);
2869 val8 |= AFE_PLL_320_ENABLE;
2870 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
2871 udelay(2);
2872
2873 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL + 1, 0xff);
2874 udelay(2);
2875
2876 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
2877 val8 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB;
2878 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
2879
2880 /* AFE_XTAL_RF_GATE (bit 14) if addressing as 32 bit register */
2881 val32 = rtl8xxxu_read32(priv, REG_AFE_XTAL_CTRL);
2882 val32 &= ~AFE_XTAL_RF_GATE;
2883 if (priv->has_bluetooth)
2884 val32 &= ~AFE_XTAL_BT_GATE;
2885 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, val32);
2886
2887 /* 6. 0x1f[7:0] = 0x07 */
2888 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
2889 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
2890
2891 if (priv->hi_pa)
2892 rtl8xxxu_init_phy_regs(priv, rtl8188ru_phy_1t_highpa_table);
2893 else if (priv->tx_paths == 2)
2894 rtl8xxxu_init_phy_regs(priv, rtl8192cu_phy_2t_init_table);
Jes Sorensen36c32582016-02-29 17:04:14 -05002895 else if (priv->rtlchip == 0x8723b)
2896 rtl8xxxu_init_phy_regs(priv, rtl8723b_phy_1t_init_table);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002897 else
2898 rtl8xxxu_init_phy_regs(priv, rtl8723a_phy_1t_init_table);
2899
2900
2901 if (priv->rtlchip == 0x8188c && priv->hi_pa &&
2902 priv->vendor_umc && priv->chip_cut == 1)
2903 rtl8xxxu_write8(priv, REG_OFDM0_AGC_PARM1 + 2, 0x50);
2904
2905 if (priv->tx_paths == 1 && priv->rx_paths == 2) {
2906 /*
2907 * For 1T2R boards, patch the registers.
2908 *
2909 * It looks like 8191/2 1T2R boards use path B for TX
2910 */
2911 val32 = rtl8xxxu_read32(priv, REG_FPGA0_TX_INFO);
2912 val32 &= ~(BIT(0) | BIT(1));
2913 val32 |= BIT(1);
2914 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, val32);
2915
2916 val32 = rtl8xxxu_read32(priv, REG_FPGA1_TX_INFO);
2917 val32 &= ~0x300033;
2918 val32 |= 0x200022;
2919 rtl8xxxu_write32(priv, REG_FPGA1_TX_INFO, val32);
2920
2921 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
2922 val32 &= 0xff000000;
2923 val32 |= 0x45000000;
2924 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
2925
2926 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
2927 val32 &= ~(OFDM_RF_PATH_RX_MASK | OFDM_RF_PATH_TX_MASK);
2928 val32 |= (OFDM_RF_PATH_RX_A | OFDM_RF_PATH_RX_B |
2929 OFDM_RF_PATH_TX_B);
2930 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
2931
2932 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGC_PARM1);
2933 val32 &= ~(BIT(4) | BIT(5));
2934 val32 |= BIT(4);
2935 rtl8xxxu_write32(priv, REG_OFDM0_AGC_PARM1, val32);
2936
2937 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_RFON);
2938 val32 &= ~(BIT(27) | BIT(26));
2939 val32 |= BIT(27);
2940 rtl8xxxu_write32(priv, REG_TX_CCK_RFON, val32);
2941
2942 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_BBON);
2943 val32 &= ~(BIT(27) | BIT(26));
2944 val32 |= BIT(27);
2945 rtl8xxxu_write32(priv, REG_TX_CCK_BBON, val32);
2946
2947 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_RFON);
2948 val32 &= ~(BIT(27) | BIT(26));
2949 val32 |= BIT(27);
2950 rtl8xxxu_write32(priv, REG_TX_OFDM_RFON, val32);
2951
2952 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_BBON);
2953 val32 &= ~(BIT(27) | BIT(26));
2954 val32 |= BIT(27);
2955 rtl8xxxu_write32(priv, REG_TX_OFDM_BBON, val32);
2956
2957 val32 = rtl8xxxu_read32(priv, REG_TX_TO_TX);
2958 val32 &= ~(BIT(27) | BIT(26));
2959 val32 |= BIT(27);
2960 rtl8xxxu_write32(priv, REG_TX_TO_TX, val32);
2961 }
2962
Jes Sorensenb9f498e2016-02-29 17:04:18 -05002963 if (priv->rtlchip == 0x8723b)
2964 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8723bu_table);
2965 else if (priv->hi_pa)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002966 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_highpa_table);
2967 else
2968 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_standard_table);
2969
Jes Sorensen35a741f2016-02-29 17:04:10 -05002970 if ((priv->rtlchip == 0x8723a || priv->rtlchip == 0x8723b) &&
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002971 priv->efuse_wifi.efuse8723.version >= 0x01) {
2972 val32 = rtl8xxxu_read32(priv, REG_MAC_PHY_CTRL);
2973
2974 val8 = priv->efuse_wifi.efuse8723.xtal_k & 0x3f;
2975 val32 &= 0xff000fff;
2976 val32 |= ((val8 | (val8 << 6)) << 12);
2977
2978 rtl8xxxu_write32(priv, REG_MAC_PHY_CTRL, val32);
2979 }
2980
2981 ldoa15 = LDOA15_ENABLE | LDOA15_OBUF;
2982 ldov12d = LDOV12D_ENABLE | BIT(2) | (2 << LDOV12D_VADJ_SHIFT);
2983 ldohci12 = 0x57;
2984 lpldo = 1;
2985 val32 = (lpldo << 24) | (ldohci12 << 16) | (ldov12d << 8) | ldoa15;
2986
2987 rtl8xxxu_write32(priv, REG_LDOA15_CTRL, val32);
2988
2989 return 0;
2990}
2991
2992static int rtl8xxxu_init_rf_regs(struct rtl8xxxu_priv *priv,
2993 struct rtl8xxxu_rfregval *array,
2994 enum rtl8xxxu_rfpath path)
2995{
2996 int i, ret;
2997 u8 reg;
2998 u32 val;
2999
3000 for (i = 0; ; i++) {
3001 reg = array[i].reg;
3002 val = array[i].val;
3003
3004 if (reg == 0xff && val == 0xffffffff)
3005 break;
3006
3007 switch (reg) {
3008 case 0xfe:
3009 msleep(50);
3010 continue;
3011 case 0xfd:
3012 mdelay(5);
3013 continue;
3014 case 0xfc:
3015 mdelay(1);
3016 continue;
3017 case 0xfb:
3018 udelay(50);
3019 continue;
3020 case 0xfa:
3021 udelay(5);
3022 continue;
3023 case 0xf9:
3024 udelay(1);
3025 continue;
3026 }
3027
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003028 ret = rtl8xxxu_write_rfreg(priv, path, reg, val);
3029 if (ret) {
3030 dev_warn(&priv->udev->dev,
3031 "Failed to initialize RF\n");
3032 return -EAGAIN;
3033 }
3034 udelay(1);
3035 }
3036
3037 return 0;
3038}
3039
3040static int rtl8xxxu_init_phy_rf(struct rtl8xxxu_priv *priv,
3041 struct rtl8xxxu_rfregval *table,
3042 enum rtl8xxxu_rfpath path)
3043{
3044 u32 val32;
3045 u16 val16, rfsi_rfenv;
3046 u16 reg_sw_ctrl, reg_int_oe, reg_hssi_parm2;
3047
3048 switch (path) {
3049 case RF_A:
3050 reg_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL;
3051 reg_int_oe = REG_FPGA0_XA_RF_INT_OE;
3052 reg_hssi_parm2 = REG_FPGA0_XA_HSSI_PARM2;
3053 break;
3054 case RF_B:
3055 reg_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL;
3056 reg_int_oe = REG_FPGA0_XB_RF_INT_OE;
3057 reg_hssi_parm2 = REG_FPGA0_XB_HSSI_PARM2;
3058 break;
3059 default:
3060 dev_err(&priv->udev->dev, "%s:Unsupported RF path %c\n",
3061 __func__, path + 'A');
3062 return -EINVAL;
3063 }
3064 /* For path B, use XB */
3065 rfsi_rfenv = rtl8xxxu_read16(priv, reg_sw_ctrl);
3066 rfsi_rfenv &= FPGA0_RF_RFENV;
3067
3068 /*
3069 * These two we might be able to optimize into one
3070 */
3071 val32 = rtl8xxxu_read32(priv, reg_int_oe);
3072 val32 |= BIT(20); /* 0x10 << 16 */
3073 rtl8xxxu_write32(priv, reg_int_oe, val32);
3074 udelay(1);
3075
3076 val32 = rtl8xxxu_read32(priv, reg_int_oe);
3077 val32 |= BIT(4);
3078 rtl8xxxu_write32(priv, reg_int_oe, val32);
3079 udelay(1);
3080
3081 /*
3082 * These two we might be able to optimize into one
3083 */
3084 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
3085 val32 &= ~FPGA0_HSSI_3WIRE_ADDR_LEN;
3086 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
3087 udelay(1);
3088
3089 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
3090 val32 &= ~FPGA0_HSSI_3WIRE_DATA_LEN;
3091 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
3092 udelay(1);
3093
3094 rtl8xxxu_init_rf_regs(priv, table, path);
3095
3096 /* For path B, use XB */
3097 val16 = rtl8xxxu_read16(priv, reg_sw_ctrl);
3098 val16 &= ~FPGA0_RF_RFENV;
3099 val16 |= rfsi_rfenv;
3100 rtl8xxxu_write16(priv, reg_sw_ctrl, val16);
3101
3102 return 0;
3103}
3104
3105static int rtl8xxxu_llt_write(struct rtl8xxxu_priv *priv, u8 address, u8 data)
3106{
3107 int ret = -EBUSY;
3108 int count = 0;
3109 u32 value;
3110
3111 value = LLT_OP_WRITE | address << 8 | data;
3112
3113 rtl8xxxu_write32(priv, REG_LLT_INIT, value);
3114
3115 do {
3116 value = rtl8xxxu_read32(priv, REG_LLT_INIT);
3117 if ((value & LLT_OP_MASK) == LLT_OP_INACTIVE) {
3118 ret = 0;
3119 break;
3120 }
3121 } while (count++ < 20);
3122
3123 return ret;
3124}
3125
3126static int rtl8xxxu_init_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
3127{
3128 int ret;
3129 int i;
3130
3131 for (i = 0; i < last_tx_page; i++) {
3132 ret = rtl8xxxu_llt_write(priv, i, i + 1);
3133 if (ret)
3134 goto exit;
3135 }
3136
3137 ret = rtl8xxxu_llt_write(priv, last_tx_page, 0xff);
3138 if (ret)
3139 goto exit;
3140
3141 /* Mark remaining pages as a ring buffer */
3142 for (i = last_tx_page + 1; i < 0xff; i++) {
3143 ret = rtl8xxxu_llt_write(priv, i, (i + 1));
3144 if (ret)
3145 goto exit;
3146 }
3147
3148 /* Let last entry point to the start entry of ring buffer */
3149 ret = rtl8xxxu_llt_write(priv, 0xff, last_tx_page + 1);
3150 if (ret)
3151 goto exit;
3152
3153exit:
3154 return ret;
3155}
3156
Jes Sorensen74b99be2016-02-29 17:04:04 -05003157static int rtl8xxxu_auto_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
3158{
3159 u32 val32;
3160 int ret = 0;
3161 int i;
3162
3163 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
Jes Sorensen74b99be2016-02-29 17:04:04 -05003164 val32 |= AUTO_LLT_INIT_LLT;
3165 rtl8xxxu_write32(priv, REG_AUTO_LLT, val32);
3166
3167 for (i = 500; i; i--) {
3168 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
3169 if (!(val32 & AUTO_LLT_INIT_LLT))
3170 break;
3171 usleep_range(2, 4);
3172 }
3173
Jes Sorensen4de24812016-02-29 17:04:07 -05003174 if (!i) {
Jes Sorensen74b99be2016-02-29 17:04:04 -05003175 ret = -EBUSY;
3176 dev_warn(&priv->udev->dev, "LLT table init failed\n");
3177 }
Jes Sorensen74b99be2016-02-29 17:04:04 -05003178
3179 return ret;
3180}
3181
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003182static int rtl8xxxu_init_queue_priority(struct rtl8xxxu_priv *priv)
3183{
3184 u16 val16, hi, lo;
3185 u16 hiq, mgq, bkq, beq, viq, voq;
3186 int hip, mgp, bkp, bep, vip, vop;
3187 int ret = 0;
3188
3189 switch (priv->ep_tx_count) {
3190 case 1:
3191 if (priv->ep_tx_high_queue) {
3192 hi = TRXDMA_QUEUE_HIGH;
3193 } else if (priv->ep_tx_low_queue) {
3194 hi = TRXDMA_QUEUE_LOW;
3195 } else if (priv->ep_tx_normal_queue) {
3196 hi = TRXDMA_QUEUE_NORMAL;
3197 } else {
3198 hi = 0;
3199 ret = -EINVAL;
3200 }
3201
3202 hiq = hi;
3203 mgq = hi;
3204 bkq = hi;
3205 beq = hi;
3206 viq = hi;
3207 voq = hi;
3208
3209 hip = 0;
3210 mgp = 0;
3211 bkp = 0;
3212 bep = 0;
3213 vip = 0;
3214 vop = 0;
3215 break;
3216 case 2:
3217 if (priv->ep_tx_high_queue && priv->ep_tx_low_queue) {
3218 hi = TRXDMA_QUEUE_HIGH;
3219 lo = TRXDMA_QUEUE_LOW;
3220 } else if (priv->ep_tx_normal_queue && priv->ep_tx_low_queue) {
3221 hi = TRXDMA_QUEUE_NORMAL;
3222 lo = TRXDMA_QUEUE_LOW;
3223 } else if (priv->ep_tx_high_queue && priv->ep_tx_normal_queue) {
3224 hi = TRXDMA_QUEUE_HIGH;
3225 lo = TRXDMA_QUEUE_NORMAL;
3226 } else {
3227 ret = -EINVAL;
3228 hi = 0;
3229 lo = 0;
3230 }
3231
3232 hiq = hi;
3233 mgq = hi;
3234 bkq = lo;
3235 beq = lo;
3236 viq = hi;
3237 voq = hi;
3238
3239 hip = 0;
3240 mgp = 0;
3241 bkp = 1;
3242 bep = 1;
3243 vip = 0;
3244 vop = 0;
3245 break;
3246 case 3:
3247 beq = TRXDMA_QUEUE_LOW;
3248 bkq = TRXDMA_QUEUE_LOW;
3249 viq = TRXDMA_QUEUE_NORMAL;
3250 voq = TRXDMA_QUEUE_HIGH;
3251 mgq = TRXDMA_QUEUE_HIGH;
3252 hiq = TRXDMA_QUEUE_HIGH;
3253
3254 hip = hiq ^ 3;
3255 mgp = mgq ^ 3;
3256 bkp = bkq ^ 3;
3257 bep = beq ^ 3;
3258 vip = viq ^ 3;
3259 vop = viq ^ 3;
3260 break;
3261 default:
3262 ret = -EINVAL;
3263 }
3264
3265 /*
3266 * None of the vendor drivers are configuring the beacon
3267 * queue here .... why?
3268 */
3269 if (!ret) {
3270 val16 = rtl8xxxu_read16(priv, REG_TRXDMA_CTRL);
3271 val16 &= 0x7;
3272 val16 |= (voq << TRXDMA_CTRL_VOQ_SHIFT) |
3273 (viq << TRXDMA_CTRL_VIQ_SHIFT) |
3274 (beq << TRXDMA_CTRL_BEQ_SHIFT) |
3275 (bkq << TRXDMA_CTRL_BKQ_SHIFT) |
3276 (mgq << TRXDMA_CTRL_MGQ_SHIFT) |
3277 (hiq << TRXDMA_CTRL_HIQ_SHIFT);
3278 rtl8xxxu_write16(priv, REG_TRXDMA_CTRL, val16);
3279
3280 priv->pipe_out[TXDESC_QUEUE_VO] =
3281 usb_sndbulkpipe(priv->udev, priv->out_ep[vop]);
3282 priv->pipe_out[TXDESC_QUEUE_VI] =
3283 usb_sndbulkpipe(priv->udev, priv->out_ep[vip]);
3284 priv->pipe_out[TXDESC_QUEUE_BE] =
3285 usb_sndbulkpipe(priv->udev, priv->out_ep[bep]);
3286 priv->pipe_out[TXDESC_QUEUE_BK] =
3287 usb_sndbulkpipe(priv->udev, priv->out_ep[bkp]);
3288 priv->pipe_out[TXDESC_QUEUE_BEACON] =
3289 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
3290 priv->pipe_out[TXDESC_QUEUE_MGNT] =
3291 usb_sndbulkpipe(priv->udev, priv->out_ep[mgp]);
3292 priv->pipe_out[TXDESC_QUEUE_HIGH] =
3293 usb_sndbulkpipe(priv->udev, priv->out_ep[hip]);
3294 priv->pipe_out[TXDESC_QUEUE_CMD] =
3295 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
3296 }
3297
3298 return ret;
3299}
3300
3301static void rtl8xxxu_fill_iqk_matrix_a(struct rtl8xxxu_priv *priv,
3302 bool iqk_ok, int result[][8],
3303 int candidate, bool tx_only)
3304{
3305 u32 oldval, x, tx0_a, reg;
3306 int y, tx0_c;
3307 u32 val32;
3308
3309 if (!iqk_ok)
3310 return;
3311
3312 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
3313 oldval = val32 >> 22;
3314
3315 x = result[candidate][0];
3316 if ((x & 0x00000200) != 0)
3317 x = x | 0xfffffc00;
3318 tx0_a = (x * oldval) >> 8;
3319
3320 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
3321 val32 &= ~0x3ff;
3322 val32 |= tx0_a;
3323 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
3324
3325 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3326 val32 &= ~BIT(31);
3327 if ((x * oldval >> 7) & 0x1)
3328 val32 |= BIT(31);
3329 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3330
3331 y = result[candidate][1];
3332 if ((y & 0x00000200) != 0)
3333 y = y | 0xfffffc00;
3334 tx0_c = (y * oldval) >> 8;
3335
3336 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XC_TX_AFE);
3337 val32 &= ~0xf0000000;
3338 val32 |= (((tx0_c & 0x3c0) >> 6) << 28);
3339 rtl8xxxu_write32(priv, REG_OFDM0_XC_TX_AFE, val32);
3340
3341 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
3342 val32 &= ~0x003f0000;
3343 val32 |= ((tx0_c & 0x3f) << 16);
3344 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
3345
3346 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3347 val32 &= ~BIT(29);
3348 if ((y * oldval >> 7) & 0x1)
3349 val32 |= BIT(29);
3350 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3351
3352 if (tx_only) {
3353 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
3354 return;
3355 }
3356
3357 reg = result[candidate][2];
3358
3359 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
3360 val32 &= ~0x3ff;
3361 val32 |= (reg & 0x3ff);
3362 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
3363
3364 reg = result[candidate][3] & 0x3F;
3365
3366 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
3367 val32 &= ~0xfc00;
3368 val32 |= ((reg << 10) & 0xfc00);
3369 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
3370
3371 reg = (result[candidate][3] >> 6) & 0xF;
3372
3373 val32 = rtl8xxxu_read32(priv, REG_OFDM0_RX_IQ_EXT_ANTA);
3374 val32 &= ~0xf0000000;
3375 val32 |= (reg << 28);
3376 rtl8xxxu_write32(priv, REG_OFDM0_RX_IQ_EXT_ANTA, val32);
3377}
3378
3379static void rtl8xxxu_fill_iqk_matrix_b(struct rtl8xxxu_priv *priv,
3380 bool iqk_ok, int result[][8],
3381 int candidate, bool tx_only)
3382{
3383 u32 oldval, x, tx1_a, reg;
3384 int y, tx1_c;
3385 u32 val32;
3386
3387 if (!iqk_ok)
3388 return;
3389
3390 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
3391 oldval = val32 >> 22;
3392
3393 x = result[candidate][4];
3394 if ((x & 0x00000200) != 0)
3395 x = x | 0xfffffc00;
3396 tx1_a = (x * oldval) >> 8;
3397
3398 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
3399 val32 &= ~0x3ff;
3400 val32 |= tx1_a;
3401 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
3402
3403 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3404 val32 &= ~BIT(27);
3405 if ((x * oldval >> 7) & 0x1)
3406 val32 |= BIT(27);
3407 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3408
3409 y = result[candidate][5];
3410 if ((y & 0x00000200) != 0)
3411 y = y | 0xfffffc00;
3412 tx1_c = (y * oldval) >> 8;
3413
3414 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XD_TX_AFE);
3415 val32 &= ~0xf0000000;
3416 val32 |= (((tx1_c & 0x3c0) >> 6) << 28);
3417 rtl8xxxu_write32(priv, REG_OFDM0_XD_TX_AFE, val32);
3418
3419 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
3420 val32 &= ~0x003f0000;
3421 val32 |= ((tx1_c & 0x3f) << 16);
3422 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
3423
3424 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3425 val32 &= ~BIT(25);
3426 if ((y * oldval >> 7) & 0x1)
3427 val32 |= BIT(25);
3428 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3429
3430 if (tx_only) {
3431 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
3432 return;
3433 }
3434
3435 reg = result[candidate][6];
3436
3437 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
3438 val32 &= ~0x3ff;
3439 val32 |= (reg & 0x3ff);
3440 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
3441
3442 reg = result[candidate][7] & 0x3f;
3443
3444 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
3445 val32 &= ~0xfc00;
3446 val32 |= ((reg << 10) & 0xfc00);
3447 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
3448
3449 reg = (result[candidate][7] >> 6) & 0xf;
3450
3451 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGCR_SSI_TABLE);
3452 val32 &= ~0x0000f000;
3453 val32 |= (reg << 12);
3454 rtl8xxxu_write32(priv, REG_OFDM0_AGCR_SSI_TABLE, val32);
3455}
3456
3457#define MAX_TOLERANCE 5
3458
3459static bool rtl8xxxu_simularity_compare(struct rtl8xxxu_priv *priv,
3460 int result[][8], int c1, int c2)
3461{
3462 u32 i, j, diff, simubitmap, bound = 0;
3463 int candidate[2] = {-1, -1}; /* for path A and path B */
3464 bool retval = true;
3465
3466 if (priv->tx_paths > 1)
3467 bound = 8;
3468 else
3469 bound = 4;
3470
3471 simubitmap = 0;
3472
3473 for (i = 0; i < bound; i++) {
3474 diff = (result[c1][i] > result[c2][i]) ?
3475 (result[c1][i] - result[c2][i]) :
3476 (result[c2][i] - result[c1][i]);
3477 if (diff > MAX_TOLERANCE) {
3478 if ((i == 2 || i == 6) && !simubitmap) {
3479 if (result[c1][i] + result[c1][i + 1] == 0)
3480 candidate[(i / 4)] = c2;
3481 else if (result[c2][i] + result[c2][i + 1] == 0)
3482 candidate[(i / 4)] = c1;
3483 else
3484 simubitmap = simubitmap | (1 << i);
3485 } else {
3486 simubitmap = simubitmap | (1 << i);
3487 }
3488 }
3489 }
3490
3491 if (simubitmap == 0) {
3492 for (i = 0; i < (bound / 4); i++) {
3493 if (candidate[i] >= 0) {
3494 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
3495 result[3][j] = result[candidate[i]][j];
3496 retval = false;
3497 }
3498 }
3499 return retval;
3500 } else if (!(simubitmap & 0x0f)) {
3501 /* path A OK */
3502 for (i = 0; i < 4; i++)
3503 result[3][i] = result[c1][i];
3504 } else if (!(simubitmap & 0xf0) && priv->tx_paths > 1) {
3505 /* path B OK */
3506 for (i = 4; i < 8; i++)
3507 result[3][i] = result[c1][i];
3508 }
3509
3510 return false;
3511}
3512
3513static void
3514rtl8xxxu_save_mac_regs(struct rtl8xxxu_priv *priv, const u32 *reg, u32 *backup)
3515{
3516 int i;
3517
3518 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
3519 backup[i] = rtl8xxxu_read8(priv, reg[i]);
3520
3521 backup[i] = rtl8xxxu_read32(priv, reg[i]);
3522}
3523
3524static void rtl8xxxu_restore_mac_regs(struct rtl8xxxu_priv *priv,
3525 const u32 *reg, u32 *backup)
3526{
3527 int i;
3528
3529 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
3530 rtl8xxxu_write8(priv, reg[i], backup[i]);
3531
3532 rtl8xxxu_write32(priv, reg[i], backup[i]);
3533}
3534
3535static void rtl8xxxu_save_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
3536 u32 *backup, int count)
3537{
3538 int i;
3539
3540 for (i = 0; i < count; i++)
3541 backup[i] = rtl8xxxu_read32(priv, regs[i]);
3542}
3543
3544static void rtl8xxxu_restore_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
3545 u32 *backup, int count)
3546{
3547 int i;
3548
3549 for (i = 0; i < count; i++)
3550 rtl8xxxu_write32(priv, regs[i], backup[i]);
3551}
3552
3553
3554static void rtl8xxxu_path_adda_on(struct rtl8xxxu_priv *priv, const u32 *regs,
3555 bool path_a_on)
3556{
3557 u32 path_on;
3558 int i;
3559
3560 path_on = path_a_on ? 0x04db25a4 : 0x0b1b25a4;
3561 if (priv->tx_paths == 1) {
3562 path_on = 0x0bdb25a0;
3563 rtl8xxxu_write32(priv, regs[0], 0x0b1b25a0);
3564 } else {
3565 rtl8xxxu_write32(priv, regs[0], path_on);
3566 }
3567
3568 for (i = 1 ; i < RTL8XXXU_ADDA_REGS ; i++)
3569 rtl8xxxu_write32(priv, regs[i], path_on);
3570}
3571
3572static void rtl8xxxu_mac_calibration(struct rtl8xxxu_priv *priv,
3573 const u32 *regs, u32 *backup)
3574{
3575 int i = 0;
3576
3577 rtl8xxxu_write8(priv, regs[i], 0x3f);
3578
3579 for (i = 1 ; i < (RTL8XXXU_MAC_REGS - 1); i++)
3580 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(3)));
3581
3582 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(5)));
3583}
3584
3585static int rtl8xxxu_iqk_path_a(struct rtl8xxxu_priv *priv)
3586{
3587 u32 reg_eac, reg_e94, reg_e9c, reg_ea4, val32;
3588 int result = 0;
3589
3590 /* path-A IQK setting */
3591 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x10008c1f);
3592 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x10008c1f);
3593 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140102);
3594
3595 val32 = (priv->rf_paths > 1) ? 0x28160202 :
3596 /*IS_81xxC_VENDOR_UMC_B_CUT(pHalData->VersionID)?0x28160202: */
3597 0x28160502;
3598 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, val32);
3599
3600 /* path-B IQK setting */
3601 if (priv->rf_paths > 1) {
3602 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x10008c22);
3603 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x10008c22);
3604 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82140102);
3605 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28160202);
3606 }
3607
3608 /* LO calibration setting */
3609 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x001028d1);
3610
3611 /* One shot, path A LOK & IQK */
3612 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
3613 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
3614
3615 mdelay(1);
3616
3617 /* Check failed */
3618 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
3619 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
3620 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
3621 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
3622
3623 if (!(reg_eac & BIT(28)) &&
3624 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
3625 ((reg_e9c & 0x03ff0000) != 0x00420000))
3626 result |= 0x01;
3627 else /* If TX not OK, ignore RX */
3628 goto out;
3629
3630 /* If TX is OK, check whether RX is OK */
3631 if (!(reg_eac & BIT(27)) &&
3632 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
3633 ((reg_eac & 0x03ff0000) != 0x00360000))
3634 result |= 0x02;
3635 else
3636 dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
3637 __func__);
3638out:
3639 return result;
3640}
3641
3642static int rtl8xxxu_iqk_path_b(struct rtl8xxxu_priv *priv)
3643{
3644 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
3645 int result = 0;
3646
3647 /* One shot, path B LOK & IQK */
3648 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000002);
3649 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000000);
3650
3651 mdelay(1);
3652
3653 /* Check failed */
3654 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
3655 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
3656 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
3657 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
3658 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
3659
3660 if (!(reg_eac & BIT(31)) &&
3661 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
3662 ((reg_ebc & 0x03ff0000) != 0x00420000))
3663 result |= 0x01;
3664 else
3665 goto out;
3666
3667 if (!(reg_eac & BIT(30)) &&
3668 (((reg_ec4 & 0x03ff0000) >> 16) != 0x132) &&
3669 (((reg_ecc & 0x03ff0000) >> 16) != 0x36))
3670 result |= 0x02;
3671 else
3672 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
3673 __func__);
3674out:
3675 return result;
3676}
3677
3678static void rtl8xxxu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
3679 int result[][8], int t)
3680{
3681 struct device *dev = &priv->udev->dev;
3682 u32 i, val32;
3683 int path_a_ok, path_b_ok;
3684 int retry = 2;
3685 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
3686 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
3687 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
3688 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
3689 REG_TX_OFDM_BBON, REG_TX_TO_RX,
3690 REG_TX_TO_TX, REG_RX_CCK,
3691 REG_RX_OFDM, REG_RX_WAIT_RIFS,
3692 REG_RX_TO_RX, REG_STANDBY,
3693 REG_SLEEP, REG_PMPD_ANAEN
3694 };
3695 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
3696 REG_TXPAUSE, REG_BEACON_CTRL,
3697 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
3698 };
3699 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
3700 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
3701 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
3702 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
3703 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
3704 };
3705
3706 /*
3707 * Note: IQ calibration must be performed after loading
3708 * PHY_REG.txt , and radio_a, radio_b.txt
3709 */
3710
3711 if (t == 0) {
3712 /* Save ADDA parameters, turn Path A ADDA on */
3713 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
3714 RTL8XXXU_ADDA_REGS);
3715 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
3716 rtl8xxxu_save_regs(priv, iqk_bb_regs,
3717 priv->bb_backup, RTL8XXXU_BB_REGS);
3718 }
3719
3720 rtl8xxxu_path_adda_on(priv, adda_regs, true);
3721
3722 if (t == 0) {
3723 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM1);
3724 if (val32 & FPGA0_HSSI_PARM1_PI)
3725 priv->pi_enabled = 1;
3726 }
3727
3728 if (!priv->pi_enabled) {
3729 /* Switch BB to PI mode to do IQ Calibration. */
3730 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, 0x01000100);
3731 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, 0x01000100);
3732 }
3733
3734 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
3735 val32 &= ~FPGA_RF_MODE_CCK;
3736 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
3737
3738 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
3739 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
3740 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
3741
3742 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
3743 val32 |= (FPGA0_RF_PAPE | (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
3744 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
3745
3746 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
3747 val32 &= ~BIT(10);
3748 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
3749 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
3750 val32 &= ~BIT(10);
3751 rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
3752
3753 if (priv->tx_paths > 1) {
3754 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
3755 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM, 0x00010000);
3756 }
3757
3758 /* MAC settings */
3759 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
3760
3761 /* Page B init */
3762 rtl8xxxu_write32(priv, REG_CONFIG_ANT_A, 0x00080000);
3763
3764 if (priv->tx_paths > 1)
3765 rtl8xxxu_write32(priv, REG_CONFIG_ANT_B, 0x00080000);
3766
3767 /* IQ calibration setting */
3768 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
3769 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
3770 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
3771
3772 for (i = 0; i < retry; i++) {
3773 path_a_ok = rtl8xxxu_iqk_path_a(priv);
3774 if (path_a_ok == 0x03) {
3775 val32 = rtl8xxxu_read32(priv,
3776 REG_TX_POWER_BEFORE_IQK_A);
3777 result[t][0] = (val32 >> 16) & 0x3ff;
3778 val32 = rtl8xxxu_read32(priv,
3779 REG_TX_POWER_AFTER_IQK_A);
3780 result[t][1] = (val32 >> 16) & 0x3ff;
3781 val32 = rtl8xxxu_read32(priv,
3782 REG_RX_POWER_BEFORE_IQK_A_2);
3783 result[t][2] = (val32 >> 16) & 0x3ff;
3784 val32 = rtl8xxxu_read32(priv,
3785 REG_RX_POWER_AFTER_IQK_A_2);
3786 result[t][3] = (val32 >> 16) & 0x3ff;
3787 break;
3788 } else if (i == (retry - 1) && path_a_ok == 0x01) {
3789 /* TX IQK OK */
3790 dev_dbg(dev, "%s: Path A IQK Only Tx Success!!\n",
3791 __func__);
3792
3793 val32 = rtl8xxxu_read32(priv,
3794 REG_TX_POWER_BEFORE_IQK_A);
3795 result[t][0] = (val32 >> 16) & 0x3ff;
3796 val32 = rtl8xxxu_read32(priv,
3797 REG_TX_POWER_AFTER_IQK_A);
3798 result[t][1] = (val32 >> 16) & 0x3ff;
3799 }
3800 }
3801
3802 if (!path_a_ok)
3803 dev_dbg(dev, "%s: Path A IQK failed!\n", __func__);
3804
3805 if (priv->tx_paths > 1) {
3806 /*
3807 * Path A into standby
3808 */
3809 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x0);
3810 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
3811 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
3812
3813 /* Turn Path B ADDA on */
3814 rtl8xxxu_path_adda_on(priv, adda_regs, false);
3815
3816 for (i = 0; i < retry; i++) {
3817 path_b_ok = rtl8xxxu_iqk_path_b(priv);
3818 if (path_b_ok == 0x03) {
3819 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
3820 result[t][4] = (val32 >> 16) & 0x3ff;
3821 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
3822 result[t][5] = (val32 >> 16) & 0x3ff;
3823 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
3824 result[t][6] = (val32 >> 16) & 0x3ff;
3825 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
3826 result[t][7] = (val32 >> 16) & 0x3ff;
3827 break;
3828 } else if (i == (retry - 1) && path_b_ok == 0x01) {
3829 /* TX IQK OK */
3830 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
3831 result[t][4] = (val32 >> 16) & 0x3ff;
3832 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
3833 result[t][5] = (val32 >> 16) & 0x3ff;
3834 }
3835 }
3836
3837 if (!path_b_ok)
3838 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
3839 }
3840
3841 /* Back to BB mode, load original value */
3842 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0);
3843
3844 if (t) {
3845 if (!priv->pi_enabled) {
3846 /*
3847 * Switch back BB to SI mode after finishing
3848 * IQ Calibration
3849 */
3850 val32 = 0x01000000;
3851 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, val32);
3852 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, val32);
3853 }
3854
3855 /* Reload ADDA power saving parameters */
3856 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
3857 RTL8XXXU_ADDA_REGS);
3858
3859 /* Reload MAC parameters */
3860 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
3861
3862 /* Reload BB parameters */
3863 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
3864 priv->bb_backup, RTL8XXXU_BB_REGS);
3865
3866 /* Restore RX initial gain */
3867 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00032ed3);
3868
3869 if (priv->tx_paths > 1) {
3870 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM,
3871 0x00032ed3);
3872 }
3873
3874 /* Load 0xe30 IQC default value */
3875 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
3876 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
3877 }
3878}
3879
Jes Sorensenc7a5a192016-02-29 17:04:30 -05003880static void rtl8xxxu_prepare_calibrate(struct rtl8xxxu_priv *priv, u8 start)
3881{
3882 struct h2c_cmd h2c;
3883
3884 if (priv->fops->mbox_ext_width < 4)
3885 return;
3886
3887 memset(&h2c, 0, sizeof(struct h2c_cmd));
3888 h2c.bt_wlan_calibration.cmd = H2C_8723B_BT_WLAN_CALIBRATION;
3889 h2c.bt_wlan_calibration.data = start;
3890
3891 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_wlan_calibration));
3892}
3893
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003894static void rtl8723a_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
3895{
3896 struct device *dev = &priv->udev->dev;
3897 int result[4][8]; /* last is final result */
3898 int i, candidate;
3899 bool path_a_ok, path_b_ok;
3900 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
3901 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
3902 s32 reg_tmp = 0;
3903 bool simu;
3904
Jes Sorensenc7a5a192016-02-29 17:04:30 -05003905 rtl8xxxu_prepare_calibrate(priv, 1);
3906
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003907 memset(result, 0, sizeof(result));
3908 candidate = -1;
3909
3910 path_a_ok = false;
3911 path_b_ok = false;
3912
3913 rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
3914
3915 for (i = 0; i < 3; i++) {
3916 rtl8xxxu_phy_iqcalibrate(priv, result, i);
3917
3918 if (i == 1) {
3919 simu = rtl8xxxu_simularity_compare(priv, result, 0, 1);
3920 if (simu) {
3921 candidate = 0;
3922 break;
3923 }
3924 }
3925
3926 if (i == 2) {
3927 simu = rtl8xxxu_simularity_compare(priv, result, 0, 2);
3928 if (simu) {
3929 candidate = 0;
3930 break;
3931 }
3932
3933 simu = rtl8xxxu_simularity_compare(priv, result, 1, 2);
3934 if (simu) {
3935 candidate = 1;
3936 } else {
3937 for (i = 0; i < 8; i++)
3938 reg_tmp += result[3][i];
3939
3940 if (reg_tmp)
3941 candidate = 3;
3942 else
3943 candidate = -1;
3944 }
3945 }
3946 }
3947
3948 for (i = 0; i < 4; i++) {
3949 reg_e94 = result[i][0];
3950 reg_e9c = result[i][1];
3951 reg_ea4 = result[i][2];
3952 reg_eac = result[i][3];
3953 reg_eb4 = result[i][4];
3954 reg_ebc = result[i][5];
3955 reg_ec4 = result[i][6];
3956 reg_ecc = result[i][7];
3957 }
3958
3959 if (candidate >= 0) {
3960 reg_e94 = result[candidate][0];
3961 priv->rege94 = reg_e94;
3962 reg_e9c = result[candidate][1];
3963 priv->rege9c = reg_e9c;
3964 reg_ea4 = result[candidate][2];
3965 reg_eac = result[candidate][3];
3966 reg_eb4 = result[candidate][4];
3967 priv->regeb4 = reg_eb4;
3968 reg_ebc = result[candidate][5];
3969 priv->regebc = reg_ebc;
3970 reg_ec4 = result[candidate][6];
3971 reg_ecc = result[candidate][7];
3972 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
3973 dev_dbg(dev,
3974 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
3975 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
3976 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
3977 path_a_ok = true;
3978 path_b_ok = true;
3979 } else {
3980 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
3981 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
3982 }
3983
3984 if (reg_e94 && candidate >= 0)
3985 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
3986 candidate, (reg_ea4 == 0));
3987
3988 if (priv->tx_paths > 1 && reg_eb4)
3989 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
3990 candidate, (reg_ec4 == 0));
3991
3992 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
3993 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
Jes Sorensenc7a5a192016-02-29 17:04:30 -05003994
3995 rtl8xxxu_prepare_calibrate(priv, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003996}
3997
3998static void rtl8723a_phy_lc_calibrate(struct rtl8xxxu_priv *priv)
3999{
4000 u32 val32;
4001 u32 rf_amode, rf_bmode = 0, lstf;
4002
4003 /* Check continuous TX and Packet TX */
4004 lstf = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
4005
4006 if (lstf & OFDM_LSTF_MASK) {
4007 /* Disable all continuous TX */
4008 val32 = lstf & ~OFDM_LSTF_MASK;
4009 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
4010
4011 /* Read original RF mode Path A */
4012 rf_amode = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_AC);
4013
4014 /* Set RF mode to standby Path A */
4015 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC,
4016 (rf_amode & 0x8ffff) | 0x10000);
4017
4018 /* Path-B */
4019 if (priv->tx_paths > 1) {
4020 rf_bmode = rtl8xxxu_read_rfreg(priv, RF_B,
4021 RF6052_REG_AC);
4022
4023 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
4024 (rf_bmode & 0x8ffff) | 0x10000);
4025 }
4026 } else {
4027 /* Deal with Packet TX case */
4028 /* block all queues */
4029 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
4030 }
4031
4032 /* Start LC calibration */
4033 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_MODE_AG);
4034 val32 |= 0x08000;
4035 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, val32);
4036
4037 msleep(100);
4038
4039 /* Restore original parameters */
4040 if (lstf & OFDM_LSTF_MASK) {
4041 /* Path-A */
4042 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, lstf);
4043 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, rf_amode);
4044
4045 /* Path-B */
4046 if (priv->tx_paths > 1)
4047 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
4048 rf_bmode);
4049 } else /* Deal with Packet TX case */
4050 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
4051}
4052
4053static int rtl8xxxu_set_mac(struct rtl8xxxu_priv *priv)
4054{
4055 int i;
4056 u16 reg;
4057
4058 reg = REG_MACID;
4059
4060 for (i = 0; i < ETH_ALEN; i++)
4061 rtl8xxxu_write8(priv, reg + i, priv->mac_addr[i]);
4062
4063 return 0;
4064}
4065
4066static int rtl8xxxu_set_bssid(struct rtl8xxxu_priv *priv, const u8 *bssid)
4067{
4068 int i;
4069 u16 reg;
4070
4071 dev_dbg(&priv->udev->dev, "%s: (%pM)\n", __func__, bssid);
4072
4073 reg = REG_BSSID;
4074
4075 for (i = 0; i < ETH_ALEN; i++)
4076 rtl8xxxu_write8(priv, reg + i, bssid[i]);
4077
4078 return 0;
4079}
4080
4081static void
4082rtl8xxxu_set_ampdu_factor(struct rtl8xxxu_priv *priv, u8 ampdu_factor)
4083{
4084 u8 vals[4] = { 0x41, 0xa8, 0x72, 0xb9 };
4085 u8 max_agg = 0xf;
4086 int i;
4087
4088 ampdu_factor = 1 << (ampdu_factor + 2);
4089 if (ampdu_factor > max_agg)
4090 ampdu_factor = max_agg;
4091
4092 for (i = 0; i < 4; i++) {
4093 if ((vals[i] & 0xf0) > (ampdu_factor << 4))
4094 vals[i] = (vals[i] & 0x0f) | (ampdu_factor << 4);
4095
4096 if ((vals[i] & 0x0f) > ampdu_factor)
4097 vals[i] = (vals[i] & 0xf0) | ampdu_factor;
4098
4099 rtl8xxxu_write8(priv, REG_AGGLEN_LMT + i, vals[i]);
4100 }
4101}
4102
4103static void rtl8xxxu_set_ampdu_min_space(struct rtl8xxxu_priv *priv, u8 density)
4104{
4105 u8 val8;
4106
4107 val8 = rtl8xxxu_read8(priv, REG_AMPDU_MIN_SPACE);
4108 val8 &= 0xf8;
4109 val8 |= density;
4110 rtl8xxxu_write8(priv, REG_AMPDU_MIN_SPACE, val8);
4111}
4112
4113static int rtl8xxxu_active_to_emu(struct rtl8xxxu_priv *priv)
4114{
4115 u8 val8;
4116 int count, ret;
4117
4118 /* Start of rtl8723AU_card_enable_flow */
4119 /* Act to Cardemu sequence*/
4120 /* Turn off RF */
4121 rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
4122
4123 /* 0x004E[7] = 0, switch DPDT_SEL_P output from register 0x0065[2] */
4124 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
4125 val8 &= ~LEDCFG2_DPDT_SELECT;
4126 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
4127
4128 /* 0x0005[1] = 1 turn off MAC by HW state machine*/
4129 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
4130 val8 |= BIT(1);
4131 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
4132
4133 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
4134 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
4135 if ((val8 & BIT(1)) == 0)
4136 break;
4137 udelay(10);
4138 }
4139
4140 if (!count) {
4141 dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
4142 __func__);
4143 ret = -EBUSY;
4144 goto exit;
4145 }
4146
4147 /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
4148 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
4149 val8 |= SYS_ISO_ANALOG_IPS;
4150 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
4151
4152 /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
4153 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
4154 val8 &= ~LDOA15_ENABLE;
4155 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
4156
4157exit:
4158 return ret;
4159}
4160
4161static int rtl8xxxu_active_to_lps(struct rtl8xxxu_priv *priv)
4162{
4163 u8 val8;
4164 u8 val32;
4165 int count, ret;
4166
4167 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
4168
4169 /*
4170 * Poll - wait for RX packet to complete
4171 */
4172 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
4173 val32 = rtl8xxxu_read32(priv, 0x5f8);
4174 if (!val32)
4175 break;
4176 udelay(10);
4177 }
4178
4179 if (!count) {
4180 dev_warn(&priv->udev->dev,
4181 "%s: RX poll timed out (0x05f8)\n", __func__);
4182 ret = -EBUSY;
4183 goto exit;
4184 }
4185
4186 /* Disable CCK and OFDM, clock gated */
4187 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
4188 val8 &= ~SYS_FUNC_BBRSTB;
4189 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
4190
4191 udelay(2);
4192
4193 /* Reset baseband */
4194 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
4195 val8 &= ~SYS_FUNC_BB_GLB_RSTN;
4196 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
4197
4198 /* Reset MAC TRX */
4199 val8 = rtl8xxxu_read8(priv, REG_CR);
4200 val8 = CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE;
4201 rtl8xxxu_write8(priv, REG_CR, val8);
4202
4203 /* Reset MAC TRX */
4204 val8 = rtl8xxxu_read8(priv, REG_CR + 1);
4205 val8 &= ~BIT(1); /* CR_SECURITY_ENABLE */
4206 rtl8xxxu_write8(priv, REG_CR + 1, val8);
4207
4208 /* Respond TX OK to scheduler */
4209 val8 = rtl8xxxu_read8(priv, REG_DUAL_TSF_RST);
4210 val8 |= DUAL_TSF_TX_OK;
4211 rtl8xxxu_write8(priv, REG_DUAL_TSF_RST, val8);
4212
4213exit:
4214 return ret;
4215}
4216
Jes Sorensenc05a9db2016-02-29 17:04:03 -05004217static void rtl8723a_disabled_to_emu(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004218{
4219 u8 val8;
4220
4221 /* Clear suspend enable and power down enable*/
4222 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
4223 val8 &= ~(BIT(3) | BIT(7));
4224 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
4225
4226 /* 0x48[16] = 0 to disable GPIO9 as EXT WAKEUP*/
4227 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
4228 val8 &= ~BIT(0);
4229 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
4230
4231 /* 0x04[12:11] = 11 enable WL suspend*/
4232 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
4233 val8 &= ~(BIT(3) | BIT(4));
4234 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
4235}
4236
Jes Sorensenc05a9db2016-02-29 17:04:03 -05004237static void rtl8192e_disabled_to_emu(struct rtl8xxxu_priv *priv)
4238{
4239 u8 val8;
4240
4241 /* Clear suspend enable and power down enable*/
4242 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
4243 val8 &= ~(BIT(3) | BIT(4));
4244 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
4245}
4246
4247static int rtl8192e_emu_to_active(struct rtl8xxxu_priv *priv)
4248{
4249 u8 val8;
4250 u32 val32;
4251 int count, ret = 0;
4252
4253 /* disable HWPDN 0x04[15]=0*/
4254 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
4255 val8 &= ~BIT(7);
4256 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
4257
4258 /* disable SW LPS 0x04[10]= 0 */
4259 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
4260 val8 &= ~BIT(2);
4261 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
4262
4263 /* disable WL suspend*/
4264 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
4265 val8 &= ~(BIT(3) | BIT(4));
4266 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
4267
4268 /* wait till 0x04[17] = 1 power ready*/
4269 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
4270 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
4271 if (val32 & BIT(17))
4272 break;
4273
4274 udelay(10);
4275 }
4276
4277 if (!count) {
4278 ret = -EBUSY;
4279 goto exit;
4280 }
4281
4282 /* We should be able to optimize the following three entries into one */
4283
4284 /* release WLON reset 0x04[16]= 1*/
4285 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
4286 val8 |= BIT(0);
4287 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
4288
4289 /* set, then poll until 0 */
4290 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
4291 val32 |= APS_FSMCO_MAC_ENABLE;
4292 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
4293
4294 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
4295 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
4296 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
4297 ret = 0;
4298 break;
4299 }
4300 udelay(10);
4301 }
4302
4303 if (!count) {
4304 ret = -EBUSY;
4305 goto exit;
4306 }
4307
4308exit:
4309 return ret;
4310}
4311
4312static int rtl8723a_emu_to_active(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004313{
4314 u8 val8;
4315 u32 val32;
4316 int count, ret = 0;
4317
4318 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface*/
4319 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
4320 val8 |= LDOA15_ENABLE;
4321 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
4322
4323 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
4324 val8 = rtl8xxxu_read8(priv, 0x0067);
4325 val8 &= ~BIT(4);
4326 rtl8xxxu_write8(priv, 0x0067, val8);
4327
4328 mdelay(1);
4329
4330 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
4331 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
4332 val8 &= ~SYS_ISO_ANALOG_IPS;
4333 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
4334
4335 /* disable SW LPS 0x04[10]= 0 */
4336 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
4337 val8 &= ~BIT(2);
4338 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
4339
4340 /* wait till 0x04[17] = 1 power ready*/
4341 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
4342 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
4343 if (val32 & BIT(17))
4344 break;
4345
4346 udelay(10);
4347 }
4348
4349 if (!count) {
4350 ret = -EBUSY;
4351 goto exit;
4352 }
4353
4354 /* We should be able to optimize the following three entries into one */
4355
4356 /* release WLON reset 0x04[16]= 1*/
4357 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
4358 val8 |= BIT(0);
4359 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
4360
4361 /* disable HWPDN 0x04[15]= 0*/
4362 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
4363 val8 &= ~BIT(7);
4364 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
4365
4366 /* disable WL suspend*/
4367 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
4368 val8 &= ~(BIT(3) | BIT(4));
4369 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
4370
4371 /* set, then poll until 0 */
4372 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
4373 val32 |= APS_FSMCO_MAC_ENABLE;
4374 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
4375
4376 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
4377 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
4378 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
4379 ret = 0;
4380 break;
4381 }
4382 udelay(10);
4383 }
4384
4385 if (!count) {
4386 ret = -EBUSY;
4387 goto exit;
4388 }
4389
4390 /* 0x4C[23] = 0x4E[7] = 1, switch DPDT_SEL_P output from WL BB */
4391 /*
4392 * Note: Vendor driver actually clears this bit, despite the
4393 * documentation claims it's being set!
4394 */
4395 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
4396 val8 |= LEDCFG2_DPDT_SELECT;
4397 val8 &= ~LEDCFG2_DPDT_SELECT;
4398 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
4399
4400exit:
4401 return ret;
4402}
4403
4404static int rtl8xxxu_emu_to_disabled(struct rtl8xxxu_priv *priv)
4405{
4406 u8 val8;
4407
4408 /* 0x0007[7:0] = 0x20 SOP option to disable BG/MB */
4409 rtl8xxxu_write8(priv, REG_APS_FSMCO + 3, 0x20);
4410
4411 /* 0x04[12:11] = 01 enable WL suspend */
4412 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
4413 val8 &= ~BIT(4);
4414 val8 |= BIT(3);
4415 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
4416
4417 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
4418 val8 |= BIT(7);
4419 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
4420
4421 /* 0x48[16] = 1 to enable GPIO9 as EXT wakeup */
4422 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
4423 val8 |= BIT(0);
4424 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
4425
4426 return 0;
4427}
4428
4429static int rtl8723au_power_on(struct rtl8xxxu_priv *priv)
4430{
4431 u8 val8;
4432 u16 val16;
4433 u32 val32;
4434 int ret;
4435
4436 /*
4437 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
4438 */
4439 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
4440
Jes Sorensenc05a9db2016-02-29 17:04:03 -05004441 rtl8723a_disabled_to_emu(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004442
Jes Sorensenc05a9db2016-02-29 17:04:03 -05004443 ret = rtl8723a_emu_to_active(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004444 if (ret)
4445 goto exit;
4446
4447 /*
4448 * 0x0004[19] = 1, reset 8051
4449 */
4450 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
4451 val8 |= BIT(3);
4452 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
4453
4454 /*
4455 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
4456 * Set CR bit10 to enable 32k calibration.
4457 */
4458 val16 = rtl8xxxu_read16(priv, REG_CR);
4459 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
4460 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
4461 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
4462 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
4463 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
4464 rtl8xxxu_write16(priv, REG_CR, val16);
4465
4466 /* For EFuse PG */
4467 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
4468 val32 &= ~(BIT(28) | BIT(29) | BIT(30));
4469 val32 |= (0x06 << 28);
4470 rtl8xxxu_write32(priv, REG_EFUSE_CTRL, val32);
4471exit:
4472 return ret;
4473}
4474
Kalle Valoc0963772015-10-25 18:24:38 +02004475#ifdef CONFIG_RTL8XXXU_UNTESTED
4476
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004477static int rtl8192cu_power_on(struct rtl8xxxu_priv *priv)
4478{
4479 u8 val8;
4480 u16 val16;
4481 u32 val32;
4482 int i;
4483
4484 for (i = 100; i; i--) {
4485 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
4486 if (val8 & APS_FSMCO_PFM_ALDN)
4487 break;
4488 }
4489
4490 if (!i) {
4491 pr_info("%s: Poll failed\n", __func__);
4492 return -ENODEV;
4493 }
4494
4495 /*
4496 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
4497 */
4498 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
4499 rtl8xxxu_write8(priv, REG_SPS0_CTRL, 0x2b);
4500 udelay(100);
4501
4502 val8 = rtl8xxxu_read8(priv, REG_LDOV12D_CTRL);
4503 if (!(val8 & LDOV12D_ENABLE)) {
4504 pr_info("%s: Enabling LDOV12D (%02x)\n", __func__, val8);
4505 val8 |= LDOV12D_ENABLE;
4506 rtl8xxxu_write8(priv, REG_LDOV12D_CTRL, val8);
4507
4508 udelay(100);
4509
4510 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
4511 val8 &= ~SYS_ISO_MD2PP;
4512 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
4513 }
4514
4515 /*
4516 * Auto enable WLAN
4517 */
4518 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
4519 val16 |= APS_FSMCO_MAC_ENABLE;
4520 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
4521
4522 for (i = 1000; i; i--) {
4523 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
4524 if (!(val16 & APS_FSMCO_MAC_ENABLE))
4525 break;
4526 }
4527 if (!i) {
4528 pr_info("%s: FSMCO_MAC_ENABLE poll failed\n", __func__);
4529 return -EBUSY;
4530 }
4531
4532 /*
4533 * Enable radio, GPIO, LED
4534 */
4535 val16 = APS_FSMCO_HW_SUSPEND | APS_FSMCO_ENABLE_POWERDOWN |
4536 APS_FSMCO_PFM_ALDN;
4537 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
4538
4539 /*
4540 * Release RF digital isolation
4541 */
4542 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
4543 val16 &= ~SYS_ISO_DIOR;
4544 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
4545
4546 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
4547 val8 &= ~APSD_CTRL_OFF;
4548 rtl8xxxu_write8(priv, REG_APSD_CTRL, val8);
4549 for (i = 200; i; i--) {
4550 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
4551 if (!(val8 & APSD_CTRL_OFF_STATUS))
4552 break;
4553 }
4554
4555 if (!i) {
4556 pr_info("%s: APSD_CTRL poll failed\n", __func__);
4557 return -EBUSY;
4558 }
4559
4560 /*
4561 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
4562 */
4563 val16 = rtl8xxxu_read16(priv, REG_CR);
4564 val16 |= CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
4565 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE | CR_PROTOCOL_ENABLE |
4566 CR_SCHEDULE_ENABLE | CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE;
4567 rtl8xxxu_write16(priv, REG_CR, val16);
4568
4569 /*
4570 * Workaround for 8188RU LNA power leakage problem.
4571 */
4572 if (priv->rtlchip == 0x8188c && priv->hi_pa) {
4573 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
4574 val32 &= ~BIT(1);
4575 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
4576 }
4577 return 0;
4578}
4579
Kalle Valoc0963772015-10-25 18:24:38 +02004580#endif
4581
Jes Sorensenc05a9db2016-02-29 17:04:03 -05004582static int rtl8192eu_power_on(struct rtl8xxxu_priv *priv)
4583{
4584 u16 val16;
4585 u32 val32;
4586 int ret;
4587
4588 ret = 0;
4589
4590 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
4591 if (val32 & SYS_CFG_SPS_LDO_SEL) {
4592 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0xc3);
4593 } else {
4594 /*
4595 * Raise 1.2V voltage
4596 */
4597 val32 = rtl8xxxu_read32(priv, REG_8192E_LDOV12_CTRL);
4598 val32 &= 0xff0fffff;
4599 val32 |= 0x00500000;
4600 rtl8xxxu_write32(priv, REG_8192E_LDOV12_CTRL, val32);
4601 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0x83);
4602 }
4603
4604 rtl8192e_disabled_to_emu(priv);
4605
4606 ret = rtl8192e_emu_to_active(priv);
4607 if (ret)
4608 goto exit;
4609
4610 rtl8xxxu_write16(priv, REG_CR, 0x0000);
4611
4612 /*
4613 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
4614 * Set CR bit10 to enable 32k calibration.
4615 */
4616 val16 = rtl8xxxu_read16(priv, REG_CR);
4617 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
4618 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
4619 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
4620 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
4621 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
4622 rtl8xxxu_write16(priv, REG_CR, val16);
4623
4624exit:
4625 return ret;
4626}
4627
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004628static void rtl8xxxu_power_off(struct rtl8xxxu_priv *priv)
4629{
4630 u8 val8;
4631 u16 val16;
4632 u32 val32;
4633
4634 /*
4635 * Workaround for 8188RU LNA power leakage problem.
4636 */
4637 if (priv->rtlchip == 0x8188c && priv->hi_pa) {
4638 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
4639 val32 |= BIT(1);
4640 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
4641 }
4642
4643 rtl8xxxu_active_to_lps(priv);
4644
4645 /* Turn off RF */
4646 rtl8xxxu_write8(priv, REG_RF_CTRL, 0x00);
4647
4648 /* Reset Firmware if running in RAM */
4649 if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
4650 rtl8xxxu_firmware_self_reset(priv);
4651
4652 /* Reset MCU */
4653 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
4654 val16 &= ~SYS_FUNC_CPU_ENABLE;
4655 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
4656
4657 /* Reset MCU ready status */
4658 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
4659
4660 rtl8xxxu_active_to_emu(priv);
4661 rtl8xxxu_emu_to_disabled(priv);
4662
4663 /* Reset MCU IO Wrapper */
4664 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
4665 val8 &= ~BIT(0);
4666 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
4667
4668 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
4669 val8 |= BIT(0);
4670 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
4671
4672 /* RSV_CTRL 0x1C[7:0] = 0x0e lock ISO/CLK/Power control register */
4673 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0e);
4674}
4675
4676static void rtl8xxxu_init_bt(struct rtl8xxxu_priv *priv)
4677{
4678 if (!priv->has_bluetooth)
4679 return;
4680}
4681
4682static int rtl8xxxu_init_device(struct ieee80211_hw *hw)
4683{
4684 struct rtl8xxxu_priv *priv = hw->priv;
4685 struct device *dev = &priv->udev->dev;
4686 struct rtl8xxxu_rfregval *rftable;
4687 bool macpower;
4688 int ret;
4689 u8 val8;
4690 u16 val16;
4691 u32 val32;
4692
4693 /* Check if MAC is already powered on */
4694 val8 = rtl8xxxu_read8(priv, REG_CR);
4695
4696 /*
4697 * Fix 92DU-VC S3 hang with the reason is that secondary mac is not
4698 * initialized. First MAC returns 0xea, second MAC returns 0x00
4699 */
4700 if (val8 == 0xea)
4701 macpower = false;
4702 else
4703 macpower = true;
4704
4705 ret = priv->fops->power_on(priv);
4706 if (ret < 0) {
4707 dev_warn(dev, "%s: Failed power on\n", __func__);
4708 goto exit;
4709 }
4710
4711 dev_dbg(dev, "%s: macpower %i\n", __func__, macpower);
4712 if (!macpower) {
Jes Sorensen07bb46b2016-02-29 17:04:05 -05004713 if (priv->ep_tx_normal_queue)
4714 val8 = TX_PAGE_NUM_NORM_PQ;
4715 else
4716 val8 = 0;
4717
4718 rtl8xxxu_write8(priv, REG_RQPN_NPQ, val8);
4719
4720 val32 = (TX_PAGE_NUM_PUBQ << RQPN_NORM_PQ_SHIFT) | RQPN_LOAD;
4721
4722 if (priv->ep_tx_high_queue)
4723 val32 |= (TX_PAGE_NUM_HI_PQ << RQPN_HI_PQ_SHIFT);
4724 if (priv->ep_tx_low_queue)
4725 val32 |= (TX_PAGE_NUM_LO_PQ << RQPN_LO_PQ_SHIFT);
4726
4727 rtl8xxxu_write32(priv, REG_RQPN, val32);
4728
4729 /*
4730 * Set TX buffer boundary
4731 */
4732 val8 = TX_TOTAL_PAGE_NUM + 1;
4733 rtl8xxxu_write8(priv, REG_TXPKTBUF_BCNQ_BDNY, val8);
4734 rtl8xxxu_write8(priv, REG_TXPKTBUF_MGQ_BDNY, val8);
4735 rtl8xxxu_write8(priv, REG_TXPKTBUF_WMAC_LBK_BF_HD, val8);
4736 rtl8xxxu_write8(priv, REG_TRXFF_BNDY, val8);
4737 rtl8xxxu_write8(priv, REG_TDECTRL + 1, val8);
4738 }
4739
Jes Sorensena47b9d42016-02-29 17:04:06 -05004740 ret = rtl8xxxu_download_firmware(priv);
4741 dev_dbg(dev, "%s: download_fiwmare %i\n", __func__, ret);
4742 if (ret)
4743 goto exit;
4744 ret = rtl8xxxu_start_firmware(priv);
4745 dev_dbg(dev, "%s: start_fiwmare %i\n", __func__, ret);
4746 if (ret)
4747 goto exit;
4748
Jes Sorensen07bb46b2016-02-29 17:04:05 -05004749 ret = rtl8xxxu_init_queue_priority(priv);
4750 dev_dbg(dev, "%s: init_queue_priority %i\n", __func__, ret);
4751 if (ret)
4752 goto exit;
4753
4754 dev_dbg(dev, "%s: macpower %i\n", __func__, macpower);
4755 if (!macpower) {
Jes Sorensen74b99be2016-02-29 17:04:04 -05004756 ret = priv->fops->llt_init(priv, TX_TOTAL_PAGE_NUM);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004757 if (ret) {
4758 dev_warn(dev, "%s: LLT table init failed\n", __func__);
4759 goto exit;
4760 }
4761 }
4762
Jes Sorensen6431ea02016-02-29 17:04:21 -05004763 /* Fix USB interface interference issue */
4764 if (priv->rtlchip == 0x8723a) {
4765 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
4766 rtl8xxxu_write8(priv, 0xfe41, 0x8d);
4767 rtl8xxxu_write8(priv, 0xfe42, 0x80);
4768 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, 0xfd0320);
4769 } else {
Jes Sorensenb63d0aa2016-02-29 17:04:08 -05004770 val32 = rtl8xxxu_read32(priv, REG_TXDMA_OFFSET_CHK);
4771 val32 |= TXDMA_OFFSET_DROP_DATA_EN;
4772 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, val32);
Jes Sorensen6431ea02016-02-29 17:04:21 -05004773 }
Jes Sorensen99ad16c2016-02-29 17:04:09 -05004774
Jes Sorensen6431ea02016-02-29 17:04:21 -05004775 /* Solve too many protocol error on USB bus */
4776 /* Can't do this for 8188/8192 UMC A cut parts */
4777 if (priv->rtlchip == 0x8723a ||
4778 ((priv->rtlchip == 0x8192c || priv->rtlchip == 0x8191c ||
4779 priv->rtlchip == 0x8188c) &&
4780 (priv->chip_cut || !priv->vendor_umc))) {
4781 rtl8xxxu_write8(priv, 0xfe40, 0xe6);
4782 rtl8xxxu_write8(priv, 0xfe41, 0x94);
4783 rtl8xxxu_write8(priv, 0xfe42, 0x80);
4784
4785 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
4786 rtl8xxxu_write8(priv, 0xfe41, 0x19);
4787 rtl8xxxu_write8(priv, 0xfe42, 0x80);
4788
4789 rtl8xxxu_write8(priv, 0xfe40, 0xe5);
4790 rtl8xxxu_write8(priv, 0xfe41, 0x91);
4791 rtl8xxxu_write8(priv, 0xfe42, 0x80);
4792
4793 rtl8xxxu_write8(priv, 0xfe40, 0xe2);
4794 rtl8xxxu_write8(priv, 0xfe41, 0x81);
4795 rtl8xxxu_write8(priv, 0xfe42, 0x80);
4796 }
4797
4798 if (priv->rtlchip == 0x8192e || priv->rtlchip == 0x8723b) {
Jes Sorensen99ad16c2016-02-29 17:04:09 -05004799 rtl8xxxu_write32(priv, REG_HIMR0, 0x00);
4800 rtl8xxxu_write32(priv, REG_HIMR1, 0x00);
Jes Sorensenb63d0aa2016-02-29 17:04:08 -05004801 }
4802
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05004803 if (priv->fops->phy_init_antenna_selection)
4804 priv->fops->phy_init_antenna_selection(priv);
4805
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -05004806 if (priv->rtlchip == 0x8723b)
4807 ret = rtl8xxxu_init_mac(priv, rtl8723b_mac_init_table);
4808 else
4809 ret = rtl8xxxu_init_mac(priv, rtl8723a_mac_init_table);
4810
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004811 dev_dbg(dev, "%s: init_mac %i\n", __func__, ret);
4812 if (ret)
4813 goto exit;
4814
4815 ret = rtl8xxxu_init_phy_bb(priv);
4816 dev_dbg(dev, "%s: init_phy_bb %i\n", __func__, ret);
4817 if (ret)
4818 goto exit;
4819
4820 switch(priv->rtlchip) {
4821 case 0x8723a:
4822 rftable = rtl8723au_radioa_1t_init_table;
4823 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4824 break;
Jes Sorensen22a31d42016-02-29 17:04:15 -05004825 case 0x8723b:
4826 rftable = rtl8723bu_radioa_1t_init_table;
4827 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4828 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004829 case 0x8188c:
4830 if (priv->hi_pa)
4831 rftable = rtl8188ru_radioa_1t_highpa_table;
4832 else
4833 rftable = rtl8192cu_radioa_1t_init_table;
4834 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4835 break;
4836 case 0x8191c:
4837 rftable = rtl8192cu_radioa_1t_init_table;
4838 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4839 break;
4840 case 0x8192c:
4841 rftable = rtl8192cu_radioa_2t_init_table;
4842 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4843 if (ret)
4844 break;
4845 rftable = rtl8192cu_radiob_2t_init_table;
4846 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_B);
4847 break;
4848 default:
4849 ret = -EINVAL;
4850 }
4851
4852 if (ret)
4853 goto exit;
4854
4855 /* Reduce 80M spur */
4856 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x0381808d);
4857 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
4858 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff82);
4859 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
4860
4861 /* RFSW Control - clear bit 14 ?? */
4862 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, 0x00000003);
4863 /* 0x07000760 */
4864 val32 = FPGA0_RF_TRSW | FPGA0_RF_TRSWB | FPGA0_RF_ANTSW |
4865 FPGA0_RF_ANTSWB | FPGA0_RF_PAPE |
4866 ((FPGA0_RF_ANTSW | FPGA0_RF_ANTSWB | FPGA0_RF_PAPE) <<
4867 FPGA0_RF_BD_CTRL_SHIFT);
4868 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
4869 /* 0x860[6:5]= 00 - why? - this sets antenna B */
4870 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, 0x66F60210);
4871
4872 priv->rf_mode_ag[0] = rtl8xxxu_read_rfreg(priv, RF_A,
4873 RF6052_REG_MODE_AG);
4874
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004875 /*
4876 * Set RX page boundary
4877 */
4878 rtl8xxxu_write16(priv, REG_TRXFF_BNDY + 2, 0x27ff);
4879 /*
4880 * Transfer page size is always 128
4881 */
4882 val8 = (PBP_PAGE_SIZE_128 << PBP_PAGE_SIZE_RX_SHIFT) |
4883 (PBP_PAGE_SIZE_128 << PBP_PAGE_SIZE_TX_SHIFT);
4884 rtl8xxxu_write8(priv, REG_PBP, val8);
4885
4886 /*
4887 * Unit in 8 bytes, not obvious what it is used for
4888 */
4889 rtl8xxxu_write8(priv, REG_RX_DRVINFO_SZ, 4);
4890
4891 /*
4892 * Enable all interrupts - not obvious USB needs to do this
4893 */
4894 rtl8xxxu_write32(priv, REG_HISR, 0xffffffff);
4895 rtl8xxxu_write32(priv, REG_HIMR, 0xffffffff);
4896
4897 rtl8xxxu_set_mac(priv);
4898 rtl8xxxu_set_linktype(priv, NL80211_IFTYPE_STATION);
4899
4900 /*
4901 * Configure initial WMAC settings
4902 */
4903 val32 = RCR_ACCEPT_PHYS_MATCH | RCR_ACCEPT_MCAST | RCR_ACCEPT_BCAST |
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004904 RCR_ACCEPT_MGMT_FRAME | RCR_HTC_LOC_CTRL |
4905 RCR_APPEND_PHYSTAT | RCR_APPEND_ICV | RCR_APPEND_MIC;
4906 rtl8xxxu_write32(priv, REG_RCR, val32);
4907
4908 /*
4909 * Accept all multicast
4910 */
4911 rtl8xxxu_write32(priv, REG_MAR, 0xffffffff);
4912 rtl8xxxu_write32(priv, REG_MAR + 4, 0xffffffff);
4913
4914 /*
4915 * Init adaptive controls
4916 */
4917 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
4918 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
4919 val32 |= RESPONSE_RATE_RRSR_CCK_ONLY_1M;
4920 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
4921
4922 /* CCK = 0x0a, OFDM = 0x10 */
4923 rtl8xxxu_set_spec_sifs(priv, 0x10, 0x10);
4924 rtl8xxxu_set_retry(priv, 0x30, 0x30);
4925 rtl8xxxu_set_spec_sifs(priv, 0x0a, 0x10);
4926
4927 /*
4928 * Init EDCA
4929 */
4930 rtl8xxxu_write16(priv, REG_MAC_SPEC_SIFS, 0x100a);
4931
4932 /* Set CCK SIFS */
4933 rtl8xxxu_write16(priv, REG_SIFS_CCK, 0x100a);
4934
4935 /* Set OFDM SIFS */
4936 rtl8xxxu_write16(priv, REG_SIFS_OFDM, 0x100a);
4937
4938 /* TXOP */
4939 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, 0x005ea42b);
4940 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, 0x0000a44f);
4941 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, 0x005ea324);
4942 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, 0x002fa226);
4943
4944 /* Set data auto rate fallback retry count */
4945 rtl8xxxu_write32(priv, REG_DARFRC, 0x00000000);
4946 rtl8xxxu_write32(priv, REG_DARFRC + 4, 0x10080404);
4947 rtl8xxxu_write32(priv, REG_RARFRC, 0x04030201);
4948 rtl8xxxu_write32(priv, REG_RARFRC + 4, 0x08070605);
4949
4950 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL);
4951 val8 |= FWHW_TXQ_CTRL_AMPDU_RETRY;
4952 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL, val8);
4953
4954 /* Set ACK timeout */
4955 rtl8xxxu_write8(priv, REG_ACKTO, 0x40);
4956
4957 /*
4958 * Initialize beacon parameters
4959 */
4960 val16 = BEACON_DISABLE_TSF_UPDATE | (BEACON_DISABLE_TSF_UPDATE << 8);
4961 rtl8xxxu_write16(priv, REG_BEACON_CTRL, val16);
4962 rtl8xxxu_write16(priv, REG_TBTT_PROHIBIT, 0x6404);
4963 rtl8xxxu_write8(priv, REG_DRIVER_EARLY_INT, DRIVER_EARLY_INT_TIME);
4964 rtl8xxxu_write8(priv, REG_BEACON_DMA_TIME, BEACON_DMA_ATIME_INT_TIME);
4965 rtl8xxxu_write16(priv, REG_BEACON_TCFG, 0x660F);
4966
4967 /*
4968 * Enable CCK and OFDM block
4969 */
4970 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
4971 val32 |= (FPGA_RF_MODE_CCK | FPGA_RF_MODE_OFDM);
4972 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
4973
4974 /*
4975 * Invalidate all CAM entries - bit 30 is undocumented
4976 */
4977 rtl8xxxu_write32(priv, REG_CAM_CMD, CAM_CMD_POLLING | BIT(30));
4978
4979 /*
4980 * Start out with default power levels for channel 6, 20MHz
4981 */
4982 rtl8723a_set_tx_power(priv, 1, false);
4983
4984 /* Let the 8051 take control of antenna setting */
4985 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
4986 val8 |= LEDCFG2_DPDT_SELECT;
4987 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
4988
4989 rtl8xxxu_write8(priv, REG_HWSEQ_CTRL, 0xff);
4990
4991 /* Disable BAR - not sure if this has any effect on USB */
4992 rtl8xxxu_write32(priv, REG_BAR_MODE_CTRL, 0x0201ffff);
4993
4994 rtl8xxxu_write16(priv, REG_FAST_EDCA_CTRL, 0);
4995
Jes Sorensene5c447c2016-02-03 13:39:48 -05004996 rtl8723a_phy_iq_calibrate(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004997
4998 /*
4999 * This should enable thermal meter
5000 */
5001 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_T_METER, 0x60);
5002
5003 rtl8723a_phy_lc_calibrate(priv);
5004
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005005 /* Init BT hw config. */
5006 rtl8xxxu_init_bt(priv);
5007
5008 /*
5009 * Not sure if we really need to save these parameters, but the
5010 * vendor driver does
5011 */
5012 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM2);
5013 if (val32 & FPGA0_HSSI_PARM2_CCK_HIGH_PWR)
5014 priv->path_a_hi_power = 1;
5015
5016 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
5017 priv->path_a_rf_paths = val32 & OFDM_RF_PATH_RX_MASK;
5018
5019 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
5020 priv->path_a_ig_value = val32 & OFDM0_X_AGC_CORE1_IGI_MASK;
5021
5022 /* Set NAV_UPPER to 30000us */
5023 val8 = ((30000 + NAV_UPPER_UNIT - 1) / NAV_UPPER_UNIT);
5024 rtl8xxxu_write8(priv, REG_NAV_UPPER, val8);
5025
Jes Sorensen4042e612016-02-03 13:40:01 -05005026 if (priv->rtlchip == 0x8723a) {
5027 /*
5028 * 2011/03/09 MH debug only, UMC-B cut pass 2500 S5 test,
5029 * but we need to find root cause.
5030 * This is 8723au only.
5031 */
5032 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
5033 if ((val32 & 0xff000000) != 0x83000000) {
5034 val32 |= FPGA_RF_MODE_CCK;
5035 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
5036 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005037 }
5038
5039 val32 = rtl8xxxu_read32(priv, REG_FWHW_TXQ_CTRL);
5040 val32 |= FWHW_TXQ_CTRL_XMIT_MGMT_ACK;
5041 /* ack for xmit mgmt frames. */
5042 rtl8xxxu_write32(priv, REG_FWHW_TXQ_CTRL, val32);
5043
5044exit:
5045 return ret;
5046}
5047
5048static void rtl8xxxu_disable_device(struct ieee80211_hw *hw)
5049{
5050 struct rtl8xxxu_priv *priv = hw->priv;
5051
5052 rtl8xxxu_power_off(priv);
5053}
5054
5055static void rtl8xxxu_cam_write(struct rtl8xxxu_priv *priv,
5056 struct ieee80211_key_conf *key, const u8 *mac)
5057{
5058 u32 cmd, val32, addr, ctrl;
5059 int j, i, tmp_debug;
5060
5061 tmp_debug = rtl8xxxu_debug;
5062 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_KEY)
5063 rtl8xxxu_debug |= RTL8XXXU_DEBUG_REG_WRITE;
5064
5065 /*
5066 * This is a bit of a hack - the lower bits of the cipher
5067 * suite selector happens to match the cipher index in the CAM
5068 */
5069 addr = key->keyidx << CAM_CMD_KEY_SHIFT;
5070 ctrl = (key->cipher & 0x0f) << 2 | key->keyidx | CAM_WRITE_VALID;
5071
5072 for (j = 5; j >= 0; j--) {
5073 switch (j) {
5074 case 0:
5075 val32 = ctrl | (mac[0] << 16) | (mac[1] << 24);
5076 break;
5077 case 1:
5078 val32 = mac[2] | (mac[3] << 8) |
5079 (mac[4] << 16) | (mac[5] << 24);
5080 break;
5081 default:
5082 i = (j - 2) << 2;
5083 val32 = key->key[i] | (key->key[i + 1] << 8) |
5084 key->key[i + 2] << 16 | key->key[i + 3] << 24;
5085 break;
5086 }
5087
5088 rtl8xxxu_write32(priv, REG_CAM_WRITE, val32);
5089 cmd = CAM_CMD_POLLING | CAM_CMD_WRITE | (addr + j);
5090 rtl8xxxu_write32(priv, REG_CAM_CMD, cmd);
5091 udelay(100);
5092 }
5093
5094 rtl8xxxu_debug = tmp_debug;
5095}
5096
5097static void rtl8xxxu_sw_scan_start(struct ieee80211_hw *hw,
Jes Sorensen56e43742016-02-03 13:39:50 -05005098 struct ieee80211_vif *vif, const u8 *mac)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005099{
5100 struct rtl8xxxu_priv *priv = hw->priv;
5101 u8 val8;
5102
5103 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
5104 val8 |= BEACON_DISABLE_TSF_UPDATE;
5105 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
5106}
5107
5108static void rtl8xxxu_sw_scan_complete(struct ieee80211_hw *hw,
5109 struct ieee80211_vif *vif)
5110{
5111 struct rtl8xxxu_priv *priv = hw->priv;
5112 u8 val8;
5113
5114 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
5115 val8 &= ~BEACON_DISABLE_TSF_UPDATE;
5116 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
5117}
5118
5119static void rtl8xxxu_update_rate_mask(struct rtl8xxxu_priv *priv,
5120 u32 ramask, int sgi)
5121{
5122 struct h2c_cmd h2c;
5123
5124 h2c.ramask.cmd = H2C_SET_RATE_MASK;
5125 h2c.ramask.mask_lo = cpu_to_le16(ramask & 0xffff);
5126 h2c.ramask.mask_hi = cpu_to_le16(ramask >> 16);
5127
5128 h2c.ramask.arg = 0x80;
5129 if (sgi)
5130 h2c.ramask.arg |= 0x20;
5131
Jes Sorensen7ff8c1a2016-02-29 17:04:32 -05005132 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x, size %zi\n",
Jes Sorensen8da91572016-02-29 17:04:29 -05005133 __func__, ramask, h2c.ramask.arg, sizeof(h2c.ramask));
5134 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ramask));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005135}
5136
5137static void rtl8xxxu_set_basic_rates(struct rtl8xxxu_priv *priv, u32 rate_cfg)
5138{
5139 u32 val32;
5140 u8 rate_idx = 0;
5141
5142 rate_cfg &= RESPONSE_RATE_BITMAP_ALL;
5143
5144 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
5145 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
5146 val32 |= rate_cfg;
5147 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
5148
5149 dev_dbg(&priv->udev->dev, "%s: rates %08x\n", __func__, rate_cfg);
5150
5151 while (rate_cfg) {
5152 rate_cfg = (rate_cfg >> 1);
5153 rate_idx++;
5154 }
5155 rtl8xxxu_write8(priv, REG_INIRTS_RATE_SEL, rate_idx);
5156}
5157
5158static void
5159rtl8xxxu_bss_info_changed(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
5160 struct ieee80211_bss_conf *bss_conf, u32 changed)
5161{
5162 struct rtl8xxxu_priv *priv = hw->priv;
5163 struct device *dev = &priv->udev->dev;
5164 struct ieee80211_sta *sta;
5165 u32 val32;
5166 u8 val8;
5167
5168 if (changed & BSS_CHANGED_ASSOC) {
5169 struct h2c_cmd h2c;
5170
5171 dev_dbg(dev, "Changed ASSOC: %i!\n", bss_conf->assoc);
5172
5173 memset(&h2c, 0, sizeof(struct h2c_cmd));
5174 rtl8xxxu_set_linktype(priv, vif->type);
5175
5176 if (bss_conf->assoc) {
5177 u32 ramask;
5178 int sgi = 0;
5179
5180 rcu_read_lock();
5181 sta = ieee80211_find_sta(vif, bss_conf->bssid);
5182 if (!sta) {
5183 dev_info(dev, "%s: ASSOC no sta found\n",
5184 __func__);
5185 rcu_read_unlock();
5186 goto error;
5187 }
5188
5189 if (sta->ht_cap.ht_supported)
5190 dev_info(dev, "%s: HT supported\n", __func__);
5191 if (sta->vht_cap.vht_supported)
5192 dev_info(dev, "%s: VHT supported\n", __func__);
5193
5194 /* TODO: Set bits 28-31 for rate adaptive id */
5195 ramask = (sta->supp_rates[0] & 0xfff) |
5196 sta->ht_cap.mcs.rx_mask[0] << 12 |
5197 sta->ht_cap.mcs.rx_mask[1] << 20;
5198 if (sta->ht_cap.cap &
5199 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))
5200 sgi = 1;
5201 rcu_read_unlock();
5202
5203 rtl8xxxu_update_rate_mask(priv, ramask, sgi);
5204
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005205 rtl8xxxu_write8(priv, REG_BCN_MAX_ERR, 0xff);
5206
5207 rtl8723a_stop_tx_beacon(priv);
5208
5209 /* joinbss sequence */
5210 rtl8xxxu_write16(priv, REG_BCN_PSR_RPT,
5211 0xc000 | bss_conf->aid);
5212
5213 h2c.joinbss.data = H2C_JOIN_BSS_CONNECT;
5214 } else {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005215 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
5216 val8 |= BEACON_DISABLE_TSF_UPDATE;
5217 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
5218
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005219 h2c.joinbss.data = H2C_JOIN_BSS_DISCONNECT;
5220 }
5221 h2c.joinbss.cmd = H2C_JOIN_BSS_REPORT;
Jes Sorensen8da91572016-02-29 17:04:29 -05005222 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.joinbss));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005223 }
5224
5225 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
5226 dev_dbg(dev, "Changed ERP_PREAMBLE: Use short preamble %i\n",
5227 bss_conf->use_short_preamble);
5228 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
5229 if (bss_conf->use_short_preamble)
5230 val32 |= RSR_ACK_SHORT_PREAMBLE;
5231 else
5232 val32 &= ~RSR_ACK_SHORT_PREAMBLE;
5233 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
5234 }
5235
5236 if (changed & BSS_CHANGED_ERP_SLOT) {
5237 dev_dbg(dev, "Changed ERP_SLOT: short_slot_time %i\n",
5238 bss_conf->use_short_slot);
5239
5240 if (bss_conf->use_short_slot)
5241 val8 = 9;
5242 else
5243 val8 = 20;
5244 rtl8xxxu_write8(priv, REG_SLOT, val8);
5245 }
5246
5247 if (changed & BSS_CHANGED_BSSID) {
5248 dev_dbg(dev, "Changed BSSID!\n");
5249 rtl8xxxu_set_bssid(priv, bss_conf->bssid);
5250 }
5251
5252 if (changed & BSS_CHANGED_BASIC_RATES) {
5253 dev_dbg(dev, "Changed BASIC_RATES!\n");
5254 rtl8xxxu_set_basic_rates(priv, bss_conf->basic_rates);
5255 }
5256error:
5257 return;
5258}
5259
5260static u32 rtl8xxxu_80211_to_rtl_queue(u32 queue)
5261{
5262 u32 rtlqueue;
5263
5264 switch (queue) {
5265 case IEEE80211_AC_VO:
5266 rtlqueue = TXDESC_QUEUE_VO;
5267 break;
5268 case IEEE80211_AC_VI:
5269 rtlqueue = TXDESC_QUEUE_VI;
5270 break;
5271 case IEEE80211_AC_BE:
5272 rtlqueue = TXDESC_QUEUE_BE;
5273 break;
5274 case IEEE80211_AC_BK:
5275 rtlqueue = TXDESC_QUEUE_BK;
5276 break;
5277 default:
5278 rtlqueue = TXDESC_QUEUE_BE;
5279 }
5280
5281 return rtlqueue;
5282}
5283
5284static u32 rtl8xxxu_queue_select(struct ieee80211_hw *hw, struct sk_buff *skb)
5285{
5286 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
5287 u32 queue;
5288
5289 if (ieee80211_is_mgmt(hdr->frame_control))
5290 queue = TXDESC_QUEUE_MGNT;
5291 else
5292 queue = rtl8xxxu_80211_to_rtl_queue(skb_get_queue_mapping(skb));
5293
5294 return queue;
5295}
5296
5297static void rtl8xxxu_calc_tx_desc_csum(struct rtl8xxxu_tx_desc *tx_desc)
5298{
5299 __le16 *ptr = (__le16 *)tx_desc;
5300 u16 csum = 0;
5301 int i;
5302
5303 /*
5304 * Clear csum field before calculation, as the csum field is
5305 * in the middle of the struct.
5306 */
5307 tx_desc->csum = cpu_to_le16(0);
5308
5309 for (i = 0; i < (sizeof(struct rtl8xxxu_tx_desc) / sizeof(u16)); i++)
5310 csum = csum ^ le16_to_cpu(ptr[i]);
5311
5312 tx_desc->csum |= cpu_to_le16(csum);
5313}
5314
5315static void rtl8xxxu_free_tx_resources(struct rtl8xxxu_priv *priv)
5316{
5317 struct rtl8xxxu_tx_urb *tx_urb, *tmp;
5318 unsigned long flags;
5319
5320 spin_lock_irqsave(&priv->tx_urb_lock, flags);
5321 list_for_each_entry_safe(tx_urb, tmp, &priv->tx_urb_free_list, list) {
5322 list_del(&tx_urb->list);
5323 priv->tx_urb_free_count--;
5324 usb_free_urb(&tx_urb->urb);
5325 }
5326 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
5327}
5328
5329static struct rtl8xxxu_tx_urb *
5330rtl8xxxu_alloc_tx_urb(struct rtl8xxxu_priv *priv)
5331{
5332 struct rtl8xxxu_tx_urb *tx_urb;
5333 unsigned long flags;
5334
5335 spin_lock_irqsave(&priv->tx_urb_lock, flags);
5336 tx_urb = list_first_entry_or_null(&priv->tx_urb_free_list,
5337 struct rtl8xxxu_tx_urb, list);
5338 if (tx_urb) {
5339 list_del(&tx_urb->list);
5340 priv->tx_urb_free_count--;
5341 if (priv->tx_urb_free_count < RTL8XXXU_TX_URB_LOW_WATER &&
5342 !priv->tx_stopped) {
5343 priv->tx_stopped = true;
5344 ieee80211_stop_queues(priv->hw);
5345 }
5346 }
5347
5348 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
5349
5350 return tx_urb;
5351}
5352
5353static void rtl8xxxu_free_tx_urb(struct rtl8xxxu_priv *priv,
5354 struct rtl8xxxu_tx_urb *tx_urb)
5355{
5356 unsigned long flags;
5357
5358 INIT_LIST_HEAD(&tx_urb->list);
5359
5360 spin_lock_irqsave(&priv->tx_urb_lock, flags);
5361
5362 list_add(&tx_urb->list, &priv->tx_urb_free_list);
5363 priv->tx_urb_free_count++;
5364 if (priv->tx_urb_free_count > RTL8XXXU_TX_URB_HIGH_WATER &&
5365 priv->tx_stopped) {
5366 priv->tx_stopped = false;
5367 ieee80211_wake_queues(priv->hw);
5368 }
5369
5370 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
5371}
5372
5373static void rtl8xxxu_tx_complete(struct urb *urb)
5374{
5375 struct sk_buff *skb = (struct sk_buff *)urb->context;
5376 struct ieee80211_tx_info *tx_info;
5377 struct ieee80211_hw *hw;
5378 struct rtl8xxxu_tx_urb *tx_urb =
5379 container_of(urb, struct rtl8xxxu_tx_urb, urb);
5380
5381 tx_info = IEEE80211_SKB_CB(skb);
5382 hw = tx_info->rate_driver_data[0];
5383
5384 skb_pull(skb, sizeof(struct rtl8xxxu_tx_desc));
5385
5386 ieee80211_tx_info_clear_status(tx_info);
5387 tx_info->status.rates[0].idx = -1;
5388 tx_info->status.rates[0].count = 0;
5389
5390 if (!urb->status)
5391 tx_info->flags |= IEEE80211_TX_STAT_ACK;
5392
5393 ieee80211_tx_status_irqsafe(hw, skb);
5394
5395 rtl8xxxu_free_tx_urb(hw->priv, tx_urb);
5396}
5397
5398static void rtl8xxxu_dump_action(struct device *dev,
5399 struct ieee80211_hdr *hdr)
5400{
5401 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)hdr;
5402 u16 cap, timeout;
5403
5404 if (!(rtl8xxxu_debug & RTL8XXXU_DEBUG_ACTION))
5405 return;
5406
5407 switch (mgmt->u.action.u.addba_resp.action_code) {
5408 case WLAN_ACTION_ADDBA_RESP:
5409 cap = le16_to_cpu(mgmt->u.action.u.addba_resp.capab);
5410 timeout = le16_to_cpu(mgmt->u.action.u.addba_resp.timeout);
5411 dev_info(dev, "WLAN_ACTION_ADDBA_RESP: "
5412 "timeout %i, tid %02x, buf_size %02x, policy %02x, "
5413 "status %02x\n",
5414 timeout,
5415 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
5416 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
5417 (cap >> 1) & 0x1,
5418 le16_to_cpu(mgmt->u.action.u.addba_resp.status));
5419 break;
5420 case WLAN_ACTION_ADDBA_REQ:
5421 cap = le16_to_cpu(mgmt->u.action.u.addba_req.capab);
5422 timeout = le16_to_cpu(mgmt->u.action.u.addba_req.timeout);
5423 dev_info(dev, "WLAN_ACTION_ADDBA_REQ: "
5424 "timeout %i, tid %02x, buf_size %02x, policy %02x\n",
5425 timeout,
5426 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
5427 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
5428 (cap >> 1) & 0x1);
5429 break;
5430 default:
5431 dev_info(dev, "action frame %02x\n",
5432 mgmt->u.action.u.addba_resp.action_code);
5433 break;
5434 }
5435}
5436
5437static void rtl8xxxu_tx(struct ieee80211_hw *hw,
5438 struct ieee80211_tx_control *control,
5439 struct sk_buff *skb)
5440{
5441 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
5442 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
5443 struct ieee80211_rate *tx_rate = ieee80211_get_tx_rate(hw, tx_info);
5444 struct rtl8xxxu_priv *priv = hw->priv;
5445 struct rtl8xxxu_tx_desc *tx_desc;
5446 struct rtl8xxxu_tx_urb *tx_urb;
5447 struct ieee80211_sta *sta = NULL;
5448 struct ieee80211_vif *vif = tx_info->control.vif;
5449 struct device *dev = &priv->udev->dev;
5450 u32 queue, rate;
5451 u16 pktlen = skb->len;
5452 u16 seq_number;
5453 u16 rate_flag = tx_info->control.rates[0].flags;
5454 int ret;
5455
5456 if (skb_headroom(skb) < sizeof(struct rtl8xxxu_tx_desc)) {
5457 dev_warn(dev,
5458 "%s: Not enough headroom (%i) for tx descriptor\n",
5459 __func__, skb_headroom(skb));
5460 goto error;
5461 }
5462
5463 if (unlikely(skb->len > (65535 - sizeof(struct rtl8xxxu_tx_desc)))) {
5464 dev_warn(dev, "%s: Trying to send over-sized skb (%i)\n",
5465 __func__, skb->len);
5466 goto error;
5467 }
5468
5469 tx_urb = rtl8xxxu_alloc_tx_urb(priv);
5470 if (!tx_urb) {
5471 dev_warn(dev, "%s: Unable to allocate tx urb\n", __func__);
5472 goto error;
5473 }
5474
5475 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_TX)
5476 dev_info(dev, "%s: TX rate: %d (%d), pkt size %d\n",
5477 __func__, tx_rate->bitrate, tx_rate->hw_value, pktlen);
5478
5479 if (ieee80211_is_action(hdr->frame_control))
5480 rtl8xxxu_dump_action(dev, hdr);
5481
5482 tx_info->rate_driver_data[0] = hw;
5483
5484 if (control && control->sta)
5485 sta = control->sta;
5486
5487 tx_desc = (struct rtl8xxxu_tx_desc *)
5488 skb_push(skb, sizeof(struct rtl8xxxu_tx_desc));
5489
5490 memset(tx_desc, 0, sizeof(struct rtl8xxxu_tx_desc));
5491 tx_desc->pkt_size = cpu_to_le16(pktlen);
5492 tx_desc->pkt_offset = sizeof(struct rtl8xxxu_tx_desc);
5493
5494 tx_desc->txdw0 =
5495 TXDESC_OWN | TXDESC_FIRST_SEGMENT | TXDESC_LAST_SEGMENT;
5496 if (is_multicast_ether_addr(ieee80211_get_DA(hdr)) ||
5497 is_broadcast_ether_addr(ieee80211_get_DA(hdr)))
5498 tx_desc->txdw0 |= TXDESC_BROADMULTICAST;
5499
5500 queue = rtl8xxxu_queue_select(hw, skb);
5501 tx_desc->txdw1 = cpu_to_le32(queue << TXDESC_QUEUE_SHIFT);
5502
5503 if (tx_info->control.hw_key) {
5504 switch (tx_info->control.hw_key->cipher) {
5505 case WLAN_CIPHER_SUITE_WEP40:
5506 case WLAN_CIPHER_SUITE_WEP104:
5507 case WLAN_CIPHER_SUITE_TKIP:
5508 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_RC4);
5509 break;
5510 case WLAN_CIPHER_SUITE_CCMP:
5511 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_AES);
5512 break;
5513 default:
5514 break;
5515 }
5516 }
5517
5518 seq_number = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
5519 tx_desc->txdw3 = cpu_to_le32((u32)seq_number << TXDESC_SEQ_SHIFT);
5520
5521 if (rate_flag & IEEE80211_TX_RC_MCS)
5522 rate = tx_info->control.rates[0].idx + DESC_RATE_MCS0;
5523 else
5524 rate = tx_rate->hw_value;
5525 tx_desc->txdw5 = cpu_to_le32(rate);
5526
5527 if (ieee80211_is_data(hdr->frame_control))
5528 tx_desc->txdw5 |= cpu_to_le32(0x0001ff00);
5529
5530 /* (tx_info->flags & IEEE80211_TX_CTL_AMPDU) && */
5531 if (ieee80211_is_data_qos(hdr->frame_control) && sta) {
5532 if (sta->ht_cap.ht_supported) {
5533 u32 ampdu, val32;
5534
5535 ampdu = (u32)sta->ht_cap.ampdu_density;
5536 val32 = ampdu << TXDESC_AMPDU_DENSITY_SHIFT;
5537 tx_desc->txdw2 |= cpu_to_le32(val32);
5538 tx_desc->txdw1 |= cpu_to_le32(TXDESC_AGG_ENABLE);
5539 } else
5540 tx_desc->txdw1 |= cpu_to_le32(TXDESC_BK);
5541 } else
5542 tx_desc->txdw1 |= cpu_to_le32(TXDESC_BK);
5543
5544 if (ieee80211_is_data_qos(hdr->frame_control))
5545 tx_desc->txdw4 |= cpu_to_le32(TXDESC_QOS);
5546 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
5547 (sta && vif && vif->bss_conf.use_short_preamble))
5548 tx_desc->txdw4 |= cpu_to_le32(TXDESC_SHORT_PREAMBLE);
5549 if (rate_flag & IEEE80211_TX_RC_SHORT_GI ||
5550 (ieee80211_is_data_qos(hdr->frame_control) &&
5551 sta && sta->ht_cap.cap &
5552 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))) {
5553 tx_desc->txdw5 |= cpu_to_le32(TXDESC_SHORT_GI);
5554 }
5555 if (ieee80211_is_mgmt(hdr->frame_control)) {
5556 tx_desc->txdw5 = cpu_to_le32(tx_rate->hw_value);
5557 tx_desc->txdw4 |= cpu_to_le32(TXDESC_USE_DRIVER_RATE);
5558 tx_desc->txdw5 |= cpu_to_le32(6 << TXDESC_RETRY_LIMIT_SHIFT);
5559 tx_desc->txdw5 |= cpu_to_le32(TXDESC_RETRY_LIMIT_ENABLE);
5560 }
5561
5562 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
5563 /* Use RTS rate 24M - does the mac80211 tell us which to use? */
5564 tx_desc->txdw4 |= cpu_to_le32(DESC_RATE_24M);
5565 tx_desc->txdw4 |= cpu_to_le32(TXDESC_RTS_CTS_ENABLE);
5566 tx_desc->txdw4 |= cpu_to_le32(TXDESC_HW_RTS_ENABLE);
5567 }
5568
5569 rtl8xxxu_calc_tx_desc_csum(tx_desc);
5570
5571 usb_fill_bulk_urb(&tx_urb->urb, priv->udev, priv->pipe_out[queue],
5572 skb->data, skb->len, rtl8xxxu_tx_complete, skb);
5573
5574 usb_anchor_urb(&tx_urb->urb, &priv->tx_anchor);
5575 ret = usb_submit_urb(&tx_urb->urb, GFP_ATOMIC);
5576 if (ret) {
5577 usb_unanchor_urb(&tx_urb->urb);
5578 rtl8xxxu_free_tx_urb(priv, tx_urb);
5579 goto error;
5580 }
5581 return;
5582error:
5583 dev_kfree_skb(skb);
5584}
5585
5586static void rtl8xxxu_rx_parse_phystats(struct rtl8xxxu_priv *priv,
5587 struct ieee80211_rx_status *rx_status,
5588 struct rtl8xxxu_rx_desc *rx_desc,
5589 struct rtl8723au_phy_stats *phy_stats)
5590{
5591 if (phy_stats->sgi_en)
5592 rx_status->flag |= RX_FLAG_SHORT_GI;
5593
5594 if (rx_desc->rxmcs < DESC_RATE_6M) {
5595 /*
5596 * Handle PHY stats for CCK rates
5597 */
5598 u8 cck_agc_rpt = phy_stats->cck_agc_rpt_ofdm_cfosho_a;
5599
5600 switch (cck_agc_rpt & 0xc0) {
5601 case 0xc0:
5602 rx_status->signal = -46 - (cck_agc_rpt & 0x3e);
5603 break;
5604 case 0x80:
5605 rx_status->signal = -26 - (cck_agc_rpt & 0x3e);
5606 break;
5607 case 0x40:
5608 rx_status->signal = -12 - (cck_agc_rpt & 0x3e);
5609 break;
5610 case 0x00:
5611 rx_status->signal = 16 - (cck_agc_rpt & 0x3e);
5612 break;
5613 }
5614 } else {
5615 rx_status->signal =
5616 (phy_stats->cck_sig_qual_ofdm_pwdb_all >> 1) - 110;
5617 }
5618}
5619
5620static void rtl8xxxu_free_rx_resources(struct rtl8xxxu_priv *priv)
5621{
5622 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
5623 unsigned long flags;
5624
5625 spin_lock_irqsave(&priv->rx_urb_lock, flags);
5626
5627 list_for_each_entry_safe(rx_urb, tmp,
5628 &priv->rx_urb_pending_list, list) {
5629 list_del(&rx_urb->list);
5630 priv->rx_urb_pending_count--;
5631 usb_free_urb(&rx_urb->urb);
5632 }
5633
5634 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
5635}
5636
5637static void rtl8xxxu_queue_rx_urb(struct rtl8xxxu_priv *priv,
5638 struct rtl8xxxu_rx_urb *rx_urb)
5639{
5640 struct sk_buff *skb;
5641 unsigned long flags;
5642 int pending = 0;
5643
5644 spin_lock_irqsave(&priv->rx_urb_lock, flags);
5645
5646 if (!priv->shutdown) {
5647 list_add_tail(&rx_urb->list, &priv->rx_urb_pending_list);
5648 priv->rx_urb_pending_count++;
5649 pending = priv->rx_urb_pending_count;
5650 } else {
5651 skb = (struct sk_buff *)rx_urb->urb.context;
5652 dev_kfree_skb(skb);
5653 usb_free_urb(&rx_urb->urb);
5654 }
5655
5656 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
5657
5658 if (pending > RTL8XXXU_RX_URB_PENDING_WATER)
5659 schedule_work(&priv->rx_urb_wq);
5660}
5661
5662static void rtl8xxxu_rx_urb_work(struct work_struct *work)
5663{
5664 struct rtl8xxxu_priv *priv;
5665 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
5666 struct list_head local;
5667 struct sk_buff *skb;
5668 unsigned long flags;
5669 int ret;
5670
5671 priv = container_of(work, struct rtl8xxxu_priv, rx_urb_wq);
5672 INIT_LIST_HEAD(&local);
5673
5674 spin_lock_irqsave(&priv->rx_urb_lock, flags);
5675
5676 list_splice_init(&priv->rx_urb_pending_list, &local);
5677 priv->rx_urb_pending_count = 0;
5678
5679 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
5680
5681 list_for_each_entry_safe(rx_urb, tmp, &local, list) {
5682 list_del_init(&rx_urb->list);
5683 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
5684 /*
5685 * If out of memory or temporary error, put it back on the
5686 * queue and try again. Otherwise the device is dead/gone
5687 * and we should drop it.
5688 */
5689 switch (ret) {
5690 case 0:
5691 break;
5692 case -ENOMEM:
5693 case -EAGAIN:
5694 rtl8xxxu_queue_rx_urb(priv, rx_urb);
5695 break;
5696 default:
5697 pr_info("failed to requeue urb %i\n", ret);
5698 skb = (struct sk_buff *)rx_urb->urb.context;
5699 dev_kfree_skb(skb);
5700 usb_free_urb(&rx_urb->urb);
5701 }
5702 }
5703}
5704
5705static void rtl8xxxu_rx_complete(struct urb *urb)
5706{
5707 struct rtl8xxxu_rx_urb *rx_urb =
5708 container_of(urb, struct rtl8xxxu_rx_urb, urb);
5709 struct ieee80211_hw *hw = rx_urb->hw;
5710 struct rtl8xxxu_priv *priv = hw->priv;
5711 struct sk_buff *skb = (struct sk_buff *)urb->context;
5712 struct rtl8xxxu_rx_desc *rx_desc = (struct rtl8xxxu_rx_desc *)skb->data;
5713 struct rtl8723au_phy_stats *phy_stats;
5714 struct ieee80211_rx_status *rx_status = IEEE80211_SKB_RXCB(skb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005715 struct device *dev = &priv->udev->dev;
5716 __le32 *_rx_desc_le = (__le32 *)skb->data;
5717 u32 *_rx_desc = (u32 *)skb->data;
Jes Sorensena9ffa612016-02-03 13:39:59 -05005718 int drvinfo_sz, desc_shift, i;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005719
5720 for (i = 0; i < (sizeof(struct rtl8xxxu_rx_desc) / sizeof(u32)); i++)
5721 _rx_desc[i] = le32_to_cpu(_rx_desc_le[i]);
5722
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005723 drvinfo_sz = rx_desc->drvinfo_sz * 8;
5724 desc_shift = rx_desc->shift;
5725 skb_put(skb, urb->actual_length);
5726
5727 if (urb->status == 0) {
5728 skb_pull(skb, sizeof(struct rtl8xxxu_rx_desc));
5729 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
5730
5731 skb_pull(skb, drvinfo_sz + desc_shift);
5732
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005733 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
5734
5735 if (rx_desc->phy_stats)
5736 rtl8xxxu_rx_parse_phystats(priv, rx_status,
5737 rx_desc, phy_stats);
5738
5739 rx_status->freq = hw->conf.chandef.chan->center_freq;
5740 rx_status->band = hw->conf.chandef.chan->band;
5741
5742 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
5743 rx_status->flag |= RX_FLAG_MACTIME_START;
5744
5745 if (!rx_desc->swdec)
5746 rx_status->flag |= RX_FLAG_DECRYPTED;
5747 if (rx_desc->crc32)
5748 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
5749 if (rx_desc->bw)
5750 rx_status->flag |= RX_FLAG_40MHZ;
5751
5752 if (rx_desc->rxht) {
5753 rx_status->flag |= RX_FLAG_HT;
5754 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
5755 } else {
5756 rx_status->rate_idx = rx_desc->rxmcs;
5757 }
5758
5759 ieee80211_rx_irqsafe(hw, skb);
5760 skb = NULL;
5761 rx_urb->urb.context = NULL;
5762 rtl8xxxu_queue_rx_urb(priv, rx_urb);
5763 } else {
5764 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
5765 goto cleanup;
5766 }
5767 return;
5768
5769cleanup:
5770 usb_free_urb(urb);
5771 dev_kfree_skb(skb);
5772 return;
5773}
5774
5775static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
5776 struct rtl8xxxu_rx_urb *rx_urb)
5777{
5778 struct sk_buff *skb;
5779 int skb_size;
5780 int ret;
5781
5782 skb_size = sizeof(struct rtl8xxxu_rx_desc) + RTL_RX_BUFFER_SIZE;
5783 skb = __netdev_alloc_skb(NULL, skb_size, GFP_KERNEL);
5784 if (!skb)
5785 return -ENOMEM;
5786
5787 memset(skb->data, 0, sizeof(struct rtl8xxxu_rx_desc));
5788 usb_fill_bulk_urb(&rx_urb->urb, priv->udev, priv->pipe_in, skb->data,
5789 skb_size, rtl8xxxu_rx_complete, skb);
5790 usb_anchor_urb(&rx_urb->urb, &priv->rx_anchor);
5791 ret = usb_submit_urb(&rx_urb->urb, GFP_ATOMIC);
5792 if (ret)
5793 usb_unanchor_urb(&rx_urb->urb);
5794 return ret;
5795}
5796
5797static void rtl8xxxu_int_complete(struct urb *urb)
5798{
5799 struct rtl8xxxu_priv *priv = (struct rtl8xxxu_priv *)urb->context;
5800 struct device *dev = &priv->udev->dev;
5801 int ret;
5802
5803 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
5804 if (urb->status == 0) {
5805 usb_anchor_urb(urb, &priv->int_anchor);
5806 ret = usb_submit_urb(urb, GFP_ATOMIC);
5807 if (ret)
5808 usb_unanchor_urb(urb);
5809 } else {
5810 dev_info(dev, "%s: Error %i\n", __func__, urb->status);
5811 }
5812}
5813
5814
5815static int rtl8xxxu_submit_int_urb(struct ieee80211_hw *hw)
5816{
5817 struct rtl8xxxu_priv *priv = hw->priv;
5818 struct urb *urb;
5819 u32 val32;
5820 int ret;
5821
5822 urb = usb_alloc_urb(0, GFP_KERNEL);
5823 if (!urb)
5824 return -ENOMEM;
5825
5826 usb_fill_int_urb(urb, priv->udev, priv->pipe_interrupt,
5827 priv->int_buf, USB_INTR_CONTENT_LENGTH,
5828 rtl8xxxu_int_complete, priv, 1);
5829 usb_anchor_urb(urb, &priv->int_anchor);
5830 ret = usb_submit_urb(urb, GFP_KERNEL);
5831 if (ret) {
5832 usb_unanchor_urb(urb);
5833 goto error;
5834 }
5835
5836 val32 = rtl8xxxu_read32(priv, REG_USB_HIMR);
5837 val32 |= USB_HIMR_CPWM;
5838 rtl8xxxu_write32(priv, REG_USB_HIMR, val32);
5839
5840error:
5841 return ret;
5842}
5843
5844static int rtl8xxxu_add_interface(struct ieee80211_hw *hw,
5845 struct ieee80211_vif *vif)
5846{
5847 struct rtl8xxxu_priv *priv = hw->priv;
5848 int ret;
5849 u8 val8;
5850
5851 switch (vif->type) {
5852 case NL80211_IFTYPE_STATION:
5853 rtl8723a_stop_tx_beacon(priv);
5854
5855 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
5856 val8 |= BEACON_ATIM | BEACON_FUNCTION_ENABLE |
5857 BEACON_DISABLE_TSF_UPDATE;
5858 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
5859 ret = 0;
5860 break;
5861 default:
5862 ret = -EOPNOTSUPP;
5863 }
5864
5865 rtl8xxxu_set_linktype(priv, vif->type);
5866
5867 return ret;
5868}
5869
5870static void rtl8xxxu_remove_interface(struct ieee80211_hw *hw,
5871 struct ieee80211_vif *vif)
5872{
5873 struct rtl8xxxu_priv *priv = hw->priv;
5874
5875 dev_dbg(&priv->udev->dev, "%s\n", __func__);
5876}
5877
5878static int rtl8xxxu_config(struct ieee80211_hw *hw, u32 changed)
5879{
5880 struct rtl8xxxu_priv *priv = hw->priv;
5881 struct device *dev = &priv->udev->dev;
5882 u16 val16;
5883 int ret = 0, channel;
5884 bool ht40;
5885
5886 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
5887 dev_info(dev,
5888 "%s: channel: %i (changed %08x chandef.width %02x)\n",
5889 __func__, hw->conf.chandef.chan->hw_value,
5890 changed, hw->conf.chandef.width);
5891
5892 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS) {
5893 val16 = ((hw->conf.long_frame_max_tx_count <<
5894 RETRY_LIMIT_LONG_SHIFT) & RETRY_LIMIT_LONG_MASK) |
5895 ((hw->conf.short_frame_max_tx_count <<
5896 RETRY_LIMIT_SHORT_SHIFT) & RETRY_LIMIT_SHORT_MASK);
5897 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
5898 }
5899
5900 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
5901 switch (hw->conf.chandef.width) {
5902 case NL80211_CHAN_WIDTH_20_NOHT:
5903 case NL80211_CHAN_WIDTH_20:
5904 ht40 = false;
5905 break;
5906 case NL80211_CHAN_WIDTH_40:
5907 ht40 = true;
5908 break;
5909 default:
5910 ret = -ENOTSUPP;
5911 goto exit;
5912 }
5913
5914 channel = hw->conf.chandef.chan->hw_value;
5915
5916 rtl8723a_set_tx_power(priv, channel, ht40);
5917
5918 rtl8723au_config_channel(hw);
5919 }
5920
5921exit:
5922 return ret;
5923}
5924
5925static int rtl8xxxu_conf_tx(struct ieee80211_hw *hw,
5926 struct ieee80211_vif *vif, u16 queue,
5927 const struct ieee80211_tx_queue_params *param)
5928{
5929 struct rtl8xxxu_priv *priv = hw->priv;
5930 struct device *dev = &priv->udev->dev;
5931 u32 val32;
5932 u8 aifs, acm_ctrl, acm_bit;
5933
5934 aifs = param->aifs;
5935
5936 val32 = aifs |
5937 fls(param->cw_min) << EDCA_PARAM_ECW_MIN_SHIFT |
5938 fls(param->cw_max) << EDCA_PARAM_ECW_MAX_SHIFT |
5939 (u32)param->txop << EDCA_PARAM_TXOP_SHIFT;
5940
5941 acm_ctrl = rtl8xxxu_read8(priv, REG_ACM_HW_CTRL);
5942 dev_dbg(dev,
5943 "%s: IEEE80211 queue %02x val %08x, acm %i, acm_ctrl %02x\n",
5944 __func__, queue, val32, param->acm, acm_ctrl);
5945
5946 switch (queue) {
5947 case IEEE80211_AC_VO:
5948 acm_bit = ACM_HW_CTRL_VO;
5949 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, val32);
5950 break;
5951 case IEEE80211_AC_VI:
5952 acm_bit = ACM_HW_CTRL_VI;
5953 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, val32);
5954 break;
5955 case IEEE80211_AC_BE:
5956 acm_bit = ACM_HW_CTRL_BE;
5957 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, val32);
5958 break;
5959 case IEEE80211_AC_BK:
5960 acm_bit = ACM_HW_CTRL_BK;
5961 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, val32);
5962 break;
5963 default:
5964 acm_bit = 0;
5965 break;
5966 }
5967
5968 if (param->acm)
5969 acm_ctrl |= acm_bit;
5970 else
5971 acm_ctrl &= ~acm_bit;
5972 rtl8xxxu_write8(priv, REG_ACM_HW_CTRL, acm_ctrl);
5973
5974 return 0;
5975}
5976
5977static void rtl8xxxu_configure_filter(struct ieee80211_hw *hw,
5978 unsigned int changed_flags,
5979 unsigned int *total_flags, u64 multicast)
5980{
5981 struct rtl8xxxu_priv *priv = hw->priv;
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05005982 u32 rcr = rtl8xxxu_read32(priv, REG_RCR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005983
5984 dev_dbg(&priv->udev->dev, "%s: changed_flags %08x, total_flags %08x\n",
5985 __func__, changed_flags, *total_flags);
5986
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05005987 /*
5988 * FIF_ALLMULTI ignored as all multicast frames are accepted (REG_MAR)
5989 */
5990
5991 if (*total_flags & FIF_FCSFAIL)
5992 rcr |= RCR_ACCEPT_CRC32;
5993 else
5994 rcr &= ~RCR_ACCEPT_CRC32;
5995
5996 /*
5997 * FIF_PLCPFAIL not supported?
5998 */
5999
6000 if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
6001 rcr &= ~RCR_CHECK_BSSID_BEACON;
6002 else
6003 rcr |= RCR_CHECK_BSSID_BEACON;
6004
6005 if (*total_flags & FIF_CONTROL)
6006 rcr |= RCR_ACCEPT_CTRL_FRAME;
6007 else
6008 rcr &= ~RCR_ACCEPT_CTRL_FRAME;
6009
6010 if (*total_flags & FIF_OTHER_BSS) {
6011 rcr |= RCR_ACCEPT_AP;
6012 rcr &= ~RCR_CHECK_BSSID_MATCH;
6013 } else {
6014 rcr &= ~RCR_ACCEPT_AP;
6015 rcr |= RCR_CHECK_BSSID_MATCH;
6016 }
6017
6018 if (*total_flags & FIF_PSPOLL)
6019 rcr |= RCR_ACCEPT_PM;
6020 else
6021 rcr &= ~RCR_ACCEPT_PM;
6022
6023 /*
6024 * FIF_PROBE_REQ ignored as probe requests always seem to be accepted
6025 */
6026
6027 rtl8xxxu_write32(priv, REG_RCR, rcr);
6028
Jes Sorensen755bda12016-02-03 13:39:54 -05006029 *total_flags &= (FIF_ALLMULTI | FIF_FCSFAIL | FIF_BCN_PRBRESP_PROMISC |
6030 FIF_CONTROL | FIF_OTHER_BSS | FIF_PSPOLL |
6031 FIF_PROBE_REQ);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006032}
6033
6034static int rtl8xxxu_set_rts_threshold(struct ieee80211_hw *hw, u32 rts)
6035{
6036 if (rts > 2347)
6037 return -EINVAL;
6038
6039 return 0;
6040}
6041
6042static int rtl8xxxu_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
6043 struct ieee80211_vif *vif,
6044 struct ieee80211_sta *sta,
6045 struct ieee80211_key_conf *key)
6046{
6047 struct rtl8xxxu_priv *priv = hw->priv;
6048 struct device *dev = &priv->udev->dev;
6049 u8 mac_addr[ETH_ALEN];
6050 u8 val8;
6051 u16 val16;
6052 u32 val32;
6053 int retval = -EOPNOTSUPP;
6054
6055 dev_dbg(dev, "%s: cmd %02x, cipher %08x, index %i\n",
6056 __func__, cmd, key->cipher, key->keyidx);
6057
6058 if (vif->type != NL80211_IFTYPE_STATION)
6059 return -EOPNOTSUPP;
6060
6061 if (key->keyidx > 3)
6062 return -EOPNOTSUPP;
6063
6064 switch (key->cipher) {
6065 case WLAN_CIPHER_SUITE_WEP40:
6066 case WLAN_CIPHER_SUITE_WEP104:
6067
6068 break;
6069 case WLAN_CIPHER_SUITE_CCMP:
6070 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT_TX;
6071 break;
6072 case WLAN_CIPHER_SUITE_TKIP:
6073 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
6074 default:
6075 return -EOPNOTSUPP;
6076 }
6077
6078 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
6079 dev_dbg(dev, "%s: pairwise key\n", __func__);
6080 ether_addr_copy(mac_addr, sta->addr);
6081 } else {
6082 dev_dbg(dev, "%s: group key\n", __func__);
6083 eth_broadcast_addr(mac_addr);
6084 }
6085
6086 val16 = rtl8xxxu_read16(priv, REG_CR);
6087 val16 |= CR_SECURITY_ENABLE;
6088 rtl8xxxu_write16(priv, REG_CR, val16);
6089
6090 val8 = SEC_CFG_TX_SEC_ENABLE | SEC_CFG_TXBC_USE_DEFKEY |
6091 SEC_CFG_RX_SEC_ENABLE | SEC_CFG_RXBC_USE_DEFKEY;
6092 val8 |= SEC_CFG_TX_USE_DEFKEY | SEC_CFG_RX_USE_DEFKEY;
6093 rtl8xxxu_write8(priv, REG_SECURITY_CFG, val8);
6094
6095 switch (cmd) {
6096 case SET_KEY:
6097 key->hw_key_idx = key->keyidx;
6098 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
6099 rtl8xxxu_cam_write(priv, key, mac_addr);
6100 retval = 0;
6101 break;
6102 case DISABLE_KEY:
6103 rtl8xxxu_write32(priv, REG_CAM_WRITE, 0x00000000);
6104 val32 = CAM_CMD_POLLING | CAM_CMD_WRITE |
6105 key->keyidx << CAM_CMD_KEY_SHIFT;
6106 rtl8xxxu_write32(priv, REG_CAM_CMD, val32);
6107 retval = 0;
6108 break;
6109 default:
6110 dev_warn(dev, "%s: Unsupported command %02x\n", __func__, cmd);
6111 }
6112
6113 return retval;
6114}
6115
6116static int
6117rtl8xxxu_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Sara Sharon50ea05e2015-12-30 16:06:04 +02006118 struct ieee80211_ampdu_params *params)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006119{
6120 struct rtl8xxxu_priv *priv = hw->priv;
6121 struct device *dev = &priv->udev->dev;
6122 u8 ampdu_factor, ampdu_density;
Sara Sharon50ea05e2015-12-30 16:06:04 +02006123 struct ieee80211_sta *sta = params->sta;
6124 enum ieee80211_ampdu_mlme_action action = params->action;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006125
6126 switch (action) {
6127 case IEEE80211_AMPDU_TX_START:
6128 dev_info(dev, "%s: IEEE80211_AMPDU_TX_START\n", __func__);
6129 ampdu_factor = sta->ht_cap.ampdu_factor;
6130 ampdu_density = sta->ht_cap.ampdu_density;
6131 rtl8xxxu_set_ampdu_factor(priv, ampdu_factor);
6132 rtl8xxxu_set_ampdu_min_space(priv, ampdu_density);
6133 dev_dbg(dev,
6134 "Changed HT: ampdu_factor %02x, ampdu_density %02x\n",
6135 ampdu_factor, ampdu_density);
6136 break;
6137 case IEEE80211_AMPDU_TX_STOP_FLUSH:
6138 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH\n", __func__);
6139 rtl8xxxu_set_ampdu_factor(priv, 0);
6140 rtl8xxxu_set_ampdu_min_space(priv, 0);
6141 break;
6142 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
6143 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH_CONT\n",
6144 __func__);
6145 rtl8xxxu_set_ampdu_factor(priv, 0);
6146 rtl8xxxu_set_ampdu_min_space(priv, 0);
6147 break;
6148 case IEEE80211_AMPDU_RX_START:
6149 dev_info(dev, "%s: IEEE80211_AMPDU_RX_START\n", __func__);
6150 break;
6151 case IEEE80211_AMPDU_RX_STOP:
6152 dev_info(dev, "%s: IEEE80211_AMPDU_RX_STOP\n", __func__);
6153 break;
6154 default:
6155 break;
6156 }
6157 return 0;
6158}
6159
6160static int rtl8xxxu_start(struct ieee80211_hw *hw)
6161{
6162 struct rtl8xxxu_priv *priv = hw->priv;
6163 struct rtl8xxxu_rx_urb *rx_urb;
6164 struct rtl8xxxu_tx_urb *tx_urb;
6165 unsigned long flags;
6166 int ret, i;
6167
6168 ret = 0;
6169
6170 init_usb_anchor(&priv->rx_anchor);
6171 init_usb_anchor(&priv->tx_anchor);
6172 init_usb_anchor(&priv->int_anchor);
6173
6174 rtl8723a_enable_rf(priv);
Jes Sorensen0e28b972016-02-29 17:04:13 -05006175 if (priv->usb_interrupts) {
6176 ret = rtl8xxxu_submit_int_urb(hw);
6177 if (ret)
6178 goto exit;
6179 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006180
6181 for (i = 0; i < RTL8XXXU_TX_URBS; i++) {
6182 tx_urb = kmalloc(sizeof(struct rtl8xxxu_tx_urb), GFP_KERNEL);
6183 if (!tx_urb) {
6184 if (!i)
6185 ret = -ENOMEM;
6186
6187 goto error_out;
6188 }
6189 usb_init_urb(&tx_urb->urb);
6190 INIT_LIST_HEAD(&tx_urb->list);
6191 tx_urb->hw = hw;
6192 list_add(&tx_urb->list, &priv->tx_urb_free_list);
6193 priv->tx_urb_free_count++;
6194 }
6195
6196 priv->tx_stopped = false;
6197
6198 spin_lock_irqsave(&priv->rx_urb_lock, flags);
6199 priv->shutdown = false;
6200 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
6201
6202 for (i = 0; i < RTL8XXXU_RX_URBS; i++) {
6203 rx_urb = kmalloc(sizeof(struct rtl8xxxu_rx_urb), GFP_KERNEL);
6204 if (!rx_urb) {
6205 if (!i)
6206 ret = -ENOMEM;
6207
6208 goto error_out;
6209 }
6210 usb_init_urb(&rx_urb->urb);
6211 INIT_LIST_HEAD(&rx_urb->list);
6212 rx_urb->hw = hw;
6213
6214 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
6215 }
6216exit:
6217 /*
Bruno Randolfc85ea112016-02-03 13:39:55 -05006218 * Accept all data and mgmt frames
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006219 */
Bruno Randolfc85ea112016-02-03 13:39:55 -05006220 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0xffff);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006221 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0xffff);
6222
6223 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, 0x6954341e);
6224
6225 return ret;
6226
6227error_out:
6228 rtl8xxxu_free_tx_resources(priv);
6229 /*
6230 * Disable all data and mgmt frames
6231 */
6232 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
6233 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
6234
6235 return ret;
6236}
6237
6238static void rtl8xxxu_stop(struct ieee80211_hw *hw)
6239{
6240 struct rtl8xxxu_priv *priv = hw->priv;
6241 unsigned long flags;
6242
6243 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
6244
6245 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
6246 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
6247
6248 spin_lock_irqsave(&priv->rx_urb_lock, flags);
6249 priv->shutdown = true;
6250 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
6251
6252 usb_kill_anchored_urbs(&priv->rx_anchor);
6253 usb_kill_anchored_urbs(&priv->tx_anchor);
Jes Sorensen0e28b972016-02-29 17:04:13 -05006254 if (priv->usb_interrupts)
6255 usb_kill_anchored_urbs(&priv->int_anchor);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006256
6257 rtl8723a_disable_rf(priv);
6258
6259 /*
6260 * Disable interrupts
6261 */
Jes Sorensen0e28b972016-02-29 17:04:13 -05006262 if (priv->usb_interrupts)
6263 rtl8xxxu_write32(priv, REG_USB_HIMR, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006264
6265 rtl8xxxu_free_rx_resources(priv);
6266 rtl8xxxu_free_tx_resources(priv);
6267}
6268
6269static const struct ieee80211_ops rtl8xxxu_ops = {
6270 .tx = rtl8xxxu_tx,
6271 .add_interface = rtl8xxxu_add_interface,
6272 .remove_interface = rtl8xxxu_remove_interface,
6273 .config = rtl8xxxu_config,
6274 .conf_tx = rtl8xxxu_conf_tx,
6275 .bss_info_changed = rtl8xxxu_bss_info_changed,
6276 .configure_filter = rtl8xxxu_configure_filter,
6277 .set_rts_threshold = rtl8xxxu_set_rts_threshold,
6278 .start = rtl8xxxu_start,
6279 .stop = rtl8xxxu_stop,
6280 .sw_scan_start = rtl8xxxu_sw_scan_start,
6281 .sw_scan_complete = rtl8xxxu_sw_scan_complete,
6282 .set_key = rtl8xxxu_set_key,
6283 .ampdu_action = rtl8xxxu_ampdu_action,
6284};
6285
6286static int rtl8xxxu_parse_usb(struct rtl8xxxu_priv *priv,
6287 struct usb_interface *interface)
6288{
6289 struct usb_interface_descriptor *interface_desc;
6290 struct usb_host_interface *host_interface;
6291 struct usb_endpoint_descriptor *endpoint;
6292 struct device *dev = &priv->udev->dev;
6293 int i, j = 0, endpoints;
6294 u8 dir, xtype, num;
6295 int ret = 0;
6296
6297 host_interface = &interface->altsetting[0];
6298 interface_desc = &host_interface->desc;
6299 endpoints = interface_desc->bNumEndpoints;
6300
6301 for (i = 0; i < endpoints; i++) {
6302 endpoint = &host_interface->endpoint[i].desc;
6303
6304 dir = endpoint->bEndpointAddress & USB_ENDPOINT_DIR_MASK;
6305 num = usb_endpoint_num(endpoint);
6306 xtype = usb_endpoint_type(endpoint);
6307 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
6308 dev_dbg(dev,
6309 "%s: endpoint: dir %02x, # %02x, type %02x\n",
6310 __func__, dir, num, xtype);
6311 if (usb_endpoint_dir_in(endpoint) &&
6312 usb_endpoint_xfer_bulk(endpoint)) {
6313 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
6314 dev_dbg(dev, "%s: in endpoint num %i\n",
6315 __func__, num);
6316
6317 if (priv->pipe_in) {
6318 dev_warn(dev,
6319 "%s: Too many IN pipes\n", __func__);
6320 ret = -EINVAL;
6321 goto exit;
6322 }
6323
6324 priv->pipe_in = usb_rcvbulkpipe(priv->udev, num);
6325 }
6326
6327 if (usb_endpoint_dir_in(endpoint) &&
6328 usb_endpoint_xfer_int(endpoint)) {
6329 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
6330 dev_dbg(dev, "%s: interrupt endpoint num %i\n",
6331 __func__, num);
6332
6333 if (priv->pipe_interrupt) {
6334 dev_warn(dev, "%s: Too many INTERRUPT pipes\n",
6335 __func__);
6336 ret = -EINVAL;
6337 goto exit;
6338 }
6339
6340 priv->pipe_interrupt = usb_rcvintpipe(priv->udev, num);
6341 }
6342
6343 if (usb_endpoint_dir_out(endpoint) &&
6344 usb_endpoint_xfer_bulk(endpoint)) {
6345 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
6346 dev_dbg(dev, "%s: out endpoint num %i\n",
6347 __func__, num);
6348 if (j >= RTL8XXXU_OUT_ENDPOINTS) {
6349 dev_warn(dev,
6350 "%s: Too many OUT pipes\n", __func__);
6351 ret = -EINVAL;
6352 goto exit;
6353 }
6354 priv->out_ep[j++] = num;
6355 }
6356 }
6357exit:
6358 priv->nr_out_eps = j;
6359 return ret;
6360}
6361
6362static int rtl8xxxu_probe(struct usb_interface *interface,
6363 const struct usb_device_id *id)
6364{
6365 struct rtl8xxxu_priv *priv;
6366 struct ieee80211_hw *hw;
6367 struct usb_device *udev;
6368 struct ieee80211_supported_band *sband;
6369 int ret = 0;
6370 int untested = 1;
6371
6372 udev = usb_get_dev(interface_to_usbdev(interface));
6373
6374 switch (id->idVendor) {
6375 case USB_VENDOR_ID_REALTEK:
6376 switch(id->idProduct) {
6377 case 0x1724:
6378 case 0x8176:
6379 case 0x8178:
6380 case 0x817f:
6381 untested = 0;
6382 break;
6383 }
6384 break;
6385 case 0x7392:
6386 if (id->idProduct == 0x7811)
6387 untested = 0;
6388 break;
6389 default:
6390 break;
6391 }
6392
6393 if (untested) {
Jes Sorenseneaa4d142016-02-29 17:04:31 -05006394 rtl8xxxu_debug |= RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006395 dev_info(&udev->dev,
6396 "This Realtek USB WiFi dongle (0x%04x:0x%04x) is untested!\n",
6397 id->idVendor, id->idProduct);
6398 dev_info(&udev->dev,
6399 "Please report results to Jes.Sorensen@gmail.com\n");
6400 }
6401
6402 hw = ieee80211_alloc_hw(sizeof(struct rtl8xxxu_priv), &rtl8xxxu_ops);
6403 if (!hw) {
6404 ret = -ENOMEM;
6405 goto exit;
6406 }
6407
6408 priv = hw->priv;
6409 priv->hw = hw;
6410 priv->udev = udev;
6411 priv->fops = (struct rtl8xxxu_fileops *)id->driver_info;
6412 mutex_init(&priv->usb_buf_mutex);
6413 mutex_init(&priv->h2c_mutex);
6414 INIT_LIST_HEAD(&priv->tx_urb_free_list);
6415 spin_lock_init(&priv->tx_urb_lock);
6416 INIT_LIST_HEAD(&priv->rx_urb_pending_list);
6417 spin_lock_init(&priv->rx_urb_lock);
6418 INIT_WORK(&priv->rx_urb_wq, rtl8xxxu_rx_urb_work);
6419
6420 usb_set_intfdata(interface, hw);
6421
6422 ret = rtl8xxxu_parse_usb(priv, interface);
6423 if (ret)
6424 goto exit;
6425
6426 ret = rtl8xxxu_identify_chip(priv);
6427 if (ret) {
6428 dev_err(&udev->dev, "Fatal - failed to identify chip\n");
6429 goto exit;
6430 }
6431
6432 ret = rtl8xxxu_read_efuse(priv);
6433 if (ret) {
6434 dev_err(&udev->dev, "Fatal - failed to read EFuse\n");
6435 goto exit;
6436 }
6437
6438 ret = priv->fops->parse_efuse(priv);
6439 if (ret) {
6440 dev_err(&udev->dev, "Fatal - failed to parse EFuse\n");
6441 goto exit;
6442 }
6443
6444 rtl8xxxu_print_chipinfo(priv);
6445
6446 ret = priv->fops->load_firmware(priv);
6447 if (ret) {
6448 dev_err(&udev->dev, "Fatal - failed to load firmware\n");
6449 goto exit;
6450 }
6451
6452 ret = rtl8xxxu_init_device(hw);
6453
6454 hw->wiphy->max_scan_ssids = 1;
6455 hw->wiphy->max_scan_ie_len = IEEE80211_MAX_DATA_LEN;
6456 hw->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
6457 hw->queues = 4;
6458
6459 sband = &rtl8xxxu_supported_band;
6460 sband->ht_cap.ht_supported = true;
6461 sband->ht_cap.ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
6462 sband->ht_cap.ampdu_density = IEEE80211_HT_MPDU_DENSITY_16;
6463 sband->ht_cap.cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40;
6464 memset(&sband->ht_cap.mcs, 0, sizeof(sband->ht_cap.mcs));
6465 sband->ht_cap.mcs.rx_mask[0] = 0xff;
6466 sband->ht_cap.mcs.rx_mask[4] = 0x01;
6467 if (priv->rf_paths > 1) {
6468 sband->ht_cap.mcs.rx_mask[1] = 0xff;
6469 sband->ht_cap.cap |= IEEE80211_HT_CAP_SGI_40;
6470 }
6471 sband->ht_cap.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
6472 /*
6473 * Some APs will negotiate HT20_40 in a noisy environment leading
6474 * to miserable performance. Rather than defaulting to this, only
6475 * enable it if explicitly requested at module load time.
6476 */
6477 if (rtl8xxxu_ht40_2g) {
6478 dev_info(&udev->dev, "Enabling HT_20_40 on the 2.4GHz band\n");
6479 sband->ht_cap.cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
6480 }
6481 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
6482
6483 hw->wiphy->rts_threshold = 2347;
6484
6485 SET_IEEE80211_DEV(priv->hw, &interface->dev);
6486 SET_IEEE80211_PERM_ADDR(hw, priv->mac_addr);
6487
6488 hw->extra_tx_headroom = sizeof(struct rtl8xxxu_tx_desc);
6489 ieee80211_hw_set(hw, SIGNAL_DBM);
6490 /*
6491 * The firmware handles rate control
6492 */
6493 ieee80211_hw_set(hw, HAS_RATE_CONTROL);
6494 ieee80211_hw_set(hw, AMPDU_AGGREGATION);
6495
6496 ret = ieee80211_register_hw(priv->hw);
6497 if (ret) {
6498 dev_err(&udev->dev, "%s: Failed to register: %i\n",
6499 __func__, ret);
6500 goto exit;
6501 }
6502
6503exit:
6504 if (ret < 0)
6505 usb_put_dev(udev);
6506 return ret;
6507}
6508
6509static void rtl8xxxu_disconnect(struct usb_interface *interface)
6510{
6511 struct rtl8xxxu_priv *priv;
6512 struct ieee80211_hw *hw;
6513
6514 hw = usb_get_intfdata(interface);
6515 priv = hw->priv;
6516
6517 rtl8xxxu_disable_device(hw);
6518 usb_set_intfdata(interface, NULL);
6519
6520 dev_info(&priv->udev->dev, "disconnecting\n");
6521
6522 ieee80211_unregister_hw(hw);
6523
6524 kfree(priv->fw_data);
6525 mutex_destroy(&priv->usb_buf_mutex);
6526 mutex_destroy(&priv->h2c_mutex);
6527
6528 usb_put_dev(priv->udev);
6529 ieee80211_free_hw(hw);
6530}
6531
6532static struct rtl8xxxu_fileops rtl8723au_fops = {
6533 .parse_efuse = rtl8723au_parse_efuse,
6534 .load_firmware = rtl8723au_load_firmware,
6535 .power_on = rtl8723au_power_on,
Jes Sorensen74b99be2016-02-29 17:04:04 -05006536 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006537 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05006538 .mbox_ext_reg = REG_HMBOX_EXT_0,
6539 .mbox_ext_width = 2,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006540};
6541
Jes Sorensen35a741f2016-02-29 17:04:10 -05006542static struct rtl8xxxu_fileops rtl8723bu_fops = {
Jes Sorensen3c836d62016-02-29 17:04:11 -05006543 .parse_efuse = rtl8723bu_parse_efuse,
Jes Sorensen35a741f2016-02-29 17:04:10 -05006544 .load_firmware = rtl8723bu_load_firmware,
6545 .power_on = rtl8723au_power_on,
6546 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05006547 .phy_init_antenna_selection = rtl8723bu_phy_init_antenna_selection,
Jes Sorensenadfc0122016-02-29 17:04:12 -05006548 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05006549 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
6550 .mbox_ext_width = 4,
Jes Sorensen35a741f2016-02-29 17:04:10 -05006551};
6552
Kalle Valoc0963772015-10-25 18:24:38 +02006553#ifdef CONFIG_RTL8XXXU_UNTESTED
6554
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006555static struct rtl8xxxu_fileops rtl8192cu_fops = {
6556 .parse_efuse = rtl8192cu_parse_efuse,
6557 .load_firmware = rtl8192cu_load_firmware,
6558 .power_on = rtl8192cu_power_on,
Jes Sorensen74b99be2016-02-29 17:04:04 -05006559 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006560 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05006561 .mbox_ext_reg = REG_HMBOX_EXT_0,
6562 .mbox_ext_width = 2,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006563};
6564
Kalle Valoc0963772015-10-25 18:24:38 +02006565#endif
6566
Jes Sorensen3307d842016-02-29 17:03:59 -05006567static struct rtl8xxxu_fileops rtl8192eu_fops = {
6568 .parse_efuse = rtl8192eu_parse_efuse,
6569 .load_firmware = rtl8192eu_load_firmware,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05006570 .power_on = rtl8192eu_power_on,
Jes Sorensen74b99be2016-02-29 17:04:04 -05006571 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05006572 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05006573 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
6574 .mbox_ext_width = 4,
Jes Sorensen3307d842016-02-29 17:03:59 -05006575};
6576
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006577static struct usb_device_id dev_table[] = {
6578{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8724, 0xff, 0xff, 0xff),
6579 .driver_info = (unsigned long)&rtl8723au_fops},
6580{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1724, 0xff, 0xff, 0xff),
6581 .driver_info = (unsigned long)&rtl8723au_fops},
6582{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x0724, 0xff, 0xff, 0xff),
6583 .driver_info = (unsigned long)&rtl8723au_fops},
Jes Sorensen3307d842016-02-29 17:03:59 -05006584{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818b, 0xff, 0xff, 0xff),
6585 .driver_info = (unsigned long)&rtl8192eu_fops},
Jes Sorensen35a741f2016-02-29 17:04:10 -05006586{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0xb720, 0xff, 0xff, 0xff),
6587 .driver_info = (unsigned long)&rtl8723bu_fops},
Kalle Valo033695b2015-10-23 20:27:58 +03006588#ifdef CONFIG_RTL8XXXU_UNTESTED
6589/* Still supported by rtlwifi */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006590{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8176, 0xff, 0xff, 0xff),
6591 .driver_info = (unsigned long)&rtl8192cu_fops},
6592{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8178, 0xff, 0xff, 0xff),
6593 .driver_info = (unsigned long)&rtl8192cu_fops},
6594{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817f, 0xff, 0xff, 0xff),
6595 .driver_info = (unsigned long)&rtl8192cu_fops},
6596/* Tested by Larry Finger */
6597{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7811, 0xff, 0xff, 0xff),
6598 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006599/* Currently untested 8188 series devices */
6600{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8191, 0xff, 0xff, 0xff),
6601 .driver_info = (unsigned long)&rtl8192cu_fops},
6602{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8170, 0xff, 0xff, 0xff),
6603 .driver_info = (unsigned long)&rtl8192cu_fops},
6604{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8177, 0xff, 0xff, 0xff),
6605 .driver_info = (unsigned long)&rtl8192cu_fops},
6606{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817a, 0xff, 0xff, 0xff),
6607 .driver_info = (unsigned long)&rtl8192cu_fops},
6608{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817b, 0xff, 0xff, 0xff),
6609 .driver_info = (unsigned long)&rtl8192cu_fops},
6610{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817d, 0xff, 0xff, 0xff),
6611 .driver_info = (unsigned long)&rtl8192cu_fops},
6612{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817e, 0xff, 0xff, 0xff),
6613 .driver_info = (unsigned long)&rtl8192cu_fops},
6614{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818a, 0xff, 0xff, 0xff),
6615 .driver_info = (unsigned long)&rtl8192cu_fops},
6616{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x317f, 0xff, 0xff, 0xff),
6617 .driver_info = (unsigned long)&rtl8192cu_fops},
6618{USB_DEVICE_AND_INTERFACE_INFO(0x1058, 0x0631, 0xff, 0xff, 0xff),
6619 .driver_info = (unsigned long)&rtl8192cu_fops},
6620{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x094c, 0xff, 0xff, 0xff),
6621 .driver_info = (unsigned long)&rtl8192cu_fops},
6622{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1102, 0xff, 0xff, 0xff),
6623 .driver_info = (unsigned long)&rtl8192cu_fops},
6624{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe033, 0xff, 0xff, 0xff),
6625 .driver_info = (unsigned long)&rtl8192cu_fops},
6626{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8189, 0xff, 0xff, 0xff),
6627 .driver_info = (unsigned long)&rtl8192cu_fops},
6628{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9041, 0xff, 0xff, 0xff),
6629 .driver_info = (unsigned long)&rtl8192cu_fops},
6630{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ba, 0xff, 0xff, 0xff),
6631 .driver_info = (unsigned long)&rtl8192cu_fops},
6632{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1e1e, 0xff, 0xff, 0xff),
6633 .driver_info = (unsigned long)&rtl8192cu_fops},
6634{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x5088, 0xff, 0xff, 0xff),
6635 .driver_info = (unsigned long)&rtl8192cu_fops},
6636{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0052, 0xff, 0xff, 0xff),
6637 .driver_info = (unsigned long)&rtl8192cu_fops},
6638{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x005c, 0xff, 0xff, 0xff),
6639 .driver_info = (unsigned long)&rtl8192cu_fops},
6640{USB_DEVICE_AND_INTERFACE_INFO(0x0eb0, 0x9071, 0xff, 0xff, 0xff),
6641 .driver_info = (unsigned long)&rtl8192cu_fops},
6642{USB_DEVICE_AND_INTERFACE_INFO(0x103c, 0x1629, 0xff, 0xff, 0xff),
6643 .driver_info = (unsigned long)&rtl8192cu_fops},
6644{USB_DEVICE_AND_INTERFACE_INFO(0x13d3, 0x3357, 0xff, 0xff, 0xff),
6645 .driver_info = (unsigned long)&rtl8192cu_fops},
6646{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3308, 0xff, 0xff, 0xff),
6647 .driver_info = (unsigned long)&rtl8192cu_fops},
6648{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330b, 0xff, 0xff, 0xff),
6649 .driver_info = (unsigned long)&rtl8192cu_fops},
6650{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x4902, 0xff, 0xff, 0xff),
6651 .driver_info = (unsigned long)&rtl8192cu_fops},
6652{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2a, 0xff, 0xff, 0xff),
6653 .driver_info = (unsigned long)&rtl8192cu_fops},
6654{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2e, 0xff, 0xff, 0xff),
6655 .driver_info = (unsigned long)&rtl8192cu_fops},
6656{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xed17, 0xff, 0xff, 0xff),
6657 .driver_info = (unsigned long)&rtl8192cu_fops},
6658{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x648b, 0xff, 0xff, 0xff),
6659 .driver_info = (unsigned long)&rtl8192cu_fops},
6660{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0090, 0xff, 0xff, 0xff),
6661 .driver_info = (unsigned long)&rtl8192cu_fops},
6662{USB_DEVICE_AND_INTERFACE_INFO(0x4856, 0x0091, 0xff, 0xff, 0xff),
6663 .driver_info = (unsigned long)&rtl8192cu_fops},
6664{USB_DEVICE_AND_INTERFACE_INFO(0xcdab, 0x8010, 0xff, 0xff, 0xff),
6665 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006666{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff7, 0xff, 0xff, 0xff),
6667 .driver_info = (unsigned long)&rtl8192cu_fops},
6668{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff9, 0xff, 0xff, 0xff),
6669 .driver_info = (unsigned long)&rtl8192cu_fops},
6670{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffa, 0xff, 0xff, 0xff),
6671 .driver_info = (unsigned long)&rtl8192cu_fops},
6672{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff8, 0xff, 0xff, 0xff),
6673 .driver_info = (unsigned long)&rtl8192cu_fops},
6674{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffb, 0xff, 0xff, 0xff),
6675 .driver_info = (unsigned long)&rtl8192cu_fops},
6676{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffc, 0xff, 0xff, 0xff),
6677 .driver_info = (unsigned long)&rtl8192cu_fops},
6678{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x1201, 0xff, 0xff, 0xff),
6679 .driver_info = (unsigned long)&rtl8192cu_fops},
6680/* Currently untested 8192 series devices */
6681{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x0950, 0xff, 0xff, 0xff),
6682 .driver_info = (unsigned long)&rtl8192cu_fops},
6683{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1004, 0xff, 0xff, 0xff),
6684 .driver_info = (unsigned long)&rtl8192cu_fops},
6685{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2102, 0xff, 0xff, 0xff),
6686 .driver_info = (unsigned long)&rtl8192cu_fops},
6687{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2103, 0xff, 0xff, 0xff),
6688 .driver_info = (unsigned long)&rtl8192cu_fops},
6689{USB_DEVICE_AND_INTERFACE_INFO(0x0586, 0x341f, 0xff, 0xff, 0xff),
6690 .driver_info = (unsigned long)&rtl8192cu_fops},
6691{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe035, 0xff, 0xff, 0xff),
6692 .driver_info = (unsigned long)&rtl8192cu_fops},
6693{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ab, 0xff, 0xff, 0xff),
6694 .driver_info = (unsigned long)&rtl8192cu_fops},
6695{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0061, 0xff, 0xff, 0xff),
6696 .driver_info = (unsigned long)&rtl8192cu_fops},
6697{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0070, 0xff, 0xff, 0xff),
6698 .driver_info = (unsigned long)&rtl8192cu_fops},
6699{USB_DEVICE_AND_INTERFACE_INFO(0x0789, 0x016d, 0xff, 0xff, 0xff),
6700 .driver_info = (unsigned long)&rtl8192cu_fops},
6701{USB_DEVICE_AND_INTERFACE_INFO(0x07aa, 0x0056, 0xff, 0xff, 0xff),
6702 .driver_info = (unsigned long)&rtl8192cu_fops},
6703{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8178, 0xff, 0xff, 0xff),
6704 .driver_info = (unsigned long)&rtl8192cu_fops},
6705{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9021, 0xff, 0xff, 0xff),
6706 .driver_info = (unsigned long)&rtl8192cu_fops},
6707{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0xf001, 0xff, 0xff, 0xff),
6708 .driver_info = (unsigned long)&rtl8192cu_fops},
6709{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x2e2e, 0xff, 0xff, 0xff),
6710 .driver_info = (unsigned long)&rtl8192cu_fops},
6711{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0019, 0xff, 0xff, 0xff),
6712 .driver_info = (unsigned long)&rtl8192cu_fops},
6713{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0020, 0xff, 0xff, 0xff),
6714 .driver_info = (unsigned long)&rtl8192cu_fops},
6715{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3307, 0xff, 0xff, 0xff),
6716 .driver_info = (unsigned long)&rtl8192cu_fops},
6717{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3309, 0xff, 0xff, 0xff),
6718 .driver_info = (unsigned long)&rtl8192cu_fops},
6719{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330a, 0xff, 0xff, 0xff),
6720 .driver_info = (unsigned long)&rtl8192cu_fops},
6721{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2b, 0xff, 0xff, 0xff),
6722 .driver_info = (unsigned long)&rtl8192cu_fops},
6723{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x624d, 0xff, 0xff, 0xff),
6724 .driver_info = (unsigned long)&rtl8192cu_fops},
6725{USB_DEVICE_AND_INTERFACE_INFO(0x2357, 0x0100, 0xff, 0xff, 0xff),
6726 .driver_info = (unsigned long)&rtl8192cu_fops},
6727{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0091, 0xff, 0xff, 0xff),
6728 .driver_info = (unsigned long)&rtl8192cu_fops},
6729{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7822, 0xff, 0xff, 0xff),
6730 .driver_info = (unsigned long)&rtl8192cu_fops},
6731#endif
6732{ }
6733};
6734
6735static struct usb_driver rtl8xxxu_driver = {
6736 .name = DRIVER_NAME,
6737 .probe = rtl8xxxu_probe,
6738 .disconnect = rtl8xxxu_disconnect,
6739 .id_table = dev_table,
6740 .disable_hub_initiated_lpm = 1,
6741};
6742
6743static int __init rtl8xxxu_module_init(void)
6744{
6745 int res;
6746
6747 res = usb_register(&rtl8xxxu_driver);
6748 if (res < 0)
6749 pr_err(DRIVER_NAME ": usb_register() failed (%i)\n", res);
6750
6751 return res;
6752}
6753
6754static void __exit rtl8xxxu_module_exit(void)
6755{
6756 usb_deregister(&rtl8xxxu_driver);
6757}
6758
6759
6760MODULE_DEVICE_TABLE(usb, dev_table);
6761
6762module_init(rtl8xxxu_module_init);
6763module_exit(rtl8xxxu_module_exit);