blob: 9ad42d583493a529b2fc2d17d83f27631a321a53 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080038#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
Kyle McMartind6073d72009-05-26 12:27:34 -040040static int i915_modeset = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080041module_param_named(modeset, i915_modeset, int, 0400);
42
43unsigned int i915_fbpercrtc = 0;
44module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Jesse Barnes652c3932009-08-17 13:31:43 -070046unsigned int i915_powersave = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000047module_param_named(powersave, i915_powersave, int, 0600);
Jesse Barnes652c3932009-08-17 13:31:43 -070048
Jesse Barnes33814342010-01-14 20:48:02 +000049unsigned int i915_lvds_downclock = 0;
50module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
51
Chris Wilsona7615032011-01-12 17:04:08 +000052unsigned int i915_panel_use_ssc = 1;
53module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
54
Chris Wilsond78cb502010-12-23 13:33:15 +000055bool i915_try_reset = true;
56module_param_named(reset, i915_try_reset, bool, 0600);
57
Kristian Høgsberg112b7152009-01-04 16:55:33 -050058static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +080059extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -050060
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050061#define INTEL_VGA_DEVICE(id, info) { \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050062 .class = PCI_CLASS_DISPLAY_VGA << 8, \
Chris Wilson934f9922011-01-20 13:09:12 +000063 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050064 .vendor = 0x8086, \
65 .device = id, \
66 .subvendor = PCI_ANY_ID, \
67 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050068 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050069
Tobias Klauser9a7e8492010-05-20 10:33:46 +020070static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010071 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010072 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050073};
74
Tobias Klauser9a7e8492010-05-20 10:33:46 +020075static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010076 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +010077 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050078};
79
Tobias Klauser9a7e8492010-05-20 10:33:46 +020080static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010081 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040082 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010083 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050084};
85
Tobias Klauser9a7e8492010-05-20 10:33:46 +020086static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010087 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +010088 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050089};
90
Tobias Klauser9a7e8492010-05-20 10:33:46 +020091static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010092 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010093 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050094};
Tobias Klauser9a7e8492010-05-20 10:33:46 +020095static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010096 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -050097 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010098 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +010099 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500100};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200101static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100102 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100103 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500104};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200105static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100106 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500107 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100108 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100109 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500110};
111
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200112static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100113 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100114 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100115 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116};
117
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200118static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100119 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000120 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100121 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100122 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
124
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200125static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100126 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100127 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100128 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500129};
130
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200131static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100132 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100133 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800134 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500135};
136
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200137static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100138 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000139 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100140 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100141 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800142 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500143};
144
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200145static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100146 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100147 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100148 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500149};
150
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200151static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100152 .gen = 5,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100153 .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800154 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500155};
156
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200157static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100158 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000159 .need_gfx_hws = 1, .has_hotplug = 1,
Alex Shi16c59ef2010-11-19 09:33:55 +0000160 .has_fbc = 0, /* disabled due to buggy hardware */
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800161 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500162};
163
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200164static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100165 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100166 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100167 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100168 .has_blt_ring = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100172 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100173 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800174 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100175 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100176 .has_blt_ring = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800177};
178
Chris Wilson6103da02010-07-05 18:01:47 +0100179static const struct pci_device_id pciidlist[] = { /* aka */
180 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
181 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
182 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400183 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100184 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
185 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
186 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
187 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
188 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
189 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
190 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
191 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
192 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
193 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
194 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
195 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
196 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
197 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
198 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
199 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
200 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
201 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
202 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
203 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
204 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
205 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100206 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500207 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
208 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
209 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
210 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800211 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800212 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
213 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800214 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800215 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800216 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800217 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500218 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219};
220
Jesse Barnes79e53942008-11-07 14:24:08 -0800221#if defined(CONFIG_DRM_I915_KMS)
222MODULE_DEVICE_TABLE(pci, pciidlist);
223#endif
224
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800225#define INTEL_PCH_DEVICE_ID_MASK 0xff00
226#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
227
228void intel_detect_pch (struct drm_device *dev)
229{
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 struct pci_dev *pch;
232
233 /*
234 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
235 * make graphics device passthrough work easy for VMM, that only
236 * need to expose ISA bridge to let driver know the real hardware
237 * underneath. This is a requirement from virtualization team.
238 */
239 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
240 if (pch) {
241 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
242 int id;
243 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
244
245 if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
246 dev_priv->pch_type = PCH_CPT;
247 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
248 }
249 }
250 pci_dev_put(pch);
251 }
252}
253
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000254void __gen6_force_wake_get(struct drm_i915_private *dev_priv)
255{
256 int count;
257
258 count = 0;
259 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
260 udelay(10);
261
262 I915_WRITE_NOTRACE(FORCEWAKE, 1);
263 POSTING_READ(FORCEWAKE);
264
265 count = 0;
266 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
267 udelay(10);
268}
269
270void __gen6_force_wake_put(struct drm_i915_private *dev_priv)
271{
272 I915_WRITE_NOTRACE(FORCEWAKE, 0);
273 POSTING_READ(FORCEWAKE);
274}
275
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100276static int i915_drm_freeze(struct drm_device *dev)
277{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100278 struct drm_i915_private *dev_priv = dev->dev_private;
279
Dave Airlie5bcf7192010-12-07 09:20:40 +1000280 drm_kms_helper_poll_disable(dev);
281
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100282 pci_save_state(dev->pdev);
283
284 /* If KMS is active, we do the leavevt stuff here */
285 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
286 int error = i915_gem_idle(dev);
287 if (error) {
288 dev_err(&dev->pdev->dev,
289 "GEM idle failed, resume might fail\n");
290 return error;
291 }
292 drm_irq_uninstall(dev);
293 }
294
295 i915_save_state(dev);
296
Chris Wilson44834a62010-08-19 16:09:23 +0100297 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100298
299 /* Modeset on resume, not lid events */
300 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100301
302 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100303}
304
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000305int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100306{
307 int error;
308
309 if (!dev || !dev->dev_private) {
310 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700311 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000312 return -ENODEV;
313 }
314
Dave Airlieb932ccb2008-02-20 10:02:20 +1000315 if (state.event == PM_EVENT_PRETHAW)
316 return 0;
317
Dave Airlie5bcf7192010-12-07 09:20:40 +1000318
319 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
320 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100321
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100322 error = i915_drm_freeze(dev);
323 if (error)
324 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000325
Dave Airlieb932ccb2008-02-20 10:02:20 +1000326 if (state.event == PM_EVENT_SUSPEND) {
327 /* Shut down the device */
328 pci_disable_device(dev->pdev);
329 pci_set_power_state(dev->pdev, PCI_D3hot);
330 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000331
332 return 0;
333}
334
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100335static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000336{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800337 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100338 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100339
Chris Wilsond1c3b172010-12-08 14:26:19 +0000340 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
341 mutex_lock(&dev->struct_mutex);
342 i915_gem_restore_gtt_mappings(dev);
343 mutex_unlock(&dev->struct_mutex);
344 }
345
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100346 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100347 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100348
Jesse Barnes5669fca2009-02-17 15:13:31 -0800349 /* KMS EnterVT equivalent */
350 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
351 mutex_lock(&dev->struct_mutex);
352 dev_priv->mm.suspended = 0;
353
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100354 error = i915_gem_init_ringbuffer(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800355 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800356
Chris Wilson500f7142011-01-24 15:14:41 +0000357 drm_mode_config_reset(dev);
Jesse Barnes226485e2009-02-23 15:41:09 -0800358 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100359
Zhao Yakui354ff962009-07-08 14:13:12 +0800360 /* Resume the modeset for every activated CRTC */
361 drm_helper_resume_force_mode(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800362
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800363 if (dev_priv->renderctx && dev_priv->pwrctx)
364 ironlake_enable_rc6(dev);
365 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800366
Chris Wilson44834a62010-08-19 16:09:23 +0100367 intel_opregion_init(dev);
368
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800369 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700370
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100371 return error;
372}
373
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000374int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100375{
Chris Wilson6eecba32010-09-08 09:45:11 +0100376 int ret;
377
Dave Airlie5bcf7192010-12-07 09:20:40 +1000378 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
379 return 0;
380
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100381 if (pci_enable_device(dev->pdev))
382 return -EIO;
383
384 pci_set_master(dev->pdev);
385
Chris Wilson6eecba32010-09-08 09:45:11 +0100386 ret = i915_drm_thaw(dev);
387 if (ret)
388 return ret;
389
390 drm_kms_helper_poll_enable(dev);
391 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000392}
393
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100394static int i8xx_do_reset(struct drm_device *dev, u8 flags)
395{
396 struct drm_i915_private *dev_priv = dev->dev_private;
397
398 if (IS_I85X(dev))
399 return -ENODEV;
400
401 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
402 POSTING_READ(D_STATE);
403
404 if (IS_I830(dev) || IS_845G(dev)) {
405 I915_WRITE(DEBUG_RESET_I830,
406 DEBUG_RESET_DISPLAY |
407 DEBUG_RESET_RENDER |
408 DEBUG_RESET_FULL);
409 POSTING_READ(DEBUG_RESET_I830);
410 msleep(1);
411
412 I915_WRITE(DEBUG_RESET_I830, 0);
413 POSTING_READ(DEBUG_RESET_I830);
414 }
415
416 msleep(1);
417
418 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
419 POSTING_READ(D_STATE);
420
421 return 0;
422}
423
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700424static int i965_reset_complete(struct drm_device *dev)
425{
426 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700427 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700428 return gdrst & 0x1;
429}
430
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700431static int i965_do_reset(struct drm_device *dev, u8 flags)
432{
433 u8 gdrst;
434
Chris Wilsonae681d92010-10-01 14:57:56 +0100435 /*
436 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
437 * well as the reset bit (GR/bit 0). Setting the GR bit
438 * triggers the reset; when done, the hardware will clear it.
439 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700440 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
441 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
442
443 return wait_for(i965_reset_complete(dev), 500);
444}
445
446static int ironlake_do_reset(struct drm_device *dev, u8 flags)
447{
448 struct drm_i915_private *dev_priv = dev->dev_private;
449 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
450 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
451 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452}
453
Eric Anholtcff458c2010-11-18 09:31:14 +0800454static int gen6_do_reset(struct drm_device *dev, u8 flags)
455{
456 struct drm_i915_private *dev_priv = dev->dev_private;
457
458 I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
459 return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
460}
461
Ben Gamari11ed50e2009-09-14 17:48:45 -0400462/**
463 * i965_reset - reset chip after a hang
464 * @dev: drm device to reset
465 * @flags: reset domains
466 *
467 * Reset the chip. Useful if a hang is detected. Returns zero on successful
468 * reset or otherwise an error code.
469 *
470 * Procedure is fairly simple:
471 * - reset the chip using the reset reg
472 * - re-init context state
473 * - re-init hardware status page
474 * - re-init ring buffer
475 * - re-init interrupt state
476 * - re-init display
477 */
Chris Wilsonf803aa52010-09-19 12:38:26 +0100478int i915_reset(struct drm_device *dev, u8 flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400479{
480 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400481 /*
482 * We really should only reset the display subsystem if we actually
483 * need to
484 */
485 bool need_display = true;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700486 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400487
Chris Wilsond78cb502010-12-23 13:33:15 +0000488 if (!i915_try_reset)
489 return 0;
490
Chris Wilson340479a2010-12-04 18:17:15 +0000491 if (!mutex_trylock(&dev->struct_mutex))
492 return -EBUSY;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400493
Chris Wilson069efc12010-09-30 16:53:18 +0100494 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400495
Chris Wilsonf803aa52010-09-19 12:38:26 +0100496 ret = -ENODEV;
Chris Wilsonae681d92010-10-01 14:57:56 +0100497 if (get_seconds() - dev_priv->last_gpu_reset < 5) {
498 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
499 } else switch (INTEL_INFO(dev)->gen) {
Eric Anholtcff458c2010-11-18 09:31:14 +0800500 case 6:
501 ret = gen6_do_reset(dev, flags);
502 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100503 case 5:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700504 ret = ironlake_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100505 break;
506 case 4:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700507 ret = i965_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100508 break;
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100509 case 2:
510 ret = i8xx_do_reset(dev, flags);
511 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100512 }
Chris Wilsonae681d92010-10-01 14:57:56 +0100513 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700514 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100515 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100516 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100517 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400518 }
519
520 /* Ok, now get things going again... */
521
522 /*
523 * Everything depends on having the GTT running, so we need to start
524 * there. Fortunately we don't need to do this unless we reset the
525 * chip at a PCI level.
526 *
527 * Next we need to restore the context, but we don't use those
528 * yet either...
529 *
530 * Ring buffer needs to be re-initialized in the KMS case, or if X
531 * was running at the time of the reset (i.e. we weren't VT
532 * switched away).
533 */
534 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800535 !dev_priv->mm.suspended) {
Ben Gamari11ed50e2009-09-14 17:48:45 -0400536 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800537
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000538 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800539 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000540 dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800541 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000542 dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800543
Ben Gamari11ed50e2009-09-14 17:48:45 -0400544 mutex_unlock(&dev->struct_mutex);
545 drm_irq_uninstall(dev);
Chris Wilson500f7142011-01-24 15:14:41 +0000546 drm_mode_config_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400547 drm_irq_install(dev);
548 mutex_lock(&dev->struct_mutex);
549 }
550
Ben Gamari11ed50e2009-09-14 17:48:45 -0400551 mutex_unlock(&dev->struct_mutex);
Chris Wilson9fd98142010-09-18 08:08:06 +0100552
553 /*
554 * Perform a full modeset as on later generations, e.g. Ironlake, we may
555 * need to retrain the display link and cannot just restore the register
556 * values.
557 */
558 if (need_display) {
559 mutex_lock(&dev->mode_config.mutex);
560 drm_helper_resume_force_mode(dev);
561 mutex_unlock(&dev->mode_config.mutex);
562 }
563
Ben Gamari11ed50e2009-09-14 17:48:45 -0400564 return 0;
565}
566
567
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500568static int __devinit
569i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
570{
Chris Wilson5fe49d82011-02-01 19:43:02 +0000571 /* Only bind to function 0 of the device. Early generations
572 * used function 1 as a placeholder for multi-head. This causes
573 * us confusion instead, especially on the systems where both
574 * functions have the same PCI-ID!
575 */
576 if (PCI_FUNC(pdev->devfn))
577 return -ENODEV;
578
Jordan Crousedcdb1672010-05-27 13:40:25 -0600579 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500580}
581
582static void
583i915_pci_remove(struct pci_dev *pdev)
584{
585 struct drm_device *dev = pci_get_drvdata(pdev);
586
587 drm_put_dev(dev);
588}
589
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100590static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500591{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100592 struct pci_dev *pdev = to_pci_dev(dev);
593 struct drm_device *drm_dev = pci_get_drvdata(pdev);
594 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500595
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100596 if (!drm_dev || !drm_dev->dev_private) {
597 dev_err(dev, "DRM not initialized, aborting suspend.\n");
598 return -ENODEV;
599 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500600
Dave Airlie5bcf7192010-12-07 09:20:40 +1000601 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
602 return 0;
603
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100604 error = i915_drm_freeze(drm_dev);
605 if (error)
606 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500607
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100608 pci_disable_device(pdev);
609 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800610
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800611 return 0;
612}
613
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100614static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800615{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100616 struct pci_dev *pdev = to_pci_dev(dev);
617 struct drm_device *drm_dev = pci_get_drvdata(pdev);
618
619 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800620}
621
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100622static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800623{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100624 struct pci_dev *pdev = to_pci_dev(dev);
625 struct drm_device *drm_dev = pci_get_drvdata(pdev);
626
627 if (!drm_dev || !drm_dev->dev_private) {
628 dev_err(dev, "DRM not initialized, aborting suspend.\n");
629 return -ENODEV;
630 }
631
632 return i915_drm_freeze(drm_dev);
633}
634
635static int i915_pm_thaw(struct device *dev)
636{
637 struct pci_dev *pdev = to_pci_dev(dev);
638 struct drm_device *drm_dev = pci_get_drvdata(pdev);
639
640 return i915_drm_thaw(drm_dev);
641}
642
643static int i915_pm_poweroff(struct device *dev)
644{
645 struct pci_dev *pdev = to_pci_dev(dev);
646 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100647
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100648 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800649}
650
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100651static const struct dev_pm_ops i915_pm_ops = {
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800652 .suspend = i915_pm_suspend,
653 .resume = i915_pm_resume,
654 .freeze = i915_pm_freeze,
655 .thaw = i915_pm_thaw,
656 .poweroff = i915_pm_poweroff,
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100657 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800658};
659
Jesse Barnesde151cf2008-11-12 10:03:55 -0800660static struct vm_operations_struct i915_gem_vm_ops = {
661 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800662 .open = drm_gem_vm_open,
663 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800664};
665
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666static struct drm_driver driver = {
Dave Airlie792d2b92005-11-11 23:30:27 +1100667 /* don't use mtrr's here, the Xserver or user space app should
668 * deal with them for intel hardware.
669 */
Eric Anholt673a3942008-07-30 12:06:12 -0700670 .driver_features =
671 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
672 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
Dave Airlie22eae942005-11-10 22:16:34 +1100673 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000674 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -0700675 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +1100676 .lastclose = i915_driver_lastclose,
677 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -0700678 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +0100679
680 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
681 .suspend = i915_suspend,
682 .resume = i915_resume,
683
Dave Airliecda17382005-07-10 17:31:26 +1000684 .device_is_agp = i915_driver_device_is_agp,
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700685 .enable_vblank = i915_enable_vblank,
686 .disable_vblank = i915_disable_vblank,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100687 .get_vblank_timestamp = i915_get_vblank_timestamp,
688 .get_scanout_position = i915_get_crtc_scanoutpos,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 .irq_preinstall = i915_driver_irq_preinstall,
690 .irq_postinstall = i915_driver_irq_postinstall,
691 .irq_uninstall = i915_driver_irq_uninstall,
692 .irq_handler = i915_driver_irq_handler,
693 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +1000694 .master_create = i915_master_create,
695 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -0500696#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -0400697 .debugfs_init = i915_debugfs_init,
698 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -0500699#endif
Eric Anholt673a3942008-07-30 12:06:12 -0700700 .gem_init_object = i915_gem_init_object,
701 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800702 .gem_vm_ops = &i915_gem_vm_ops,
Dave Airlieff72145b2011-02-07 12:16:14 +1000703 .dumb_create = i915_gem_dumb_create,
704 .dumb_map_offset = i915_gem_mmap_gtt,
705 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 .ioctls = i915_ioctls,
707 .fops = {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000708 .owner = THIS_MODULE,
709 .open = drm_open,
710 .release = drm_release,
Arnd Bergmanned8b6702009-12-16 22:17:09 +0000711 .unlocked_ioctl = drm_ioctl,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800712 .mmap = drm_gem_mmap,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000713 .poll = drm_poll,
714 .fasync = drm_fasync,
Kristian Høgsbergc9a9c5e2009-09-12 04:33:34 +1000715 .read = drm_read,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000716#ifdef CONFIG_COMPAT
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000717 .compat_ioctl = i915_compat_ioctl,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000718#endif
Arnd Bergmanndc880ab2010-07-06 18:54:47 +0200719 .llseek = noop_llseek,
Dave Airlie22eae942005-11-10 22:16:34 +1100720 },
721
Dave Airlie22eae942005-11-10 22:16:34 +1100722 .name = DRIVER_NAME,
723 .desc = DRIVER_DESC,
724 .date = DRIVER_DATE,
725 .major = DRIVER_MAJOR,
726 .minor = DRIVER_MINOR,
727 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728};
729
Dave Airlie8410ea32010-12-15 03:16:38 +1000730static struct pci_driver i915_pci_driver = {
731 .name = DRIVER_NAME,
732 .id_table = pciidlist,
733 .probe = i915_pci_probe,
734 .remove = i915_pci_remove,
735 .driver.pm = &i915_pm_ops,
736};
737
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738static int __init i915_init(void)
739{
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800740 if (!intel_agp_enabled) {
741 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
742 return -ENODEV;
743 }
744
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800746
747 /*
748 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
749 * explicitly disabled with the module pararmeter.
750 *
751 * Otherwise, just follow the parameter (defaulting to off).
752 *
753 * Allow optional vga_text_mode_force boot option to override
754 * the default behavior.
755 */
756#if defined(CONFIG_DRM_I915_KMS)
757 if (i915_modeset != 0)
758 driver.driver_features |= DRIVER_MODESET;
759#endif
760 if (i915_modeset == 1)
761 driver.driver_features |= DRIVER_MODESET;
762
763#ifdef CONFIG_VGA_CONSOLE
764 if (vgacon_text_force() && i915_modeset == -1)
765 driver.driver_features &= ~DRIVER_MODESET;
766#endif
767
Chris Wilson3885c6b2011-01-23 10:45:14 +0000768 if (!(driver.driver_features & DRIVER_MODESET))
769 driver.get_vblank_timestamp = NULL;
770
Dave Airlie8410ea32010-12-15 03:16:38 +1000771 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772}
773
774static void __exit i915_exit(void)
775{
Dave Airlie8410ea32010-12-15 03:16:38 +1000776 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777}
778
779module_init(i915_init);
780module_exit(i915_exit);
781
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000782MODULE_AUTHOR(DRIVER_AUTHOR);
783MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784MODULE_LICENSE("GPL and additional rights");