blob: 5f46f272975900ac716f18a50b5714941478a04b [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2007-2009 Texas Instruments
Tony Lindgren646e3ed2008-10-06 15:49:36 +03008 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
Tony Lindgren1dbae812005-11-10 14:26:51 +000019#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Paul Walmsley2f135ea2009-06-19 19:08:25 -060023#include <linux/clk.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024
Tony Lindgren120db2c2006-04-02 17:46:27 +010025#include <asm/tlb.h>
Tony Lindgren120db2c2006-04-02 17:46:27 +010026#include <asm/mach/map.h>
27
Tony Lindgren45c3eb72012-11-30 08:41:50 -080028#include <linux/omap-dma.h>
Tony Lindgren646e3ed2008-10-06 15:49:36 +030029
Tony Lindgrendc843282012-10-03 11:23:43 -070030#include "omap_hwmod.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070031#include "soc.h"
Tony Lindgrenee0839c2012-02-24 10:34:35 -080032#include "iomap.h"
33#include "voltage.h"
34#include "powerdomain.h"
35#include "clockdomain.h"
36#include "common.h"
Vaibhav Hiremathe30384a2012-05-29 15:26:41 +053037#include "clock.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070038#include "clock2xxx.h"
Paul Walmsley657ebfa2010-02-22 22:09:20 -070039#include "clock3xxx.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070040#include "clock44xx.h"
Tony Lindgren1d5aef42012-10-03 16:36:40 -070041#include "omap-pm.h"
Paul Walmsley3e6ece12012-10-17 00:46:45 +000042#include "sdrc.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060043#include "control.h"
Tony Lindgren3d82cbb2012-10-15 12:50:46 -070044#include "serial.h"
Tony Lindgrenbf027ca2012-10-29 13:54:06 -070045#include "sram.h"
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -060046#include "cm2xxx.h"
47#include "cm3xxx.h"
Paul Walmsleyd9a16f92012-10-29 20:57:39 -060048#include "prm.h"
49#include "cm.h"
50#include "prcm_mpu44xx.h"
51#include "prminst44xx.h"
52#include "cminst44xx.h"
Paul Walmsley63a293e2012-11-21 16:15:16 -070053#include "prm2xxx.h"
54#include "prm3xxx.h"
55#include "prm44xx.h"
Tero Kristo69a1e7a2014-02-24 18:51:05 +020056#include "opp2xxx.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000057
Tony Lindgren1dbae812005-11-10 14:26:51 +000058/*
Tero Kristocfa96672013-10-22 11:53:02 +030059 * omap_clk_soc_init: points to a function that does the SoC-specific
Rajendra Nayakff931c82013-03-21 16:34:52 +053060 * clock initializations
61 */
Tero Kristocfa96672013-10-22 11:53:02 +030062static int (*omap_clk_soc_init)(void);
Rajendra Nayakff931c82013-03-21 16:34:52 +053063
64/*
Tony Lindgren1dbae812005-11-10 14:26:51 +000065 * The machine specific code may provide the extra mapping besides the
66 * default mapping provided here.
67 */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030068
Tony Lindgrene48f8142012-03-06 11:49:22 -080069#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030070static struct map_desc omap24xx_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000071 {
72 .virtual = L3_24XX_VIRT,
73 .pfn = __phys_to_pfn(L3_24XX_PHYS),
74 .length = L3_24XX_SIZE,
75 .type = MT_DEVICE
76 },
Kyungmin Park09f21ed2008-02-20 15:30:06 -080077 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030078 .virtual = L4_24XX_VIRT,
79 .pfn = __phys_to_pfn(L4_24XX_PHYS),
80 .length = L4_24XX_SIZE,
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080081 .type = MT_DEVICE
82 },
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030083};
84
Tony Lindgren59b479e2011-01-27 16:39:40 -080085#ifdef CONFIG_SOC_OMAP2420
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030086static struct map_desc omap242x_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000087 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070088 .virtual = DSP_MEM_2420_VIRT,
89 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
90 .length = DSP_MEM_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080091 .type = MT_DEVICE
92 },
93 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070094 .virtual = DSP_IPI_2420_VIRT,
95 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
96 .length = DSP_IPI_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080097 .type = MT_DEVICE
98 },
99 {
Paul Walmsley7adb9982010-01-08 15:23:05 -0700100 .virtual = DSP_MMU_2420_VIRT,
101 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
102 .length = DSP_MMU_2420_SIZE,
Tony Lindgren1dbae812005-11-10 14:26:51 +0000103 .type = MT_DEVICE
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300104 },
Tony Lindgren1dbae812005-11-10 14:26:51 +0000105};
106
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300107#endif
108
Tony Lindgren59b479e2011-01-27 16:39:40 -0800109#ifdef CONFIG_SOC_OMAP2430
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300110static struct map_desc omap243x_io_desc[] __initdata = {
111 {
112 .virtual = L4_WK_243X_VIRT,
113 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
114 .length = L4_WK_243X_SIZE,
115 .type = MT_DEVICE
116 },
117 {
118 .virtual = OMAP243X_GPMC_VIRT,
119 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
120 .length = OMAP243X_GPMC_SIZE,
121 .type = MT_DEVICE
122 },
123 {
124 .virtual = OMAP243X_SDRC_VIRT,
125 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
126 .length = OMAP243X_SDRC_SIZE,
127 .type = MT_DEVICE
128 },
129 {
130 .virtual = OMAP243X_SMS_VIRT,
131 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
132 .length = OMAP243X_SMS_SIZE,
133 .type = MT_DEVICE
134 },
135};
136#endif
137#endif
138
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800139#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300140static struct map_desc omap34xx_io_desc[] __initdata = {
141 {
142 .virtual = L3_34XX_VIRT,
143 .pfn = __phys_to_pfn(L3_34XX_PHYS),
144 .length = L3_34XX_SIZE,
145 .type = MT_DEVICE
146 },
147 {
148 .virtual = L4_34XX_VIRT,
149 .pfn = __phys_to_pfn(L4_34XX_PHYS),
150 .length = L4_34XX_SIZE,
151 .type = MT_DEVICE
152 },
153 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300154 .virtual = OMAP34XX_GPMC_VIRT,
155 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
156 .length = OMAP34XX_GPMC_SIZE,
157 .type = MT_DEVICE
158 },
159 {
160 .virtual = OMAP343X_SMS_VIRT,
161 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
162 .length = OMAP343X_SMS_SIZE,
163 .type = MT_DEVICE
164 },
165 {
166 .virtual = OMAP343X_SDRC_VIRT,
167 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
168 .length = OMAP343X_SDRC_SIZE,
169 .type = MT_DEVICE
170 },
171 {
172 .virtual = L4_PER_34XX_VIRT,
173 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
174 .length = L4_PER_34XX_SIZE,
175 .type = MT_DEVICE
176 },
177 {
178 .virtual = L4_EMU_34XX_VIRT,
179 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
180 .length = L4_EMU_34XX_SIZE,
181 .type = MT_DEVICE
182 },
183};
184#endif
Hemant Pedanekar01001712011-02-16 08:31:39 -0800185
Kevin Hilman33959552012-05-10 11:10:07 -0700186#ifdef CONFIG_SOC_TI81XX
Hemant Pedanekara9203602011-12-13 10:46:44 -0800187static struct map_desc omapti81xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800188 {
189 .virtual = L4_34XX_VIRT,
190 .pfn = __phys_to_pfn(L4_34XX_PHYS),
191 .length = L4_34XX_SIZE,
192 .type = MT_DEVICE
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800193 }
194};
195#endif
196
Afzal Mohammedaddb1542013-05-27 20:06:13 +0530197#if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800198static struct map_desc omapam33xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800199 {
200 .virtual = L4_34XX_VIRT,
201 .pfn = __phys_to_pfn(L4_34XX_PHYS),
202 .length = L4_34XX_SIZE,
203 .type = MT_DEVICE
204 },
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800205 {
206 .virtual = L4_WK_AM33XX_VIRT,
207 .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
208 .length = L4_WK_AM33XX_SIZE,
209 .type = MT_DEVICE
210 }
Hemant Pedanekar01001712011-02-16 08:31:39 -0800211};
212#endif
213
Santosh Shilimkar44169072009-05-28 14:16:04 -0700214#ifdef CONFIG_ARCH_OMAP4
215static struct map_desc omap44xx_io_desc[] __initdata = {
216 {
217 .virtual = L3_44XX_VIRT,
218 .pfn = __phys_to_pfn(L3_44XX_PHYS),
219 .length = L3_44XX_SIZE,
220 .type = MT_DEVICE,
221 },
222 {
223 .virtual = L4_44XX_VIRT,
224 .pfn = __phys_to_pfn(L4_44XX_PHYS),
225 .length = L4_44XX_SIZE,
226 .type = MT_DEVICE,
227 },
228 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700229 .virtual = L4_PER_44XX_VIRT,
230 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
231 .length = L4_PER_44XX_SIZE,
232 .type = MT_DEVICE,
233 },
Santosh Shilimkar44169072009-05-28 14:16:04 -0700234};
235#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300236
R Sricharana3a93842013-07-03 11:52:04 +0530237#if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
R Sricharan05e152c2012-06-05 16:21:32 +0530238static struct map_desc omap54xx_io_desc[] __initdata = {
239 {
240 .virtual = L3_54XX_VIRT,
241 .pfn = __phys_to_pfn(L3_54XX_PHYS),
242 .length = L3_54XX_SIZE,
243 .type = MT_DEVICE,
244 },
245 {
246 .virtual = L4_54XX_VIRT,
247 .pfn = __phys_to_pfn(L4_54XX_PHYS),
248 .length = L4_54XX_SIZE,
249 .type = MT_DEVICE,
250 },
251 {
252 .virtual = L4_WK_54XX_VIRT,
253 .pfn = __phys_to_pfn(L4_WK_54XX_PHYS),
254 .length = L4_WK_54XX_SIZE,
255 .type = MT_DEVICE,
256 },
257 {
258 .virtual = L4_PER_54XX_VIRT,
259 .pfn = __phys_to_pfn(L4_PER_54XX_PHYS),
260 .length = L4_PER_54XX_SIZE,
261 .type = MT_DEVICE,
262 },
263};
264#endif
265
Tony Lindgren59b479e2011-01-27 16:39:40 -0800266#ifdef CONFIG_SOC_OMAP2420
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600267void __init omap242x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800268{
269 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
270 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800271}
272#endif
273
Tony Lindgren59b479e2011-01-27 16:39:40 -0800274#ifdef CONFIG_SOC_OMAP2430
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600275void __init omap243x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800276{
277 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
278 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800279}
280#endif
281
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800282#ifdef CONFIG_ARCH_OMAP3
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600283void __init omap3_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800284{
285 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800286}
287#endif
288
Kevin Hilman33959552012-05-10 11:10:07 -0700289#ifdef CONFIG_SOC_TI81XX
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600290void __init ti81xx_map_io(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800291{
Hemant Pedanekara9203602011-12-13 10:46:44 -0800292 iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
Hemant Pedanekar01001712011-02-16 08:31:39 -0800293}
294#endif
295
Afzal Mohammedaddb1542013-05-27 20:06:13 +0530296#if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600297void __init am33xx_map_io(void)
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800298{
299 iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800300}
301#endif
302
303#ifdef CONFIG_ARCH_OMAP4
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600304void __init omap4_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800305{
306 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +0530307 omap_barriers_init();
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800308}
309#endif
310
R Sricharana3a93842013-07-03 11:52:04 +0530311#if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600312void __init omap5_map_io(void)
R Sricharan05e152c2012-06-05 16:21:32 +0530313{
314 iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
Santosh Shilimkar1348bbf2013-02-15 18:05:49 +0530315 omap_barriers_init();
R Sricharan05e152c2012-06-05 16:21:32 +0530316}
317#endif
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600318/*
319 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
320 *
321 * Sets the CORE DPLL3 M2 divider to the same value that it's at
322 * currently. This has the effect of setting the SDRC SDRAM AC timing
323 * registers to the values currently defined by the kernel. Currently
324 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
325 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
326 * or passes along the return value of clk_set_rate().
327 */
328static int __init _omap2_init_reprogram_sdrc(void)
329{
330 struct clk *dpll3_m2_ck;
331 int v = -EINVAL;
332 long rate;
333
334 if (!cpu_is_omap34xx())
335 return 0;
336
337 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
Aaro Koskinene281f7e2010-11-30 14:17:58 +0000338 if (IS_ERR(dpll3_m2_ck))
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600339 return -EINVAL;
340
341 rate = clk_get_rate(dpll3_m2_ck);
342 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
343 v = clk_set_rate(dpll3_m2_ck, rate);
344 if (v)
345 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
346
347 clk_put(dpll3_m2_ck);
348
349 return v;
350}
351
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700352static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
353{
354 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
355}
356
Tony Lindgren7b250af2011-10-04 18:26:28 -0700357static void __init omap_hwmod_init_postsetup(void)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100358{
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700359 u8 postsetup_state;
360
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700361 /* Set the default postsetup state for all hwmods */
362#ifdef CONFIG_PM_RUNTIME
363 postsetup_state = _HWMOD_STATE_IDLE;
364#else
365 postsetup_state = _HWMOD_STATE_ENABLED;
366#endif
367 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200368
Kevin Hilman53da4ce2010-12-09 09:13:48 -0600369 omap_pm_if_early_init();
Paul Walmsley48057342010-12-21 15:25:10 -0700370}
371
Arnd Bergmann069d0a72013-07-05 16:20:17 +0200372static void __init __maybe_unused omap_common_late_init(void)
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200373{
374 omap_mux_late_init();
375 omap2_common_pm_late_init();
Ruslan Bilovol6770b212013-02-14 13:55:24 +0200376 omap_soc_device_init();
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200377}
378
Paul Walmsley16110792012-01-25 12:57:46 -0700379#ifdef CONFIG_SOC_OMAP2420
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700380void __init omap2420_init_early(void)
381{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600382 omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
383 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
384 OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
385 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE),
386 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600387 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE));
388 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530389 omap2xxx_check_revision();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700390 omap2xxx_prm_init();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600391 omap2xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700392 omap2xxx_voltagedomains_init();
393 omap242x_powerdomains_init();
394 omap242x_clockdomains_init();
395 omap2420_hwmod_init();
396 omap_hwmod_init_postsetup();
Tero Kristo6a194a62014-03-04 10:53:54 +0200397 omap_clk_soc_init = omap2420_dt_clk_init;
398 rate_table = omap2420_rate_table;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700399}
Shawn Guobbd707a2012-04-26 16:06:50 +0800400
401void __init omap2420_init_late(void)
402{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200403 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800404 omap2_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530405 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800406}
Paul Walmsley16110792012-01-25 12:57:46 -0700407#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700408
Paul Walmsley16110792012-01-25 12:57:46 -0700409#ifdef CONFIG_SOC_OMAP2430
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700410void __init omap2430_init_early(void)
411{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600412 omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
413 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
414 OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
415 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE),
416 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600417 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE));
418 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530419 omap2xxx_check_revision();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700420 omap2xxx_prm_init();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600421 omap2xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700422 omap2xxx_voltagedomains_init();
423 omap243x_powerdomains_init();
424 omap243x_clockdomains_init();
425 omap2430_hwmod_init();
426 omap_hwmod_init_postsetup();
Tero Kristo6a194a62014-03-04 10:53:54 +0200427 omap_clk_soc_init = omap2430_dt_clk_init;
428 rate_table = omap2430_rate_table;
Tony Lindgren7b250af2011-10-04 18:26:28 -0700429}
Shawn Guobbd707a2012-04-26 16:06:50 +0800430
431void __init omap2430_init_late(void)
432{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200433 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800434 omap2_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530435 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800436}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530437#endif
Tony Lindgren7b250af2011-10-04 18:26:28 -0700438
439/*
440 * Currently only board-omap3beagle.c should call this because of the
441 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
442 */
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530443#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren7b250af2011-10-04 18:26:28 -0700444void __init omap3_init_early(void)
445{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600446 omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
447 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
448 OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
449 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE),
450 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600451 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE));
452 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530453 omap3xxx_check_revision();
454 omap3xxx_check_features();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700455 omap3xxx_prm_init();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600456 omap3xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700457 omap3xxx_voltagedomains_init();
458 omap3xxx_powerdomains_init();
459 omap3xxx_clockdomains_init();
460 omap3xxx_hwmod_init();
461 omap_hwmod_init_postsetup();
Tero Kristocfa96672013-10-22 11:53:02 +0300462 omap_clk_soc_init = omap3xxx_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700463}
464
465void __init omap3430_init_early(void)
466{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700467 omap3_init_early();
Tero Kristo3e049152013-08-02 14:32:30 +0300468 if (of_have_populated_dt())
469 omap_clk_soc_init = omap3430_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700470}
471
472void __init omap35xx_init_early(void)
473{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700474 omap3_init_early();
Tero Kristo3e049152013-08-02 14:32:30 +0300475 if (of_have_populated_dt())
476 omap_clk_soc_init = omap3430_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700477}
478
479void __init omap3630_init_early(void)
480{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700481 omap3_init_early();
Tero Kristo3e049152013-08-02 14:32:30 +0300482 if (of_have_populated_dt())
483 omap_clk_soc_init = omap3630_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700484}
485
486void __init am35xx_init_early(void)
487{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700488 omap3_init_early();
Tero Kristo3e049152013-08-02 14:32:30 +0300489 if (of_have_populated_dt())
490 omap_clk_soc_init = am35xx_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700491}
492
Hemant Pedanekara9203602011-12-13 10:46:44 -0800493void __init ti81xx_init_early(void)
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700494{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600495 omap2_set_globals_tap(OMAP343X_CLASS,
496 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
497 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE),
498 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600499 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE));
500 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530501 omap3xxx_check_revision();
502 ti81xx_check_features();
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700503 omap3xxx_voltagedomains_init();
504 omap3xxx_powerdomains_init();
505 omap3xxx_clockdomains_init();
506 omap3xxx_hwmod_init();
507 omap_hwmod_init_postsetup();
Tero Kristo3e049152013-08-02 14:32:30 +0300508 if (of_have_populated_dt())
509 omap_clk_soc_init = ti81xx_dt_clk_init;
510 else
511 omap_clk_soc_init = omap3xxx_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700512}
Shawn Guobbd707a2012-04-26 16:06:50 +0800513
514void __init omap3_init_late(void)
515{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200516 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800517 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530518 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800519}
520
521void __init omap3430_init_late(void)
522{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200523 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800524 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530525 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800526}
527
528void __init omap35xx_init_late(void)
529{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200530 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800531 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530532 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800533}
534
535void __init omap3630_init_late(void)
536{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200537 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800538 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530539 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800540}
541
542void __init am35xx_init_late(void)
543{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200544 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800545 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530546 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800547}
548
549void __init ti81xx_init_late(void)
550{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200551 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800552 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530553 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800554}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530555#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700556
Afzal Mohammed08f30982012-05-11 00:38:49 +0530557#ifdef CONFIG_SOC_AM33XX
558void __init am33xx_init_early(void)
559{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600560 omap2_set_globals_tap(AM335X_CLASS,
561 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
562 omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
563 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600564 omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE));
565 omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE), NULL);
Afzal Mohammed08f30982012-05-11 00:38:49 +0530566 omap3xxx_check_revision();
Vaibhav Hiremath7bcad172013-05-17 15:43:41 +0530567 am33xx_check_features();
Vaibhav Hiremath3f0ea762012-06-18 00:47:27 -0600568 am33xx_powerdomains_init();
Vaibhav Hiremath9c80f3a2012-06-18 00:47:27 -0600569 am33xx_clockdomains_init();
Vaibhav Hirematha2cfc502012-07-25 13:51:13 -0600570 am33xx_hwmod_init();
571 omap_hwmod_init_postsetup();
Tero Kristo149c09d2013-07-19 11:37:17 +0300572 omap_clk_soc_init = am33xx_dt_clk_init;
Afzal Mohammed08f30982012-05-11 00:38:49 +0530573}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500574
575void __init am33xx_init_late(void)
576{
577 omap_common_late_init();
578}
Afzal Mohammed08f30982012-05-11 00:38:49 +0530579#endif
580
Afzal Mohammedc5107022013-05-27 20:06:23 +0530581#ifdef CONFIG_SOC_AM43XX
582void __init am43xx_init_early(void)
583{
584 omap2_set_globals_tap(AM335X_CLASS,
585 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
586 omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
587 NULL);
588 omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM43XX_PRCM_BASE));
589 omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM43XX_PRCM_BASE), NULL);
Ambresh K8835cf62013-10-12 15:46:37 +0530590 omap_prm_base_init();
591 omap_cm_base_init();
Afzal Mohammedc5107022013-05-27 20:06:23 +0530592 omap3xxx_check_revision();
Afzal Mohammed7a2e0512014-02-07 15:51:25 +0530593 am33xx_check_features();
Tero Kristo8843b112014-10-27 08:39:23 -0700594 omap44xx_prm_init();
Ambresh K8835cf62013-10-12 15:46:37 +0530595 am43xx_powerdomains_init();
596 am43xx_clockdomains_init();
597 am43xx_hwmod_init();
598 omap_hwmod_init_postsetup();
Sekhar Norid941f862014-04-22 13:58:03 +0530599 omap_l2_cache_init();
Tero Kristod22031e2013-11-21 16:49:59 +0200600 omap_clk_soc_init = am43xx_dt_clk_init;
Afzal Mohammedc5107022013-05-27 20:06:23 +0530601}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500602
603void __init am43xx_init_late(void)
604{
605 omap_common_late_init();
606}
Afzal Mohammedc5107022013-05-27 20:06:23 +0530607#endif
608
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530609#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700610void __init omap4430_init_early(void)
611{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600612 omap2_set_globals_tap(OMAP443X_CLASS,
613 OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
614 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE),
615 OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE));
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600616 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE));
617 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE),
618 OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE));
619 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
620 omap_prm_base_init();
621 omap_cm_base_init();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530622 omap4xxx_check_revision();
623 omap4xxx_check_features();
Nishanth Menonde70af42014-01-20 14:06:37 -0600624 omap4_pm_init_early();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700625 omap44xx_prm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700626 omap44xx_voltagedomains_init();
627 omap44xx_powerdomains_init();
628 omap44xx_clockdomains_init();
629 omap44xx_hwmod_init();
630 omap_hwmod_init_postsetup();
Sekhar Norib39b14e2014-04-22 13:58:01 +0530631 omap_l2_cache_init();
Tero Kristoc8c88d82013-07-18 16:04:00 +0300632 omap_clk_soc_init = omap4xxx_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700633}
Shawn Guobbd707a2012-04-26 16:06:50 +0800634
635void __init omap4430_init_late(void)
636{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200637 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800638 omap4_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530639 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800640}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530641#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700642
R Sricharan05e152c2012-06-05 16:21:32 +0530643#ifdef CONFIG_SOC_OMAP5
644void __init omap5_init_early(void)
645{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600646 omap2_set_globals_tap(OMAP54XX_CLASS,
647 OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
648 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
649 OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE));
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600650 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE));
651 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE),
652 OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE));
653 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
Santosh Shilimkar628ed472014-05-20 16:19:23 -0500654 omap4_pm_init_early();
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600655 omap_prm_base_init();
656 omap_cm_base_init();
Santosh Shilimkare4020aa2013-05-29 12:38:12 -0400657 omap44xx_prm_init();
R Sricharan05e152c2012-06-05 16:21:32 +0530658 omap5xxx_check_revision();
Santosh Shilimkare4020aa2013-05-29 12:38:12 -0400659 omap54xx_voltagedomains_init();
660 omap54xx_powerdomains_init();
661 omap54xx_clockdomains_init();
662 omap54xx_hwmod_init();
663 omap_hwmod_init_postsetup();
Tero Kristocfa96672013-10-22 11:53:02 +0300664 omap_clk_soc_init = omap5xxx_dt_clk_init;
R Sricharan05e152c2012-06-05 16:21:32 +0530665}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500666
667void __init omap5_init_late(void)
668{
669 omap_common_late_init();
Santosh Shilimkar628ed472014-05-20 16:19:23 -0500670 omap4_pm_init();
671 omap2_clk_enable_autoidle_all();
Nishanth Menon765e7a02013-10-16 10:39:02 -0500672}
R Sricharan05e152c2012-06-05 16:21:32 +0530673#endif
674
R Sricharana3a93842013-07-03 11:52:04 +0530675#ifdef CONFIG_SOC_DRA7XX
676void __init dra7xx_init_early(void)
677{
678 omap2_set_globals_tap(-1, OMAP2_L4_IO_ADDRESS(DRA7XX_TAP_BASE));
679 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
680 OMAP2_L4_IO_ADDRESS(DRA7XX_CTRL_BASE));
681 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE));
682 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(DRA7XX_CM_CORE_AON_BASE),
683 OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE));
684 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
Rajendra Nayak6af16a12014-08-22 09:02:34 -0500685 omap4_pm_init_early();
R Sricharana3a93842013-07-03 11:52:04 +0530686 omap_prm_base_init();
687 omap_cm_base_init();
Ambresh K7de516a2013-08-23 04:05:08 -0600688 omap44xx_prm_init();
Nishanth Menon733d20e2014-05-19 10:27:11 -0500689 dra7xxx_check_revision();
Ambresh K7de516a2013-08-23 04:05:08 -0600690 dra7xx_powerdomains_init();
691 dra7xx_clockdomains_init();
692 dra7xx_hwmod_init();
693 omap_hwmod_init_postsetup();
Tero Kristof1cf4982013-08-29 11:35:43 +0300694 omap_clk_soc_init = dra7xx_dt_clk_init;
R Sricharana3a93842013-07-03 11:52:04 +0530695}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500696
697void __init dra7xx_init_late(void)
698{
699 omap_common_late_init();
Rajendra Nayak6af16a12014-08-22 09:02:34 -0500700 omap4_pm_init();
701 omap2_clk_enable_autoidle_all();
Nishanth Menon765e7a02013-10-16 10:39:02 -0500702}
R Sricharana3a93842013-07-03 11:52:04 +0530703#endif
704
705
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700706void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
Paul Walmsley48057342010-12-21 15:25:10 -0700707 struct omap_sdrc_params *sdrc_cs1)
708{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700709 omap_sram_init();
710
Hemant Pedanekar01001712011-02-16 08:31:39 -0800711 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
Kevin Hilmanaa4b1f62010-03-10 17:16:31 +0000712 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
713 _omap2_init_reprogram_sdrc();
714 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000715}
Tero Kristocfa96672013-10-22 11:53:02 +0300716
717int __init omap_clk_init(void)
718{
719 int ret = 0;
720
721 if (!omap_clk_soc_init)
722 return 0;
723
Tero Kristo8111e012014-07-02 11:47:39 +0300724 ti_clk_init_features();
725
Tero Kristocfa96672013-10-22 11:53:02 +0300726 ret = of_prcm_init();
Tero Kristoc08ee142014-09-12 15:01:57 +0300727 if (ret)
728 return ret;
729
730 of_clk_init(NULL);
731
732 ti_dt_clk_init_retry_clks();
733
734 ti_dt_clockdomains_setup();
735
736 ret = omap_clk_soc_init();
Tero Kristocfa96672013-10-22 11:53:02 +0300737
738 return ret;
739}