blob: df410e4827e42d1fafb7db5cbb06d25de9eb3ede [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Keith Packarde4b36692009-06-05 19:22:17 -0700345static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800346 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
347 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
348 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
349 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
350 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
351 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
352 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
353 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
354 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
355 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800356 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
359static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800360 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
361 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
362 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
363 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
364 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
365 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
366 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
367 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
368 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
369 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800370 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
373static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800374 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
375 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
376 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
377 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
378 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
379 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
380 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
381 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
382 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
383 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800384 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700385};
386
387static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800388 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
389 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
390 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
391 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
392 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
393 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
394 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
395 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
396 /* The single-channel range is 25-112Mhz, and dual-channel
397 * is 80-224Mhz. Prefer single channel as much as possible.
398 */
399 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
400 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800401 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Ma Ling044c7c42009-03-18 20:13:23 +0800404 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700405static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
407 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
408 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
409 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
410 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
411 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
412 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
413 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
414 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
415 .p2_slow = G4X_P2_SDVO_SLOW,
416 .p2_fast = G4X_P2_SDVO_FAST
417 },
Ma Lingd4906092009-03-18 20:13:27 +0800418 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700419};
420
421static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800422 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
423 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
424 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
425 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
426 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
427 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
428 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
429 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
430 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
431 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
432 .p2_fast = G4X_P2_HDMI_DAC_FAST
433 },
Ma Lingd4906092009-03-18 20:13:27 +0800434 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700435};
436
437static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800438 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
439 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
440 .vco = { .min = G4X_VCO_MIN,
441 .max = G4X_VCO_MAX },
442 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
443 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
444 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
445 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
446 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
447 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
448 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
450 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
451 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
452 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
454 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
455 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
456 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
457 },
Ma Lingd4906092009-03-18 20:13:27 +0800458 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700459};
460
461static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800462 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
463 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
464 .vco = { .min = G4X_VCO_MIN,
465 .max = G4X_VCO_MAX },
466 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
467 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
468 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
469 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
470 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
471 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
472 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
474 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
475 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
476 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
478 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
479 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
480 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
481 },
Ma Lingd4906092009-03-18 20:13:27 +0800482 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700483};
484
485static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700486 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
487 .max = G4X_DOT_DISPLAY_PORT_MAX },
488 .vco = { .min = G4X_VCO_MIN,
489 .max = G4X_VCO_MAX},
490 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
491 .max = G4X_N_DISPLAY_PORT_MAX },
492 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
493 .max = G4X_M_DISPLAY_PORT_MAX },
494 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
495 .max = G4X_M1_DISPLAY_PORT_MAX },
496 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
497 .max = G4X_M2_DISPLAY_PORT_MAX },
498 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
499 .max = G4X_P_DISPLAY_PORT_MAX },
500 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
501 .max = G4X_P1_DISPLAY_PORT_MAX},
502 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
503 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
504 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
505 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700506};
507
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500508static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800509 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500510 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
511 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
512 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
513 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
514 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800515 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
516 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
517 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
518 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800519 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700520};
521
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500522static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800523 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500524 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
525 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
526 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
527 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
528 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
529 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800530 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800532 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
533 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800534 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700535};
536
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
539 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800540 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
541 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
543 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800544 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
545 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500546 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 .p2_slow = IRONLAKE_DAC_P2_SLOW,
548 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800549 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700550};
551
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800552static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500553 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
554 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800555 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
556 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500557 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
558 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
560 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500561 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
563 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
564 .find_pll = intel_g4x_find_best_PLL,
565};
566
567static const intel_limit_t intel_limits_ironlake_dual_lvds = {
568 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
569 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
570 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
571 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
572 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
573 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
574 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
575 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
576 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
577 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
578 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
579 .find_pll = intel_g4x_find_best_PLL,
580};
581
582static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
583 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
584 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
585 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
586 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
587 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
588 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
589 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
590 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
591 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
592 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
593 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
594 .find_pll = intel_g4x_find_best_PLL,
595};
596
597static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
598 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
599 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
600 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
601 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
602 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
603 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
604 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
605 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
606 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
607 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
608 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800609 .find_pll = intel_g4x_find_best_PLL,
610};
611
612static const intel_limit_t intel_limits_ironlake_display_port = {
613 .dot = { .min = IRONLAKE_DOT_MIN,
614 .max = IRONLAKE_DOT_MAX },
615 .vco = { .min = IRONLAKE_VCO_MIN,
616 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800617 .n = { .min = IRONLAKE_DP_N_MIN,
618 .max = IRONLAKE_DP_N_MAX },
619 .m = { .min = IRONLAKE_DP_M_MIN,
620 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800621 .m1 = { .min = IRONLAKE_M1_MIN,
622 .max = IRONLAKE_M1_MAX },
623 .m2 = { .min = IRONLAKE_M2_MIN,
624 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800625 .p = { .min = IRONLAKE_DP_P_MIN,
626 .max = IRONLAKE_DP_P_MAX },
627 .p1 = { .min = IRONLAKE_DP_P1_MIN,
628 .max = IRONLAKE_DP_P1_MAX},
629 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
630 .p2_slow = IRONLAKE_DP_P2_SLOW,
631 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800632 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800633};
634
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500635static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800636{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800637 struct drm_device *dev = crtc->dev;
638 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800639 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800640 int refclk = 120;
641
642 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
643 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
644 refclk = 100;
645
646 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
647 LVDS_CLKB_POWER_UP) {
648 /* LVDS dual channel */
649 if (refclk == 100)
650 limit = &intel_limits_ironlake_dual_lvds_100m;
651 else
652 limit = &intel_limits_ironlake_dual_lvds;
653 } else {
654 if (refclk == 100)
655 limit = &intel_limits_ironlake_single_lvds_100m;
656 else
657 limit = &intel_limits_ironlake_single_lvds;
658 }
659 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800660 HAS_eDP)
661 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800662 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800663 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800664
665 return limit;
666}
667
Ma Ling044c7c42009-03-18 20:13:23 +0800668static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
669{
670 struct drm_device *dev = crtc->dev;
671 struct drm_i915_private *dev_priv = dev->dev_private;
672 const intel_limit_t *limit;
673
674 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
675 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
676 LVDS_CLKB_POWER_UP)
677 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700678 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800679 else
680 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700681 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800682 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
683 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700684 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800685 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700686 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700687 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700690 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800691
692 return limit;
693}
694
Jesse Barnes79e53942008-11-07 14:24:08 -0800695static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
696{
697 struct drm_device *dev = crtc->dev;
698 const intel_limit_t *limit;
699
Eric Anholtbad720f2009-10-22 16:11:14 -0700700 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500701 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800702 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800703 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500704 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700706 limit = &intel_limits_i9xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707 else
Keith Packarde4b36692009-06-05 19:22:17 -0700708 limit = &intel_limits_i9xx_sdvo;
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500709 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800710 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800712 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 } else {
715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700716 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800717 else
Keith Packarde4b36692009-06-05 19:22:17 -0700718 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800719 }
720 return limit;
721}
722
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500723/* m1 is reserved as 0 in Pineview, n is a ring counter */
724static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800725{
Shaohua Li21778322009-02-23 15:19:16 +0800726 clock->m = clock->m2 + 2;
727 clock->p = clock->p1 * clock->p2;
728 clock->vco = refclk * clock->m / clock->n;
729 clock->dot = clock->vco / clock->p;
730}
731
732static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
733{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500734 if (IS_PINEVIEW(dev)) {
735 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800736 return;
737 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800738 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
739 clock->p = clock->p1 * clock->p2;
740 clock->vco = refclk * clock->m / (clock->n + 2);
741 clock->dot = clock->vco / clock->p;
742}
743
Jesse Barnes79e53942008-11-07 14:24:08 -0800744/**
745 * Returns whether any output on the specified pipe is of the specified type
746 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100747bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800748{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100749 struct drm_device *dev = crtc->dev;
750 struct drm_mode_config *mode_config = &dev->mode_config;
751 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800752
Chris Wilson4ef69c72010-09-09 15:14:28 +0100753 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
754 if (encoder->base.crtc == crtc && encoder->type == type)
755 return true;
756
757 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758}
759
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800760#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761/**
762 * Returns whether the given set of divisors are valid for a given refclk with
763 * the given connectors.
764 */
765
766static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
767{
768 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800769 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800770
771 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
772 INTELPllInvalid ("p1 out of range\n");
773 if (clock->p < limit->p.min || limit->p.max < clock->p)
774 INTELPllInvalid ("p out of range\n");
775 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
776 INTELPllInvalid ("m2 out of range\n");
777 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
778 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500779 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800780 INTELPllInvalid ("m1 <= m2\n");
781 if (clock->m < limit->m.min || limit->m.max < clock->m)
782 INTELPllInvalid ("m out of range\n");
783 if (clock->n < limit->n.min || limit->n.max < clock->n)
784 INTELPllInvalid ("n out of range\n");
785 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
786 INTELPllInvalid ("vco out of range\n");
787 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
788 * connector, etc., rather than just a single range.
789 */
790 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
791 INTELPllInvalid ("dot out of range\n");
792
793 return true;
794}
795
Ma Lingd4906092009-03-18 20:13:27 +0800796static bool
797intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
798 int target, int refclk, intel_clock_t *best_clock)
799
Jesse Barnes79e53942008-11-07 14:24:08 -0800800{
801 struct drm_device *dev = crtc->dev;
802 struct drm_i915_private *dev_priv = dev->dev_private;
803 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800804 int err = target;
805
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200806 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800807 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800808 /*
809 * For LVDS, if the panel is on, just rely on its current
810 * settings for dual-channel. We haven't figured out how to
811 * reliably set up different single/dual channel state, if we
812 * even can.
813 */
814 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
815 LVDS_CLKB_POWER_UP)
816 clock.p2 = limit->p2.p2_fast;
817 else
818 clock.p2 = limit->p2.p2_slow;
819 } else {
820 if (target < limit->p2.dot_limit)
821 clock.p2 = limit->p2.p2_slow;
822 else
823 clock.p2 = limit->p2.p2_fast;
824 }
825
826 memset (best_clock, 0, sizeof (*best_clock));
827
Zhao Yakui42158662009-11-20 11:24:18 +0800828 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
829 clock.m1++) {
830 for (clock.m2 = limit->m2.min;
831 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500832 /* m1 is always 0 in Pineview */
833 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800834 break;
835 for (clock.n = limit->n.min;
836 clock.n <= limit->n.max; clock.n++) {
837 for (clock.p1 = limit->p1.min;
838 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800839 int this_err;
840
Shaohua Li21778322009-02-23 15:19:16 +0800841 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800842
843 if (!intel_PLL_is_valid(crtc, &clock))
844 continue;
845
846 this_err = abs(clock.dot - target);
847 if (this_err < err) {
848 *best_clock = clock;
849 err = this_err;
850 }
851 }
852 }
853 }
854 }
855
856 return (err != target);
857}
858
Ma Lingd4906092009-03-18 20:13:27 +0800859static bool
860intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
861 int target, int refclk, intel_clock_t *best_clock)
862{
863 struct drm_device *dev = crtc->dev;
864 struct drm_i915_private *dev_priv = dev->dev_private;
865 intel_clock_t clock;
866 int max_n;
867 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870 found = false;
871
872 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800873 int lvds_reg;
874
Eric Anholtc619eed2010-01-28 16:45:52 -0800875 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800876 lvds_reg = PCH_LVDS;
877 else
878 lvds_reg = LVDS;
879 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800880 LVDS_CLKB_POWER_UP)
881 clock.p2 = limit->p2.p2_fast;
882 else
883 clock.p2 = limit->p2.p2_slow;
884 } else {
885 if (target < limit->p2.dot_limit)
886 clock.p2 = limit->p2.p2_slow;
887 else
888 clock.p2 = limit->p2.p2_fast;
889 }
890
891 memset(best_clock, 0, sizeof(*best_clock));
892 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200893 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800894 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200895 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800896 for (clock.m1 = limit->m1.max;
897 clock.m1 >= limit->m1.min; clock.m1--) {
898 for (clock.m2 = limit->m2.max;
899 clock.m2 >= limit->m2.min; clock.m2--) {
900 for (clock.p1 = limit->p1.max;
901 clock.p1 >= limit->p1.min; clock.p1--) {
902 int this_err;
903
Shaohua Li21778322009-02-23 15:19:16 +0800904 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800905 if (!intel_PLL_is_valid(crtc, &clock))
906 continue;
907 this_err = abs(clock.dot - target) ;
908 if (this_err < err_most) {
909 *best_clock = clock;
910 err_most = this_err;
911 max_n = clock.n;
912 found = true;
913 }
914 }
915 }
916 }
917 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800918 return found;
919}
Ma Lingd4906092009-03-18 20:13:27 +0800920
Zhenyu Wang2c072452009-06-05 15:38:42 +0800921static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500922intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
923 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800924{
925 struct drm_device *dev = crtc->dev;
926 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800927
928 /* return directly when it is eDP */
929 if (HAS_eDP)
930 return true;
931
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800932 if (target < 200000) {
933 clock.n = 1;
934 clock.p1 = 2;
935 clock.p2 = 10;
936 clock.m1 = 12;
937 clock.m2 = 9;
938 } else {
939 clock.n = 2;
940 clock.p1 = 1;
941 clock.p2 = 10;
942 clock.m1 = 14;
943 clock.m2 = 8;
944 }
945 intel_clock(dev, refclk, &clock);
946 memcpy(best_clock, &clock, sizeof(intel_clock_t));
947 return true;
948}
949
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700950/* DisplayPort has only two frequencies, 162MHz and 270MHz */
951static bool
952intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
953 int target, int refclk, intel_clock_t *best_clock)
954{
955 intel_clock_t clock;
956 if (target < 200000) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957 clock.p1 = 2;
958 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700959 clock.n = 2;
960 clock.m1 = 23;
961 clock.m2 = 8;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700962 } else {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700963 clock.p1 = 1;
964 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700965 clock.n = 1;
966 clock.m1 = 14;
967 clock.m2 = 2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700968 }
Keith Packardb3d25492009-06-24 23:09:15 -0700969 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
970 clock.p = (clock.p1 * clock.p2);
971 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
Jesse Barnesfe798b92009-10-20 07:55:28 +0900972 clock.vco = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700973 memcpy(best_clock, &clock, sizeof(intel_clock_t));
974 return true;
975}
976
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700977/**
978 * intel_wait_for_vblank - wait for vblank on a given pipe
979 * @dev: drm device
980 * @pipe: pipe to wait for
981 *
982 * Wait for vblank to occur on a given pipe. Needed for various bits of
983 * mode setting code.
984 */
985void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800986{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700987 struct drm_i915_private *dev_priv = dev->dev_private;
988 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
989
Chris Wilson300387c2010-09-05 20:25:43 +0100990 /* Clear existing vblank status. Note this will clear any other
991 * sticky status fields as well.
992 *
993 * This races with i915_driver_irq_handler() with the result
994 * that either function could miss a vblank event. Here it is not
995 * fatal, as we will either wait upon the next vblank interrupt or
996 * timeout. Generally speaking intel_wait_for_vblank() is only
997 * called during modeset at which time the GPU should be idle and
998 * should *not* be performing page flips and thus not waiting on
999 * vblanks...
1000 * Currently, the result of us stealing a vblank from the irq
1001 * handler is that a single frame will be skipped during swapbuffers.
1002 */
1003 I915_WRITE(pipestat_reg,
1004 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1005
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001006 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001007 if (wait_for(I915_READ(pipestat_reg) &
1008 PIPE_VBLANK_INTERRUPT_STATUS,
1009 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001010 DRM_DEBUG_KMS("vblank wait timed out\n");
1011}
1012
1013/**
1014 * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
1015 * @dev: drm device
1016 * @pipe: pipe to wait for
1017 *
1018 * After disabling a pipe, we can't wait for vblank in the usual way,
1019 * spinning on the vblank interrupt status bit, since we won't actually
1020 * see an interrupt when the pipe is disabled.
1021 *
1022 * So this function waits for the display line value to settle (it
1023 * usually ends up stopping at the start of the next frame).
1024 */
1025void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
1026{
1027 struct drm_i915_private *dev_priv = dev->dev_private;
1028 int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
1029 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1030 u32 last_line;
1031
1032 /* Wait for the display line to settle */
1033 do {
1034 last_line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
1035 mdelay(5);
1036 } while (((I915_READ(pipedsl_reg) & DSL_LINEMASK) != last_line) &&
1037 time_after(timeout, jiffies));
1038
1039 if (time_after(jiffies, timeout))
1040 DRM_DEBUG_KMS("vblank wait timed out\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001041}
1042
Jesse Barnes80824002009-09-10 15:28:06 -07001043/* Parameters have changed, update FBC info */
1044static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1045{
1046 struct drm_device *dev = crtc->dev;
1047 struct drm_i915_private *dev_priv = dev->dev_private;
1048 struct drm_framebuffer *fb = crtc->fb;
1049 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001050 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1052 int plane, i;
1053 u32 fbc_ctl, fbc_ctl2;
1054
1055 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1056
1057 if (fb->pitch < dev_priv->cfb_pitch)
1058 dev_priv->cfb_pitch = fb->pitch;
1059
1060 /* FBC_CTL wants 64B units */
1061 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1062 dev_priv->cfb_fence = obj_priv->fence_reg;
1063 dev_priv->cfb_plane = intel_crtc->plane;
1064 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1065
1066 /* Clear old tags */
1067 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1068 I915_WRITE(FBC_TAG + (i * 4), 0);
1069
1070 /* Set it up... */
1071 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1072 if (obj_priv->tiling_mode != I915_TILING_NONE)
1073 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1074 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1075 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1076
1077 /* enable it... */
1078 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001079 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001080 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001081 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1082 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1083 if (obj_priv->tiling_mode != I915_TILING_NONE)
1084 fbc_ctl |= dev_priv->cfb_fence;
1085 I915_WRITE(FBC_CONTROL, fbc_ctl);
1086
Zhao Yakui28c97732009-10-09 11:39:41 +08001087 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Jesse Barnes80824002009-09-10 15:28:06 -07001088 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1089}
1090
1091void i8xx_disable_fbc(struct drm_device *dev)
1092{
1093 struct drm_i915_private *dev_priv = dev->dev_private;
1094 u32 fbc_ctl;
1095
Jesse Barnesc1a1cdc2009-09-16 15:05:00 -07001096 if (!I915_HAS_FBC(dev))
1097 return;
1098
Jesse Barnes9517a922010-05-21 09:40:45 -07001099 if (!(I915_READ(FBC_CONTROL) & FBC_CTL_EN))
1100 return; /* Already off, just return */
1101
Jesse Barnes80824002009-09-10 15:28:06 -07001102 /* Disable compression */
1103 fbc_ctl = I915_READ(FBC_CONTROL);
1104 fbc_ctl &= ~FBC_CTL_EN;
1105 I915_WRITE(FBC_CONTROL, fbc_ctl);
1106
1107 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001108 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001109 DRM_DEBUG_KMS("FBC idle timed out\n");
1110 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001111 }
Jesse Barnes80824002009-09-10 15:28:06 -07001112
Zhao Yakui28c97732009-10-09 11:39:41 +08001113 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001114}
1115
Adam Jacksonee5382a2010-04-23 11:17:39 -04001116static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001117{
Jesse Barnes80824002009-09-10 15:28:06 -07001118 struct drm_i915_private *dev_priv = dev->dev_private;
1119
1120 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1121}
1122
Jesse Barnes74dff282009-09-14 15:39:40 -07001123static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1124{
1125 struct drm_device *dev = crtc->dev;
1126 struct drm_i915_private *dev_priv = dev->dev_private;
1127 struct drm_framebuffer *fb = crtc->fb;
1128 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001129 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1131 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1132 DPFC_CTL_PLANEB);
1133 unsigned long stall_watermark = 200;
1134 u32 dpfc_ctl;
1135
1136 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1137 dev_priv->cfb_fence = obj_priv->fence_reg;
1138 dev_priv->cfb_plane = intel_crtc->plane;
1139
1140 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1141 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1142 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1143 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1144 } else {
1145 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1146 }
1147
1148 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1149 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1150 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1151 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1152 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1153
1154 /* enable it... */
1155 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1156
Zhao Yakui28c97732009-10-09 11:39:41 +08001157 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001158}
1159
1160void g4x_disable_fbc(struct drm_device *dev)
1161{
1162 struct drm_i915_private *dev_priv = dev->dev_private;
1163 u32 dpfc_ctl;
1164
1165 /* Disable compression */
1166 dpfc_ctl = I915_READ(DPFC_CONTROL);
1167 dpfc_ctl &= ~DPFC_CTL_EN;
1168 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001169
Zhao Yakui28c97732009-10-09 11:39:41 +08001170 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes74dff282009-09-14 15:39:40 -07001171}
1172
Adam Jacksonee5382a2010-04-23 11:17:39 -04001173static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001174{
Jesse Barnes74dff282009-09-14 15:39:40 -07001175 struct drm_i915_private *dev_priv = dev->dev_private;
1176
1177 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1178}
1179
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001180static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1181{
1182 struct drm_device *dev = crtc->dev;
1183 struct drm_i915_private *dev_priv = dev->dev_private;
1184 struct drm_framebuffer *fb = crtc->fb;
1185 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1186 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1188 int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
1189 DPFC_CTL_PLANEB;
1190 unsigned long stall_watermark = 200;
1191 u32 dpfc_ctl;
1192
1193 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1194 dev_priv->cfb_fence = obj_priv->fence_reg;
1195 dev_priv->cfb_plane = intel_crtc->plane;
1196
1197 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1198 dpfc_ctl &= DPFC_RESERVED;
1199 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1200 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1201 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1202 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1203 } else {
1204 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1205 }
1206
1207 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1208 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1209 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1210 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1211 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1212 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1213 /* enable it... */
1214 I915_WRITE(ILK_DPFC_CONTROL, I915_READ(ILK_DPFC_CONTROL) |
1215 DPFC_CTL_EN);
1216
1217 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1218}
1219
1220void ironlake_disable_fbc(struct drm_device *dev)
1221{
1222 struct drm_i915_private *dev_priv = dev->dev_private;
1223 u32 dpfc_ctl;
1224
1225 /* Disable compression */
1226 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1227 dpfc_ctl &= ~DPFC_CTL_EN;
1228 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001229
1230 DRM_DEBUG_KMS("disabled FBC\n");
1231}
1232
1233static bool ironlake_fbc_enabled(struct drm_device *dev)
1234{
1235 struct drm_i915_private *dev_priv = dev->dev_private;
1236
1237 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1238}
1239
Adam Jacksonee5382a2010-04-23 11:17:39 -04001240bool intel_fbc_enabled(struct drm_device *dev)
1241{
1242 struct drm_i915_private *dev_priv = dev->dev_private;
1243
1244 if (!dev_priv->display.fbc_enabled)
1245 return false;
1246
1247 return dev_priv->display.fbc_enabled(dev);
1248}
1249
1250void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1251{
1252 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1253
1254 if (!dev_priv->display.enable_fbc)
1255 return;
1256
1257 dev_priv->display.enable_fbc(crtc, interval);
1258}
1259
1260void intel_disable_fbc(struct drm_device *dev)
1261{
1262 struct drm_i915_private *dev_priv = dev->dev_private;
1263
1264 if (!dev_priv->display.disable_fbc)
1265 return;
1266
1267 dev_priv->display.disable_fbc(dev);
1268}
1269
Jesse Barnes80824002009-09-10 15:28:06 -07001270/**
1271 * intel_update_fbc - enable/disable FBC as needed
1272 * @crtc: CRTC to point the compressor at
1273 * @mode: mode in use
1274 *
1275 * Set up the framebuffer compression hardware at mode set time. We
1276 * enable it if possible:
1277 * - plane A only (on pre-965)
1278 * - no pixel mulitply/line duplication
1279 * - no alpha buffer discard
1280 * - no dual wide
1281 * - framebuffer <= 2048 in width, 1536 in height
1282 *
1283 * We can't assume that any compression will take place (worst case),
1284 * so the compressed buffer has to be the same size as the uncompressed
1285 * one. It also must reside (along with the line length buffer) in
1286 * stolen memory.
1287 *
1288 * We need to enable/disable FBC on a global basis.
1289 */
1290static void intel_update_fbc(struct drm_crtc *crtc,
1291 struct drm_display_mode *mode)
1292{
1293 struct drm_device *dev = crtc->dev;
1294 struct drm_i915_private *dev_priv = dev->dev_private;
1295 struct drm_framebuffer *fb = crtc->fb;
1296 struct intel_framebuffer *intel_fb;
1297 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001298 struct drm_crtc *tmp_crtc;
Jesse Barnes80824002009-09-10 15:28:06 -07001299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1300 int plane = intel_crtc->plane;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001301 int crtcs_enabled = 0;
1302
1303 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001304
1305 if (!i915_powersave)
1306 return;
1307
Adam Jacksonee5382a2010-04-23 11:17:39 -04001308 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001309 return;
1310
Jesse Barnes80824002009-09-10 15:28:06 -07001311 if (!crtc->fb)
1312 return;
1313
1314 intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001315 obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001316
1317 /*
1318 * If FBC is already on, we just have to verify that we can
1319 * keep it that way...
1320 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001321 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001322 * - changing FBC params (stride, fence, mode)
1323 * - new fb is too large to fit in compressed buffer
1324 * - going to an unsupported config (interlace, pixel multiply, etc.)
1325 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001326 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
1327 if (tmp_crtc->enabled)
1328 crtcs_enabled++;
1329 }
1330 DRM_DEBUG_KMS("%d pipes active\n", crtcs_enabled);
1331 if (crtcs_enabled > 1) {
1332 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1333 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1334 goto out_disable;
1335 }
Jesse Barnes80824002009-09-10 15:28:06 -07001336 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001337 DRM_DEBUG_KMS("framebuffer too large, disabling "
1338 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001339 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001340 goto out_disable;
1341 }
1342 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
1343 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001344 DRM_DEBUG_KMS("mode incompatible with compression, "
1345 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001346 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001347 goto out_disable;
1348 }
1349 if ((mode->hdisplay > 2048) ||
1350 (mode->vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001351 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001352 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001353 goto out_disable;
1354 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001355 if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001356 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001357 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001358 goto out_disable;
1359 }
1360 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001361 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001362 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001363 goto out_disable;
1364 }
1365
Jason Wesselc924b932010-08-05 09:22:32 -05001366 /* If the kernel debugger is active, always disable compression */
1367 if (in_dbg_master())
1368 goto out_disable;
1369
Adam Jacksonee5382a2010-04-23 11:17:39 -04001370 if (intel_fbc_enabled(dev)) {
Jesse Barnes80824002009-09-10 15:28:06 -07001371 /* We can re-enable it in this case, but need to update pitch */
Adam Jacksonee5382a2010-04-23 11:17:39 -04001372 if ((fb->pitch > dev_priv->cfb_pitch) ||
1373 (obj_priv->fence_reg != dev_priv->cfb_fence) ||
1374 (plane != dev_priv->cfb_plane))
1375 intel_disable_fbc(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07001376 }
1377
Adam Jacksonee5382a2010-04-23 11:17:39 -04001378 /* Now try to turn it back on if possible */
1379 if (!intel_fbc_enabled(dev))
1380 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001381
1382 return;
1383
1384out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001385 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001386 if (intel_fbc_enabled(dev)) {
1387 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001388 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001389 }
Jesse Barnes80824002009-09-10 15:28:06 -07001390}
1391
Chris Wilson127bd2a2010-07-23 23:32:05 +01001392int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001393intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1394{
Daniel Vetter23010e42010-03-08 13:35:02 +01001395 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001396 u32 alignment;
1397 int ret;
1398
1399 switch (obj_priv->tiling_mode) {
1400 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001401 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1402 alignment = 128 * 1024;
1403 else if (IS_I965G(dev))
1404 alignment = 4 * 1024;
1405 else
1406 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001407 break;
1408 case I915_TILING_X:
1409 /* pin() will align the object as required by fence */
1410 alignment = 0;
1411 break;
1412 case I915_TILING_Y:
1413 /* FIXME: Is this true? */
1414 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1415 return -EINVAL;
1416 default:
1417 BUG();
1418 }
1419
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001420 ret = i915_gem_object_pin(obj, alignment);
1421 if (ret != 0)
1422 return ret;
1423
1424 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1425 * fence, whereas 965+ only requires a fence if using
1426 * framebuffer compression. For simplicity, we always install
1427 * a fence as the cost is not that onerous.
1428 */
1429 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1430 obj_priv->tiling_mode != I915_TILING_NONE) {
1431 ret = i915_gem_object_get_fence_reg(obj);
1432 if (ret != 0) {
1433 i915_gem_object_unpin(obj);
1434 return ret;
1435 }
1436 }
1437
1438 return 0;
1439}
1440
Jesse Barnes81255562010-08-02 12:07:50 -07001441/* Assume fb object is pinned & idle & fenced and just update base pointers */
1442static int
1443intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1444 int x, int y)
1445{
1446 struct drm_device *dev = crtc->dev;
1447 struct drm_i915_private *dev_priv = dev->dev_private;
1448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1449 struct intel_framebuffer *intel_fb;
1450 struct drm_i915_gem_object *obj_priv;
1451 struct drm_gem_object *obj;
1452 int plane = intel_crtc->plane;
1453 unsigned long Start, Offset;
1454 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1455 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1456 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1457 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1458 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1459 u32 dspcntr;
1460
1461 switch (plane) {
1462 case 0:
1463 case 1:
1464 break;
1465 default:
1466 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1467 return -EINVAL;
1468 }
1469
1470 intel_fb = to_intel_framebuffer(fb);
1471 obj = intel_fb->obj;
1472 obj_priv = to_intel_bo(obj);
1473
1474 dspcntr = I915_READ(dspcntr_reg);
1475 /* Mask out pixel format bits in case we change it */
1476 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1477 switch (fb->bits_per_pixel) {
1478 case 8:
1479 dspcntr |= DISPPLANE_8BPP;
1480 break;
1481 case 16:
1482 if (fb->depth == 15)
1483 dspcntr |= DISPPLANE_15_16BPP;
1484 else
1485 dspcntr |= DISPPLANE_16BPP;
1486 break;
1487 case 24:
1488 case 32:
1489 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1490 break;
1491 default:
1492 DRM_ERROR("Unknown color depth\n");
1493 return -EINVAL;
1494 }
1495 if (IS_I965G(dev)) {
1496 if (obj_priv->tiling_mode != I915_TILING_NONE)
1497 dspcntr |= DISPPLANE_TILED;
1498 else
1499 dspcntr &= ~DISPPLANE_TILED;
1500 }
1501
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001502 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001503 /* must disable */
1504 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1505
1506 I915_WRITE(dspcntr_reg, dspcntr);
1507
1508 Start = obj_priv->gtt_offset;
1509 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1510
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001511 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1512 Start, Offset, x, y, fb->pitch);
Jesse Barnes81255562010-08-02 12:07:50 -07001513 I915_WRITE(dspstride, fb->pitch);
1514 if (IS_I965G(dev)) {
Jesse Barnes81255562010-08-02 12:07:50 -07001515 I915_WRITE(dspsurf, Start);
Jesse Barnes81255562010-08-02 12:07:50 -07001516 I915_WRITE(dsptileoff, (y << 16) | x);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001517 I915_WRITE(dspbase, Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001518 } else {
1519 I915_WRITE(dspbase, Start + Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001520 }
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001521 POSTING_READ(dspbase);
Jesse Barnes81255562010-08-02 12:07:50 -07001522
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001523 if (IS_I965G(dev) || plane == 0)
Jesse Barnes81255562010-08-02 12:07:50 -07001524 intel_update_fbc(crtc, &crtc->mode);
1525
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001526 intel_wait_for_vblank(dev, intel_crtc->pipe);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001527 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001528
1529 return 0;
1530}
1531
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001532static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001533intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1534 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001535{
1536 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001537 struct drm_i915_master_private *master_priv;
1538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1539 struct intel_framebuffer *intel_fb;
1540 struct drm_i915_gem_object *obj_priv;
1541 struct drm_gem_object *obj;
1542 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07001543 int plane = intel_crtc->plane;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001544 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001545
1546 /* no fb bound */
1547 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001548 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001549 return 0;
1550 }
1551
Jesse Barnes80824002009-09-10 15:28:06 -07001552 switch (plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001553 case 0:
1554 case 1:
1555 break;
1556 default:
Jesse Barnes80824002009-09-10 15:28:06 -07001557 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001558 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001559 }
1560
1561 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08001562 obj = intel_fb->obj;
Daniel Vetter23010e42010-03-08 13:35:02 +01001563 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001564
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001565 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001566 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001567 if (ret != 0) {
1568 mutex_unlock(&dev->struct_mutex);
1569 return ret;
1570 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001571
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08001572 ret = i915_gem_object_set_to_display_plane(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001573 if (ret != 0) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001574 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001575 mutex_unlock(&dev->struct_mutex);
1576 return ret;
1577 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001578
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001579 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
1580 if (ret) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001581 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001582 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001583 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001584 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001585
1586 if (old_fb) {
1587 intel_fb = to_intel_framebuffer(old_fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001588 obj_priv = to_intel_bo(intel_fb->obj);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001589 i915_gem_object_unpin(intel_fb->obj);
1590 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001591
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001592 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001593
1594 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001595 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001596
1597 master_priv = dev->primary->master->driver_priv;
1598 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001599 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001600
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001601 if (pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001602 master_priv->sarea_priv->pipeB_x = x;
1603 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001604 } else {
1605 master_priv->sarea_priv->pipeA_x = x;
1606 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001607 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001608
1609 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001610}
1611
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001612static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001613{
1614 struct drm_device *dev = crtc->dev;
1615 struct drm_i915_private *dev_priv = dev->dev_private;
1616 u32 dpa_ctl;
1617
Zhao Yakui28c97732009-10-09 11:39:41 +08001618 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001619 dpa_ctl = I915_READ(DP_A);
1620 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1621
1622 if (clock < 200000) {
1623 u32 temp;
1624 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1625 /* workaround for 160Mhz:
1626 1) program 0x4600c bits 15:0 = 0x8124
1627 2) program 0x46010 bit 0 = 1
1628 3) program 0x46034 bit 24 = 1
1629 4) program 0x64000 bit 14 = 1
1630 */
1631 temp = I915_READ(0x4600c);
1632 temp &= 0xffff0000;
1633 I915_WRITE(0x4600c, temp | 0x8124);
1634
1635 temp = I915_READ(0x46010);
1636 I915_WRITE(0x46010, temp | 1);
1637
1638 temp = I915_READ(0x46034);
1639 I915_WRITE(0x46034, temp | (1 << 24));
1640 } else {
1641 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1642 }
1643 I915_WRITE(DP_A, dpa_ctl);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001644 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001645
1646 udelay(500);
1647}
1648
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001649/* The FDI link training functions for ILK/Ibexpeak. */
1650static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1651{
1652 struct drm_device *dev = crtc->dev;
1653 struct drm_i915_private *dev_priv = dev->dev_private;
1654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1655 int pipe = intel_crtc->pipe;
1656 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1657 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1658 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1659 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1660 u32 temp, tries = 0;
1661
Adam Jacksone1a44742010-06-25 15:32:14 -04001662 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1663 for train result */
1664 temp = I915_READ(fdi_rx_imr_reg);
1665 temp &= ~FDI_RX_SYMBOL_LOCK;
1666 temp &= ~FDI_RX_BIT_LOCK;
1667 I915_WRITE(fdi_rx_imr_reg, temp);
1668 I915_READ(fdi_rx_imr_reg);
1669 udelay(150);
1670
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001671 /* enable CPU FDI TX and PCH FDI RX */
1672 temp = I915_READ(fdi_tx_reg);
1673 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001674 temp &= ~(7 << 19);
1675 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001676 temp &= ~FDI_LINK_TRAIN_NONE;
1677 temp |= FDI_LINK_TRAIN_PATTERN_1;
1678 I915_WRITE(fdi_tx_reg, temp);
1679 I915_READ(fdi_tx_reg);
1680
1681 temp = I915_READ(fdi_rx_reg);
1682 temp &= ~FDI_LINK_TRAIN_NONE;
1683 temp |= FDI_LINK_TRAIN_PATTERN_1;
1684 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1685 I915_READ(fdi_rx_reg);
1686 udelay(150);
1687
Adam Jacksone1a44742010-06-25 15:32:14 -04001688 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001689 temp = I915_READ(fdi_rx_iir_reg);
1690 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1691
1692 if ((temp & FDI_RX_BIT_LOCK)) {
1693 DRM_DEBUG_KMS("FDI train 1 done.\n");
1694 I915_WRITE(fdi_rx_iir_reg,
1695 temp | FDI_RX_BIT_LOCK);
1696 break;
1697 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001698 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001699 if (tries == 5)
1700 DRM_DEBUG_KMS("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001701
1702 /* Train 2 */
1703 temp = I915_READ(fdi_tx_reg);
1704 temp &= ~FDI_LINK_TRAIN_NONE;
1705 temp |= FDI_LINK_TRAIN_PATTERN_2;
1706 I915_WRITE(fdi_tx_reg, temp);
1707
1708 temp = I915_READ(fdi_rx_reg);
1709 temp &= ~FDI_LINK_TRAIN_NONE;
1710 temp |= FDI_LINK_TRAIN_PATTERN_2;
1711 I915_WRITE(fdi_rx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001712 POSTING_READ(fdi_rx_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001713 udelay(150);
1714
1715 tries = 0;
1716
Adam Jacksone1a44742010-06-25 15:32:14 -04001717 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001718 temp = I915_READ(fdi_rx_iir_reg);
1719 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1720
1721 if (temp & FDI_RX_SYMBOL_LOCK) {
1722 I915_WRITE(fdi_rx_iir_reg,
1723 temp | FDI_RX_SYMBOL_LOCK);
1724 DRM_DEBUG_KMS("FDI train 2 done.\n");
1725 break;
1726 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001727 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001728 if (tries == 5)
1729 DRM_DEBUG_KMS("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001730
1731 DRM_DEBUG_KMS("FDI train done\n");
1732}
1733
1734static int snb_b_fdi_train_param [] = {
1735 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1736 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1737 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1738 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1739};
1740
1741/* The FDI link training functions for SNB/Cougarpoint. */
1742static void gen6_fdi_link_train(struct drm_crtc *crtc)
1743{
1744 struct drm_device *dev = crtc->dev;
1745 struct drm_i915_private *dev_priv = dev->dev_private;
1746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1747 int pipe = intel_crtc->pipe;
1748 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1749 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1750 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1751 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1752 u32 temp, i;
1753
Adam Jacksone1a44742010-06-25 15:32:14 -04001754 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1755 for train result */
1756 temp = I915_READ(fdi_rx_imr_reg);
1757 temp &= ~FDI_RX_SYMBOL_LOCK;
1758 temp &= ~FDI_RX_BIT_LOCK;
1759 I915_WRITE(fdi_rx_imr_reg, temp);
1760 I915_READ(fdi_rx_imr_reg);
1761 udelay(150);
1762
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001763 /* enable CPU FDI TX and PCH FDI RX */
1764 temp = I915_READ(fdi_tx_reg);
1765 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001766 temp &= ~(7 << 19);
1767 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001768 temp &= ~FDI_LINK_TRAIN_NONE;
1769 temp |= FDI_LINK_TRAIN_PATTERN_1;
1770 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1771 /* SNB-B */
1772 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1773 I915_WRITE(fdi_tx_reg, temp);
1774 I915_READ(fdi_tx_reg);
1775
1776 temp = I915_READ(fdi_rx_reg);
1777 if (HAS_PCH_CPT(dev)) {
1778 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1779 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1780 } else {
1781 temp &= ~FDI_LINK_TRAIN_NONE;
1782 temp |= FDI_LINK_TRAIN_PATTERN_1;
1783 }
1784 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1785 I915_READ(fdi_rx_reg);
1786 udelay(150);
1787
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001788 for (i = 0; i < 4; i++ ) {
1789 temp = I915_READ(fdi_tx_reg);
1790 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1791 temp |= snb_b_fdi_train_param[i];
1792 I915_WRITE(fdi_tx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001793 POSTING_READ(fdi_tx_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001794 udelay(500);
1795
1796 temp = I915_READ(fdi_rx_iir_reg);
1797 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1798
1799 if (temp & FDI_RX_BIT_LOCK) {
1800 I915_WRITE(fdi_rx_iir_reg,
1801 temp | FDI_RX_BIT_LOCK);
1802 DRM_DEBUG_KMS("FDI train 1 done.\n");
1803 break;
1804 }
1805 }
1806 if (i == 4)
1807 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1808
1809 /* Train 2 */
1810 temp = I915_READ(fdi_tx_reg);
1811 temp &= ~FDI_LINK_TRAIN_NONE;
1812 temp |= FDI_LINK_TRAIN_PATTERN_2;
1813 if (IS_GEN6(dev)) {
1814 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1815 /* SNB-B */
1816 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1817 }
1818 I915_WRITE(fdi_tx_reg, temp);
1819
1820 temp = I915_READ(fdi_rx_reg);
1821 if (HAS_PCH_CPT(dev)) {
1822 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1823 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1824 } else {
1825 temp &= ~FDI_LINK_TRAIN_NONE;
1826 temp |= FDI_LINK_TRAIN_PATTERN_2;
1827 }
1828 I915_WRITE(fdi_rx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001829 POSTING_READ(fdi_rx_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001830 udelay(150);
1831
1832 for (i = 0; i < 4; i++ ) {
1833 temp = I915_READ(fdi_tx_reg);
1834 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1835 temp |= snb_b_fdi_train_param[i];
1836 I915_WRITE(fdi_tx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001837 POSTING_READ(fdi_tx_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001838 udelay(500);
1839
1840 temp = I915_READ(fdi_rx_iir_reg);
1841 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1842
1843 if (temp & FDI_RX_SYMBOL_LOCK) {
1844 I915_WRITE(fdi_rx_iir_reg,
1845 temp | FDI_RX_SYMBOL_LOCK);
1846 DRM_DEBUG_KMS("FDI train 2 done.\n");
1847 break;
1848 }
1849 }
1850 if (i == 4)
1851 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1852
1853 DRM_DEBUG_KMS("FDI train done.\n");
1854}
1855
Jesse Barnes0e23b992010-09-10 11:10:00 -07001856static void ironlake_fdi_enable(struct drm_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1861 int pipe = intel_crtc->pipe;
1862 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1863 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1864 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Jesse Barnesc64e3112010-09-10 11:27:03 -07001865 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001866 u32 temp;
1867 u32 pipe_bpc;
Jesse Barnesc64e3112010-09-10 11:27:03 -07001868 u32 tx_size;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001869
1870 temp = I915_READ(pipeconf_reg);
1871 pipe_bpc = temp & PIPE_BPC_MASK;
1872
Jesse Barnesc64e3112010-09-10 11:27:03 -07001873 /* Write the TU size bits so error detection works */
1874 tx_size = I915_READ(data_m1_reg) & TU_SIZE_MASK;
1875 I915_WRITE(FDI_RXA_TUSIZE1, tx_size);
1876
Jesse Barnes0e23b992010-09-10 11:10:00 -07001877 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1878 temp = I915_READ(fdi_rx_reg);
1879 /*
1880 * make the BPC in FDI Rx be consistent with that in
1881 * pipeconf reg.
1882 */
1883 temp &= ~(0x7 << 16);
1884 temp |= (pipe_bpc << 11);
1885 temp &= ~(7 << 19);
1886 temp |= (intel_crtc->fdi_lanes - 1) << 19;
1887 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
1888 I915_READ(fdi_rx_reg);
1889 udelay(200);
1890
1891 /* Switch from Rawclk to PCDclk */
1892 temp = I915_READ(fdi_rx_reg);
1893 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
1894 I915_READ(fdi_rx_reg);
1895 udelay(200);
1896
1897 /* Enable CPU FDI TX PLL, always on for Ironlake */
1898 temp = I915_READ(fdi_tx_reg);
1899 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1900 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1901 I915_READ(fdi_tx_reg);
1902 udelay(100);
1903 }
1904}
1905
Jesse Barnes6be4a602010-09-10 10:26:01 -07001906static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08001907{
1908 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001909 struct drm_i915_private *dev_priv = dev->dev_private;
1910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1911 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001912 int plane = intel_crtc->plane;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001913 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1914 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1915 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1916 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1917 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1918 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001919 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001920 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1921 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1922 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1923 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1924 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1925 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1926 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1927 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1928 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1929 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1930 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1931 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001932 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001933 u32 temp;
Zhao Yakui8faf3b32010-01-04 16:29:31 +08001934 u32 pipe_bpc;
1935
1936 temp = I915_READ(pipeconf_reg);
1937 pipe_bpc = temp & PIPE_BPC_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001938
Jesse Barnes6be4a602010-09-10 10:26:01 -07001939 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1940 temp = I915_READ(PCH_LVDS);
1941 if ((temp & LVDS_PORT_EN) == 0) {
1942 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1943 POSTING_READ(PCH_LVDS);
1944 }
1945 }
1946
Jesse Barnes0e23b992010-09-10 11:10:00 -07001947 ironlake_fdi_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001948
1949 /* Enable panel fitting for LVDS */
1950 if (dev_priv->pch_pf_size &&
1951 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
1952 || HAS_eDP || intel_pch_has_edp(crtc))) {
1953 /* Force use of hard-coded filter coefficients
1954 * as some pre-programmed values are broken,
1955 * e.g. x201.
1956 */
1957 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
1958 PF_ENABLE | PF_FILTER_MED_3x3);
1959 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
1960 dev_priv->pch_pf_pos);
1961 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
1962 dev_priv->pch_pf_size);
1963 }
1964
1965 /* Enable CPU pipe */
1966 temp = I915_READ(pipeconf_reg);
1967 if ((temp & PIPEACONF_ENABLE) == 0) {
1968 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1969 I915_READ(pipeconf_reg);
1970 udelay(100);
1971 }
1972
1973 /* configure and enable CPU plane */
1974 temp = I915_READ(dspcntr_reg);
1975 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1976 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1977 /* Flush the plane changes */
1978 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1979 }
1980
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001981 /* For PCH output, training FDI link */
1982 if (IS_GEN6(dev))
1983 gen6_fdi_link_train(crtc);
1984 else
1985 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001986
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001987 /* enable PCH DPLL */
1988 temp = I915_READ(pch_dpll_reg);
1989 if ((temp & DPLL_VCO_ENABLE) == 0) {
1990 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
1991 I915_READ(pch_dpll_reg);
Chris Wilson8c4223b2010-09-10 22:33:42 +01001992 udelay(200);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001993 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001994
1995 if (HAS_PCH_CPT(dev)) {
1996 /* Be sure PCH DPLL SEL is set */
1997 temp = I915_READ(PCH_DPLL_SEL);
1998 if (trans_dpll_sel == 0 &&
1999 (temp & TRANSA_DPLL_ENABLE) == 0)
2000 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2001 else if (trans_dpll_sel == 1 &&
2002 (temp & TRANSB_DPLL_ENABLE) == 0)
2003 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2004 I915_WRITE(PCH_DPLL_SEL, temp);
2005 I915_READ(PCH_DPLL_SEL);
2006 }
2007 /* set transcoder timing */
2008 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
2009 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
2010 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
2011
2012 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
2013 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
2014 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
2015
2016 /* enable normal train */
2017 temp = I915_READ(fdi_tx_reg);
2018 temp &= ~FDI_LINK_TRAIN_NONE;
2019 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
2020 FDI_TX_ENHANCE_FRAME_ENABLE);
2021 I915_READ(fdi_tx_reg);
2022
2023 temp = I915_READ(fdi_rx_reg);
2024 if (HAS_PCH_CPT(dev)) {
2025 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2026 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2027 } else {
2028 temp &= ~FDI_LINK_TRAIN_NONE;
2029 temp |= FDI_LINK_TRAIN_NONE;
2030 }
2031 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2032 I915_READ(fdi_rx_reg);
2033
2034 /* wait one idle pattern time */
2035 udelay(100);
2036
2037 /* For PCH DP, enable TRANS_DP_CTL */
2038 if (HAS_PCH_CPT(dev) &&
2039 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
2040 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2041 int reg;
2042
2043 reg = I915_READ(trans_dp_ctl);
2044 reg &= ~(TRANS_DP_PORT_SEL_MASK |
2045 TRANS_DP_SYNC_MASK);
2046 reg |= (TRANS_DP_OUTPUT_ENABLE |
2047 TRANS_DP_ENH_FRAMING);
2048
2049 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2050 reg |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2051 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2052 reg |= TRANS_DP_VSYNC_ACTIVE_HIGH;
2053
2054 switch (intel_trans_dp_port_sel(crtc)) {
2055 case PCH_DP_B:
2056 reg |= TRANS_DP_PORT_SEL_B;
2057 break;
2058 case PCH_DP_C:
2059 reg |= TRANS_DP_PORT_SEL_C;
2060 break;
2061 case PCH_DP_D:
2062 reg |= TRANS_DP_PORT_SEL_D;
2063 break;
2064 default:
2065 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2066 reg |= TRANS_DP_PORT_SEL_B;
2067 break;
2068 }
2069
2070 I915_WRITE(trans_dp_ctl, reg);
2071 POSTING_READ(trans_dp_ctl);
2072 }
2073
2074 /* enable PCH transcoder */
2075 temp = I915_READ(transconf_reg);
2076 /*
2077 * make the BPC in transcoder be consistent with
2078 * that in pipeconf reg.
2079 */
2080 temp &= ~PIPE_BPC_MASK;
2081 temp |= pipe_bpc;
2082 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
2083 I915_READ(transconf_reg);
2084
2085 if (wait_for(I915_READ(transconf_reg) & TRANS_STATE_ENABLE, 100))
2086 DRM_ERROR("failed to enable transcoder\n");
Jesse Barnes6be4a602010-09-10 10:26:01 -07002087
2088 intel_crtc_load_lut(crtc);
2089
2090 intel_update_fbc(crtc, &crtc->mode);
2091}
2092
2093static void ironlake_crtc_disable(struct drm_crtc *crtc)
2094{
2095 struct drm_device *dev = crtc->dev;
2096 struct drm_i915_private *dev_priv = dev->dev_private;
2097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2098 int pipe = intel_crtc->pipe;
2099 int plane = intel_crtc->plane;
2100 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
2101 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2102 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2103 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
2104 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
2105 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
2106 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
2107 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
2108 u32 temp;
2109 u32 pipe_bpc;
2110
2111 temp = I915_READ(pipeconf_reg);
2112 pipe_bpc = temp & PIPE_BPC_MASK;
2113
2114 drm_vblank_off(dev, pipe);
2115 /* Disable display plane */
2116 temp = I915_READ(dspcntr_reg);
2117 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2118 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2119 /* Flush the plane changes */
2120 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2121 I915_READ(dspbase_reg);
2122 }
2123
2124 if (dev_priv->cfb_plane == plane &&
2125 dev_priv->display.disable_fbc)
2126 dev_priv->display.disable_fbc(dev);
2127
2128 /* disable cpu pipe, disable after all planes disabled */
2129 temp = I915_READ(pipeconf_reg);
2130 if ((temp & PIPEACONF_ENABLE) != 0) {
2131 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2132
2133 /* wait for cpu pipe off, pipe state */
2134 if (wait_for((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) == 0, 50))
2135 DRM_ERROR("failed to turn off cpu pipe\n");
2136 } else
2137 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2138
Jesse Barnes6be4a602010-09-10 10:26:01 -07002139 /* Disable PF */
2140 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2141 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2142
2143 /* disable CPU FDI tx and PCH FDI rx */
2144 temp = I915_READ(fdi_tx_reg);
2145 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
2146 I915_READ(fdi_tx_reg);
2147
2148 temp = I915_READ(fdi_rx_reg);
2149 /* BPC in FDI rx is consistent with that in pipeconf */
2150 temp &= ~(0x07 << 16);
2151 temp |= (pipe_bpc << 11);
2152 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
2153 I915_READ(fdi_rx_reg);
2154
2155 udelay(100);
2156
2157 /* still set train pattern 1 */
2158 temp = I915_READ(fdi_tx_reg);
2159 temp &= ~FDI_LINK_TRAIN_NONE;
2160 temp |= FDI_LINK_TRAIN_PATTERN_1;
2161 I915_WRITE(fdi_tx_reg, temp);
2162 POSTING_READ(fdi_tx_reg);
2163
2164 temp = I915_READ(fdi_rx_reg);
2165 if (HAS_PCH_CPT(dev)) {
2166 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2167 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2168 } else {
2169 temp &= ~FDI_LINK_TRAIN_NONE;
2170 temp |= FDI_LINK_TRAIN_PATTERN_1;
2171 }
2172 I915_WRITE(fdi_rx_reg, temp);
2173 POSTING_READ(fdi_rx_reg);
2174
2175 udelay(100);
2176
2177 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2178 temp = I915_READ(PCH_LVDS);
2179 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2180 I915_READ(PCH_LVDS);
2181 udelay(100);
2182 }
2183
2184 /* disable PCH transcoder */
2185 temp = I915_READ(transconf_reg);
2186 if ((temp & TRANS_ENABLE) != 0) {
2187 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
2188
2189 /* wait for PCH transcoder off, transcoder state */
2190 if (wait_for((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0, 50))
2191 DRM_ERROR("failed to disable transcoder\n");
2192 }
2193
2194 temp = I915_READ(transconf_reg);
2195 /* BPC in transcoder is consistent with that in pipeconf */
2196 temp &= ~PIPE_BPC_MASK;
2197 temp |= pipe_bpc;
2198 I915_WRITE(transconf_reg, temp);
2199 I915_READ(transconf_reg);
2200 udelay(100);
2201
2202 if (HAS_PCH_CPT(dev)) {
2203 /* disable TRANS_DP_CTL */
2204 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2205 int reg;
2206
2207 reg = I915_READ(trans_dp_ctl);
2208 reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2209 I915_WRITE(trans_dp_ctl, reg);
2210 POSTING_READ(trans_dp_ctl);
2211
2212 /* disable DPLL_SEL */
2213 temp = I915_READ(PCH_DPLL_SEL);
2214 if (trans_dpll_sel == 0)
2215 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2216 else
2217 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2218 I915_WRITE(PCH_DPLL_SEL, temp);
2219 I915_READ(PCH_DPLL_SEL);
2220
2221 }
2222
2223 /* disable PCH DPLL */
2224 temp = I915_READ(pch_dpll_reg);
2225 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
2226 I915_READ(pch_dpll_reg);
2227
2228 /* Switch from PCDclk to Rawclk */
2229 temp = I915_READ(fdi_rx_reg);
2230 temp &= ~FDI_SEL_PCDCLK;
2231 I915_WRITE(fdi_rx_reg, temp);
2232 I915_READ(fdi_rx_reg);
2233
2234 /* Disable CPU FDI TX PLL */
2235 temp = I915_READ(fdi_tx_reg);
2236 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
2237 I915_READ(fdi_tx_reg);
2238 udelay(100);
2239
2240 temp = I915_READ(fdi_rx_reg);
2241 temp &= ~FDI_RX_PLL_ENABLE;
2242 I915_WRITE(fdi_rx_reg, temp);
2243 I915_READ(fdi_rx_reg);
2244
2245 /* Wait for the clocks to turn off. */
2246 udelay(100);
2247}
2248
2249static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2250{
2251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2252 int pipe = intel_crtc->pipe;
2253 int plane = intel_crtc->plane;
2254
Zhenyu Wang2c072452009-06-05 15:38:42 +08002255 /* XXX: When our outputs are all unaware of DPMS modes other than off
2256 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2257 */
2258 switch (mode) {
2259 case DRM_MODE_DPMS_ON:
2260 case DRM_MODE_DPMS_STANDBY:
2261 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002262 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002263 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002264 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002265
Zhenyu Wang2c072452009-06-05 15:38:42 +08002266 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002267 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002268 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002269 break;
2270 }
2271}
2272
Daniel Vetter02e792f2009-09-15 22:57:34 +02002273static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2274{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002275 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002276 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002277
Chris Wilson23f09ce2010-08-12 13:53:37 +01002278 mutex_lock(&dev->struct_mutex);
2279 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2280 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002281 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002282
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002283 /* Let userspace switch the overlay on again. In most cases userspace
2284 * has to recompute where to put it anyway.
2285 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002286}
2287
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002288static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002289{
2290 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002291 struct drm_i915_private *dev_priv = dev->dev_private;
2292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2293 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002294 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002295 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
Jesse Barnes80824002009-09-10 15:28:06 -07002296 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2297 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
Jesse Barnes79e53942008-11-07 14:24:08 -08002298 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2299 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002300
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002301 /* Enable the DPLL */
2302 temp = I915_READ(dpll_reg);
2303 if ((temp & DPLL_VCO_ENABLE) == 0) {
2304 I915_WRITE(dpll_reg, temp);
2305 I915_READ(dpll_reg);
2306 /* Wait for the clocks to stabilize. */
2307 udelay(150);
2308 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2309 I915_READ(dpll_reg);
2310 /* Wait for the clocks to stabilize. */
2311 udelay(150);
2312 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2313 I915_READ(dpll_reg);
2314 /* Wait for the clocks to stabilize. */
2315 udelay(150);
2316 }
2317
2318 /* Enable the pipe */
2319 temp = I915_READ(pipeconf_reg);
2320 if ((temp & PIPEACONF_ENABLE) == 0)
2321 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
2322
2323 /* Enable the plane */
2324 temp = I915_READ(dspcntr_reg);
2325 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2326 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2327 /* Flush the plane changes */
2328 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2329 }
2330
2331 intel_crtc_load_lut(crtc);
2332
2333 if ((IS_I965G(dev) || plane == 0))
2334 intel_update_fbc(crtc, &crtc->mode);
2335
2336 /* Give the overlay scaler a chance to enable if it's on this pipe */
2337 intel_crtc_dpms_overlay(intel_crtc, true);
2338}
2339
2340static void i9xx_crtc_disable(struct drm_crtc *crtc)
2341{
2342 struct drm_device *dev = crtc->dev;
2343 struct drm_i915_private *dev_priv = dev->dev_private;
2344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2345 int pipe = intel_crtc->pipe;
2346 int plane = intel_crtc->plane;
2347 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
2348 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2349 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
2350 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2351 u32 temp;
2352
2353 /* Give the overlay scaler a chance to disable if it's on this pipe */
2354 intel_crtc_dpms_overlay(intel_crtc, false);
2355 drm_vblank_off(dev, pipe);
2356
2357 if (dev_priv->cfb_plane == plane &&
2358 dev_priv->display.disable_fbc)
2359 dev_priv->display.disable_fbc(dev);
2360
2361 /* Disable display plane */
2362 temp = I915_READ(dspcntr_reg);
2363 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2364 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2365 /* Flush the plane changes */
2366 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2367 I915_READ(dspbase_reg);
2368 }
2369
2370 if (!IS_I9XX(dev)) {
2371 /* Wait for vblank for the disable to take effect */
2372 intel_wait_for_vblank_off(dev, pipe);
2373 }
2374
2375 /* Don't disable pipe A or pipe A PLLs if needed */
2376 if (pipeconf_reg == PIPEACONF &&
2377 (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2378 goto skip_pipe_off;
2379
2380 /* Next, disable display pipes */
2381 temp = I915_READ(pipeconf_reg);
2382 if ((temp & PIPEACONF_ENABLE) != 0) {
2383 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2384 I915_READ(pipeconf_reg);
2385 }
2386
2387 /* Wait for vblank for the disable to take effect. */
2388 intel_wait_for_vblank_off(dev, pipe);
2389
2390 temp = I915_READ(dpll_reg);
2391 if ((temp & DPLL_VCO_ENABLE) != 0) {
2392 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2393 I915_READ(dpll_reg);
2394 }
2395skip_pipe_off:
2396 /* Wait for the clocks to turn off. */
2397 udelay(150);
2398}
2399
2400static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2401{
Jesse Barnes79e53942008-11-07 14:24:08 -08002402 /* XXX: When our outputs are all unaware of DPMS modes other than off
2403 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2404 */
2405 switch (mode) {
2406 case DRM_MODE_DPMS_ON:
2407 case DRM_MODE_DPMS_STANDBY:
2408 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002409 i9xx_crtc_enable(crtc);
2410 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002411 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002412 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002413 break;
2414 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002415}
2416
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002417/*
2418 * When we disable a pipe, we need to clear any pending scanline wait events
2419 * to avoid hanging the ring, which we assume we are waiting on.
2420 */
2421static void intel_clear_scanline_wait(struct drm_device *dev)
2422{
2423 struct drm_i915_private *dev_priv = dev->dev_private;
2424 u32 tmp;
2425
2426 if (IS_GEN2(dev))
2427 /* Can't break the hang on i8xx */
2428 return;
2429
2430 tmp = I915_READ(PRB0_CTL);
2431 if (tmp & RING_WAIT) {
2432 I915_WRITE(PRB0_CTL, tmp);
2433 POSTING_READ(PRB0_CTL);
2434 }
2435}
2436
Zhenyu Wang2c072452009-06-05 15:38:42 +08002437/**
2438 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002439 */
2440static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2441{
2442 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002443 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002444 struct drm_i915_master_private *master_priv;
2445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2446 int pipe = intel_crtc->pipe;
2447 bool enabled;
2448
Chris Wilson032d2a02010-09-06 16:17:22 +01002449 if (intel_crtc->dpms_mode == mode)
2450 return;
2451
Chris Wilsondebcadd2010-08-07 11:01:33 +01002452 intel_crtc->dpms_mode = mode;
2453 intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
2454
2455 /* When switching on the display, ensure that SR is disabled
2456 * with multiple pipes prior to enabling to new pipe.
2457 *
2458 * When switching off the display, make sure the cursor is
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002459 * properly hidden and there are no pending waits prior to
2460 * disabling the pipe.
Chris Wilsondebcadd2010-08-07 11:01:33 +01002461 */
2462 if (mode == DRM_MODE_DPMS_ON)
2463 intel_update_watermarks(dev);
2464 else
2465 intel_crtc_update_cursor(crtc);
2466
Jesse Barnese70236a2009-09-21 10:42:27 -07002467 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002468
Chris Wilsondebcadd2010-08-07 11:01:33 +01002469 if (mode == DRM_MODE_DPMS_ON)
2470 intel_crtc_update_cursor(crtc);
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002471 else {
2472 /* XXX Note that this is not a complete solution, but a hack
2473 * to avoid the most frequently hit hang.
2474 */
2475 intel_clear_scanline_wait(dev);
2476
Chris Wilsondebcadd2010-08-07 11:01:33 +01002477 intel_update_watermarks(dev);
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002478 }
Daniel Vetter65655d42009-08-11 16:05:31 +02002479
Jesse Barnes79e53942008-11-07 14:24:08 -08002480 if (!dev->primary->master)
2481 return;
2482
2483 master_priv = dev->primary->master->driver_priv;
2484 if (!master_priv->sarea_priv)
2485 return;
2486
2487 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2488
2489 switch (pipe) {
2490 case 0:
2491 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2492 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2493 break;
2494 case 1:
2495 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2496 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2497 break;
2498 default:
2499 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2500 break;
2501 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002502}
2503
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002504/* Prepare for a mode set.
2505 *
2506 * Note we could be a lot smarter here. We need to figure out which outputs
2507 * will be enabled, which disabled (in short, how the config will changes)
2508 * and perform the minimum necessary steps to accomplish that, e.g. updating
2509 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2510 * panel fitting is in the proper state, etc.
2511 */
2512static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002513{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002514 struct drm_device *dev = crtc->dev;
2515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2516
2517 intel_crtc->cursor_on = false;
2518 intel_crtc_update_cursor(crtc);
2519
2520 i9xx_crtc_disable(crtc);
2521 intel_clear_scanline_wait(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002522}
2523
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002524static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002525{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002526 struct drm_device *dev = crtc->dev;
2527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2528
2529 intel_update_watermarks(dev);
2530 i9xx_crtc_enable(crtc);
2531
2532 intel_crtc->cursor_on = true;
2533 intel_crtc_update_cursor(crtc);
2534}
2535
2536static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2537{
2538 struct drm_device *dev = crtc->dev;
2539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2540
2541 intel_crtc->cursor_on = false;
2542 intel_crtc_update_cursor(crtc);
2543
2544 ironlake_crtc_disable(crtc);
2545 intel_clear_scanline_wait(dev);
2546}
2547
2548static void ironlake_crtc_commit(struct drm_crtc *crtc)
2549{
2550 struct drm_device *dev = crtc->dev;
2551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2552
2553 intel_update_watermarks(dev);
2554 ironlake_crtc_enable(crtc);
2555
2556 intel_crtc->cursor_on = true;
2557 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002558}
2559
2560void intel_encoder_prepare (struct drm_encoder *encoder)
2561{
2562 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2563 /* lvds has its own version of prepare see intel_lvds_prepare */
2564 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2565}
2566
2567void intel_encoder_commit (struct drm_encoder *encoder)
2568{
2569 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2570 /* lvds has its own version of commit see intel_lvds_commit */
2571 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2572}
2573
Chris Wilsonea5b2132010-08-04 13:50:23 +01002574void intel_encoder_destroy(struct drm_encoder *encoder)
2575{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002576 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002577
2578 if (intel_encoder->ddc_bus)
2579 intel_i2c_destroy(intel_encoder->ddc_bus);
2580
2581 if (intel_encoder->i2c_bus)
2582 intel_i2c_destroy(intel_encoder->i2c_bus);
2583
2584 drm_encoder_cleanup(encoder);
2585 kfree(intel_encoder);
2586}
2587
Jesse Barnes79e53942008-11-07 14:24:08 -08002588static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2589 struct drm_display_mode *mode,
2590 struct drm_display_mode *adjusted_mode)
2591{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002592 struct drm_device *dev = crtc->dev;
Eric Anholtbad720f2009-10-22 16:11:14 -07002593 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002594 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002595 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2596 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002597 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002598 return true;
2599}
2600
Jesse Barnese70236a2009-09-21 10:42:27 -07002601static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002602{
Jesse Barnese70236a2009-09-21 10:42:27 -07002603 return 400000;
2604}
Jesse Barnes79e53942008-11-07 14:24:08 -08002605
Jesse Barnese70236a2009-09-21 10:42:27 -07002606static int i915_get_display_clock_speed(struct drm_device *dev)
2607{
2608 return 333000;
2609}
Jesse Barnes79e53942008-11-07 14:24:08 -08002610
Jesse Barnese70236a2009-09-21 10:42:27 -07002611static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2612{
2613 return 200000;
2614}
Jesse Barnes79e53942008-11-07 14:24:08 -08002615
Jesse Barnese70236a2009-09-21 10:42:27 -07002616static int i915gm_get_display_clock_speed(struct drm_device *dev)
2617{
2618 u16 gcfgc = 0;
2619
2620 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2621
2622 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002623 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002624 else {
2625 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2626 case GC_DISPLAY_CLOCK_333_MHZ:
2627 return 333000;
2628 default:
2629 case GC_DISPLAY_CLOCK_190_200_MHZ:
2630 return 190000;
2631 }
2632 }
2633}
Jesse Barnes79e53942008-11-07 14:24:08 -08002634
Jesse Barnese70236a2009-09-21 10:42:27 -07002635static int i865_get_display_clock_speed(struct drm_device *dev)
2636{
2637 return 266000;
2638}
2639
2640static int i855_get_display_clock_speed(struct drm_device *dev)
2641{
2642 u16 hpllcc = 0;
2643 /* Assume that the hardware is in the high speed state. This
2644 * should be the default.
2645 */
2646 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2647 case GC_CLOCK_133_200:
2648 case GC_CLOCK_100_200:
2649 return 200000;
2650 case GC_CLOCK_166_250:
2651 return 250000;
2652 case GC_CLOCK_100_133:
2653 return 133000;
2654 }
2655
2656 /* Shouldn't happen */
2657 return 0;
2658}
2659
2660static int i830_get_display_clock_speed(struct drm_device *dev)
2661{
2662 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002663}
2664
Jesse Barnes79e53942008-11-07 14:24:08 -08002665/**
2666 * Return the pipe currently connected to the panel fitter,
2667 * or -1 if the panel fitter is not present or not in use
2668 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002669int intel_panel_fitter_pipe (struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002670{
2671 struct drm_i915_private *dev_priv = dev->dev_private;
2672 u32 pfit_control;
2673
2674 /* i830 doesn't have a panel fitter */
2675 if (IS_I830(dev))
2676 return -1;
2677
2678 pfit_control = I915_READ(PFIT_CONTROL);
2679
2680 /* See if the panel fitter is in use */
2681 if ((pfit_control & PFIT_ENABLE) == 0)
2682 return -1;
2683
2684 /* 965 can place panel fitter on either pipe */
2685 if (IS_I965G(dev))
2686 return (pfit_control >> 29) & 0x3;
2687
2688 /* older chips can only use pipe 1 */
2689 return 1;
2690}
2691
Zhenyu Wang2c072452009-06-05 15:38:42 +08002692struct fdi_m_n {
2693 u32 tu;
2694 u32 gmch_m;
2695 u32 gmch_n;
2696 u32 link_m;
2697 u32 link_n;
2698};
2699
2700static void
2701fdi_reduce_ratio(u32 *num, u32 *den)
2702{
2703 while (*num > 0xffffff || *den > 0xffffff) {
2704 *num >>= 1;
2705 *den >>= 1;
2706 }
2707}
2708
2709#define DATA_N 0x800000
2710#define LINK_N 0x80000
2711
2712static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002713ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2714 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002715{
2716 u64 temp;
2717
2718 m_n->tu = 64; /* default size */
2719
2720 temp = (u64) DATA_N * pixel_clock;
2721 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002722 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2723 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002724 m_n->gmch_n = DATA_N;
2725 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2726
2727 temp = (u64) LINK_N * pixel_clock;
2728 m_n->link_m = div_u64(temp, link_clock);
2729 m_n->link_n = LINK_N;
2730 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2731}
2732
2733
Shaohua Li7662c8b2009-06-26 11:23:55 +08002734struct intel_watermark_params {
2735 unsigned long fifo_size;
2736 unsigned long max_wm;
2737 unsigned long default_wm;
2738 unsigned long guard_size;
2739 unsigned long cacheline_size;
2740};
2741
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002742/* Pineview has different values for various configs */
2743static struct intel_watermark_params pineview_display_wm = {
2744 PINEVIEW_DISPLAY_FIFO,
2745 PINEVIEW_MAX_WM,
2746 PINEVIEW_DFT_WM,
2747 PINEVIEW_GUARD_WM,
2748 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002749};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002750static struct intel_watermark_params pineview_display_hplloff_wm = {
2751 PINEVIEW_DISPLAY_FIFO,
2752 PINEVIEW_MAX_WM,
2753 PINEVIEW_DFT_HPLLOFF_WM,
2754 PINEVIEW_GUARD_WM,
2755 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002756};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002757static struct intel_watermark_params pineview_cursor_wm = {
2758 PINEVIEW_CURSOR_FIFO,
2759 PINEVIEW_CURSOR_MAX_WM,
2760 PINEVIEW_CURSOR_DFT_WM,
2761 PINEVIEW_CURSOR_GUARD_WM,
2762 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002763};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002764static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2765 PINEVIEW_CURSOR_FIFO,
2766 PINEVIEW_CURSOR_MAX_WM,
2767 PINEVIEW_CURSOR_DFT_WM,
2768 PINEVIEW_CURSOR_GUARD_WM,
2769 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002770};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002771static struct intel_watermark_params g4x_wm_info = {
2772 G4X_FIFO_SIZE,
2773 G4X_MAX_WM,
2774 G4X_MAX_WM,
2775 2,
2776 G4X_FIFO_LINE_SIZE,
2777};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002778static struct intel_watermark_params g4x_cursor_wm_info = {
2779 I965_CURSOR_FIFO,
2780 I965_CURSOR_MAX_WM,
2781 I965_CURSOR_DFT_WM,
2782 2,
2783 G4X_FIFO_LINE_SIZE,
2784};
2785static struct intel_watermark_params i965_cursor_wm_info = {
2786 I965_CURSOR_FIFO,
2787 I965_CURSOR_MAX_WM,
2788 I965_CURSOR_DFT_WM,
2789 2,
2790 I915_FIFO_LINE_SIZE,
2791};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002792static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002793 I945_FIFO_SIZE,
2794 I915_MAX_WM,
2795 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002796 2,
2797 I915_FIFO_LINE_SIZE
2798};
2799static struct intel_watermark_params i915_wm_info = {
2800 I915_FIFO_SIZE,
2801 I915_MAX_WM,
2802 1,
2803 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002804 I915_FIFO_LINE_SIZE
2805};
2806static struct intel_watermark_params i855_wm_info = {
2807 I855GM_FIFO_SIZE,
2808 I915_MAX_WM,
2809 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002810 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002811 I830_FIFO_LINE_SIZE
2812};
2813static struct intel_watermark_params i830_wm_info = {
2814 I830_FIFO_SIZE,
2815 I915_MAX_WM,
2816 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002817 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002818 I830_FIFO_LINE_SIZE
2819};
2820
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002821static struct intel_watermark_params ironlake_display_wm_info = {
2822 ILK_DISPLAY_FIFO,
2823 ILK_DISPLAY_MAXWM,
2824 ILK_DISPLAY_DFTWM,
2825 2,
2826 ILK_FIFO_LINE_SIZE
2827};
2828
Zhao Yakuic936f442010-06-12 14:32:26 +08002829static struct intel_watermark_params ironlake_cursor_wm_info = {
2830 ILK_CURSOR_FIFO,
2831 ILK_CURSOR_MAXWM,
2832 ILK_CURSOR_DFTWM,
2833 2,
2834 ILK_FIFO_LINE_SIZE
2835};
2836
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002837static struct intel_watermark_params ironlake_display_srwm_info = {
2838 ILK_DISPLAY_SR_FIFO,
2839 ILK_DISPLAY_MAX_SRWM,
2840 ILK_DISPLAY_DFT_SRWM,
2841 2,
2842 ILK_FIFO_LINE_SIZE
2843};
2844
2845static struct intel_watermark_params ironlake_cursor_srwm_info = {
2846 ILK_CURSOR_SR_FIFO,
2847 ILK_CURSOR_MAX_SRWM,
2848 ILK_CURSOR_DFT_SRWM,
2849 2,
2850 ILK_FIFO_LINE_SIZE
2851};
2852
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002853/**
2854 * intel_calculate_wm - calculate watermark level
2855 * @clock_in_khz: pixel clock
2856 * @wm: chip FIFO params
2857 * @pixel_size: display pixel size
2858 * @latency_ns: memory latency for the platform
2859 *
2860 * Calculate the watermark level (the level at which the display plane will
2861 * start fetching from memory again). Each chip has a different display
2862 * FIFO size and allocation, so the caller needs to figure that out and pass
2863 * in the correct intel_watermark_params structure.
2864 *
2865 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2866 * on the pixel size. When it reaches the watermark level, it'll start
2867 * fetching FIFO line sized based chunks from memory until the FIFO fills
2868 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2869 * will occur, and a display engine hang could result.
2870 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002871static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2872 struct intel_watermark_params *wm,
2873 int pixel_size,
2874 unsigned long latency_ns)
2875{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002876 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002877
Jesse Barnesd6604672009-09-11 12:25:56 -07002878 /*
2879 * Note: we need to make sure we don't overflow for various clock &
2880 * latency values.
2881 * clocks go from a few thousand to several hundred thousand.
2882 * latency is usually a few thousand
2883 */
2884 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2885 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002886 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002887
Zhao Yakui28c97732009-10-09 11:39:41 +08002888 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002889
2890 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2891
Zhao Yakui28c97732009-10-09 11:39:41 +08002892 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002893
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002894 /* Don't promote wm_size to unsigned... */
2895 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002896 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002897 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002898 wm_size = wm->default_wm;
2899 return wm_size;
2900}
2901
2902struct cxsr_latency {
2903 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002904 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002905 unsigned long fsb_freq;
2906 unsigned long mem_freq;
2907 unsigned long display_sr;
2908 unsigned long display_hpll_disable;
2909 unsigned long cursor_sr;
2910 unsigned long cursor_hpll_disable;
2911};
2912
Chris Wilson403c89f2010-08-04 15:25:31 +01002913static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002914 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2915 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2916 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2917 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2918 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002919
Li Peng95534262010-05-18 18:58:44 +08002920 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2921 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2922 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2923 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2924 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002925
Li Peng95534262010-05-18 18:58:44 +08002926 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2927 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2928 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2929 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2930 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002931
Li Peng95534262010-05-18 18:58:44 +08002932 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2933 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2934 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2935 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2936 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002937
Li Peng95534262010-05-18 18:58:44 +08002938 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2939 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2940 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2941 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2942 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002943
Li Peng95534262010-05-18 18:58:44 +08002944 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2945 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2946 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2947 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2948 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002949};
2950
Chris Wilson403c89f2010-08-04 15:25:31 +01002951static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2952 int is_ddr3,
2953 int fsb,
2954 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002955{
Chris Wilson403c89f2010-08-04 15:25:31 +01002956 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002957 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002958
2959 if (fsb == 0 || mem == 0)
2960 return NULL;
2961
2962 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2963 latency = &cxsr_latency_table[i];
2964 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002965 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302966 fsb == latency->fsb_freq && mem == latency->mem_freq)
2967 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002968 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302969
Zhao Yakui28c97732009-10-09 11:39:41 +08002970 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302971
2972 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002973}
2974
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002975static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002976{
2977 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002978
2979 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002980 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002981}
2982
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002983/*
2984 * Latency for FIFO fetches is dependent on several factors:
2985 * - memory configuration (speed, channels)
2986 * - chipset
2987 * - current MCH state
2988 * It can be fairly high in some situations, so here we assume a fairly
2989 * pessimal value. It's a tradeoff between extra memory fetches (if we
2990 * set this value too high, the FIFO will fetch frequently to stay full)
2991 * and power consumption (set it too low to save power and we might see
2992 * FIFO underruns and display "flicker").
2993 *
2994 * A value of 5us seems to be a good balance; safe for very low end
2995 * platforms but not overly aggressive on lower latency configs.
2996 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002997static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002998
Jesse Barnese70236a2009-09-21 10:42:27 -07002999static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003000{
3001 struct drm_i915_private *dev_priv = dev->dev_private;
3002 uint32_t dsparb = I915_READ(DSPARB);
3003 int size;
3004
Chris Wilson8de9b312010-07-19 19:59:52 +01003005 size = dsparb & 0x7f;
3006 if (plane)
3007 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003008
Zhao Yakui28c97732009-10-09 11:39:41 +08003009 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3010 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003011
3012 return size;
3013}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003014
Jesse Barnese70236a2009-09-21 10:42:27 -07003015static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3016{
3017 struct drm_i915_private *dev_priv = dev->dev_private;
3018 uint32_t dsparb = I915_READ(DSPARB);
3019 int size;
3020
Chris Wilson8de9b312010-07-19 19:59:52 +01003021 size = dsparb & 0x1ff;
3022 if (plane)
3023 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003024 size >>= 1; /* Convert to cachelines */
3025
Zhao Yakui28c97732009-10-09 11:39:41 +08003026 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3027 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003028
3029 return size;
3030}
3031
3032static int i845_get_fifo_size(struct drm_device *dev, int plane)
3033{
3034 struct drm_i915_private *dev_priv = dev->dev_private;
3035 uint32_t dsparb = I915_READ(DSPARB);
3036 int size;
3037
3038 size = dsparb & 0x7f;
3039 size >>= 2; /* Convert to cachelines */
3040
Zhao Yakui28c97732009-10-09 11:39:41 +08003041 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3042 plane ? "B" : "A",
Jesse Barnese70236a2009-09-21 10:42:27 -07003043 size);
3044
3045 return size;
3046}
3047
3048static int i830_get_fifo_size(struct drm_device *dev, int plane)
3049{
3050 struct drm_i915_private *dev_priv = dev->dev_private;
3051 uint32_t dsparb = I915_READ(DSPARB);
3052 int size;
3053
3054 size = dsparb & 0x7f;
3055 size >>= 1; /* Convert to cachelines */
3056
Zhao Yakui28c97732009-10-09 11:39:41 +08003057 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3058 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003059
3060 return size;
3061}
3062
Zhao Yakuid4294342010-03-22 22:45:36 +08003063static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003064 int planeb_clock, int sr_hdisplay, int unused,
3065 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003066{
3067 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003068 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003069 u32 reg;
3070 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003071 int sr_clock;
3072
Chris Wilson403c89f2010-08-04 15:25:31 +01003073 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003074 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003075 if (!latency) {
3076 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3077 pineview_disable_cxsr(dev);
3078 return;
3079 }
3080
3081 if (!planea_clock || !planeb_clock) {
3082 sr_clock = planea_clock ? planea_clock : planeb_clock;
3083
3084 /* Display SR */
3085 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3086 pixel_size, latency->display_sr);
3087 reg = I915_READ(DSPFW1);
3088 reg &= ~DSPFW_SR_MASK;
3089 reg |= wm << DSPFW_SR_SHIFT;
3090 I915_WRITE(DSPFW1, reg);
3091 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3092
3093 /* cursor SR */
3094 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3095 pixel_size, latency->cursor_sr);
3096 reg = I915_READ(DSPFW3);
3097 reg &= ~DSPFW_CURSOR_SR_MASK;
3098 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3099 I915_WRITE(DSPFW3, reg);
3100
3101 /* Display HPLL off SR */
3102 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3103 pixel_size, latency->display_hpll_disable);
3104 reg = I915_READ(DSPFW3);
3105 reg &= ~DSPFW_HPLL_SR_MASK;
3106 reg |= wm & DSPFW_HPLL_SR_MASK;
3107 I915_WRITE(DSPFW3, reg);
3108
3109 /* cursor HPLL off SR */
3110 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3111 pixel_size, latency->cursor_hpll_disable);
3112 reg = I915_READ(DSPFW3);
3113 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3114 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3115 I915_WRITE(DSPFW3, reg);
3116 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3117
3118 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003119 I915_WRITE(DSPFW3,
3120 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003121 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3122 } else {
3123 pineview_disable_cxsr(dev);
3124 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3125 }
3126}
3127
Jesse Barnes0e442c62009-10-19 10:09:33 +09003128static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003129 int planeb_clock, int sr_hdisplay, int sr_htotal,
3130 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003131{
3132 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003133 int total_size, cacheline_size;
3134 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3135 struct intel_watermark_params planea_params, planeb_params;
3136 unsigned long line_time_us;
3137 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003138
Jesse Barnes0e442c62009-10-19 10:09:33 +09003139 /* Create copies of the base settings for each pipe */
3140 planea_params = planeb_params = g4x_wm_info;
3141
3142 /* Grab a couple of global values before we overwrite them */
3143 total_size = planea_params.fifo_size;
3144 cacheline_size = planea_params.cacheline_size;
3145
3146 /*
3147 * Note: we need to make sure we don't overflow for various clock &
3148 * latency values.
3149 * clocks go from a few thousand to several hundred thousand.
3150 * latency is usually a few thousand
3151 */
3152 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3153 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003154 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003155 planea_wm = entries_required + planea_params.guard_size;
3156
3157 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3158 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003159 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003160 planeb_wm = entries_required + planeb_params.guard_size;
3161
3162 cursora_wm = cursorb_wm = 16;
3163 cursor_sr = 32;
3164
3165 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3166
3167 /* Calc sr entries for one plane configs */
3168 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3169 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003170 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003171
3172 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003173 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003174
3175 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003176 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3177 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003178 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003179
3180 entries_required = (((sr_latency_ns / line_time_us) +
3181 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003182 entries_required = DIV_ROUND_UP(entries_required,
3183 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003184 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3185
3186 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3187 cursor_sr = g4x_cursor_wm_info.max_wm;
3188 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3189 "cursor %d\n", sr_entries, cursor_sr);
3190
Jesse Barnes0e442c62009-10-19 10:09:33 +09003191 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303192 } else {
3193 /* Turn off self refresh if both pipes are enabled */
3194 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3195 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003196 }
3197
3198 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3199 planea_wm, planeb_wm, sr_entries);
3200
3201 planea_wm &= 0x3f;
3202 planeb_wm &= 0x3f;
3203
3204 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3205 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3206 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3207 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3208 (cursora_wm << DSPFW_CURSORA_SHIFT));
3209 /* HPLL off in SR has some issues on G4x... disable it */
3210 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3211 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003212}
3213
Jesse Barnes1dc75462009-10-19 10:08:17 +09003214static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003215 int planeb_clock, int sr_hdisplay, int sr_htotal,
3216 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003217{
3218 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003219 unsigned long line_time_us;
3220 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003221 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003222
Jesse Barnes1dc75462009-10-19 10:08:17 +09003223 /* Calc sr entries for one plane configs */
3224 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3225 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003226 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003227
3228 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003229 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003230
3231 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003232 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3233 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003234 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003235 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003236 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003237 if (srwm < 0)
3238 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003239 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003240
3241 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3242 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003243 sr_entries = DIV_ROUND_UP(sr_entries,
3244 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003245 cursor_sr = i965_cursor_wm_info.fifo_size -
3246 (sr_entries + i965_cursor_wm_info.guard_size);
3247
3248 if (cursor_sr > i965_cursor_wm_info.max_wm)
3249 cursor_sr = i965_cursor_wm_info.max_wm;
3250
3251 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3252 "cursor %d\n", srwm, cursor_sr);
3253
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003254 if (IS_I965GM(dev))
3255 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303256 } else {
3257 /* Turn off self refresh if both pipes are enabled */
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003258 if (IS_I965GM(dev))
3259 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3260 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003261 }
3262
3263 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3264 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003265
3266 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003267 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3268 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003269 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003270 /* update cursor SR watermark */
3271 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003272}
3273
3274static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003275 int planeb_clock, int sr_hdisplay, int sr_htotal,
3276 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003277{
3278 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003279 uint32_t fwater_lo;
3280 uint32_t fwater_hi;
3281 int total_size, cacheline_size, cwm, srwm = 1;
3282 int planea_wm, planeb_wm;
3283 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003284 unsigned long line_time_us;
3285 int sr_clock, sr_entries = 0;
3286
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003287 /* Create copies of the base settings for each pipe */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003288 if (IS_I965GM(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003289 planea_params = planeb_params = i945_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003290 else if (IS_I9XX(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003291 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003292 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003293 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003294
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003295 /* Grab a couple of global values before we overwrite them */
3296 total_size = planea_params.fifo_size;
3297 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003298
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003299 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003300 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3301 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003302
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003303 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3304 pixel_size, latency_ns);
3305 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3306 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003307 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003308
3309 /*
3310 * Overlay gets an aggressive default since video jitter is bad.
3311 */
3312 cwm = 2;
3313
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003314 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003315 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3316 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003317 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003318 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003319
Shaohua Li7662c8b2009-06-26 11:23:55 +08003320 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003321 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003322
3323 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003324 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3325 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003326 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003327 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003328 srwm = total_size - sr_entries;
3329 if (srwm < 0)
3330 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003331
3332 if (IS_I945G(dev) || IS_I945GM(dev))
3333 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3334 else if (IS_I915GM(dev)) {
3335 /* 915M has a smaller SRWM field */
3336 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3337 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3338 }
David John33c5fd12010-01-27 15:19:08 +05303339 } else {
3340 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003341 if (IS_I945G(dev) || IS_I945GM(dev)) {
3342 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3343 & ~FW_BLC_SELF_EN);
3344 } else if (IS_I915GM(dev)) {
3345 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3346 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003347 }
3348
Zhao Yakui28c97732009-10-09 11:39:41 +08003349 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003350 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003351
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003352 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3353 fwater_hi = (cwm & 0x1f);
3354
3355 /* Set request length to 8 cachelines per fetch */
3356 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3357 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003358
3359 I915_WRITE(FW_BLC, fwater_lo);
3360 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003361}
3362
Jesse Barnese70236a2009-09-21 10:42:27 -07003363static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003364 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003365{
3366 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003367 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003368 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003369
Jesse Barnese70236a2009-09-21 10:42:27 -07003370 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003371
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003372 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3373 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003374 fwater_lo |= (3<<8) | planea_wm;
3375
Zhao Yakui28c97732009-10-09 11:39:41 +08003376 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003377
3378 I915_WRITE(FW_BLC, fwater_lo);
3379}
3380
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003381#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003382#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003383
3384static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003385 int planeb_clock, int sr_hdisplay, int sr_htotal,
3386 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003387{
3388 struct drm_i915_private *dev_priv = dev->dev_private;
3389 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
3390 int sr_wm, cursor_wm;
3391 unsigned long line_time_us;
3392 int sr_clock, entries_required;
3393 u32 reg_value;
Zhao Yakuic936f442010-06-12 14:32:26 +08003394 int line_count;
3395 int planea_htotal = 0, planeb_htotal = 0;
3396 struct drm_crtc *crtc;
Zhao Yakuic936f442010-06-12 14:32:26 +08003397
3398 /* Need htotal for all active display plane */
3399 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3401 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003402 if (intel_crtc->plane == 0)
3403 planea_htotal = crtc->mode.htotal;
3404 else
3405 planeb_htotal = crtc->mode.htotal;
3406 }
3407 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003408
3409 /* Calculate and update the watermark for plane A */
3410 if (planea_clock) {
3411 entries_required = ((planea_clock / 1000) * pixel_size *
3412 ILK_LP0_PLANE_LATENCY) / 1000;
3413 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003414 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003415 planea_wm = entries_required +
3416 ironlake_display_wm_info.guard_size;
3417
3418 if (planea_wm > (int)ironlake_display_wm_info.max_wm)
3419 planea_wm = ironlake_display_wm_info.max_wm;
3420
Zhao Yakuic936f442010-06-12 14:32:26 +08003421 /* Use the large buffer method to calculate cursor watermark */
3422 line_time_us = (planea_htotal * 1000) / planea_clock;
3423
3424 /* Use ns/us then divide to preserve precision */
3425 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3426
3427 /* calculate the cursor watermark for cursor A */
3428 entries_required = line_count * 64 * pixel_size;
3429 entries_required = DIV_ROUND_UP(entries_required,
3430 ironlake_cursor_wm_info.cacheline_size);
3431 cursora_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3432 if (cursora_wm > ironlake_cursor_wm_info.max_wm)
3433 cursora_wm = ironlake_cursor_wm_info.max_wm;
3434
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003435 reg_value = I915_READ(WM0_PIPEA_ILK);
3436 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3437 reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
3438 (cursora_wm & WM0_PIPE_CURSOR_MASK);
3439 I915_WRITE(WM0_PIPEA_ILK, reg_value);
3440 DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
3441 "cursor: %d\n", planea_wm, cursora_wm);
3442 }
3443 /* Calculate and update the watermark for plane B */
3444 if (planeb_clock) {
3445 entries_required = ((planeb_clock / 1000) * pixel_size *
3446 ILK_LP0_PLANE_LATENCY) / 1000;
3447 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003448 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003449 planeb_wm = entries_required +
3450 ironlake_display_wm_info.guard_size;
3451
3452 if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
3453 planeb_wm = ironlake_display_wm_info.max_wm;
3454
Zhao Yakuic936f442010-06-12 14:32:26 +08003455 /* Use the large buffer method to calculate cursor watermark */
3456 line_time_us = (planeb_htotal * 1000) / planeb_clock;
3457
3458 /* Use ns/us then divide to preserve precision */
3459 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3460
3461 /* calculate the cursor watermark for cursor B */
3462 entries_required = line_count * 64 * pixel_size;
3463 entries_required = DIV_ROUND_UP(entries_required,
3464 ironlake_cursor_wm_info.cacheline_size);
3465 cursorb_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3466 if (cursorb_wm > ironlake_cursor_wm_info.max_wm)
3467 cursorb_wm = ironlake_cursor_wm_info.max_wm;
3468
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003469 reg_value = I915_READ(WM0_PIPEB_ILK);
3470 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3471 reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
3472 (cursorb_wm & WM0_PIPE_CURSOR_MASK);
3473 I915_WRITE(WM0_PIPEB_ILK, reg_value);
3474 DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
3475 "cursor: %d\n", planeb_wm, cursorb_wm);
3476 }
3477
3478 /*
3479 * Calculate and update the self-refresh watermark only when one
3480 * display plane is used.
3481 */
3482 if (!planea_clock || !planeb_clock) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003483
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003484 /* Read the self-refresh latency. The unit is 0.5us */
3485 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3486
3487 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003488 line_time_us = ((sr_htotal * 1000) / sr_clock);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003489
3490 /* Use ns/us then divide to preserve precision */
3491 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
3492 / 1000;
3493
3494 /* calculate the self-refresh watermark for display plane */
3495 entries_required = line_count * sr_hdisplay * pixel_size;
3496 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003497 ironlake_display_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003498 sr_wm = entries_required +
3499 ironlake_display_srwm_info.guard_size;
3500
3501 /* calculate the self-refresh watermark for display cursor */
3502 entries_required = line_count * pixel_size * 64;
3503 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003504 ironlake_cursor_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003505 cursor_wm = entries_required +
3506 ironlake_cursor_srwm_info.guard_size;
3507
3508 /* configure watermark and enable self-refresh */
3509 reg_value = I915_READ(WM1_LP_ILK);
3510 reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
3511 WM1_LP_CURSOR_MASK);
3512 reg_value |= WM1_LP_SR_EN |
3513 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3514 (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
3515
3516 I915_WRITE(WM1_LP_ILK, reg_value);
3517 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3518 "cursor %d\n", sr_wm, cursor_wm);
3519
3520 } else {
3521 /* Turn off self refresh if both pipes are enabled */
3522 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
3523 }
3524}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003525/**
3526 * intel_update_watermarks - update FIFO watermark values based on current modes
3527 *
3528 * Calculate watermark values for the various WM regs based on current mode
3529 * and plane configuration.
3530 *
3531 * There are several cases to deal with here:
3532 * - normal (i.e. non-self-refresh)
3533 * - self-refresh (SR) mode
3534 * - lines are large relative to FIFO size (buffer can hold up to 2)
3535 * - lines are small relative to FIFO size (buffer can hold more than 2
3536 * lines), so need to account for TLB latency
3537 *
3538 * The normal calculation is:
3539 * watermark = dotclock * bytes per pixel * latency
3540 * where latency is platform & configuration dependent (we assume pessimal
3541 * values here).
3542 *
3543 * The SR calculation is:
3544 * watermark = (trunc(latency/line time)+1) * surface width *
3545 * bytes per pixel
3546 * where
3547 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003548 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003549 * and latency is assumed to be high, as above.
3550 *
3551 * The final value programmed to the register should always be rounded up,
3552 * and include an extra 2 entries to account for clock crossings.
3553 *
3554 * We don't use the sprite, so we can ignore that. And on Crestline we have
3555 * to set the non-SR watermarks to 8.
3556 */
3557static void intel_update_watermarks(struct drm_device *dev)
3558{
Jesse Barnese70236a2009-09-21 10:42:27 -07003559 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003560 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003561 int sr_hdisplay = 0;
3562 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3563 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003564 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003565
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003566 if (!dev_priv->display.update_wm)
3567 return;
3568
Shaohua Li7662c8b2009-06-26 11:23:55 +08003569 /* Get the clock config from both planes */
3570 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3572 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003573 enabled++;
3574 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003575 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003576 intel_crtc->pipe, crtc->mode.clock);
3577 planea_clock = crtc->mode.clock;
3578 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003579 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003580 intel_crtc->pipe, crtc->mode.clock);
3581 planeb_clock = crtc->mode.clock;
3582 }
3583 sr_hdisplay = crtc->mode.hdisplay;
3584 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003585 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003586 if (crtc->fb)
3587 pixel_size = crtc->fb->bits_per_pixel / 8;
3588 else
3589 pixel_size = 4; /* by default */
3590 }
3591 }
3592
3593 if (enabled <= 0)
3594 return;
3595
Jesse Barnese70236a2009-09-21 10:42:27 -07003596 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003597 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003598}
3599
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003600static int intel_crtc_mode_set(struct drm_crtc *crtc,
3601 struct drm_display_mode *mode,
3602 struct drm_display_mode *adjusted_mode,
3603 int x, int y,
3604 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003605{
3606 struct drm_device *dev = crtc->dev;
3607 struct drm_i915_private *dev_priv = dev->dev_private;
3608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3609 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003610 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003611 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
3612 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3613 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
Jesse Barnes80824002009-09-10 15:28:06 -07003614 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
Jesse Barnes79e53942008-11-07 14:24:08 -08003615 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
3616 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
3617 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
3618 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
3619 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
3620 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
3621 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
Jesse Barnes80824002009-09-10 15:28:06 -07003622 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
3623 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
Jesse Barnes79e53942008-11-07 14:24:08 -08003624 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
Eric Anholtc751ce42010-03-25 11:48:48 -07003625 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003626 intel_clock_t clock, reduced_clock;
3627 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
3628 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003629 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003630 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003631 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003632 struct drm_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003633 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003634 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003635 struct fdi_m_n m_n = {0};
3636 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
3637 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
3638 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
3639 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
3640 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
3641 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
3642 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003643 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
3644 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003645 int lvds_reg = LVDS;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003646 u32 temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003647 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003648
3649 drm_vblank_pre_modeset(dev, pipe);
3650
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003651 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilson8e647a22010-08-22 10:54:23 +01003652 struct intel_encoder *intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003653
Chris Wilson8e647a22010-08-22 10:54:23 +01003654 if (encoder->crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003655 continue;
3656
Chris Wilson4ef69c72010-09-09 15:14:28 +01003657 intel_encoder = to_intel_encoder(encoder);
Eric Anholt21d40d32010-03-25 11:11:14 -07003658 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003659 case INTEL_OUTPUT_LVDS:
3660 is_lvds = true;
3661 break;
3662 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003663 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003664 is_sdvo = true;
Eric Anholt21d40d32010-03-25 11:11:14 -07003665 if (intel_encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003666 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003667 break;
3668 case INTEL_OUTPUT_DVO:
3669 is_dvo = true;
3670 break;
3671 case INTEL_OUTPUT_TVOUT:
3672 is_tv = true;
3673 break;
3674 case INTEL_OUTPUT_ANALOG:
3675 is_crt = true;
3676 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003677 case INTEL_OUTPUT_DISPLAYPORT:
3678 is_dp = true;
3679 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003680 case INTEL_OUTPUT_EDP:
Chris Wilson8e647a22010-08-22 10:54:23 +01003681 has_edp_encoder = intel_encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003682 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003683 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003684
Eric Anholtc751ce42010-03-25 11:48:48 -07003685 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003686 }
3687
Eric Anholtc751ce42010-03-25 11:48:48 -07003688 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003689 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003690 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3691 refclk / 1000);
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003692 } else if (IS_I9XX(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003693 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003694 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003695 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003696 } else {
3697 refclk = 48000;
3698 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003699
Jesse Barnes79e53942008-11-07 14:24:08 -08003700
Ma Lingd4906092009-03-18 20:13:27 +08003701 /*
3702 * Returns a set of divisors for the desired target clock with the given
3703 * refclk, or FALSE. The returned values represent the clock equation:
3704 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3705 */
3706 limit = intel_limit(crtc);
3707 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003708 if (!ok) {
3709 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003710 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003711 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003712 }
3713
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003714 /* Ensure that the cursor is valid for the new mode before changing... */
3715 intel_crtc_update_cursor(crtc);
3716
Zhao Yakuiddc90032010-01-06 22:05:56 +08003717 if (is_lvds && dev_priv->lvds_downclock_avail) {
3718 has_reduced_clock = limit->find_pll(limit, crtc,
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003719 dev_priv->lvds_downclock,
Jesse Barnes652c3932009-08-17 13:31:43 -07003720 refclk,
3721 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003722 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3723 /*
3724 * If the different P is found, it means that we can't
3725 * switch the display clock by using the FP0/FP1.
3726 * In such case we will disable the LVDS downclock
3727 * feature.
3728 */
3729 DRM_DEBUG_KMS("Different P is found for "
3730 "LVDS clock/downclock\n");
3731 has_reduced_clock = 0;
3732 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003733 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003734 /* SDVO TV has fixed PLL values depend on its clock range,
3735 this mirrors vbios setting. */
3736 if (is_sdvo && is_tv) {
3737 if (adjusted_mode->clock >= 100000
3738 && adjusted_mode->clock < 140500) {
3739 clock.p1 = 2;
3740 clock.p2 = 10;
3741 clock.n = 3;
3742 clock.m1 = 16;
3743 clock.m2 = 8;
3744 } else if (adjusted_mode->clock >= 140500
3745 && adjusted_mode->clock <= 200000) {
3746 clock.p1 = 1;
3747 clock.p2 = 10;
3748 clock.n = 6;
3749 clock.m1 = 12;
3750 clock.m2 = 8;
3751 }
3752 }
3753
Zhenyu Wang2c072452009-06-05 15:38:42 +08003754 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003755 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003756 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003757 /* eDP doesn't require FDI link, so just set DP M/N
3758 according to current link config */
Chris Wilson8e647a22010-08-22 10:54:23 +01003759 if (has_edp_encoder) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003760 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003761 intel_edp_link_config(has_edp_encoder,
3762 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003763 } else {
3764 /* DP over FDI requires target mode clock
3765 instead of link clock */
3766 if (is_dp)
3767 target_clock = mode->clock;
3768 else
3769 target_clock = adjusted_mode->clock;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003770 link_bw = 270000;
3771 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003772
3773 /* determine panel color depth */
3774 temp = I915_READ(pipeconf_reg);
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003775 temp &= ~PIPE_BPC_MASK;
3776 if (is_lvds) {
3777 int lvds_reg = I915_READ(PCH_LVDS);
3778 /* the BPC will be 6 if it is 18-bit LVDS panel */
3779 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3780 temp |= PIPE_8BPC;
3781 else
3782 temp |= PIPE_6BPC;
Chris Wilson8e647a22010-08-22 10:54:23 +01003783 } else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003784 switch (dev_priv->edp_bpp/3) {
3785 case 8:
3786 temp |= PIPE_8BPC;
3787 break;
3788 case 10:
3789 temp |= PIPE_10BPC;
3790 break;
3791 case 6:
3792 temp |= PIPE_6BPC;
3793 break;
3794 case 12:
3795 temp |= PIPE_12BPC;
3796 break;
3797 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003798 } else
3799 temp |= PIPE_8BPC;
3800 I915_WRITE(pipeconf_reg, temp);
3801 I915_READ(pipeconf_reg);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003802
3803 switch (temp & PIPE_BPC_MASK) {
3804 case PIPE_8BPC:
3805 bpp = 24;
3806 break;
3807 case PIPE_10BPC:
3808 bpp = 30;
3809 break;
3810 case PIPE_6BPC:
3811 bpp = 18;
3812 break;
3813 case PIPE_12BPC:
3814 bpp = 36;
3815 break;
3816 default:
3817 DRM_ERROR("unknown pipe bpc value\n");
3818 bpp = 24;
3819 }
3820
Adam Jackson77ffb592010-04-12 11:38:44 -04003821 if (!lane) {
3822 /*
3823 * Account for spread spectrum to avoid
3824 * oversubscribing the link. Max center spread
3825 * is 2.5%; use 5% for safety's sake.
3826 */
3827 u32 bps = target_clock * bpp * 21 / 20;
3828 lane = bps / (link_bw * 8) + 1;
3829 }
3830
3831 intel_crtc->fdi_lanes = lane;
3832
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003833 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003834 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003835
Zhenyu Wangc038e512009-10-19 15:43:48 +08003836 /* Ironlake: try to setup display ref clock before DPLL
3837 * enabling. This is only under driver's control after
3838 * PCH B stepping, previous chipset stepping should be
3839 * ignoring this setting.
3840 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003841 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003842 temp = I915_READ(PCH_DREF_CONTROL);
3843 /* Always enable nonspread source */
3844 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3845 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3846 I915_WRITE(PCH_DREF_CONTROL, temp);
3847 POSTING_READ(PCH_DREF_CONTROL);
3848
3849 temp &= ~DREF_SSC_SOURCE_MASK;
3850 temp |= DREF_SSC_SOURCE_ENABLE;
3851 I915_WRITE(PCH_DREF_CONTROL, temp);
3852 POSTING_READ(PCH_DREF_CONTROL);
3853
3854 udelay(200);
3855
Chris Wilson8e647a22010-08-22 10:54:23 +01003856 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003857 if (dev_priv->lvds_use_ssc) {
3858 temp |= DREF_SSC1_ENABLE;
3859 I915_WRITE(PCH_DREF_CONTROL, temp);
3860 POSTING_READ(PCH_DREF_CONTROL);
3861
3862 udelay(200);
3863
3864 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3865 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3866 I915_WRITE(PCH_DREF_CONTROL, temp);
3867 POSTING_READ(PCH_DREF_CONTROL);
3868 } else {
3869 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3870 I915_WRITE(PCH_DREF_CONTROL, temp);
3871 POSTING_READ(PCH_DREF_CONTROL);
3872 }
3873 }
3874 }
3875
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003876 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003877 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003878 if (has_reduced_clock)
3879 fp2 = (1 << reduced_clock.n) << 16 |
3880 reduced_clock.m1 << 8 | reduced_clock.m2;
3881 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003882 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003883 if (has_reduced_clock)
3884 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3885 reduced_clock.m2;
3886 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003887
Eric Anholtbad720f2009-10-22 16:11:14 -07003888 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003889 dpll = DPLL_VGA_MODE_DIS;
3890
Jesse Barnes79e53942008-11-07 14:24:08 -08003891 if (IS_I9XX(dev)) {
3892 if (is_lvds)
3893 dpll |= DPLLB_MODE_LVDS;
3894 else
3895 dpll |= DPLLB_MODE_DAC_SERIAL;
3896 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01003897 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3898 if (pixel_multiplier > 1) {
3899 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3900 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3901 else if (HAS_PCH_SPLIT(dev))
3902 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3903 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003904 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003905 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003906 if (is_dp)
3907 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003908
3909 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003910 if (IS_PINEVIEW(dev))
3911 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003912 else {
Shaohua Li21778322009-02-23 15:19:16 +08003913 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003914 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003915 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003916 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003917 if (IS_G4X(dev) && has_reduced_clock)
3918 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003919 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003920 switch (clock.p2) {
3921 case 5:
3922 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3923 break;
3924 case 7:
3925 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3926 break;
3927 case 10:
3928 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3929 break;
3930 case 14:
3931 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3932 break;
3933 }
Eric Anholtbad720f2009-10-22 16:11:14 -07003934 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003935 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3936 } else {
3937 if (is_lvds) {
3938 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3939 } else {
3940 if (clock.p1 == 2)
3941 dpll |= PLL_P1_DIVIDE_BY_TWO;
3942 else
3943 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3944 if (clock.p2 == 4)
3945 dpll |= PLL_P2_DIVIDE_BY_4;
3946 }
3947 }
3948
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003949 if (is_sdvo && is_tv)
3950 dpll |= PLL_REF_INPUT_TVCLKINBC;
3951 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003952 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003953 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003954 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003955 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003956 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003957 else
3958 dpll |= PLL_REF_INPUT_DREFCLK;
3959
3960 /* setup pipeconf */
3961 pipeconf = I915_READ(pipeconf_reg);
3962
3963 /* Set up the display plane register */
3964 dspcntr = DISPPLANE_GAMMA_ENABLE;
3965
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003966 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003967 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003968 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003969 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003970 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003971 else
3972 dspcntr |= DISPPLANE_SEL_PIPE_B;
3973 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003974
3975 if (pipe == 0 && !IS_I965G(dev)) {
3976 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3977 * core speed.
3978 *
3979 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3980 * pipe == 0 check?
3981 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003982 if (mode->clock >
3983 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Jesse Barnes79e53942008-11-07 14:24:08 -08003984 pipeconf |= PIPEACONF_DOUBLE_WIDE;
3985 else
3986 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
3987 }
3988
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003989 dspcntr |= DISPLAY_PLANE_ENABLE;
3990 pipeconf |= PIPEACONF_ENABLE;
3991 dpll |= DPLL_VCO_ENABLE;
3992
3993
Jesse Barnes79e53942008-11-07 14:24:08 -08003994 /* Disable the panel fitter if it was on our pipe */
Eric Anholtbad720f2009-10-22 16:11:14 -07003995 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08003996 I915_WRITE(PFIT_CONTROL, 0);
3997
Zhao Yakui28c97732009-10-09 11:39:41 +08003998 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003999 drm_mode_debug_printmodeline(mode);
4000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004001 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07004002 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004003 fp_reg = pch_fp_reg;
4004 dpll_reg = pch_dpll_reg;
4005 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004006
Chris Wilson8e647a22010-08-22 10:54:23 +01004007 if (!has_edp_encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004008 I915_WRITE(fp_reg, fp);
4009 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
4010 I915_READ(dpll_reg);
4011 udelay(150);
4012 }
4013
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004014 /* enable transcoder DPLL */
4015 if (HAS_PCH_CPT(dev)) {
4016 temp = I915_READ(PCH_DPLL_SEL);
4017 if (trans_dpll_sel == 0)
4018 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
4019 else
4020 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
4021 I915_WRITE(PCH_DPLL_SEL, temp);
4022 I915_READ(PCH_DPLL_SEL);
4023 udelay(150);
4024 }
4025
Jesse Barnes79e53942008-11-07 14:24:08 -08004026 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4027 * This is an exception to the general rule that mode_set doesn't turn
4028 * things on.
4029 */
4030 if (is_lvds) {
Zhenyu Wang541998a2009-06-05 15:38:44 +08004031 u32 lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08004032
Eric Anholtbad720f2009-10-22 16:11:14 -07004033 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang541998a2009-06-05 15:38:44 +08004034 lvds_reg = PCH_LVDS;
4035
4036 lvds = I915_READ(lvds_reg);
Adam Jackson0f3ee802010-03-31 11:41:51 -04004037 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004038 if (pipe == 1) {
4039 if (HAS_PCH_CPT(dev))
4040 lvds |= PORT_TRANS_B_SEL_CPT;
4041 else
4042 lvds |= LVDS_PIPEB_SELECT;
4043 } else {
4044 if (HAS_PCH_CPT(dev))
4045 lvds &= ~PORT_TRANS_SEL_MASK;
4046 else
4047 lvds &= ~LVDS_PIPEB_SELECT;
4048 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004049 /* set the corresponsding LVDS_BORDER bit */
4050 lvds |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004051 /* Set the B0-B3 data pairs corresponding to whether we're going to
4052 * set the DPLLs for dual-channel mode or not.
4053 */
4054 if (clock.p2 == 7)
4055 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4056 else
4057 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4058
4059 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4060 * appropriately here, but we need to look more thoroughly into how
4061 * panels behave in the two modes.
4062 */
Jesse Barnes434ed092010-09-07 14:48:06 -07004063 /* set the dithering flag on non-PCH LVDS as needed */
4064 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
4065 if (dev_priv->lvds_dither)
4066 lvds |= LVDS_ENABLE_DITHER;
4067 else
4068 lvds &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004069 }
Zhenyu Wang541998a2009-06-05 15:38:44 +08004070 I915_WRITE(lvds_reg, lvds);
4071 I915_READ(lvds_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08004072 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004073
4074 /* set the dithering flag and clear for anything other than a panel. */
4075 if (HAS_PCH_SPLIT(dev)) {
4076 pipeconf &= ~PIPECONF_DITHER_EN;
4077 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4078 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4079 pipeconf |= PIPECONF_DITHER_EN;
4080 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4081 }
4082 }
4083
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004084 if (is_dp)
4085 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004086 else if (HAS_PCH_SPLIT(dev)) {
4087 /* For non-DP output, clear any trans DP clock recovery setting.*/
4088 if (pipe == 0) {
4089 I915_WRITE(TRANSA_DATA_M1, 0);
4090 I915_WRITE(TRANSA_DATA_N1, 0);
4091 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4092 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4093 } else {
4094 I915_WRITE(TRANSB_DATA_M1, 0);
4095 I915_WRITE(TRANSB_DATA_N1, 0);
4096 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4097 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4098 }
4099 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004100
Chris Wilson8e647a22010-08-22 10:54:23 +01004101 if (!has_edp_encoder) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004102 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004103 I915_WRITE(dpll_reg, dpll);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004104 I915_READ(dpll_reg);
4105 /* Wait for the clocks to stabilize. */
4106 udelay(150);
4107
Eric Anholtbad720f2009-10-22 16:11:14 -07004108 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
Zhao Yakuibb66c512009-09-10 15:45:49 +08004109 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01004110 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4111 if (pixel_multiplier > 1)
4112 pixel_multiplier = (pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4113 else
4114 pixel_multiplier = 0;
4115
4116 I915_WRITE(dpll_md_reg,
4117 (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
4118 pixel_multiplier);
Zhao Yakuibb66c512009-09-10 15:45:49 +08004119 } else
4120 I915_WRITE(dpll_md_reg, 0);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004121 } else {
4122 /* write it again -- the BIOS does, after all */
4123 I915_WRITE(dpll_reg, dpll);
4124 }
4125 I915_READ(dpll_reg);
4126 /* Wait for the clocks to stabilize. */
4127 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004128 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004129
Jesse Barnes652c3932009-08-17 13:31:43 -07004130 if (is_lvds && has_reduced_clock && i915_powersave) {
4131 I915_WRITE(fp_reg + 4, fp2);
4132 intel_crtc->lowfreq_avail = true;
4133 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004134 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004135 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4136 }
4137 } else {
4138 I915_WRITE(fp_reg + 4, fp);
4139 intel_crtc->lowfreq_avail = false;
4140 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004141 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004142 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4143 }
4144 }
4145
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004146 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4147 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4148 /* the chip adds 2 halflines automatically */
4149 adjusted_mode->crtc_vdisplay -= 1;
4150 adjusted_mode->crtc_vtotal -= 1;
4151 adjusted_mode->crtc_vblank_start -= 1;
4152 adjusted_mode->crtc_vblank_end -= 1;
4153 adjusted_mode->crtc_vsync_end -= 1;
4154 adjusted_mode->crtc_vsync_start -= 1;
4155 } else
4156 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4157
Jesse Barnes79e53942008-11-07 14:24:08 -08004158 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
4159 ((adjusted_mode->crtc_htotal - 1) << 16));
4160 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
4161 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4162 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
4163 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4164 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
4165 ((adjusted_mode->crtc_vtotal - 1) << 16));
4166 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
4167 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4168 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
4169 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4170 /* pipesrc and dspsize control the size that is scaled from, which should
4171 * always be the user's requested size.
4172 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004173 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004174 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
4175 (mode->hdisplay - 1));
4176 I915_WRITE(dsppos_reg, 0);
4177 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004178 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004179
Eric Anholtbad720f2009-10-22 16:11:14 -07004180 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004181 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnesde9c27b2010-09-10 11:22:02 -07004182 I915_WRITE(data_n1_reg, m_n.gmch_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004183 I915_WRITE(link_m1_reg, m_n.link_m);
4184 I915_WRITE(link_n1_reg, m_n.link_n);
4185
Chris Wilson8e647a22010-08-22 10:54:23 +01004186 if (has_edp_encoder) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004187 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004188 } else {
4189 /* enable FDI RX PLL too */
4190 temp = I915_READ(fdi_rx_reg);
4191 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004192 I915_READ(fdi_rx_reg);
4193 udelay(200);
4194
4195 /* enable FDI TX PLL too */
4196 temp = I915_READ(fdi_tx_reg);
4197 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
4198 I915_READ(fdi_tx_reg);
4199
4200 /* enable FDI RX PCDCLK */
4201 temp = I915_READ(fdi_rx_reg);
4202 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
4203 I915_READ(fdi_rx_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004204 udelay(200);
4205 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004206 }
4207
Jesse Barnes79e53942008-11-07 14:24:08 -08004208 I915_WRITE(pipeconf_reg, pipeconf);
4209 I915_READ(pipeconf_reg);
4210
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004211 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004212
Eric Anholtc2416fc2009-11-05 15:30:35 -08004213 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004214 /* enable address swizzle for tiling buffer */
4215 temp = I915_READ(DISP_ARB_CTL);
4216 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4217 }
4218
Jesse Barnes79e53942008-11-07 14:24:08 -08004219 I915_WRITE(dspcntr_reg, dspcntr);
4220
4221 /* Flush the plane changes */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004222 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004223
4224 intel_update_watermarks(dev);
4225
Jesse Barnes79e53942008-11-07 14:24:08 -08004226 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004227
Chris Wilson1f803ee2009-06-06 09:45:59 +01004228 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004229}
4230
4231/** Loads the palette/gamma unit for the CRTC with the prepared values */
4232void intel_crtc_load_lut(struct drm_crtc *crtc)
4233{
4234 struct drm_device *dev = crtc->dev;
4235 struct drm_i915_private *dev_priv = dev->dev_private;
4236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4237 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4238 int i;
4239
4240 /* The clocks have to be on to load the palette. */
4241 if (!crtc->enabled)
4242 return;
4243
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004244 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004245 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004246 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4247 LGC_PALETTE_B;
4248
Jesse Barnes79e53942008-11-07 14:24:08 -08004249 for (i = 0; i < 256; i++) {
4250 I915_WRITE(palreg + 4 * i,
4251 (intel_crtc->lut_r[i] << 16) |
4252 (intel_crtc->lut_g[i] << 8) |
4253 intel_crtc->lut_b[i]);
4254 }
4255}
4256
Chris Wilson560b85b2010-08-07 11:01:38 +01004257static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4258{
4259 struct drm_device *dev = crtc->dev;
4260 struct drm_i915_private *dev_priv = dev->dev_private;
4261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4262 bool visible = base != 0;
4263 u32 cntl;
4264
4265 if (intel_crtc->cursor_visible == visible)
4266 return;
4267
4268 cntl = I915_READ(CURACNTR);
4269 if (visible) {
4270 /* On these chipsets we can only modify the base whilst
4271 * the cursor is disabled.
4272 */
4273 I915_WRITE(CURABASE, base);
4274
4275 cntl &= ~(CURSOR_FORMAT_MASK);
4276 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4277 cntl |= CURSOR_ENABLE |
4278 CURSOR_GAMMA_ENABLE |
4279 CURSOR_FORMAT_ARGB;
4280 } else
4281 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4282 I915_WRITE(CURACNTR, cntl);
4283
4284 intel_crtc->cursor_visible = visible;
4285}
4286
4287static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4288{
4289 struct drm_device *dev = crtc->dev;
4290 struct drm_i915_private *dev_priv = dev->dev_private;
4291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4292 int pipe = intel_crtc->pipe;
4293 bool visible = base != 0;
4294
4295 if (intel_crtc->cursor_visible != visible) {
4296 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4297 if (base) {
4298 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4299 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4300 cntl |= pipe << 28; /* Connect to correct pipe */
4301 } else {
4302 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4303 cntl |= CURSOR_MODE_DISABLE;
4304 }
4305 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4306
4307 intel_crtc->cursor_visible = visible;
4308 }
4309 /* and commit changes on next vblank */
4310 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4311}
4312
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004313/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4314static void intel_crtc_update_cursor(struct drm_crtc *crtc)
4315{
4316 struct drm_device *dev = crtc->dev;
4317 struct drm_i915_private *dev_priv = dev->dev_private;
4318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4319 int pipe = intel_crtc->pipe;
4320 int x = intel_crtc->cursor_x;
4321 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004322 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004323 bool visible;
4324
4325 pos = 0;
4326
Chris Wilson87f8ebf2010-08-04 12:24:42 +01004327 if (intel_crtc->cursor_on && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004328 base = intel_crtc->cursor_addr;
4329 if (x > (int) crtc->fb->width)
4330 base = 0;
4331
4332 if (y > (int) crtc->fb->height)
4333 base = 0;
4334 } else
4335 base = 0;
4336
4337 if (x < 0) {
4338 if (x + intel_crtc->cursor_width < 0)
4339 base = 0;
4340
4341 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4342 x = -x;
4343 }
4344 pos |= x << CURSOR_X_SHIFT;
4345
4346 if (y < 0) {
4347 if (y + intel_crtc->cursor_height < 0)
4348 base = 0;
4349
4350 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4351 y = -y;
4352 }
4353 pos |= y << CURSOR_Y_SHIFT;
4354
4355 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004356 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004357 return;
4358
4359 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004360 if (IS_845G(dev) || IS_I865G(dev))
4361 i845_update_cursor(crtc, base);
4362 else
4363 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004364
4365 if (visible)
4366 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4367}
4368
Jesse Barnes79e53942008-11-07 14:24:08 -08004369static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4370 struct drm_file *file_priv,
4371 uint32_t handle,
4372 uint32_t width, uint32_t height)
4373{
4374 struct drm_device *dev = crtc->dev;
4375 struct drm_i915_private *dev_priv = dev->dev_private;
4376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4377 struct drm_gem_object *bo;
4378 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004379 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004380 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004381
Zhao Yakui28c97732009-10-09 11:39:41 +08004382 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004383
4384 /* if we want to turn off the cursor ignore width and height */
4385 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004386 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004387 addr = 0;
4388 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004389 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004390 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004391 }
4392
4393 /* Currently we only support 64x64 cursors */
4394 if (width != 64 || height != 64) {
4395 DRM_ERROR("we currently only support 64x64 cursors\n");
4396 return -EINVAL;
4397 }
4398
4399 bo = drm_gem_object_lookup(dev, file_priv, handle);
4400 if (!bo)
4401 return -ENOENT;
4402
Daniel Vetter23010e42010-03-08 13:35:02 +01004403 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004404
4405 if (bo->size < width * height * 4) {
4406 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004407 ret = -ENOMEM;
4408 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004409 }
4410
Dave Airlie71acb5e2008-12-30 20:31:46 +10004411 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004412 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004413 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004414 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4415 if (ret) {
4416 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004417 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004418 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004419
4420 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4421 if (ret) {
4422 DRM_ERROR("failed to move cursor bo into the GTT\n");
4423 goto fail_unpin;
4424 }
4425
Jesse Barnes79e53942008-11-07 14:24:08 -08004426 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004427 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004428 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004429 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004430 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4431 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004432 if (ret) {
4433 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004434 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004435 }
4436 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004437 }
4438
Jesse Barnes14b60392009-05-20 16:47:08 -04004439 if (!IS_I9XX(dev))
4440 I915_WRITE(CURSIZE, (height << 12) | width);
4441
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004442 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004443 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004444 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004445 if (intel_crtc->cursor_bo != bo)
4446 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4447 } else
4448 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004449 drm_gem_object_unreference(intel_crtc->cursor_bo);
4450 }
Jesse Barnes80824002009-09-10 15:28:06 -07004451
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004452 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004453
4454 intel_crtc->cursor_addr = addr;
4455 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004456 intel_crtc->cursor_width = width;
4457 intel_crtc->cursor_height = height;
4458
4459 intel_crtc_update_cursor(crtc);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004460
Jesse Barnes79e53942008-11-07 14:24:08 -08004461 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004462fail_unpin:
4463 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004464fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004465 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004466fail:
4467 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004468 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004469}
4470
4471static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4472{
Jesse Barnes79e53942008-11-07 14:24:08 -08004473 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004474
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004475 intel_crtc->cursor_x = x;
4476 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004477
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004478 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004479
4480 return 0;
4481}
4482
4483/** Sets the color ramps on behalf of RandR */
4484void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4485 u16 blue, int regno)
4486{
4487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4488
4489 intel_crtc->lut_r[regno] = red >> 8;
4490 intel_crtc->lut_g[regno] = green >> 8;
4491 intel_crtc->lut_b[regno] = blue >> 8;
4492}
4493
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004494void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4495 u16 *blue, int regno)
4496{
4497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4498
4499 *red = intel_crtc->lut_r[regno] << 8;
4500 *green = intel_crtc->lut_g[regno] << 8;
4501 *blue = intel_crtc->lut_b[regno] << 8;
4502}
4503
Jesse Barnes79e53942008-11-07 14:24:08 -08004504static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004505 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004506{
James Simmons72034252010-08-03 01:33:19 +01004507 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004509
James Simmons72034252010-08-03 01:33:19 +01004510 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004511 intel_crtc->lut_r[i] = red[i] >> 8;
4512 intel_crtc->lut_g[i] = green[i] >> 8;
4513 intel_crtc->lut_b[i] = blue[i] >> 8;
4514 }
4515
4516 intel_crtc_load_lut(crtc);
4517}
4518
4519/**
4520 * Get a pipe with a simple mode set on it for doing load-based monitor
4521 * detection.
4522 *
4523 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004524 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004525 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004526 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004527 * configured for it. In the future, it could choose to temporarily disable
4528 * some outputs to free up a pipe for its use.
4529 *
4530 * \return crtc, or NULL if no pipes are available.
4531 */
4532
4533/* VESA 640x480x72Hz mode to set on the pipe */
4534static struct drm_display_mode load_detect_mode = {
4535 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4536 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4537};
4538
Eric Anholt21d40d32010-03-25 11:11:14 -07004539struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004540 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004541 struct drm_display_mode *mode,
4542 int *dpms_mode)
4543{
4544 struct intel_crtc *intel_crtc;
4545 struct drm_crtc *possible_crtc;
4546 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01004547 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004548 struct drm_crtc *crtc = NULL;
4549 struct drm_device *dev = encoder->dev;
4550 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4551 struct drm_crtc_helper_funcs *crtc_funcs;
4552 int i = -1;
4553
4554 /*
4555 * Algorithm gets a little messy:
4556 * - if the connector already has an assigned crtc, use it (but make
4557 * sure it's on first)
4558 * - try to find the first unused crtc that can drive this connector,
4559 * and use that if we find one
4560 * - if there are no unused crtcs available, try to use the first
4561 * one we found that supports the connector
4562 */
4563
4564 /* See if we already have a CRTC for this connector */
4565 if (encoder->crtc) {
4566 crtc = encoder->crtc;
4567 /* Make sure the crtc and connector are running */
4568 intel_crtc = to_intel_crtc(crtc);
4569 *dpms_mode = intel_crtc->dpms_mode;
4570 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4571 crtc_funcs = crtc->helper_private;
4572 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4573 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4574 }
4575 return crtc;
4576 }
4577
4578 /* Find an unused one (if possible) */
4579 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4580 i++;
4581 if (!(encoder->possible_crtcs & (1 << i)))
4582 continue;
4583 if (!possible_crtc->enabled) {
4584 crtc = possible_crtc;
4585 break;
4586 }
4587 if (!supported_crtc)
4588 supported_crtc = possible_crtc;
4589 }
4590
4591 /*
4592 * If we didn't find an unused CRTC, don't use any.
4593 */
4594 if (!crtc) {
4595 return NULL;
4596 }
4597
4598 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004599 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004600 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004601
4602 intel_crtc = to_intel_crtc(crtc);
4603 *dpms_mode = intel_crtc->dpms_mode;
4604
4605 if (!crtc->enabled) {
4606 if (!mode)
4607 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004608 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004609 } else {
4610 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4611 crtc_funcs = crtc->helper_private;
4612 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4613 }
4614
4615 /* Add this connector to the crtc */
4616 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4617 encoder_funcs->commit(encoder);
4618 }
4619 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004620 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004621
4622 return crtc;
4623}
4624
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004625void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4626 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004627{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004628 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004629 struct drm_device *dev = encoder->dev;
4630 struct drm_crtc *crtc = encoder->crtc;
4631 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4632 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4633
Eric Anholt21d40d32010-03-25 11:11:14 -07004634 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004635 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004636 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004637 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004638 crtc->enabled = drm_helper_crtc_in_use(crtc);
4639 drm_helper_disable_unused_functions(dev);
4640 }
4641
Eric Anholtc751ce42010-03-25 11:48:48 -07004642 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004643 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4644 if (encoder->crtc == crtc)
4645 encoder_funcs->dpms(encoder, dpms_mode);
4646 crtc_funcs->dpms(crtc, dpms_mode);
4647 }
4648}
4649
4650/* Returns the clock of the currently programmed mode of the given pipe. */
4651static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4652{
4653 struct drm_i915_private *dev_priv = dev->dev_private;
4654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4655 int pipe = intel_crtc->pipe;
4656 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4657 u32 fp;
4658 intel_clock_t clock;
4659
4660 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4661 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4662 else
4663 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4664
4665 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004666 if (IS_PINEVIEW(dev)) {
4667 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4668 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004669 } else {
4670 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4671 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4672 }
4673
Jesse Barnes79e53942008-11-07 14:24:08 -08004674 if (IS_I9XX(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004675 if (IS_PINEVIEW(dev))
4676 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4677 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004678 else
4679 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004680 DPLL_FPA01_P1_POST_DIV_SHIFT);
4681
4682 switch (dpll & DPLL_MODE_MASK) {
4683 case DPLLB_MODE_DAC_SERIAL:
4684 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4685 5 : 10;
4686 break;
4687 case DPLLB_MODE_LVDS:
4688 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4689 7 : 14;
4690 break;
4691 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004692 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004693 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4694 return 0;
4695 }
4696
4697 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004698 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004699 } else {
4700 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4701
4702 if (is_lvds) {
4703 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4704 DPLL_FPA01_P1_POST_DIV_SHIFT);
4705 clock.p2 = 14;
4706
4707 if ((dpll & PLL_REF_INPUT_MASK) ==
4708 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4709 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004710 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004711 } else
Shaohua Li21778322009-02-23 15:19:16 +08004712 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004713 } else {
4714 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4715 clock.p1 = 2;
4716 else {
4717 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4718 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4719 }
4720 if (dpll & PLL_P2_DIVIDE_BY_4)
4721 clock.p2 = 4;
4722 else
4723 clock.p2 = 2;
4724
Shaohua Li21778322009-02-23 15:19:16 +08004725 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004726 }
4727 }
4728
4729 /* XXX: It would be nice to validate the clocks, but we can't reuse
4730 * i830PllIsValid() because it relies on the xf86_config connector
4731 * configuration being accurate, which it isn't necessarily.
4732 */
4733
4734 return clock.dot;
4735}
4736
4737/** Returns the currently programmed mode of the given pipe. */
4738struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4739 struct drm_crtc *crtc)
4740{
4741 struct drm_i915_private *dev_priv = dev->dev_private;
4742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4743 int pipe = intel_crtc->pipe;
4744 struct drm_display_mode *mode;
4745 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4746 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4747 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4748 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4749
4750 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4751 if (!mode)
4752 return NULL;
4753
4754 mode->clock = intel_crtc_clock_get(dev, crtc);
4755 mode->hdisplay = (htot & 0xffff) + 1;
4756 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4757 mode->hsync_start = (hsync & 0xffff) + 1;
4758 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4759 mode->vdisplay = (vtot & 0xffff) + 1;
4760 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4761 mode->vsync_start = (vsync & 0xffff) + 1;
4762 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4763
4764 drm_mode_set_name(mode);
4765 drm_mode_set_crtcinfo(mode, 0);
4766
4767 return mode;
4768}
4769
Jesse Barnes652c3932009-08-17 13:31:43 -07004770#define GPU_IDLE_TIMEOUT 500 /* ms */
4771
4772/* When this timer fires, we've been idle for awhile */
4773static void intel_gpu_idle_timer(unsigned long arg)
4774{
4775 struct drm_device *dev = (struct drm_device *)arg;
4776 drm_i915_private_t *dev_priv = dev->dev_private;
4777
Zhao Yakui44d98a62009-10-09 11:39:40 +08004778 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004779
4780 dev_priv->busy = false;
4781
Eric Anholt01dfba92009-09-06 15:18:53 -07004782 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004783}
4784
Jesse Barnes652c3932009-08-17 13:31:43 -07004785#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4786
4787static void intel_crtc_idle_timer(unsigned long arg)
4788{
4789 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4790 struct drm_crtc *crtc = &intel_crtc->base;
4791 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4792
Zhao Yakui44d98a62009-10-09 11:39:40 +08004793 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004794
4795 intel_crtc->busy = false;
4796
Eric Anholt01dfba92009-09-06 15:18:53 -07004797 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004798}
4799
Daniel Vetter3dec0092010-08-20 21:40:52 +02004800static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07004801{
4802 struct drm_device *dev = crtc->dev;
4803 drm_i915_private_t *dev_priv = dev->dev_private;
4804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4805 int pipe = intel_crtc->pipe;
4806 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4807 int dpll = I915_READ(dpll_reg);
4808
Eric Anholtbad720f2009-10-22 16:11:14 -07004809 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004810 return;
4811
4812 if (!dev_priv->lvds_downclock_avail)
4813 return;
4814
4815 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004816 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004817
4818 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004819 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4820 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004821
4822 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4823 I915_WRITE(dpll_reg, dpll);
4824 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004825 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004826 dpll = I915_READ(dpll_reg);
4827 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004828 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004829
4830 /* ...and lock them again */
4831 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4832 }
4833
4834 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004835 mod_timer(&intel_crtc->idle_timer, jiffies +
4836 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004837}
4838
4839static void intel_decrease_pllclock(struct drm_crtc *crtc)
4840{
4841 struct drm_device *dev = crtc->dev;
4842 drm_i915_private_t *dev_priv = dev->dev_private;
4843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4844 int pipe = intel_crtc->pipe;
4845 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4846 int dpll = I915_READ(dpll_reg);
4847
Eric Anholtbad720f2009-10-22 16:11:14 -07004848 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004849 return;
4850
4851 if (!dev_priv->lvds_downclock_avail)
4852 return;
4853
4854 /*
4855 * Since this is called by a timer, we should never get here in
4856 * the manual case.
4857 */
4858 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004859 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004860
4861 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004862 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4863 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004864
4865 dpll |= DISPLAY_RATE_SELECT_FPA1;
4866 I915_WRITE(dpll_reg, dpll);
4867 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004868 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004869 dpll = I915_READ(dpll_reg);
4870 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004871 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004872
4873 /* ...and lock them again */
4874 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4875 }
4876
4877}
4878
4879/**
4880 * intel_idle_update - adjust clocks for idleness
4881 * @work: work struct
4882 *
4883 * Either the GPU or display (or both) went idle. Check the busy status
4884 * here and adjust the CRTC and GPU clocks as necessary.
4885 */
4886static void intel_idle_update(struct work_struct *work)
4887{
4888 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4889 idle_work);
4890 struct drm_device *dev = dev_priv->dev;
4891 struct drm_crtc *crtc;
4892 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004893 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004894
4895 if (!i915_powersave)
4896 return;
4897
4898 mutex_lock(&dev->struct_mutex);
4899
Jesse Barnes7648fa92010-05-20 14:28:11 -07004900 i915_update_gfx_val(dev_priv);
4901
Jesse Barnes652c3932009-08-17 13:31:43 -07004902 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4903 /* Skip inactive CRTCs */
4904 if (!crtc->fb)
4905 continue;
4906
Li Peng45ac22c2010-06-12 23:38:35 +08004907 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004908 intel_crtc = to_intel_crtc(crtc);
4909 if (!intel_crtc->busy)
4910 intel_decrease_pllclock(crtc);
4911 }
4912
Li Peng45ac22c2010-06-12 23:38:35 +08004913 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4914 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4915 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4916 }
4917
Jesse Barnes652c3932009-08-17 13:31:43 -07004918 mutex_unlock(&dev->struct_mutex);
4919}
4920
4921/**
4922 * intel_mark_busy - mark the GPU and possibly the display busy
4923 * @dev: drm device
4924 * @obj: object we're operating on
4925 *
4926 * Callers can use this function to indicate that the GPU is busy processing
4927 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4928 * buffer), we'll also mark the display as busy, so we know to increase its
4929 * clock frequency.
4930 */
4931void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4932{
4933 drm_i915_private_t *dev_priv = dev->dev_private;
4934 struct drm_crtc *crtc = NULL;
4935 struct intel_framebuffer *intel_fb;
4936 struct intel_crtc *intel_crtc;
4937
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004938 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4939 return;
4940
Li Peng060e6452010-02-10 01:54:24 +08004941 if (!dev_priv->busy) {
4942 if (IS_I945G(dev) || IS_I945GM(dev)) {
4943 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004944
Li Peng060e6452010-02-10 01:54:24 +08004945 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4946 fw_blc_self = I915_READ(FW_BLC_SELF);
4947 fw_blc_self &= ~FW_BLC_SELF_EN;
4948 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4949 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004950 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004951 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004952 mod_timer(&dev_priv->idle_timer, jiffies +
4953 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004954
4955 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4956 if (!crtc->fb)
4957 continue;
4958
4959 intel_crtc = to_intel_crtc(crtc);
4960 intel_fb = to_intel_framebuffer(crtc->fb);
4961 if (intel_fb->obj == obj) {
4962 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004963 if (IS_I945G(dev) || IS_I945GM(dev)) {
4964 u32 fw_blc_self;
4965
4966 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4967 fw_blc_self = I915_READ(FW_BLC_SELF);
4968 fw_blc_self &= ~FW_BLC_SELF_EN;
4969 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4970 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004971 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004972 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07004973 intel_crtc->busy = true;
4974 } else {
4975 /* Busy -> busy, put off timer */
4976 mod_timer(&intel_crtc->idle_timer, jiffies +
4977 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4978 }
4979 }
4980 }
4981}
4982
Jesse Barnes79e53942008-11-07 14:24:08 -08004983static void intel_crtc_destroy(struct drm_crtc *crtc)
4984{
4985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004986 struct drm_device *dev = crtc->dev;
4987 struct intel_unpin_work *work;
4988 unsigned long flags;
4989
4990 spin_lock_irqsave(&dev->event_lock, flags);
4991 work = intel_crtc->unpin_work;
4992 intel_crtc->unpin_work = NULL;
4993 spin_unlock_irqrestore(&dev->event_lock, flags);
4994
4995 if (work) {
4996 cancel_work_sync(&work->work);
4997 kfree(work);
4998 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004999
5000 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005001
Jesse Barnes79e53942008-11-07 14:24:08 -08005002 kfree(intel_crtc);
5003}
5004
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005005static void intel_unpin_work_fn(struct work_struct *__work)
5006{
5007 struct intel_unpin_work *work =
5008 container_of(__work, struct intel_unpin_work, work);
5009
5010 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005011 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08005012 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005013 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005014 mutex_unlock(&work->dev->struct_mutex);
5015 kfree(work);
5016}
5017
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005018static void do_intel_finish_page_flip(struct drm_device *dev,
5019 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005020{
5021 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5023 struct intel_unpin_work *work;
5024 struct drm_i915_gem_object *obj_priv;
5025 struct drm_pending_vblank_event *e;
5026 struct timeval now;
5027 unsigned long flags;
5028
5029 /* Ignore early vblank irqs */
5030 if (intel_crtc == NULL)
5031 return;
5032
5033 spin_lock_irqsave(&dev->event_lock, flags);
5034 work = intel_crtc->unpin_work;
5035 if (work == NULL || !work->pending) {
5036 spin_unlock_irqrestore(&dev->event_lock, flags);
5037 return;
5038 }
5039
5040 intel_crtc->unpin_work = NULL;
5041 drm_vblank_put(dev, intel_crtc->pipe);
5042
5043 if (work->event) {
5044 e = work->event;
5045 do_gettimeofday(&now);
5046 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
5047 e->event.tv_sec = now.tv_sec;
5048 e->event.tv_usec = now.tv_usec;
5049 list_add_tail(&e->base.link,
5050 &e->base.file_priv->event_list);
5051 wake_up_interruptible(&e->base.file_priv->event_wait);
5052 }
5053
5054 spin_unlock_irqrestore(&dev->event_lock, flags);
5055
Daniel Vetter23010e42010-03-08 13:35:02 +01005056 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005057
5058 /* Initial scanout buffer will have a 0 pending flip count */
5059 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
5060 atomic_dec_and_test(&obj_priv->pending_flip))
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005061 DRM_WAKEUP(&dev_priv->pending_flip_queue);
5062 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005063
5064 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005065}
5066
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005067void intel_finish_page_flip(struct drm_device *dev, int pipe)
5068{
5069 drm_i915_private_t *dev_priv = dev->dev_private;
5070 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5071
5072 do_intel_finish_page_flip(dev, crtc);
5073}
5074
5075void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5076{
5077 drm_i915_private_t *dev_priv = dev->dev_private;
5078 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5079
5080 do_intel_finish_page_flip(dev, crtc);
5081}
5082
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005083void intel_prepare_page_flip(struct drm_device *dev, int plane)
5084{
5085 drm_i915_private_t *dev_priv = dev->dev_private;
5086 struct intel_crtc *intel_crtc =
5087 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5088 unsigned long flags;
5089
5090 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005091 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005092 if ((++intel_crtc->unpin_work->pending) > 1)
5093 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005094 } else {
5095 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5096 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005097 spin_unlock_irqrestore(&dev->event_lock, flags);
5098}
5099
5100static int intel_crtc_page_flip(struct drm_crtc *crtc,
5101 struct drm_framebuffer *fb,
5102 struct drm_pending_vblank_event *event)
5103{
5104 struct drm_device *dev = crtc->dev;
5105 struct drm_i915_private *dev_priv = dev->dev_private;
5106 struct intel_framebuffer *intel_fb;
5107 struct drm_i915_gem_object *obj_priv;
5108 struct drm_gem_object *obj;
5109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5110 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005111 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005112 int pipe = intel_crtc->pipe;
5113 u32 pf, pipesrc;
5114 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005115
5116 work = kzalloc(sizeof *work, GFP_KERNEL);
5117 if (work == NULL)
5118 return -ENOMEM;
5119
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005120 work->event = event;
5121 work->dev = crtc->dev;
5122 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005123 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005124 INIT_WORK(&work->work, intel_unpin_work_fn);
5125
5126 /* We borrow the event spin lock for protecting unpin_work */
5127 spin_lock_irqsave(&dev->event_lock, flags);
5128 if (intel_crtc->unpin_work) {
5129 spin_unlock_irqrestore(&dev->event_lock, flags);
5130 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005131
5132 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005133 return -EBUSY;
5134 }
5135 intel_crtc->unpin_work = work;
5136 spin_unlock_irqrestore(&dev->event_lock, flags);
5137
5138 intel_fb = to_intel_framebuffer(fb);
5139 obj = intel_fb->obj;
5140
Chris Wilson468f0b42010-05-27 13:18:13 +01005141 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005142 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson96b099f2010-06-07 14:03:04 +01005143 if (ret)
5144 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005145
Jesse Barnes75dfca82010-02-10 15:09:44 -08005146 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005147 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08005148 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005149
5150 crtc->fb = fb;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01005151 ret = i915_gem_object_flush_write_domain(obj);
5152 if (ret)
5153 goto cleanup_objs;
Chris Wilson96b099f2010-06-07 14:03:04 +01005154
5155 ret = drm_vblank_get(dev, intel_crtc->pipe);
5156 if (ret)
5157 goto cleanup_objs;
5158
Daniel Vetter23010e42010-03-08 13:35:02 +01005159 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005160 atomic_inc(&obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005161 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005162
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005163 if (IS_GEN3(dev) || IS_GEN2(dev)) {
Chris Wilson52e68632010-08-08 10:15:59 +01005164 u32 flip_mask;
5165
5166 if (intel_crtc->plane)
5167 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5168 else
5169 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5170
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005171 BEGIN_LP_RING(2);
5172 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5173 OUT_RING(0);
5174 ADVANCE_LP_RING();
5175 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005176
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005177 work->enable_stall_check = true;
5178
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005179 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005180 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005181
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005182 BEGIN_LP_RING(4);
Chris Wilson52e68632010-08-08 10:15:59 +01005183 switch(INTEL_INFO(dev)->gen) {
5184 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005185 OUT_RING(MI_DISPLAY_FLIP |
5186 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5187 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005188 OUT_RING(obj_priv->gtt_offset + offset);
5189 OUT_RING(MI_NOOP);
5190 break;
5191
5192 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005193 OUT_RING(MI_DISPLAY_FLIP_I915 |
5194 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5195 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005196 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005197 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005198 break;
5199
5200 case 4:
5201 case 5:
5202 /* i965+ uses the linear or tiled offsets from the
5203 * Display Registers (which do not change across a page-flip)
5204 * so we need only reprogram the base address.
5205 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005206 OUT_RING(MI_DISPLAY_FLIP |
5207 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5208 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005209 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5210
5211 /* XXX Enabling the panel-fitter across page-flip is so far
5212 * untested on non-native modes, so ignore it for now.
5213 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5214 */
5215 pf = 0;
5216 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5217 OUT_RING(pf | pipesrc);
5218 break;
5219
5220 case 6:
5221 OUT_RING(MI_DISPLAY_FLIP |
5222 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5223 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5224 OUT_RING(obj_priv->gtt_offset);
5225
5226 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5227 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5228 OUT_RING(pf | pipesrc);
5229 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005230 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005231 ADVANCE_LP_RING();
5232
5233 mutex_unlock(&dev->struct_mutex);
5234
Jesse Barnese5510fa2010-07-01 16:48:37 -07005235 trace_i915_flip_request(intel_crtc->plane, obj);
5236
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005237 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005238
5239cleanup_objs:
5240 drm_gem_object_unreference(work->old_fb_obj);
5241 drm_gem_object_unreference(obj);
5242cleanup_work:
5243 mutex_unlock(&dev->struct_mutex);
5244
5245 spin_lock_irqsave(&dev->event_lock, flags);
5246 intel_crtc->unpin_work = NULL;
5247 spin_unlock_irqrestore(&dev->event_lock, flags);
5248
5249 kfree(work);
5250
5251 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005252}
5253
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005254static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005255 .dpms = intel_crtc_dpms,
5256 .mode_fixup = intel_crtc_mode_fixup,
5257 .mode_set = intel_crtc_mode_set,
5258 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005259 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10005260 .load_lut = intel_crtc_load_lut,
Jesse Barnes79e53942008-11-07 14:24:08 -08005261};
5262
5263static const struct drm_crtc_funcs intel_crtc_funcs = {
5264 .cursor_set = intel_crtc_cursor_set,
5265 .cursor_move = intel_crtc_cursor_move,
5266 .gamma_set = intel_crtc_gamma_set,
5267 .set_config = drm_crtc_helper_set_config,
5268 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005269 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005270};
5271
5272
Hannes Ederb358d0a2008-12-18 21:18:47 +01005273static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005274{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005275 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005276 struct intel_crtc *intel_crtc;
5277 int i;
5278
5279 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5280 if (intel_crtc == NULL)
5281 return;
5282
5283 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5284
5285 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
5286 intel_crtc->pipe = pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08005287 intel_crtc->plane = pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005288 for (i = 0; i < 256; i++) {
5289 intel_crtc->lut_r[i] = i;
5290 intel_crtc->lut_g[i] = i;
5291 intel_crtc->lut_b[i] = i;
5292 }
5293
Jesse Barnes80824002009-09-10 15:28:06 -07005294 /* Swap pipes & planes for FBC on pre-965 */
5295 intel_crtc->pipe = pipe;
5296 intel_crtc->plane = pipe;
5297 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005298 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07005299 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
5300 }
5301
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005302 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5303 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5304 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5305 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5306
Jesse Barnes79e53942008-11-07 14:24:08 -08005307 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005308 intel_crtc->dpms_mode = -1;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005309
5310 if (HAS_PCH_SPLIT(dev)) {
5311 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5312 intel_helper_funcs.commit = ironlake_crtc_commit;
5313 } else {
5314 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5315 intel_helper_funcs.commit = i9xx_crtc_commit;
5316 }
5317
Jesse Barnes79e53942008-11-07 14:24:08 -08005318 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5319
Jesse Barnes652c3932009-08-17 13:31:43 -07005320 intel_crtc->busy = false;
5321
5322 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5323 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005324}
5325
Carl Worth08d7b3d2009-04-29 14:43:54 -07005326int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5327 struct drm_file *file_priv)
5328{
5329 drm_i915_private_t *dev_priv = dev->dev_private;
5330 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005331 struct drm_mode_object *drmmode_obj;
5332 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005333
5334 if (!dev_priv) {
5335 DRM_ERROR("called with no initialization\n");
5336 return -EINVAL;
5337 }
5338
Daniel Vetterc05422d2009-08-11 16:05:30 +02005339 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5340 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005341
Daniel Vetterc05422d2009-08-11 16:05:30 +02005342 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005343 DRM_ERROR("no such CRTC id\n");
5344 return -EINVAL;
5345 }
5346
Daniel Vetterc05422d2009-08-11 16:05:30 +02005347 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5348 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005349
Daniel Vetterc05422d2009-08-11 16:05:30 +02005350 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005351}
5352
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005353static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005354{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005355 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005356 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005357 int entry = 0;
5358
Chris Wilson4ef69c72010-09-09 15:14:28 +01005359 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5360 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005361 index_mask |= (1 << entry);
5362 entry++;
5363 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01005364
Jesse Barnes79e53942008-11-07 14:24:08 -08005365 return index_mask;
5366}
5367
Jesse Barnes79e53942008-11-07 14:24:08 -08005368static void intel_setup_outputs(struct drm_device *dev)
5369{
Eric Anholt725e30a2009-01-22 13:01:02 -08005370 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005371 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005372 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005373
Zhenyu Wang541998a2009-06-05 15:38:44 +08005374 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005375 intel_lvds_init(dev);
5376
Eric Anholtbad720f2009-10-22 16:11:14 -07005377 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005378 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005379
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005380 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5381 intel_dp_init(dev, DP_A);
5382
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005383 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5384 intel_dp_init(dev, PCH_DP_D);
5385 }
5386
5387 intel_crt_init(dev);
5388
5389 if (HAS_PCH_SPLIT(dev)) {
5390 int found;
5391
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005392 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005393 /* PCH SDVOB multiplex with HDMIB */
5394 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005395 if (!found)
5396 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005397 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5398 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005399 }
5400
5401 if (I915_READ(HDMIC) & PORT_DETECTED)
5402 intel_hdmi_init(dev, HDMIC);
5403
5404 if (I915_READ(HDMID) & PORT_DETECTED)
5405 intel_hdmi_init(dev, HDMID);
5406
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005407 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5408 intel_dp_init(dev, PCH_DP_C);
5409
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005410 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005411 intel_dp_init(dev, PCH_DP_D);
5412
Zhenyu Wang103a1962009-11-27 11:44:36 +08005413 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005414 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005415
Eric Anholt725e30a2009-01-22 13:01:02 -08005416 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005417 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005418 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005419 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5420 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005421 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005422 }
Ma Ling27185ae2009-08-24 13:50:23 +08005423
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005424 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5425 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005426 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005427 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005428 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005429
5430 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005431
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005432 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5433 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005434 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005435 }
Ma Ling27185ae2009-08-24 13:50:23 +08005436
5437 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5438
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005439 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5440 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005441 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005442 }
5443 if (SUPPORTS_INTEGRATED_DP(dev)) {
5444 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005445 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005446 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005447 }
Ma Ling27185ae2009-08-24 13:50:23 +08005448
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005449 if (SUPPORTS_INTEGRATED_DP(dev) &&
5450 (I915_READ(DP_D) & DP_DETECTED)) {
5451 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005452 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005453 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005454 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005455 intel_dvo_init(dev);
5456
Zhenyu Wang103a1962009-11-27 11:44:36 +08005457 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005458 intel_tv_init(dev);
5459
Chris Wilson4ef69c72010-09-09 15:14:28 +01005460 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5461 encoder->base.possible_crtcs = encoder->crtc_mask;
5462 encoder->base.possible_clones =
5463 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005464 }
5465}
5466
5467static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5468{
5469 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005470
5471 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005472 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005473
5474 kfree(intel_fb);
5475}
5476
5477static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5478 struct drm_file *file_priv,
5479 unsigned int *handle)
5480{
5481 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5482 struct drm_gem_object *object = intel_fb->obj;
5483
5484 return drm_gem_handle_create(file_priv, object, handle);
5485}
5486
5487static const struct drm_framebuffer_funcs intel_fb_funcs = {
5488 .destroy = intel_user_framebuffer_destroy,
5489 .create_handle = intel_user_framebuffer_create_handle,
5490};
5491
Dave Airlie38651672010-03-30 05:34:13 +00005492int intel_framebuffer_init(struct drm_device *dev,
5493 struct intel_framebuffer *intel_fb,
5494 struct drm_mode_fb_cmd *mode_cmd,
5495 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005496{
Chris Wilson57cd6502010-08-08 12:34:44 +01005497 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005498 int ret;
5499
Chris Wilson57cd6502010-08-08 12:34:44 +01005500 if (obj_priv->tiling_mode == I915_TILING_Y)
5501 return -EINVAL;
5502
5503 if (mode_cmd->pitch & 63)
5504 return -EINVAL;
5505
5506 switch (mode_cmd->bpp) {
5507 case 8:
5508 case 16:
5509 case 24:
5510 case 32:
5511 break;
5512 default:
5513 return -EINVAL;
5514 }
5515
Jesse Barnes79e53942008-11-07 14:24:08 -08005516 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5517 if (ret) {
5518 DRM_ERROR("framebuffer init failed %d\n", ret);
5519 return ret;
5520 }
5521
5522 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005523 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005524 return 0;
5525}
5526
Jesse Barnes79e53942008-11-07 14:24:08 -08005527static struct drm_framebuffer *
5528intel_user_framebuffer_create(struct drm_device *dev,
5529 struct drm_file *filp,
5530 struct drm_mode_fb_cmd *mode_cmd)
5531{
5532 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005533 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005534 int ret;
5535
5536 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5537 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005538 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005539
Dave Airlie38651672010-03-30 05:34:13 +00005540 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5541 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005542 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005543
5544 ret = intel_framebuffer_init(dev, intel_fb,
5545 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005546 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005547 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005548 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005549 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005550 }
5551
Dave Airlie38651672010-03-30 05:34:13 +00005552 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005553}
5554
Jesse Barnes79e53942008-11-07 14:24:08 -08005555static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005556 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005557 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005558};
5559
Chris Wilson9ea8d052010-01-04 18:57:56 +00005560static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005561intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005562{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005563 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005564 int ret;
5565
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005566 ctx = i915_gem_alloc_object(dev, 4096);
5567 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005568 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5569 return NULL;
5570 }
5571
5572 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005573 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005574 if (ret) {
5575 DRM_ERROR("failed to pin power context: %d\n", ret);
5576 goto err_unref;
5577 }
5578
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005579 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005580 if (ret) {
5581 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5582 goto err_unpin;
5583 }
5584 mutex_unlock(&dev->struct_mutex);
5585
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005586 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005587
5588err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005589 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005590err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005591 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005592 mutex_unlock(&dev->struct_mutex);
5593 return NULL;
5594}
5595
Jesse Barnes7648fa92010-05-20 14:28:11 -07005596bool ironlake_set_drps(struct drm_device *dev, u8 val)
5597{
5598 struct drm_i915_private *dev_priv = dev->dev_private;
5599 u16 rgvswctl;
5600
5601 rgvswctl = I915_READ16(MEMSWCTL);
5602 if (rgvswctl & MEMCTL_CMD_STS) {
5603 DRM_DEBUG("gpu busy, RCS change rejected\n");
5604 return false; /* still busy with another command */
5605 }
5606
5607 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5608 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5609 I915_WRITE16(MEMSWCTL, rgvswctl);
5610 POSTING_READ16(MEMSWCTL);
5611
5612 rgvswctl |= MEMCTL_CMD_STS;
5613 I915_WRITE16(MEMSWCTL, rgvswctl);
5614
5615 return true;
5616}
5617
Jesse Barnesf97108d2010-01-29 11:27:07 -08005618void ironlake_enable_drps(struct drm_device *dev)
5619{
5620 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005621 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005622 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005623
5624 /* 100ms RC evaluation intervals */
5625 I915_WRITE(RCUPEI, 100000);
5626 I915_WRITE(RCDNEI, 100000);
5627
5628 /* Set max/min thresholds to 90ms and 80ms respectively */
5629 I915_WRITE(RCBMAXAVG, 90000);
5630 I915_WRITE(RCBMINAVG, 80000);
5631
5632 I915_WRITE(MEMIHYST, 1);
5633
5634 /* Set up min, max, and cur for interrupt handling */
5635 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5636 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5637 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5638 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005639 fstart = fmax;
5640
Jesse Barnesf97108d2010-01-29 11:27:07 -08005641 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5642 PXVFREQ_PX_SHIFT;
5643
Jesse Barnes7648fa92010-05-20 14:28:11 -07005644 dev_priv->fmax = fstart; /* IPS callback will increase this */
5645 dev_priv->fstart = fstart;
5646
5647 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005648 dev_priv->min_delay = fmin;
5649 dev_priv->cur_delay = fstart;
5650
Jesse Barnes7648fa92010-05-20 14:28:11 -07005651 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5652 fstart);
5653
Jesse Barnesf97108d2010-01-29 11:27:07 -08005654 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5655
5656 /*
5657 * Interrupts will be enabled in ironlake_irq_postinstall
5658 */
5659
5660 I915_WRITE(VIDSTART, vstart);
5661 POSTING_READ(VIDSTART);
5662
5663 rgvmodectl |= MEMMODE_SWMODE_EN;
5664 I915_WRITE(MEMMODECTL, rgvmodectl);
5665
Chris Wilson481b6af2010-08-23 17:43:35 +01005666 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01005667 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005668 msleep(1);
5669
Jesse Barnes7648fa92010-05-20 14:28:11 -07005670 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005671
Jesse Barnes7648fa92010-05-20 14:28:11 -07005672 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5673 I915_READ(0x112e0);
5674 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5675 dev_priv->last_count2 = I915_READ(0x112f4);
5676 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005677}
5678
5679void ironlake_disable_drps(struct drm_device *dev)
5680{
5681 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005682 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005683
5684 /* Ack interrupts, disable EFC interrupt */
5685 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5686 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5687 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5688 I915_WRITE(DEIIR, DE_PCU_EVENT);
5689 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5690
5691 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005692 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005693 msleep(1);
5694 rgvswctl |= MEMCTL_CMD_STS;
5695 I915_WRITE(MEMSWCTL, rgvswctl);
5696 msleep(1);
5697
5698}
5699
Jesse Barnes7648fa92010-05-20 14:28:11 -07005700static unsigned long intel_pxfreq(u32 vidfreq)
5701{
5702 unsigned long freq;
5703 int div = (vidfreq & 0x3f0000) >> 16;
5704 int post = (vidfreq & 0x3000) >> 12;
5705 int pre = (vidfreq & 0x7);
5706
5707 if (!pre)
5708 return 0;
5709
5710 freq = ((div * 133333) / ((1<<post) * pre));
5711
5712 return freq;
5713}
5714
5715void intel_init_emon(struct drm_device *dev)
5716{
5717 struct drm_i915_private *dev_priv = dev->dev_private;
5718 u32 lcfuse;
5719 u8 pxw[16];
5720 int i;
5721
5722 /* Disable to program */
5723 I915_WRITE(ECR, 0);
5724 POSTING_READ(ECR);
5725
5726 /* Program energy weights for various events */
5727 I915_WRITE(SDEW, 0x15040d00);
5728 I915_WRITE(CSIEW0, 0x007f0000);
5729 I915_WRITE(CSIEW1, 0x1e220004);
5730 I915_WRITE(CSIEW2, 0x04000004);
5731
5732 for (i = 0; i < 5; i++)
5733 I915_WRITE(PEW + (i * 4), 0);
5734 for (i = 0; i < 3; i++)
5735 I915_WRITE(DEW + (i * 4), 0);
5736
5737 /* Program P-state weights to account for frequency power adjustment */
5738 for (i = 0; i < 16; i++) {
5739 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5740 unsigned long freq = intel_pxfreq(pxvidfreq);
5741 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5742 PXVFREQ_PX_SHIFT;
5743 unsigned long val;
5744
5745 val = vid * vid;
5746 val *= (freq / 1000);
5747 val *= 255;
5748 val /= (127*127*900);
5749 if (val > 0xff)
5750 DRM_ERROR("bad pxval: %ld\n", val);
5751 pxw[i] = val;
5752 }
5753 /* Render standby states get 0 weight */
5754 pxw[14] = 0;
5755 pxw[15] = 0;
5756
5757 for (i = 0; i < 4; i++) {
5758 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5759 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5760 I915_WRITE(PXW + (i * 4), val);
5761 }
5762
5763 /* Adjust magic regs to magic values (more experimental results) */
5764 I915_WRITE(OGW0, 0);
5765 I915_WRITE(OGW1, 0);
5766 I915_WRITE(EG0, 0x00007f00);
5767 I915_WRITE(EG1, 0x0000000e);
5768 I915_WRITE(EG2, 0x000e0000);
5769 I915_WRITE(EG3, 0x68000300);
5770 I915_WRITE(EG4, 0x42000000);
5771 I915_WRITE(EG5, 0x00140031);
5772 I915_WRITE(EG6, 0);
5773 I915_WRITE(EG7, 0);
5774
5775 for (i = 0; i < 8; i++)
5776 I915_WRITE(PXWL + (i * 4), 0);
5777
5778 /* Enable PMON + select events */
5779 I915_WRITE(ECR, 0x80000019);
5780
5781 lcfuse = I915_READ(LCFUSE02);
5782
5783 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5784}
5785
Jesse Barnes652c3932009-08-17 13:31:43 -07005786void intel_init_clock_gating(struct drm_device *dev)
5787{
5788 struct drm_i915_private *dev_priv = dev->dev_private;
5789
5790 /*
5791 * Disable clock gating reported to work incorrectly according to the
5792 * specs, but enable as much else as we can.
5793 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005794 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005795 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5796
5797 if (IS_IRONLAKE(dev)) {
5798 /* Required for FBC */
5799 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5800 /* Required for CxSR */
5801 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5802
5803 I915_WRITE(PCH_3DCGDIS0,
5804 MARIUNIT_CLOCK_GATE_DISABLE |
5805 SVSMUNIT_CLOCK_GATE_DISABLE);
5806 }
5807
5808 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005809
5810 /*
5811 * According to the spec the following bits should be set in
5812 * order to enable memory self-refresh
5813 * The bit 22/21 of 0x42004
5814 * The bit 5 of 0x42020
5815 * The bit 15 of 0x45000
5816 */
5817 if (IS_IRONLAKE(dev)) {
5818 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5819 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5820 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5821 I915_WRITE(ILK_DSPCLK_GATE,
5822 (I915_READ(ILK_DSPCLK_GATE) |
5823 ILK_DPARB_CLK_GATE));
5824 I915_WRITE(DISP_ARB_CTL,
5825 (I915_READ(DISP_ARB_CTL) |
5826 DISP_FBC_WM_DIS));
5827 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005828 /*
5829 * Based on the document from hardware guys the following bits
5830 * should be set unconditionally in order to enable FBC.
5831 * The bit 22 of 0x42000
5832 * The bit 22 of 0x42004
5833 * The bit 7,8,9 of 0x42020.
5834 */
5835 if (IS_IRONLAKE_M(dev)) {
5836 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5837 I915_READ(ILK_DISPLAY_CHICKEN1) |
5838 ILK_FBCQ_DIS);
5839 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5840 I915_READ(ILK_DISPLAY_CHICKEN2) |
5841 ILK_DPARB_GATE);
5842 I915_WRITE(ILK_DSPCLK_GATE,
5843 I915_READ(ILK_DSPCLK_GATE) |
5844 ILK_DPFC_DIS1 |
5845 ILK_DPFC_DIS2 |
5846 ILK_CLK_FBC);
5847 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005848 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005849 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005850 uint32_t dspclk_gate;
5851 I915_WRITE(RENCLK_GATE_D1, 0);
5852 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5853 GS_UNIT_CLOCK_GATE_DISABLE |
5854 CL_UNIT_CLOCK_GATE_DISABLE);
5855 I915_WRITE(RAMCLK_GATE_D, 0);
5856 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5857 OVRUNIT_CLOCK_GATE_DISABLE |
5858 OVCUNIT_CLOCK_GATE_DISABLE;
5859 if (IS_GM45(dev))
5860 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5861 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5862 } else if (IS_I965GM(dev)) {
5863 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5864 I915_WRITE(RENCLK_GATE_D2, 0);
5865 I915_WRITE(DSPCLK_GATE_D, 0);
5866 I915_WRITE(RAMCLK_GATE_D, 0);
5867 I915_WRITE16(DEUC, 0);
5868 } else if (IS_I965G(dev)) {
5869 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5870 I965_RCC_CLOCK_GATE_DISABLE |
5871 I965_RCPB_CLOCK_GATE_DISABLE |
5872 I965_ISC_CLOCK_GATE_DISABLE |
5873 I965_FBC_CLOCK_GATE_DISABLE);
5874 I915_WRITE(RENCLK_GATE_D2, 0);
5875 } else if (IS_I9XX(dev)) {
5876 u32 dstate = I915_READ(D_STATE);
5877
5878 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5879 DSTATE_DOT_CLOCK_GATING;
5880 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005881 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005882 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5883 } else if (IS_I830(dev)) {
5884 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5885 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005886
5887 /*
5888 * GPU can automatically power down the render unit if given a page
5889 * to save state.
5890 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005891 if (IS_IRONLAKE_M(dev)) {
5892 if (dev_priv->renderctx == NULL)
5893 dev_priv->renderctx = intel_alloc_context_page(dev);
5894 if (dev_priv->renderctx) {
5895 struct drm_i915_gem_object *obj_priv;
5896 obj_priv = to_intel_bo(dev_priv->renderctx);
5897 if (obj_priv) {
5898 BEGIN_LP_RING(4);
5899 OUT_RING(MI_SET_CONTEXT);
5900 OUT_RING(obj_priv->gtt_offset |
5901 MI_MM_SPACE_GTT |
5902 MI_SAVE_EXT_STATE_EN |
5903 MI_RESTORE_EXT_STATE_EN |
5904 MI_RESTORE_INHIBIT);
5905 OUT_RING(MI_NOOP);
5906 OUT_RING(MI_FLUSH);
5907 ADVANCE_LP_RING();
5908 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005909 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005910 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005911 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005912 }
5913
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005914 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005915 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005916
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005917 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005918 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005919 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005920 struct drm_gem_object *pwrctx;
5921
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005922 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005923 if (pwrctx) {
5924 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005925 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005926 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005927 }
5928
Chris Wilson9ea8d052010-01-04 18:57:56 +00005929 if (obj_priv) {
5930 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5931 I915_WRITE(MCHBAR_RENDER_STANDBY,
5932 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5933 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005934 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005935}
5936
Jesse Barnese70236a2009-09-21 10:42:27 -07005937/* Set up chip specific display functions */
5938static void intel_init_display(struct drm_device *dev)
5939{
5940 struct drm_i915_private *dev_priv = dev->dev_private;
5941
5942 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005943 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005944 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005945 else
5946 dev_priv->display.dpms = i9xx_crtc_dpms;
5947
Adam Jacksonee5382a2010-04-23 11:17:39 -04005948 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005949 if (IS_IRONLAKE_M(dev)) {
5950 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5951 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5952 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5953 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005954 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5955 dev_priv->display.enable_fbc = g4x_enable_fbc;
5956 dev_priv->display.disable_fbc = g4x_disable_fbc;
Robert Hooker8d06a1e2010-03-19 15:13:27 -04005957 } else if (IS_I965GM(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005958 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5959 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5960 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5961 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005962 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005963 }
5964
5965 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005966 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005967 dev_priv->display.get_display_clock_speed =
5968 i945_get_display_clock_speed;
5969 else if (IS_I915G(dev))
5970 dev_priv->display.get_display_clock_speed =
5971 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005972 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005973 dev_priv->display.get_display_clock_speed =
5974 i9xx_misc_get_display_clock_speed;
5975 else if (IS_I915GM(dev))
5976 dev_priv->display.get_display_clock_speed =
5977 i915gm_get_display_clock_speed;
5978 else if (IS_I865G(dev))
5979 dev_priv->display.get_display_clock_speed =
5980 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005981 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005982 dev_priv->display.get_display_clock_speed =
5983 i855_get_display_clock_speed;
5984 else /* 852, 830 */
5985 dev_priv->display.get_display_clock_speed =
5986 i830_get_display_clock_speed;
5987
5988 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005989 if (HAS_PCH_SPLIT(dev)) {
5990 if (IS_IRONLAKE(dev)) {
5991 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5992 dev_priv->display.update_wm = ironlake_update_wm;
5993 else {
5994 DRM_DEBUG_KMS("Failed to get proper latency. "
5995 "Disable CxSR\n");
5996 dev_priv->display.update_wm = NULL;
5997 }
5998 } else
5999 dev_priv->display.update_wm = NULL;
6000 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08006001 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08006002 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08006003 dev_priv->fsb_freq,
6004 dev_priv->mem_freq)) {
6005 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08006006 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08006007 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08006008 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08006009 dev_priv->fsb_freq, dev_priv->mem_freq);
6010 /* Disable CxSR and never update its watermark again */
6011 pineview_disable_cxsr(dev);
6012 dev_priv->display.update_wm = NULL;
6013 } else
6014 dev_priv->display.update_wm = pineview_update_wm;
6015 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006016 dev_priv->display.update_wm = g4x_update_wm;
6017 else if (IS_I965G(dev))
6018 dev_priv->display.update_wm = i965_update_wm;
Adam Jackson8f4695e2010-04-16 18:20:57 -04006019 else if (IS_I9XX(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07006020 dev_priv->display.update_wm = i9xx_update_wm;
6021 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04006022 } else if (IS_I85X(dev)) {
6023 dev_priv->display.update_wm = i9xx_update_wm;
6024 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07006025 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04006026 dev_priv->display.update_wm = i830_update_wm;
6027 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006028 dev_priv->display.get_fifo_size = i845_get_fifo_size;
6029 else
6030 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07006031 }
6032}
6033
Jesse Barnesb690e962010-07-19 13:53:12 -07006034/*
6035 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6036 * resume, or other times. This quirk makes sure that's the case for
6037 * affected systems.
6038 */
6039static void quirk_pipea_force (struct drm_device *dev)
6040{
6041 struct drm_i915_private *dev_priv = dev->dev_private;
6042
6043 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
6044 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
6045}
6046
6047struct intel_quirk {
6048 int device;
6049 int subsystem_vendor;
6050 int subsystem_device;
6051 void (*hook)(struct drm_device *dev);
6052};
6053
6054struct intel_quirk intel_quirks[] = {
6055 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6056 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6057 /* HP Mini needs pipe A force quirk (LP: #322104) */
6058 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6059
6060 /* Thinkpad R31 needs pipe A force quirk */
6061 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6062 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6063 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6064
6065 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6066 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6067 /* ThinkPad X40 needs pipe A force quirk */
6068
6069 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6070 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6071
6072 /* 855 & before need to leave pipe A & dpll A up */
6073 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6074 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6075};
6076
6077static void intel_init_quirks(struct drm_device *dev)
6078{
6079 struct pci_dev *d = dev->pdev;
6080 int i;
6081
6082 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6083 struct intel_quirk *q = &intel_quirks[i];
6084
6085 if (d->device == q->device &&
6086 (d->subsystem_vendor == q->subsystem_vendor ||
6087 q->subsystem_vendor == PCI_ANY_ID) &&
6088 (d->subsystem_device == q->subsystem_device ||
6089 q->subsystem_device == PCI_ANY_ID))
6090 q->hook(dev);
6091 }
6092}
6093
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006094/* Disable the VGA plane that we never use */
6095static void i915_disable_vga(struct drm_device *dev)
6096{
6097 struct drm_i915_private *dev_priv = dev->dev_private;
6098 u8 sr1;
6099 u32 vga_reg;
6100
6101 if (HAS_PCH_SPLIT(dev))
6102 vga_reg = CPU_VGACNTRL;
6103 else
6104 vga_reg = VGACNTRL;
6105
6106 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6107 outb(1, VGA_SR_INDEX);
6108 sr1 = inb(VGA_SR_DATA);
6109 outb(sr1 | 1<<5, VGA_SR_DATA);
6110 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6111 udelay(300);
6112
6113 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6114 POSTING_READ(vga_reg);
6115}
6116
Jesse Barnes79e53942008-11-07 14:24:08 -08006117void intel_modeset_init(struct drm_device *dev)
6118{
Jesse Barnes652c3932009-08-17 13:31:43 -07006119 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006120 int i;
6121
6122 drm_mode_config_init(dev);
6123
6124 dev->mode_config.min_width = 0;
6125 dev->mode_config.min_height = 0;
6126
6127 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6128
Jesse Barnesb690e962010-07-19 13:53:12 -07006129 intel_init_quirks(dev);
6130
Jesse Barnese70236a2009-09-21 10:42:27 -07006131 intel_init_display(dev);
6132
Jesse Barnes79e53942008-11-07 14:24:08 -08006133 if (IS_I965G(dev)) {
6134 dev->mode_config.max_width = 8192;
6135 dev->mode_config.max_height = 8192;
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006136 } else if (IS_I9XX(dev)) {
6137 dev->mode_config.max_width = 4096;
6138 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006139 } else {
6140 dev->mode_config.max_width = 2048;
6141 dev->mode_config.max_height = 2048;
6142 }
6143
6144 /* set memory base */
6145 if (IS_I9XX(dev))
6146 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
6147 else
6148 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
6149
6150 if (IS_MOBILE(dev) || IS_I9XX(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006151 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006152 else
Dave Airliea3524f12010-06-06 18:59:41 +10006153 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006154 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006155 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006156
Dave Airliea3524f12010-06-06 18:59:41 +10006157 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006158 intel_crtc_init(dev, i);
6159 }
6160
6161 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006162
6163 intel_init_clock_gating(dev);
6164
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006165 /* Just disable it once at startup */
6166 i915_disable_vga(dev);
6167
Jesse Barnes7648fa92010-05-20 14:28:11 -07006168 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006169 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006170 intel_init_emon(dev);
6171 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006172
Jesse Barnes652c3932009-08-17 13:31:43 -07006173 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6174 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6175 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006176
6177 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006178}
6179
6180void intel_modeset_cleanup(struct drm_device *dev)
6181{
Jesse Barnes652c3932009-08-17 13:31:43 -07006182 struct drm_i915_private *dev_priv = dev->dev_private;
6183 struct drm_crtc *crtc;
6184 struct intel_crtc *intel_crtc;
6185
6186 mutex_lock(&dev->struct_mutex);
6187
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006188 drm_kms_helper_poll_fini(dev);
Dave Airlie38651672010-03-30 05:34:13 +00006189 intel_fbdev_fini(dev);
6190
Jesse Barnes652c3932009-08-17 13:31:43 -07006191 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6192 /* Skip inactive CRTCs */
6193 if (!crtc->fb)
6194 continue;
6195
6196 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006197 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006198 }
6199
Jesse Barnese70236a2009-09-21 10:42:27 -07006200 if (dev_priv->display.disable_fbc)
6201 dev_priv->display.disable_fbc(dev);
6202
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006203 if (dev_priv->renderctx) {
6204 struct drm_i915_gem_object *obj_priv;
6205
6206 obj_priv = to_intel_bo(dev_priv->renderctx);
6207 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6208 I915_READ(CCID);
6209 i915_gem_object_unpin(dev_priv->renderctx);
6210 drm_gem_object_unreference(dev_priv->renderctx);
6211 }
6212
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006213 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006214 struct drm_i915_gem_object *obj_priv;
6215
Daniel Vetter23010e42010-03-08 13:35:02 +01006216 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006217 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6218 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006219 i915_gem_object_unpin(dev_priv->pwrctx);
6220 drm_gem_object_unreference(dev_priv->pwrctx);
6221 }
6222
Jesse Barnesf97108d2010-01-29 11:27:07 -08006223 if (IS_IRONLAKE_M(dev))
6224 ironlake_disable_drps(dev);
6225
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006226 mutex_unlock(&dev->struct_mutex);
6227
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006228 /* Disable the irq before mode object teardown, for the irq might
6229 * enqueue unpin/hotplug work. */
6230 drm_irq_uninstall(dev);
6231 cancel_work_sync(&dev_priv->hotplug_work);
6232
Daniel Vetter3dec0092010-08-20 21:40:52 +02006233 /* Shut off idle work before the crtcs get freed. */
6234 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6235 intel_crtc = to_intel_crtc(crtc);
6236 del_timer_sync(&intel_crtc->idle_timer);
6237 }
6238 del_timer_sync(&dev_priv->idle_timer);
6239 cancel_work_sync(&dev_priv->idle_work);
6240
Jesse Barnes79e53942008-11-07 14:24:08 -08006241 drm_mode_config_cleanup(dev);
6242}
6243
Dave Airlie28d52042009-09-21 14:33:58 +10006244/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006245 * Return which encoder is currently attached for connector.
6246 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006247struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006248{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006249 return &intel_attached_encoder(connector)->base;
6250}
Jesse Barnes79e53942008-11-07 14:24:08 -08006251
Chris Wilsondf0e9242010-09-09 16:20:55 +01006252void intel_connector_attach_encoder(struct intel_connector *connector,
6253 struct intel_encoder *encoder)
6254{
6255 connector->encoder = encoder;
6256 drm_mode_connector_attach_encoder(&connector->base,
6257 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006258}
Dave Airlie28d52042009-09-21 14:33:58 +10006259
6260/*
6261 * set vga decode state - true == enable VGA decode
6262 */
6263int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6264{
6265 struct drm_i915_private *dev_priv = dev->dev_private;
6266 u16 gmch_ctrl;
6267
6268 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6269 if (state)
6270 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6271 else
6272 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6273 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6274 return 0;
6275}