blob: 52428971ba9468e98da6db30b5b60f2ca6f74fde [file] [log] [blame]
Tejun Heoedb33662005-07-28 10:36:22 +09001/*
2 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3 *
4 * Copyright 2005 Tejun Heo
5 *
6 * Based on preview driver from Silicon Image.
7 *
Tejun Heoedb33662005-07-28 10:36:22 +09008 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2, or (at your option) any
11 * later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090022#include <linux/gfp.h>
Tejun Heoedb33662005-07-28 10:36:22 +090023#include <linux/pci.h>
24#include <linux/blkdev.h>
25#include <linux/delay.h>
26#include <linux/interrupt.h>
27#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050028#include <linux/device.h>
Tejun Heoedb33662005-07-28 10:36:22 +090029#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050030#include <scsi/scsi_cmnd.h>
Tejun Heoedb33662005-07-28 10:36:22 +090031#include <linux/libata.h>
Tejun Heoedb33662005-07-28 10:36:22 +090032
33#define DRV_NAME "sata_sil24"
Tejun Heo3454dc62007-09-23 13:19:54 +090034#define DRV_VERSION "1.1"
Tejun Heoedb33662005-07-28 10:36:22 +090035
Tejun Heoedb33662005-07-28 10:36:22 +090036/*
37 * Port request block (PRB) 32 bytes
38 */
39struct sil24_prb {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040040 __le16 ctrl;
41 __le16 prot;
42 __le32 rx_cnt;
Tejun Heoedb33662005-07-28 10:36:22 +090043 u8 fis[6 * 4];
44};
45
46/*
47 * Scatter gather entry (SGE) 16 bytes
48 */
49struct sil24_sge {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040050 __le64 addr;
51 __le32 cnt;
52 __le32 flags;
Tejun Heoedb33662005-07-28 10:36:22 +090053};
54
Tejun Heoedb33662005-07-28 10:36:22 +090055
56enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090057 SIL24_HOST_BAR = 0,
58 SIL24_PORT_BAR = 2,
59
Tejun Heo93e26182007-11-22 18:46:57 +090060 /* sil24 fetches in chunks of 64bytes. The first block
61 * contains the PRB and two SGEs. From the second block, it's
62 * consisted of four SGEs and called SGT. Calculate the
63 * number of SGTs that fit into one page.
64 */
65 SIL24_PRB_SZ = sizeof(struct sil24_prb)
66 + 2 * sizeof(struct sil24_sge),
67 SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
68 / (4 * sizeof(struct sil24_sge)),
69
70 /* This will give us one unused SGEs for ATA. This extra SGE
71 * will be used to store CDB for ATAPI devices.
72 */
73 SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
74
Tejun Heoedb33662005-07-28 10:36:22 +090075 /*
76 * Global controller registers (128 bytes @ BAR0)
77 */
78 /* 32 bit regs */
79 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
80 HOST_CTRL = 0x40,
81 HOST_IRQ_STAT = 0x44,
82 HOST_PHY_CFG = 0x48,
83 HOST_BIST_CTRL = 0x50,
84 HOST_BIST_PTRN = 0x54,
85 HOST_BIST_STAT = 0x58,
86 HOST_MEM_BIST_STAT = 0x5c,
87 HOST_FLASH_CMD = 0x70,
88 /* 8 bit regs */
89 HOST_FLASH_DATA = 0x74,
90 HOST_TRANSITION_DETECT = 0x75,
91 HOST_GPIO_CTRL = 0x76,
92 HOST_I2C_ADDR = 0x78, /* 32 bit */
93 HOST_I2C_DATA = 0x7c,
94 HOST_I2C_XFER_CNT = 0x7e,
95 HOST_I2C_CTRL = 0x7f,
96
97 /* HOST_SLOT_STAT bits */
98 HOST_SSTAT_ATTN = (1 << 31),
99
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900100 /* HOST_CTRL bits */
101 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
102 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
103 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
104 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
105 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
Tejun Heod2298dc2006-07-03 16:07:27 +0900106 HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900107
Tejun Heoedb33662005-07-28 10:36:22 +0900108 /*
109 * Port registers
110 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
111 */
112 PORT_REGS_SIZE = 0x2000,
Tejun Heo135da342006-05-31 18:27:57 +0900113
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900114 PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
Tejun Heo135da342006-05-31 18:27:57 +0900115 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
Tejun Heoedb33662005-07-28 10:36:22 +0900116
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900117 PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900118 PORT_PMP_STATUS = 0x0000, /* port device status offset */
119 PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
120 PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
121
Tejun Heoedb33662005-07-28 10:36:22 +0900122 /* 32 bit regs */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900123 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
124 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
125 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
126 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
127 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
Tejun Heoedb33662005-07-28 10:36:22 +0900128 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
Tejun Heo83bbecc2005-08-17 13:09:18 +0900129 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
130 PORT_CMD_ERR = 0x1024, /* command error number */
Tejun Heoedb33662005-07-28 10:36:22 +0900131 PORT_FIS_CFG = 0x1028,
132 PORT_FIFO_THRES = 0x102c,
133 /* 16 bit regs */
134 PORT_DECODE_ERR_CNT = 0x1040,
135 PORT_DECODE_ERR_THRESH = 0x1042,
136 PORT_CRC_ERR_CNT = 0x1044,
137 PORT_CRC_ERR_THRESH = 0x1046,
138 PORT_HSHK_ERR_CNT = 0x1048,
139 PORT_HSHK_ERR_THRESH = 0x104a,
140 /* 32 bit regs */
141 PORT_PHY_CFG = 0x1050,
142 PORT_SLOT_STAT = 0x1800,
143 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900144 PORT_CONTEXT = 0x1e04,
Tejun Heoedb33662005-07-28 10:36:22 +0900145 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
146 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
147 PORT_SCONTROL = 0x1f00,
148 PORT_SSTATUS = 0x1f04,
149 PORT_SERROR = 0x1f08,
150 PORT_SACTIVE = 0x1f0c,
151
152 /* PORT_CTRL_STAT bits */
153 PORT_CS_PORT_RST = (1 << 0), /* port reset */
154 PORT_CS_DEV_RST = (1 << 1), /* device reset */
155 PORT_CS_INIT = (1 << 2), /* port initialize */
156 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
Tejun Heod10cb352005-11-16 16:56:49 +0900157 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900158 PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
Tejun Heoe382eb12005-08-17 13:09:13 +0900159 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900160 PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
Tejun Heoe382eb12005-08-17 13:09:13 +0900161 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
Tejun Heoedb33662005-07-28 10:36:22 +0900162
163 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
164 /* bits[11:0] are masked */
165 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
166 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
167 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
168 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
169 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
170 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900171 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
172 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
173 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
174 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
175 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
Tejun Heo3b9f1d02006-04-11 22:32:18 +0900176 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
Tejun Heoedb33662005-07-28 10:36:22 +0900177
Tejun Heo88ce7552006-05-15 20:58:32 +0900178 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
Tejun Heo05429252006-05-31 18:28:20 +0900179 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
Tejun Heo854c73a2007-09-23 13:14:11 +0900180 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
Tejun Heo88ce7552006-05-15 20:58:32 +0900181
Tejun Heoedb33662005-07-28 10:36:22 +0900182 /* bits[27:16] are unmasked (raw) */
183 PORT_IRQ_RAW_SHIFT = 16,
184 PORT_IRQ_MASKED_MASK = 0x7ff,
185 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
186
187 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
188 PORT_IRQ_STEER_SHIFT = 30,
189 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
190
191 /* PORT_CMD_ERR constants */
192 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
193 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
194 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
195 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
196 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
197 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
198 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
199 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
200 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
201 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
202 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
203 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
204 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
205 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
206 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
207 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
208 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
209 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
210 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
Tejun Heo64008802006-04-11 22:32:18 +0900211 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
Tejun Heoedb33662005-07-28 10:36:22 +0900212 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900213 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
Tejun Heoedb33662005-07-28 10:36:22 +0900214
Tejun Heod10cb352005-11-16 16:56:49 +0900215 /* bits of PRB control field */
216 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
217 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
218 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
219 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
220 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
221
222 /* PRB protocol field */
223 PRB_PROT_PACKET = (1 << 0),
224 PRB_PROT_TCQ = (1 << 1),
225 PRB_PROT_NCQ = (1 << 2),
226 PRB_PROT_READ = (1 << 3),
227 PRB_PROT_WRITE = (1 << 4),
228 PRB_PROT_TRANSPARENT = (1 << 5),
229
Tejun Heoedb33662005-07-28 10:36:22 +0900230 /*
231 * Other constants
232 */
233 SGE_TRM = (1 << 31), /* Last SGE in chain */
Tejun Heod10cb352005-11-16 16:56:49 +0900234 SGE_LNK = (1 << 30), /* linked list
235 Points to SGT, not SGE */
236 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
237 data address ignored */
Tejun Heoedb33662005-07-28 10:36:22 +0900238
Tejun Heoaee10a02006-05-15 21:03:56 +0900239 SIL24_MAX_CMDS = 31,
240
Tejun Heoedb33662005-07-28 10:36:22 +0900241 /* board id */
242 BID_SIL3124 = 0,
243 BID_SIL3132 = 1,
Tejun Heo042c21f2005-10-09 09:35:46 -0400244 BID_SIL3131 = 2,
Tejun Heoedb33662005-07-28 10:36:22 +0900245
Tejun Heo9466d852006-04-11 22:32:18 +0900246 /* host flags */
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300247 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA |
248 ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
249 ATA_FLAG_AN | ATA_FLAG_PMP,
Tejun Heo37024e82006-04-11 22:32:19 +0900250 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
Tejun Heo9466d852006-04-11 22:32:18 +0900251
Tejun Heoedb33662005-07-28 10:36:22 +0900252 IRQ_STAT_4PORTS = 0xf,
253};
254
Tejun Heo69ad1852005-11-18 14:16:45 +0900255struct sil24_ata_block {
Tejun Heoedb33662005-07-28 10:36:22 +0900256 struct sil24_prb prb;
Tejun Heo93e26182007-11-22 18:46:57 +0900257 struct sil24_sge sge[SIL24_MAX_SGE];
Tejun Heoedb33662005-07-28 10:36:22 +0900258};
259
Tejun Heo69ad1852005-11-18 14:16:45 +0900260struct sil24_atapi_block {
261 struct sil24_prb prb;
262 u8 cdb[16];
Tejun Heo93e26182007-11-22 18:46:57 +0900263 struct sil24_sge sge[SIL24_MAX_SGE];
Tejun Heo69ad1852005-11-18 14:16:45 +0900264};
265
266union sil24_cmd_block {
267 struct sil24_ata_block ata;
268 struct sil24_atapi_block atapi;
269};
270
Joe Perchesfc8cc1d2011-08-05 19:38:17 -0700271static const struct sil24_cerr_info {
Tejun Heo88ce7552006-05-15 20:58:32 +0900272 unsigned int err_mask, action;
273 const char *desc;
274} sil24_cerr_db[] = {
Tejun Heof90f0822007-10-26 16:12:41 +0900275 [0] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900276 "device error" },
Tejun Heof90f0822007-10-26 16:12:41 +0900277 [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900278 "device error via D2H FIS" },
Tejun Heof90f0822007-10-26 16:12:41 +0900279 [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900280 "device error via SDB FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900281 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900282 "error in data FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900283 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900284 "failed to transmit command FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900285 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900286 "protocol mismatch" },
Tejun Heocf480622008-01-24 00:05:14 +0900287 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900288 "data directon mismatch" },
Tejun Heocf480622008-01-24 00:05:14 +0900289 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900290 "ran out of SGEs while writing" },
Tejun Heocf480622008-01-24 00:05:14 +0900291 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900292 "ran out of SGEs while reading" },
Tejun Heocf480622008-01-24 00:05:14 +0900293 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900294 "invalid data directon for ATAPI CDB" },
Tejun Heocf480622008-01-24 00:05:14 +0900295 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
Tejun Heo7293fa82008-01-13 13:49:22 +0900296 "SGT not on qword boundary" },
Tejun Heocf480622008-01-24 00:05:14 +0900297 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900298 "PCI target abort while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900299 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900300 "PCI master abort while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900301 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900302 "PCI parity error while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900303 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900304 "PRB not on qword boundary" },
Tejun Heocf480622008-01-24 00:05:14 +0900305 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900306 "PCI target abort while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900307 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900308 "PCI master abort while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900309 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900310 "PCI parity error while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900311 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900312 "undefined error while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900313 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900314 "PCI target abort while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900315 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900316 "PCI master abort while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900317 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900318 "PCI parity error while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900319 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900320 "FIS received while sending service FIS" },
321};
322
Tejun Heoedb33662005-07-28 10:36:22 +0900323/*
324 * ap->private_data
325 *
326 * The preview driver always returned 0 for status. We emulate it
327 * here from the previous interrupt.
328 */
329struct sil24_port_priv {
Tejun Heo69ad1852005-11-18 14:16:45 +0900330 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
Tejun Heoedb33662005-07-28 10:36:22 +0900331 dma_addr_t cmd_block_dma; /* DMA base addr for them */
Tejun Heo23818032007-09-23 13:19:54 +0900332 int do_port_rst;
Tejun Heoedb33662005-07-28 10:36:22 +0900333};
334
Alancd0d3bb2007-03-02 00:56:15 +0000335static void sil24_dev_config(struct ata_device *dev);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900336static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val);
337static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val);
Tejun Heo3454dc62007-09-23 13:19:54 +0900338static int sil24_qc_defer(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900339static void sil24_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900340static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
Tejun Heo79f97da2008-04-07 22:47:20 +0900341static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
Tejun Heo3454dc62007-09-23 13:19:54 +0900342static void sil24_pmp_attach(struct ata_port *ap);
343static void sil24_pmp_detach(struct ata_port *ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900344static void sil24_freeze(struct ata_port *ap);
345static void sil24_thaw(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900346static int sil24_softreset(struct ata_link *link, unsigned int *class,
347 unsigned long deadline);
348static int sil24_hardreset(struct ata_link *link, unsigned int *class,
349 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900350static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
351 unsigned long deadline);
Tejun Heo88ce7552006-05-15 20:58:32 +0900352static void sil24_error_handler(struct ata_port *ap);
353static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900354static int sil24_port_start(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900355static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200356#ifdef CONFIG_PM_SLEEP
Tejun Heod2298dc2006-07-03 16:07:27 +0900357static int sil24_pci_device_resume(struct pci_dev *pdev);
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200358#endif
359#ifdef CONFIG_PM
Tejun Heo3454dc62007-09-23 13:19:54 +0900360static int sil24_port_resume(struct ata_port *ap);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700361#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900362
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500363static const struct pci_device_id sil24_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400364 { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
365 { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
366 { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
Jamie Clark722d67b2007-03-13 12:48:00 +0800367 { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
Tejun Heo464b3282008-07-02 17:50:23 +0900368 { PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400369 { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
370 { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
371
Tejun Heo1fcce8392005-10-09 09:31:33 -0400372 { } /* terminate list */
Tejun Heoedb33662005-07-28 10:36:22 +0900373};
374
375static struct pci_driver sil24_pci_driver = {
376 .name = DRV_NAME,
377 .id_table = sil24_pci_tbl,
378 .probe = sil24_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900379 .remove = ata_pci_remove_one,
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200380#ifdef CONFIG_PM_SLEEP
Tejun Heod2298dc2006-07-03 16:07:27 +0900381 .suspend = ata_pci_device_suspend,
382 .resume = sil24_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700383#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900384};
385
Jeff Garzik193515d2005-11-07 00:59:37 -0500386static struct scsi_host_template sil24_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900387 ATA_NCQ_SHT(DRV_NAME),
Tejun Heoaee10a02006-05-15 21:03:56 +0900388 .can_queue = SIL24_MAX_CMDS,
Tejun Heo93e26182007-11-22 18:46:57 +0900389 .sg_tablesize = SIL24_MAX_SGE,
Tejun Heoedb33662005-07-28 10:36:22 +0900390 .dma_boundary = ATA_DMA_BOUNDARY,
Shaohua Li9269e232015-01-23 20:17:59 -0800391 .tag_alloc_policy = BLK_TAG_ALLOC_FIFO,
Tejun Heoedb33662005-07-28 10:36:22 +0900392};
393
Tejun Heo029cfd62008-03-25 12:22:49 +0900394static struct ata_port_operations sil24_ops = {
395 .inherits = &sata_pmp_port_ops,
Tejun Heo69ad1852005-11-18 14:16:45 +0900396
Tejun Heo3454dc62007-09-23 13:19:54 +0900397 .qc_defer = sil24_qc_defer,
Tejun Heoedb33662005-07-28 10:36:22 +0900398 .qc_prep = sil24_qc_prep,
399 .qc_issue = sil24_qc_issue,
Tejun Heo79f97da2008-04-07 22:47:20 +0900400 .qc_fill_rtf = sil24_qc_fill_rtf,
Tejun Heoedb33662005-07-28 10:36:22 +0900401
Tejun Heo88ce7552006-05-15 20:58:32 +0900402 .freeze = sil24_freeze,
403 .thaw = sil24_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900404 .softreset = sil24_softreset,
405 .hardreset = sil24_hardreset,
Tejun Heo071f44b2008-04-07 22:47:22 +0900406 .pmp_softreset = sil24_softreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900407 .pmp_hardreset = sil24_pmp_hardreset,
Tejun Heo88ce7552006-05-15 20:58:32 +0900408 .error_handler = sil24_error_handler,
409 .post_internal_cmd = sil24_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900410 .dev_config = sil24_dev_config,
411
412 .scr_read = sil24_scr_read,
413 .scr_write = sil24_scr_write,
414 .pmp_attach = sil24_pmp_attach,
415 .pmp_detach = sil24_pmp_detach,
Tejun Heo88ce7552006-05-15 20:58:32 +0900416
Tejun Heoedb33662005-07-28 10:36:22 +0900417 .port_start = sil24_port_start,
Tejun Heo3454dc62007-09-23 13:19:54 +0900418#ifdef CONFIG_PM
419 .port_resume = sil24_port_resume,
420#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900421};
422
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030423static bool sata_sil24_msi; /* Disable MSI */
Vivek Mahajandae77212009-11-16 11:49:22 +0530424module_param_named(msi, sata_sil24_msi, bool, S_IRUGO);
425MODULE_PARM_DESC(msi, "Enable MSI (Default: false)");
426
Tejun Heo042c21f2005-10-09 09:35:46 -0400427/*
Jeff Garzikcca39742006-08-24 03:19:22 -0400428 * Use bits 30-31 of port_flags to encode available port numbers.
Tejun Heo042c21f2005-10-09 09:35:46 -0400429 * Current maxium is 4.
430 */
431#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
432#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
433
Tejun Heo4447d352007-04-17 23:44:08 +0900434static const struct ata_port_info sil24_port_info[] = {
Tejun Heoedb33662005-07-28 10:36:22 +0900435 /* sil_3124 */
436 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400437 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
Tejun Heo37024e82006-04-11 22:32:19 +0900438 SIL24_FLAG_PCIX_IRQ_WOC,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100439 .pio_mask = ATA_PIO4,
440 .mwdma_mask = ATA_MWDMA2,
441 .udma_mask = ATA_UDMA5,
Tejun Heoedb33662005-07-28 10:36:22 +0900442 .port_ops = &sil24_ops,
443 },
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500444 /* sil_3132 */
Tejun Heoedb33662005-07-28 10:36:22 +0900445 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400446 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100447 .pio_mask = ATA_PIO4,
448 .mwdma_mask = ATA_MWDMA2,
449 .udma_mask = ATA_UDMA5,
Tejun Heo042c21f2005-10-09 09:35:46 -0400450 .port_ops = &sil24_ops,
451 },
452 /* sil_3131/sil_3531 */
453 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400454 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100455 .pio_mask = ATA_PIO4,
456 .mwdma_mask = ATA_MWDMA2,
457 .udma_mask = ATA_UDMA5,
Tejun Heoedb33662005-07-28 10:36:22 +0900458 .port_ops = &sil24_ops,
459 },
460};
461
Tejun Heoaee10a02006-05-15 21:03:56 +0900462static int sil24_tag(int tag)
463{
464 if (unlikely(ata_tag_internal(tag)))
465 return 0;
466 return tag;
467}
468
Tejun Heo350756f2008-04-07 22:47:21 +0900469static unsigned long sil24_port_offset(struct ata_port *ap)
470{
471 return ap->port_no * PORT_REGS_SIZE;
472}
473
474static void __iomem *sil24_port_base(struct ata_port *ap)
475{
476 return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
477}
478
Alancd0d3bb2007-03-02 00:56:15 +0000479static void sil24_dev_config(struct ata_device *dev)
Tejun Heo69ad1852005-11-18 14:16:45 +0900480{
Tejun Heo350756f2008-04-07 22:47:21 +0900481 void __iomem *port = sil24_port_base(dev->link->ap);
Tejun Heo69ad1852005-11-18 14:16:45 +0900482
Tejun Heo6e7846e2006-02-12 23:32:58 +0900483 if (dev->cdb_len == 16)
Tejun Heo69ad1852005-11-18 14:16:45 +0900484 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
485 else
486 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
487}
488
Tejun Heoe59f0da2007-07-16 14:29:39 +0900489static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
Tejun Heo6a575fa2005-10-06 11:43:39 +0900490{
Tejun Heo350756f2008-04-07 22:47:21 +0900491 void __iomem *port = sil24_port_base(ap);
Tejun Heoe59f0da2007-07-16 14:29:39 +0900492 struct sil24_prb __iomem *prb;
Al Viro4b4a5ea2005-10-29 06:38:44 +0100493 u8 fis[6 * 4];
Tejun Heo6a575fa2005-10-06 11:43:39 +0900494
Tejun Heoe59f0da2007-07-16 14:29:39 +0900495 prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
496 memcpy_fromio(fis, prb->fis, sizeof(fis));
497 ata_tf_from_fis(fis, tf);
Tejun Heo6a575fa2005-10-06 11:43:39 +0900498}
499
Tejun Heoedb33662005-07-28 10:36:22 +0900500static int sil24_scr_map[] = {
501 [SCR_CONTROL] = 0,
502 [SCR_STATUS] = 1,
503 [SCR_ERROR] = 2,
504 [SCR_ACTIVE] = 3,
505};
506
Tejun Heo82ef04f2008-07-31 17:02:40 +0900507static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
Tejun Heoedb33662005-07-28 10:36:22 +0900508{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900509 void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900510
Tejun Heoedb33662005-07-28 10:36:22 +0900511 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Tejun Heoda3dbb12007-07-16 14:29:40 +0900512 *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
513 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900514 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900515 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900516}
517
Tejun Heo82ef04f2008-07-31 17:02:40 +0900518static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
Tejun Heoedb33662005-07-28 10:36:22 +0900519{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900520 void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900521
Tejun Heoedb33662005-07-28 10:36:22 +0900522 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Tejun Heoedb33662005-07-28 10:36:22 +0900523 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900524 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900525 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900526 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900527}
528
Tejun Heo23818032007-09-23 13:19:54 +0900529static void sil24_config_port(struct ata_port *ap)
530{
Tejun Heo350756f2008-04-07 22:47:21 +0900531 void __iomem *port = sil24_port_base(ap);
Tejun Heo23818032007-09-23 13:19:54 +0900532
533 /* configure IRQ WoC */
534 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
535 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
536 else
537 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
538
539 /* zero error counters. */
Colin Tuckley7a4f8762010-06-04 16:19:51 +0200540 writew(0x8000, port + PORT_DECODE_ERR_THRESH);
541 writew(0x8000, port + PORT_CRC_ERR_THRESH);
542 writew(0x8000, port + PORT_HSHK_ERR_THRESH);
543 writew(0x0000, port + PORT_DECODE_ERR_CNT);
544 writew(0x0000, port + PORT_CRC_ERR_CNT);
545 writew(0x0000, port + PORT_HSHK_ERR_CNT);
Tejun Heo23818032007-09-23 13:19:54 +0900546
547 /* always use 64bit activation */
548 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
549
550 /* clear port multiplier enable and resume bits */
551 writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
552}
553
Tejun Heo3454dc62007-09-23 13:19:54 +0900554static void sil24_config_pmp(struct ata_port *ap, int attached)
555{
Tejun Heo350756f2008-04-07 22:47:21 +0900556 void __iomem *port = sil24_port_base(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +0900557
558 if (attached)
559 writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
560 else
561 writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
562}
563
564static void sil24_clear_pmp(struct ata_port *ap)
565{
Tejun Heo350756f2008-04-07 22:47:21 +0900566 void __iomem *port = sil24_port_base(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +0900567 int i;
568
569 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
570
571 for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
572 void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
573
574 writel(0, pmp_base + PORT_PMP_STATUS);
575 writel(0, pmp_base + PORT_PMP_QACTIVE);
576 }
577}
578
Tejun Heob5bc4212006-04-11 22:32:19 +0900579static int sil24_init_port(struct ata_port *ap)
580{
Tejun Heo350756f2008-04-07 22:47:21 +0900581 void __iomem *port = sil24_port_base(ap);
Tejun Heo23818032007-09-23 13:19:54 +0900582 struct sil24_port_priv *pp = ap->private_data;
Tejun Heob5bc4212006-04-11 22:32:19 +0900583 u32 tmp;
584
Tejun Heo3454dc62007-09-23 13:19:54 +0900585 /* clear PMP error status */
Tejun Heo071f44b2008-04-07 22:47:22 +0900586 if (sata_pmp_attached(ap))
Tejun Heo3454dc62007-09-23 13:19:54 +0900587 sil24_clear_pmp(ap);
588
Tejun Heob5bc4212006-04-11 22:32:19 +0900589 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
Tejun Heo97750ce2010-09-06 17:56:29 +0200590 ata_wait_register(ap, port + PORT_CTRL_STAT,
Tejun Heob5bc4212006-04-11 22:32:19 +0900591 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
Tejun Heo97750ce2010-09-06 17:56:29 +0200592 tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
Tejun Heob5bc4212006-04-11 22:32:19 +0900593 PORT_CS_RDY, 0, 10, 100);
594
Tejun Heo23818032007-09-23 13:19:54 +0900595 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
596 pp->do_port_rst = 1;
Tejun Heocf480622008-01-24 00:05:14 +0900597 ap->link.eh_context.i.action |= ATA_EH_RESET;
Tejun Heob5bc4212006-04-11 22:32:19 +0900598 return -EIO;
Tejun Heo23818032007-09-23 13:19:54 +0900599 }
600
Tejun Heob5bc4212006-04-11 22:32:19 +0900601 return 0;
602}
603
Tejun Heo37b99cb2007-07-16 14:29:39 +0900604static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
605 const struct ata_taskfile *tf,
606 int is_cmd, u32 ctrl,
607 unsigned long timeout_msec)
Tejun Heoca451602005-11-18 14:14:01 +0900608{
Tejun Heo350756f2008-04-07 22:47:21 +0900609 void __iomem *port = sil24_port_base(ap);
Tejun Heoca451602005-11-18 14:14:01 +0900610 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo69ad1852005-11-18 14:16:45 +0900611 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
Tejun Heoca451602005-11-18 14:14:01 +0900612 dma_addr_t paddr = pp->cmd_block_dma;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900613 u32 irq_enabled, irq_mask, irq_stat;
614 int rc;
615
616 prb->ctrl = cpu_to_le16(ctrl);
617 ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
618
619 /* temporarily plug completion and error interrupts */
620 irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
621 writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
622
Catalin Marinas10823452010-06-10 17:02:12 +0100623 /*
624 * The barrier is required to ensure that writes to cmd_block reach
625 * the memory before the write to PORT_CMD_ACTIVATE.
626 */
627 wmb();
Tejun Heo37b99cb2007-07-16 14:29:39 +0900628 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
629 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
630
631 irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
Tejun Heo97750ce2010-09-06 17:56:29 +0200632 irq_stat = ata_wait_register(ap, port + PORT_IRQ_STAT, irq_mask, 0x0,
Tejun Heo37b99cb2007-07-16 14:29:39 +0900633 10, timeout_msec);
634
635 writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
636 irq_stat >>= PORT_IRQ_RAW_SHIFT;
637
638 if (irq_stat & PORT_IRQ_COMPLETE)
639 rc = 0;
640 else {
641 /* force port into known state */
642 sil24_init_port(ap);
643
644 if (irq_stat & PORT_IRQ_ERROR)
645 rc = -EIO;
646 else
647 rc = -EBUSY;
648 }
649
650 /* restore IRQ enabled */
651 writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
652
653 return rc;
654}
655
Tejun Heo071f44b2008-04-07 22:47:22 +0900656static int sil24_softreset(struct ata_link *link, unsigned int *class,
657 unsigned long deadline)
Tejun Heo37b99cb2007-07-16 14:29:39 +0900658{
Tejun Heocc0680a2007-08-06 18:36:23 +0900659 struct ata_port *ap = link->ap;
Tejun Heo071f44b2008-04-07 22:47:22 +0900660 int pmp = sata_srst_pmp(link);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900661 unsigned long timeout_msec = 0;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900662 struct ata_taskfile tf;
Tejun Heo643be972006-04-11 22:22:29 +0900663 const char *reason;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900664 int rc;
Tejun Heoca451602005-11-18 14:14:01 +0900665
Tejun Heo07b73472006-02-10 23:58:48 +0900666 DPRINTK("ENTER\n");
667
Tejun Heo2555d6c2006-04-11 22:32:19 +0900668 /* put the port into known state */
669 if (sil24_init_port(ap)) {
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400670 reason = "port not ready";
Tejun Heo2555d6c2006-04-11 22:32:19 +0900671 goto err;
672 }
673
Tejun Heo0eaa6052006-04-11 22:32:19 +0900674 /* do SRST */
Tejun Heo37b99cb2007-07-16 14:29:39 +0900675 if (time_after(deadline, jiffies))
676 timeout_msec = jiffies_to_msecs(deadline - jiffies);
Tejun Heoca451602005-11-18 14:14:01 +0900677
Tejun Heocc0680a2007-08-06 18:36:23 +0900678 ata_tf_init(link->device, &tf); /* doesn't really matter */
Tejun Heo975530e2007-07-16 14:29:39 +0900679 rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
680 timeout_msec);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900681 if (rc == -EBUSY) {
682 reason = "timeout";
683 goto err;
684 } else if (rc) {
685 reason = "SRST command error";
Tejun Heo643be972006-04-11 22:22:29 +0900686 goto err;
Tejun Heo07b73472006-02-10 23:58:48 +0900687 }
Tejun Heo10d996a2006-03-11 11:42:34 +0900688
Tejun Heoe59f0da2007-07-16 14:29:39 +0900689 sil24_read_tf(ap, 0, &tf);
690 *class = ata_dev_classify(&tf);
Tejun Heo10d996a2006-03-11 11:42:34 +0900691
Tejun Heo07b73472006-02-10 23:58:48 +0900692 DPRINTK("EXIT, class=%u\n", *class);
Tejun Heoca451602005-11-18 14:14:01 +0900693 return 0;
Tejun Heo643be972006-04-11 22:22:29 +0900694
695 err:
Joe Perchesa9a79df2011-04-15 15:51:59 -0700696 ata_link_err(link, "softreset failed (%s)\n", reason);
Tejun Heo643be972006-04-11 22:22:29 +0900697 return -EIO;
Tejun Heoca451602005-11-18 14:14:01 +0900698}
699
Tejun Heocc0680a2007-08-06 18:36:23 +0900700static int sil24_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900701 unsigned long deadline)
Tejun Heo489ff4c2006-02-10 23:58:48 +0900702{
Tejun Heocc0680a2007-08-06 18:36:23 +0900703 struct ata_port *ap = link->ap;
Tejun Heo350756f2008-04-07 22:47:21 +0900704 void __iomem *port = sil24_port_base(ap);
Tejun Heo23818032007-09-23 13:19:54 +0900705 struct sil24_port_priv *pp = ap->private_data;
706 int did_port_rst = 0;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900707 const char *reason;
Tejun Heoe8e008e2006-05-31 18:27:59 +0900708 int tout_msec, rc;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900709 u32 tmp;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900710
Tejun Heo23818032007-09-23 13:19:54 +0900711 retry:
712 /* Sometimes, DEV_RST is not enough to recover the controller.
713 * This happens often after PM DMA CS errata.
714 */
715 if (pp->do_port_rst) {
Joe Perchesa9a79df2011-04-15 15:51:59 -0700716 ata_port_warn(ap,
717 "controller in dubious state, performing PORT_RST\n");
Tejun Heo23818032007-09-23 13:19:54 +0900718
719 writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
Tejun Heo97750ce2010-09-06 17:56:29 +0200720 ata_msleep(ap, 10);
Tejun Heo23818032007-09-23 13:19:54 +0900721 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
Tejun Heo97750ce2010-09-06 17:56:29 +0200722 ata_wait_register(ap, port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
Tejun Heo23818032007-09-23 13:19:54 +0900723 10, 5000);
724
725 /* restore port configuration */
726 sil24_config_port(ap);
727 sil24_config_pmp(ap, ap->nr_pmp_links);
728
729 pp->do_port_rst = 0;
730 did_port_rst = 1;
731 }
732
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900733 /* sil24 does the right thing(tm) without any protection */
Tejun Heocc0680a2007-08-06 18:36:23 +0900734 sata_set_spd(link);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900735
736 tout_msec = 100;
Tejun Heocc0680a2007-08-06 18:36:23 +0900737 if (ata_link_online(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900738 tout_msec = 5000;
739
740 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
Tejun Heo97750ce2010-09-06 17:56:29 +0200741 tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400742 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
743 tout_msec);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900744
Tejun Heoe8e008e2006-05-31 18:27:59 +0900745 /* SStatus oscillates between zero and valid status after
746 * DEV_RST, debounce it.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900747 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900748 rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
Tejun Heoe8e008e2006-05-31 18:27:59 +0900749 if (rc) {
750 reason = "PHY debouncing failed";
751 goto err;
752 }
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900753
754 if (tmp & PORT_CS_DEV_RST) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900755 if (ata_link_offline(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900756 return 0;
757 reason = "link not ready";
758 goto err;
759 }
760
Tejun Heoe8e008e2006-05-31 18:27:59 +0900761 /* Sil24 doesn't store signature FIS after hardreset, so we
762 * can't wait for BSY to clear. Some devices take a long time
763 * to get ready and those devices will choke if we don't wait
764 * for BSY clearance here. Tell libata to perform follow-up
765 * softreset.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900766 */
Tejun Heoe8e008e2006-05-31 18:27:59 +0900767 return -EAGAIN;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900768
769 err:
Tejun Heo23818032007-09-23 13:19:54 +0900770 if (!did_port_rst) {
771 pp->do_port_rst = 1;
772 goto retry;
773 }
774
Joe Perchesa9a79df2011-04-15 15:51:59 -0700775 ata_link_err(link, "hardreset failed (%s)\n", reason);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900776 return -EIO;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900777}
778
Tejun Heoedb33662005-07-28 10:36:22 +0900779static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
Tejun Heo69ad1852005-11-18 14:16:45 +0900780 struct sil24_sge *sge)
Tejun Heoedb33662005-07-28 10:36:22 +0900781{
Jeff Garzik972c26b2005-10-18 22:14:54 -0400782 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400783 struct sil24_sge *last_sge = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +0900784 unsigned int si;
Tejun Heoedb33662005-07-28 10:36:22 +0900785
Tejun Heoff2aeb12007-12-05 16:43:11 +0900786 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Tejun Heoedb33662005-07-28 10:36:22 +0900787 sge->addr = cpu_to_le64(sg_dma_address(sg));
788 sge->cnt = cpu_to_le32(sg_dma_len(sg));
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400789 sge->flags = 0;
790
791 last_sge = sge;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400792 sge++;
Tejun Heoedb33662005-07-28 10:36:22 +0900793 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400794
Tejun Heoff2aeb12007-12-05 16:43:11 +0900795 last_sge->flags = cpu_to_le32(SGE_TRM);
Tejun Heoedb33662005-07-28 10:36:22 +0900796}
797
Tejun Heo3454dc62007-09-23 13:19:54 +0900798static int sil24_qc_defer(struct ata_queued_cmd *qc)
799{
800 struct ata_link *link = qc->dev->link;
801 struct ata_port *ap = link->ap;
802 u8 prot = qc->tf.protocol;
Tejun Heo3454dc62007-09-23 13:19:54 +0900803
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900804 /*
805 * There is a bug in the chip:
806 * Port LRAM Causes the PRB/SGT Data to be Corrupted
807 * If the host issues a read request for LRAM and SActive registers
808 * while active commands are available in the port, PRB/SGT data in
809 * the LRAM can become corrupted. This issue applies only when
810 * reading from, but not writing to, the LRAM.
811 *
812 * Therefore, reading LRAM when there is no particular error [and
813 * other commands may be outstanding] is prohibited.
814 *
815 * To avoid this bug there are two situations where a command must run
816 * exclusive of any other commands on the port:
817 *
818 * - ATAPI commands which check the sense data
819 * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
820 * set.
821 *
822 */
Tejun Heo405e66b2007-11-27 19:28:53 +0900823 int is_excl = (ata_is_atapi(prot) ||
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900824 (qc->flags & ATA_QCFLAG_RESULT_TF));
825
Tejun Heo3454dc62007-09-23 13:19:54 +0900826 if (unlikely(ap->excl_link)) {
827 if (link == ap->excl_link) {
828 if (ap->nr_active_links)
829 return ATA_DEFER_PORT;
830 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
831 } else
832 return ATA_DEFER_PORT;
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900833 } else if (unlikely(is_excl)) {
Tejun Heo3454dc62007-09-23 13:19:54 +0900834 ap->excl_link = link;
835 if (ap->nr_active_links)
836 return ATA_DEFER_PORT;
837 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
838 }
839
840 return ata_std_qc_defer(qc);
841}
842
Tejun Heoedb33662005-07-28 10:36:22 +0900843static void sil24_qc_prep(struct ata_queued_cmd *qc)
844{
845 struct ata_port *ap = qc->ap;
846 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900847 union sil24_cmd_block *cb;
Tejun Heo69ad1852005-11-18 14:16:45 +0900848 struct sil24_prb *prb;
849 struct sil24_sge *sge;
Tejun Heobad28a32006-04-11 22:32:19 +0900850 u16 ctrl = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900851
Tejun Heoaee10a02006-05-15 21:03:56 +0900852 cb = &pp->cmd_block[sil24_tag(qc->tag)];
853
Tejun Heo405e66b2007-11-27 19:28:53 +0900854 if (!ata_is_atapi(qc->tf.protocol)) {
Tejun Heo69ad1852005-11-18 14:16:45 +0900855 prb = &cb->ata.prb;
856 sge = cb->ata.sge;
Robert Hancock4f1a0ee2009-07-30 14:11:29 -0600857 if (ata_is_data(qc->tf.protocol)) {
858 u16 prot = 0;
859 ctrl = PRB_CTRL_PROTOCOL;
860 if (ata_is_ncq(qc->tf.protocol))
861 prot |= PRB_PROT_NCQ;
862 if (qc->tf.flags & ATA_TFLAG_WRITE)
863 prot |= PRB_PROT_WRITE;
864 else
865 prot |= PRB_PROT_READ;
866 prb->prot = cpu_to_le16(prot);
867 }
Tejun Heo405e66b2007-11-27 19:28:53 +0900868 } else {
Tejun Heo69ad1852005-11-18 14:16:45 +0900869 prb = &cb->atapi.prb;
870 sge = cb->atapi.sge;
Dan Carpenter14e45c12010-06-09 14:01:54 +0200871 memset(cb->atapi.cdb, 0, sizeof(cb->atapi.cdb));
Tejun Heo6e7846e2006-02-12 23:32:58 +0900872 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
Tejun Heo69ad1852005-11-18 14:16:45 +0900873
Tejun Heo405e66b2007-11-27 19:28:53 +0900874 if (ata_is_data(qc->tf.protocol)) {
Tejun Heo69ad1852005-11-18 14:16:45 +0900875 if (qc->tf.flags & ATA_TFLAG_WRITE)
Tejun Heobad28a32006-04-11 22:32:19 +0900876 ctrl = PRB_CTRL_PACKET_WRITE;
Tejun Heo69ad1852005-11-18 14:16:45 +0900877 else
Tejun Heobad28a32006-04-11 22:32:19 +0900878 ctrl = PRB_CTRL_PACKET_READ;
879 }
Tejun Heoedb33662005-07-28 10:36:22 +0900880 }
881
Tejun Heobad28a32006-04-11 22:32:19 +0900882 prb->ctrl = cpu_to_le16(ctrl);
Tejun Heo3454dc62007-09-23 13:19:54 +0900883 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
Tejun Heoedb33662005-07-28 10:36:22 +0900884
885 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo69ad1852005-11-18 14:16:45 +0900886 sil24_fill_sg(qc, sge);
Tejun Heoedb33662005-07-28 10:36:22 +0900887}
888
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900889static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900890{
891 struct ata_port *ap = qc->ap;
892 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo350756f2008-04-07 22:47:21 +0900893 void __iomem *port = sil24_port_base(ap);
Tejun Heoaee10a02006-05-15 21:03:56 +0900894 unsigned int tag = sil24_tag(qc->tag);
895 dma_addr_t paddr;
896 void __iomem *activate;
Tejun Heoedb33662005-07-28 10:36:22 +0900897
Tejun Heoaee10a02006-05-15 21:03:56 +0900898 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
899 activate = port + PORT_CMD_ACTIVATE + tag * 8;
900
Catalin Marinas10823452010-06-10 17:02:12 +0100901 /*
902 * The barrier is required to ensure that writes to cmd_block reach
903 * the memory before the write to PORT_CMD_ACTIVATE.
904 */
905 wmb();
Tejun Heoaee10a02006-05-15 21:03:56 +0900906 writel((u32)paddr, activate);
907 writel((u64)paddr >> 32, activate + 4);
Tejun Heo26ec6342006-04-11 22:32:19 +0900908
Tejun Heoedb33662005-07-28 10:36:22 +0900909 return 0;
910}
911
Tejun Heo79f97da2008-04-07 22:47:20 +0900912static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
913{
914 sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
915 return true;
916}
917
Tejun Heo3454dc62007-09-23 13:19:54 +0900918static void sil24_pmp_attach(struct ata_port *ap)
919{
Tejun Heo906c1ff2008-05-19 01:15:13 +0900920 u32 *gscr = ap->link.device->gscr;
921
Tejun Heo3454dc62007-09-23 13:19:54 +0900922 sil24_config_pmp(ap, 1);
923 sil24_init_port(ap);
Tejun Heo906c1ff2008-05-19 01:15:13 +0900924
925 if (sata_pmp_gscr_vendor(gscr) == 0x11ab &&
926 sata_pmp_gscr_devid(gscr) == 0x4140) {
Joe Perchesa9a79df2011-04-15 15:51:59 -0700927 ata_port_info(ap,
Tejun Heo906c1ff2008-05-19 01:15:13 +0900928 "disabling NCQ support due to sil24-mv4140 quirk\n");
929 ap->flags &= ~ATA_FLAG_NCQ;
930 }
Tejun Heo3454dc62007-09-23 13:19:54 +0900931}
932
933static void sil24_pmp_detach(struct ata_port *ap)
934{
935 sil24_init_port(ap);
936 sil24_config_pmp(ap, 0);
Tejun Heo906c1ff2008-05-19 01:15:13 +0900937
938 ap->flags |= ATA_FLAG_NCQ;
Tejun Heo3454dc62007-09-23 13:19:54 +0900939}
940
Tejun Heo3454dc62007-09-23 13:19:54 +0900941static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
942 unsigned long deadline)
943{
944 int rc;
945
946 rc = sil24_init_port(link->ap);
947 if (rc) {
Joe Perchesa9a79df2011-04-15 15:51:59 -0700948 ata_link_err(link, "hardreset failed (port not ready)\n");
Tejun Heo3454dc62007-09-23 13:19:54 +0900949 return rc;
950 }
951
Tejun Heo5958e302008-04-07 22:47:20 +0900952 return sata_std_hardreset(link, class, deadline);
Tejun Heo3454dc62007-09-23 13:19:54 +0900953}
954
Tejun Heo88ce7552006-05-15 20:58:32 +0900955static void sil24_freeze(struct ata_port *ap)
Tejun Heo7d1ce682005-11-18 14:09:05 +0900956{
Tejun Heo350756f2008-04-07 22:47:21 +0900957 void __iomem *port = sil24_port_base(ap);
Tejun Heo87466182005-08-17 13:08:57 +0900958
Tejun Heo88ce7552006-05-15 20:58:32 +0900959 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
960 * PORT_IRQ_ENABLE instead.
Tejun Heoc0ab4242005-11-18 14:22:03 +0900961 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900962 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
963}
Tejun Heo87466182005-08-17 13:08:57 +0900964
Tejun Heo88ce7552006-05-15 20:58:32 +0900965static void sil24_thaw(struct ata_port *ap)
966{
Tejun Heo350756f2008-04-07 22:47:21 +0900967 void __iomem *port = sil24_port_base(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900968 u32 tmp;
969
970 /* clear IRQ */
971 tmp = readl(port + PORT_IRQ_STAT);
972 writel(tmp, port + PORT_IRQ_STAT);
973
974 /* turn IRQ back on */
975 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
976}
977
978static void sil24_error_intr(struct ata_port *ap)
979{
Tejun Heo350756f2008-04-07 22:47:21 +0900980 void __iomem *port = sil24_port_base(ap);
Tejun Heoe59f0da2007-07-16 14:29:39 +0900981 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo3454dc62007-09-23 13:19:54 +0900982 struct ata_queued_cmd *qc = NULL;
983 struct ata_link *link;
984 struct ata_eh_info *ehi;
985 int abort = 0, freeze = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +0900986 u32 irq_stat;
987
988 /* on error, we need to clear IRQ explicitly */
989 irq_stat = readl(port + PORT_IRQ_STAT);
990 writel(irq_stat, port + PORT_IRQ_STAT);
991
992 /* first, analyze and record host port events */
Tejun Heo3454dc62007-09-23 13:19:54 +0900993 link = &ap->link;
994 ehi = &link->eh_info;
Tejun Heo88ce7552006-05-15 20:58:32 +0900995 ata_ehi_clear_desc(ehi);
996
997 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
998
Tejun Heo854c73a2007-09-23 13:14:11 +0900999 if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
Tejun Heo854c73a2007-09-23 13:14:11 +09001000 ata_ehi_push_desc(ehi, "SDB notify");
Tejun Heo7d77b242007-09-23 13:14:13 +09001001 sata_async_notification(ap);
Tejun Heo854c73a2007-09-23 13:14:11 +09001002 }
1003
Tejun Heo05429252006-05-31 18:28:20 +09001004 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
1005 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +09001006 ata_ehi_push_desc(ehi, "%s",
1007 irq_stat & PORT_IRQ_PHYRDY_CHG ?
1008 "PHY RDY changed" : "device exchanged");
Tejun Heo88ce7552006-05-15 20:58:32 +09001009 freeze = 1;
Tejun Heo6a575fa2005-10-06 11:43:39 +09001010 }
1011
Tejun Heo88ce7552006-05-15 20:58:32 +09001012 if (irq_stat & PORT_IRQ_UNK_FIS) {
1013 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001014 ehi->action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001015 ata_ehi_push_desc(ehi, "unknown FIS");
Tejun Heo88ce7552006-05-15 20:58:32 +09001016 freeze = 1;
Albert Leea22e2eb2005-12-05 15:38:02 +08001017 }
Tejun Heo88ce7552006-05-15 20:58:32 +09001018
1019 /* deal with command error */
1020 if (irq_stat & PORT_IRQ_ERROR) {
Joe Perchesfc8cc1d2011-08-05 19:38:17 -07001021 const struct sil24_cerr_info *ci = NULL;
Tejun Heo88ce7552006-05-15 20:58:32 +09001022 unsigned int err_mask = 0, action = 0;
Tejun Heo3454dc62007-09-23 13:19:54 +09001023 u32 context, cerr;
1024 int pmp;
1025
1026 abort = 1;
1027
1028 /* DMA Context Switch Failure in Port Multiplier Mode
1029 * errata. If we have active commands to 3 or more
1030 * devices, any error condition on active devices can
1031 * corrupt DMA context switching.
1032 */
1033 if (ap->nr_active_links >= 3) {
1034 ehi->err_mask |= AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001035 ehi->action |= ATA_EH_RESET;
Tejun Heo3454dc62007-09-23 13:19:54 +09001036 ata_ehi_push_desc(ehi, "PMP DMA CS errata");
Tejun Heo23818032007-09-23 13:19:54 +09001037 pp->do_port_rst = 1;
Tejun Heo3454dc62007-09-23 13:19:54 +09001038 freeze = 1;
1039 }
1040
1041 /* find out the offending link and qc */
Tejun Heo071f44b2008-04-07 22:47:22 +09001042 if (sata_pmp_attached(ap)) {
Tejun Heo3454dc62007-09-23 13:19:54 +09001043 context = readl(port + PORT_CONTEXT);
1044 pmp = (context >> 5) & 0xf;
1045
1046 if (pmp < ap->nr_pmp_links) {
1047 link = &ap->pmp_link[pmp];
1048 ehi = &link->eh_info;
1049 qc = ata_qc_from_tag(ap, link->active_tag);
1050
1051 ata_ehi_clear_desc(ehi);
1052 ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
1053 irq_stat);
1054 } else {
1055 err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001056 action |= ATA_EH_RESET;
Tejun Heo3454dc62007-09-23 13:19:54 +09001057 freeze = 1;
1058 }
1059 } else
1060 qc = ata_qc_from_tag(ap, link->active_tag);
Tejun Heo88ce7552006-05-15 20:58:32 +09001061
1062 /* analyze CMD_ERR */
1063 cerr = readl(port + PORT_CMD_ERR);
1064 if (cerr < ARRAY_SIZE(sil24_cerr_db))
1065 ci = &sil24_cerr_db[cerr];
1066
1067 if (ci && ci->desc) {
1068 err_mask |= ci->err_mask;
1069 action |= ci->action;
Tejun Heocf480622008-01-24 00:05:14 +09001070 if (action & ATA_EH_RESET)
Tejun Heoc2e14f12008-01-13 14:04:16 +09001071 freeze = 1;
Tejun Heob64bbc32007-07-16 14:29:39 +09001072 ata_ehi_push_desc(ehi, "%s", ci->desc);
Tejun Heo88ce7552006-05-15 20:58:32 +09001073 } else {
1074 err_mask |= AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001075 action |= ATA_EH_RESET;
Tejun Heoc2e14f12008-01-13 14:04:16 +09001076 freeze = 1;
Tejun Heob64bbc32007-07-16 14:29:39 +09001077 ata_ehi_push_desc(ehi, "unknown command error %d",
Tejun Heo88ce7552006-05-15 20:58:32 +09001078 cerr);
1079 }
1080
1081 /* record error info */
Tejun Heo520d06f2008-04-07 22:47:21 +09001082 if (qc)
Tejun Heo88ce7552006-05-15 20:58:32 +09001083 qc->err_mask |= err_mask;
Tejun Heo520d06f2008-04-07 22:47:21 +09001084 else
Tejun Heo88ce7552006-05-15 20:58:32 +09001085 ehi->err_mask |= err_mask;
1086
1087 ehi->action |= action;
Tejun Heo3454dc62007-09-23 13:19:54 +09001088
1089 /* if PMP, resume */
Tejun Heo071f44b2008-04-07 22:47:22 +09001090 if (sata_pmp_attached(ap))
Tejun Heo3454dc62007-09-23 13:19:54 +09001091 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
Tejun Heo88ce7552006-05-15 20:58:32 +09001092 }
1093
1094 /* freeze or abort */
1095 if (freeze)
1096 ata_port_freeze(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +09001097 else if (abort) {
1098 if (qc)
1099 ata_link_abort(qc->dev->link);
1100 else
1101 ata_port_abort(ap);
1102 }
Tejun Heo87466182005-08-17 13:08:57 +09001103}
1104
Tejun Heoedb33662005-07-28 10:36:22 +09001105static inline void sil24_host_intr(struct ata_port *ap)
1106{
Tejun Heo350756f2008-04-07 22:47:21 +09001107 void __iomem *port = sil24_port_base(ap);
Tejun Heoaee10a02006-05-15 21:03:56 +09001108 u32 slot_stat, qc_active;
1109 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001110
Tejun Heo228f47b2007-09-23 12:37:05 +09001111 /* If PCIX_IRQ_WOC, there's an inherent race window between
1112 * clearing IRQ pending status and reading PORT_SLOT_STAT
1113 * which may cause spurious interrupts afterwards. This is
1114 * unavoidable and much better than losing interrupts which
1115 * happens if IRQ pending is cleared after reading
1116 * PORT_SLOT_STAT.
1117 */
1118 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1119 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1120
Tejun Heoedb33662005-07-28 10:36:22 +09001121 slot_stat = readl(port + PORT_SLOT_STAT);
Tejun Heo37024e82006-04-11 22:32:19 +09001122
Tejun Heo88ce7552006-05-15 20:58:32 +09001123 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1124 sil24_error_intr(ap);
1125 return;
1126 }
Tejun Heo37024e82006-04-11 22:32:19 +09001127
Tejun Heoaee10a02006-05-15 21:03:56 +09001128 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
Tejun Heo79f97da2008-04-07 22:47:20 +09001129 rc = ata_qc_complete_multiple(ap, qc_active);
Tejun Heoaee10a02006-05-15 21:03:56 +09001130 if (rc > 0)
1131 return;
1132 if (rc < 0) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001133 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heoaee10a02006-05-15 21:03:56 +09001134 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001135 ehi->action |= ATA_EH_RESET;
Tejun Heoaee10a02006-05-15 21:03:56 +09001136 ata_port_freeze(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001137 return;
1138 }
1139
Tejun Heo228f47b2007-09-23 12:37:05 +09001140 /* spurious interrupts are expected if PCIX_IRQ_WOC */
1141 if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
Joe Perchesa9a79df2011-04-15 15:51:59 -07001142 ata_port_info(ap,
1143 "spurious interrupt (slot_stat 0x%x active_tag %d sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001144 slot_stat, ap->link.active_tag, ap->link.sactive);
Tejun Heoedb33662005-07-28 10:36:22 +09001145}
1146
David Howells7d12e782006-10-05 14:55:46 +01001147static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
Tejun Heoedb33662005-07-28 10:36:22 +09001148{
Jeff Garzikcca39742006-08-24 03:19:22 -04001149 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001150 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heoedb33662005-07-28 10:36:22 +09001151 unsigned handled = 0;
1152 u32 status;
1153 int i;
1154
Tejun Heo0d5ff562007-02-01 15:06:36 +09001155 status = readl(host_base + HOST_IRQ_STAT);
Tejun Heoedb33662005-07-28 10:36:22 +09001156
Tejun Heo06460ae2005-08-17 13:08:52 +09001157 if (status == 0xffffffff) {
Tim Small11838232014-07-22 14:28:00 +01001158 dev_err(host->dev, "IRQ status == 0xffffffff, "
1159 "PCI fault or device removal?\n");
Tejun Heo06460ae2005-08-17 13:08:52 +09001160 goto out;
1161 }
1162
Tejun Heoedb33662005-07-28 10:36:22 +09001163 if (!(status & IRQ_STAT_4PORTS))
1164 goto out;
1165
Jeff Garzikcca39742006-08-24 03:19:22 -04001166 spin_lock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001167
Jeff Garzikcca39742006-08-24 03:19:22 -04001168 for (i = 0; i < host->n_ports; i++)
Tejun Heoedb33662005-07-28 10:36:22 +09001169 if (status & (1 << i)) {
Tejun Heo3e4ec342010-05-10 21:41:30 +02001170 sil24_host_intr(host->ports[i]);
1171 handled++;
Tejun Heoedb33662005-07-28 10:36:22 +09001172 }
1173
Jeff Garzikcca39742006-08-24 03:19:22 -04001174 spin_unlock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001175 out:
1176 return IRQ_RETVAL(handled);
1177}
1178
Tejun Heo88ce7552006-05-15 20:58:32 +09001179static void sil24_error_handler(struct ata_port *ap)
1180{
Tejun Heo23818032007-09-23 13:19:54 +09001181 struct sil24_port_priv *pp = ap->private_data;
1182
Tejun Heo3454dc62007-09-23 13:19:54 +09001183 if (sil24_init_port(ap))
Tejun Heo88ce7552006-05-15 20:58:32 +09001184 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001185
Tejun Heoa1efdab2008-03-25 12:22:50 +09001186 sata_pmp_error_handler(ap);
Tejun Heo23818032007-09-23 13:19:54 +09001187
1188 pp->do_port_rst = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +09001189}
1190
1191static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1192{
1193 struct ata_port *ap = qc->ap;
1194
Tejun Heo88ce7552006-05-15 20:58:32 +09001195 /* make DMA engine forget about the failed command */
Tejun Heo3454dc62007-09-23 13:19:54 +09001196 if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
1197 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001198}
1199
Tejun Heoedb33662005-07-28 10:36:22 +09001200static int sil24_port_start(struct ata_port *ap)
1201{
Jeff Garzikcca39742006-08-24 03:19:22 -04001202 struct device *dev = ap->host->dev;
Tejun Heoedb33662005-07-28 10:36:22 +09001203 struct sil24_port_priv *pp;
Tejun Heo69ad1852005-11-18 14:16:45 +09001204 union sil24_cmd_block *cb;
Tejun Heoaee10a02006-05-15 21:03:56 +09001205 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
Tejun Heoedb33662005-07-28 10:36:22 +09001206 dma_addr_t cb_dma;
1207
Tejun Heo24dc5f32007-01-20 16:00:28 +09001208 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001209 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001210 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001211
Tejun Heo24dc5f32007-01-20 16:00:28 +09001212 cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001213 if (!cb)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001214 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001215 memset(cb, 0, cb_size);
1216
Tejun Heoedb33662005-07-28 10:36:22 +09001217 pp->cmd_block = cb;
1218 pp->cmd_block_dma = cb_dma;
1219
1220 ap->private_data = pp;
1221
Tejun Heo350756f2008-04-07 22:47:21 +09001222 ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1223 ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
1224
Tejun Heoedb33662005-07-28 10:36:22 +09001225 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +09001226}
1227
Tejun Heo4447d352007-04-17 23:44:08 +09001228static void sil24_init_controller(struct ata_host *host)
Tejun Heo2a41a612006-07-03 16:07:27 +09001229{
Tejun Heo4447d352007-04-17 23:44:08 +09001230 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo2a41a612006-07-03 16:07:27 +09001231 u32 tmp;
1232 int i;
1233
1234 /* GPIO off */
1235 writel(0, host_base + HOST_FLASH_CMD);
1236
1237 /* clear global reset & mask interrupts during initialization */
1238 writel(0, host_base + HOST_CTRL);
1239
1240 /* init ports */
Tejun Heo4447d352007-04-17 23:44:08 +09001241 for (i = 0; i < host->n_ports; i++) {
Tejun Heo23818032007-09-23 13:19:54 +09001242 struct ata_port *ap = host->ports[i];
Tejun Heo350756f2008-04-07 22:47:21 +09001243 void __iomem *port = sil24_port_base(ap);
1244
Tejun Heo2a41a612006-07-03 16:07:27 +09001245
1246 /* Initial PHY setting */
1247 writel(0x20c, port + PORT_PHY_CFG);
1248
1249 /* Clear port RST */
1250 tmp = readl(port + PORT_CTRL_STAT);
1251 if (tmp & PORT_CS_PORT_RST) {
1252 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
Tejun Heo97750ce2010-09-06 17:56:29 +02001253 tmp = ata_wait_register(NULL, port + PORT_CTRL_STAT,
Tejun Heo2a41a612006-07-03 16:07:27 +09001254 PORT_CS_PORT_RST,
1255 PORT_CS_PORT_RST, 10, 100);
1256 if (tmp & PORT_CS_PORT_RST)
Joe Perchesa44fec12011-04-15 15:51:58 -07001257 dev_err(host->dev,
1258 "failed to clear port RST\n");
Tejun Heo2a41a612006-07-03 16:07:27 +09001259 }
1260
Tejun Heo23818032007-09-23 13:19:54 +09001261 /* configure port */
1262 sil24_config_port(ap);
Tejun Heo2a41a612006-07-03 16:07:27 +09001263 }
1264
1265 /* Turn on interrupts */
1266 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1267}
1268
Tejun Heoedb33662005-07-28 10:36:22 +09001269static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1270{
Tejun Heo93e26182007-11-22 18:46:57 +09001271 extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
Tejun Heo4447d352007-04-17 23:44:08 +09001272 struct ata_port_info pi = sil24_port_info[ent->driver_data];
1273 const struct ata_port_info *ppi[] = { &pi, NULL };
1274 void __iomem * const *iomap;
1275 struct ata_host *host;
Tejun Heo350756f2008-04-07 22:47:21 +09001276 int rc;
Tejun Heo37024e82006-04-11 22:32:19 +09001277 u32 tmp;
Tejun Heoedb33662005-07-28 10:36:22 +09001278
Tejun Heo93e26182007-11-22 18:46:57 +09001279 /* cause link error if sil24_cmd_block is sized wrongly */
1280 if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
1281 __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
1282
Joe Perches06296a12011-04-15 15:52:00 -07001283 ata_print_version_once(&pdev->dev, DRV_VERSION);
Tejun Heoedb33662005-07-28 10:36:22 +09001284
Tejun Heo4447d352007-04-17 23:44:08 +09001285 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001286 rc = pcim_enable_device(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001287 if (rc)
1288 return rc;
1289
Tejun Heo0d5ff562007-02-01 15:06:36 +09001290 rc = pcim_iomap_regions(pdev,
1291 (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
1292 DRV_NAME);
Tejun Heoedb33662005-07-28 10:36:22 +09001293 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001294 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09001295 iomap = pcim_iomap_table(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001296
Tejun Heo4447d352007-04-17 23:44:08 +09001297 /* apply workaround for completion IRQ loss on PCI-X errata */
1298 if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1299 tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
1300 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
Joe Perchesa44fec12011-04-15 15:51:58 -07001301 dev_info(&pdev->dev,
1302 "Applying completion IRQ loss on PCI-X errata fix\n");
Tejun Heo4447d352007-04-17 23:44:08 +09001303 else
1304 pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1305 }
1306
1307 /* allocate and fill host */
1308 host = ata_host_alloc_pinfo(&pdev->dev, ppi,
1309 SIL24_FLAG2NPORTS(ppi[0]->flags));
1310 if (!host)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001311 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001312 host->iomap = iomap;
Tejun Heoedb33662005-07-28 10:36:22 +09001313
Tejun Heo4447d352007-04-17 23:44:08 +09001314 /* configure and activate the device */
Yang Hongyang6a355282009-04-06 19:01:13 -07001315 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
1316 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Tejun Heo26ec6342006-04-11 22:32:19 +09001317 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -07001318 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Tejun Heo26ec6342006-04-11 22:32:19 +09001319 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001320 dev_err(&pdev->dev,
1321 "64-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001322 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001323 }
1324 }
1325 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07001326 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Tejun Heo26ec6342006-04-11 22:32:19 +09001327 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001328 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001329 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001330 }
Yang Hongyang284901a2009-04-06 19:01:15 -07001331 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Tejun Heo26ec6342006-04-11 22:32:19 +09001332 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001333 dev_err(&pdev->dev,
1334 "32-bit consistent DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001335 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001336 }
Tejun Heoedb33662005-07-28 10:36:22 +09001337 }
1338
Tejun Heoe8b3b5e2008-10-25 14:26:54 +09001339 /* Set max read request size to 4096. This slightly increases
1340 * write throughput for pci-e variants.
1341 */
1342 pcie_set_readrq(pdev, 4096);
1343
Tejun Heo4447d352007-04-17 23:44:08 +09001344 sil24_init_controller(host);
Tejun Heoedb33662005-07-28 10:36:22 +09001345
Vivek Mahajandae77212009-11-16 11:49:22 +05301346 if (sata_sil24_msi && !pci_enable_msi(pdev)) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001347 dev_info(&pdev->dev, "Using MSI\n");
Vivek Mahajandae77212009-11-16 11:49:22 +05301348 pci_intx(pdev, 0);
1349 }
1350
Tejun Heoedb33662005-07-28 10:36:22 +09001351 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09001352 return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
1353 &sil24_sht);
Tejun Heoedb33662005-07-28 10:36:22 +09001354}
1355
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +02001356#ifdef CONFIG_PM_SLEEP
Tejun Heod2298dc2006-07-03 16:07:27 +09001357static int sil24_pci_device_resume(struct pci_dev *pdev)
1358{
Jingoo Han0a86e1c2013-06-03 14:05:36 +09001359 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001360 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo553c4aa2006-12-26 19:39:50 +09001361 int rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001362
Tejun Heo553c4aa2006-12-26 19:39:50 +09001363 rc = ata_pci_device_do_resume(pdev);
1364 if (rc)
1365 return rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001366
1367 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001368 writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
Tejun Heod2298dc2006-07-03 16:07:27 +09001369
Tejun Heo4447d352007-04-17 23:44:08 +09001370 sil24_init_controller(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001371
Jeff Garzikcca39742006-08-24 03:19:22 -04001372 ata_host_resume(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001373
1374 return 0;
1375}
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +02001376#endif
Tejun Heo3454dc62007-09-23 13:19:54 +09001377
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +02001378#ifdef CONFIG_PM
Tejun Heo3454dc62007-09-23 13:19:54 +09001379static int sil24_port_resume(struct ata_port *ap)
1380{
1381 sil24_config_pmp(ap, ap->nr_pmp_links);
1382 return 0;
1383}
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001384#endif
Tejun Heod2298dc2006-07-03 16:07:27 +09001385
Axel Lin2fc75da2012-04-19 13:43:05 +08001386module_pci_driver(sil24_pci_driver);
Tejun Heoedb33662005-07-28 10:36:22 +09001387
1388MODULE_AUTHOR("Tejun Heo");
1389MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1390MODULE_LICENSE("GPL");
1391MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);