blob: 6468bbeba687ec820bdbed5dd4d94a40ef4b9b77 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Buesch060210f2009-01-25 15:49:59 +01007 Copyright (c) 2005-2009 Michael Buesch <mb@bu3sch.de>
Michael Buesche4d6b792007-09-18 15:39:42 -04008 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
10
Albert Herranz3dbba8e2009-09-10 19:34:49 +020011 SDIO support
12 Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
13
Michael Buesche4d6b792007-09-18 15:39:42 -040014 Some parts of the code in this file are derived from the ipw2200
15 driver Copyright(c) 2003 - 2004 Intel Corporation.
16
17 This program is free software; you can redistribute it and/or modify
18 it under the terms of the GNU General Public License as published by
19 the Free Software Foundation; either version 2 of the License, or
20 (at your option) any later version.
21
22 This program is distributed in the hope that it will be useful,
23 but WITHOUT ANY WARRANTY; without even the implied warranty of
24 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 GNU General Public License for more details.
26
27 You should have received a copy of the GNU General Public License
28 along with this program; see the file COPYING. If not, write to
29 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
30 Boston, MA 02110-1301, USA.
31
32*/
33
34#include <linux/delay.h>
35#include <linux/init.h>
36#include <linux/moduleparam.h>
37#include <linux/if_arp.h>
38#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040039#include <linux/firmware.h>
40#include <linux/wireless.h>
41#include <linux/workqueue.h>
42#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080043#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040044#include <linux/dma-mapping.h>
45#include <asm/unaligned.h>
46
47#include "b43.h"
48#include "main.h"
49#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020050#include "phy_common.h"
51#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020052#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040053#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010054#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040055#include "sysfs.h"
56#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040057#include "lo.h"
58#include "pcmcia.h"
Albert Herranz3dbba8e2009-09-10 19:34:49 +020059#include "sdio.h"
60#include <linux/mmc/sdio_func.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040061
62MODULE_DESCRIPTION("Broadcom B43 wireless driver");
63MODULE_AUTHOR("Martin Langer");
64MODULE_AUTHOR("Stefano Brivio");
65MODULE_AUTHOR("Michael Buesch");
Gábor Stefanik0136e512009-08-28 22:32:17 +020066MODULE_AUTHOR("Gábor Stefanik");
Michael Buesche4d6b792007-09-18 15:39:42 -040067MODULE_LICENSE("GPL");
68
Michael Buesch9c7d99d2008-02-09 10:23:49 +010069MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
70
Michael Buesche4d6b792007-09-18 15:39:42 -040071
72static int modparam_bad_frames_preempt;
73module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
74MODULE_PARM_DESC(bad_frames_preempt,
75 "enable(1) / disable(0) Bad Frames Preemption");
76
Michael Buesche4d6b792007-09-18 15:39:42 -040077static char modparam_fwpostfix[16];
78module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
79MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
80
Michael Buesche4d6b792007-09-18 15:39:42 -040081static int modparam_hwpctl;
82module_param_named(hwpctl, modparam_hwpctl, int, 0444);
83MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
84
85static int modparam_nohwcrypt;
86module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
87MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
88
gregor kowski035d0242009-08-19 22:35:45 +020089static int modparam_hwtkip;
90module_param_named(hwtkip, modparam_hwtkip, int, 0444);
91MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
92
Michael Buesch403a3a12009-06-08 21:04:57 +020093static int modparam_qos = 1;
94module_param_named(qos, modparam_qos, int, 0444);
Michael Buesche6f5b932008-03-05 21:18:49 +010095MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
96
Michael Buesch1855ba72008-04-18 20:51:41 +020097static int modparam_btcoex = 1;
98module_param_named(btcoex, modparam_btcoex, int, 0444);
Gábor Stefanikc71dbd32009-08-28 22:34:21 +020099MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
Michael Buesch1855ba72008-04-18 20:51:41 +0200100
Michael Buesch060210f2009-01-25 15:49:59 +0100101int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
102module_param_named(verbose, b43_modparam_verbose, int, 0644);
103MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
104
Michael Buesche6f5b932008-03-05 21:18:49 +0100105
Michael Buesche4d6b792007-09-18 15:39:42 -0400106static const struct ssb_device_id b43_ssb_tbl[] = {
107 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
108 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
109 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
110 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
111 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +0100112 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Larry Finger013978b2007-11-26 10:29:47 -0600113 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100114 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
Johannes Berg92d61282008-12-24 12:44:09 +0100115 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
Michael Buesche4d6b792007-09-18 15:39:42 -0400116 SSB_DEVTABLE_END
117};
118
119MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
120
121/* Channel and ratetables are shared for all devices.
122 * They can't be const, because ieee80211 puts some precalculated
123 * data in there. This data is the same for all devices, so we don't
124 * get concurrency issues */
125#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100126 { \
127 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
128 .hw_value = (_rateid), \
129 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400130 }
Johannes Berg8318d782008-01-24 19:38:38 +0100131
132/*
133 * NOTE: When changing this, sync with xmit.c's
134 * b43_plcp_get_bitrate_idx_* functions!
135 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400136static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100137 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
138 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
139 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
140 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
141 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
142 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
143 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
144 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
145 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
146 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
147 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
148 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400149};
150
151#define b43_a_ratetable (__b43_ratetable + 4)
152#define b43_a_ratetable_size 8
153#define b43_b_ratetable (__b43_ratetable + 0)
154#define b43_b_ratetable_size 4
155#define b43_g_ratetable (__b43_ratetable + 0)
156#define b43_g_ratetable_size 12
157
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100158#define CHAN4G(_channel, _freq, _flags) { \
159 .band = IEEE80211_BAND_2GHZ, \
160 .center_freq = (_freq), \
161 .hw_value = (_channel), \
162 .flags = (_flags), \
163 .max_antenna_gain = 0, \
164 .max_power = 30, \
165}
Michael Buesch96c755a2008-01-06 00:09:46 +0100166static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100167 CHAN4G(1, 2412, 0),
168 CHAN4G(2, 2417, 0),
169 CHAN4G(3, 2422, 0),
170 CHAN4G(4, 2427, 0),
171 CHAN4G(5, 2432, 0),
172 CHAN4G(6, 2437, 0),
173 CHAN4G(7, 2442, 0),
174 CHAN4G(8, 2447, 0),
175 CHAN4G(9, 2452, 0),
176 CHAN4G(10, 2457, 0),
177 CHAN4G(11, 2462, 0),
178 CHAN4G(12, 2467, 0),
179 CHAN4G(13, 2472, 0),
180 CHAN4G(14, 2484, 0),
181};
182#undef CHAN4G
183
184#define CHAN5G(_channel, _flags) { \
185 .band = IEEE80211_BAND_5GHZ, \
186 .center_freq = 5000 + (5 * (_channel)), \
187 .hw_value = (_channel), \
188 .flags = (_flags), \
189 .max_antenna_gain = 0, \
190 .max_power = 30, \
191}
192static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
193 CHAN5G(32, 0), CHAN5G(34, 0),
194 CHAN5G(36, 0), CHAN5G(38, 0),
195 CHAN5G(40, 0), CHAN5G(42, 0),
196 CHAN5G(44, 0), CHAN5G(46, 0),
197 CHAN5G(48, 0), CHAN5G(50, 0),
198 CHAN5G(52, 0), CHAN5G(54, 0),
199 CHAN5G(56, 0), CHAN5G(58, 0),
200 CHAN5G(60, 0), CHAN5G(62, 0),
201 CHAN5G(64, 0), CHAN5G(66, 0),
202 CHAN5G(68, 0), CHAN5G(70, 0),
203 CHAN5G(72, 0), CHAN5G(74, 0),
204 CHAN5G(76, 0), CHAN5G(78, 0),
205 CHAN5G(80, 0), CHAN5G(82, 0),
206 CHAN5G(84, 0), CHAN5G(86, 0),
207 CHAN5G(88, 0), CHAN5G(90, 0),
208 CHAN5G(92, 0), CHAN5G(94, 0),
209 CHAN5G(96, 0), CHAN5G(98, 0),
210 CHAN5G(100, 0), CHAN5G(102, 0),
211 CHAN5G(104, 0), CHAN5G(106, 0),
212 CHAN5G(108, 0), CHAN5G(110, 0),
213 CHAN5G(112, 0), CHAN5G(114, 0),
214 CHAN5G(116, 0), CHAN5G(118, 0),
215 CHAN5G(120, 0), CHAN5G(122, 0),
216 CHAN5G(124, 0), CHAN5G(126, 0),
217 CHAN5G(128, 0), CHAN5G(130, 0),
218 CHAN5G(132, 0), CHAN5G(134, 0),
219 CHAN5G(136, 0), CHAN5G(138, 0),
220 CHAN5G(140, 0), CHAN5G(142, 0),
221 CHAN5G(144, 0), CHAN5G(145, 0),
222 CHAN5G(146, 0), CHAN5G(147, 0),
223 CHAN5G(148, 0), CHAN5G(149, 0),
224 CHAN5G(150, 0), CHAN5G(151, 0),
225 CHAN5G(152, 0), CHAN5G(153, 0),
226 CHAN5G(154, 0), CHAN5G(155, 0),
227 CHAN5G(156, 0), CHAN5G(157, 0),
228 CHAN5G(158, 0), CHAN5G(159, 0),
229 CHAN5G(160, 0), CHAN5G(161, 0),
230 CHAN5G(162, 0), CHAN5G(163, 0),
231 CHAN5G(164, 0), CHAN5G(165, 0),
232 CHAN5G(166, 0), CHAN5G(168, 0),
233 CHAN5G(170, 0), CHAN5G(172, 0),
234 CHAN5G(174, 0), CHAN5G(176, 0),
235 CHAN5G(178, 0), CHAN5G(180, 0),
236 CHAN5G(182, 0), CHAN5G(184, 0),
237 CHAN5G(186, 0), CHAN5G(188, 0),
238 CHAN5G(190, 0), CHAN5G(192, 0),
239 CHAN5G(194, 0), CHAN5G(196, 0),
240 CHAN5G(198, 0), CHAN5G(200, 0),
241 CHAN5G(202, 0), CHAN5G(204, 0),
242 CHAN5G(206, 0), CHAN5G(208, 0),
243 CHAN5G(210, 0), CHAN5G(212, 0),
244 CHAN5G(214, 0), CHAN5G(216, 0),
245 CHAN5G(218, 0), CHAN5G(220, 0),
246 CHAN5G(222, 0), CHAN5G(224, 0),
247 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400248};
249
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100250static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
251 CHAN5G(34, 0), CHAN5G(36, 0),
252 CHAN5G(38, 0), CHAN5G(40, 0),
253 CHAN5G(42, 0), CHAN5G(44, 0),
254 CHAN5G(46, 0), CHAN5G(48, 0),
255 CHAN5G(52, 0), CHAN5G(56, 0),
256 CHAN5G(60, 0), CHAN5G(64, 0),
257 CHAN5G(100, 0), CHAN5G(104, 0),
258 CHAN5G(108, 0), CHAN5G(112, 0),
259 CHAN5G(116, 0), CHAN5G(120, 0),
260 CHAN5G(124, 0), CHAN5G(128, 0),
261 CHAN5G(132, 0), CHAN5G(136, 0),
262 CHAN5G(140, 0), CHAN5G(149, 0),
263 CHAN5G(153, 0), CHAN5G(157, 0),
264 CHAN5G(161, 0), CHAN5G(165, 0),
265 CHAN5G(184, 0), CHAN5G(188, 0),
266 CHAN5G(192, 0), CHAN5G(196, 0),
267 CHAN5G(200, 0), CHAN5G(204, 0),
268 CHAN5G(208, 0), CHAN5G(212, 0),
269 CHAN5G(216, 0),
270};
271#undef CHAN5G
272
273static struct ieee80211_supported_band b43_band_5GHz_nphy = {
274 .band = IEEE80211_BAND_5GHZ,
275 .channels = b43_5ghz_nphy_chantable,
276 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
277 .bitrates = b43_a_ratetable,
278 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400279};
Johannes Berg8318d782008-01-24 19:38:38 +0100280
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100281static struct ieee80211_supported_band b43_band_5GHz_aphy = {
282 .band = IEEE80211_BAND_5GHZ,
283 .channels = b43_5ghz_aphy_chantable,
284 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
285 .bitrates = b43_a_ratetable,
286 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100287};
Michael Buesche4d6b792007-09-18 15:39:42 -0400288
Johannes Berg8318d782008-01-24 19:38:38 +0100289static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100290 .band = IEEE80211_BAND_2GHZ,
291 .channels = b43_2ghz_chantable,
292 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
293 .bitrates = b43_g_ratetable,
294 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100295};
296
Michael Buesche4d6b792007-09-18 15:39:42 -0400297static void b43_wireless_core_exit(struct b43_wldev *dev);
298static int b43_wireless_core_init(struct b43_wldev *dev);
Michael Buesch36dbd952009-09-04 22:51:29 +0200299static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
Michael Buesche4d6b792007-09-18 15:39:42 -0400300static int b43_wireless_core_start(struct b43_wldev *dev);
301
302static int b43_ratelimit(struct b43_wl *wl)
303{
304 if (!wl || !wl->current_dev)
305 return 1;
306 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
307 return 1;
308 /* We are up and running.
309 * Ratelimit the messages to avoid DoS over the net. */
310 return net_ratelimit();
311}
312
313void b43info(struct b43_wl *wl, const char *fmt, ...)
314{
315 va_list args;
316
Michael Buesch060210f2009-01-25 15:49:59 +0100317 if (b43_modparam_verbose < B43_VERBOSITY_INFO)
318 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400319 if (!b43_ratelimit(wl))
320 return;
321 va_start(args, fmt);
322 printk(KERN_INFO "b43-%s: ",
323 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
324 vprintk(fmt, args);
325 va_end(args);
326}
327
328void b43err(struct b43_wl *wl, const char *fmt, ...)
329{
330 va_list args;
331
Michael Buesch060210f2009-01-25 15:49:59 +0100332 if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
333 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400334 if (!b43_ratelimit(wl))
335 return;
336 va_start(args, fmt);
337 printk(KERN_ERR "b43-%s ERROR: ",
338 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
339 vprintk(fmt, args);
340 va_end(args);
341}
342
343void b43warn(struct b43_wl *wl, const char *fmt, ...)
344{
345 va_list args;
346
Michael Buesch060210f2009-01-25 15:49:59 +0100347 if (b43_modparam_verbose < B43_VERBOSITY_WARN)
348 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400349 if (!b43_ratelimit(wl))
350 return;
351 va_start(args, fmt);
352 printk(KERN_WARNING "b43-%s warning: ",
353 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
354 vprintk(fmt, args);
355 va_end(args);
356}
357
Michael Buesche4d6b792007-09-18 15:39:42 -0400358void b43dbg(struct b43_wl *wl, const char *fmt, ...)
359{
360 va_list args;
361
Michael Buesch060210f2009-01-25 15:49:59 +0100362 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
363 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400364 va_start(args, fmt);
365 printk(KERN_DEBUG "b43-%s debug: ",
366 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
367 vprintk(fmt, args);
368 va_end(args);
369}
Michael Buesche4d6b792007-09-18 15:39:42 -0400370
371static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
372{
373 u32 macctl;
374
375 B43_WARN_ON(offset % 4 != 0);
376
377 macctl = b43_read32(dev, B43_MMIO_MACCTL);
378 if (macctl & B43_MACCTL_BE)
379 val = swab32(val);
380
381 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
382 mmiowb();
383 b43_write32(dev, B43_MMIO_RAM_DATA, val);
384}
385
Michael Buesch280d0e12007-12-26 18:26:17 +0100386static inline void b43_shm_control_word(struct b43_wldev *dev,
387 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400388{
389 u32 control;
390
391 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400392 control = routing;
393 control <<= 16;
394 control |= offset;
395 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
396}
397
Michael Buesch69eddc82009-09-04 22:57:26 +0200398u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400399{
400 u32 ret;
401
402 if (routing == B43_SHM_SHARED) {
403 B43_WARN_ON(offset & 0x0001);
404 if (offset & 0x0003) {
405 /* Unaligned access */
406 b43_shm_control_word(dev, routing, offset >> 2);
407 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
Michael Buesche4d6b792007-09-18 15:39:42 -0400408 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200409 ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400410
Michael Buesch280d0e12007-12-26 18:26:17 +0100411 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400412 }
413 offset >>= 2;
414 }
415 b43_shm_control_word(dev, routing, offset);
416 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100417out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200418 return ret;
419}
420
Michael Buesch69eddc82009-09-04 22:57:26 +0200421u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400422{
423 u16 ret;
424
425 if (routing == B43_SHM_SHARED) {
426 B43_WARN_ON(offset & 0x0001);
427 if (offset & 0x0003) {
428 /* Unaligned access */
429 b43_shm_control_word(dev, routing, offset >> 2);
430 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
431
Michael Buesch280d0e12007-12-26 18:26:17 +0100432 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400433 }
434 offset >>= 2;
435 }
436 b43_shm_control_word(dev, routing, offset);
437 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100438out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200439 return ret;
440}
441
Michael Buesch69eddc82009-09-04 22:57:26 +0200442void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400443{
444 if (routing == B43_SHM_SHARED) {
445 B43_WARN_ON(offset & 0x0001);
446 if (offset & 0x0003) {
447 /* Unaligned access */
448 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400449 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200450 value & 0xFFFF);
Michael Buesche4d6b792007-09-18 15:39:42 -0400451 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200452 b43_write16(dev, B43_MMIO_SHM_DATA,
453 (value >> 16) & 0xFFFF);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200454 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400455 }
456 offset >>= 2;
457 }
458 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400459 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200460}
461
Michael Buesch69eddc82009-09-04 22:57:26 +0200462void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
Michael Buesch6bbc3212008-06-19 19:33:51 +0200463{
464 if (routing == B43_SHM_SHARED) {
465 B43_WARN_ON(offset & 0x0001);
466 if (offset & 0x0003) {
467 /* Unaligned access */
468 b43_shm_control_word(dev, routing, offset >> 2);
469 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
470 return;
471 }
472 offset >>= 2;
473 }
474 b43_shm_control_word(dev, routing, offset);
475 b43_write16(dev, B43_MMIO_SHM_DATA, value);
476}
477
Michael Buesche4d6b792007-09-18 15:39:42 -0400478/* Read HostFlags */
John Daiker99da1852009-02-24 02:16:42 -0800479u64 b43_hf_read(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400480{
Michael Buesch35f0d352008-02-13 14:31:08 +0100481 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400482
483 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
484 ret <<= 16;
Michael Buesch35f0d352008-02-13 14:31:08 +0100485 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
486 ret <<= 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400487 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
488
489 return ret;
490}
491
492/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100493void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400494{
Michael Buesch35f0d352008-02-13 14:31:08 +0100495 u16 lo, mi, hi;
496
497 lo = (value & 0x00000000FFFFULL);
498 mi = (value & 0x0000FFFF0000ULL) >> 16;
499 hi = (value & 0xFFFF00000000ULL) >> 32;
500 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
501 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
502 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400503}
504
Michael Buesch403a3a12009-06-08 21:04:57 +0200505/* Read the firmware capabilities bitmask (Opensource firmware only) */
506static u16 b43_fwcapa_read(struct b43_wldev *dev)
507{
508 B43_WARN_ON(!dev->fw.opensource);
509 return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
510}
511
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100512void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
Michael Buesche4d6b792007-09-18 15:39:42 -0400513{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100514 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400515
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100516 B43_WARN_ON(dev->dev->id.revision < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400517
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100518 /* The hardware guarantees us an atomic read, if we
519 * read the low register first. */
520 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
521 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
Michael Buesche4d6b792007-09-18 15:39:42 -0400522
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100523 *tsf = high;
524 *tsf <<= 32;
525 *tsf |= low;
Michael Buesche4d6b792007-09-18 15:39:42 -0400526}
527
528static void b43_time_lock(struct b43_wldev *dev)
529{
530 u32 macctl;
531
532 macctl = b43_read32(dev, B43_MMIO_MACCTL);
533 macctl |= B43_MACCTL_TBTTHOLD;
534 b43_write32(dev, B43_MMIO_MACCTL, macctl);
535 /* Commit the write */
536 b43_read32(dev, B43_MMIO_MACCTL);
537}
538
539static void b43_time_unlock(struct b43_wldev *dev)
540{
541 u32 macctl;
542
543 macctl = b43_read32(dev, B43_MMIO_MACCTL);
544 macctl &= ~B43_MACCTL_TBTTHOLD;
545 b43_write32(dev, B43_MMIO_MACCTL, macctl);
546 /* Commit the write */
547 b43_read32(dev, B43_MMIO_MACCTL);
548}
549
550static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
551{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100552 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400553
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100554 B43_WARN_ON(dev->dev->id.revision < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400555
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100556 low = tsf;
557 high = (tsf >> 32);
558 /* The hardware guarantees us an atomic write, if we
559 * write the low register first. */
560 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
561 mmiowb();
562 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
563 mmiowb();
Michael Buesche4d6b792007-09-18 15:39:42 -0400564}
565
566void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
567{
568 b43_time_lock(dev);
569 b43_tsf_write_locked(dev, tsf);
570 b43_time_unlock(dev);
571}
572
573static
John Daiker99da1852009-02-24 02:16:42 -0800574void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
Michael Buesche4d6b792007-09-18 15:39:42 -0400575{
576 static const u8 zero_addr[ETH_ALEN] = { 0 };
577 u16 data;
578
579 if (!mac)
580 mac = zero_addr;
581
582 offset |= 0x0020;
583 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
584
585 data = mac[0];
586 data |= mac[1] << 8;
587 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
588 data = mac[2];
589 data |= mac[3] << 8;
590 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
591 data = mac[4];
592 data |= mac[5] << 8;
593 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
594}
595
596static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
597{
598 const u8 *mac;
599 const u8 *bssid;
600 u8 mac_bssid[ETH_ALEN * 2];
601 int i;
602 u32 tmp;
603
604 bssid = dev->wl->bssid;
605 mac = dev->wl->mac_addr;
606
607 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
608
609 memcpy(mac_bssid, mac, ETH_ALEN);
610 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
611
612 /* Write our MAC address and BSSID to template ram */
613 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
614 tmp = (u32) (mac_bssid[i + 0]);
615 tmp |= (u32) (mac_bssid[i + 1]) << 8;
616 tmp |= (u32) (mac_bssid[i + 2]) << 16;
617 tmp |= (u32) (mac_bssid[i + 3]) << 24;
618 b43_ram_write(dev, 0x20 + i, tmp);
619 }
620}
621
Johannes Berg4150c572007-09-17 01:29:23 -0400622static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400623{
Michael Buesche4d6b792007-09-18 15:39:42 -0400624 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400625 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400626}
627
628static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
629{
630 /* slot_time is in usec. */
631 if (dev->phy.type != B43_PHYTYPE_G)
632 return;
633 b43_write16(dev, 0x684, 510 + slot_time);
634 b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
635}
636
637static void b43_short_slot_timing_enable(struct b43_wldev *dev)
638{
639 b43_set_slot_time(dev, 9);
Michael Buesche4d6b792007-09-18 15:39:42 -0400640}
641
642static void b43_short_slot_timing_disable(struct b43_wldev *dev)
643{
644 b43_set_slot_time(dev, 20);
Michael Buesche4d6b792007-09-18 15:39:42 -0400645}
646
Michael Buesche4d6b792007-09-18 15:39:42 -0400647/* DummyTransmission function, as documented on
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200648 * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
Michael Buesche4d6b792007-09-18 15:39:42 -0400649 */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200650void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
Michael Buesche4d6b792007-09-18 15:39:42 -0400651{
652 struct b43_phy *phy = &dev->phy;
653 unsigned int i, max_loop;
654 u16 value;
655 u32 buffer[5] = {
656 0x00000000,
657 0x00D40000,
658 0x00000000,
659 0x01000000,
660 0x00000000,
661 };
662
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200663 if (ofdm) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400664 max_loop = 0x1E;
665 buffer[0] = 0x000201CC;
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200666 } else {
Michael Buesche4d6b792007-09-18 15:39:42 -0400667 max_loop = 0xFA;
668 buffer[0] = 0x000B846E;
Michael Buesche4d6b792007-09-18 15:39:42 -0400669 }
670
671 for (i = 0; i < 5; i++)
672 b43_ram_write(dev, i * 4, buffer[i]);
673
Michael Buesche4d6b792007-09-18 15:39:42 -0400674 b43_write16(dev, 0x0568, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200675 if (dev->dev->id.revision < 11)
676 b43_write16(dev, 0x07C0, 0x0000);
677 else
678 b43_write16(dev, 0x07C0, 0x0100);
679 value = (ofdm ? 0x41 : 0x40);
Michael Buesche4d6b792007-09-18 15:39:42 -0400680 b43_write16(dev, 0x050C, value);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200681 if ((phy->type == B43_PHYTYPE_N) || (phy->type == B43_PHYTYPE_LP))
682 b43_write16(dev, 0x0514, 0x1A02);
Michael Buesche4d6b792007-09-18 15:39:42 -0400683 b43_write16(dev, 0x0508, 0x0000);
684 b43_write16(dev, 0x050A, 0x0000);
685 b43_write16(dev, 0x054C, 0x0000);
686 b43_write16(dev, 0x056A, 0x0014);
687 b43_write16(dev, 0x0568, 0x0826);
688 b43_write16(dev, 0x0500, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200689 if (!pa_on && (phy->type == B43_PHYTYPE_N)) {
690 //SPEC TODO
691 }
692
693 switch (phy->type) {
694 case B43_PHYTYPE_N:
695 b43_write16(dev, 0x0502, 0x00D0);
696 break;
697 case B43_PHYTYPE_LP:
698 b43_write16(dev, 0x0502, 0x0050);
699 break;
700 default:
701 b43_write16(dev, 0x0502, 0x0030);
702 }
Michael Buesche4d6b792007-09-18 15:39:42 -0400703
704 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
705 b43_radio_write16(dev, 0x0051, 0x0017);
706 for (i = 0x00; i < max_loop; i++) {
707 value = b43_read16(dev, 0x050E);
708 if (value & 0x0080)
709 break;
710 udelay(10);
711 }
712 for (i = 0x00; i < 0x0A; i++) {
713 value = b43_read16(dev, 0x050E);
714 if (value & 0x0400)
715 break;
716 udelay(10);
717 }
Larry Finger1d280dd2008-09-29 14:19:29 -0500718 for (i = 0x00; i < 0x19; i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400719 value = b43_read16(dev, 0x0690);
720 if (!(value & 0x0100))
721 break;
722 udelay(10);
723 }
724 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
725 b43_radio_write16(dev, 0x0051, 0x0037);
726}
727
728static void key_write(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -0800729 u8 index, u8 algorithm, const u8 *key)
Michael Buesche4d6b792007-09-18 15:39:42 -0400730{
731 unsigned int i;
732 u32 offset;
733 u16 value;
734 u16 kidx;
735
736 /* Key index/algo block */
737 kidx = b43_kidx_to_fw(dev, index);
738 value = ((kidx << 4) | algorithm);
739 b43_shm_write16(dev, B43_SHM_SHARED,
740 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
741
742 /* Write the key to the Key Table Pointer offset */
743 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
744 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
745 value = key[i];
746 value |= (u16) (key[i + 1]) << 8;
747 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
748 }
749}
750
John Daiker99da1852009-02-24 02:16:42 -0800751static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400752{
753 u32 addrtmp[2] = { 0, 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200754 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400755
756 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200757 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400758
Michael Buesch66d2d082009-08-06 10:36:50 +0200759 B43_WARN_ON(index < pairwise_keys_start);
760 /* We have four default TX keys and possibly four default RX keys.
Michael Buesche4d6b792007-09-18 15:39:42 -0400761 * Physical mac 0 is mapped to physical key 4 or 8, depending
762 * on the firmware version.
763 * So we must adjust the index here.
764 */
Michael Buesch66d2d082009-08-06 10:36:50 +0200765 index -= pairwise_keys_start;
766 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400767
768 if (addr) {
769 addrtmp[0] = addr[0];
770 addrtmp[0] |= ((u32) (addr[1]) << 8);
771 addrtmp[0] |= ((u32) (addr[2]) << 16);
772 addrtmp[0] |= ((u32) (addr[3]) << 24);
773 addrtmp[1] = addr[4];
774 addrtmp[1] |= ((u32) (addr[5]) << 8);
775 }
776
Michael Buesch66d2d082009-08-06 10:36:50 +0200777 /* Receive match transmitter address (RCMTA) mechanism */
778 b43_shm_write32(dev, B43_SHM_RCMTA,
779 (index * 2) + 0, addrtmp[0]);
780 b43_shm_write16(dev, B43_SHM_RCMTA,
781 (index * 2) + 1, addrtmp[1]);
Michael Buesche4d6b792007-09-18 15:39:42 -0400782}
783
gregor kowski035d0242009-08-19 22:35:45 +0200784/* The ucode will use phase1 key with TEK key to decrypt rx packets.
785 * When a packet is received, the iv32 is checked.
786 * - if it doesn't the packet is returned without modification (and software
787 * decryption can be done). That's what happen when iv16 wrap.
788 * - if it does, the rc4 key is computed, and decryption is tried.
789 * Either it will success and B43_RX_MAC_DEC is returned,
790 * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
791 * and the packet is not usable (it got modified by the ucode).
792 * So in order to never have B43_RX_MAC_DECERR, we should provide
793 * a iv32 and phase1key that match. Because we drop packets in case of
794 * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
795 * packets will be lost without higher layer knowing (ie no resync possible
796 * until next wrap).
797 *
798 * NOTE : this should support 50 key like RCMTA because
799 * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
800 */
801static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
802 u16 *phase1key)
803{
804 unsigned int i;
805 u32 offset;
806 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
807
808 if (!modparam_hwtkip)
809 return;
810
811 if (b43_new_kidx_api(dev))
812 pairwise_keys_start = B43_NR_GROUP_KEYS;
813
814 B43_WARN_ON(index < pairwise_keys_start);
815 /* We have four default TX keys and possibly four default RX keys.
816 * Physical mac 0 is mapped to physical key 4 or 8, depending
817 * on the firmware version.
818 * So we must adjust the index here.
819 */
820 index -= pairwise_keys_start;
821 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
822
823 if (b43_debug(dev, B43_DBG_KEYS)) {
824 b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
825 index, iv32);
826 }
827 /* Write the key to the RX tkip shared mem */
828 offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
829 for (i = 0; i < 10; i += 2) {
830 b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
831 phase1key ? phase1key[i / 2] : 0);
832 }
833 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
834 b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
835}
836
837static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
838 struct ieee80211_key_conf *keyconf, const u8 *addr,
839 u32 iv32, u16 *phase1key)
840{
841 struct b43_wl *wl = hw_to_b43_wl(hw);
842 struct b43_wldev *dev;
843 int index = keyconf->hw_key_idx;
844
845 if (B43_WARN_ON(!modparam_hwtkip))
846 return;
847
848 mutex_lock(&wl->mutex);
849
850 dev = wl->current_dev;
851 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
852 goto out_unlock;
853
854 keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
855
856 rx_tkip_phase1_write(dev, index, iv32, phase1key);
857 keymac_write(dev, index, addr);
858
859out_unlock:
860 mutex_unlock(&wl->mutex);
861}
862
Michael Buesche4d6b792007-09-18 15:39:42 -0400863static void do_key_write(struct b43_wldev *dev,
864 u8 index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800865 const u8 *key, size_t key_len, const u8 *mac_addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400866{
867 u8 buf[B43_SEC_KEYSIZE] = { 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200868 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400869
870 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200871 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400872
Michael Buesch66d2d082009-08-06 10:36:50 +0200873 B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400874 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
875
Michael Buesch66d2d082009-08-06 10:36:50 +0200876 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400877 keymac_write(dev, index, NULL); /* First zero out mac. */
gregor kowski035d0242009-08-19 22:35:45 +0200878 if (algorithm == B43_SEC_ALGO_TKIP) {
879 /*
880 * We should provide an initial iv32, phase1key pair.
881 * We could start with iv32=0 and compute the corresponding
882 * phase1key, but this means calling ieee80211_get_tkip_key
883 * with a fake skb (or export other tkip function).
884 * Because we are lazy we hope iv32 won't start with
885 * 0xffffffff and let's b43_op_update_tkip_key provide a
886 * correct pair.
887 */
888 rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
889 } else if (index >= pairwise_keys_start) /* clear it */
890 rx_tkip_phase1_write(dev, index, 0, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -0400891 if (key)
892 memcpy(buf, key, key_len);
893 key_write(dev, index, algorithm, buf);
Michael Buesch66d2d082009-08-06 10:36:50 +0200894 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400895 keymac_write(dev, index, mac_addr);
896
897 dev->key[index].algorithm = algorithm;
898}
899
900static int b43_key_write(struct b43_wldev *dev,
901 int index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800902 const u8 *key, size_t key_len,
903 const u8 *mac_addr,
Michael Buesche4d6b792007-09-18 15:39:42 -0400904 struct ieee80211_key_conf *keyconf)
905{
906 int i;
Michael Buesch66d2d082009-08-06 10:36:50 +0200907 int pairwise_keys_start;
Michael Buesche4d6b792007-09-18 15:39:42 -0400908
gregor kowski035d0242009-08-19 22:35:45 +0200909 /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
910 * - Temporal Encryption Key (128 bits)
911 * - Temporal Authenticator Tx MIC Key (64 bits)
912 * - Temporal Authenticator Rx MIC Key (64 bits)
913 *
914 * Hardware only store TEK
915 */
916 if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
917 key_len = 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400918 if (key_len > B43_SEC_KEYSIZE)
919 return -EINVAL;
Michael Buesch66d2d082009-08-06 10:36:50 +0200920 for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400921 /* Check that we don't already have this key. */
922 B43_WARN_ON(dev->key[i].keyconf == keyconf);
923 }
924 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100925 /* Pairwise key. Get an empty slot for the key. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400926 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200927 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400928 else
Michael Buesch66d2d082009-08-06 10:36:50 +0200929 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
930 for (i = pairwise_keys_start;
931 i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
932 i++) {
933 B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400934 if (!dev->key[i].keyconf) {
935 /* found empty */
936 index = i;
937 break;
938 }
939 }
940 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100941 b43warn(dev->wl, "Out of hardware key memory\n");
Michael Buesche4d6b792007-09-18 15:39:42 -0400942 return -ENOSPC;
943 }
944 } else
945 B43_WARN_ON(index > 3);
946
947 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
948 if ((index <= 3) && !b43_new_kidx_api(dev)) {
949 /* Default RX key */
950 B43_WARN_ON(mac_addr);
951 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
952 }
953 keyconf->hw_key_idx = index;
954 dev->key[index].keyconf = keyconf;
955
956 return 0;
957}
958
959static int b43_key_clear(struct b43_wldev *dev, int index)
960{
Michael Buesch66d2d082009-08-06 10:36:50 +0200961 if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
Michael Buesche4d6b792007-09-18 15:39:42 -0400962 return -EINVAL;
963 do_key_write(dev, index, B43_SEC_ALGO_NONE,
964 NULL, B43_SEC_KEYSIZE, NULL);
965 if ((index <= 3) && !b43_new_kidx_api(dev)) {
966 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
967 NULL, B43_SEC_KEYSIZE, NULL);
968 }
969 dev->key[index].keyconf = NULL;
970
971 return 0;
972}
973
974static void b43_clear_keys(struct b43_wldev *dev)
975{
Michael Buesch66d2d082009-08-06 10:36:50 +0200976 int i, count;
Michael Buesche4d6b792007-09-18 15:39:42 -0400977
Michael Buesch66d2d082009-08-06 10:36:50 +0200978 if (b43_new_kidx_api(dev))
979 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
980 else
981 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
982 for (i = 0; i < count; i++)
Michael Buesche4d6b792007-09-18 15:39:42 -0400983 b43_key_clear(dev, i);
984}
985
Michael Buesch9cf7f242008-12-19 20:24:30 +0100986static void b43_dump_keymemory(struct b43_wldev *dev)
987{
Michael Buesch66d2d082009-08-06 10:36:50 +0200988 unsigned int i, index, count, offset, pairwise_keys_start;
Michael Buesch9cf7f242008-12-19 20:24:30 +0100989 u8 mac[ETH_ALEN];
990 u16 algo;
991 u32 rcmta0;
992 u16 rcmta1;
993 u64 hf;
994 struct b43_key *key;
995
996 if (!b43_debug(dev, B43_DBG_KEYS))
997 return;
998
999 hf = b43_hf_read(dev);
1000 b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
1001 !!(hf & B43_HF_USEDEFKEYS));
Michael Buesch66d2d082009-08-06 10:36:50 +02001002 if (b43_new_kidx_api(dev)) {
1003 pairwise_keys_start = B43_NR_GROUP_KEYS;
1004 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1005 } else {
1006 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
1007 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1008 }
1009 for (index = 0; index < count; index++) {
Michael Buesch9cf7f242008-12-19 20:24:30 +01001010 key = &(dev->key[index]);
1011 printk(KERN_DEBUG "Key slot %02u: %s",
1012 index, (key->keyconf == NULL) ? " " : "*");
1013 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
1014 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
1015 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1016 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1017 }
1018
1019 algo = b43_shm_read16(dev, B43_SHM_SHARED,
1020 B43_SHM_SH_KEYIDXBLOCK + (index * 2));
1021 printk(" Algo: %04X/%02X", algo, key->algorithm);
1022
Michael Buesch66d2d082009-08-06 10:36:50 +02001023 if (index >= pairwise_keys_start) {
gregor kowski035d0242009-08-19 22:35:45 +02001024 if (key->algorithm == B43_SEC_ALGO_TKIP) {
1025 printk(" TKIP: ");
1026 offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
1027 for (i = 0; i < 14; i += 2) {
1028 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1029 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1030 }
1031 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01001032 rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001033 ((index - pairwise_keys_start) * 2) + 0);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001034 rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001035 ((index - pairwise_keys_start) * 2) + 1);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001036 *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
1037 *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
Johannes Berge91d8332009-07-15 17:21:41 +02001038 printk(" MAC: %pM", mac);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001039 } else
1040 printk(" DEFAULT KEY");
1041 printk("\n");
1042 }
1043}
1044
Michael Buesche4d6b792007-09-18 15:39:42 -04001045void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
1046{
1047 u32 macctl;
1048 u16 ucstat;
1049 bool hwps;
1050 bool awake;
1051 int i;
1052
1053 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1054 (ps_flags & B43_PS_DISABLED));
1055 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1056
1057 if (ps_flags & B43_PS_ENABLED) {
1058 hwps = 1;
1059 } else if (ps_flags & B43_PS_DISABLED) {
1060 hwps = 0;
1061 } else {
1062 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1063 // and thus is not an AP and we are associated, set bit 25
1064 }
1065 if (ps_flags & B43_PS_AWAKE) {
1066 awake = 1;
1067 } else if (ps_flags & B43_PS_ASLEEP) {
1068 awake = 0;
1069 } else {
1070 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1071 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1072 // successful, set bit26
1073 }
1074
1075/* FIXME: For now we force awake-on and hwps-off */
1076 hwps = 0;
1077 awake = 1;
1078
1079 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1080 if (hwps)
1081 macctl |= B43_MACCTL_HWPS;
1082 else
1083 macctl &= ~B43_MACCTL_HWPS;
1084 if (awake)
1085 macctl |= B43_MACCTL_AWAKE;
1086 else
1087 macctl &= ~B43_MACCTL_AWAKE;
1088 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1089 /* Commit write */
1090 b43_read32(dev, B43_MMIO_MACCTL);
1091 if (awake && dev->dev->id.revision >= 5) {
1092 /* Wait for the microcode to wake up. */
1093 for (i = 0; i < 100; i++) {
1094 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1095 B43_SHM_SH_UCODESTAT);
1096 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1097 break;
1098 udelay(10);
1099 }
1100 }
1101}
1102
Michael Buesche4d6b792007-09-18 15:39:42 -04001103void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
1104{
1105 u32 tmslow;
1106 u32 macctl;
1107
1108 flags |= B43_TMSLOW_PHYCLKEN;
1109 flags |= B43_TMSLOW_PHYRESET;
1110 ssb_device_enable(dev->dev, flags);
1111 msleep(2); /* Wait for the PLL to turn on. */
1112
1113 /* Now take the PHY out of Reset again */
1114 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
1115 tmslow |= SSB_TMSLOW_FGC;
1116 tmslow &= ~B43_TMSLOW_PHYRESET;
1117 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1118 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1119 msleep(1);
1120 tmslow &= ~SSB_TMSLOW_FGC;
1121 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1122 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1123 msleep(1);
1124
Michael Bueschfb111372008-09-02 13:00:34 +02001125 /* Turn Analog ON, but only if we already know the PHY-type.
1126 * This protects against very early setup where we don't know the
1127 * PHY-type, yet. wireless_core_reset will be called once again later,
1128 * when we know the PHY-type. */
1129 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001130 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001131
1132 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1133 macctl &= ~B43_MACCTL_GMODE;
1134 if (flags & B43_TMSLOW_GMODE)
1135 macctl |= B43_MACCTL_GMODE;
1136 macctl |= B43_MACCTL_IHR_ENABLED;
1137 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1138}
1139
1140static void handle_irq_transmit_status(struct b43_wldev *dev)
1141{
1142 u32 v0, v1;
1143 u16 tmp;
1144 struct b43_txstatus stat;
1145
1146 while (1) {
1147 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1148 if (!(v0 & 0x00000001))
1149 break;
1150 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1151
1152 stat.cookie = (v0 >> 16);
1153 stat.seq = (v1 & 0x0000FFFF);
1154 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1155 tmp = (v0 & 0x0000FFFF);
1156 stat.frame_count = ((tmp & 0xF000) >> 12);
1157 stat.rts_count = ((tmp & 0x0F00) >> 8);
1158 stat.supp_reason = ((tmp & 0x001C) >> 2);
1159 stat.pm_indicated = !!(tmp & 0x0080);
1160 stat.intermediate = !!(tmp & 0x0040);
1161 stat.for_ampdu = !!(tmp & 0x0020);
1162 stat.acked = !!(tmp & 0x0002);
1163
1164 b43_handle_txstatus(dev, &stat);
1165 }
1166}
1167
1168static void drain_txstatus_queue(struct b43_wldev *dev)
1169{
1170 u32 dummy;
1171
1172 if (dev->dev->id.revision < 5)
1173 return;
1174 /* Read all entries from the microcode TXstatus FIFO
1175 * and throw them away.
1176 */
1177 while (1) {
1178 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1179 if (!(dummy & 0x00000001))
1180 break;
1181 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1182 }
1183}
1184
1185static u32 b43_jssi_read(struct b43_wldev *dev)
1186{
1187 u32 val = 0;
1188
1189 val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
1190 val <<= 16;
1191 val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
1192
1193 return val;
1194}
1195
1196static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1197{
1198 b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
1199 b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
1200}
1201
1202static void b43_generate_noise_sample(struct b43_wldev *dev)
1203{
1204 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001205 b43_write32(dev, B43_MMIO_MACCMD,
1206 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001207}
1208
1209static void b43_calculate_link_quality(struct b43_wldev *dev)
1210{
1211 /* Top half of Link Quality calculation. */
1212
Michael Bueschef1a6282008-08-27 18:53:02 +02001213 if (dev->phy.type != B43_PHYTYPE_G)
1214 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001215 if (dev->noisecalc.calculation_running)
1216 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001217 dev->noisecalc.calculation_running = 1;
1218 dev->noisecalc.nr_samples = 0;
1219
1220 b43_generate_noise_sample(dev);
1221}
1222
1223static void handle_irq_noise(struct b43_wldev *dev)
1224{
Michael Bueschef1a6282008-08-27 18:53:02 +02001225 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001226 u16 tmp;
1227 u8 noise[4];
1228 u8 i, j;
1229 s32 average;
1230
1231 /* Bottom half of Link Quality calculation. */
1232
Michael Bueschef1a6282008-08-27 18:53:02 +02001233 if (dev->phy.type != B43_PHYTYPE_G)
1234 return;
1235
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001236 /* Possible race condition: It might be possible that the user
1237 * changed to a different channel in the meantime since we
1238 * started the calculation. We ignore that fact, since it's
1239 * not really that much of a problem. The background noise is
1240 * an estimation only anyway. Slightly wrong results will get damped
1241 * by the averaging of the 8 sample rounds. Additionally the
1242 * value is shortlived. So it will be replaced by the next noise
1243 * calculation round soon. */
1244
Michael Buesche4d6b792007-09-18 15:39:42 -04001245 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001246 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001247 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1248 noise[2] == 0x7F || noise[3] == 0x7F)
1249 goto generate_new;
1250
1251 /* Get the noise samples. */
1252 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1253 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001254 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1255 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1256 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1257 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001258 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1259 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1260 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1261 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1262 dev->noisecalc.nr_samples++;
1263 if (dev->noisecalc.nr_samples == 8) {
1264 /* Calculate the Link Quality by the noise samples. */
1265 average = 0;
1266 for (i = 0; i < 8; i++) {
1267 for (j = 0; j < 4; j++)
1268 average += dev->noisecalc.samples[i][j];
1269 }
1270 average /= (8 * 4);
1271 average *= 125;
1272 average += 64;
1273 average /= 128;
1274 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1275 tmp = (tmp / 128) & 0x1F;
1276 if (tmp >= 8)
1277 average += 2;
1278 else
1279 average -= 25;
1280 if (tmp == 8)
1281 average -= 72;
1282 else
1283 average -= 48;
1284
1285 dev->stats.link_noise = average;
Michael Buesche4d6b792007-09-18 15:39:42 -04001286 dev->noisecalc.calculation_running = 0;
1287 return;
1288 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001289generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001290 b43_generate_noise_sample(dev);
1291}
1292
1293static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1294{
Johannes Berg05c914f2008-09-11 00:01:58 +02001295 if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001296 ///TODO: PS TBTT
1297 } else {
1298 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1299 b43_power_saving_ctl_bits(dev, 0);
1300 }
Johannes Berg05c914f2008-09-11 00:01:58 +02001301 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001302 dev->dfq_valid = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04001303}
1304
1305static void handle_irq_atim_end(struct b43_wldev *dev)
1306{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001307 if (dev->dfq_valid) {
1308 b43_write32(dev, B43_MMIO_MACCMD,
1309 b43_read32(dev, B43_MMIO_MACCMD)
1310 | B43_MACCMD_DFQ_VALID);
1311 dev->dfq_valid = 0;
1312 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001313}
1314
1315static void handle_irq_pmq(struct b43_wldev *dev)
1316{
1317 u32 tmp;
1318
1319 //TODO: AP mode.
1320
1321 while (1) {
1322 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1323 if (!(tmp & 0x00000008))
1324 break;
1325 }
1326 /* 16bit write is odd, but correct. */
1327 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1328}
1329
1330static void b43_write_template_common(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -08001331 const u8 *data, u16 size,
Michael Buesche4d6b792007-09-18 15:39:42 -04001332 u16 ram_offset,
1333 u16 shm_size_offset, u8 rate)
1334{
1335 u32 i, tmp;
1336 struct b43_plcp_hdr4 plcp;
1337
1338 plcp.data = 0;
1339 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1340 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1341 ram_offset += sizeof(u32);
1342 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1343 * So leave the first two bytes of the next write blank.
1344 */
1345 tmp = (u32) (data[0]) << 16;
1346 tmp |= (u32) (data[1]) << 24;
1347 b43_ram_write(dev, ram_offset, tmp);
1348 ram_offset += sizeof(u32);
1349 for (i = 2; i < size; i += sizeof(u32)) {
1350 tmp = (u32) (data[i + 0]);
1351 if (i + 1 < size)
1352 tmp |= (u32) (data[i + 1]) << 8;
1353 if (i + 2 < size)
1354 tmp |= (u32) (data[i + 2]) << 16;
1355 if (i + 3 < size)
1356 tmp |= (u32) (data[i + 3]) << 24;
1357 b43_ram_write(dev, ram_offset + i - 2, tmp);
1358 }
1359 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1360 size + sizeof(struct b43_plcp_hdr6));
1361}
1362
Michael Buesch5042c502008-04-05 15:05:00 +02001363/* Check if the use of the antenna that ieee80211 told us to
1364 * use is possible. This will fall back to DEFAULT.
1365 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1366u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1367 u8 antenna_nr)
1368{
1369 u8 antenna_mask;
1370
1371 if (antenna_nr == 0) {
1372 /* Zero means "use default antenna". That's always OK. */
1373 return 0;
1374 }
1375
1376 /* Get the mask of available antennas. */
1377 if (dev->phy.gmode)
1378 antenna_mask = dev->dev->bus->sprom.ant_available_bg;
1379 else
1380 antenna_mask = dev->dev->bus->sprom.ant_available_a;
1381
1382 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1383 /* This antenna is not available. Fall back to default. */
1384 return 0;
1385 }
1386
1387 return antenna_nr;
1388}
1389
Michael Buesch5042c502008-04-05 15:05:00 +02001390/* Convert a b43 antenna number value to the PHY TX control value. */
1391static u16 b43_antenna_to_phyctl(int antenna)
1392{
1393 switch (antenna) {
1394 case B43_ANTENNA0:
1395 return B43_TXH_PHY_ANT0;
1396 case B43_ANTENNA1:
1397 return B43_TXH_PHY_ANT1;
1398 case B43_ANTENNA2:
1399 return B43_TXH_PHY_ANT2;
1400 case B43_ANTENNA3:
1401 return B43_TXH_PHY_ANT3;
Gábor Stefanik64e368b2009-08-27 22:49:49 +02001402 case B43_ANTENNA_AUTO0:
1403 case B43_ANTENNA_AUTO1:
Michael Buesch5042c502008-04-05 15:05:00 +02001404 return B43_TXH_PHY_ANT01AUTO;
1405 }
1406 B43_WARN_ON(1);
1407 return 0;
1408}
1409
Michael Buesche4d6b792007-09-18 15:39:42 -04001410static void b43_write_beacon_template(struct b43_wldev *dev,
1411 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001412 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001413{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001414 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001415 const struct ieee80211_mgmt *bcn;
1416 const u8 *ie;
1417 bool tim_found = 0;
Michael Buesch5042c502008-04-05 15:05:00 +02001418 unsigned int rate;
1419 u16 ctl;
1420 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001421 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001422
Michael Buesche66fee62007-12-26 17:47:10 +01001423 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1424 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001425 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001426 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001427
1428 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001429 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001430
Michael Buesch5042c502008-04-05 15:05:00 +02001431 /* Write the PHY TX control parameters. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02001432 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch5042c502008-04-05 15:05:00 +02001433 antenna = b43_antenna_to_phyctl(antenna);
1434 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1435 /* We can't send beacons with short preamble. Would get PHY errors. */
1436 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1437 ctl &= ~B43_TXH_PHY_ANT;
1438 ctl &= ~B43_TXH_PHY_ENC;
1439 ctl |= antenna;
1440 if (b43_is_cck_rate(rate))
1441 ctl |= B43_TXH_PHY_ENC_CCK;
1442 else
1443 ctl |= B43_TXH_PHY_ENC_OFDM;
1444 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1445
Michael Buesche66fee62007-12-26 17:47:10 +01001446 /* Find the position of the TIM and the DTIM_period value
1447 * and write them to SHM. */
1448 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001449 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1450 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001451 uint8_t ie_id, ie_len;
1452
1453 ie_id = ie[i];
1454 ie_len = ie[i + 1];
1455 if (ie_id == 5) {
1456 u16 tim_position;
1457 u16 dtim_period;
1458 /* This is the TIM Information Element */
1459
1460 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001461 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001462 break;
1463 /* A valid TIM is at least 4 bytes long. */
1464 if (ie_len < 4)
1465 break;
1466 tim_found = 1;
1467
1468 tim_position = sizeof(struct b43_plcp_hdr6);
1469 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1470 tim_position += i;
1471
1472 dtim_period = ie[i + 3];
1473
1474 b43_shm_write16(dev, B43_SHM_SHARED,
1475 B43_SHM_SH_TIMBPOS, tim_position);
1476 b43_shm_write16(dev, B43_SHM_SHARED,
1477 B43_SHM_SH_DTIMPER, dtim_period);
1478 break;
1479 }
1480 i += ie_len + 2;
1481 }
1482 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001483 /*
1484 * If ucode wants to modify TIM do it behind the beacon, this
1485 * will happen, for example, when doing mesh networking.
1486 */
1487 b43_shm_write16(dev, B43_SHM_SHARED,
1488 B43_SHM_SH_TIMBPOS,
1489 len + sizeof(struct b43_plcp_hdr6));
1490 b43_shm_write16(dev, B43_SHM_SHARED,
1491 B43_SHM_SH_DTIMPER, 0);
1492 }
1493 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001494}
1495
Michael Buesch6b4bec012008-05-20 12:16:28 +02001496static void b43_upload_beacon0(struct b43_wldev *dev)
1497{
1498 struct b43_wl *wl = dev->wl;
1499
1500 if (wl->beacon0_uploaded)
1501 return;
1502 b43_write_beacon_template(dev, 0x68, 0x18);
Michael Buesch6b4bec012008-05-20 12:16:28 +02001503 wl->beacon0_uploaded = 1;
1504}
1505
1506static void b43_upload_beacon1(struct b43_wldev *dev)
1507{
1508 struct b43_wl *wl = dev->wl;
1509
1510 if (wl->beacon1_uploaded)
1511 return;
1512 b43_write_beacon_template(dev, 0x468, 0x1A);
1513 wl->beacon1_uploaded = 1;
1514}
1515
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001516static void handle_irq_beacon(struct b43_wldev *dev)
1517{
1518 struct b43_wl *wl = dev->wl;
1519 u32 cmd, beacon0_valid, beacon1_valid;
1520
Johannes Berg05c914f2008-09-11 00:01:58 +02001521 if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
1522 !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001523 return;
1524
1525 /* This is the bottom half of the asynchronous beacon update. */
1526
1527 /* Ignore interrupt in the future. */
Michael Buesch13790722009-04-08 21:26:27 +02001528 dev->irq_mask &= ~B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001529
1530 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1531 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1532 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1533
1534 /* Schedule interrupt manually, if busy. */
1535 if (beacon0_valid && beacon1_valid) {
1536 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
Michael Buesch13790722009-04-08 21:26:27 +02001537 dev->irq_mask |= B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001538 return;
1539 }
1540
Michael Buesch6b4bec012008-05-20 12:16:28 +02001541 if (unlikely(wl->beacon_templates_virgin)) {
1542 /* We never uploaded a beacon before.
1543 * Upload both templates now, but only mark one valid. */
1544 wl->beacon_templates_virgin = 0;
1545 b43_upload_beacon0(dev);
1546 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001547 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1548 cmd |= B43_MACCMD_BEACON0_VALID;
1549 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec012008-05-20 12:16:28 +02001550 } else {
1551 if (!beacon0_valid) {
1552 b43_upload_beacon0(dev);
1553 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1554 cmd |= B43_MACCMD_BEACON0_VALID;
1555 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1556 } else if (!beacon1_valid) {
1557 b43_upload_beacon1(dev);
1558 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1559 cmd |= B43_MACCMD_BEACON1_VALID;
1560 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001561 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001562 }
1563}
1564
Michael Buesch36dbd952009-09-04 22:51:29 +02001565static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
1566{
1567 u32 old_irq_mask = dev->irq_mask;
1568
1569 /* update beacon right away or defer to irq */
1570 handle_irq_beacon(dev);
1571 if (old_irq_mask != dev->irq_mask) {
1572 /* The handler updated the IRQ mask. */
1573 B43_WARN_ON(!dev->irq_mask);
1574 if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
1575 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
1576 } else {
1577 /* Device interrupts are currently disabled. That means
1578 * we just ran the hardirq handler and scheduled the
1579 * IRQ thread. The thread will write the IRQ mask when
1580 * it finished, so there's nothing to do here. Writing
1581 * the mask _here_ would incorrectly re-enable IRQs. */
1582 }
1583 }
1584}
1585
Michael Buescha82d9922008-04-04 21:40:06 +02001586static void b43_beacon_update_trigger_work(struct work_struct *work)
1587{
1588 struct b43_wl *wl = container_of(work, struct b43_wl,
1589 beacon_update_trigger);
1590 struct b43_wldev *dev;
1591
1592 mutex_lock(&wl->mutex);
1593 dev = wl->current_dev;
1594 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001595 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
Michael Buesch36dbd952009-09-04 22:51:29 +02001596 /* wl->mutex is enough. */
1597 b43_do_beacon_update_trigger_work(dev);
1598 mmiowb();
1599 } else {
1600 spin_lock_irq(&wl->hardirq_lock);
1601 b43_do_beacon_update_trigger_work(dev);
1602 mmiowb();
1603 spin_unlock_irq(&wl->hardirq_lock);
1604 }
Michael Buescha82d9922008-04-04 21:40:06 +02001605 }
1606 mutex_unlock(&wl->mutex);
1607}
1608
Michael Bueschd4df6f12007-12-26 18:04:14 +01001609/* Asynchronously update the packet templates in template RAM.
Michael Buesch36dbd952009-09-04 22:51:29 +02001610 * Locking: Requires wl->mutex to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001611static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001612{
Johannes Berg9d139c82008-07-09 14:40:37 +02001613 struct sk_buff *beacon;
1614
Michael Buesche66fee62007-12-26 17:47:10 +01001615 /* This is the top half of the ansynchronous beacon update.
1616 * The bottom half is the beacon IRQ.
1617 * Beacon update must be asynchronous to avoid sending an
1618 * invalid beacon. This can happen for example, if the firmware
1619 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001620
Johannes Berg9d139c82008-07-09 14:40:37 +02001621 /* We could modify the existing beacon and set the aid bit in
1622 * the TIM field, but that would probably require resizing and
1623 * moving of data within the beacon template.
1624 * Simply request a new beacon and let mac80211 do the hard work. */
1625 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1626 if (unlikely(!beacon))
1627 return;
1628
Michael Buesche66fee62007-12-26 17:47:10 +01001629 if (wl->current_beacon)
1630 dev_kfree_skb_any(wl->current_beacon);
1631 wl->current_beacon = beacon;
1632 wl->beacon0_uploaded = 0;
1633 wl->beacon1_uploaded = 0;
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001634 ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001635}
1636
Michael Buesche4d6b792007-09-18 15:39:42 -04001637static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1638{
1639 b43_time_lock(dev);
1640 if (dev->dev->id.revision >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001641 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1642 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001643 } else {
1644 b43_write16(dev, 0x606, (beacon_int >> 6));
1645 b43_write16(dev, 0x610, beacon_int);
1646 }
1647 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001648 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001649}
1650
Michael Bueschafa83e22008-05-19 23:51:37 +02001651static void b43_handle_firmware_panic(struct b43_wldev *dev)
1652{
1653 u16 reason;
1654
1655 /* Read the register that contains the reason code for the panic. */
1656 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1657 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1658
1659 switch (reason) {
1660 default:
1661 b43dbg(dev->wl, "The panic reason is unknown.\n");
1662 /* fallthrough */
1663 case B43_FWPANIC_DIE:
1664 /* Do not restart the controller or firmware.
1665 * The device is nonfunctional from now on.
1666 * Restarting would result in this panic to trigger again,
1667 * so we avoid that recursion. */
1668 break;
1669 case B43_FWPANIC_RESTART:
1670 b43_controller_restart(dev, "Microcode panic");
1671 break;
1672 }
1673}
1674
Michael Buesche4d6b792007-09-18 15:39:42 -04001675static void handle_irq_ucode_debug(struct b43_wldev *dev)
1676{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001677 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001678 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001679 __le16 *buf;
1680
1681 /* The proprietary firmware doesn't have this IRQ. */
1682 if (!dev->fw.opensource)
1683 return;
1684
Michael Bueschafa83e22008-05-19 23:51:37 +02001685 /* Read the register that contains the reason code for this IRQ. */
1686 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1687
Michael Buesche48b0ee2008-05-17 22:44:35 +02001688 switch (reason) {
1689 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001690 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001691 break;
1692 case B43_DEBUGIRQ_DUMP_SHM:
1693 if (!B43_DEBUG)
1694 break; /* Only with driver debugging enabled. */
1695 buf = kmalloc(4096, GFP_ATOMIC);
1696 if (!buf) {
1697 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1698 goto out;
1699 }
1700 for (i = 0; i < 4096; i += 2) {
1701 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1702 buf[i / 2] = cpu_to_le16(tmp);
1703 }
1704 b43info(dev->wl, "Shared memory dump:\n");
1705 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1706 16, 2, buf, 4096, 1);
1707 kfree(buf);
1708 break;
1709 case B43_DEBUGIRQ_DUMP_REGS:
1710 if (!B43_DEBUG)
1711 break; /* Only with driver debugging enabled. */
1712 b43info(dev->wl, "Microcode register dump:\n");
1713 for (i = 0, cnt = 0; i < 64; i++) {
1714 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1715 if (cnt == 0)
1716 printk(KERN_INFO);
1717 printk("r%02u: 0x%04X ", i, tmp);
1718 cnt++;
1719 if (cnt == 6) {
1720 printk("\n");
1721 cnt = 0;
1722 }
1723 }
1724 printk("\n");
1725 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001726 case B43_DEBUGIRQ_MARKER:
1727 if (!B43_DEBUG)
1728 break; /* Only with driver debugging enabled. */
1729 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1730 B43_MARKER_ID_REG);
1731 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1732 B43_MARKER_LINE_REG);
1733 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1734 "at line number %u\n",
1735 marker_id, marker_line);
1736 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001737 default:
1738 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1739 reason);
1740 }
1741out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001742 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1743 b43_shm_write16(dev, B43_SHM_SCRATCH,
1744 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001745}
1746
Michael Buesch36dbd952009-09-04 22:51:29 +02001747static void b43_do_interrupt_thread(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04001748{
1749 u32 reason;
1750 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1751 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001752 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001753
Michael Buesch36dbd952009-09-04 22:51:29 +02001754 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
1755 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001756
1757 reason = dev->irq_reason;
1758 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1759 dma_reason[i] = dev->dma_reason[i];
1760 merged_dma_reason |= dma_reason[i];
1761 }
1762
1763 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1764 b43err(dev->wl, "MAC transmission error\n");
1765
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001766 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001767 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001768 rmb();
1769 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1770 atomic_set(&dev->phy.txerr_cnt,
1771 B43_PHY_TX_BADNESS_LIMIT);
1772 b43err(dev->wl, "Too many PHY TX errors, "
1773 "restarting the controller\n");
1774 b43_controller_restart(dev, "PHY TX errors");
1775 }
1776 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001777
1778 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
1779 B43_DMAIRQ_NONFATALMASK))) {
1780 if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
1781 b43err(dev->wl, "Fatal DMA error: "
1782 "0x%08X, 0x%08X, 0x%08X, "
1783 "0x%08X, 0x%08X, 0x%08X\n",
1784 dma_reason[0], dma_reason[1],
1785 dma_reason[2], dma_reason[3],
1786 dma_reason[4], dma_reason[5]);
1787 b43_controller_restart(dev, "DMA error");
Michael Buesche4d6b792007-09-18 15:39:42 -04001788 return;
1789 }
1790 if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
1791 b43err(dev->wl, "DMA error: "
1792 "0x%08X, 0x%08X, 0x%08X, "
1793 "0x%08X, 0x%08X, 0x%08X\n",
1794 dma_reason[0], dma_reason[1],
1795 dma_reason[2], dma_reason[3],
1796 dma_reason[4], dma_reason[5]);
1797 }
1798 }
1799
1800 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1801 handle_irq_ucode_debug(dev);
1802 if (reason & B43_IRQ_TBTT_INDI)
1803 handle_irq_tbtt_indication(dev);
1804 if (reason & B43_IRQ_ATIM_END)
1805 handle_irq_atim_end(dev);
1806 if (reason & B43_IRQ_BEACON)
1807 handle_irq_beacon(dev);
1808 if (reason & B43_IRQ_PMQ)
1809 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001810 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1811 ;/* TODO */
1812 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001813 handle_irq_noise(dev);
1814
1815 /* Check the DMA reason registers for received data. */
Michael Buesch5100d5a2008-03-29 21:01:16 +01001816 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1817 if (b43_using_pio_transfers(dev))
1818 b43_pio_rx(dev->pio.rx_queue);
1819 else
1820 b43_dma_rx(dev->dma.rx_ring);
1821 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001822 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1823 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001824 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001825 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1826 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1827
Michael Buesch21954c32007-09-27 15:31:40 +02001828 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001829 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001830
Michael Buesch36dbd952009-09-04 22:51:29 +02001831 /* Re-enable interrupts on the device by restoring the current interrupt mask. */
Michael Buesch13790722009-04-08 21:26:27 +02001832 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesch990b86f2009-09-12 00:48:03 +02001833
1834#if B43_DEBUG
1835 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
1836 dev->irq_count++;
1837 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
1838 if (reason & (1 << i))
1839 dev->irq_bit_count[i]++;
1840 }
1841 }
1842#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04001843}
1844
Michael Buesch36dbd952009-09-04 22:51:29 +02001845/* Interrupt thread handler. Handles device interrupts in thread context. */
1846static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
Michael Buesche4d6b792007-09-18 15:39:42 -04001847{
Michael Buesche4d6b792007-09-18 15:39:42 -04001848 struct b43_wldev *dev = dev_id;
Michael Buesch36dbd952009-09-04 22:51:29 +02001849
1850 mutex_lock(&dev->wl->mutex);
1851 b43_do_interrupt_thread(dev);
1852 mmiowb();
1853 mutex_unlock(&dev->wl->mutex);
1854
1855 return IRQ_HANDLED;
1856}
1857
1858static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
1859{
Michael Buesche4d6b792007-09-18 15:39:42 -04001860 u32 reason;
1861
Michael Buesch36dbd952009-09-04 22:51:29 +02001862 /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
1863 * On SDIO, this runs under wl->mutex. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001864
Michael Buesche4d6b792007-09-18 15:39:42 -04001865 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1866 if (reason == 0xffffffff) /* shared IRQ */
Michael Buesch36dbd952009-09-04 22:51:29 +02001867 return IRQ_NONE;
Michael Buesch13790722009-04-08 21:26:27 +02001868 reason &= dev->irq_mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04001869 if (!reason)
Michael Buesch36dbd952009-09-04 22:51:29 +02001870 return IRQ_HANDLED;
Michael Buesche4d6b792007-09-18 15:39:42 -04001871
1872 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
1873 & 0x0001DC00;
1874 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
1875 & 0x0000DC00;
1876 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
1877 & 0x0000DC00;
1878 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
1879 & 0x0001DC00;
1880 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
1881 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02001882/* Unused ring
Michael Buesche4d6b792007-09-18 15:39:42 -04001883 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
1884 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02001885*/
Michael Buesche4d6b792007-09-18 15:39:42 -04001886
Michael Buesch36dbd952009-09-04 22:51:29 +02001887 /* ACK the interrupt. */
1888 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
1889 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
1890 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
1891 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
1892 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
1893 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
1894/* Unused ring
1895 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
1896*/
1897
1898 /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
Michael Buesch13790722009-04-08 21:26:27 +02001899 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
Michael Buesch36dbd952009-09-04 22:51:29 +02001900 /* Save the reason bitmasks for the IRQ thread handler. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001901 dev->irq_reason = reason;
Michael Buesch36dbd952009-09-04 22:51:29 +02001902
1903 return IRQ_WAKE_THREAD;
1904}
1905
1906/* Interrupt handler top-half. This runs with interrupts disabled. */
1907static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
1908{
1909 struct b43_wldev *dev = dev_id;
1910 irqreturn_t ret;
1911
1912 if (unlikely(b43_status(dev) < B43_STAT_STARTED))
1913 return IRQ_NONE;
1914
1915 spin_lock(&dev->wl->hardirq_lock);
1916 ret = b43_do_interrupt(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001917 mmiowb();
Michael Buesch36dbd952009-09-04 22:51:29 +02001918 spin_unlock(&dev->wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04001919
1920 return ret;
1921}
1922
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001923/* SDIO interrupt handler. This runs in process context. */
1924static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
1925{
1926 struct b43_wl *wl = dev->wl;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001927 irqreturn_t ret;
1928
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001929 mutex_lock(&wl->mutex);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001930
1931 ret = b43_do_interrupt(dev);
1932 if (ret == IRQ_WAKE_THREAD)
1933 b43_do_interrupt_thread(dev);
1934
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001935 mutex_unlock(&wl->mutex);
1936}
1937
Michael Buesch1a9f5092009-01-23 21:21:51 +01001938void b43_do_release_fw(struct b43_firmware_file *fw)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001939{
1940 release_firmware(fw->data);
1941 fw->data = NULL;
1942 fw->filename = NULL;
1943}
1944
Michael Buesche4d6b792007-09-18 15:39:42 -04001945static void b43_release_firmware(struct b43_wldev *dev)
1946{
Michael Buesch1a9f5092009-01-23 21:21:51 +01001947 b43_do_release_fw(&dev->fw.ucode);
1948 b43_do_release_fw(&dev->fw.pcm);
1949 b43_do_release_fw(&dev->fw.initvals);
1950 b43_do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04001951}
1952
Michael Buescheb189d8b2008-01-28 14:47:41 -08001953static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04001954{
Hannes Ederfc68ed42009-02-14 11:50:06 +00001955 const char text[] =
1956 "You must go to " \
1957 "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
1958 "and download the correct firmware for this driver version. " \
1959 "Please carefully read all instructions on this website.\n";
Michael Buescheb189d8b2008-01-28 14:47:41 -08001960
Michael Buescheb189d8b2008-01-28 14:47:41 -08001961 if (error)
1962 b43err(wl, text);
1963 else
1964 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04001965}
1966
Michael Buesch1a9f5092009-01-23 21:21:51 +01001967int b43_do_request_fw(struct b43_request_fw_context *ctx,
1968 const char *name,
1969 struct b43_firmware_file *fw)
Michael Buesche4d6b792007-09-18 15:39:42 -04001970{
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001971 const struct firmware *blob;
Michael Buesche4d6b792007-09-18 15:39:42 -04001972 struct b43_fw_header *hdr;
1973 u32 size;
1974 int err;
1975
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001976 if (!name) {
1977 /* Don't fetch anything. Free possibly cached firmware. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01001978 /* FIXME: We should probably keep it anyway, to save some headache
1979 * on suspend/resume with multiband devices. */
1980 b43_do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04001981 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001982 }
1983 if (fw->filename) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01001984 if ((fw->type == ctx->req_type) &&
1985 (strcmp(fw->filename, name) == 0))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001986 return 0; /* Already have this fw. */
1987 /* Free the cached firmware first. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01001988 /* FIXME: We should probably do this later after we successfully
1989 * got the new fw. This could reduce headache with multiband devices.
1990 * We could also redesign this to cache the firmware for all possible
1991 * bands all the time. */
1992 b43_do_release_fw(fw);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001993 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001994
Michael Buesch1a9f5092009-01-23 21:21:51 +01001995 switch (ctx->req_type) {
1996 case B43_FWTYPE_PROPRIETARY:
1997 snprintf(ctx->fwname, sizeof(ctx->fwname),
1998 "b43%s/%s.fw",
1999 modparam_fwpostfix, name);
2000 break;
2001 case B43_FWTYPE_OPENSOURCE:
2002 snprintf(ctx->fwname, sizeof(ctx->fwname),
2003 "b43-open%s/%s.fw",
2004 modparam_fwpostfix, name);
2005 break;
2006 default:
2007 B43_WARN_ON(1);
2008 return -ENOSYS;
2009 }
2010 err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002011 if (err == -ENOENT) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002012 snprintf(ctx->errors[ctx->req_type],
2013 sizeof(ctx->errors[ctx->req_type]),
2014 "Firmware file \"%s\" not found\n", ctx->fwname);
Michael Buesch68217832008-05-17 23:43:57 +02002015 return err;
2016 } else if (err) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002017 snprintf(ctx->errors[ctx->req_type],
2018 sizeof(ctx->errors[ctx->req_type]),
2019 "Firmware file \"%s\" request failed (err=%d)\n",
2020 ctx->fwname, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002021 return err;
2022 }
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002023 if (blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002024 goto err_format;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002025 hdr = (struct b43_fw_header *)(blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002026 switch (hdr->type) {
2027 case B43_FW_TYPE_UCODE:
2028 case B43_FW_TYPE_PCM:
2029 size = be32_to_cpu(hdr->size);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002030 if (size != blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002031 goto err_format;
2032 /* fallthrough */
2033 case B43_FW_TYPE_IV:
2034 if (hdr->ver != 1)
2035 goto err_format;
2036 break;
2037 default:
2038 goto err_format;
2039 }
2040
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002041 fw->data = blob;
2042 fw->filename = name;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002043 fw->type = ctx->req_type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002044
2045 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002046
2047err_format:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002048 snprintf(ctx->errors[ctx->req_type],
2049 sizeof(ctx->errors[ctx->req_type]),
2050 "Firmware file \"%s\" format error.\n", ctx->fwname);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002051 release_firmware(blob);
2052
Michael Buesche4d6b792007-09-18 15:39:42 -04002053 return -EPROTO;
2054}
2055
Michael Buesch1a9f5092009-01-23 21:21:51 +01002056static int b43_try_request_fw(struct b43_request_fw_context *ctx)
Michael Buesche4d6b792007-09-18 15:39:42 -04002057{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002058 struct b43_wldev *dev = ctx->dev;
2059 struct b43_firmware *fw = &ctx->dev->fw;
2060 const u8 rev = ctx->dev->dev->id.revision;
Michael Buesche4d6b792007-09-18 15:39:42 -04002061 const char *filename;
2062 u32 tmshigh;
2063 int err;
2064
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002065 /* Get microcode */
Michael Buesche4d6b792007-09-18 15:39:42 -04002066 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002067 if ((rev >= 5) && (rev <= 10))
2068 filename = "ucode5";
2069 else if ((rev >= 11) && (rev <= 12))
2070 filename = "ucode11";
Gábor Stefanik759b9732009-08-14 14:39:53 +02002071 else if (rev == 13)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002072 filename = "ucode13";
Gábor Stefanik759b9732009-08-14 14:39:53 +02002073 else if (rev == 14)
2074 filename = "ucode14";
2075 else if (rev >= 15)
2076 filename = "ucode15";
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002077 else
2078 goto err_no_ucode;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002079 err = b43_do_request_fw(ctx, filename, &fw->ucode);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002080 if (err)
2081 goto err_load;
2082
2083 /* Get PCM code */
2084 if ((rev >= 5) && (rev <= 10))
2085 filename = "pcm5";
2086 else if (rev >= 11)
2087 filename = NULL;
2088 else
2089 goto err_no_pcm;
Michael Buesch68217832008-05-17 23:43:57 +02002090 fw->pcm_request_failed = 0;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002091 err = b43_do_request_fw(ctx, filename, &fw->pcm);
Michael Buesch68217832008-05-17 23:43:57 +02002092 if (err == -ENOENT) {
2093 /* We did not find a PCM file? Not fatal, but
2094 * core rev <= 10 must do without hwcrypto then. */
2095 fw->pcm_request_failed = 1;
2096 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002097 goto err_load;
2098
2099 /* Get initvals */
2100 switch (dev->phy.type) {
2101 case B43_PHYTYPE_A:
2102 if ((rev >= 5) && (rev <= 10)) {
2103 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2104 filename = "a0g1initvals5";
2105 else
2106 filename = "a0g0initvals5";
2107 } else
2108 goto err_no_initvals;
2109 break;
2110 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002111 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002112 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002113 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002114 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002115 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002116 goto err_no_initvals;
2117 break;
2118 case B43_PHYTYPE_N:
2119 if ((rev >= 11) && (rev <= 12))
2120 filename = "n0initvals11";
2121 else
2122 goto err_no_initvals;
2123 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002124 case B43_PHYTYPE_LP:
2125 if (rev == 13)
2126 filename = "lp0initvals13";
2127 else if (rev == 14)
2128 filename = "lp0initvals14";
2129 else if (rev >= 15)
2130 filename = "lp0initvals15";
2131 else
2132 goto err_no_initvals;
2133 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002134 default:
2135 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002136 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002137 err = b43_do_request_fw(ctx, filename, &fw->initvals);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002138 if (err)
2139 goto err_load;
2140
2141 /* Get bandswitch initvals */
2142 switch (dev->phy.type) {
2143 case B43_PHYTYPE_A:
2144 if ((rev >= 5) && (rev <= 10)) {
2145 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2146 filename = "a0g1bsinitvals5";
2147 else
2148 filename = "a0g0bsinitvals5";
2149 } else if (rev >= 11)
2150 filename = NULL;
2151 else
2152 goto err_no_initvals;
2153 break;
2154 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002155 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002156 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002157 else if (rev >= 11)
2158 filename = NULL;
2159 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002160 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002161 break;
2162 case B43_PHYTYPE_N:
2163 if ((rev >= 11) && (rev <= 12))
2164 filename = "n0bsinitvals11";
2165 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002166 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002167 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002168 case B43_PHYTYPE_LP:
2169 if (rev == 13)
2170 filename = "lp0bsinitvals13";
2171 else if (rev == 14)
2172 filename = "lp0bsinitvals14";
2173 else if (rev >= 15)
2174 filename = "lp0bsinitvals15";
2175 else
2176 goto err_no_initvals;
2177 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002178 default:
2179 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002180 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002181 err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002182 if (err)
2183 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002184
2185 return 0;
2186
Michael Buesche4d6b792007-09-18 15:39:42 -04002187err_no_ucode:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002188 err = ctx->fatal_failure = -EOPNOTSUPP;
2189 b43err(dev->wl, "The driver does not know which firmware (ucode) "
2190 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002191 goto error;
2192
2193err_no_pcm:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002194 err = ctx->fatal_failure = -EOPNOTSUPP;
2195 b43err(dev->wl, "The driver does not know which firmware (PCM) "
2196 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002197 goto error;
2198
2199err_no_initvals:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002200 err = ctx->fatal_failure = -EOPNOTSUPP;
2201 b43err(dev->wl, "The driver does not know which firmware (initvals) "
2202 "is required for your device (wl-core rev %u)\n", rev);
2203 goto error;
2204
2205err_load:
2206 /* We failed to load this firmware image. The error message
2207 * already is in ctx->errors. Return and let our caller decide
2208 * what to do. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002209 goto error;
2210
2211error:
2212 b43_release_firmware(dev);
2213 return err;
2214}
2215
Michael Buesch1a9f5092009-01-23 21:21:51 +01002216static int b43_request_firmware(struct b43_wldev *dev)
2217{
2218 struct b43_request_fw_context *ctx;
2219 unsigned int i;
2220 int err;
2221 const char *errmsg;
2222
2223 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2224 if (!ctx)
2225 return -ENOMEM;
2226 ctx->dev = dev;
2227
2228 ctx->req_type = B43_FWTYPE_PROPRIETARY;
2229 err = b43_try_request_fw(ctx);
2230 if (!err)
2231 goto out; /* Successfully loaded it. */
2232 err = ctx->fatal_failure;
2233 if (err)
2234 goto out;
2235
2236 ctx->req_type = B43_FWTYPE_OPENSOURCE;
2237 err = b43_try_request_fw(ctx);
2238 if (!err)
2239 goto out; /* Successfully loaded it. */
2240 err = ctx->fatal_failure;
2241 if (err)
2242 goto out;
2243
2244 /* Could not find a usable firmware. Print the errors. */
2245 for (i = 0; i < B43_NR_FWTYPES; i++) {
2246 errmsg = ctx->errors[i];
2247 if (strlen(errmsg))
2248 b43err(dev->wl, errmsg);
2249 }
2250 b43_print_fw_helptext(dev->wl, 1);
2251 err = -ENOENT;
2252
2253out:
2254 kfree(ctx);
2255 return err;
2256}
2257
Michael Buesche4d6b792007-09-18 15:39:42 -04002258static int b43_upload_microcode(struct b43_wldev *dev)
2259{
2260 const size_t hdr_len = sizeof(struct b43_fw_header);
2261 const __be32 *data;
2262 unsigned int i, len;
2263 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002264 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002265 int err = 0;
2266
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002267 /* Jump the microcode PSM to offset 0 */
2268 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2269 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2270 macctl |= B43_MACCTL_PSM_JMP0;
2271 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2272 /* Zero out all microcode PSM registers and shared memory. */
2273 for (i = 0; i < 64; i++)
2274 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2275 for (i = 0; i < 4096; i += 2)
2276 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2277
Michael Buesche4d6b792007-09-18 15:39:42 -04002278 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002279 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2280 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002281 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2282 for (i = 0; i < len; i++) {
2283 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2284 udelay(10);
2285 }
2286
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002287 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002288 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002289 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2290 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002291 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2292 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2293 /* No need for autoinc bit in SHM_HW */
2294 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2295 for (i = 0; i < len; i++) {
2296 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2297 udelay(10);
2298 }
2299 }
2300
2301 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002302
2303 /* Start the microcode PSM */
2304 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2305 macctl &= ~B43_MACCTL_PSM_JMP0;
2306 macctl |= B43_MACCTL_PSM_RUN;
2307 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002308
2309 /* Wait for the microcode to load and respond */
2310 i = 0;
2311 while (1) {
2312 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2313 if (tmp == B43_IRQ_MAC_SUSPENDED)
2314 break;
2315 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002316 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002317 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002318 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002319 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002320 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002321 }
Michael Buesch91d372c2009-09-11 18:31:32 +02002322 msleep(50);
Michael Buesche4d6b792007-09-18 15:39:42 -04002323 }
2324 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2325
2326 /* Get and check the revisions. */
2327 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2328 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2329 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2330 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2331
2332 if (fwrev <= 0x128) {
2333 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2334 "binary drivers older than version 4.x is unsupported. "
2335 "You must upgrade your firmware files.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002336 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002337 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002338 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002339 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002340 dev->fw.rev = fwrev;
2341 dev->fw.patch = fwpatch;
Michael Buesche48b0ee2008-05-17 22:44:35 +02002342 dev->fw.opensource = (fwdate == 0xFFFF);
2343
Michael Buesch403a3a12009-06-08 21:04:57 +02002344 /* Default to use-all-queues. */
2345 dev->wl->hw->queues = dev->wl->mac80211_initially_registered_queues;
2346 dev->qos_enabled = !!modparam_qos;
2347 /* Default to firmware/hardware crypto acceleration. */
2348 dev->hwcrypto_enabled = 1;
2349
Michael Buesche48b0ee2008-05-17 22:44:35 +02002350 if (dev->fw.opensource) {
Michael Buesch403a3a12009-06-08 21:04:57 +02002351 u16 fwcapa;
2352
Michael Buesche48b0ee2008-05-17 22:44:35 +02002353 /* Patchlevel info is encoded in the "time" field. */
2354 dev->fw.patch = fwtime;
Michael Buesch403a3a12009-06-08 21:04:57 +02002355 b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
2356 dev->fw.rev, dev->fw.patch);
2357
2358 fwcapa = b43_fwcapa_read(dev);
2359 if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
2360 b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
2361 /* Disable hardware crypto and fall back to software crypto. */
2362 dev->hwcrypto_enabled = 0;
2363 }
2364 if (!(fwcapa & B43_FWCAPA_QOS)) {
2365 b43info(dev->wl, "QoS not supported by firmware\n");
2366 /* Disable QoS. Tweak hw->queues to 1. It will be restored before
2367 * ieee80211_unregister to make sure the networking core can
2368 * properly free possible resources. */
2369 dev->wl->hw->queues = 1;
2370 dev->qos_enabled = 0;
2371 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002372 } else {
2373 b43info(dev->wl, "Loading firmware version %u.%u "
2374 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2375 fwrev, fwpatch,
2376 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2377 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002378 if (dev->fw.pcm_request_failed) {
2379 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2380 "Hardware accelerated cryptography is disabled.\n");
2381 b43_print_fw_helptext(dev->wl, 0);
2382 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002383 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002384
Michael Buescheb189d8b2008-01-28 14:47:41 -08002385 if (b43_is_old_txhdr_format(dev)) {
Michael Bueschc5572892008-12-27 18:26:39 +01002386 /* We're over the deadline, but we keep support for old fw
2387 * until it turns out to be in major conflict with something new. */
Michael Buescheb189d8b2008-01-28 14:47:41 -08002388 b43warn(dev->wl, "You are using an old firmware image. "
Michael Bueschc5572892008-12-27 18:26:39 +01002389 "Support for old firmware will be removed soon "
2390 "(official deadline was July 2008).\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002391 b43_print_fw_helptext(dev->wl, 0);
2392 }
2393
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002394 return 0;
2395
2396error:
2397 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2398 macctl &= ~B43_MACCTL_PSM_RUN;
2399 macctl |= B43_MACCTL_PSM_JMP0;
2400 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2401
Michael Buesche4d6b792007-09-18 15:39:42 -04002402 return err;
2403}
2404
2405static int b43_write_initvals(struct b43_wldev *dev,
2406 const struct b43_iv *ivals,
2407 size_t count,
2408 size_t array_size)
2409{
2410 const struct b43_iv *iv;
2411 u16 offset;
2412 size_t i;
2413 bool bit32;
2414
2415 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2416 iv = ivals;
2417 for (i = 0; i < count; i++) {
2418 if (array_size < sizeof(iv->offset_size))
2419 goto err_format;
2420 array_size -= sizeof(iv->offset_size);
2421 offset = be16_to_cpu(iv->offset_size);
2422 bit32 = !!(offset & B43_IV_32BIT);
2423 offset &= B43_IV_OFFSET_MASK;
2424 if (offset >= 0x1000)
2425 goto err_format;
2426 if (bit32) {
2427 u32 value;
2428
2429 if (array_size < sizeof(iv->data.d32))
2430 goto err_format;
2431 array_size -= sizeof(iv->data.d32);
2432
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002433 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002434 b43_write32(dev, offset, value);
2435
2436 iv = (const struct b43_iv *)((const uint8_t *)iv +
2437 sizeof(__be16) +
2438 sizeof(__be32));
2439 } else {
2440 u16 value;
2441
2442 if (array_size < sizeof(iv->data.d16))
2443 goto err_format;
2444 array_size -= sizeof(iv->data.d16);
2445
2446 value = be16_to_cpu(iv->data.d16);
2447 b43_write16(dev, offset, value);
2448
2449 iv = (const struct b43_iv *)((const uint8_t *)iv +
2450 sizeof(__be16) +
2451 sizeof(__be16));
2452 }
2453 }
2454 if (array_size)
2455 goto err_format;
2456
2457 return 0;
2458
2459err_format:
2460 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002461 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002462
2463 return -EPROTO;
2464}
2465
2466static int b43_upload_initvals(struct b43_wldev *dev)
2467{
2468 const size_t hdr_len = sizeof(struct b43_fw_header);
2469 const struct b43_fw_header *hdr;
2470 struct b43_firmware *fw = &dev->fw;
2471 const struct b43_iv *ivals;
2472 size_t count;
2473 int err;
2474
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002475 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2476 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002477 count = be32_to_cpu(hdr->size);
2478 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002479 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002480 if (err)
2481 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002482 if (fw->initvals_band.data) {
2483 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2484 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002485 count = be32_to_cpu(hdr->size);
2486 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002487 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002488 if (err)
2489 goto out;
2490 }
2491out:
2492
2493 return err;
2494}
2495
2496/* Initialize the GPIOs
2497 * http://bcm-specs.sipsolutions.net/GPIO
2498 */
2499static int b43_gpio_init(struct b43_wldev *dev)
2500{
2501 struct ssb_bus *bus = dev->dev->bus;
2502 struct ssb_device *gpiodev, *pcidev = NULL;
2503 u32 mask, set;
2504
2505 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2506 & ~B43_MACCTL_GPOUTSMSK);
2507
Michael Buesche4d6b792007-09-18 15:39:42 -04002508 b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
2509 | 0x000F);
2510
2511 mask = 0x0000001F;
2512 set = 0x0000000F;
2513 if (dev->dev->bus->chip_id == 0x4301) {
2514 mask |= 0x0060;
2515 set |= 0x0060;
2516 }
2517 if (0 /* FIXME: conditional unknown */ ) {
2518 b43_write16(dev, B43_MMIO_GPIO_MASK,
2519 b43_read16(dev, B43_MMIO_GPIO_MASK)
2520 | 0x0100);
2521 mask |= 0x0180;
2522 set |= 0x0180;
2523 }
Larry Finger95de2842007-11-09 16:57:18 -06002524 if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002525 b43_write16(dev, B43_MMIO_GPIO_MASK,
2526 b43_read16(dev, B43_MMIO_GPIO_MASK)
2527 | 0x0200);
2528 mask |= 0x0200;
2529 set |= 0x0200;
2530 }
2531 if (dev->dev->id.revision >= 2)
2532 mask |= 0x0010; /* FIXME: This is redundant. */
2533
2534#ifdef CONFIG_SSB_DRIVER_PCICORE
2535 pcidev = bus->pcicore.dev;
2536#endif
2537 gpiodev = bus->chipco.dev ? : pcidev;
2538 if (!gpiodev)
2539 return 0;
2540 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2541 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
2542 & mask) | set);
2543
2544 return 0;
2545}
2546
2547/* Turn off all GPIO stuff. Call this on module unload, for example. */
2548static void b43_gpio_cleanup(struct b43_wldev *dev)
2549{
2550 struct ssb_bus *bus = dev->dev->bus;
2551 struct ssb_device *gpiodev, *pcidev = NULL;
2552
2553#ifdef CONFIG_SSB_DRIVER_PCICORE
2554 pcidev = bus->pcicore.dev;
2555#endif
2556 gpiodev = bus->chipco.dev ? : pcidev;
2557 if (!gpiodev)
2558 return;
2559 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2560}
2561
2562/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002563void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002564{
Michael Buesch923fd702008-06-20 18:02:08 +02002565 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2566 u16 fwstate;
2567
2568 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2569 B43_SHM_SH_UCODESTAT);
2570 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2571 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2572 b43err(dev->wl, "b43_mac_enable(): The firmware "
2573 "should be suspended, but current state is %u\n",
2574 fwstate);
2575 }
2576 }
2577
Michael Buesche4d6b792007-09-18 15:39:42 -04002578 dev->mac_suspended--;
2579 B43_WARN_ON(dev->mac_suspended < 0);
2580 if (dev->mac_suspended == 0) {
2581 b43_write32(dev, B43_MMIO_MACCTL,
2582 b43_read32(dev, B43_MMIO_MACCTL)
2583 | B43_MACCTL_ENABLED);
2584 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2585 B43_IRQ_MAC_SUSPENDED);
2586 /* Commit writes */
2587 b43_read32(dev, B43_MMIO_MACCTL);
2588 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2589 b43_power_saving_ctl_bits(dev, 0);
2590 }
2591}
2592
2593/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002594void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002595{
2596 int i;
2597 u32 tmp;
2598
Michael Buesch05b64b32007-09-28 16:19:03 +02002599 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002600 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002601
Michael Buesche4d6b792007-09-18 15:39:42 -04002602 if (dev->mac_suspended == 0) {
2603 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
2604 b43_write32(dev, B43_MMIO_MACCTL,
2605 b43_read32(dev, B43_MMIO_MACCTL)
2606 & ~B43_MACCTL_ENABLED);
2607 /* force pci to flush the write */
2608 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002609 for (i = 35; i; i--) {
2610 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2611 if (tmp & B43_IRQ_MAC_SUSPENDED)
2612 goto out;
2613 udelay(10);
2614 }
2615 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002616 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002617 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2618 if (tmp & B43_IRQ_MAC_SUSPENDED)
2619 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002620 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002621 }
2622 b43err(dev->wl, "MAC suspend failed\n");
2623 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002624out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002625 dev->mac_suspended++;
2626}
2627
2628static void b43_adjust_opmode(struct b43_wldev *dev)
2629{
2630 struct b43_wl *wl = dev->wl;
2631 u32 ctl;
2632 u16 cfp_pretbtt;
2633
2634 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2635 /* Reset status to STA infrastructure mode. */
2636 ctl &= ~B43_MACCTL_AP;
2637 ctl &= ~B43_MACCTL_KEEP_CTL;
2638 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2639 ctl &= ~B43_MACCTL_KEEP_BAD;
2640 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002641 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002642 ctl |= B43_MACCTL_INFRA;
2643
Johannes Berg05c914f2008-09-11 00:01:58 +02002644 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
2645 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002646 ctl |= B43_MACCTL_AP;
Johannes Berg05c914f2008-09-11 00:01:58 +02002647 else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Johannes Berg4150c572007-09-17 01:29:23 -04002648 ctl &= ~B43_MACCTL_INFRA;
2649
2650 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002651 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002652 if (wl->filter_flags & FIF_FCSFAIL)
2653 ctl |= B43_MACCTL_KEEP_BAD;
2654 if (wl->filter_flags & FIF_PLCPFAIL)
2655 ctl |= B43_MACCTL_KEEP_BADPLCP;
2656 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002657 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002658 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2659 ctl |= B43_MACCTL_BEACPROMISC;
2660
Michael Buesche4d6b792007-09-18 15:39:42 -04002661 /* Workaround: On old hardware the HW-MAC-address-filter
2662 * doesn't work properly, so always run promisc in filter
2663 * it in software. */
2664 if (dev->dev->id.revision <= 4)
2665 ctl |= B43_MACCTL_PROMISC;
2666
2667 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2668
2669 cfp_pretbtt = 2;
2670 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
2671 if (dev->dev->bus->chip_id == 0x4306 &&
2672 dev->dev->bus->chip_rev == 3)
2673 cfp_pretbtt = 100;
2674 else
2675 cfp_pretbtt = 50;
2676 }
2677 b43_write16(dev, 0x612, cfp_pretbtt);
2678}
2679
2680static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2681{
2682 u16 offset;
2683
2684 if (is_ofdm) {
2685 offset = 0x480;
2686 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2687 } else {
2688 offset = 0x4C0;
2689 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2690 }
2691 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2692 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2693}
2694
2695static void b43_rate_memory_init(struct b43_wldev *dev)
2696{
2697 switch (dev->phy.type) {
2698 case B43_PHYTYPE_A:
2699 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002700 case B43_PHYTYPE_N:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02002701 case B43_PHYTYPE_LP:
Michael Buesche4d6b792007-09-18 15:39:42 -04002702 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
2703 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
2704 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
2705 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
2706 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
2707 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
2708 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
2709 if (dev->phy.type == B43_PHYTYPE_A)
2710 break;
2711 /* fallthrough */
2712 case B43_PHYTYPE_B:
2713 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
2714 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
2715 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
2716 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
2717 break;
2718 default:
2719 B43_WARN_ON(1);
2720 }
2721}
2722
Michael Buesch5042c502008-04-05 15:05:00 +02002723/* Set the default values for the PHY TX Control Words. */
2724static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
2725{
2726 u16 ctl = 0;
2727
2728 ctl |= B43_TXH_PHY_ENC_CCK;
2729 ctl |= B43_TXH_PHY_ANT01AUTO;
2730 ctl |= B43_TXH_PHY_TXPWR;
2731
2732 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
2733 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
2734 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
2735}
2736
Michael Buesche4d6b792007-09-18 15:39:42 -04002737/* Set the TX-Antenna for management frames sent by firmware. */
2738static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
2739{
Michael Buesch5042c502008-04-05 15:05:00 +02002740 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002741 u16 tmp;
2742
Michael Buesch5042c502008-04-05 15:05:00 +02002743 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04002744
Michael Buesche4d6b792007-09-18 15:39:42 -04002745 /* For ACK/CTS */
2746 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08002747 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002748 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
2749 /* For Probe Resposes */
2750 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08002751 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002752 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
2753}
2754
2755/* This is the opposite of b43_chip_init() */
2756static void b43_chip_exit(struct b43_wldev *dev)
2757{
Michael Bueschfb111372008-09-02 13:00:34 +02002758 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002759 b43_gpio_cleanup(dev);
2760 /* firmware is released later */
2761}
2762
2763/* Initialize the chip
2764 * http://bcm-specs.sipsolutions.net/ChipInit
2765 */
2766static int b43_chip_init(struct b43_wldev *dev)
2767{
2768 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02002769 int err;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002770 u32 value32, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002771 u16 value16;
2772
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002773 /* Initialize the MAC control */
2774 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
2775 if (dev->phy.gmode)
2776 macctl |= B43_MACCTL_GMODE;
2777 macctl |= B43_MACCTL_INFRA;
2778 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002779
2780 err = b43_request_firmware(dev);
2781 if (err)
2782 goto out;
2783 err = b43_upload_microcode(dev);
2784 if (err)
2785 goto out; /* firmware is released later */
2786
2787 err = b43_gpio_init(dev);
2788 if (err)
2789 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02002790
Michael Buesche4d6b792007-09-18 15:39:42 -04002791 err = b43_upload_initvals(dev);
2792 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01002793 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002794
Michael Buesch0b7dcd92008-09-03 12:31:54 +02002795 /* Turn the Analog on and initialize the PHY. */
2796 phy->ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002797 err = b43_phy_init(dev);
2798 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02002799 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002800
Michael Bueschef1a6282008-08-27 18:53:02 +02002801 /* Disable Interference Mitigation. */
2802 if (phy->ops->interf_mitigation)
2803 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04002804
Michael Bueschef1a6282008-08-27 18:53:02 +02002805 /* Select the antennae */
2806 if (phy->ops->set_rx_antenna)
2807 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04002808 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
2809
2810 if (phy->type == B43_PHYTYPE_B) {
2811 value16 = b43_read16(dev, 0x005E);
2812 value16 |= 0x0004;
2813 b43_write16(dev, 0x005E, value16);
2814 }
2815 b43_write32(dev, 0x0100, 0x01000000);
2816 if (dev->dev->id.revision < 5)
2817 b43_write32(dev, 0x010C, 0x01000000);
2818
2819 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2820 & ~B43_MACCTL_INFRA);
2821 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2822 | B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04002823
Michael Buesche4d6b792007-09-18 15:39:42 -04002824 /* Probe Response Timeout value */
2825 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
2826 b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
2827
2828 /* Initially set the wireless operation mode. */
2829 b43_adjust_opmode(dev);
2830
2831 if (dev->dev->id.revision < 3) {
2832 b43_write16(dev, 0x060E, 0x0000);
2833 b43_write16(dev, 0x0610, 0x8000);
2834 b43_write16(dev, 0x0604, 0x0000);
2835 b43_write16(dev, 0x0606, 0x0200);
2836 } else {
2837 b43_write32(dev, 0x0188, 0x80000000);
2838 b43_write32(dev, 0x018C, 0x02000000);
2839 }
2840 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
2841 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
2842 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
2843 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
2844 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
2845 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
2846 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
2847
2848 value32 = ssb_read32(dev->dev, SSB_TMSLOW);
2849 value32 |= 0x00100000;
2850 ssb_write32(dev->dev, SSB_TMSLOW, value32);
2851
2852 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
2853 dev->dev->bus->chipco.fast_pwrup_delay);
2854
2855 err = 0;
2856 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02002857out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002858 return err;
2859
Larry Finger1a8d1222007-12-14 13:59:11 +01002860err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04002861 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02002862 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04002863}
2864
Michael Buesche4d6b792007-09-18 15:39:42 -04002865static void b43_periodic_every60sec(struct b43_wldev *dev)
2866{
Michael Bueschef1a6282008-08-27 18:53:02 +02002867 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04002868
Michael Bueschef1a6282008-08-27 18:53:02 +02002869 if (ops->pwork_60sec)
2870 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02002871
2872 /* Force check the TX power emission now. */
2873 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04002874}
2875
2876static void b43_periodic_every30sec(struct b43_wldev *dev)
2877{
2878 /* Update device statistics. */
2879 b43_calculate_link_quality(dev);
2880}
2881
2882static void b43_periodic_every15sec(struct b43_wldev *dev)
2883{
2884 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02002885 u16 wdr;
2886
2887 if (dev->fw.opensource) {
2888 /* Check if the firmware is still alive.
2889 * It will reset the watchdog counter to 0 in its idle loop. */
2890 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
2891 if (unlikely(wdr)) {
2892 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
2893 b43_controller_restart(dev, "Firmware watchdog");
2894 return;
2895 } else {
2896 b43_shm_write16(dev, B43_SHM_SCRATCH,
2897 B43_WATCHDOG_REG, 1);
2898 }
2899 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002900
Michael Bueschef1a6282008-08-27 18:53:02 +02002901 if (phy->ops->pwork_15sec)
2902 phy->ops->pwork_15sec(dev);
2903
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01002904 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
2905 wmb();
Michael Buesch990b86f2009-09-12 00:48:03 +02002906
2907#if B43_DEBUG
2908 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
2909 unsigned int i;
2910
2911 b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
2912 dev->irq_count / 15,
2913 dev->tx_count / 15,
2914 dev->rx_count / 15);
2915 dev->irq_count = 0;
2916 dev->tx_count = 0;
2917 dev->rx_count = 0;
2918 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
2919 if (dev->irq_bit_count[i]) {
2920 b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
2921 dev->irq_bit_count[i] / 15, i, (1 << i));
2922 dev->irq_bit_count[i] = 0;
2923 }
2924 }
2925 }
2926#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04002927}
2928
Michael Buesche4d6b792007-09-18 15:39:42 -04002929static void do_periodic_work(struct b43_wldev *dev)
2930{
2931 unsigned int state;
2932
2933 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002934 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002935 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002936 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002937 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002938 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002939}
2940
Michael Buesch05b64b32007-09-28 16:19:03 +02002941/* Periodic work locking policy:
2942 * The whole periodic work handler is protected by
2943 * wl->mutex. If another lock is needed somewhere in the
2944 * pwork callchain, it's aquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04002945 */
Michael Buesche4d6b792007-09-18 15:39:42 -04002946static void b43_periodic_work_handler(struct work_struct *work)
2947{
Michael Buesch05b64b32007-09-28 16:19:03 +02002948 struct b43_wldev *dev = container_of(work, struct b43_wldev,
2949 periodic_work.work);
2950 struct b43_wl *wl = dev->wl;
2951 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04002952
Michael Buesch05b64b32007-09-28 16:19:03 +02002953 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002954
2955 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
2956 goto out;
2957 if (b43_debug(dev, B43_DBG_PWORK_STOP))
2958 goto out_requeue;
2959
Michael Buesch05b64b32007-09-28 16:19:03 +02002960 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002961
Michael Buesche4d6b792007-09-18 15:39:42 -04002962 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002963out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04002964 if (b43_debug(dev, B43_DBG_PWORK_FAST))
2965 delay = msecs_to_jiffies(50);
2966 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05002967 delay = round_jiffies_relative(HZ * 15);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04002968 ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002969out:
Michael Buesch05b64b32007-09-28 16:19:03 +02002970 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002971}
2972
2973static void b43_periodic_tasks_setup(struct b43_wldev *dev)
2974{
2975 struct delayed_work *work = &dev->periodic_work;
2976
2977 dev->periodic_state = 0;
2978 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04002979 ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04002980}
2981
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002982/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002983static int b43_validate_chipaccess(struct b43_wldev *dev)
2984{
Michael Bueschf62ae6c2009-07-31 20:51:41 +02002985 u32 v, backup0, backup4;
Michael Buesche4d6b792007-09-18 15:39:42 -04002986
Michael Bueschf62ae6c2009-07-31 20:51:41 +02002987 backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
2988 backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002989
2990 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002991 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
2992 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
2993 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002994 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
2995 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04002996 goto error;
2997
Michael Bueschf62ae6c2009-07-31 20:51:41 +02002998 /* Check if unaligned 32bit SHM_SHARED access works properly.
2999 * However, don't bail out on failure, because it's noncritical. */
3000 b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
3001 b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
3002 b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
3003 b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
3004 if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
3005 b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
3006 b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
3007 if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
3008 b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
3009 b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
3010 b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
3011 b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
3012
3013 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
3014 b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003015
3016 if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
3017 /* The 32bit register shadows the two 16bit registers
3018 * with update sideeffects. Validate this. */
3019 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
3020 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
3021 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
3022 goto error;
3023 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
3024 goto error;
3025 }
3026 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
3027
3028 v = b43_read32(dev, B43_MMIO_MACCTL);
3029 v |= B43_MACCTL_GMODE;
3030 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04003031 goto error;
3032
3033 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003034error:
Michael Buesche4d6b792007-09-18 15:39:42 -04003035 b43err(dev->wl, "Failed to validate the chipaccess\n");
3036 return -ENODEV;
3037}
3038
3039static void b43_security_init(struct b43_wldev *dev)
3040{
Michael Buesche4d6b792007-09-18 15:39:42 -04003041 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
3042 /* KTP is a word address, but we address SHM bytewise.
3043 * So multiply by two.
3044 */
3045 dev->ktp *= 2;
Michael Buesch66d2d082009-08-06 10:36:50 +02003046 /* Number of RCMTA address slots */
3047 b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
3048 /* Clear the key memory. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003049 b43_clear_keys(dev);
3050}
3051
Michael Buesch616de352009-03-29 13:19:31 +02003052#ifdef CONFIG_B43_HWRNG
John Daiker99da1852009-02-24 02:16:42 -08003053static int b43_rng_read(struct hwrng *rng, u32 *data)
Michael Buesche4d6b792007-09-18 15:39:42 -04003054{
3055 struct b43_wl *wl = (struct b43_wl *)rng->priv;
Michael Buescha78b3bb2009-09-11 21:44:05 +02003056 struct b43_wldev *dev;
3057 int count = -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003058
Michael Buescha78b3bb2009-09-11 21:44:05 +02003059 mutex_lock(&wl->mutex);
3060 dev = wl->current_dev;
3061 if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
3062 *data = b43_read16(dev, B43_MMIO_RNG);
3063 count = sizeof(u16);
3064 }
3065 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003066
Michael Buescha78b3bb2009-09-11 21:44:05 +02003067 return count;
Michael Buesche4d6b792007-09-18 15:39:42 -04003068}
Michael Buesch616de352009-03-29 13:19:31 +02003069#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003070
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003071static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04003072{
Michael Buesch616de352009-03-29 13:19:31 +02003073#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003074 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003075 hwrng_unregister(&wl->rng);
Michael Buesch616de352009-03-29 13:19:31 +02003076#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003077}
3078
3079static int b43_rng_init(struct b43_wl *wl)
3080{
Michael Buesch616de352009-03-29 13:19:31 +02003081 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003082
Michael Buesch616de352009-03-29 13:19:31 +02003083#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003084 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
3085 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
3086 wl->rng.name = wl->rng_name;
3087 wl->rng.data_read = b43_rng_read;
3088 wl->rng.priv = (unsigned long)wl;
3089 wl->rng_initialized = 1;
3090 err = hwrng_register(&wl->rng);
3091 if (err) {
3092 wl->rng_initialized = 0;
3093 b43err(wl, "Failed to register the random "
3094 "number generator (%d)\n", err);
3095 }
Michael Buesch616de352009-03-29 13:19:31 +02003096#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003097
3098 return err;
3099}
3100
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003101static void b43_tx_work(struct work_struct *work)
Michael Buesche4d6b792007-09-18 15:39:42 -04003102{
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003103 struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
3104 struct b43_wldev *dev;
3105 struct sk_buff *skb;
3106 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003107
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003108 mutex_lock(&wl->mutex);
3109 dev = wl->current_dev;
3110 if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
3111 mutex_unlock(&wl->mutex);
3112 return;
Michael Buesch5100d5a2008-03-29 21:01:16 +01003113 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003114
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003115 while (skb_queue_len(&wl->tx_queue)) {
3116 skb = skb_dequeue(&wl->tx_queue);
Michael Buesch21a75d72008-04-25 19:29:08 +02003117
Michael Buesch21a75d72008-04-25 19:29:08 +02003118 if (b43_using_pio_transfers(dev))
Johannes Berge039fa42008-05-15 12:55:29 +02003119 err = b43_pio_tx(dev, skb);
Michael Buesch21a75d72008-04-25 19:29:08 +02003120 else
Johannes Berge039fa42008-05-15 12:55:29 +02003121 err = b43_dma_tx(dev, skb);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003122 if (unlikely(err))
3123 dev_kfree_skb(skb); /* Drop it */
Michael Buesch21a75d72008-04-25 19:29:08 +02003124 }
3125
Michael Buesch990b86f2009-09-12 00:48:03 +02003126#if B43_DEBUG
3127 dev->tx_count++;
3128#endif
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003129 mutex_unlock(&wl->mutex);
3130}
Michael Buesch21a75d72008-04-25 19:29:08 +02003131
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003132static int b43_op_tx(struct ieee80211_hw *hw,
3133 struct sk_buff *skb)
3134{
3135 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003136
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003137 if (unlikely(skb->len < 2 + 2 + 6)) {
3138 /* Too short, this can't be a valid frame. */
3139 dev_kfree_skb_any(skb);
3140 return NETDEV_TX_OK;
3141 }
3142 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
3143
3144 skb_queue_tail(&wl->tx_queue, skb);
3145 ieee80211_queue_work(wl->hw, &wl->tx_work);
3146
Michael Buesche4d6b792007-09-18 15:39:42 -04003147 return NETDEV_TX_OK;
3148}
3149
Michael Buesche6f5b932008-03-05 21:18:49 +01003150static void b43_qos_params_upload(struct b43_wldev *dev,
3151 const struct ieee80211_tx_queue_params *p,
3152 u16 shm_offset)
3153{
3154 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07003155 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01003156 unsigned int i;
3157
Michael Bueschb0544eb2009-09-06 15:42:45 +02003158 if (!dev->qos_enabled)
3159 return;
3160
Johannes Berg0b576642008-07-15 02:08:24 -07003161 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01003162
3163 memset(&params, 0, sizeof(params));
3164
3165 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07003166 params[B43_QOSPARAM_CWMIN] = p->cw_min;
3167 params[B43_QOSPARAM_CWMAX] = p->cw_max;
3168 params[B43_QOSPARAM_CWCUR] = p->cw_min;
3169 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003170 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003171 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003172
3173 for (i = 0; i < ARRAY_SIZE(params); i++) {
3174 if (i == B43_QOSPARAM_STATUS) {
3175 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3176 shm_offset + (i * 2));
3177 /* Mark the parameters as updated. */
3178 tmp |= 0x100;
3179 b43_shm_write16(dev, B43_SHM_SHARED,
3180 shm_offset + (i * 2),
3181 tmp);
3182 } else {
3183 b43_shm_write16(dev, B43_SHM_SHARED,
3184 shm_offset + (i * 2),
3185 params[i]);
3186 }
3187 }
3188}
3189
Michael Bueschc40c1122008-09-06 16:21:47 +02003190/* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
3191static const u16 b43_qos_shm_offsets[] = {
3192 /* [mac80211-queue-nr] = SHM_OFFSET, */
3193 [0] = B43_QOS_VOICE,
3194 [1] = B43_QOS_VIDEO,
3195 [2] = B43_QOS_BESTEFFORT,
3196 [3] = B43_QOS_BACKGROUND,
3197};
3198
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003199/* Update all QOS parameters in hardware. */
3200static void b43_qos_upload_all(struct b43_wldev *dev)
Michael Buesche6f5b932008-03-05 21:18:49 +01003201{
3202 struct b43_wl *wl = dev->wl;
3203 struct b43_qos_params *params;
Michael Buesche6f5b932008-03-05 21:18:49 +01003204 unsigned int i;
3205
Michael Bueschb0544eb2009-09-06 15:42:45 +02003206 if (!dev->qos_enabled)
3207 return;
3208
Michael Bueschc40c1122008-09-06 16:21:47 +02003209 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3210 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003211
3212 b43_mac_suspend(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003213 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3214 params = &(wl->qos_params[i]);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003215 b43_qos_params_upload(dev, &(params->p),
3216 b43_qos_shm_offsets[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01003217 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003218 b43_mac_enable(dev);
3219}
3220
3221static void b43_qos_clear(struct b43_wl *wl)
3222{
3223 struct b43_qos_params *params;
3224 unsigned int i;
3225
Michael Bueschc40c1122008-09-06 16:21:47 +02003226 /* Initialize QoS parameters to sane defaults. */
3227
3228 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3229 ARRAY_SIZE(wl->qos_params));
3230
Michael Buesche6f5b932008-03-05 21:18:49 +01003231 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3232 params = &(wl->qos_params[i]);
3233
Michael Bueschc40c1122008-09-06 16:21:47 +02003234 switch (b43_qos_shm_offsets[i]) {
3235 case B43_QOS_VOICE:
3236 params->p.txop = 0;
3237 params->p.aifs = 2;
3238 params->p.cw_min = 0x0001;
3239 params->p.cw_max = 0x0001;
3240 break;
3241 case B43_QOS_VIDEO:
3242 params->p.txop = 0;
3243 params->p.aifs = 2;
3244 params->p.cw_min = 0x0001;
3245 params->p.cw_max = 0x0001;
3246 break;
3247 case B43_QOS_BESTEFFORT:
3248 params->p.txop = 0;
3249 params->p.aifs = 3;
3250 params->p.cw_min = 0x0001;
3251 params->p.cw_max = 0x03FF;
3252 break;
3253 case B43_QOS_BACKGROUND:
3254 params->p.txop = 0;
3255 params->p.aifs = 7;
3256 params->p.cw_min = 0x0001;
3257 params->p.cw_max = 0x03FF;
3258 break;
3259 default:
3260 B43_WARN_ON(1);
3261 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003262 }
3263}
3264
3265/* Initialize the core's QOS capabilities */
3266static void b43_qos_init(struct b43_wldev *dev)
3267{
Michael Bueschb0544eb2009-09-06 15:42:45 +02003268 if (!dev->qos_enabled) {
3269 /* Disable QOS support. */
3270 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
3271 b43_write16(dev, B43_MMIO_IFSCTL,
3272 b43_read16(dev, B43_MMIO_IFSCTL)
3273 & ~B43_MMIO_IFSCTL_USE_EDCF);
3274 b43dbg(dev->wl, "QoS disabled\n");
3275 return;
3276 }
3277
Michael Buesche6f5b932008-03-05 21:18:49 +01003278 /* Upload the current QOS parameters. */
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003279 b43_qos_upload_all(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003280
3281 /* Enable QOS support. */
3282 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3283 b43_write16(dev, B43_MMIO_IFSCTL,
3284 b43_read16(dev, B43_MMIO_IFSCTL)
3285 | B43_MMIO_IFSCTL_USE_EDCF);
Michael Bueschb0544eb2009-09-06 15:42:45 +02003286 b43dbg(dev->wl, "QoS enabled\n");
Michael Buesche6f5b932008-03-05 21:18:49 +01003287}
3288
Johannes Berge100bb62008-04-30 18:51:21 +02003289static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003290 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003291{
Michael Buesche6f5b932008-03-05 21:18:49 +01003292 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003293 struct b43_wldev *dev;
Michael Buesche6f5b932008-03-05 21:18:49 +01003294 unsigned int queue = (unsigned int)_queue;
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003295 int err = -ENODEV;
Michael Buesche6f5b932008-03-05 21:18:49 +01003296
3297 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3298 /* Queue not available or don't support setting
3299 * params on this queue. Return success to not
3300 * confuse mac80211. */
3301 return 0;
3302 }
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003303 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3304 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003305
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003306 mutex_lock(&wl->mutex);
3307 dev = wl->current_dev;
3308 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
3309 goto out_unlock;
Michael Buesche6f5b932008-03-05 21:18:49 +01003310
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003311 memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
3312 b43_mac_suspend(dev);
3313 b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
3314 b43_qos_shm_offsets[queue]);
3315 b43_mac_enable(dev);
3316 err = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01003317
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003318out_unlock:
3319 mutex_unlock(&wl->mutex);
3320
3321 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003322}
3323
Michael Buesch40faacc2007-10-28 16:29:32 +01003324static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
3325 struct ieee80211_tx_queue_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003326{
3327 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02003328 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003329 int err = -ENODEV;
3330
Michael Buesch36dbd952009-09-04 22:51:29 +02003331 mutex_lock(&wl->mutex);
3332 dev = wl->current_dev;
3333 if (dev && b43_status(dev) >= B43_STAT_STARTED) {
Michael Buesch5100d5a2008-03-29 21:01:16 +01003334 if (b43_using_pio_transfers(dev))
3335 b43_pio_get_tx_stats(dev, stats);
3336 else
3337 b43_dma_get_tx_stats(dev, stats);
Michael Buesche4d6b792007-09-18 15:39:42 -04003338 err = 0;
3339 }
Michael Buesch36dbd952009-09-04 22:51:29 +02003340 mutex_unlock(&wl->mutex);
3341
Michael Buesche4d6b792007-09-18 15:39:42 -04003342 return err;
3343}
3344
Michael Buesch40faacc2007-10-28 16:29:32 +01003345static int b43_op_get_stats(struct ieee80211_hw *hw,
3346 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003347{
3348 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04003349
Michael Buesch36dbd952009-09-04 22:51:29 +02003350 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003351 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
Michael Buesch36dbd952009-09-04 22:51:29 +02003352 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003353
3354 return 0;
3355}
3356
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003357static u64 b43_op_get_tsf(struct ieee80211_hw *hw)
3358{
3359 struct b43_wl *wl = hw_to_b43_wl(hw);
3360 struct b43_wldev *dev;
3361 u64 tsf;
3362
3363 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003364 dev = wl->current_dev;
3365
3366 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3367 b43_tsf_read(dev, &tsf);
3368 else
3369 tsf = 0;
3370
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003371 mutex_unlock(&wl->mutex);
3372
3373 return tsf;
3374}
3375
3376static void b43_op_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3377{
3378 struct b43_wl *wl = hw_to_b43_wl(hw);
3379 struct b43_wldev *dev;
3380
3381 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003382 dev = wl->current_dev;
3383
3384 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3385 b43_tsf_write(dev, tsf);
3386
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003387 mutex_unlock(&wl->mutex);
3388}
3389
Michael Buesche4d6b792007-09-18 15:39:42 -04003390static void b43_put_phy_into_reset(struct b43_wldev *dev)
3391{
3392 struct ssb_device *sdev = dev->dev;
3393 u32 tmslow;
3394
3395 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3396 tmslow &= ~B43_TMSLOW_GMODE;
3397 tmslow |= B43_TMSLOW_PHYRESET;
3398 tmslow |= SSB_TMSLOW_FGC;
3399 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3400 msleep(1);
3401
3402 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3403 tmslow &= ~SSB_TMSLOW_FGC;
3404 tmslow |= B43_TMSLOW_PHYRESET;
3405 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3406 msleep(1);
3407}
3408
John Daiker99da1852009-02-24 02:16:42 -08003409static const char *band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003410{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003411 switch (band) {
3412 case IEEE80211_BAND_5GHZ:
3413 return "5";
3414 case IEEE80211_BAND_2GHZ:
3415 return "2.4";
3416 default:
3417 break;
3418 }
3419 B43_WARN_ON(1);
3420 return "";
3421}
3422
3423/* Expects wl->mutex locked */
3424static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3425{
3426 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003427 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003428 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003429 int err;
John W. Linville922d8a02009-01-12 14:40:20 -05003430 bool uninitialized_var(gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04003431 int prev_status;
3432
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003433 /* Find a device and PHY which supports the band. */
3434 list_for_each_entry(d, &wl->devlist, list) {
3435 switch (chan->band) {
3436 case IEEE80211_BAND_5GHZ:
3437 if (d->phy.supports_5ghz) {
3438 up_dev = d;
3439 gmode = 0;
3440 }
3441 break;
3442 case IEEE80211_BAND_2GHZ:
3443 if (d->phy.supports_2ghz) {
3444 up_dev = d;
3445 gmode = 1;
3446 }
3447 break;
3448 default:
3449 B43_WARN_ON(1);
3450 return -EINVAL;
3451 }
3452 if (up_dev)
3453 break;
3454 }
3455 if (!up_dev) {
3456 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3457 band_to_string(chan->band));
3458 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003459 }
3460 if ((up_dev == wl->current_dev) &&
3461 (!!wl->current_dev->phy.gmode == !!gmode)) {
3462 /* This device is already running. */
3463 return 0;
3464 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003465 b43dbg(wl, "Switching to %s-GHz band\n",
3466 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003467 down_dev = wl->current_dev;
3468
3469 prev_status = b43_status(down_dev);
3470 /* Shutdown the currently running core. */
3471 if (prev_status >= B43_STAT_STARTED)
Michael Buesch36dbd952009-09-04 22:51:29 +02003472 down_dev = b43_wireless_core_stop(down_dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003473 if (prev_status >= B43_STAT_INITIALIZED)
3474 b43_wireless_core_exit(down_dev);
3475
3476 if (down_dev != up_dev) {
3477 /* We switch to a different core, so we put PHY into
3478 * RESET on the old core. */
3479 b43_put_phy_into_reset(down_dev);
3480 }
3481
3482 /* Now start the new core. */
3483 up_dev->phy.gmode = gmode;
3484 if (prev_status >= B43_STAT_INITIALIZED) {
3485 err = b43_wireless_core_init(up_dev);
3486 if (err) {
3487 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003488 "selected %s-GHz band\n",
3489 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003490 goto init_failure;
3491 }
3492 }
3493 if (prev_status >= B43_STAT_STARTED) {
3494 err = b43_wireless_core_start(up_dev);
3495 if (err) {
3496 b43err(wl, "Fatal: Coult not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003497 "selected %s-GHz band\n",
3498 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003499 b43_wireless_core_exit(up_dev);
3500 goto init_failure;
3501 }
3502 }
3503 B43_WARN_ON(b43_status(up_dev) != prev_status);
3504
3505 wl->current_dev = up_dev;
3506
3507 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003508init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003509 /* Whoops, failed to init the new core. No core is operating now. */
3510 wl->current_dev = NULL;
3511 return err;
3512}
3513
Johannes Berg9124b072008-10-14 19:17:54 +02003514/* Write the short and long frame retry limit values. */
3515static void b43_set_retry_limits(struct b43_wldev *dev,
3516 unsigned int short_retry,
3517 unsigned int long_retry)
3518{
3519 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3520 * the chip-internal counter. */
3521 short_retry = min(short_retry, (unsigned int)0xF);
3522 long_retry = min(long_retry, (unsigned int)0xF);
3523
3524 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3525 short_retry);
3526 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3527 long_retry);
3528}
3529
Johannes Berge8975582008-10-09 12:18:51 +02003530static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
Michael Buesche4d6b792007-09-18 15:39:42 -04003531{
3532 struct b43_wl *wl = hw_to_b43_wl(hw);
3533 struct b43_wldev *dev;
3534 struct b43_phy *phy;
Johannes Berge8975582008-10-09 12:18:51 +02003535 struct ieee80211_conf *conf = &hw->conf;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003536 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003537 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003538
Michael Buesche4d6b792007-09-18 15:39:42 -04003539 mutex_lock(&wl->mutex);
3540
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003541 /* Switch the band (if necessary). This might change the active core. */
3542 err = b43_switch_band(wl, conf->channel);
Michael Buesche4d6b792007-09-18 15:39:42 -04003543 if (err)
3544 goto out_unlock_mutex;
3545 dev = wl->current_dev;
3546 phy = &dev->phy;
3547
Michael Bueschd10d0e52008-12-18 22:13:39 +01003548 b43_mac_suspend(dev);
3549
Johannes Berg9124b072008-10-14 19:17:54 +02003550 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3551 b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
3552 conf->long_frame_max_tx_count);
3553 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
3554 if (!changed)
Michael Bueschd10d0e52008-12-18 22:13:39 +01003555 goto out_mac_enable;
Michael Buesche4d6b792007-09-18 15:39:42 -04003556
3557 /* Switch to the requested channel.
3558 * The firmware takes care of races with the TX handler. */
Johannes Berg8318d782008-01-24 19:38:38 +01003559 if (conf->channel->hw_value != phy->channel)
Michael Bueschef1a6282008-08-27 18:53:02 +02003560 b43_switch_channel(dev, conf->channel->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003561
Johannes Bergd42ce842007-11-23 14:50:51 +01003562 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
3563
Michael Buesche4d6b792007-09-18 15:39:42 -04003564 /* Adjust the desired TX power level. */
3565 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003566 if (conf->power_level != phy->desired_txpower) {
3567 phy->desired_txpower = conf->power_level;
3568 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3569 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003570 }
3571 }
3572
3573 /* Antennas for RX and management frame TX. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02003574 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003575 b43_mgmtframe_txantenna(dev, antenna);
Johannes Berg0f4ac382008-10-09 12:18:04 +02003576 antenna = B43_ANTENNA_DEFAULT;
Michael Bueschef1a6282008-08-27 18:53:02 +02003577 if (phy->ops->set_rx_antenna)
3578 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003579
Larry Fingerfd4973c2009-06-20 12:58:11 -05003580 if (wl->radio_enabled != phy->radio_on) {
3581 if (wl->radio_enabled) {
Johannes Berg19d337d2009-06-02 13:01:37 +02003582 b43_software_rfkill(dev, false);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003583 b43info(dev->wl, "Radio turned on by software\n");
3584 if (!dev->radio_hw_enable) {
3585 b43info(dev->wl, "The hardware RF-kill button "
3586 "still turns the radio physically off. "
3587 "Press the button to turn it on.\n");
3588 }
3589 } else {
Johannes Berg19d337d2009-06-02 13:01:37 +02003590 b43_software_rfkill(dev, true);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003591 b43info(dev->wl, "Radio turned off by software\n");
3592 }
3593 }
3594
Michael Bueschd10d0e52008-12-18 22:13:39 +01003595out_mac_enable:
3596 b43_mac_enable(dev);
3597out_unlock_mutex:
Michael Buesche4d6b792007-09-18 15:39:42 -04003598 mutex_unlock(&wl->mutex);
3599
3600 return err;
3601}
3602
Johannes Berg881d9482009-01-21 15:13:48 +01003603static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003604{
3605 struct ieee80211_supported_band *sband =
3606 dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
3607 struct ieee80211_rate *rate;
3608 int i;
3609 u16 basic, direct, offset, basic_offset, rateptr;
3610
3611 for (i = 0; i < sband->n_bitrates; i++) {
3612 rate = &sband->bitrates[i];
3613
3614 if (b43_is_cck_rate(rate->hw_value)) {
3615 direct = B43_SHM_SH_CCKDIRECT;
3616 basic = B43_SHM_SH_CCKBASIC;
3617 offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3618 offset &= 0xF;
3619 } else {
3620 direct = B43_SHM_SH_OFDMDIRECT;
3621 basic = B43_SHM_SH_OFDMBASIC;
3622 offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3623 offset &= 0xF;
3624 }
3625
3626 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
3627
3628 if (b43_is_cck_rate(rate->hw_value)) {
3629 basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3630 basic_offset &= 0xF;
3631 } else {
3632 basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3633 basic_offset &= 0xF;
3634 }
3635
3636 /*
3637 * Get the pointer that we need to point to
3638 * from the direct map
3639 */
3640 rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
3641 direct + 2 * basic_offset);
3642 /* and write it to the basic map */
3643 b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
3644 rateptr);
3645 }
3646}
3647
3648static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
3649 struct ieee80211_vif *vif,
3650 struct ieee80211_bss_conf *conf,
3651 u32 changed)
3652{
3653 struct b43_wl *wl = hw_to_b43_wl(hw);
3654 struct b43_wldev *dev;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003655
3656 mutex_lock(&wl->mutex);
3657
3658 dev = wl->current_dev;
Michael Bueschd10d0e52008-12-18 22:13:39 +01003659 if (!dev || b43_status(dev) < B43_STAT_STARTED)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003660 goto out_unlock_mutex;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003661
3662 B43_WARN_ON(wl->vif != vif);
3663
3664 if (changed & BSS_CHANGED_BSSID) {
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003665 if (conf->bssid)
3666 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3667 else
3668 memset(wl->bssid, 0, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003669 }
3670
Johannes Berg3f0d8432009-05-18 10:53:18 +02003671 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
3672 if (changed & BSS_CHANGED_BEACON &&
3673 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3674 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
3675 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
3676 b43_update_templates(wl);
3677
3678 if (changed & BSS_CHANGED_BSSID)
3679 b43_write_mac_bssid_templates(dev);
3680 }
Johannes Berg3f0d8432009-05-18 10:53:18 +02003681
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003682 b43_mac_suspend(dev);
3683
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003684 /* Update templates for AP/mesh mode. */
3685 if (changed & BSS_CHANGED_BEACON_INT &&
3686 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3687 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
3688 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
3689 b43_set_beacon_int(dev, conf->beacon_int);
3690
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003691 if (changed & BSS_CHANGED_BASIC_RATES)
3692 b43_update_basic_rates(dev, conf->basic_rates);
3693
3694 if (changed & BSS_CHANGED_ERP_SLOT) {
3695 if (conf->use_short_slot)
3696 b43_short_slot_timing_enable(dev);
3697 else
3698 b43_short_slot_timing_disable(dev);
3699 }
3700
3701 b43_mac_enable(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01003702out_unlock_mutex:
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003703 mutex_unlock(&wl->mutex);
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003704}
3705
Michael Buesch40faacc2007-10-28 16:29:32 +01003706static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003707 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3708 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04003709{
3710 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003711 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003712 u8 algorithm;
3713 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003714 int err;
Michael Buesch060210f2009-01-25 15:49:59 +01003715 static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Michael Buesche4d6b792007-09-18 15:39:42 -04003716
3717 if (modparam_nohwcrypt)
3718 return -ENOSPC; /* User disabled HW-crypto */
3719
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003720 mutex_lock(&wl->mutex);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003721
3722 dev = wl->current_dev;
3723 err = -ENODEV;
3724 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
3725 goto out_unlock;
3726
Michael Buesch403a3a12009-06-08 21:04:57 +02003727 if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
Michael Buesch68217832008-05-17 23:43:57 +02003728 /* We don't have firmware for the crypto engine.
3729 * Must use software-crypto. */
3730 err = -EOPNOTSUPP;
3731 goto out_unlock;
3732 }
3733
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003734 err = -EINVAL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003735 switch (key->alg) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003736 case ALG_WEP:
Zhu Yie31a16d2009-05-21 21:47:03 +08003737 if (key->keylen == WLAN_KEY_LEN_WEP40)
Michael Buesche4d6b792007-09-18 15:39:42 -04003738 algorithm = B43_SEC_ALGO_WEP40;
3739 else
3740 algorithm = B43_SEC_ALGO_WEP104;
3741 break;
3742 case ALG_TKIP:
3743 algorithm = B43_SEC_ALGO_TKIP;
3744 break;
3745 case ALG_CCMP:
3746 algorithm = B43_SEC_ALGO_AES;
3747 break;
3748 default:
3749 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003750 goto out_unlock;
3751 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003752 index = (u8) (key->keyidx);
3753 if (index > 3)
3754 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04003755
3756 switch (cmd) {
3757 case SET_KEY:
gregor kowski035d0242009-08-19 22:35:45 +02003758 if (algorithm == B43_SEC_ALGO_TKIP &&
3759 (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
3760 !modparam_hwtkip)) {
3761 /* We support only pairwise key */
Michael Buesche4d6b792007-09-18 15:39:42 -04003762 err = -EOPNOTSUPP;
3763 goto out_unlock;
3764 }
3765
Michael Buesche808e582008-12-19 21:30:52 +01003766 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
Johannes Bergdc822b52008-12-29 12:55:09 +01003767 if (WARN_ON(!sta)) {
3768 err = -EOPNOTSUPP;
3769 goto out_unlock;
3770 }
Michael Buesche808e582008-12-19 21:30:52 +01003771 /* Pairwise key with an assigned MAC address. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003772 err = b43_key_write(dev, -1, algorithm,
Johannes Bergdc822b52008-12-29 12:55:09 +01003773 key->key, key->keylen,
3774 sta->addr, key);
Michael Buesche808e582008-12-19 21:30:52 +01003775 } else {
3776 /* Group key */
3777 err = b43_key_write(dev, index, algorithm,
3778 key->key, key->keylen, NULL, key);
Michael Buesche4d6b792007-09-18 15:39:42 -04003779 }
3780 if (err)
3781 goto out_unlock;
3782
3783 if (algorithm == B43_SEC_ALGO_WEP40 ||
3784 algorithm == B43_SEC_ALGO_WEP104) {
3785 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
3786 } else {
3787 b43_hf_write(dev,
3788 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
3789 }
3790 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
gregor kowski035d0242009-08-19 22:35:45 +02003791 if (algorithm == B43_SEC_ALGO_TKIP)
3792 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Michael Buesche4d6b792007-09-18 15:39:42 -04003793 break;
3794 case DISABLE_KEY: {
3795 err = b43_key_clear(dev, key->hw_key_idx);
3796 if (err)
3797 goto out_unlock;
3798 break;
3799 }
3800 default:
3801 B43_WARN_ON(1);
3802 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01003803
Michael Buesche4d6b792007-09-18 15:39:42 -04003804out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04003805 if (!err) {
3806 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Johannes Berge1749612008-10-27 15:59:26 -07003807 "mac: %pM\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04003808 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Larry Fingera1d882102009-01-14 11:15:25 -06003809 sta ? sta->addr : bcast_addr);
Michael Buesch9cf7f242008-12-19 20:24:30 +01003810 b43_dump_keymemory(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003811 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01003812 mutex_unlock(&wl->mutex);
3813
Michael Buesche4d6b792007-09-18 15:39:42 -04003814 return err;
3815}
3816
Michael Buesch40faacc2007-10-28 16:29:32 +01003817static void b43_op_configure_filter(struct ieee80211_hw *hw,
3818 unsigned int changed, unsigned int *fflags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02003819 u64 multicast)
Michael Buesche4d6b792007-09-18 15:39:42 -04003820{
3821 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02003822 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003823
Michael Buesch36dbd952009-09-04 22:51:29 +02003824 mutex_lock(&wl->mutex);
3825 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04003826 if (!dev) {
3827 *fflags = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02003828 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04003829 }
Johannes Berg4150c572007-09-17 01:29:23 -04003830
Johannes Berg4150c572007-09-17 01:29:23 -04003831 *fflags &= FIF_PROMISC_IN_BSS |
3832 FIF_ALLMULTI |
3833 FIF_FCSFAIL |
3834 FIF_PLCPFAIL |
3835 FIF_CONTROL |
3836 FIF_OTHER_BSS |
3837 FIF_BCN_PRBRESP_PROMISC;
3838
3839 changed &= FIF_PROMISC_IN_BSS |
3840 FIF_ALLMULTI |
3841 FIF_FCSFAIL |
3842 FIF_PLCPFAIL |
3843 FIF_CONTROL |
3844 FIF_OTHER_BSS |
3845 FIF_BCN_PRBRESP_PROMISC;
3846
3847 wl->filter_flags = *fflags;
3848
3849 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
3850 b43_adjust_opmode(dev);
Michael Buesch36dbd952009-09-04 22:51:29 +02003851
3852out_unlock:
3853 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003854}
3855
Michael Buesch36dbd952009-09-04 22:51:29 +02003856/* Locking: wl->mutex
3857 * Returns the current dev. This might be different from the passed in dev,
3858 * because the core might be gone away while we unlocked the mutex. */
3859static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04003860{
3861 struct b43_wl *wl = dev->wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02003862 struct b43_wldev *orig_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003863
Michael Buesch36dbd952009-09-04 22:51:29 +02003864redo:
3865 if (!dev || b43_status(dev) < B43_STAT_STARTED)
3866 return dev;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01003867
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003868 /* Cancel work. Unlock to avoid deadlocks. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003869 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003870 cancel_delayed_work_sync(&dev->periodic_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003871 cancel_work_sync(&wl->tx_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04003872 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02003873 dev = wl->current_dev;
3874 if (!dev || b43_status(dev) < B43_STAT_STARTED) {
3875 /* Whoops, aliens ate up the device while we were unlocked. */
3876 return dev;
3877 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003878
Michael Buesch36dbd952009-09-04 22:51:29 +02003879 /* Disable interrupts on the device. */
3880 b43_set_status(dev, B43_STAT_INITIALIZED);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02003881 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
Michael Buesch36dbd952009-09-04 22:51:29 +02003882 /* wl->mutex is locked. That is enough. */
3883 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
3884 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
3885 } else {
3886 spin_lock_irq(&wl->hardirq_lock);
3887 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
3888 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
3889 spin_unlock_irq(&wl->hardirq_lock);
3890 }
Michael Buesch176e9f62009-09-11 23:04:04 +02003891 /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
Michael Buesch36dbd952009-09-04 22:51:29 +02003892 orig_dev = dev;
3893 mutex_unlock(&wl->mutex);
Michael Buesch176e9f62009-09-11 23:04:04 +02003894 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
3895 b43_sdio_free_irq(dev);
3896 } else {
3897 synchronize_irq(dev->dev->irq);
3898 free_irq(dev->dev->irq, dev);
3899 }
Michael Buesch36dbd952009-09-04 22:51:29 +02003900 mutex_lock(&wl->mutex);
3901 dev = wl->current_dev;
3902 if (!dev)
3903 return dev;
3904 if (dev != orig_dev) {
3905 if (b43_status(dev) >= B43_STAT_STARTED)
3906 goto redo;
3907 return dev;
3908 }
3909 B43_WARN_ON(b43_read32(dev, B43_MMIO_GEN_IRQ_MASK));
3910
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003911 /* Drain the TX queue */
3912 while (skb_queue_len(&wl->tx_queue))
3913 dev_kfree_skb(skb_dequeue(&wl->tx_queue));
3914
Michael Buesche4d6b792007-09-18 15:39:42 -04003915 b43_mac_suspend(dev);
Michael Buescha78b3bb2009-09-11 21:44:05 +02003916 b43_leds_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003917 b43dbg(wl, "Wireless interface stopped\n");
Michael Buesch36dbd952009-09-04 22:51:29 +02003918
3919 return dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003920}
3921
3922/* Locking: wl->mutex */
3923static int b43_wireless_core_start(struct b43_wldev *dev)
3924{
3925 int err;
3926
3927 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
3928
3929 drain_txstatus_queue(dev);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02003930 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
3931 err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
3932 if (err) {
3933 b43err(dev->wl, "Cannot request SDIO IRQ\n");
3934 goto out;
3935 }
3936 } else {
3937 err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
3938 b43_interrupt_thread_handler,
3939 IRQF_SHARED, KBUILD_MODNAME, dev);
3940 if (err) {
3941 b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
3942 goto out;
3943 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003944 }
3945
3946 /* We are ready to run. */
3947 b43_set_status(dev, B43_STAT_STARTED);
3948
3949 /* Start data flow (TX/RX). */
3950 b43_mac_enable(dev);
Michael Buesch13790722009-04-08 21:26:27 +02003951 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesche4d6b792007-09-18 15:39:42 -04003952
3953 /* Start maintainance work */
3954 b43_periodic_tasks_setup(dev);
3955
Michael Buescha78b3bb2009-09-11 21:44:05 +02003956 b43_leds_init(dev);
3957
Michael Buesche4d6b792007-09-18 15:39:42 -04003958 b43dbg(dev->wl, "Wireless interface started\n");
Michael Buescha78b3bb2009-09-11 21:44:05 +02003959out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003960 return err;
3961}
3962
3963/* Get PHY and RADIO versioning numbers */
3964static int b43_phy_versioning(struct b43_wldev *dev)
3965{
3966 struct b43_phy *phy = &dev->phy;
3967 u32 tmp;
3968 u8 analog_type;
3969 u8 phy_type;
3970 u8 phy_rev;
3971 u16 radio_manuf;
3972 u16 radio_ver;
3973 u16 radio_rev;
3974 int unsupported = 0;
3975
3976 /* Get PHY versioning */
3977 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
3978 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
3979 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
3980 phy_rev = (tmp & B43_PHYVER_VERSION);
3981 switch (phy_type) {
3982 case B43_PHYTYPE_A:
3983 if (phy_rev >= 4)
3984 unsupported = 1;
3985 break;
3986 case B43_PHYTYPE_B:
3987 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
3988 && phy_rev != 7)
3989 unsupported = 1;
3990 break;
3991 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06003992 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04003993 unsupported = 1;
3994 break;
Michael Bueschd5c71e42008-01-04 17:06:29 +01003995#ifdef CONFIG_B43_NPHY
3996 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01003997 if (phy_rev > 4)
Michael Bueschd5c71e42008-01-04 17:06:29 +01003998 unsupported = 1;
3999 break;
4000#endif
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004001#ifdef CONFIG_B43_PHY_LP
4002 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004003 if (phy_rev > 2)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004004 unsupported = 1;
4005 break;
4006#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004007 default:
4008 unsupported = 1;
4009 };
4010 if (unsupported) {
4011 b43err(dev->wl, "FOUND UNSUPPORTED PHY "
4012 "(Analog %u, Type %u, Revision %u)\n",
4013 analog_type, phy_type, phy_rev);
4014 return -EOPNOTSUPP;
4015 }
4016 b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
4017 analog_type, phy_type, phy_rev);
4018
4019 /* Get RADIO versioning */
4020 if (dev->dev->bus->chip_id == 0x4317) {
4021 if (dev->dev->bus->chip_rev == 0)
4022 tmp = 0x3205017F;
4023 else if (dev->dev->bus->chip_rev == 1)
4024 tmp = 0x4205017F;
4025 else
4026 tmp = 0x5205017F;
4027 } else {
4028 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01004029 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04004030 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01004031 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -04004032 }
4033 radio_manuf = (tmp & 0x00000FFF);
4034 radio_ver = (tmp & 0x0FFFF000) >> 12;
4035 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesch96c755a2008-01-06 00:09:46 +01004036 if (radio_manuf != 0x17F /* Broadcom */)
4037 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004038 switch (phy_type) {
4039 case B43_PHYTYPE_A:
4040 if (radio_ver != 0x2060)
4041 unsupported = 1;
4042 if (radio_rev != 1)
4043 unsupported = 1;
4044 if (radio_manuf != 0x17F)
4045 unsupported = 1;
4046 break;
4047 case B43_PHYTYPE_B:
4048 if ((radio_ver & 0xFFF0) != 0x2050)
4049 unsupported = 1;
4050 break;
4051 case B43_PHYTYPE_G:
4052 if (radio_ver != 0x2050)
4053 unsupported = 1;
4054 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01004055 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01004056 if (radio_ver != 0x2055 && radio_ver != 0x2056)
Michael Buesch96c755a2008-01-06 00:09:46 +01004057 unsupported = 1;
4058 break;
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004059 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004060 if (radio_ver != 0x2062 && radio_ver != 0x2063)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004061 unsupported = 1;
4062 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004063 default:
4064 B43_WARN_ON(1);
4065 }
4066 if (unsupported) {
4067 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
4068 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
4069 radio_manuf, radio_ver, radio_rev);
4070 return -EOPNOTSUPP;
4071 }
4072 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
4073 radio_manuf, radio_ver, radio_rev);
4074
4075 phy->radio_manuf = radio_manuf;
4076 phy->radio_ver = radio_ver;
4077 phy->radio_rev = radio_rev;
4078
4079 phy->analog = analog_type;
4080 phy->type = phy_type;
4081 phy->rev = phy_rev;
4082
4083 return 0;
4084}
4085
4086static void setup_struct_phy_for_init(struct b43_wldev *dev,
4087 struct b43_phy *phy)
4088{
Michael Buesche4d6b792007-09-18 15:39:42 -04004089 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02004090 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01004091 /* PHY TX errors counter. */
4092 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesch591f3dc2009-03-31 12:27:32 +02004093
4094#if B43_DEBUG
4095 phy->phy_locked = 0;
4096 phy->radio_locked = 0;
4097#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004098}
4099
4100static void setup_struct_wldev_for_init(struct b43_wldev *dev)
4101{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01004102 dev->dfq_valid = 0;
4103
Michael Buesch6a724d62007-09-20 22:12:58 +02004104 /* Assume the radio is enabled. If it's not enabled, the state will
4105 * immediately get fixed on the first periodic work run. */
4106 dev->radio_hw_enable = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004107
4108 /* Stats */
4109 memset(&dev->stats, 0, sizeof(dev->stats));
4110
4111 setup_struct_phy_for_init(dev, &dev->phy);
4112
4113 /* IRQ related flags */
4114 dev->irq_reason = 0;
4115 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
Michael Buesch13790722009-04-08 21:26:27 +02004116 dev->irq_mask = B43_IRQ_MASKTEMPLATE;
Michael Buesch3e3ccb32009-03-19 19:27:21 +01004117 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
Michael Buesch13790722009-04-08 21:26:27 +02004118 dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
Michael Buesche4d6b792007-09-18 15:39:42 -04004119
4120 dev->mac_suspended = 1;
4121
4122 /* Noise calculation context */
4123 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
4124}
4125
4126static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
4127{
4128 struct ssb_sprom *sprom = &dev->dev->bus->sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02004129 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004130
Michael Buesch1855ba72008-04-18 20:51:41 +02004131 if (!modparam_btcoex)
4132 return;
Larry Finger95de2842007-11-09 16:57:18 -06004133 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04004134 return;
4135 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
4136 return;
4137
4138 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06004139 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04004140 hf |= B43_HF_BTCOEXALT;
4141 else
4142 hf |= B43_HF_BTCOEX;
4143 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04004144}
4145
4146static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02004147{
4148 if (!modparam_btcoex)
4149 return;
4150 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04004151}
4152
4153static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
4154{
4155#ifdef CONFIG_SSB_DRIVER_PCICORE
4156 struct ssb_bus *bus = dev->dev->bus;
4157 u32 tmp;
4158
4159 if (bus->pcicore.dev &&
4160 bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
4161 bus->pcicore.dev->id.revision <= 5) {
4162 /* IMCFGLO timeouts workaround. */
4163 tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
Michael Buesche4d6b792007-09-18 15:39:42 -04004164 switch (bus->bustype) {
4165 case SSB_BUSTYPE_PCI:
4166 case SSB_BUSTYPE_PCMCIA:
Michael Buesch98a1e2a2009-09-08 19:33:31 +02004167 tmp &= ~SSB_IMCFGLO_REQTO;
4168 tmp &= ~SSB_IMCFGLO_SERTO;
Michael Buesche4d6b792007-09-18 15:39:42 -04004169 tmp |= 0x32;
4170 break;
4171 case SSB_BUSTYPE_SSB:
Michael Buesch98a1e2a2009-09-08 19:33:31 +02004172 tmp &= ~SSB_IMCFGLO_REQTO;
4173 tmp &= ~SSB_IMCFGLO_SERTO;
Michael Buesche4d6b792007-09-18 15:39:42 -04004174 tmp |= 0x53;
4175 break;
Michael Buesch98a1e2a2009-09-08 19:33:31 +02004176 default:
4177 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004178 }
4179 ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
4180 }
4181#endif /* CONFIG_SSB_DRIVER_PCICORE */
4182}
4183
Michael Bueschd59f7202008-04-03 18:56:19 +02004184static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
4185{
4186 u16 pu_delay;
4187
4188 /* The time value is in microseconds. */
4189 if (dev->phy.type == B43_PHYTYPE_A)
4190 pu_delay = 3700;
4191 else
4192 pu_delay = 1050;
Johannes Berg05c914f2008-09-11 00:01:58 +02004193 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02004194 pu_delay = 500;
4195 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
4196 pu_delay = max(pu_delay, (u16)2400);
4197
4198 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
4199}
4200
4201/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
4202static void b43_set_pretbtt(struct b43_wldev *dev)
4203{
4204 u16 pretbtt;
4205
4206 /* The time value is in microseconds. */
Johannes Berg05c914f2008-09-11 00:01:58 +02004207 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02004208 pretbtt = 2;
4209 } else {
4210 if (dev->phy.type == B43_PHYTYPE_A)
4211 pretbtt = 120;
4212 else
4213 pretbtt = 250;
4214 }
4215 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
4216 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
4217}
4218
Michael Buesche4d6b792007-09-18 15:39:42 -04004219/* Shutdown a wireless core */
4220/* Locking: wl->mutex */
4221static void b43_wireless_core_exit(struct b43_wldev *dev)
4222{
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004223 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04004224
Michael Buesch36dbd952009-09-04 22:51:29 +02004225 B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
4226 if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
Michael Buesche4d6b792007-09-18 15:39:42 -04004227 return;
4228 b43_set_status(dev, B43_STAT_UNINIT);
4229
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004230 /* Stop the microcode PSM. */
4231 macctl = b43_read32(dev, B43_MMIO_MACCTL);
4232 macctl &= ~B43_MACCTL_PSM_RUN;
4233 macctl |= B43_MACCTL_PSM_JMP0;
4234 b43_write32(dev, B43_MMIO_MACCTL, macctl);
4235
Michael Buesche4d6b792007-09-18 15:39:42 -04004236 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01004237 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004238 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02004239 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01004240 if (dev->wl->current_beacon) {
4241 dev_kfree_skb_any(dev->wl->current_beacon);
4242 dev->wl->current_beacon = NULL;
4243 }
4244
Michael Buesche4d6b792007-09-18 15:39:42 -04004245 ssb_device_disable(dev->dev, 0);
4246 ssb_bus_may_powerdown(dev->dev->bus);
4247}
4248
4249/* Initialize a wireless core */
4250static int b43_wireless_core_init(struct b43_wldev *dev)
4251{
Michael Buesche4d6b792007-09-18 15:39:42 -04004252 struct ssb_bus *bus = dev->dev->bus;
4253 struct ssb_sprom *sprom = &bus->sprom;
4254 struct b43_phy *phy = &dev->phy;
4255 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004256 u64 hf;
4257 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04004258
4259 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4260
4261 err = ssb_bus_powerup(bus, 0);
4262 if (err)
4263 goto out;
4264 if (!ssb_device_is_enabled(dev->dev)) {
4265 tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
4266 b43_wireless_core_reset(dev, tmp);
4267 }
4268
Michael Bueschfb111372008-09-02 13:00:34 +02004269 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004270 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004271 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004272
4273 /* Enable IRQ routing to this device. */
4274 ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
4275
4276 b43_imcfglo_timeouts_workaround(dev);
4277 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004278 if (phy->ops->prepare_hardware) {
4279 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004280 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004281 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02004282 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004283 err = b43_chip_init(dev);
4284 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004285 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004286 b43_shm_write16(dev, B43_SHM_SHARED,
4287 B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
4288 hf = b43_hf_read(dev);
4289 if (phy->type == B43_PHYTYPE_G) {
4290 hf |= B43_HF_SYMW;
4291 if (phy->rev == 1)
4292 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004293 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004294 hf |= B43_HF_OFDMPABOOST;
Michael Buesch969d15c2009-02-20 14:27:15 +01004295 }
4296 if (phy->radio_ver == 0x2050) {
4297 if (phy->radio_rev == 6)
4298 hf |= B43_HF_4318TSSI;
4299 if (phy->radio_rev < 6)
4300 hf |= B43_HF_VCORECALC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004301 }
Michael Buesch1cc8f472009-02-20 14:47:56 +01004302 if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
4303 hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
Michael Buesch1a777332009-03-04 16:41:10 +01004304#ifdef CONFIG_SSB_DRIVER_PCICORE
Michael Buesch88219052009-02-20 14:58:59 +01004305 if ((bus->bustype == SSB_BUSTYPE_PCI) &&
4306 (bus->pcicore.dev->id.revision <= 10))
4307 hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
Michael Buesch1a777332009-03-04 16:41:10 +01004308#endif
Michael Buesch25d3ef52009-02-20 15:39:21 +01004309 hf &= ~B43_HF_SKCFPUP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004310 b43_hf_write(dev, hf);
4311
Michael Buesch74cfdba2007-10-28 16:19:44 +01004312 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4313 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004314 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4315 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4316
4317 /* Disable sending probe responses from firmware.
4318 * Setting the MaxTime to one usec will always trigger
4319 * a timeout, so we never send any probe resp.
4320 * A timeout of zero is infinite. */
4321 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4322
4323 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004324 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004325
4326 /* Minimum Contention Window */
4327 if (phy->type == B43_PHYTYPE_B) {
4328 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
4329 } else {
4330 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
4331 }
4332 /* Maximum Contention Window */
4333 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4334
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004335 if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) ||
4336 (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) ||
4337 B43_FORCE_PIO) {
Michael Buesch5100d5a2008-03-29 21:01:16 +01004338 dev->__using_pio_transfers = 1;
4339 err = b43_pio_init(dev);
4340 } else {
4341 dev->__using_pio_transfers = 0;
4342 err = b43_dma_init(dev);
4343 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004344 if (err)
4345 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004346 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004347 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004348 b43_bluetooth_coext_enable(dev);
4349
Michael Buesch1cc8f472009-02-20 14:47:56 +01004350 ssb_bus_powerup(bus, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
Johannes Berg4150c572007-09-17 01:29:23 -04004351 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004352 b43_security_init(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004353
Michael Buesch5ab95492009-09-10 20:31:46 +02004354 ieee80211_wake_queues(dev->wl->hw);
4355
Michael Buesche4d6b792007-09-18 15:39:42 -04004356 b43_set_status(dev, B43_STAT_INITIALIZED);
4357
Larry Finger1a8d1222007-12-14 13:59:11 +01004358out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004359 return err;
4360
Michael Bueschef1a6282008-08-27 18:53:02 +02004361err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004362 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004363err_busdown:
Michael Buesche4d6b792007-09-18 15:39:42 -04004364 ssb_bus_may_powerdown(bus);
4365 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4366 return err;
4367}
4368
Michael Buesch40faacc2007-10-28 16:29:32 +01004369static int b43_op_add_interface(struct ieee80211_hw *hw,
4370 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004371{
4372 struct b43_wl *wl = hw_to_b43_wl(hw);
4373 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004374 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004375
4376 /* TODO: allow WDS/AP devices to coexist */
4377
Johannes Berg05c914f2008-09-11 00:01:58 +02004378 if (conf->type != NL80211_IFTYPE_AP &&
4379 conf->type != NL80211_IFTYPE_MESH_POINT &&
4380 conf->type != NL80211_IFTYPE_STATION &&
4381 conf->type != NL80211_IFTYPE_WDS &&
4382 conf->type != NL80211_IFTYPE_ADHOC)
Johannes Berg4150c572007-09-17 01:29:23 -04004383 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004384
4385 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004386 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004387 goto out_mutex_unlock;
4388
4389 b43dbg(wl, "Adding Interface type %d\n", conf->type);
4390
4391 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004392 wl->operating = 1;
Johannes Berg32bfd352007-12-19 01:31:26 +01004393 wl->vif = conf->vif;
Johannes Berg4150c572007-09-17 01:29:23 -04004394 wl->if_type = conf->type;
4395 memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004396
Michael Buesche4d6b792007-09-18 15:39:42 -04004397 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004398 b43_set_pretbtt(dev);
4399 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004400 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004401
4402 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004403 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004404 mutex_unlock(&wl->mutex);
4405
4406 return err;
4407}
4408
Michael Buesch40faacc2007-10-28 16:29:32 +01004409static void b43_op_remove_interface(struct ieee80211_hw *hw,
4410 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004411{
4412 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004413 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004414
4415 b43dbg(wl, "Removing Interface type %d\n", conf->type);
4416
4417 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004418
4419 B43_WARN_ON(!wl->operating);
Johannes Berg32bfd352007-12-19 01:31:26 +01004420 B43_WARN_ON(wl->vif != conf->vif);
4421 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004422
4423 wl->operating = 0;
4424
Johannes Berg4150c572007-09-17 01:29:23 -04004425 b43_adjust_opmode(dev);
4426 memset(wl->mac_addr, 0, ETH_ALEN);
4427 b43_upload_card_macaddress(dev);
Johannes Berg4150c572007-09-17 01:29:23 -04004428
4429 mutex_unlock(&wl->mutex);
4430}
4431
Michael Buesch40faacc2007-10-28 16:29:32 +01004432static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004433{
4434 struct b43_wl *wl = hw_to_b43_wl(hw);
4435 struct b43_wldev *dev = wl->current_dev;
4436 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004437 int err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004438
Michael Buesch7be1bb62008-01-23 21:10:56 +01004439 /* Kill all old instance specific information to make sure
4440 * the card won't use it in the short timeframe between start
4441 * and mac80211 reconfiguring it. */
4442 memset(wl->bssid, 0, ETH_ALEN);
4443 memset(wl->mac_addr, 0, ETH_ALEN);
4444 wl->filter_flags = 0;
4445 wl->radiotap_enabled = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01004446 b43_qos_clear(wl);
Michael Buesch6b4bec012008-05-20 12:16:28 +02004447 wl->beacon0_uploaded = 0;
4448 wl->beacon1_uploaded = 0;
4449 wl->beacon_templates_virgin = 1;
Larry Fingerfd4973c2009-06-20 12:58:11 -05004450 wl->radio_enabled = 1;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004451
Johannes Berg4150c572007-09-17 01:29:23 -04004452 mutex_lock(&wl->mutex);
4453
4454 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4455 err = b43_wireless_core_init(dev);
Johannes Bergf41f3f32009-06-07 12:30:34 -05004456 if (err)
Johannes Berg4150c572007-09-17 01:29:23 -04004457 goto out_mutex_unlock;
4458 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004459 }
4460
Johannes Berg4150c572007-09-17 01:29:23 -04004461 if (b43_status(dev) < B43_STAT_STARTED) {
4462 err = b43_wireless_core_start(dev);
4463 if (err) {
4464 if (did_init)
4465 b43_wireless_core_exit(dev);
4466 goto out_mutex_unlock;
4467 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004468 }
Johannes Berg4150c572007-09-17 01:29:23 -04004469
Johannes Bergf41f3f32009-06-07 12:30:34 -05004470 /* XXX: only do if device doesn't support rfkill irq */
4471 wiphy_rfkill_start_polling(hw->wiphy);
4472
Johannes Berg4150c572007-09-17 01:29:23 -04004473 out_mutex_unlock:
4474 mutex_unlock(&wl->mutex);
4475
4476 return err;
4477}
4478
Michael Buesch40faacc2007-10-28 16:29:32 +01004479static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004480{
4481 struct b43_wl *wl = hw_to_b43_wl(hw);
4482 struct b43_wldev *dev = wl->current_dev;
4483
Michael Buescha82d9922008-04-04 21:40:06 +02004484 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004485
Johannes Berg4150c572007-09-17 01:29:23 -04004486 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004487 if (b43_status(dev) >= B43_STAT_STARTED) {
4488 dev = b43_wireless_core_stop(dev);
4489 if (!dev)
4490 goto out_unlock;
4491 }
Johannes Berg4150c572007-09-17 01:29:23 -04004492 b43_wireless_core_exit(dev);
Larry Fingerfd4973c2009-06-20 12:58:11 -05004493 wl->radio_enabled = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02004494
4495out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004496 mutex_unlock(&wl->mutex);
Michael Buesch18c8ade2008-08-28 19:33:40 +02004497
4498 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004499}
4500
Johannes Berg17741cd2008-09-11 00:02:02 +02004501static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
4502 struct ieee80211_sta *sta, bool set)
Michael Buesche66fee62007-12-26 17:47:10 +01004503{
4504 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche66fee62007-12-26 17:47:10 +01004505
Michael Buesch36dbd952009-09-04 22:51:29 +02004506 mutex_lock(&wl->mutex);
Johannes Berg9d139c82008-07-09 14:40:37 +02004507 b43_update_templates(wl);
Michael Buesch36dbd952009-09-04 22:51:29 +02004508 mutex_unlock(&wl->mutex);
Michael Buesche66fee62007-12-26 17:47:10 +01004509
4510 return 0;
4511}
4512
Johannes Berg38968d02008-02-25 16:27:50 +01004513static void b43_op_sta_notify(struct ieee80211_hw *hw,
4514 struct ieee80211_vif *vif,
4515 enum sta_notify_cmd notify_cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02004516 struct ieee80211_sta *sta)
Johannes Berg38968d02008-02-25 16:27:50 +01004517{
4518 struct b43_wl *wl = hw_to_b43_wl(hw);
4519
4520 B43_WARN_ON(!vif || wl->vif != vif);
4521}
4522
Michael Buesch25d3ef52009-02-20 15:39:21 +01004523static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
4524{
4525 struct b43_wl *wl = hw_to_b43_wl(hw);
4526 struct b43_wldev *dev;
4527
4528 mutex_lock(&wl->mutex);
4529 dev = wl->current_dev;
4530 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4531 /* Disable CFP update during scan on other channels. */
4532 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
4533 }
4534 mutex_unlock(&wl->mutex);
4535}
4536
4537static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
4538{
4539 struct b43_wl *wl = hw_to_b43_wl(hw);
4540 struct b43_wldev *dev;
4541
4542 mutex_lock(&wl->mutex);
4543 dev = wl->current_dev;
4544 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4545 /* Re-enable CFP update. */
4546 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
4547 }
4548 mutex_unlock(&wl->mutex);
4549}
4550
Michael Buesche4d6b792007-09-18 15:39:42 -04004551static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01004552 .tx = b43_op_tx,
4553 .conf_tx = b43_op_conf_tx,
4554 .add_interface = b43_op_add_interface,
4555 .remove_interface = b43_op_remove_interface,
4556 .config = b43_op_config,
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004557 .bss_info_changed = b43_op_bss_info_changed,
Michael Buesch40faacc2007-10-28 16:29:32 +01004558 .configure_filter = b43_op_configure_filter,
4559 .set_key = b43_op_set_key,
gregor kowski035d0242009-08-19 22:35:45 +02004560 .update_tkip_key = b43_op_update_tkip_key,
Michael Buesch40faacc2007-10-28 16:29:32 +01004561 .get_stats = b43_op_get_stats,
4562 .get_tx_stats = b43_op_get_tx_stats,
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01004563 .get_tsf = b43_op_get_tsf,
4564 .set_tsf = b43_op_set_tsf,
Michael Buesch40faacc2007-10-28 16:29:32 +01004565 .start = b43_op_start,
4566 .stop = b43_op_stop,
Michael Buesche66fee62007-12-26 17:47:10 +01004567 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01004568 .sta_notify = b43_op_sta_notify,
Michael Buesch25d3ef52009-02-20 15:39:21 +01004569 .sw_scan_start = b43_op_sw_scan_start_notifier,
4570 .sw_scan_complete = b43_op_sw_scan_complete_notifier,
Johannes Bergf41f3f32009-06-07 12:30:34 -05004571 .rfkill_poll = b43_rfkill_poll,
Michael Buesche4d6b792007-09-18 15:39:42 -04004572};
4573
4574/* Hard-reset the chip. Do not call this directly.
4575 * Use b43_controller_restart()
4576 */
4577static void b43_chip_reset(struct work_struct *work)
4578{
4579 struct b43_wldev *dev =
4580 container_of(work, struct b43_wldev, restart_work);
4581 struct b43_wl *wl = dev->wl;
4582 int err = 0;
4583 int prev_status;
4584
4585 mutex_lock(&wl->mutex);
4586
4587 prev_status = b43_status(dev);
4588 /* Bring the device down... */
Michael Buesch36dbd952009-09-04 22:51:29 +02004589 if (prev_status >= B43_STAT_STARTED) {
4590 dev = b43_wireless_core_stop(dev);
4591 if (!dev) {
4592 err = -ENODEV;
4593 goto out;
4594 }
4595 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004596 if (prev_status >= B43_STAT_INITIALIZED)
4597 b43_wireless_core_exit(dev);
4598
4599 /* ...and up again. */
4600 if (prev_status >= B43_STAT_INITIALIZED) {
4601 err = b43_wireless_core_init(dev);
4602 if (err)
4603 goto out;
4604 }
4605 if (prev_status >= B43_STAT_STARTED) {
4606 err = b43_wireless_core_start(dev);
4607 if (err) {
4608 b43_wireless_core_exit(dev);
4609 goto out;
4610 }
4611 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02004612out:
4613 if (err)
4614 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004615 mutex_unlock(&wl->mutex);
4616 if (err)
4617 b43err(wl, "Controller restart FAILED\n");
4618 else
4619 b43info(wl, "Controller restarted\n");
4620}
4621
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004622static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01004623 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04004624{
4625 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04004626
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004627 if (have_2ghz_phy)
4628 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
4629 if (dev->phy.type == B43_PHYTYPE_N) {
4630 if (have_5ghz_phy)
4631 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
4632 } else {
4633 if (have_5ghz_phy)
4634 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
4635 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004636
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004637 dev->phy.supports_2ghz = have_2ghz_phy;
4638 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004639
4640 return 0;
4641}
4642
4643static void b43_wireless_core_detach(struct b43_wldev *dev)
4644{
4645 /* We release firmware that late to not be required to re-request
4646 * is all the time when we reinit the core. */
4647 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004648 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004649}
4650
4651static int b43_wireless_core_attach(struct b43_wldev *dev)
4652{
4653 struct b43_wl *wl = dev->wl;
4654 struct ssb_bus *bus = dev->dev->bus;
4655 struct pci_dev *pdev = bus->host_pci;
4656 int err;
Michael Buesch96c755a2008-01-06 00:09:46 +01004657 bool have_2ghz_phy = 0, have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004658 u32 tmp;
4659
4660 /* Do NOT do any device initialization here.
4661 * Do it in wireless_core_init() instead.
4662 * This function is for gathering basic information about the HW, only.
4663 * Also some structs may be set up here. But most likely you want to have
4664 * that in core_init(), too.
4665 */
4666
4667 err = ssb_bus_powerup(bus, 0);
4668 if (err) {
4669 b43err(wl, "Bus powerup failed\n");
4670 goto out;
4671 }
4672 /* Get the PHY type. */
4673 if (dev->dev->id.revision >= 5) {
4674 u32 tmshigh;
4675
4676 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch96c755a2008-01-06 00:09:46 +01004677 have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
4678 have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
Michael Buesche4d6b792007-09-18 15:39:42 -04004679 } else
Michael Buesch96c755a2008-01-06 00:09:46 +01004680 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004681
Michael Buesch96c755a2008-01-06 00:09:46 +01004682 dev->phy.gmode = have_2ghz_phy;
Larry Fingerfd4973c2009-06-20 12:58:11 -05004683 dev->phy.radio_on = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004684 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4685 b43_wireless_core_reset(dev, tmp);
4686
4687 err = b43_phy_versioning(dev);
4688 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02004689 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004690 /* Check if this device supports multiband. */
4691 if (!pdev ||
4692 (pdev->device != 0x4312 &&
4693 pdev->device != 0x4319 && pdev->device != 0x4324)) {
4694 /* No multiband support. */
Michael Buesch96c755a2008-01-06 00:09:46 +01004695 have_2ghz_phy = 0;
4696 have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004697 switch (dev->phy.type) {
4698 case B43_PHYTYPE_A:
Michael Buesch96c755a2008-01-06 00:09:46 +01004699 have_5ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004700 break;
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004701 case B43_PHYTYPE_LP: //FIXME not always!
Gábor Stefanik86b28922009-08-16 20:22:41 +02004702#if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004703 have_5ghz_phy = 1;
Gábor Stefanik86b28922009-08-16 20:22:41 +02004704#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004705 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01004706 case B43_PHYTYPE_N:
4707 have_2ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004708 break;
4709 default:
4710 B43_WARN_ON(1);
4711 }
4712 }
Michael Buesch96c755a2008-01-06 00:09:46 +01004713 if (dev->phy.type == B43_PHYTYPE_A) {
4714 /* FIXME */
4715 b43err(wl, "IEEE 802.11a devices are unsupported\n");
4716 err = -EOPNOTSUPP;
4717 goto err_powerdown;
4718 }
Michael Buesch2e35af12008-04-27 19:06:18 +02004719 if (1 /* disable A-PHY */) {
4720 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004721 if (dev->phy.type != B43_PHYTYPE_N &&
4722 dev->phy.type != B43_PHYTYPE_LP) {
Michael Buesch2e35af12008-04-27 19:06:18 +02004723 have_2ghz_phy = 1;
4724 have_5ghz_phy = 0;
4725 }
4726 }
4727
Michael Bueschfb111372008-09-02 13:00:34 +02004728 err = b43_phy_allocate(dev);
4729 if (err)
4730 goto err_powerdown;
4731
Michael Buesch96c755a2008-01-06 00:09:46 +01004732 dev->phy.gmode = have_2ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004733 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4734 b43_wireless_core_reset(dev, tmp);
4735
4736 err = b43_validate_chipaccess(dev);
4737 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004738 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004739 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04004740 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004741 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04004742
4743 /* Now set some default "current_dev" */
4744 if (!wl->current_dev)
4745 wl->current_dev = dev;
4746 INIT_WORK(&dev->restart_work, b43_chip_reset);
4747
Michael Bueschcb24f572008-09-03 12:12:20 +02004748 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004749 ssb_device_disable(dev->dev, 0);
4750 ssb_bus_may_powerdown(bus);
4751
4752out:
4753 return err;
4754
Michael Bueschfb111372008-09-02 13:00:34 +02004755err_phy_free:
4756 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004757err_powerdown:
4758 ssb_bus_may_powerdown(bus);
4759 return err;
4760}
4761
4762static void b43_one_core_detach(struct ssb_device *dev)
4763{
4764 struct b43_wldev *wldev;
4765 struct b43_wl *wl;
4766
Michael Buesch3bf0a322008-05-22 16:32:16 +02004767 /* Do not cancel ieee80211-workqueue based work here.
4768 * See comment in b43_remove(). */
4769
Michael Buesche4d6b792007-09-18 15:39:42 -04004770 wldev = ssb_get_drvdata(dev);
4771 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04004772 b43_debugfs_remove_device(wldev);
4773 b43_wireless_core_detach(wldev);
4774 list_del(&wldev->list);
4775 wl->nr_devs--;
4776 ssb_set_drvdata(dev, NULL);
4777 kfree(wldev);
4778}
4779
4780static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
4781{
4782 struct b43_wldev *wldev;
4783 struct pci_dev *pdev;
4784 int err = -ENOMEM;
4785
4786 if (!list_empty(&wl->devlist)) {
4787 /* We are not the first core on this chip. */
4788 pdev = dev->bus->host_pci;
4789 /* Only special chips support more than one wireless
4790 * core, although some of the other chips have more than
4791 * one wireless core as well. Check for this and
4792 * bail out early.
4793 */
4794 if (!pdev ||
4795 ((pdev->device != 0x4321) &&
4796 (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
4797 b43dbg(wl, "Ignoring unconnected 802.11 core\n");
4798 return -ENODEV;
4799 }
4800 }
4801
4802 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
4803 if (!wldev)
4804 goto out;
4805
4806 wldev->dev = dev;
4807 wldev->wl = wl;
4808 b43_set_status(wldev, B43_STAT_UNINIT);
4809 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
Michael Buesche4d6b792007-09-18 15:39:42 -04004810 INIT_LIST_HEAD(&wldev->list);
4811
4812 err = b43_wireless_core_attach(wldev);
4813 if (err)
4814 goto err_kfree_wldev;
4815
4816 list_add(&wldev->list, &wl->devlist);
4817 wl->nr_devs++;
4818 ssb_set_drvdata(dev, wldev);
4819 b43_debugfs_add_device(wldev);
4820
4821 out:
4822 return err;
4823
4824 err_kfree_wldev:
4825 kfree(wldev);
4826 return err;
4827}
4828
Michael Buesch9fc38452008-04-19 16:53:00 +02004829#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
4830 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
4831 (pdev->device == _device) && \
4832 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
4833 (pdev->subsystem_device == _subdevice) )
4834
Michael Buesche4d6b792007-09-18 15:39:42 -04004835static void b43_sprom_fixup(struct ssb_bus *bus)
4836{
Michael Buesch1855ba72008-04-18 20:51:41 +02004837 struct pci_dev *pdev;
4838
Michael Buesche4d6b792007-09-18 15:39:42 -04004839 /* boardflags workarounds */
4840 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
4841 bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06004842 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04004843 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
4844 bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06004845 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02004846 if (bus->bustype == SSB_BUSTYPE_PCI) {
4847 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02004848 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05004849 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Larry Finger570bdfb2008-09-26 08:23:00 -05004850 IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02004851 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05004852 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Larry Finger3bb91bf2008-09-19 14:47:38 -05004853 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
4854 IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
Michael Buesch1855ba72008-04-18 20:51:41 +02004855 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
4856 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004857}
4858
4859static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
4860{
4861 struct ieee80211_hw *hw = wl->hw;
4862
4863 ssb_set_devtypedata(dev, NULL);
4864 ieee80211_free_hw(hw);
4865}
4866
4867static int b43_wireless_init(struct ssb_device *dev)
4868{
4869 struct ssb_sprom *sprom = &dev->bus->sprom;
4870 struct ieee80211_hw *hw;
4871 struct b43_wl *wl;
4872 int err = -ENOMEM;
4873
4874 b43_sprom_fixup(dev->bus);
4875
4876 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
4877 if (!hw) {
4878 b43err(NULL, "Could not allocate ieee80211 device\n");
4879 goto out;
4880 }
Michael Buesch403a3a12009-06-08 21:04:57 +02004881 wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004882
4883 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02004884 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bruno Randolf566bfe52008-05-08 19:15:40 +02004885 IEEE80211_HW_SIGNAL_DBM |
4886 IEEE80211_HW_NOISE_DBM;
4887
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07004888 hw->wiphy->interface_modes =
4889 BIT(NL80211_IFTYPE_AP) |
4890 BIT(NL80211_IFTYPE_MESH_POINT) |
4891 BIT(NL80211_IFTYPE_STATION) |
4892 BIT(NL80211_IFTYPE_WDS) |
4893 BIT(NL80211_IFTYPE_ADHOC);
4894
Michael Buesch403a3a12009-06-08 21:04:57 +02004895 hw->queues = modparam_qos ? 4 : 1;
4896 wl->mac80211_initially_registered_queues = hw->queues;
Johannes Berge6a98542008-10-21 12:40:02 +02004897 hw->max_rates = 2;
Michael Buesche4d6b792007-09-18 15:39:42 -04004898 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06004899 if (is_valid_ether_addr(sprom->et1mac))
4900 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004901 else
Larry Finger95de2842007-11-09 16:57:18 -06004902 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004903
Michael Buesch403a3a12009-06-08 21:04:57 +02004904 /* Initialize struct b43_wl */
Michael Buesche4d6b792007-09-18 15:39:42 -04004905 wl->hw = hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04004906 mutex_init(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004907 spin_lock_init(&wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04004908 INIT_LIST_HEAD(&wl->devlist);
Michael Buescha82d9922008-04-04 21:40:06 +02004909 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02004910 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004911 INIT_WORK(&wl->tx_work, b43_tx_work);
4912 skb_queue_head_init(&wl->tx_queue);
Michael Buesche4d6b792007-09-18 15:39:42 -04004913
4914 ssb_set_devtypedata(dev, wl);
Michael Buesch060210f2009-01-25 15:49:59 +01004915 b43info(wl, "Broadcom %04X WLAN found (core revision %u)\n",
4916 dev->bus->chip_id, dev->id.revision);
Michael Buesche4d6b792007-09-18 15:39:42 -04004917 err = 0;
Michael Buesch060210f2009-01-25 15:49:59 +01004918out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004919 return err;
4920}
4921
4922static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
4923{
4924 struct b43_wl *wl;
4925 int err;
4926 int first = 0;
4927
4928 wl = ssb_get_devtypedata(dev);
4929 if (!wl) {
4930 /* Probing the first core. Must setup common struct b43_wl */
4931 first = 1;
4932 err = b43_wireless_init(dev);
4933 if (err)
4934 goto out;
4935 wl = ssb_get_devtypedata(dev);
4936 B43_WARN_ON(!wl);
4937 }
4938 err = b43_one_core_attach(dev, wl);
4939 if (err)
4940 goto err_wireless_exit;
4941
4942 if (first) {
4943 err = ieee80211_register_hw(wl->hw);
4944 if (err)
4945 goto err_one_core_detach;
Michael Buescha78b3bb2009-09-11 21:44:05 +02004946 b43_leds_register(wl->current_dev);
4947 b43_rng_init(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04004948 }
4949
4950 out:
4951 return err;
4952
4953 err_one_core_detach:
4954 b43_one_core_detach(dev);
4955 err_wireless_exit:
4956 if (first)
4957 b43_wireless_exit(dev, wl);
4958 return err;
4959}
4960
4961static void b43_remove(struct ssb_device *dev)
4962{
4963 struct b43_wl *wl = ssb_get_devtypedata(dev);
4964 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4965
Michael Buesch3bf0a322008-05-22 16:32:16 +02004966 /* We must cancel any work here before unregistering from ieee80211,
4967 * as the ieee80211 unreg will destroy the workqueue. */
4968 cancel_work_sync(&wldev->restart_work);
4969
Michael Buesche4d6b792007-09-18 15:39:42 -04004970 B43_WARN_ON(!wl);
Michael Buesch403a3a12009-06-08 21:04:57 +02004971 if (wl->current_dev == wldev) {
4972 /* Restore the queues count before unregistering, because firmware detect
4973 * might have modified it. Restoring is important, so the networking
4974 * stack can properly free resources. */
4975 wl->hw->queues = wl->mac80211_initially_registered_queues;
Michael Buescha78b3bb2009-09-11 21:44:05 +02004976 wl->current_dev = NULL;
4977 cancel_work_sync(&wl->leds.work);
Michael Buesche4d6b792007-09-18 15:39:42 -04004978 ieee80211_unregister_hw(wl->hw);
Michael Buesch403a3a12009-06-08 21:04:57 +02004979 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004980
4981 b43_one_core_detach(dev);
4982
4983 if (list_empty(&wl->devlist)) {
Michael Buescha78b3bb2009-09-11 21:44:05 +02004984 b43_rng_exit(wl);
4985 b43_leds_unregister(wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004986 /* Last core on the chip unregistered.
4987 * We can destroy common struct b43_wl.
4988 */
4989 b43_wireless_exit(dev, wl);
4990 }
4991}
4992
4993/* Perform a hardware reset. This can be called from any context. */
4994void b43_controller_restart(struct b43_wldev *dev, const char *reason)
4995{
4996 /* Must avoid requeueing, if we are in shutdown. */
4997 if (b43_status(dev) < B43_STAT_INITIALIZED)
4998 return;
4999 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04005000 ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04005001}
5002
Michael Buesche4d6b792007-09-18 15:39:42 -04005003static struct ssb_driver b43_ssb_driver = {
5004 .name = KBUILD_MODNAME,
5005 .id_table = b43_ssb_tbl,
5006 .probe = b43_probe,
5007 .remove = b43_remove,
Michael Buesche4d6b792007-09-18 15:39:42 -04005008};
5009
Michael Buesch26bc7832008-02-09 00:18:35 +01005010static void b43_print_driverinfo(void)
5011{
5012 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005013 *feat_leds = "", *feat_sdio = "";
Michael Buesch26bc7832008-02-09 00:18:35 +01005014
5015#ifdef CONFIG_B43_PCI_AUTOSELECT
5016 feat_pci = "P";
5017#endif
5018#ifdef CONFIG_B43_PCMCIA
5019 feat_pcmcia = "M";
5020#endif
5021#ifdef CONFIG_B43_NPHY
5022 feat_nphy = "N";
5023#endif
5024#ifdef CONFIG_B43_LEDS
5025 feat_leds = "L";
5026#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005027#ifdef CONFIG_B43_SDIO
5028 feat_sdio = "S";
5029#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005030 printk(KERN_INFO "Broadcom 43xx driver loaded "
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005031 "[ Features: %s%s%s%s%s, Firmware-ID: "
Michael Buesch26bc7832008-02-09 00:18:35 +01005032 B43_SUPPORTED_FIRMWARE_ID " ]\n",
5033 feat_pci, feat_pcmcia, feat_nphy,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005034 feat_leds, feat_sdio);
Michael Buesch26bc7832008-02-09 00:18:35 +01005035}
5036
Michael Buesche4d6b792007-09-18 15:39:42 -04005037static int __init b43_init(void)
5038{
5039 int err;
5040
5041 b43_debugfs_init();
5042 err = b43_pcmcia_init();
5043 if (err)
5044 goto err_dfs_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005045 err = b43_sdio_init();
Michael Buesche4d6b792007-09-18 15:39:42 -04005046 if (err)
5047 goto err_pcmcia_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005048 err = ssb_driver_register(&b43_ssb_driver);
5049 if (err)
5050 goto err_sdio_exit;
Michael Buesch26bc7832008-02-09 00:18:35 +01005051 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04005052
5053 return err;
5054
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005055err_sdio_exit:
5056 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005057err_pcmcia_exit:
5058 b43_pcmcia_exit();
5059err_dfs_exit:
5060 b43_debugfs_exit();
5061 return err;
5062}
5063
5064static void __exit b43_exit(void)
5065{
5066 ssb_driver_unregister(&b43_ssb_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005067 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005068 b43_pcmcia_exit();
5069 b43_debugfs_exit();
5070}
5071
5072module_init(b43_init)
5073module_exit(b43_exit)