blob: 1083e2c5dec6a90e7da1a1bdcc2b3ea8458fbdc0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*------------------------------------------------------------------------
2 . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
3 .
4 . Copyright (C) 1996 by Erik Stahlman
5 . Copyright (C) 2001 Standard Microsystems Corporation
6 . Developed by Simple Network Magic Corporation
7 . Copyright (C) 2003 Monta Vista Software, Inc.
8 . Unified SMC91x driver by Nicolas Pitre
9 .
10 . This program is free software; you can redistribute it and/or modify
11 . it under the terms of the GNU General Public License as published by
12 . the Free Software Foundation; either version 2 of the License, or
13 . (at your option) any later version.
14 .
15 . This program is distributed in the hope that it will be useful,
16 . but WITHOUT ANY WARRANTY; without even the implied warranty of
17 . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 . GNU General Public License for more details.
19 .
20 . You should have received a copy of the GNU General Public License
21 . along with this program; if not, write to the Free Software
22 . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 .
24 . Information contained in this file was obtained from the LAN91C111
25 . manual from SMC. To get a copy, if you really want one, you can find
26 . information under www.smsc.com.
27 .
28 . Authors
29 . Erik Stahlman <erik@vt.edu>
30 . Daris A Nevil <dnevil@snmc.com>
31 . Nicolas Pitre <nico@cam.org>
32 .
33 ---------------------------------------------------------------------------*/
34#ifndef _SMC91X_H_
35#define _SMC91X_H_
36
Magnus Damm3e947942008-02-22 19:55:15 +090037#include <linux/smc91x.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
39/*
40 * Define your architecture specific bus configuration parameters here.
41 */
42
Eric Miao38fd6c32008-06-24 16:14:26 +080043#if defined(CONFIG_ARCH_LUBBOCK) ||\
Eric Miao88c36eb2008-06-24 16:47:37 +080044 defined(CONFIG_MACH_MAINSTONE) ||\
Eric Miaoe1719da2008-06-24 16:49:41 +080045 defined(CONFIG_MACH_ZYLONITE) ||\
Marc Zyngier175ff202008-07-22 16:59:44 +020046 defined(CONFIG_MACH_LITTLETON) ||\
Eric Miaoa6b993c2009-02-18 16:38:22 +080047 defined(CONFIG_MACH_ZYLONITE2) ||\
Marc Zyngier175ff202008-07-22 16:59:44 +020048 defined(CONFIG_ARCH_VIPER)
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Eric Miao38fd6c32008-06-24 16:14:26 +080050#include <asm/mach-types.h>
51
52/* Now the bus width is specified in the platform data
53 * pretend here to support all I/O access types
54 */
55#define SMC_CAN_USE_8BIT 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define SMC_CAN_USE_16BIT 1
Eric Miao38fd6c32008-06-24 16:14:26 +080057#define SMC_CAN_USE_32BIT 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#define SMC_NOWAIT 1
59
Eric Miao3aed74c2008-06-24 15:51:02 +080060#define SMC_IO_SHIFT (lp->io_shift)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Eric Miao38fd6c32008-06-24 16:14:26 +080062#define SMC_inb(a, r) readb((a) + (r))
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#define SMC_inw(a, r) readw((a) + (r))
Eric Miao38fd6c32008-06-24 16:14:26 +080064#define SMC_inl(a, r) readl((a) + (r))
65#define SMC_outb(v, a, r) writeb(v, (a) + (r))
66#define SMC_outl(v, a, r) writel(v, (a) + (r))
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
68#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
Eric Miao38fd6c32008-06-24 16:14:26 +080069#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
70#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
Russell Kinge7b3dc72008-01-14 22:30:10 +000071#define SMC_IRQ_FLAGS (-1) /* from resource */
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Eric Miao38fd6c32008-06-24 16:14:26 +080073/* We actually can't write halfwords properly if not word aligned */
74static inline void SMC_outw(u16 val, void __iomem *ioaddr, int reg)
75{
76 if (machine_is_mainstone() && reg & 2) {
77 unsigned int v = val << 16;
78 v |= readl(ioaddr + (reg & ~2)) & 0xffff;
79 writel(v, ioaddr + (reg & ~2));
80 } else {
81 writew(val, ioaddr + reg);
82 }
83}
84
Mike Frysinger95af9fe2007-11-23 17:55:50 +080085#elif defined(CONFIG_BLACKFIN)
Wu, Bryan0851a282007-05-06 14:50:32 -070086
87#define SMC_IRQ_FLAGS IRQF_TRIGGER_HIGH
Jean-Christian de Rivazc5760abd2007-06-11 17:44:14 +080088#define RPC_LSA_DEFAULT RPC_LED_100_10
89#define RPC_LSB_DEFAULT RPC_LED_TX_RX
Wu, Bryan0851a282007-05-06 14:50:32 -070090
Wu, Bryan0851a282007-05-06 14:50:32 -070091#define SMC_CAN_USE_8BIT 0
92#define SMC_CAN_USE_16BIT 1
Mike Frysingera61fc1e2008-11-17 21:23:40 +000093# if defined(CONFIG_BF561)
Wu, Bryan0851a282007-05-06 14:50:32 -070094#define SMC_CAN_USE_32BIT 1
Wu, Bryan0851a282007-05-06 14:50:32 -070095# else
Wu, Bryan0851a282007-05-06 14:50:32 -070096#define SMC_CAN_USE_32BIT 0
Mike Frysingera61fc1e2008-11-17 21:23:40 +000097# endif
Wu, Bryan0851a282007-05-06 14:50:32 -070098#define SMC_IO_SHIFT 0
99#define SMC_NOWAIT 1
100#define SMC_USE_BFIN_DMA 0
101
Mike Frysingera61fc1e2008-11-17 21:23:40 +0000102#define SMC_inw(a, r) readw((a) + (r))
103#define SMC_outw(v, a, r) writew(v, (a) + (r))
104#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
105#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
106# if SMC_CAN_USE_32BIT
107#define SMC_inl(a, r) readl((a) + (r))
108#define SMC_outl(v, a, r) writel(v, (a) + (r))
109#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
110#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
Wu, Bryan0851a282007-05-06 14:50:32 -0700111# endif
Mike Frysingera61fc1e2008-11-17 21:23:40 +0000112
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113#elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
114
115/* We can only do 16-bit reads and writes in the static memory space. */
116#define SMC_CAN_USE_8BIT 0
117#define SMC_CAN_USE_16BIT 1
118#define SMC_CAN_USE_32BIT 0
119#define SMC_NOWAIT 1
120
121#define SMC_IO_SHIFT 0
122
123#define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
124#define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
125#define SMC_insw(a, r, p, l) \
126 do { \
127 unsigned long __port = (a) + (r); \
128 u16 *__p = (u16 *)(p); \
129 int __l = (l); \
130 insw(__port, __p, __l); \
131 while (__l > 0) { \
132 *__p = swab16(*__p); \
133 __p++; \
134 __l--; \
135 } \
136 } while (0)
137#define SMC_outsw(a, r, p, l) \
138 do { \
139 unsigned long __port = (a) + (r); \
140 u16 *__p = (u16 *)(p); \
141 int __l = (l); \
142 while (__l > 0) { \
143 /* Believe it or not, the swab isn't needed. */ \
144 outw( /* swab16 */ (*__p++), __port); \
145 __l--; \
146 } \
147 } while (0)
Russell King9ded96f2006-01-08 01:02:07 -0800148#define SMC_IRQ_FLAGS (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
150#elif defined(CONFIG_SA1100_PLEB)
151/* We can only do 16-bit reads and writes in the static memory space. */
152#define SMC_CAN_USE_8BIT 1
153#define SMC_CAN_USE_16BIT 1
154#define SMC_CAN_USE_32BIT 0
155#define SMC_IO_SHIFT 0
156#define SMC_NOWAIT 1
157
Russell King1cf99be2005-11-12 21:49:36 +0000158#define SMC_inb(a, r) readb((a) + (r))
159#define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
160#define SMC_inw(a, r) readw((a) + (r))
161#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
162#define SMC_outb(v, a, r) writeb(v, (a) + (r))
163#define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
164#define SMC_outw(v, a, r) writew(v, (a) + (r))
165#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Russell Kinge7b3dc72008-01-14 22:30:10 +0000167#define SMC_IRQ_FLAGS (-1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
169#elif defined(CONFIG_SA1100_ASSABET)
170
Russell Kinga09e64f2008-08-05 16:14:15 +0100171#include <mach/neponset.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
173/* We can only do 8-bit reads and writes in the static memory space. */
174#define SMC_CAN_USE_8BIT 1
175#define SMC_CAN_USE_16BIT 0
176#define SMC_CAN_USE_32BIT 0
177#define SMC_NOWAIT 1
178
179/* The first two address lines aren't connected... */
180#define SMC_IO_SHIFT 2
181
182#define SMC_inb(a, r) readb((a) + (r))
183#define SMC_outb(v, a, r) writeb(v, (a) + (r))
184#define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
185#define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
Russell Kinge7b3dc72008-01-14 22:30:10 +0000186#define SMC_IRQ_FLAGS (-1) /* from resource */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
Lennert Buytenhekb0348b92006-03-28 17:19:50 +0200188#elif defined(CONFIG_MACH_LOGICPD_PXA270)
189
190#define SMC_CAN_USE_8BIT 0
191#define SMC_CAN_USE_16BIT 1
192#define SMC_CAN_USE_32BIT 0
193#define SMC_IO_SHIFT 0
194#define SMC_NOWAIT 1
Lennert Buytenhekb0348b92006-03-28 17:19:50 +0200195
Lennert Buytenhekb0348b92006-03-28 17:19:50 +0200196#define SMC_inw(a, r) readw((a) + (r))
Lennert Buytenhekb0348b92006-03-28 17:19:50 +0200197#define SMC_outw(v, a, r) writew(v, (a) + (r))
Lennert Buytenhekb0348b92006-03-28 17:19:50 +0200198#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
199#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
200
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201#elif defined(CONFIG_ARCH_INNOKOM) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 defined(CONFIG_ARCH_PXA_IDP) || \
Robert Schwebel4f15a982008-01-08 08:50:02 +0100203 defined(CONFIG_ARCH_RAMSES) || \
204 defined(CONFIG_ARCH_PCM027)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205
206#define SMC_CAN_USE_8BIT 1
207#define SMC_CAN_USE_16BIT 1
208#define SMC_CAN_USE_32BIT 1
209#define SMC_IO_SHIFT 0
210#define SMC_NOWAIT 1
211#define SMC_USE_PXA_DMA 1
212
213#define SMC_inb(a, r) readb((a) + (r))
214#define SMC_inw(a, r) readw((a) + (r))
215#define SMC_inl(a, r) readl((a) + (r))
216#define SMC_outb(v, a, r) writeb(v, (a) + (r))
217#define SMC_outl(v, a, r) writel(v, (a) + (r))
218#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
219#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
Russell Kinge7b3dc72008-01-14 22:30:10 +0000220#define SMC_IRQ_FLAGS (-1) /* from resource */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221
222/* We actually can't write halfwords properly if not word aligned */
223static inline void
Nicolas Pitreeb1d6982005-05-12 20:19:09 -0400224SMC_outw(u16 val, void __iomem *ioaddr, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225{
226 if (reg & 2) {
227 unsigned int v = val << 16;
228 v |= readl(ioaddr + (reg & ~2)) & 0xffff;
229 writel(v, ioaddr + (reg & ~2));
230 } else {
231 writew(val, ioaddr + reg);
232 }
233}
234
235#elif defined(CONFIG_ARCH_OMAP)
236
237/* We can only do 16-bit reads and writes in the static memory space. */
238#define SMC_CAN_USE_8BIT 0
239#define SMC_CAN_USE_16BIT 1
240#define SMC_CAN_USE_32BIT 0
241#define SMC_IO_SHIFT 0
242#define SMC_NOWAIT 1
243
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244#define SMC_inw(a, r) readw((a) + (r))
245#define SMC_outw(v, a, r) writew(v, (a) + (r))
246#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
247#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
Russell Kinge7b3dc72008-01-14 22:30:10 +0000248#define SMC_IRQ_FLAGS (-1) /* from resource */
David Brownell5f13e7e2005-05-16 08:53:52 -0700249
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250#elif defined(CONFIG_SH_SH4202_MICRODEV)
251
252#define SMC_CAN_USE_8BIT 0
253#define SMC_CAN_USE_16BIT 1
254#define SMC_CAN_USE_32BIT 0
255
256#define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
257#define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
258#define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
259#define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
260#define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
261#define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
262#define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
263#define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
264#define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
265#define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
266
Russell King9ded96f2006-01-08 01:02:07 -0800267#define SMC_IRQ_FLAGS (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269#elif defined(CONFIG_M32R)
270
271#define SMC_CAN_USE_8BIT 0
272#define SMC_CAN_USE_16BIT 1
273#define SMC_CAN_USE_32BIT 0
274
Mariusz Kozlowski59dc76a2006-12-04 15:04:56 -0800275#define SMC_inb(a, r) inb(((u32)a) + (r))
Hirokazu Takataf3ac9fb2005-10-30 15:00:06 -0800276#define SMC_inw(a, r) inw(((u32)a) + (r))
277#define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
278#define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
279#define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
280#define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
Russell King9ded96f2006-01-08 01:02:07 -0800282#define SMC_IRQ_FLAGS (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
284#define RPC_LSA_DEFAULT RPC_LED_TX_RX
285#define RPC_LSB_DEFAULT RPC_LED_100_10
286
Marc Singerd4adcff2006-05-16 11:41:40 +0100287#elif defined(CONFIG_MACH_LPD79520) \
288 || defined(CONFIG_MACH_LPD7A400) \
289 || defined(CONFIG_MACH_LPD7A404)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Marc Singerd4adcff2006-05-16 11:41:40 +0100291/* The LPD7X_IOBARRIER is necessary to overcome a mismatch between the
292 * way that the CPU handles chip selects and the way that the SMC chip
293 * expects the chip select to operate. Refer to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
Marc Singerd4adcff2006-05-16 11:41:40 +0100295 * IOBARRIER is a byte, in order that we read the least-common
296 * denominator. It would be wasteful to read 32 bits from an 8-bit
297 * accessible region.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 *
299 * There is no explicit protection against interrupts intervening
300 * between the writew and the IOBARRIER. In SMC ISR there is a
301 * preamble that performs an IOBARRIER in the extremely unlikely event
302 * that the driver interrupts itself between a writew to the chip an
303 * the IOBARRIER that follows *and* the cache is large enough that the
304 * first off-chip access while handing the interrupt is to the SMC
305 * chip. Other devices in the same address space as the SMC chip must
306 * be aware of the potential for trouble and perform a similar
307 * IOBARRIER on entry to their ISR.
308 */
309
Russell Kinga09e64f2008-08-05 16:14:15 +0100310#include <mach/constants.h> /* IOBARRIER_VIRT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312#define SMC_CAN_USE_8BIT 0
313#define SMC_CAN_USE_16BIT 1
314#define SMC_CAN_USE_32BIT 0
315#define SMC_NOWAIT 0
Marc Singerd4adcff2006-05-16 11:41:40 +0100316#define LPD7X_IOBARRIER readb (IOBARRIER_VIRT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
Marc Singerd4adcff2006-05-16 11:41:40 +0100318#define SMC_inw(a,r)\
319 ({ unsigned short v = readw ((void*) ((a) + (r))); LPD7X_IOBARRIER; v; })
320#define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7X_IOBARRIER; })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Marc Singerd4adcff2006-05-16 11:41:40 +0100322#define SMC_insw LPD7_SMC_insw
323static inline void LPD7_SMC_insw (unsigned char* a, int r,
324 unsigned char* p, int l)
325{
326 unsigned short* ps = (unsigned short*) p;
327 while (l-- > 0) {
328 *ps++ = readw (a + r);
329 LPD7X_IOBARRIER;
330 }
331}
Nicolas Pitre09779c62006-03-20 11:54:27 -0500332
Marc Singerd4adcff2006-05-16 11:41:40 +0100333#define SMC_outsw LPD7_SMC_outsw
334static inline void LPD7_SMC_outsw (unsigned char* a, int r,
335 unsigned char* p, int l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336{
337 unsigned short* ps = (unsigned short*) p;
338 while (l-- > 0) {
339 writew (*ps++, a + r);
Marc Singerd4adcff2006-05-16 11:41:40 +0100340 LPD7X_IOBARRIER;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 }
342}
343
Marc Singerd4adcff2006-05-16 11:41:40 +0100344#define SMC_INTERRUPT_PREAMBLE LPD7X_IOBARRIER
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
346#define RPC_LSA_DEFAULT RPC_LED_TX_RX
347#define RPC_LSB_DEFAULT RPC_LED_100_10
348
Pete Popov55793452005-11-09 22:46:05 -0500349#elif defined(CONFIG_SOC_AU1X00)
350
351#include <au1xxx.h>
352
353/* We can only do 16-bit reads and writes in the static memory space. */
354#define SMC_CAN_USE_8BIT 0
355#define SMC_CAN_USE_16BIT 1
356#define SMC_CAN_USE_32BIT 0
357#define SMC_IO_SHIFT 0
358#define SMC_NOWAIT 1
359
360#define SMC_inw(a, r) au_readw((unsigned long)((a) + (r)))
361#define SMC_insw(a, r, p, l) \
362 do { \
363 unsigned long _a = (unsigned long)((a) + (r)); \
364 int _l = (l); \
365 u16 *_p = (u16 *)(p); \
366 while (_l-- > 0) \
367 *_p++ = au_readw(_a); \
368 } while(0)
369#define SMC_outw(v, a, r) au_writew(v, (unsigned long)((a) + (r)))
370#define SMC_outsw(a, r, p, l) \
371 do { \
372 unsigned long _a = (unsigned long)((a) + (r)); \
373 int _l = (l); \
374 const u16 *_p = (const u16 *)(p); \
375 while (_l-- > 0) \
376 au_writew(*_p++ , _a); \
377 } while(0)
378
Russell King9ded96f2006-01-08 01:02:07 -0800379#define SMC_IRQ_FLAGS (0)
Pete Popov55793452005-11-09 22:46:05 -0500380
Deepak Saxena8431adf2006-07-11 23:02:48 -0700381#elif defined(CONFIG_ARCH_VERSATILE)
382
383#define SMC_CAN_USE_8BIT 1
384#define SMC_CAN_USE_16BIT 1
385#define SMC_CAN_USE_32BIT 1
386#define SMC_NOWAIT 1
387
388#define SMC_inb(a, r) readb((a) + (r))
389#define SMC_inw(a, r) readw((a) + (r))
390#define SMC_inl(a, r) readl((a) + (r))
391#define SMC_outb(v, a, r) writeb(v, (a) + (r))
392#define SMC_outw(v, a, r) writew(v, (a) + (r))
393#define SMC_outl(v, a, r) writel(v, (a) + (r))
394#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
395#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
Russell Kinge7b3dc72008-01-14 22:30:10 +0000396#define SMC_IRQ_FLAGS (-1) /* from resource */
Deepak Saxena8431adf2006-07-11 23:02:48 -0700397
David Howellsb920de12008-02-08 04:19:31 -0800398#elif defined(CONFIG_MN10300)
399
400/*
401 * MN10300/AM33 configuration
402 */
403
404#include <asm/unit/smc91111.h>
405
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406#else
407
David Howellsb920de12008-02-08 04:19:31 -0800408/*
409 * Default configuration
410 */
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412#define SMC_CAN_USE_8BIT 1
413#define SMC_CAN_USE_16BIT 1
414#define SMC_CAN_USE_32BIT 1
415#define SMC_NOWAIT 1
416
Magnus Dammd1c5ea32008-09-08 14:02:34 +0900417#define SMC_IO_SHIFT (lp->io_shift)
418
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419#define SMC_inb(a, r) readb((a) + (r))
420#define SMC_inw(a, r) readw((a) + (r))
421#define SMC_inl(a, r) readl((a) + (r))
422#define SMC_outb(v, a, r) writeb(v, (a) + (r))
423#define SMC_outw(v, a, r) writew(v, (a) + (r))
424#define SMC_outl(v, a, r) writel(v, (a) + (r))
Magnus Damm8a214c12008-02-22 19:55:24 +0900425#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
426#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
428#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
429
430#define RPC_LSA_DEFAULT RPC_LED_100_10
431#define RPC_LSB_DEFAULT RPC_LED_TX_RX
432
433#endif
434
Russell King073ac8f2007-09-01 21:27:18 +0100435
436/* store this information for the driver.. */
437struct smc_local {
438 /*
439 * If I have to wait until memory is available to send a
440 * packet, I will store the skbuff here, until I get the
441 * desired memory. Then, I'll send it out and free it.
442 */
443 struct sk_buff *pending_tx_skb;
444 struct tasklet_struct tx_task;
445
446 /* version/revision of the SMC91x chip */
447 int version;
448
449 /* Contains the current active transmission mode */
450 int tcr_cur_mode;
451
452 /* Contains the current active receive mode */
453 int rcr_cur_mode;
454
455 /* Contains the current active receive/phy mode */
456 int rpc_cur_mode;
457 int ctl_rfduplx;
458 int ctl_rspeed;
459
460 u32 msg_enable;
461 u32 phy_type;
462 struct mii_if_info mii;
463
464 /* work queue */
465 struct work_struct phy_configure;
466 struct net_device *dev;
467 int work_pending;
468
469 spinlock_t lock;
470
Eric Miao52256c02008-06-24 15:36:05 +0800471#ifdef CONFIG_ARCH_PXA
Russell King073ac8f2007-09-01 21:27:18 +0100472 /* DMA needs the physical address of the chip */
473 u_long physaddr;
474 struct device *device;
475#endif
476 void __iomem *base;
477 void __iomem *datacs;
Magnus Damm3e947942008-02-22 19:55:15 +0900478
Eric Miao15919882008-06-24 13:38:50 +0800479 /* the low address lines on some platforms aren't connected... */
480 int io_shift;
481
Magnus Damm3e947942008-02-22 19:55:15 +0900482 struct smc91x_platdata cfg;
Russell King073ac8f2007-09-01 21:27:18 +0100483};
484
Eric Miaofa6d3be2008-06-19 17:19:57 +0800485#define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT)
486#define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT)
487#define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT)
Russell King073ac8f2007-09-01 21:27:18 +0100488
Eric Miao52256c02008-06-24 15:36:05 +0800489#ifdef CONFIG_ARCH_PXA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490/*
491 * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
492 * always happening in irq context so no need to worry about races. TX is
493 * different and probably not worth it for that reason, and not as critical
494 * as RX which can overrun memory and lose packets.
495 */
496#include <linux/dma-mapping.h>
Russell Kingdcea83a2008-11-29 11:40:28 +0000497#include <mach/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
499#ifdef SMC_insl
500#undef SMC_insl
501#define SMC_insl(a, r, p, l) \
Russell King073ac8f2007-09-01 21:27:18 +0100502 smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503static inline void
Russell King073ac8f2007-09-01 21:27:18 +0100504smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 u_char *buf, int len)
506{
Russell King073ac8f2007-09-01 21:27:18 +0100507 u_long physaddr = lp->physaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 dma_addr_t dmabuf;
509
510 /* fallback if no DMA available */
511 if (dma == (unsigned char)-1) {
512 readsl(ioaddr + reg, buf, len);
513 return;
514 }
515
516 /* 64 bit alignment is required for memory to memory DMA */
517 if ((long)buf & 4) {
518 *((u32 *)buf) = SMC_inl(ioaddr, reg);
519 buf += 4;
520 len--;
521 }
522
523 len *= 4;
Russell King073ac8f2007-09-01 21:27:18 +0100524 dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 DCSR(dma) = DCSR_NODESC;
526 DTADR(dma) = dmabuf;
527 DSADR(dma) = physaddr + reg;
528 DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
529 DCMD_WIDTH4 | (DCMD_LENGTH & len));
530 DCSR(dma) = DCSR_NODESC | DCSR_RUN;
531 while (!(DCSR(dma) & DCSR_STOPSTATE))
532 cpu_relax();
533 DCSR(dma) = 0;
Russell King073ac8f2007-09-01 21:27:18 +0100534 dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535}
536#endif
537
538#ifdef SMC_insw
539#undef SMC_insw
540#define SMC_insw(a, r, p, l) \
Russell King073ac8f2007-09-01 21:27:18 +0100541 smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542static inline void
Russell King073ac8f2007-09-01 21:27:18 +0100543smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 u_char *buf, int len)
545{
Russell King073ac8f2007-09-01 21:27:18 +0100546 u_long physaddr = lp->physaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 dma_addr_t dmabuf;
548
549 /* fallback if no DMA available */
550 if (dma == (unsigned char)-1) {
551 readsw(ioaddr + reg, buf, len);
552 return;
553 }
554
555 /* 64 bit alignment is required for memory to memory DMA */
556 while ((long)buf & 6) {
557 *((u16 *)buf) = SMC_inw(ioaddr, reg);
558 buf += 2;
559 len--;
560 }
561
562 len *= 2;
Russell King073ac8f2007-09-01 21:27:18 +0100563 dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 DCSR(dma) = DCSR_NODESC;
565 DTADR(dma) = dmabuf;
566 DSADR(dma) = physaddr + reg;
567 DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
568 DCMD_WIDTH2 | (DCMD_LENGTH & len));
569 DCSR(dma) = DCSR_NODESC | DCSR_RUN;
570 while (!(DCSR(dma) & DCSR_STOPSTATE))
571 cpu_relax();
572 DCSR(dma) = 0;
Russell King073ac8f2007-09-01 21:27:18 +0100573 dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574}
575#endif
576
577static void
David Howells7d12e782006-10-05 14:55:46 +0100578smc_pxa_dma_irq(int dma, void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579{
580 DCSR(dma) = 0;
581}
Eric Miao52256c02008-06-24 15:36:05 +0800582#endif /* CONFIG_ARCH_PXA */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
584
Nicolas Pitre09779c62006-03-20 11:54:27 -0500585/*
586 * Everything a particular hardware setup needs should have been defined
587 * at this point. Add stubs for the undefined cases, mainly to avoid
588 * compilation warnings since they'll be optimized away, or to prevent buggy
589 * use of them.
590 */
591
592#if ! SMC_CAN_USE_32BIT
593#define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
594#define SMC_outl(x, ioaddr, reg) BUG()
595#define SMC_insl(a, r, p, l) BUG()
596#define SMC_outsl(a, r, p, l) BUG()
597#endif
598
599#if !defined(SMC_insl) || !defined(SMC_outsl)
600#define SMC_insl(a, r, p, l) BUG()
601#define SMC_outsl(a, r, p, l) BUG()
602#endif
603
604#if ! SMC_CAN_USE_16BIT
605
606/*
607 * Any 16-bit access is performed with two 8-bit accesses if the hardware
608 * can't do it directly. Most registers are 16-bit so those are mandatory.
609 */
610#define SMC_outw(x, ioaddr, reg) \
611 do { \
612 unsigned int __val16 = (x); \
613 SMC_outb( __val16, ioaddr, reg ); \
614 SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
615 } while (0)
616#define SMC_inw(ioaddr, reg) \
617 ({ \
618 unsigned int __val16; \
619 __val16 = SMC_inb( ioaddr, reg ); \
620 __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
621 __val16; \
622 })
623
624#define SMC_insw(a, r, p, l) BUG()
625#define SMC_outsw(a, r, p, l) BUG()
626
627#endif
628
629#if !defined(SMC_insw) || !defined(SMC_outsw)
630#define SMC_insw(a, r, p, l) BUG()
631#define SMC_outsw(a, r, p, l) BUG()
632#endif
633
634#if ! SMC_CAN_USE_8BIT
635#define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
636#define SMC_outb(x, ioaddr, reg) BUG()
637#define SMC_insb(a, r, p, l) BUG()
638#define SMC_outsb(a, r, p, l) BUG()
639#endif
640
641#if !defined(SMC_insb) || !defined(SMC_outsb)
642#define SMC_insb(a, r, p, l) BUG()
643#define SMC_outsb(a, r, p, l) BUG()
644#endif
645
646#ifndef SMC_CAN_USE_DATACS
647#define SMC_CAN_USE_DATACS 0
648#endif
649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650#ifndef SMC_IO_SHIFT
651#define SMC_IO_SHIFT 0
652#endif
Nicolas Pitre09779c62006-03-20 11:54:27 -0500653
654#ifndef SMC_IRQ_FLAGS
Thomas Gleixner1fb9df52006-07-01 19:29:39 -0700655#define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
Nicolas Pitre09779c62006-03-20 11:54:27 -0500656#endif
657
658#ifndef SMC_INTERRUPT_PREAMBLE
659#define SMC_INTERRUPT_PREAMBLE
660#endif
661
662
663/* Because of bank switching, the LAN91x uses only 16 I/O ports */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664#define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
665#define SMC_DATA_EXTENT (4)
666
667/*
668 . Bank Select Register:
669 .
670 . yyyy yyyy 0000 00xx
671 . xx = bank number
672 . yyyy yyyy = 0x33, for identification purposes.
673*/
674#define BANK_SELECT (14 << SMC_IO_SHIFT)
675
676
677// Transmit Control Register
678/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900679#define TCR_REG(lp) SMC_REG(lp, 0x0000, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680#define TCR_ENABLE 0x0001 // When 1 we can transmit
681#define TCR_LOOP 0x0002 // Controls output pin LBK
682#define TCR_FORCOL 0x0004 // When 1 will force a collision
683#define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
684#define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
685#define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
686#define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
687#define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
688#define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
689#define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
690
691#define TCR_CLEAR 0 /* do NOTHING */
692/* the default settings for the TCR register : */
693#define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
694
695
696// EPH Status Register
697/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900698#define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699#define ES_TX_SUC 0x0001 // Last TX was successful
700#define ES_SNGL_COL 0x0002 // Single collision detected for last tx
701#define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
702#define ES_LTX_MULT 0x0008 // Last tx was a multicast
703#define ES_16COL 0x0010 // 16 Collisions Reached
704#define ES_SQET 0x0020 // Signal Quality Error Test
705#define ES_LTXBRD 0x0040 // Last tx was a broadcast
706#define ES_TXDEFR 0x0080 // Transmit Deferred
707#define ES_LATCOL 0x0200 // Late collision detected on last tx
708#define ES_LOSTCARR 0x0400 // Lost Carrier Sense
709#define ES_EXC_DEF 0x0800 // Excessive Deferral
710#define ES_CTR_ROL 0x1000 // Counter Roll Over indication
711#define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
712#define ES_TXUNRN 0x8000 // Tx Underrun
713
714
715// Receive Control Register
716/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900717#define RCR_REG(lp) SMC_REG(lp, 0x0004, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718#define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
719#define RCR_PRMS 0x0002 // Enable promiscuous mode
720#define RCR_ALMUL 0x0004 // When set accepts all multicast frames
721#define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
722#define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
723#define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
724#define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
725#define RCR_SOFTRST 0x8000 // resets the chip
726
727/* the normal settings for the RCR register : */
728#define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
729#define RCR_CLEAR 0x0 // set it to a base state
730
731
732// Counter Register
733/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900734#define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
736
737// Memory Information Register
738/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900739#define MIR_REG(lp) SMC_REG(lp, 0x0008, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
741
742// Receive/Phy Control Register
743/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900744#define RPC_REG(lp) SMC_REG(lp, 0x000A, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745#define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
746#define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
747#define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
748#define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
749#define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
751#ifndef RPC_LSA_DEFAULT
752#define RPC_LSA_DEFAULT RPC_LED_100
753#endif
754#ifndef RPC_LSB_DEFAULT
755#define RPC_LSB_DEFAULT RPC_LED_FD
756#endif
757
Russell Kingb0dbcf52008-09-04 21:13:37 +0100758#define RPC_DEFAULT (RPC_ANEG | RPC_SPEED | RPC_DPLX)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759
760
761/* Bank 0 0x0C is reserved */
762
763// Bank Select Register
764/* All Banks */
765#define BSR_REG 0x000E
766
767
768// Configuration Reg
769/* BANK 1 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900770#define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771#define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
772#define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
773#define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
774#define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
775
776// Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
777#define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
778
779
780// Base Address Register
781/* BANK 1 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900782#define BASE_REG(lp) SMC_REG(lp, 0x0002, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783
784
785// Individual Address Registers
786/* BANK 1 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900787#define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1)
788#define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1)
789#define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790
791
792// General Purpose Register
793/* BANK 1 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900794#define GP_REG(lp) SMC_REG(lp, 0x000A, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795
796
797// Control Register
798/* BANK 1 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900799#define CTL_REG(lp) SMC_REG(lp, 0x000C, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800#define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
801#define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
802#define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
803#define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
804#define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
805#define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
806#define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
807#define CTL_STORE 0x0001 // When set stores registers into EEPROM
808
809
810// MMU Command Register
811/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900812#define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813#define MC_BUSY 1 // When 1 the last release has not completed
814#define MC_NOP (0<<5) // No Op
815#define MC_ALLOC (1<<5) // OR with number of 256 byte packets
816#define MC_RESET (2<<5) // Reset MMU to initial state
817#define MC_REMOVE (3<<5) // Remove the current rx packet
818#define MC_RELEASE (4<<5) // Remove and release the current rx packet
819#define MC_FREEPKT (5<<5) // Release packet in PNR register
820#define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
821#define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
822
823
824// Packet Number Register
825/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900826#define PN_REG(lp) SMC_REG(lp, 0x0002, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827
828
829// Allocation Result Register
830/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900831#define AR_REG(lp) SMC_REG(lp, 0x0003, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832#define AR_FAILED 0x80 // Alocation Failed
833
834
835// TX FIFO Ports Register
836/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900837#define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838#define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
839
840// RX FIFO Ports Register
841/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900842#define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843#define RXFIFO_REMPTY 0x80 // RX FIFO Empty
844
Magnus Dammcfdfa862008-02-22 19:55:05 +0900845#define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
847// Pointer Register
848/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900849#define PTR_REG(lp) SMC_REG(lp, 0x0006, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850#define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
851#define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
852#define PTR_READ 0x2000 // When 1 the operation is a read
853
854
855// Data Register
856/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900857#define DATA_REG(lp) SMC_REG(lp, 0x0008, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858
859
860// Interrupt Status/Acknowledge Register
861/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900862#define INT_REG(lp) SMC_REG(lp, 0x000C, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
864
865// Interrupt Mask Register
866/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900867#define IM_REG(lp) SMC_REG(lp, 0x000D, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868#define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
869#define IM_ERCV_INT 0x40 // Early Receive Interrupt
870#define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
871#define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
872#define IM_ALLOC_INT 0x08 // Set when allocation request is completed
873#define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
874#define IM_TX_INT 0x02 // Transmit Interrupt
875#define IM_RCV_INT 0x01 // Receive Interrupt
876
877
878// Multicast Table Registers
879/* BANK 3 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900880#define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3)
881#define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3)
882#define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3)
883#define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884
885
886// Management Interface Register (MII)
887/* BANK 3 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900888#define MII_REG(lp) SMC_REG(lp, 0x0008, 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889#define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
890#define MII_MDOE 0x0008 // MII Output Enable
891#define MII_MCLK 0x0004 // MII Clock, pin MDCLK
892#define MII_MDI 0x0002 // MII Input, pin MDI
893#define MII_MDO 0x0001 // MII Output, pin MDO
894
895
896// Revision Register
897/* BANK 3 */
898/* ( hi: chip id low: rev # ) */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900899#define REV_REG(lp) SMC_REG(lp, 0x000A, 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900
901
902// Early RCV Register
903/* BANK 3 */
904/* this is NOT on SMC9192 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900905#define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906#define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
907#define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
908
909
910// External Register
911/* BANK 7 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900912#define EXT_REG(lp) SMC_REG(lp, 0x0000, 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913
914
915#define CHIP_9192 3
916#define CHIP_9194 4
917#define CHIP_9195 5
918#define CHIP_9196 6
919#define CHIP_91100 7
920#define CHIP_91100FD 8
921#define CHIP_91111FD 9
922
923static const char * chip_ids[ 16 ] = {
924 NULL, NULL, NULL,
925 /* 3 */ "SMC91C90/91C92",
926 /* 4 */ "SMC91C94",
927 /* 5 */ "SMC91C95",
928 /* 6 */ "SMC91C96",
929 /* 7 */ "SMC91C100",
930 /* 8 */ "SMC91C100FD",
931 /* 9 */ "SMC91C11xFD",
932 NULL, NULL, NULL,
933 NULL, NULL, NULL};
934
935
936/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 . Receive status bits
938*/
939#define RS_ALGNERR 0x8000
940#define RS_BRODCAST 0x4000
941#define RS_BADCRC 0x2000
942#define RS_ODDFRAME 0x1000
943#define RS_TOOLONG 0x0800
944#define RS_TOOSHORT 0x0400
945#define RS_MULTICAST 0x0001
946#define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
947
948
949/*
950 * PHY IDs
951 * LAN83C183 == LAN91C111 Internal PHY
952 */
953#define PHY_LAN83C183 0x0016f840
954#define PHY_LAN83C180 0x02821c50
955
956/*
957 * PHY Register Addresses (LAN91C111 Internal PHY)
958 *
959 * Generic PHY registers can be found in <linux/mii.h>
960 *
961 * These phy registers are specific to our on-board phy.
962 */
963
964// PHY Configuration Register 1
965#define PHY_CFG1_REG 0x10
966#define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
967#define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
968#define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
969#define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
970#define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
971#define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
972#define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
973#define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
974#define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
975#define PHY_CFG1_TLVL_MASK 0x003C
976#define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
977
978
979// PHY Configuration Register 2
980#define PHY_CFG2_REG 0x11
981#define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
982#define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
983#define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
984#define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
985
986// PHY Status Output (and Interrupt status) Register
987#define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
988#define PHY_INT_INT 0x8000 // 1=bits have changed since last read
989#define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
990#define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
991#define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
992#define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
993#define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
994#define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
995#define PHY_INT_JAB 0x0100 // 1=Jabber detected
996#define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
997#define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
998
999// PHY Interrupt/Status Mask Register
1000#define PHY_MASK_REG 0x13 // Interrupt Mask
1001// Uses the same bit definitions as PHY_INT_REG
1002
1003
1004/*
1005 * SMC91C96 ethernet config and status registers.
1006 * These are in the "attribute" space.
1007 */
1008#define ECOR 0x8000
1009#define ECOR_RESET 0x80
1010#define ECOR_LEVEL_IRQ 0x40
1011#define ECOR_WR_ATTRIB 0x04
1012#define ECOR_ENABLE 0x01
1013
1014#define ECSR 0x8002
1015#define ECSR_IOIS8 0x20
1016#define ECSR_PWRDWN 0x04
1017#define ECSR_INT 0x02
1018
1019#define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
1020
1021
1022/*
1023 * Macros to abstract register access according to the data bus
1024 * capabilities. Please use those and not the in/out primitives.
1025 * Note: the following macros do *not* select the bank -- this must
1026 * be done separately as needed in the main code. The SMC_REG() macro
1027 * only uses the bank argument for debugging purposes (when enabled).
Nicolas Pitre09779c62006-03-20 11:54:27 -05001028 *
1029 * Note: despite inline functions being safer, everything leading to this
1030 * should preferably be macros to let BUG() display the line number in
1031 * the core source code since we're interested in the top call site
1032 * not in any inline function location.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 */
1034
1035#if SMC_DEBUG > 0
Magnus Dammcfdfa862008-02-22 19:55:05 +09001036#define SMC_REG(lp, reg, bank) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 ({ \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001038 int __b = SMC_CURRENT_BANK(lp); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
1040 printk( "%s: bank reg screwed (0x%04x)\n", \
1041 CARDNAME, __b ); \
1042 BUG(); \
1043 } \
1044 reg<<SMC_IO_SHIFT; \
1045 })
1046#else
Magnus Dammcfdfa862008-02-22 19:55:05 +09001047#define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048#endif
1049
Nicolas Pitre09779c62006-03-20 11:54:27 -05001050/*
1051 * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
1052 * aligned to a 32 bit boundary. I tell you that does exist!
1053 * Fortunately the affected register accesses can be easily worked around
1054 * since we can write zeroes to the preceeding 16 bits without adverse
1055 * effects and use a 32-bit access.
1056 *
1057 * Enforce it on any 32-bit capable setup for now.
1058 */
Magnus Damm3e947942008-02-22 19:55:15 +09001059#define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp)
Nicolas Pitre09779c62006-03-20 11:54:27 -05001060
Magnus Dammcfdfa862008-02-22 19:55:05 +09001061#define SMC_GET_PN(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001062 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001063 : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001064
Magnus Dammcfdfa862008-02-22 19:55:05 +09001065#define SMC_SET_PN(lp, x) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001066 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001067 if (SMC_MUST_ALIGN_WRITE(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001068 SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \
Magnus Damm3e947942008-02-22 19:55:15 +09001069 else if (SMC_8BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001070 SMC_outb(x, ioaddr, PN_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001071 else \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001072 SMC_outw(x, ioaddr, PN_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001073 } while (0)
1074
Magnus Dammcfdfa862008-02-22 19:55:05 +09001075#define SMC_GET_AR(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001076 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001077 : (SMC_inw(ioaddr, PN_REG(lp)) >> 8))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001078
Magnus Dammcfdfa862008-02-22 19:55:05 +09001079#define SMC_GET_TXFIFO(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001080 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001081 : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001082
Magnus Dammcfdfa862008-02-22 19:55:05 +09001083#define SMC_GET_RXFIFO(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001084 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001085 : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001086
Magnus Dammcfdfa862008-02-22 19:55:05 +09001087#define SMC_GET_INT(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001088 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001089 : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001090
Magnus Dammcfdfa862008-02-22 19:55:05 +09001091#define SMC_ACK_INT(lp, x) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001093 if (SMC_8BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001094 SMC_outb(x, ioaddr, INT_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001095 else { \
1096 unsigned long __flags; \
1097 int __mask; \
1098 local_irq_save(__flags); \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001099 __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \
1100 SMC_outw(__mask | (x), ioaddr, INT_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001101 local_irq_restore(__flags); \
1102 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104
Magnus Dammcfdfa862008-02-22 19:55:05 +09001105#define SMC_GET_INT_MASK(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001106 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001107 : (SMC_inw(ioaddr, INT_REG(lp)) >> 8))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001108
Magnus Dammcfdfa862008-02-22 19:55:05 +09001109#define SMC_SET_INT_MASK(lp, x) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001110 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001111 if (SMC_8BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001112 SMC_outb(x, ioaddr, IM_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001113 else \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001114 SMC_outw((x) << 8, ioaddr, INT_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001115 } while (0)
1116
Magnus Dammcfdfa862008-02-22 19:55:05 +09001117#define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT)
Nicolas Pitre09779c62006-03-20 11:54:27 -05001118
Magnus Dammcfdfa862008-02-22 19:55:05 +09001119#define SMC_SELECT_BANK(lp, x) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001120 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001121 if (SMC_MUST_ALIGN_WRITE(lp)) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001122 SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
1123 else \
1124 SMC_outw(x, ioaddr, BANK_SELECT); \
1125 } while (0)
1126
Magnus Dammcfdfa862008-02-22 19:55:05 +09001127#define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001128
Magnus Dammcfdfa862008-02-22 19:55:05 +09001129#define SMC_SET_BASE(lp, x) SMC_outw(x, ioaddr, BASE_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001130
Magnus Dammcfdfa862008-02-22 19:55:05 +09001131#define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001132
Magnus Dammcfdfa862008-02-22 19:55:05 +09001133#define SMC_SET_CONFIG(lp, x) SMC_outw(x, ioaddr, CONFIG_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001134
Magnus Dammcfdfa862008-02-22 19:55:05 +09001135#define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001136
Magnus Dammcfdfa862008-02-22 19:55:05 +09001137#define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001138
Magnus Dammcfdfa862008-02-22 19:55:05 +09001139#define SMC_SET_CTL(lp, x) SMC_outw(x, ioaddr, CTL_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001140
Magnus Dammcfdfa862008-02-22 19:55:05 +09001141#define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001142
Magnus Dammcfdfa862008-02-22 19:55:05 +09001143#define SMC_SET_MII(lp, x) SMC_outw(x, ioaddr, MII_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001144
Magnus Dammcfdfa862008-02-22 19:55:05 +09001145#define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001146
Magnus Dammcfdfa862008-02-22 19:55:05 +09001147#define SMC_SET_MIR(lp, x) SMC_outw(x, ioaddr, MIR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001148
Magnus Dammcfdfa862008-02-22 19:55:05 +09001149#define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001150
Magnus Dammcfdfa862008-02-22 19:55:05 +09001151#define SMC_SET_MMU_CMD(lp, x) SMC_outw(x, ioaddr, MMU_CMD_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001152
Magnus Dammcfdfa862008-02-22 19:55:05 +09001153#define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001154
Magnus Dammcfdfa862008-02-22 19:55:05 +09001155#define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001156
Magnus Dammcfdfa862008-02-22 19:55:05 +09001157#define SMC_SET_PTR(lp, x) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001158 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001159 if (SMC_MUST_ALIGN_WRITE(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001160 SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001161 else \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001162 SMC_outw(x, ioaddr, PTR_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001163 } while (0)
1164
Magnus Dammcfdfa862008-02-22 19:55:05 +09001165#define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001166
Magnus Dammcfdfa862008-02-22 19:55:05 +09001167#define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001168
Magnus Dammcfdfa862008-02-22 19:55:05 +09001169#define SMC_SET_RCR(lp, x) SMC_outw(x, ioaddr, RCR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001170
Magnus Dammcfdfa862008-02-22 19:55:05 +09001171#define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001172
Magnus Dammcfdfa862008-02-22 19:55:05 +09001173#define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001174
Magnus Dammcfdfa862008-02-22 19:55:05 +09001175#define SMC_SET_RPC(lp, x) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001176 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001177 if (SMC_MUST_ALIGN_WRITE(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001178 SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001179 else \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001180 SMC_outw(x, ioaddr, RPC_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001181 } while (0)
1182
Magnus Dammcfdfa862008-02-22 19:55:05 +09001183#define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001184
Magnus Dammcfdfa862008-02-22 19:55:05 +09001185#define SMC_SET_TCR(lp, x) SMC_outw(x, ioaddr, TCR_REG(lp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186
1187#ifndef SMC_GET_MAC_ADDR
Magnus Dammcfdfa862008-02-22 19:55:05 +09001188#define SMC_GET_MAC_ADDR(lp, addr) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 do { \
1190 unsigned int __v; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001191 __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 addr[0] = __v; addr[1] = __v >> 8; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001193 __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 addr[2] = __v; addr[3] = __v >> 8; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001195 __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 addr[4] = __v; addr[5] = __v >> 8; \
1197 } while (0)
1198#endif
1199
Magnus Dammcfdfa862008-02-22 19:55:05 +09001200#define SMC_SET_MAC_ADDR(lp, addr) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 do { \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001202 SMC_outw(addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG(lp)); \
1203 SMC_outw(addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG(lp)); \
1204 SMC_outw(addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 } while (0)
1206
Magnus Dammcfdfa862008-02-22 19:55:05 +09001207#define SMC_SET_MCAST(lp, x) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 do { \
1209 const unsigned char *mt = (x); \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001210 SMC_outw(mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \
1211 SMC_outw(mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \
1212 SMC_outw(mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \
1213 SMC_outw(mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 } while (0)
1215
Magnus Dammcfdfa862008-02-22 19:55:05 +09001216#define SMC_PUT_PKT_HDR(lp, status, length) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001218 if (SMC_32BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001219 SMC_outl((status) | (length)<<16, ioaddr, \
1220 DATA_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001221 else { \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001222 SMC_outw(status, ioaddr, DATA_REG(lp)); \
1223 SMC_outw(length, ioaddr, DATA_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001224 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 } while (0)
Nicolas Pitre09779c62006-03-20 11:54:27 -05001226
Magnus Dammcfdfa862008-02-22 19:55:05 +09001227#define SMC_GET_PKT_HDR(lp, status, length) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001229 if (SMC_32BIT(lp)) { \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001230 unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001231 (status) = __val & 0xffff; \
1232 (length) = __val >> 16; \
1233 } else { \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001234 (status) = SMC_inw(ioaddr, DATA_REG(lp)); \
1235 (length) = SMC_inw(ioaddr, DATA_REG(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 } \
1237 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
Magnus Dammcfdfa862008-02-22 19:55:05 +09001239#define SMC_PUSH_DATA(lp, p, l) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001240 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001241 if (SMC_32BIT(lp)) { \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001242 void *__ptr = (p); \
1243 int __len = (l); \
Al Virofbd81972006-05-30 23:58:25 -04001244 void __iomem *__ioaddr = ioaddr; \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001245 if (__len >= 2 && (unsigned long)__ptr & 2) { \
1246 __len -= 2; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001247 SMC_outw(*(u16 *)__ptr, ioaddr, \
1248 DATA_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001249 __ptr += 2; \
1250 } \
1251 if (SMC_CAN_USE_DATACS && lp->datacs) \
1252 __ioaddr = lp->datacs; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001253 SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001254 if (__len & 2) { \
1255 __ptr += (__len & ~3); \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001256 SMC_outw(*((u16 *)__ptr), ioaddr, \
1257 DATA_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001258 } \
Magnus Damm3e947942008-02-22 19:55:15 +09001259 } else if (SMC_16BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001260 SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
Magnus Damm3e947942008-02-22 19:55:15 +09001261 else if (SMC_8BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001262 SMC_outsb(ioaddr, DATA_REG(lp), p, l); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001263 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264
Magnus Dammcfdfa862008-02-22 19:55:05 +09001265#define SMC_PULL_DATA(lp, p, l) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001266 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001267 if (SMC_32BIT(lp)) { \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001268 void *__ptr = (p); \
1269 int __len = (l); \
Al Virofbd81972006-05-30 23:58:25 -04001270 void __iomem *__ioaddr = ioaddr; \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001271 if ((unsigned long)__ptr & 2) { \
1272 /* \
1273 * We want 32bit alignment here. \
1274 * Since some buses perform a full \
1275 * 32bit fetch even for 16bit data \
1276 * we can't use SMC_inw() here. \
1277 * Back both source (on-chip) and \
1278 * destination pointers of 2 bytes. \
1279 * This is possible since the call to \
1280 * SMC_GET_PKT_HDR() already advanced \
1281 * the source pointer of 4 bytes, and \
1282 * the skb_reserve(skb, 2) advanced \
1283 * the destination pointer of 2 bytes. \
1284 */ \
1285 __ptr -= 2; \
1286 __len += 2; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001287 SMC_SET_PTR(lp, \
1288 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001289 } \
1290 if (SMC_CAN_USE_DATACS && lp->datacs) \
1291 __ioaddr = lp->datacs; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 __len += 2; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001293 SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
Magnus Damm3e947942008-02-22 19:55:15 +09001294 } else if (SMC_16BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001295 SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
Magnus Damm3e947942008-02-22 19:55:15 +09001296 else if (SMC_8BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001297 SMC_insb(ioaddr, DATA_REG(lp), p, l); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001298 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
1300#endif /* _SMC91X_H_ */