blob: 71a2723545b97e90c4decfe0fb13449313383c33 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -080053static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080055static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100056static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010059static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070060
Chris Wilson31169712009-09-14 16:50:28 +010061static LIST_HEAD(shrink_list);
62static DEFINE_SPINLOCK(shrink_list_lock);
63
Chris Wilson7d1c4802010-08-07 21:45:03 +010064static inline bool
65i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
66{
67 return obj_priv->gtt_space &&
68 !obj_priv->active &&
69 obj_priv->pin_count == 0;
70}
71
Jesse Barnes79e53942008-11-07 14:24:08 -080072int i915_gem_do_init(struct drm_device *dev, unsigned long start,
73 unsigned long end)
74{
75 drm_i915_private_t *dev_priv = dev->dev_private;
76
77 if (start >= end ||
78 (start & (PAGE_SIZE - 1)) != 0 ||
79 (end & (PAGE_SIZE - 1)) != 0) {
80 return -EINVAL;
81 }
82
83 drm_mm_init(&dev_priv->mm.gtt_space, start,
84 end - start);
85
86 dev->gtt_total = (uint32_t) (end - start);
87
88 return 0;
89}
Keith Packard6dbe2772008-10-14 21:41:13 -070090
Eric Anholt673a3942008-07-30 12:06:12 -070091int
92i915_gem_init_ioctl(struct drm_device *dev, void *data,
93 struct drm_file *file_priv)
94{
Eric Anholt673a3942008-07-30 12:06:12 -070095 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -080096 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -070097
98 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080099 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700100 mutex_unlock(&dev->struct_mutex);
101
Jesse Barnes79e53942008-11-07 14:24:08 -0800102 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700103}
104
Eric Anholt5a125c32008-10-22 21:40:13 -0700105int
106i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
107 struct drm_file *file_priv)
108{
Eric Anholt5a125c32008-10-22 21:40:13 -0700109 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700110
111 if (!(dev->driver->driver_features & DRIVER_GEM))
112 return -ENODEV;
113
114 args->aper_size = dev->gtt_total;
Keith Packard2678d9d2008-11-20 22:54:54 -0800115 args->aper_available_size = (args->aper_size -
116 atomic_read(&dev->pin_memory));
Eric Anholt5a125c32008-10-22 21:40:13 -0700117
118 return 0;
119}
120
Eric Anholt673a3942008-07-30 12:06:12 -0700121
122/**
123 * Creates a new mm object and returns a handle to it.
124 */
125int
126i915_gem_create_ioctl(struct drm_device *dev, void *data,
127 struct drm_file *file_priv)
128{
129 struct drm_i915_gem_create *args = data;
130 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300131 int ret;
132 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700133
134 args->size = roundup(args->size, PAGE_SIZE);
135
136 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000137 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700138 if (obj == NULL)
139 return -ENOMEM;
140
141 ret = drm_gem_handle_create(file_priv, obj, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100142 if (ret) {
143 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700144 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100145 }
146
147 /* Sink the floating reference from kref_init(handlecount) */
148 drm_gem_object_handle_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700149
150 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700151 return 0;
152}
153
Eric Anholt40123c12009-03-09 13:42:30 -0700154static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700155fast_shmem_read(struct page **pages,
156 loff_t page_base, int page_offset,
157 char __user *data,
158 int length)
159{
160 char __iomem *vaddr;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200161 int unwritten;
Eric Anholteb014592009-03-10 11:44:52 -0700162
163 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
164 if (vaddr == NULL)
165 return -ENOMEM;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200166 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Eric Anholteb014592009-03-10 11:44:52 -0700167 kunmap_atomic(vaddr, KM_USER0);
168
Florian Mickler2bc43b52009-04-06 22:55:41 +0200169 if (unwritten)
170 return -EFAULT;
171
172 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700173}
174
Eric Anholt280b7132009-03-12 16:56:27 -0700175static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
176{
177 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100178 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700179
180 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
181 obj_priv->tiling_mode != I915_TILING_NONE;
182}
183
Chris Wilson99a03df2010-05-27 14:15:34 +0100184static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700185slow_shmem_copy(struct page *dst_page,
186 int dst_offset,
187 struct page *src_page,
188 int src_offset,
189 int length)
190{
191 char *dst_vaddr, *src_vaddr;
192
Chris Wilson99a03df2010-05-27 14:15:34 +0100193 dst_vaddr = kmap(dst_page);
194 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700195
196 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
197
Chris Wilson99a03df2010-05-27 14:15:34 +0100198 kunmap(src_page);
199 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700200}
201
Chris Wilson99a03df2010-05-27 14:15:34 +0100202static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700203slow_shmem_bit17_copy(struct page *gpu_page,
204 int gpu_offset,
205 struct page *cpu_page,
206 int cpu_offset,
207 int length,
208 int is_read)
209{
210 char *gpu_vaddr, *cpu_vaddr;
211
212 /* Use the unswizzled path if this page isn't affected. */
213 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
214 if (is_read)
215 return slow_shmem_copy(cpu_page, cpu_offset,
216 gpu_page, gpu_offset, length);
217 else
218 return slow_shmem_copy(gpu_page, gpu_offset,
219 cpu_page, cpu_offset, length);
220 }
221
Chris Wilson99a03df2010-05-27 14:15:34 +0100222 gpu_vaddr = kmap(gpu_page);
223 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700224
225 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
226 * XORing with the other bits (A9 for Y, A9 and A10 for X)
227 */
228 while (length > 0) {
229 int cacheline_end = ALIGN(gpu_offset + 1, 64);
230 int this_length = min(cacheline_end - gpu_offset, length);
231 int swizzled_gpu_offset = gpu_offset ^ 64;
232
233 if (is_read) {
234 memcpy(cpu_vaddr + cpu_offset,
235 gpu_vaddr + swizzled_gpu_offset,
236 this_length);
237 } else {
238 memcpy(gpu_vaddr + swizzled_gpu_offset,
239 cpu_vaddr + cpu_offset,
240 this_length);
241 }
242 cpu_offset += this_length;
243 gpu_offset += this_length;
244 length -= this_length;
245 }
246
Chris Wilson99a03df2010-05-27 14:15:34 +0100247 kunmap(cpu_page);
248 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700249}
250
Eric Anholt673a3942008-07-30 12:06:12 -0700251/**
Eric Anholteb014592009-03-10 11:44:52 -0700252 * This is the fast shmem pread path, which attempts to copy_from_user directly
253 * from the backing pages of the object to the user's address space. On a
254 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
255 */
256static int
257i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
258 struct drm_i915_gem_pread *args,
259 struct drm_file *file_priv)
260{
Daniel Vetter23010e42010-03-08 13:35:02 +0100261 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700262 ssize_t remain;
263 loff_t offset, page_base;
264 char __user *user_data;
265 int page_offset, page_length;
266 int ret;
267
268 user_data = (char __user *) (uintptr_t) args->data_ptr;
269 remain = args->size;
270
271 mutex_lock(&dev->struct_mutex);
272
Chris Wilson4bdadb92010-01-27 13:36:32 +0000273 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholteb014592009-03-10 11:44:52 -0700274 if (ret != 0)
275 goto fail_unlock;
276
277 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
278 args->size);
279 if (ret != 0)
280 goto fail_put_pages;
281
Daniel Vetter23010e42010-03-08 13:35:02 +0100282 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700283 offset = args->offset;
284
285 while (remain > 0) {
286 /* Operation in this page
287 *
288 * page_base = page offset within aperture
289 * page_offset = offset within page
290 * page_length = bytes to copy for this page
291 */
292 page_base = (offset & ~(PAGE_SIZE-1));
293 page_offset = offset & (PAGE_SIZE-1);
294 page_length = remain;
295 if ((page_offset + remain) > PAGE_SIZE)
296 page_length = PAGE_SIZE - page_offset;
297
298 ret = fast_shmem_read(obj_priv->pages,
299 page_base, page_offset,
300 user_data, page_length);
301 if (ret)
302 goto fail_put_pages;
303
304 remain -= page_length;
305 user_data += page_length;
306 offset += page_length;
307 }
308
309fail_put_pages:
310 i915_gem_object_put_pages(obj);
311fail_unlock:
312 mutex_unlock(&dev->struct_mutex);
313
314 return ret;
315}
316
Chris Wilson07f73f62009-09-14 16:50:30 +0100317static int
318i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
319{
320 int ret;
321
Chris Wilson4bdadb92010-01-27 13:36:32 +0000322 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100323
324 /* If we've insufficient memory to map in the pages, attempt
325 * to make some space by throwing out some old buffers.
326 */
327 if (ret == -ENOMEM) {
328 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100329
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100330 ret = i915_gem_evict_something(dev, obj->size,
331 i915_gem_get_gtt_alignment(obj));
Chris Wilson07f73f62009-09-14 16:50:30 +0100332 if (ret)
333 return ret;
334
Chris Wilson4bdadb92010-01-27 13:36:32 +0000335 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100336 }
337
338 return ret;
339}
340
Eric Anholteb014592009-03-10 11:44:52 -0700341/**
342 * This is the fallback shmem pread path, which allocates temporary storage
343 * in kernel space to copy_to_user into outside of the struct_mutex, so we
344 * can copy out of the object's backing pages while holding the struct mutex
345 * and not take page faults.
346 */
347static int
348i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
349 struct drm_i915_gem_pread *args,
350 struct drm_file *file_priv)
351{
Daniel Vetter23010e42010-03-08 13:35:02 +0100352 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700353 struct mm_struct *mm = current->mm;
354 struct page **user_pages;
355 ssize_t remain;
356 loff_t offset, pinned_pages, i;
357 loff_t first_data_page, last_data_page, num_pages;
358 int shmem_page_index, shmem_page_offset;
359 int data_page_index, data_page_offset;
360 int page_length;
361 int ret;
362 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700363 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700364
365 remain = args->size;
366
367 /* Pin the user pages containing the data. We can't fault while
368 * holding the struct mutex, yet we want to hold it while
369 * dereferencing the user data.
370 */
371 first_data_page = data_ptr / PAGE_SIZE;
372 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
373 num_pages = last_data_page - first_data_page + 1;
374
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700375 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700376 if (user_pages == NULL)
377 return -ENOMEM;
378
379 down_read(&mm->mmap_sem);
380 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700381 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700382 up_read(&mm->mmap_sem);
383 if (pinned_pages < num_pages) {
384 ret = -EFAULT;
385 goto fail_put_user_pages;
386 }
387
Eric Anholt280b7132009-03-12 16:56:27 -0700388 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
389
Eric Anholteb014592009-03-10 11:44:52 -0700390 mutex_lock(&dev->struct_mutex);
391
Chris Wilson07f73f62009-09-14 16:50:30 +0100392 ret = i915_gem_object_get_pages_or_evict(obj);
393 if (ret)
Eric Anholteb014592009-03-10 11:44:52 -0700394 goto fail_unlock;
395
396 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
397 args->size);
398 if (ret != 0)
399 goto fail_put_pages;
400
Daniel Vetter23010e42010-03-08 13:35:02 +0100401 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700402 offset = args->offset;
403
404 while (remain > 0) {
405 /* Operation in this page
406 *
407 * shmem_page_index = page number within shmem file
408 * shmem_page_offset = offset within page in shmem file
409 * data_page_index = page number in get_user_pages return
410 * data_page_offset = offset with data_page_index page.
411 * page_length = bytes to copy for this page
412 */
413 shmem_page_index = offset / PAGE_SIZE;
414 shmem_page_offset = offset & ~PAGE_MASK;
415 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
416 data_page_offset = data_ptr & ~PAGE_MASK;
417
418 page_length = remain;
419 if ((shmem_page_offset + page_length) > PAGE_SIZE)
420 page_length = PAGE_SIZE - shmem_page_offset;
421 if ((data_page_offset + page_length) > PAGE_SIZE)
422 page_length = PAGE_SIZE - data_page_offset;
423
Eric Anholt280b7132009-03-12 16:56:27 -0700424 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100425 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700426 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100427 user_pages[data_page_index],
428 data_page_offset,
429 page_length,
430 1);
431 } else {
432 slow_shmem_copy(user_pages[data_page_index],
433 data_page_offset,
434 obj_priv->pages[shmem_page_index],
435 shmem_page_offset,
436 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700437 }
Eric Anholteb014592009-03-10 11:44:52 -0700438
439 remain -= page_length;
440 data_ptr += page_length;
441 offset += page_length;
442 }
443
444fail_put_pages:
445 i915_gem_object_put_pages(obj);
446fail_unlock:
447 mutex_unlock(&dev->struct_mutex);
448fail_put_user_pages:
449 for (i = 0; i < pinned_pages; i++) {
450 SetPageDirty(user_pages[i]);
451 page_cache_release(user_pages[i]);
452 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700453 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700454
455 return ret;
456}
457
Eric Anholt673a3942008-07-30 12:06:12 -0700458/**
459 * Reads data from the object referenced by handle.
460 *
461 * On error, the contents of *data are undefined.
462 */
463int
464i915_gem_pread_ioctl(struct drm_device *dev, void *data,
465 struct drm_file *file_priv)
466{
467 struct drm_i915_gem_pread *args = data;
468 struct drm_gem_object *obj;
469 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700470 int ret;
471
472 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
473 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100474 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100475 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700476
477 /* Bounds check source.
478 *
479 * XXX: This could use review for overflow issues...
480 */
481 if (args->offset > obj->size || args->size > obj->size ||
482 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000483 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700484 return -EINVAL;
485 }
486
Eric Anholt280b7132009-03-12 16:56:27 -0700487 if (i915_gem_object_needs_bit17_swizzle(obj)) {
Eric Anholteb014592009-03-10 11:44:52 -0700488 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt280b7132009-03-12 16:56:27 -0700489 } else {
490 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
491 if (ret != 0)
492 ret = i915_gem_shmem_pread_slow(dev, obj, args,
493 file_priv);
494 }
Eric Anholt673a3942008-07-30 12:06:12 -0700495
Luca Barbieribc9025b2010-02-09 05:49:12 +0000496 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700497
Eric Anholteb014592009-03-10 11:44:52 -0700498 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700499}
500
Keith Packard0839ccb2008-10-30 19:38:48 -0700501/* This is the fast write path which cannot handle
502 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700503 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700504
Keith Packard0839ccb2008-10-30 19:38:48 -0700505static inline int
506fast_user_write(struct io_mapping *mapping,
507 loff_t page_base, int page_offset,
508 char __user *user_data,
509 int length)
510{
511 char *vaddr_atomic;
512 unsigned long unwritten;
513
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100514 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700515 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
516 user_data, length);
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100517 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700518 if (unwritten)
519 return -EFAULT;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700520 return 0;
Keith Packard0839ccb2008-10-30 19:38:48 -0700521}
522
523/* Here's the write path which can sleep for
524 * page faults
525 */
526
Chris Wilsonab34c222010-05-27 14:15:35 +0100527static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700528slow_kernel_write(struct io_mapping *mapping,
529 loff_t gtt_base, int gtt_offset,
530 struct page *user_page, int user_offset,
531 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700532{
Chris Wilsonab34c222010-05-27 14:15:35 +0100533 char __iomem *dst_vaddr;
534 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700535
Chris Wilsonab34c222010-05-27 14:15:35 +0100536 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
537 src_vaddr = kmap(user_page);
538
539 memcpy_toio(dst_vaddr + gtt_offset,
540 src_vaddr + user_offset,
541 length);
542
543 kunmap(user_page);
544 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700545}
546
Eric Anholt40123c12009-03-09 13:42:30 -0700547static inline int
548fast_shmem_write(struct page **pages,
549 loff_t page_base, int page_offset,
550 char __user *data,
551 int length)
552{
553 char __iomem *vaddr;
Dave Airlied0088772009-03-28 20:29:48 -0400554 unsigned long unwritten;
Eric Anholt40123c12009-03-09 13:42:30 -0700555
556 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
557 if (vaddr == NULL)
558 return -ENOMEM;
Dave Airlied0088772009-03-28 20:29:48 -0400559 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Eric Anholt40123c12009-03-09 13:42:30 -0700560 kunmap_atomic(vaddr, KM_USER0);
561
Dave Airlied0088772009-03-28 20:29:48 -0400562 if (unwritten)
563 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700564 return 0;
565}
566
Eric Anholt3de09aa2009-03-09 09:42:23 -0700567/**
568 * This is the fast pwrite path, where we copy the data directly from the
569 * user into the GTT, uncached.
570 */
Eric Anholt673a3942008-07-30 12:06:12 -0700571static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700572i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
573 struct drm_i915_gem_pwrite *args,
574 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700575{
Daniel Vetter23010e42010-03-08 13:35:02 +0100576 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700577 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700578 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700580 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 int page_offset, page_length;
582 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700583
584 user_data = (char __user *) (uintptr_t) args->data_ptr;
585 remain = args->size;
586 if (!access_ok(VERIFY_READ, user_data, remain))
587 return -EFAULT;
588
589
590 mutex_lock(&dev->struct_mutex);
591 ret = i915_gem_object_pin(obj, 0);
592 if (ret) {
593 mutex_unlock(&dev->struct_mutex);
594 return ret;
595 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800596 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -0700597 if (ret)
598 goto fail;
599
Daniel Vetter23010e42010-03-08 13:35:02 +0100600 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700601 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700602
603 while (remain > 0) {
604 /* Operation in this page
605 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700606 * page_base = page offset within aperture
607 * page_offset = offset within page
608 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700609 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700610 page_base = (offset & ~(PAGE_SIZE-1));
611 page_offset = offset & (PAGE_SIZE-1);
612 page_length = remain;
613 if ((page_offset + remain) > PAGE_SIZE)
614 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700615
Keith Packard0839ccb2008-10-30 19:38:48 -0700616 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
617 page_offset, user_data, page_length);
Eric Anholt673a3942008-07-30 12:06:12 -0700618
Keith Packard0839ccb2008-10-30 19:38:48 -0700619 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700620 * source page isn't available. Return the error and we'll
621 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700622 */
Eric Anholt3de09aa2009-03-09 09:42:23 -0700623 if (ret)
624 goto fail;
Eric Anholt673a3942008-07-30 12:06:12 -0700625
Keith Packard0839ccb2008-10-30 19:38:48 -0700626 remain -= page_length;
627 user_data += page_length;
628 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700629 }
Eric Anholt673a3942008-07-30 12:06:12 -0700630
631fail:
632 i915_gem_object_unpin(obj);
633 mutex_unlock(&dev->struct_mutex);
634
635 return ret;
636}
637
Eric Anholt3de09aa2009-03-09 09:42:23 -0700638/**
639 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
640 * the memory and maps it using kmap_atomic for copying.
641 *
642 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
643 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
644 */
Eric Anholt3043c602008-10-02 12:24:47 -0700645static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700646i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
647 struct drm_i915_gem_pwrite *args,
648 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700649{
Daniel Vetter23010e42010-03-08 13:35:02 +0100650 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700651 drm_i915_private_t *dev_priv = dev->dev_private;
652 ssize_t remain;
653 loff_t gtt_page_base, offset;
654 loff_t first_data_page, last_data_page, num_pages;
655 loff_t pinned_pages, i;
656 struct page **user_pages;
657 struct mm_struct *mm = current->mm;
658 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700659 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 uint64_t data_ptr = args->data_ptr;
661
662 remain = args->size;
663
664 /* Pin the user pages containing the data. We can't fault while
665 * holding the struct mutex, and all of the pwrite implementations
666 * want to hold it while dereferencing the user data.
667 */
668 first_data_page = data_ptr / PAGE_SIZE;
669 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
670 num_pages = last_data_page - first_data_page + 1;
671
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700672 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700673 if (user_pages == NULL)
674 return -ENOMEM;
675
676 down_read(&mm->mmap_sem);
677 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
678 num_pages, 0, 0, user_pages, NULL);
679 up_read(&mm->mmap_sem);
680 if (pinned_pages < num_pages) {
681 ret = -EFAULT;
682 goto out_unpin_pages;
683 }
684
685 mutex_lock(&dev->struct_mutex);
686 ret = i915_gem_object_pin(obj, 0);
687 if (ret)
688 goto out_unlock;
689
690 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
691 if (ret)
692 goto out_unpin_object;
693
Daniel Vetter23010e42010-03-08 13:35:02 +0100694 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700695 offset = obj_priv->gtt_offset + args->offset;
696
697 while (remain > 0) {
698 /* Operation in this page
699 *
700 * gtt_page_base = page offset within aperture
701 * gtt_page_offset = offset within page in aperture
702 * data_page_index = page number in get_user_pages return
703 * data_page_offset = offset with data_page_index page.
704 * page_length = bytes to copy for this page
705 */
706 gtt_page_base = offset & PAGE_MASK;
707 gtt_page_offset = offset & ~PAGE_MASK;
708 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
709 data_page_offset = data_ptr & ~PAGE_MASK;
710
711 page_length = remain;
712 if ((gtt_page_offset + page_length) > PAGE_SIZE)
713 page_length = PAGE_SIZE - gtt_page_offset;
714 if ((data_page_offset + page_length) > PAGE_SIZE)
715 page_length = PAGE_SIZE - data_page_offset;
716
Chris Wilsonab34c222010-05-27 14:15:35 +0100717 slow_kernel_write(dev_priv->mm.gtt_mapping,
718 gtt_page_base, gtt_page_offset,
719 user_pages[data_page_index],
720 data_page_offset,
721 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700722
723 remain -= page_length;
724 offset += page_length;
725 data_ptr += page_length;
726 }
727
728out_unpin_object:
729 i915_gem_object_unpin(obj);
730out_unlock:
731 mutex_unlock(&dev->struct_mutex);
732out_unpin_pages:
733 for (i = 0; i < pinned_pages; i++)
734 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700735 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700736
737 return ret;
738}
739
Eric Anholt40123c12009-03-09 13:42:30 -0700740/**
741 * This is the fast shmem pwrite path, which attempts to directly
742 * copy_from_user into the kmapped pages backing the object.
743 */
Eric Anholt673a3942008-07-30 12:06:12 -0700744static int
Eric Anholt40123c12009-03-09 13:42:30 -0700745i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
746 struct drm_i915_gem_pwrite *args,
747 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700748{
Daniel Vetter23010e42010-03-08 13:35:02 +0100749 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700750 ssize_t remain;
751 loff_t offset, page_base;
752 char __user *user_data;
753 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700754 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700755
756 user_data = (char __user *) (uintptr_t) args->data_ptr;
757 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700758
759 mutex_lock(&dev->struct_mutex);
760
Chris Wilson4bdadb92010-01-27 13:36:32 +0000761 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholt40123c12009-03-09 13:42:30 -0700762 if (ret != 0)
763 goto fail_unlock;
764
Eric Anholte47c68e2008-11-14 13:35:19 -0800765 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt40123c12009-03-09 13:42:30 -0700766 if (ret != 0)
767 goto fail_put_pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700768
Daniel Vetter23010e42010-03-08 13:35:02 +0100769 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700770 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700771 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700772
Eric Anholt40123c12009-03-09 13:42:30 -0700773 while (remain > 0) {
774 /* Operation in this page
775 *
776 * page_base = page offset within aperture
777 * page_offset = offset within page
778 * page_length = bytes to copy for this page
779 */
780 page_base = (offset & ~(PAGE_SIZE-1));
781 page_offset = offset & (PAGE_SIZE-1);
782 page_length = remain;
783 if ((page_offset + remain) > PAGE_SIZE)
784 page_length = PAGE_SIZE - page_offset;
785
786 ret = fast_shmem_write(obj_priv->pages,
787 page_base, page_offset,
788 user_data, page_length);
789 if (ret)
790 goto fail_put_pages;
791
792 remain -= page_length;
793 user_data += page_length;
794 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700795 }
796
Eric Anholt40123c12009-03-09 13:42:30 -0700797fail_put_pages:
798 i915_gem_object_put_pages(obj);
799fail_unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700800 mutex_unlock(&dev->struct_mutex);
801
Eric Anholt40123c12009-03-09 13:42:30 -0700802 return ret;
803}
804
805/**
806 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
807 * the memory and maps it using kmap_atomic for copying.
808 *
809 * This avoids taking mmap_sem for faulting on the user's address while the
810 * struct_mutex is held.
811 */
812static int
813i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
814 struct drm_i915_gem_pwrite *args,
815 struct drm_file *file_priv)
816{
Daniel Vetter23010e42010-03-08 13:35:02 +0100817 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700818 struct mm_struct *mm = current->mm;
819 struct page **user_pages;
820 ssize_t remain;
821 loff_t offset, pinned_pages, i;
822 loff_t first_data_page, last_data_page, num_pages;
823 int shmem_page_index, shmem_page_offset;
824 int data_page_index, data_page_offset;
825 int page_length;
826 int ret;
827 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700828 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700829
830 remain = args->size;
831
832 /* Pin the user pages containing the data. We can't fault while
833 * holding the struct mutex, and all of the pwrite implementations
834 * want to hold it while dereferencing the user data.
835 */
836 first_data_page = data_ptr / PAGE_SIZE;
837 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
838 num_pages = last_data_page - first_data_page + 1;
839
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700840 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700841 if (user_pages == NULL)
842 return -ENOMEM;
843
844 down_read(&mm->mmap_sem);
845 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
846 num_pages, 0, 0, user_pages, NULL);
847 up_read(&mm->mmap_sem);
848 if (pinned_pages < num_pages) {
849 ret = -EFAULT;
850 goto fail_put_user_pages;
851 }
852
Eric Anholt280b7132009-03-12 16:56:27 -0700853 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
854
Eric Anholt40123c12009-03-09 13:42:30 -0700855 mutex_lock(&dev->struct_mutex);
856
Chris Wilson07f73f62009-09-14 16:50:30 +0100857 ret = i915_gem_object_get_pages_or_evict(obj);
858 if (ret)
Eric Anholt40123c12009-03-09 13:42:30 -0700859 goto fail_unlock;
860
861 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
862 if (ret != 0)
863 goto fail_put_pages;
864
Daniel Vetter23010e42010-03-08 13:35:02 +0100865 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700866 offset = args->offset;
867 obj_priv->dirty = 1;
868
869 while (remain > 0) {
870 /* Operation in this page
871 *
872 * shmem_page_index = page number within shmem file
873 * shmem_page_offset = offset within page in shmem file
874 * data_page_index = page number in get_user_pages return
875 * data_page_offset = offset with data_page_index page.
876 * page_length = bytes to copy for this page
877 */
878 shmem_page_index = offset / PAGE_SIZE;
879 shmem_page_offset = offset & ~PAGE_MASK;
880 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
881 data_page_offset = data_ptr & ~PAGE_MASK;
882
883 page_length = remain;
884 if ((shmem_page_offset + page_length) > PAGE_SIZE)
885 page_length = PAGE_SIZE - shmem_page_offset;
886 if ((data_page_offset + page_length) > PAGE_SIZE)
887 page_length = PAGE_SIZE - data_page_offset;
888
Eric Anholt280b7132009-03-12 16:56:27 -0700889 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100890 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700891 shmem_page_offset,
892 user_pages[data_page_index],
893 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100894 page_length,
895 0);
896 } else {
897 slow_shmem_copy(obj_priv->pages[shmem_page_index],
898 shmem_page_offset,
899 user_pages[data_page_index],
900 data_page_offset,
901 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700902 }
Eric Anholt40123c12009-03-09 13:42:30 -0700903
904 remain -= page_length;
905 data_ptr += page_length;
906 offset += page_length;
907 }
908
909fail_put_pages:
910 i915_gem_object_put_pages(obj);
911fail_unlock:
912 mutex_unlock(&dev->struct_mutex);
913fail_put_user_pages:
914 for (i = 0; i < pinned_pages; i++)
915 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700916 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700917
918 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700919}
920
921/**
922 * Writes data to the object referenced by handle.
923 *
924 * On error, the contents of the buffer that were to be modified are undefined.
925 */
926int
927i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
928 struct drm_file *file_priv)
929{
930 struct drm_i915_gem_pwrite *args = data;
931 struct drm_gem_object *obj;
932 struct drm_i915_gem_object *obj_priv;
933 int ret = 0;
934
935 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
936 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100937 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100938 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700939
940 /* Bounds check destination.
941 *
942 * XXX: This could use review for overflow issues...
943 */
944 if (args->offset > obj->size || args->size > obj->size ||
945 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000946 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700947 return -EINVAL;
948 }
949
950 /* We can only do the GTT pwrite on untiled buffers, as otherwise
951 * it would end up going through the fenced access, and we'll get
952 * different detiling behavior between reading and writing.
953 * pread/pwrite currently are reading and writing from the CPU
954 * perspective, requiring manual detiling by the client.
955 */
Dave Airlie71acb5e2008-12-30 20:31:46 +1000956 if (obj_priv->phys_obj)
957 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
958 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +0100959 dev->gtt_total != 0 &&
960 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Eric Anholt3de09aa2009-03-09 09:42:23 -0700961 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
962 if (ret == -EFAULT) {
963 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
964 file_priv);
965 }
Eric Anholt280b7132009-03-12 16:56:27 -0700966 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
967 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
Eric Anholt40123c12009-03-09 13:42:30 -0700968 } else {
969 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
970 if (ret == -EFAULT) {
971 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
972 file_priv);
973 }
974 }
Eric Anholt673a3942008-07-30 12:06:12 -0700975
976#if WATCH_PWRITE
977 if (ret)
978 DRM_INFO("pwrite failed %d\n", ret);
979#endif
980
Luca Barbieribc9025b2010-02-09 05:49:12 +0000981 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700982
983 return ret;
984}
985
986/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800987 * Called when user space prepares to use an object with the CPU, either
988 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700989 */
990int
991i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
992 struct drm_file *file_priv)
993{
Eric Anholta09ba7f2009-08-29 12:49:51 -0700994 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700995 struct drm_i915_gem_set_domain *args = data;
996 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -0700997 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800998 uint32_t read_domains = args->read_domains;
999 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001000 int ret;
1001
1002 if (!(dev->driver->driver_features & DRIVER_GEM))
1003 return -ENODEV;
1004
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001005 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001006 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001007 return -EINVAL;
1008
Chris Wilson21d509e2009-06-06 09:46:02 +01001009 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001010 return -EINVAL;
1011
1012 /* Having something in the write domain implies it's in the read
1013 * domain, and only that read domain. Enforce that in the request.
1014 */
1015 if (write_domain != 0 && read_domains != write_domain)
1016 return -EINVAL;
1017
Eric Anholt673a3942008-07-30 12:06:12 -07001018 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1019 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001020 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001021 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001022
1023 mutex_lock(&dev->struct_mutex);
Jesse Barnes652c3932009-08-17 13:31:43 -07001024
1025 intel_mark_busy(dev, obj);
1026
Eric Anholt673a3942008-07-30 12:06:12 -07001027#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001028 DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001029 obj, obj->size, read_domains, write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07001030#endif
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001031 if (read_domains & I915_GEM_DOMAIN_GTT) {
1032 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001033
Eric Anholta09ba7f2009-08-29 12:49:51 -07001034 /* Update the LRU on the fence for the CPU access that's
1035 * about to occur.
1036 */
1037 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001038 struct drm_i915_fence_reg *reg =
1039 &dev_priv->fence_regs[obj_priv->fence_reg];
1040 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001041 &dev_priv->mm.fence_list);
1042 }
1043
Eric Anholt02354392008-11-26 13:58:13 -08001044 /* Silently promote "you're not bound, there was nothing to do"
1045 * to success, since the client was just asking us to
1046 * make sure everything was done.
1047 */
1048 if (ret == -EINVAL)
1049 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001050 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001051 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001052 }
1053
Chris Wilson7d1c4802010-08-07 21:45:03 +01001054
1055 /* Maintain LRU order of "inactive" objects */
1056 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1057 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1058
Eric Anholt673a3942008-07-30 12:06:12 -07001059 drm_gem_object_unreference(obj);
1060 mutex_unlock(&dev->struct_mutex);
1061 return ret;
1062}
1063
1064/**
1065 * Called when user space has done writes to this buffer
1066 */
1067int
1068i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1069 struct drm_file *file_priv)
1070{
1071 struct drm_i915_gem_sw_finish *args = data;
1072 struct drm_gem_object *obj;
1073 struct drm_i915_gem_object *obj_priv;
1074 int ret = 0;
1075
1076 if (!(dev->driver->driver_features & DRIVER_GEM))
1077 return -ENODEV;
1078
1079 mutex_lock(&dev->struct_mutex);
1080 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1081 if (obj == NULL) {
1082 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001083 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001084 }
1085
1086#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001087 DRM_INFO("%s: sw_finish %d (%p %zd)\n",
Eric Anholt673a3942008-07-30 12:06:12 -07001088 __func__, args->handle, obj, obj->size);
1089#endif
Daniel Vetter23010e42010-03-08 13:35:02 +01001090 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001091
1092 /* Pinned buffers may be scanout, so flush the cache */
Eric Anholte47c68e2008-11-14 13:35:19 -08001093 if (obj_priv->pin_count)
1094 i915_gem_object_flush_cpu_write_domain(obj);
1095
Eric Anholt673a3942008-07-30 12:06:12 -07001096 drm_gem_object_unreference(obj);
1097 mutex_unlock(&dev->struct_mutex);
1098 return ret;
1099}
1100
1101/**
1102 * Maps the contents of an object, returning the address it is mapped
1103 * into.
1104 *
1105 * While the mapping holds a reference on the contents of the object, it doesn't
1106 * imply a ref on the object itself.
1107 */
1108int
1109i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1110 struct drm_file *file_priv)
1111{
1112 struct drm_i915_gem_mmap *args = data;
1113 struct drm_gem_object *obj;
1114 loff_t offset;
1115 unsigned long addr;
1116
1117 if (!(dev->driver->driver_features & DRIVER_GEM))
1118 return -ENODEV;
1119
1120 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1121 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001122 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001123
1124 offset = args->offset;
1125
1126 down_write(&current->mm->mmap_sem);
1127 addr = do_mmap(obj->filp, 0, args->size,
1128 PROT_READ | PROT_WRITE, MAP_SHARED,
1129 args->offset);
1130 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001131 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001132 if (IS_ERR((void *)addr))
1133 return addr;
1134
1135 args->addr_ptr = (uint64_t) addr;
1136
1137 return 0;
1138}
1139
Jesse Barnesde151cf2008-11-12 10:03:55 -08001140/**
1141 * i915_gem_fault - fault a page into the GTT
1142 * vma: VMA in question
1143 * vmf: fault info
1144 *
1145 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1146 * from userspace. The fault handler takes care of binding the object to
1147 * the GTT (if needed), allocating and programming a fence register (again,
1148 * only if needed based on whether the old reg is still valid or the object
1149 * is tiled) and inserting a new PTE into the faulting process.
1150 *
1151 * Note that the faulting process may involve evicting existing objects
1152 * from the GTT and/or fence registers to make room. So performance may
1153 * suffer if the GTT working set is large or there are few fence registers
1154 * left.
1155 */
1156int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1157{
1158 struct drm_gem_object *obj = vma->vm_private_data;
1159 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001160 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001161 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001162 pgoff_t page_offset;
1163 unsigned long pfn;
1164 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001165 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001166
1167 /* We don't use vmf->pgoff since that has the fake offset */
1168 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1169 PAGE_SHIFT;
1170
1171 /* Now bind it into the GTT if needed */
1172 mutex_lock(&dev->struct_mutex);
1173 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001174 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001175 if (ret)
1176 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001177
Jesse Barnesde151cf2008-11-12 10:03:55 -08001178 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001179 if (ret)
1180 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001181 }
1182
1183 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001184 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001185 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001186 if (ret)
1187 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001188 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001189
Chris Wilson7d1c4802010-08-07 21:45:03 +01001190 if (i915_gem_object_is_inactive(obj_priv))
1191 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1192
Jesse Barnesde151cf2008-11-12 10:03:55 -08001193 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1194 page_offset;
1195
1196 /* Finally, remap it using the new GTT offset */
1197 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001198unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001199 mutex_unlock(&dev->struct_mutex);
1200
1201 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001202 case 0:
1203 case -ERESTARTSYS:
1204 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001205 case -ENOMEM:
1206 case -EAGAIN:
1207 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001208 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001209 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001210 }
1211}
1212
1213/**
1214 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1215 * @obj: obj in question
1216 *
1217 * GEM memory mapping works by handing back to userspace a fake mmap offset
1218 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1219 * up the object based on the offset and sets up the various memory mapping
1220 * structures.
1221 *
1222 * This routine allocates and attaches a fake offset for @obj.
1223 */
1224static int
1225i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1226{
1227 struct drm_device *dev = obj->dev;
1228 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001229 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001230 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001231 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001232 int ret = 0;
1233
1234 /* Set the object up for mmap'ing */
1235 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001236 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001237 if (!list->map)
1238 return -ENOMEM;
1239
1240 map = list->map;
1241 map->type = _DRM_GEM;
1242 map->size = obj->size;
1243 map->handle = obj;
1244
1245 /* Get a DRM GEM mmap offset allocated... */
1246 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1247 obj->size / PAGE_SIZE, 0, 0);
1248 if (!list->file_offset_node) {
1249 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
1250 ret = -ENOMEM;
1251 goto out_free_list;
1252 }
1253
1254 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1255 obj->size / PAGE_SIZE, 0);
1256 if (!list->file_offset_node) {
1257 ret = -ENOMEM;
1258 goto out_free_list;
1259 }
1260
1261 list->hash.key = list->file_offset_node->start;
1262 if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
1263 DRM_ERROR("failed to add to map hash\n");
Chris Wilson5618ca62009-12-02 15:15:30 +00001264 ret = -ENOMEM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001265 goto out_free_mm;
1266 }
1267
1268 /* By now we should be all set, any drm_mmap request on the offset
1269 * below will get to our mmap & fault handler */
1270 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1271
1272 return 0;
1273
1274out_free_mm:
1275 drm_mm_put_block(list->file_offset_node);
1276out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001277 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001278
1279 return ret;
1280}
1281
Chris Wilson901782b2009-07-10 08:18:50 +01001282/**
1283 * i915_gem_release_mmap - remove physical page mappings
1284 * @obj: obj in question
1285 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001286 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001287 * relinquish ownership of the pages back to the system.
1288 *
1289 * It is vital that we remove the page mapping if we have mapped a tiled
1290 * object through the GTT and then lose the fence register due to
1291 * resource pressure. Similarly if the object has been moved out of the
1292 * aperture, than pages mapped into userspace must be revoked. Removing the
1293 * mapping will then trigger a page fault on the next user access, allowing
1294 * fixup by i915_gem_fault().
1295 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001296void
Chris Wilson901782b2009-07-10 08:18:50 +01001297i915_gem_release_mmap(struct drm_gem_object *obj)
1298{
1299 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001300 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001301
1302 if (dev->dev_mapping)
1303 unmap_mapping_range(dev->dev_mapping,
1304 obj_priv->mmap_offset, obj->size, 1);
1305}
1306
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001307static void
1308i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1309{
1310 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001311 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001312 struct drm_gem_mm *mm = dev->mm_private;
1313 struct drm_map_list *list;
1314
1315 list = &obj->map_list;
1316 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1317
1318 if (list->file_offset_node) {
1319 drm_mm_put_block(list->file_offset_node);
1320 list->file_offset_node = NULL;
1321 }
1322
1323 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001324 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001325 list->map = NULL;
1326 }
1327
1328 obj_priv->mmap_offset = 0;
1329}
1330
Jesse Barnesde151cf2008-11-12 10:03:55 -08001331/**
1332 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1333 * @obj: object to check
1334 *
1335 * Return the required GTT alignment for an object, taking into account
1336 * potential fence register mapping if needed.
1337 */
1338static uint32_t
1339i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1340{
1341 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001342 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001343 int start, i;
1344
1345 /*
1346 * Minimum alignment is 4k (GTT page size), but might be greater
1347 * if a fence register is needed for the object.
1348 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001349 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001350 return 4096;
1351
1352 /*
1353 * Previous chips need to be aligned to the size of the smallest
1354 * fence register that can contain the object.
1355 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001356 if (INTEL_INFO(dev)->gen == 3)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001357 start = 1024*1024;
1358 else
1359 start = 512*1024;
1360
1361 for (i = start; i < obj->size; i <<= 1)
1362 ;
1363
1364 return i;
1365}
1366
1367/**
1368 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1369 * @dev: DRM device
1370 * @data: GTT mapping ioctl data
1371 * @file_priv: GEM object info
1372 *
1373 * Simply returns the fake offset to userspace so it can mmap it.
1374 * The mmap call will end up in drm_gem_mmap(), which will set things
1375 * up so we can get faults in the handler above.
1376 *
1377 * The fault handler will take care of binding the object into the GTT
1378 * (since it may have been evicted to make room for something), allocating
1379 * a fence register, and mapping the appropriate aperture address into
1380 * userspace.
1381 */
1382int
1383i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1384 struct drm_file *file_priv)
1385{
1386 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001387 struct drm_gem_object *obj;
1388 struct drm_i915_gem_object *obj_priv;
1389 int ret;
1390
1391 if (!(dev->driver->driver_features & DRIVER_GEM))
1392 return -ENODEV;
1393
1394 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1395 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001396 return -ENOENT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001397
1398 mutex_lock(&dev->struct_mutex);
1399
Daniel Vetter23010e42010-03-08 13:35:02 +01001400 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401
Chris Wilsonab182822009-09-22 18:46:17 +01001402 if (obj_priv->madv != I915_MADV_WILLNEED) {
1403 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1404 drm_gem_object_unreference(obj);
1405 mutex_unlock(&dev->struct_mutex);
1406 return -EINVAL;
1407 }
1408
1409
Jesse Barnesde151cf2008-11-12 10:03:55 -08001410 if (!obj_priv->mmap_offset) {
1411 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson13af1062009-02-11 14:26:31 +00001412 if (ret) {
1413 drm_gem_object_unreference(obj);
1414 mutex_unlock(&dev->struct_mutex);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001415 return ret;
Chris Wilson13af1062009-02-11 14:26:31 +00001416 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001417 }
1418
1419 args->offset = obj_priv->mmap_offset;
1420
Jesse Barnesde151cf2008-11-12 10:03:55 -08001421 /*
1422 * Pull it into the GTT so that we have a page list (makes the
1423 * initial fault faster and any subsequent flushing possible).
1424 */
1425 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001426 ret = i915_gem_object_bind_to_gtt(obj, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001427 if (ret) {
1428 drm_gem_object_unreference(obj);
1429 mutex_unlock(&dev->struct_mutex);
1430 return ret;
1431 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001432 }
1433
1434 drm_gem_object_unreference(obj);
1435 mutex_unlock(&dev->struct_mutex);
1436
1437 return 0;
1438}
1439
Ben Gamari6911a9b2009-04-02 11:24:54 -07001440void
Eric Anholt856fa192009-03-19 14:10:50 -07001441i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001442{
Daniel Vetter23010e42010-03-08 13:35:02 +01001443 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001444 int page_count = obj->size / PAGE_SIZE;
1445 int i;
1446
Eric Anholt856fa192009-03-19 14:10:50 -07001447 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001448 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001449
1450 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001451 return;
1452
Eric Anholt280b7132009-03-12 16:56:27 -07001453 if (obj_priv->tiling_mode != I915_TILING_NONE)
1454 i915_gem_object_save_bit_17_swizzle(obj);
1455
Chris Wilson3ef94da2009-09-14 16:50:29 +01001456 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001457 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001458
1459 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001460 if (obj_priv->dirty)
1461 set_page_dirty(obj_priv->pages[i]);
1462
1463 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001464 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001465
1466 page_cache_release(obj_priv->pages[i]);
1467 }
Eric Anholt673a3942008-07-30 12:06:12 -07001468 obj_priv->dirty = 0;
1469
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001470 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001471 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001472}
1473
Daniel Vettere35a41d2010-02-11 22:13:59 +01001474static uint32_t
Daniel Vettera6910432010-02-02 17:08:37 +01001475i915_gem_next_request_seqno(struct drm_device *dev,
1476 struct intel_ring_buffer *ring)
Daniel Vettere35a41d2010-02-11 22:13:59 +01001477{
1478 drm_i915_private_t *dev_priv = dev->dev_private;
1479
Daniel Vettera6910432010-02-02 17:08:37 +01001480 ring->outstanding_lazy_request = true;
1481
Daniel Vettere35a41d2010-02-11 22:13:59 +01001482 return dev_priv->next_seqno;
1483}
1484
Eric Anholt673a3942008-07-30 12:06:12 -07001485static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001486i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001487 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001488{
1489 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001490 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001491 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
1492
Zou Nan hai852835f2010-05-21 09:08:56 +08001493 BUG_ON(ring == NULL);
1494 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001495
1496 /* Add a reference if we're newly entering the active list. */
1497 if (!obj_priv->active) {
1498 drm_gem_object_reference(obj);
1499 obj_priv->active = 1;
1500 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001501
Eric Anholt673a3942008-07-30 12:06:12 -07001502 /* Move from whatever list we were on to the tail of execution. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001503 list_move_tail(&obj_priv->list, &ring->active_list);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001504 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001505}
1506
Eric Anholtce44b0e2008-11-06 16:00:31 -08001507static void
1508i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1509{
1510 struct drm_device *dev = obj->dev;
1511 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001512 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001513
1514 BUG_ON(!obj_priv->active);
1515 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1516 obj_priv->last_rendering_seqno = 0;
1517}
Eric Anholt673a3942008-07-30 12:06:12 -07001518
Chris Wilson963b4832009-09-20 23:03:54 +01001519/* Immediately discard the backing storage */
1520static void
1521i915_gem_object_truncate(struct drm_gem_object *obj)
1522{
Daniel Vetter23010e42010-03-08 13:35:02 +01001523 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001524 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001525
Chris Wilsonae9fed62010-08-07 11:01:30 +01001526 /* Our goal here is to return as much of the memory as
1527 * is possible back to the system as we are called from OOM.
1528 * To do this we must instruct the shmfs to drop all of its
1529 * backing pages, *now*. Here we mirror the actions taken
1530 * when by shmem_delete_inode() to release the backing store.
1531 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001532 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001533 truncate_inode_pages(inode->i_mapping, 0);
1534 if (inode->i_op->truncate_range)
1535 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001536
1537 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001538}
1539
1540static inline int
1541i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1542{
1543 return obj_priv->madv == I915_MADV_DONTNEED;
1544}
1545
Eric Anholt673a3942008-07-30 12:06:12 -07001546static void
1547i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1548{
1549 struct drm_device *dev = obj->dev;
1550 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001551 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001552
1553 i915_verify_inactive(dev, __FILE__, __LINE__);
1554 if (obj_priv->pin_count != 0)
1555 list_del_init(&obj_priv->list);
1556 else
1557 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1558
Daniel Vetter99fcb762010-02-07 16:20:18 +01001559 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1560
Eric Anholtce44b0e2008-11-06 16:00:31 -08001561 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001562 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001563 if (obj_priv->active) {
1564 obj_priv->active = 0;
1565 drm_gem_object_unreference(obj);
1566 }
1567 i915_verify_inactive(dev, __FILE__, __LINE__);
1568}
1569
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001570void
Daniel Vetter63560392010-02-19 11:51:59 +01001571i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001572 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001573 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001574{
1575 drm_i915_private_t *dev_priv = dev->dev_private;
1576 struct drm_i915_gem_object *obj_priv, *next;
1577
1578 list_for_each_entry_safe(obj_priv, next,
1579 &dev_priv->mm.gpu_write_list,
1580 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001581 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001582
Chris Wilson2b6efaa2010-09-14 17:04:02 +01001583 if (obj->write_domain & flush_domains &&
1584 obj_priv->ring == ring) {
Daniel Vetter63560392010-02-19 11:51:59 +01001585 uint32_t old_write_domain = obj->write_domain;
1586
1587 obj->write_domain = 0;
1588 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001589 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001590
1591 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001592 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1593 struct drm_i915_fence_reg *reg =
1594 &dev_priv->fence_regs[obj_priv->fence_reg];
1595 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001596 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001597 }
Daniel Vetter63560392010-02-19 11:51:59 +01001598
1599 trace_i915_gem_object_change_domain(obj,
1600 obj->read_domains,
1601 old_write_domain);
1602 }
1603 }
1604}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001605
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001606uint32_t
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001607i915_add_request(struct drm_device *dev,
1608 struct drm_file *file_priv,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001609 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001610 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001611{
1612 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtb9624422009-06-03 07:27:35 +00001613 struct drm_i915_file_private *i915_file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001614 uint32_t seqno;
1615 int was_empty;
Eric Anholt673a3942008-07-30 12:06:12 -07001616
Eric Anholtb9624422009-06-03 07:27:35 +00001617 if (file_priv != NULL)
1618 i915_file_priv = file_priv->driver_priv;
1619
Chris Wilson8dc5d142010-08-12 12:36:12 +01001620 if (request == NULL) {
1621 request = kzalloc(sizeof(*request), GFP_KERNEL);
1622 if (request == NULL)
1623 return 0;
1624 }
Eric Anholt673a3942008-07-30 12:06:12 -07001625
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001626 seqno = ring->add_request(dev, ring, file_priv, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001627
1628 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001629 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001630 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001631 was_empty = list_empty(&ring->request_list);
1632 list_add_tail(&request->list, &ring->request_list);
1633
Eric Anholtb9624422009-06-03 07:27:35 +00001634 if (i915_file_priv) {
1635 list_add_tail(&request->client_list,
1636 &i915_file_priv->mm.request_list);
1637 } else {
1638 INIT_LIST_HEAD(&request->client_list);
1639 }
Eric Anholt673a3942008-07-30 12:06:12 -07001640
Ben Gamarif65d9422009-09-14 17:48:44 -04001641 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001642 mod_timer(&dev_priv->hangcheck_timer,
1643 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001644 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001645 queue_delayed_work(dev_priv->wq,
1646 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001647 }
Eric Anholt673a3942008-07-30 12:06:12 -07001648 return seqno;
1649}
1650
1651/**
1652 * Command execution barrier
1653 *
1654 * Ensures that all commands in the ring are finished
1655 * before signalling the CPU
1656 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001657static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001658i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001659{
Eric Anholt673a3942008-07-30 12:06:12 -07001660 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001661
1662 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001663 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001664 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001665
1666 ring->flush(dev, ring,
1667 I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001668}
1669
1670/**
1671 * Moves buffers associated only with the given active seqno from the active
1672 * to inactive list, potentially freeing them.
1673 */
1674static void
1675i915_gem_retire_request(struct drm_device *dev,
1676 struct drm_i915_gem_request *request)
1677{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001678 trace_i915_gem_request_retire(dev, request->seqno);
1679
Eric Anholt673a3942008-07-30 12:06:12 -07001680 /* Move any buffers on the active list that are no longer referenced
1681 * by the ringbuffer to the flushing/inactive lists as appropriate.
1682 */
Zou Nan hai852835f2010-05-21 09:08:56 +08001683 while (!list_empty(&request->ring->active_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001684 struct drm_gem_object *obj;
1685 struct drm_i915_gem_object *obj_priv;
1686
Zou Nan hai852835f2010-05-21 09:08:56 +08001687 obj_priv = list_first_entry(&request->ring->active_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001688 struct drm_i915_gem_object,
1689 list);
Daniel Vettera8089e82010-04-09 19:05:09 +00001690 obj = &obj_priv->base;
Eric Anholt673a3942008-07-30 12:06:12 -07001691
1692 /* If the seqno being retired doesn't match the oldest in the
1693 * list, then the oldest in the list must still be newer than
1694 * this seqno.
1695 */
1696 if (obj_priv->last_rendering_seqno != request->seqno)
Chris Wilsonde227ef2010-07-03 07:58:38 +01001697 return;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001698
Eric Anholt673a3942008-07-30 12:06:12 -07001699#if WATCH_LRU
1700 DRM_INFO("%s: retire %d moves to inactive list %p\n",
1701 __func__, request->seqno, obj);
1702#endif
1703
Eric Anholtce44b0e2008-11-06 16:00:31 -08001704 if (obj->write_domain != 0)
1705 i915_gem_object_move_to_flushing(obj);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001706 else
Eric Anholt673a3942008-07-30 12:06:12 -07001707 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001708 }
1709}
1710
1711/**
1712 * Returns true if seq1 is later than seq2.
1713 */
Ben Gamari22be1722009-09-14 17:48:43 -04001714bool
Eric Anholt673a3942008-07-30 12:06:12 -07001715i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1716{
1717 return (int32_t)(seq1 - seq2) >= 0;
1718}
1719
1720uint32_t
Zou Nan hai852835f2010-05-21 09:08:56 +08001721i915_get_gem_seqno(struct drm_device *dev,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001722 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001723{
Zou Nan hai852835f2010-05-21 09:08:56 +08001724 return ring->get_gem_seqno(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001725}
1726
1727/**
1728 * This function clears the request list as sequence numbers are passed.
1729 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001730static void
1731i915_gem_retire_requests_ring(struct drm_device *dev,
1732 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001733{
1734 drm_i915_private_t *dev_priv = dev->dev_private;
1735 uint32_t seqno;
1736
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001737 if (!ring->status_page.page_addr
Zou Nan hai852835f2010-05-21 09:08:56 +08001738 || list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001739 return;
1740
Zou Nan hai852835f2010-05-21 09:08:56 +08001741 seqno = i915_get_gem_seqno(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001742
Zou Nan hai852835f2010-05-21 09:08:56 +08001743 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001744 struct drm_i915_gem_request *request;
1745 uint32_t retiring_seqno;
1746
Zou Nan hai852835f2010-05-21 09:08:56 +08001747 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001748 struct drm_i915_gem_request,
1749 list);
1750 retiring_seqno = request->seqno;
1751
1752 if (i915_seqno_passed(seqno, retiring_seqno) ||
Ben Gamariba1234d2009-09-14 17:48:47 -04001753 atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001754 i915_gem_retire_request(dev, request);
1755
1756 list_del(&request->list);
Eric Anholtb9624422009-06-03 07:27:35 +00001757 list_del(&request->client_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07001758 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07001759 } else
1760 break;
1761 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001762
1763 if (unlikely (dev_priv->trace_irq_seqno &&
1764 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001765
1766 ring->user_irq_put(dev, ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001767 dev_priv->trace_irq_seqno = 0;
1768 }
Eric Anholt673a3942008-07-30 12:06:12 -07001769}
1770
1771void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001772i915_gem_retire_requests(struct drm_device *dev)
1773{
1774 drm_i915_private_t *dev_priv = dev->dev_private;
1775
Chris Wilsonbe726152010-07-23 23:18:50 +01001776 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1777 struct drm_i915_gem_object *obj_priv, *tmp;
1778
1779 /* We must be careful that during unbind() we do not
1780 * accidentally infinitely recurse into retire requests.
1781 * Currently:
1782 * retire -> free -> unbind -> wait -> retire_ring
1783 */
1784 list_for_each_entry_safe(obj_priv, tmp,
1785 &dev_priv->mm.deferred_free_list,
1786 list)
1787 i915_gem_free_object_tail(&obj_priv->base);
1788 }
1789
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001790 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1791 if (HAS_BSD(dev))
1792 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1793}
1794
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001795static void
Eric Anholt673a3942008-07-30 12:06:12 -07001796i915_gem_retire_work_handler(struct work_struct *work)
1797{
1798 drm_i915_private_t *dev_priv;
1799 struct drm_device *dev;
1800
1801 dev_priv = container_of(work, drm_i915_private_t,
1802 mm.retire_work.work);
1803 dev = dev_priv->dev;
1804
1805 mutex_lock(&dev->struct_mutex);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001806 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001807
Keith Packard6dbe2772008-10-14 21:41:13 -07001808 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001809 (!list_empty(&dev_priv->render_ring.request_list) ||
1810 (HAS_BSD(dev) &&
1811 !list_empty(&dev_priv->bsd_ring.request_list))))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001812 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001813 mutex_unlock(&dev->struct_mutex);
1814}
1815
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001816int
Zou Nan hai852835f2010-05-21 09:08:56 +08001817i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001818 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001819{
1820 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001821 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001822 int ret = 0;
1823
1824 BUG_ON(seqno == 0);
1825
Daniel Vettere35a41d2010-02-11 22:13:59 +01001826 if (seqno == dev_priv->next_seqno) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01001827 seqno = i915_add_request(dev, NULL, NULL, ring);
Daniel Vettere35a41d2010-02-11 22:13:59 +01001828 if (seqno == 0)
1829 return -ENOMEM;
1830 }
1831
Ben Gamariba1234d2009-09-14 17:48:47 -04001832 if (atomic_read(&dev_priv->mm.wedged))
Ben Gamariffed1d02009-09-14 17:48:41 -04001833 return -EIO;
1834
Zou Nan hai852835f2010-05-21 09:08:56 +08001835 if (!i915_seqno_passed(ring->get_gem_seqno(dev, ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07001836 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001837 ier = I915_READ(DEIER) | I915_READ(GTIER);
1838 else
1839 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001840 if (!ier) {
1841 DRM_ERROR("something (likely vbetool) disabled "
1842 "interrupts, re-enabling\n");
1843 i915_driver_irq_preinstall(dev);
1844 i915_driver_irq_postinstall(dev);
1845 }
1846
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001847 trace_i915_gem_request_wait_begin(dev, seqno);
1848
Zou Nan hai852835f2010-05-21 09:08:56 +08001849 ring->waiting_gem_seqno = seqno;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001850 ring->user_irq_get(dev, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001851 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08001852 ret = wait_event_interruptible(ring->irq_queue,
1853 i915_seqno_passed(
1854 ring->get_gem_seqno(dev, ring), seqno)
1855 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001856 else
Zou Nan hai852835f2010-05-21 09:08:56 +08001857 wait_event(ring->irq_queue,
1858 i915_seqno_passed(
1859 ring->get_gem_seqno(dev, ring), seqno)
1860 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001861
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001862 ring->user_irq_put(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001863 ring->waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001864
1865 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001866 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001867 if (atomic_read(&dev_priv->mm.wedged))
Eric Anholt673a3942008-07-30 12:06:12 -07001868 ret = -EIO;
1869
1870 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01001871 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
1872 __func__, ret, seqno, ring->get_gem_seqno(dev, ring),
1873 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001874
1875 /* Directly dispatch request retiring. While we have the work queue
1876 * to handle this, the waiter on a request often wants an associated
1877 * buffer to have made it to the inactive list, and we would need
1878 * a separate wait queue to handle that.
1879 */
1880 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001881 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001882
1883 return ret;
1884}
1885
Daniel Vetter48764bf2009-09-15 22:57:32 +02001886/**
1887 * Waits for a sequence number to be signaled, and cleans up the
1888 * request and object lists appropriately for that event.
1889 */
1890static int
Zou Nan hai852835f2010-05-21 09:08:56 +08001891i915_wait_request(struct drm_device *dev, uint32_t seqno,
1892 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02001893{
Zou Nan hai852835f2010-05-21 09:08:56 +08001894 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001895}
1896
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001897static void
1898i915_gem_flush(struct drm_device *dev,
1899 uint32_t invalidate_domains,
1900 uint32_t flush_domains)
1901{
1902 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01001903
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001904 if (flush_domains & I915_GEM_DOMAIN_CPU)
1905 drm_agp_chipset_flush(dev);
Daniel Vetter8bff9172010-02-11 22:19:40 +01001906
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001907 dev_priv->render_ring.flush(dev, &dev_priv->render_ring,
1908 invalidate_domains,
1909 flush_domains);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001910
1911 if (HAS_BSD(dev))
1912 dev_priv->bsd_ring.flush(dev, &dev_priv->bsd_ring,
1913 invalidate_domains,
1914 flush_domains);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001915}
1916
Eric Anholt673a3942008-07-30 12:06:12 -07001917/**
1918 * Ensures that all rendering to the object has completed and the object is
1919 * safe to unbind from the GTT or access from the CPU.
1920 */
1921static int
Chris Wilson2cf34d72010-09-14 13:03:28 +01001922i915_gem_object_wait_rendering(struct drm_gem_object *obj,
1923 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07001924{
1925 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001926 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001927 int ret;
1928
Eric Anholte47c68e2008-11-14 13:35:19 -08001929 /* This function only exists to support waiting for existing rendering,
1930 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001931 */
Eric Anholte47c68e2008-11-14 13:35:19 -08001932 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001933
1934 /* If there is rendering queued on the buffer being evicted, wait for
1935 * it.
1936 */
1937 if (obj_priv->active) {
1938#if WATCH_BUF
1939 DRM_INFO("%s: object %p wait for seqno %08x\n",
1940 __func__, obj, obj_priv->last_rendering_seqno);
1941#endif
Chris Wilson2cf34d72010-09-14 13:03:28 +01001942 ret = i915_do_wait_request(dev,
1943 obj_priv->last_rendering_seqno,
1944 interruptible,
1945 obj_priv->ring);
1946 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07001947 return ret;
1948 }
1949
1950 return 0;
1951}
1952
1953/**
1954 * Unbinds an object from the GTT aperture.
1955 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08001956int
Eric Anholt673a3942008-07-30 12:06:12 -07001957i915_gem_object_unbind(struct drm_gem_object *obj)
1958{
1959 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001960 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001961 int ret = 0;
1962
1963#if WATCH_BUF
1964 DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
1965 DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
1966#endif
1967 if (obj_priv->gtt_space == NULL)
1968 return 0;
1969
1970 if (obj_priv->pin_count != 0) {
1971 DRM_ERROR("Attempting to unbind pinned buffer\n");
1972 return -EINVAL;
1973 }
1974
Eric Anholt5323fd02009-09-09 11:50:45 -07001975 /* blow away mappings if mapped through GTT */
1976 i915_gem_release_mmap(obj);
1977
Eric Anholt673a3942008-07-30 12:06:12 -07001978 /* Move the object to the CPU domain to ensure that
1979 * any possible CPU writes while it's not in the GTT
1980 * are flushed when we go to remap it. This will
1981 * also ensure that all pending GPU writes are finished
1982 * before we unbind.
1983 */
Eric Anholte47c68e2008-11-14 13:35:19 -08001984 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01001985 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07001986 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01001987 /* Continue on if we fail due to EIO, the GPU is hung so we
1988 * should be safe and we need to cleanup or else we might
1989 * cause memory corruption through use-after-free.
1990 */
Eric Anholt673a3942008-07-30 12:06:12 -07001991
Daniel Vetter96b47b62009-12-15 17:50:00 +01001992 /* release the fence reg _after_ flushing */
1993 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
1994 i915_gem_clear_fence_reg(obj);
1995
Eric Anholt673a3942008-07-30 12:06:12 -07001996 if (obj_priv->agp_mem != NULL) {
1997 drm_unbind_agp(obj_priv->agp_mem);
1998 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
1999 obj_priv->agp_mem = NULL;
2000 }
2001
Eric Anholt856fa192009-03-19 14:10:50 -07002002 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002003 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002004
2005 if (obj_priv->gtt_space) {
2006 atomic_dec(&dev->gtt_count);
2007 atomic_sub(obj->size, &dev->gtt_memory);
2008
2009 drm_mm_put_block(obj_priv->gtt_space);
2010 obj_priv->gtt_space = NULL;
2011 }
2012
2013 /* Remove ourselves from the LRU list if present. */
2014 if (!list_empty(&obj_priv->list))
2015 list_del_init(&obj_priv->list);
2016
Chris Wilson963b4832009-09-20 23:03:54 +01002017 if (i915_gem_object_is_purgeable(obj_priv))
2018 i915_gem_object_truncate(obj);
2019
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002020 trace_i915_gem_object_unbind(obj);
2021
Chris Wilson8dc17752010-07-23 23:18:51 +01002022 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002023}
2024
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002025int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002026i915_gpu_idle(struct drm_device *dev)
2027{
2028 drm_i915_private_t *dev_priv = dev->dev_private;
2029 bool lists_empty;
Zou Nan hai852835f2010-05-21 09:08:56 +08002030 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002031
Zou Nan haid1b851f2010-05-21 09:08:57 +08002032 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2033 list_empty(&dev_priv->render_ring.active_list) &&
2034 (!HAS_BSD(dev) ||
2035 list_empty(&dev_priv->bsd_ring.active_list)));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002036 if (lists_empty)
2037 return 0;
2038
2039 /* Flush everything onto the inactive list. */
2040 i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Daniel Vetter4fc6ee72010-02-11 22:53:20 +01002041
2042 ret = i915_wait_request(dev,
2043 i915_gem_next_request_seqno(dev, &dev_priv->render_ring),
2044 &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002045 if (ret)
2046 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002047
2048 if (HAS_BSD(dev)) {
Daniel Vetter4fc6ee72010-02-11 22:53:20 +01002049 ret = i915_wait_request(dev,
2050 i915_gem_next_request_seqno(dev, &dev_priv->bsd_ring),
2051 &dev_priv->bsd_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002052 if (ret)
2053 return ret;
2054 }
2055
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002056 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002057}
2058
Ben Gamari6911a9b2009-04-02 11:24:54 -07002059int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002060i915_gem_object_get_pages(struct drm_gem_object *obj,
2061 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002062{
Daniel Vetter23010e42010-03-08 13:35:02 +01002063 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002064 int page_count, i;
2065 struct address_space *mapping;
2066 struct inode *inode;
2067 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002068
Daniel Vetter778c3542010-05-13 11:49:44 +02002069 BUG_ON(obj_priv->pages_refcount
2070 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2071
Eric Anholt856fa192009-03-19 14:10:50 -07002072 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002073 return 0;
2074
2075 /* Get the list of pages out of our struct file. They'll be pinned
2076 * at this point until we release them.
2077 */
2078 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002079 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002080 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002081 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002082 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002083 return -ENOMEM;
2084 }
2085
2086 inode = obj->filp->f_path.dentry->d_inode;
2087 mapping = inode->i_mapping;
2088 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002089 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002090 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002091 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002092 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002093 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002094 if (IS_ERR(page))
2095 goto err_pages;
2096
Eric Anholt856fa192009-03-19 14:10:50 -07002097 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002098 }
Eric Anholt280b7132009-03-12 16:56:27 -07002099
2100 if (obj_priv->tiling_mode != I915_TILING_NONE)
2101 i915_gem_object_do_bit_17_swizzle(obj);
2102
Eric Anholt673a3942008-07-30 12:06:12 -07002103 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002104
2105err_pages:
2106 while (i--)
2107 page_cache_release(obj_priv->pages[i]);
2108
2109 drm_free_large(obj_priv->pages);
2110 obj_priv->pages = NULL;
2111 obj_priv->pages_refcount--;
2112 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002113}
2114
Eric Anholt4e901fd2009-10-26 16:44:17 -07002115static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2116{
2117 struct drm_gem_object *obj = reg->obj;
2118 struct drm_device *dev = obj->dev;
2119 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002120 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002121 int regnum = obj_priv->fence_reg;
2122 uint64_t val;
2123
2124 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2125 0xfffff000) << 32;
2126 val |= obj_priv->gtt_offset & 0xfffff000;
2127 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2128 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2129
2130 if (obj_priv->tiling_mode == I915_TILING_Y)
2131 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2132 val |= I965_FENCE_REG_VALID;
2133
2134 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2135}
2136
Jesse Barnesde151cf2008-11-12 10:03:55 -08002137static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2138{
2139 struct drm_gem_object *obj = reg->obj;
2140 struct drm_device *dev = obj->dev;
2141 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002142 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002143 int regnum = obj_priv->fence_reg;
2144 uint64_t val;
2145
2146 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2147 0xfffff000) << 32;
2148 val |= obj_priv->gtt_offset & 0xfffff000;
2149 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2150 if (obj_priv->tiling_mode == I915_TILING_Y)
2151 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2152 val |= I965_FENCE_REG_VALID;
2153
2154 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2155}
2156
2157static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2158{
2159 struct drm_gem_object *obj = reg->obj;
2160 struct drm_device *dev = obj->dev;
2161 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002162 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002163 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002164 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002165 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002166 uint32_t pitch_val;
2167
2168 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2169 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002170 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002171 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002172 return;
2173 }
2174
Jesse Barnes0f973f22009-01-26 17:10:45 -08002175 if (obj_priv->tiling_mode == I915_TILING_Y &&
2176 HAS_128_BYTE_Y_TILING(dev))
2177 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002178 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002179 tile_width = 512;
2180
2181 /* Note: pitch better be a power of two tile widths */
2182 pitch_val = obj_priv->stride / tile_width;
2183 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002184
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002185 if (obj_priv->tiling_mode == I915_TILING_Y &&
2186 HAS_128_BYTE_Y_TILING(dev))
2187 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2188 else
2189 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2190
Jesse Barnesde151cf2008-11-12 10:03:55 -08002191 val = obj_priv->gtt_offset;
2192 if (obj_priv->tiling_mode == I915_TILING_Y)
2193 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2194 val |= I915_FENCE_SIZE_BITS(obj->size);
2195 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2196 val |= I830_FENCE_REG_VALID;
2197
Eric Anholtdc529a42009-03-10 22:34:49 -07002198 if (regnum < 8)
2199 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2200 else
2201 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2202 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002203}
2204
2205static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2206{
2207 struct drm_gem_object *obj = reg->obj;
2208 struct drm_device *dev = obj->dev;
2209 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002210 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002211 int regnum = obj_priv->fence_reg;
2212 uint32_t val;
2213 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002214 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002215
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002216 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002217 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002218 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002219 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002220 return;
2221 }
2222
Eric Anholte76a16d2009-05-26 17:44:56 -07002223 pitch_val = obj_priv->stride / 128;
2224 pitch_val = ffs(pitch_val) - 1;
2225 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2226
Jesse Barnesde151cf2008-11-12 10:03:55 -08002227 val = obj_priv->gtt_offset;
2228 if (obj_priv->tiling_mode == I915_TILING_Y)
2229 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002230 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2231 WARN_ON(fence_size_bits & ~0x00000f00);
2232 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002233 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2234 val |= I830_FENCE_REG_VALID;
2235
2236 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002237}
2238
Chris Wilson2cf34d72010-09-14 13:03:28 +01002239static int i915_find_fence_reg(struct drm_device *dev,
2240 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002241{
2242 struct drm_i915_fence_reg *reg = NULL;
2243 struct drm_i915_gem_object *obj_priv = NULL;
2244 struct drm_i915_private *dev_priv = dev->dev_private;
2245 struct drm_gem_object *obj = NULL;
2246 int i, avail, ret;
2247
2248 /* First try to find a free reg */
2249 avail = 0;
2250 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2251 reg = &dev_priv->fence_regs[i];
2252 if (!reg->obj)
2253 return i;
2254
Daniel Vetter23010e42010-03-08 13:35:02 +01002255 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002256 if (!obj_priv->pin_count)
2257 avail++;
2258 }
2259
2260 if (avail == 0)
2261 return -ENOSPC;
2262
2263 /* None available, try to steal one or wait for a user to finish */
2264 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002265 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2266 lru_list) {
2267 obj = reg->obj;
2268 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002269
2270 if (obj_priv->pin_count)
2271 continue;
2272
2273 /* found one! */
2274 i = obj_priv->fence_reg;
2275 break;
2276 }
2277
2278 BUG_ON(i == I915_FENCE_REG_NONE);
2279
2280 /* We only have a reference on obj from the active list. put_fence_reg
2281 * might drop that one, causing a use-after-free in it. So hold a
2282 * private reference to obj like the other callers of put_fence_reg
2283 * (set_tiling ioctl) do. */
2284 drm_gem_object_reference(obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002285 ret = i915_gem_object_put_fence_reg(obj, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002286 drm_gem_object_unreference(obj);
2287 if (ret != 0)
2288 return ret;
2289
2290 return i;
2291}
2292
Jesse Barnesde151cf2008-11-12 10:03:55 -08002293/**
2294 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2295 * @obj: object to map through a fence reg
2296 *
2297 * When mapping objects through the GTT, userspace wants to be able to write
2298 * to them without having to worry about swizzling if the object is tiled.
2299 *
2300 * This function walks the fence regs looking for a free one for @obj,
2301 * stealing one if it can't find any.
2302 *
2303 * It then sets up the reg based on the object's properties: address, pitch
2304 * and tiling format.
2305 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002306int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002307i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2308 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002309{
2310 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002311 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002312 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002313 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002314 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002315
Eric Anholta09ba7f2009-08-29 12:49:51 -07002316 /* Just update our place in the LRU if our fence is getting used. */
2317 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002318 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2319 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002320 return 0;
2321 }
2322
Jesse Barnesde151cf2008-11-12 10:03:55 -08002323 switch (obj_priv->tiling_mode) {
2324 case I915_TILING_NONE:
2325 WARN(1, "allocating a fence for non-tiled object?\n");
2326 break;
2327 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002328 if (!obj_priv->stride)
2329 return -EINVAL;
2330 WARN((obj_priv->stride & (512 - 1)),
2331 "object 0x%08x is X tiled but has non-512B pitch\n",
2332 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002333 break;
2334 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002335 if (!obj_priv->stride)
2336 return -EINVAL;
2337 WARN((obj_priv->stride & (128 - 1)),
2338 "object 0x%08x is Y tiled but has non-128B pitch\n",
2339 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002340 break;
2341 }
2342
Chris Wilson2cf34d72010-09-14 13:03:28 +01002343 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002344 if (ret < 0)
2345 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002346
Daniel Vetterae3db242010-02-19 11:51:58 +01002347 obj_priv->fence_reg = ret;
2348 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002349 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002350
Jesse Barnesde151cf2008-11-12 10:03:55 -08002351 reg->obj = obj;
2352
Chris Wilsone259bef2010-09-17 00:32:02 +01002353 switch (INTEL_INFO(dev)->gen) {
2354 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002355 sandybridge_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002356 break;
2357 case 5:
2358 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002359 i965_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002360 break;
2361 case 3:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002362 i915_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002363 break;
2364 case 2:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002365 i830_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002366 break;
2367 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002368
Daniel Vetterae3db242010-02-19 11:51:58 +01002369 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2370 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002371
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002372 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002373}
2374
2375/**
2376 * i915_gem_clear_fence_reg - clear out fence register info
2377 * @obj: object to clear
2378 *
2379 * Zeroes out the fence register itself and clears out the associated
2380 * data structures in dev_priv and obj_priv.
2381 */
2382static void
2383i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2384{
2385 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002386 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002387 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002388 struct drm_i915_fence_reg *reg =
2389 &dev_priv->fence_regs[obj_priv->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002390 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002391
Chris Wilsone259bef2010-09-17 00:32:02 +01002392 switch (INTEL_INFO(dev)->gen) {
2393 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002394 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2395 (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002396 break;
2397 case 5:
2398 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002399 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002400 break;
2401 case 3:
2402 if (obj_priv->fence_reg > 8)
2403 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002404 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002405 case 2:
2406 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002407
2408 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002409 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002410 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002411
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002412 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002413 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002414 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002415}
2416
Eric Anholt673a3942008-07-30 12:06:12 -07002417/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002418 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2419 * to the buffer to finish, and then resets the fence register.
2420 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002421 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002422 *
2423 * Zeroes out the fence register itself and clears out the associated
2424 * data structures in dev_priv and obj_priv.
2425 */
2426int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002427i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2428 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002429{
2430 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002431 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002432
2433 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2434 return 0;
2435
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002436 /* If we've changed tiling, GTT-mappings of the object
2437 * need to re-fault to ensure that the correct fence register
2438 * setup is in place.
2439 */
2440 i915_gem_release_mmap(obj);
2441
Chris Wilson52dc7d32009-06-06 09:46:01 +01002442 /* On the i915, GPU access to tiled buffers is via a fence,
2443 * therefore we must wait for any outstanding access to complete
2444 * before clearing the fence.
2445 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002446 if (INTEL_INFO(dev)->gen < 4) {
Chris Wilson52dc7d32009-06-06 09:46:01 +01002447 int ret;
2448
Chris Wilson2cf34d72010-09-14 13:03:28 +01002449 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002450 if (ret)
2451 return ret;
2452
Chris Wilson2cf34d72010-09-14 13:03:28 +01002453 ret = i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002454 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002455 return ret;
2456 }
2457
Daniel Vetter4a726612010-02-01 13:59:16 +01002458 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002459 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002460
2461 return 0;
2462}
2463
2464/**
Eric Anholt673a3942008-07-30 12:06:12 -07002465 * Finds free space in the GTT aperture and binds the object there.
2466 */
2467static int
2468i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2469{
2470 struct drm_device *dev = obj->dev;
2471 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002472 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002473 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002474 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002475 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002476
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002477 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002478 DRM_ERROR("Attempting to bind a purgeable object\n");
2479 return -EINVAL;
2480 }
2481
Eric Anholt673a3942008-07-30 12:06:12 -07002482 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002483 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002484 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002485 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2486 return -EINVAL;
2487 }
2488
Chris Wilson654fc602010-05-27 13:18:21 +01002489 /* If the object is bigger than the entire aperture, reject it early
2490 * before evicting everything in a vain attempt to find space.
2491 */
2492 if (obj->size > dev->gtt_total) {
2493 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2494 return -E2BIG;
2495 }
2496
Eric Anholt673a3942008-07-30 12:06:12 -07002497 search_free:
2498 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2499 obj->size, alignment, 0);
2500 if (free_space != NULL) {
2501 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2502 alignment);
Daniel Vetterdb3307a2010-07-02 15:02:12 +01002503 if (obj_priv->gtt_space != NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002504 obj_priv->gtt_offset = obj_priv->gtt_space->start;
Eric Anholt673a3942008-07-30 12:06:12 -07002505 }
2506 if (obj_priv->gtt_space == NULL) {
2507 /* If the gtt is empty and we're still having trouble
2508 * fitting our object in, we're out of memory.
2509 */
2510#if WATCH_LRU
2511 DRM_INFO("%s: GTT full, evicting something\n", __func__);
2512#endif
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002513 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002514 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002515 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002516
Eric Anholt673a3942008-07-30 12:06:12 -07002517 goto search_free;
2518 }
2519
2520#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02002521 DRM_INFO("Binding object of size %zd at 0x%08x\n",
Eric Anholt673a3942008-07-30 12:06:12 -07002522 obj->size, obj_priv->gtt_offset);
2523#endif
Chris Wilson4bdadb92010-01-27 13:36:32 +00002524 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002525 if (ret) {
2526 drm_mm_put_block(obj_priv->gtt_space);
2527 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002528
2529 if (ret == -ENOMEM) {
2530 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002531 ret = i915_gem_evict_something(dev, obj->size,
2532 alignment);
Chris Wilson07f73f62009-09-14 16:50:30 +01002533 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002534 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002535 if (gfpmask) {
2536 gfpmask = 0;
2537 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002538 }
2539
2540 return ret;
2541 }
2542
2543 goto search_free;
2544 }
2545
Eric Anholt673a3942008-07-30 12:06:12 -07002546 return ret;
2547 }
2548
Eric Anholt673a3942008-07-30 12:06:12 -07002549 /* Create an AGP memory structure pointing at our pages, and bind it
2550 * into the GTT.
2551 */
2552 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002553 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002554 obj->size >> PAGE_SHIFT,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002555 obj_priv->gtt_offset,
2556 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002557 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002558 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002559 drm_mm_put_block(obj_priv->gtt_space);
2560 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002561
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002562 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002563 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002564 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002565
2566 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002567 }
2568 atomic_inc(&dev->gtt_count);
2569 atomic_add(obj->size, &dev->gtt_memory);
2570
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002571 /* keep track of bounds object by adding it to the inactive list */
2572 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
2573
Eric Anholt673a3942008-07-30 12:06:12 -07002574 /* Assert that the object is not currently in any GPU domain. As it
2575 * wasn't in the GTT, there shouldn't be any way it could have been in
2576 * a GPU cache
2577 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002578 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2579 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002580
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002581 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2582
Eric Anholt673a3942008-07-30 12:06:12 -07002583 return 0;
2584}
2585
2586void
2587i915_gem_clflush_object(struct drm_gem_object *obj)
2588{
Daniel Vetter23010e42010-03-08 13:35:02 +01002589 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002590
2591 /* If we don't have a page list set up, then we're not pinned
2592 * to GPU, and we can ignore the cache flush because it'll happen
2593 * again at bind time.
2594 */
Eric Anholt856fa192009-03-19 14:10:50 -07002595 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002596 return;
2597
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002598 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002599
Eric Anholt856fa192009-03-19 14:10:50 -07002600 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002601}
2602
Eric Anholte47c68e2008-11-14 13:35:19 -08002603/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002604static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002605i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2606 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002607{
2608 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002609 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002610
2611 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002612 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002613
2614 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002615 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002616 i915_gem_flush(dev, 0, obj->write_domain);
Chris Wilson48b956c2010-09-14 12:50:34 +01002617 BUG_ON(obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002618
2619 trace_i915_gem_object_change_domain(obj,
2620 obj->read_domains,
2621 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002622
2623 if (pipelined)
2624 return 0;
2625
Chris Wilson2cf34d72010-09-14 13:03:28 +01002626 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002627}
2628
2629/** Flushes the GTT write domain for the object if it's dirty. */
2630static void
2631i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2632{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002633 uint32_t old_write_domain;
2634
Eric Anholte47c68e2008-11-14 13:35:19 -08002635 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2636 return;
2637
2638 /* No actual flushing is required for the GTT write domain. Writes
2639 * to it immediately go to main memory as far as we know, so there's
2640 * no chipset flush. It also doesn't land in render cache.
2641 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002642 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002643 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002644
2645 trace_i915_gem_object_change_domain(obj,
2646 obj->read_domains,
2647 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002648}
2649
2650/** Flushes the CPU write domain for the object if it's dirty. */
2651static void
2652i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2653{
2654 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002655 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002656
2657 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2658 return;
2659
2660 i915_gem_clflush_object(obj);
2661 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002662 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002663 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002664
2665 trace_i915_gem_object_change_domain(obj,
2666 obj->read_domains,
2667 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002668}
2669
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002670/**
2671 * Moves a single object to the GTT read, and possibly write domain.
2672 *
2673 * This function returns when the move is complete, including waiting on
2674 * flushes to occur.
2675 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002676int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002677i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2678{
Daniel Vetter23010e42010-03-08 13:35:02 +01002679 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002680 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002681 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002682
Eric Anholt02354392008-11-26 13:58:13 -08002683 /* Not valid to be called on unbound objects. */
2684 if (obj_priv->gtt_space == NULL)
2685 return -EINVAL;
2686
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002687 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002688 if (ret != 0)
2689 return ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002690
Chris Wilson72133422010-09-13 23:56:38 +01002691 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002692
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002693 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002694 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002695 if (ret)
2696 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002697 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002698
Chris Wilson72133422010-09-13 23:56:38 +01002699 old_write_domain = obj->write_domain;
2700 old_read_domains = obj->read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002701
2702 /* It should now be out of any other write domains, and we can update
2703 * the domain values for our changes.
2704 */
2705 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2706 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002707 if (write) {
Chris Wilson72133422010-09-13 23:56:38 +01002708 obj->read_domains = I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002709 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002710 obj_priv->dirty = 1;
2711 }
2712
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002713 trace_i915_gem_object_change_domain(obj,
2714 old_read_domains,
2715 old_write_domain);
2716
Eric Anholte47c68e2008-11-14 13:35:19 -08002717 return 0;
2718}
2719
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002720/*
2721 * Prepare buffer for display plane. Use uninterruptible for possible flush
2722 * wait, as in modesetting process we're not supposed to be interrupted.
2723 */
2724int
Chris Wilson48b956c2010-09-14 12:50:34 +01002725i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2726 bool pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002727{
Daniel Vetter23010e42010-03-08 13:35:02 +01002728 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002729 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002730 int ret;
2731
2732 /* Not valid to be called on unbound objects. */
2733 if (obj_priv->gtt_space == NULL)
2734 return -EINVAL;
2735
Chris Wilson48b956c2010-09-14 12:50:34 +01002736 ret = i915_gem_object_flush_gpu_write_domain(obj, pipelined);
2737 if (ret)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002738 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002739
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002740 i915_gem_object_flush_cpu_write_domain(obj);
2741
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002742 old_read_domains = obj->read_domains;
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002743 obj->read_domains = I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002744
2745 trace_i915_gem_object_change_domain(obj,
2746 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002747 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002748
2749 return 0;
2750}
2751
Eric Anholte47c68e2008-11-14 13:35:19 -08002752/**
2753 * Moves a single object to the CPU read, and possibly write domain.
2754 *
2755 * This function returns when the move is complete, including waiting on
2756 * flushes to occur.
2757 */
2758static int
2759i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2760{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002761 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002762 int ret;
2763
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002764 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002765 if (ret != 0)
2766 return ret;
2767
2768 i915_gem_object_flush_gtt_write_domain(obj);
2769
2770 /* If we have a partially-valid cache of the object in the CPU,
2771 * finish invalidating it and free the per-page flags.
2772 */
2773 i915_gem_object_set_to_full_cpu_read_domain(obj);
2774
Chris Wilson72133422010-09-13 23:56:38 +01002775 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002776 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01002777 if (ret)
2778 return ret;
2779 }
2780
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002781 old_write_domain = obj->write_domain;
2782 old_read_domains = obj->read_domains;
2783
Eric Anholte47c68e2008-11-14 13:35:19 -08002784 /* Flush the CPU cache if it's still invalid. */
2785 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2786 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002787
2788 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2789 }
2790
2791 /* It should now be out of any other write domains, and we can update
2792 * the domain values for our changes.
2793 */
2794 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2795
2796 /* If we're writing through the CPU, then the GPU read domains will
2797 * need to be invalidated at next use.
2798 */
2799 if (write) {
2800 obj->read_domains &= I915_GEM_DOMAIN_CPU;
2801 obj->write_domain = I915_GEM_DOMAIN_CPU;
2802 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002803
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002804 trace_i915_gem_object_change_domain(obj,
2805 old_read_domains,
2806 old_write_domain);
2807
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002808 return 0;
2809}
2810
Eric Anholt673a3942008-07-30 12:06:12 -07002811/*
2812 * Set the next domain for the specified object. This
2813 * may not actually perform the necessary flushing/invaliding though,
2814 * as that may want to be batched with other set_domain operations
2815 *
2816 * This is (we hope) the only really tricky part of gem. The goal
2817 * is fairly simple -- track which caches hold bits of the object
2818 * and make sure they remain coherent. A few concrete examples may
2819 * help to explain how it works. For shorthand, we use the notation
2820 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2821 * a pair of read and write domain masks.
2822 *
2823 * Case 1: the batch buffer
2824 *
2825 * 1. Allocated
2826 * 2. Written by CPU
2827 * 3. Mapped to GTT
2828 * 4. Read by GPU
2829 * 5. Unmapped from GTT
2830 * 6. Freed
2831 *
2832 * Let's take these a step at a time
2833 *
2834 * 1. Allocated
2835 * Pages allocated from the kernel may still have
2836 * cache contents, so we set them to (CPU, CPU) always.
2837 * 2. Written by CPU (using pwrite)
2838 * The pwrite function calls set_domain (CPU, CPU) and
2839 * this function does nothing (as nothing changes)
2840 * 3. Mapped by GTT
2841 * This function asserts that the object is not
2842 * currently in any GPU-based read or write domains
2843 * 4. Read by GPU
2844 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
2845 * As write_domain is zero, this function adds in the
2846 * current read domains (CPU+COMMAND, 0).
2847 * flush_domains is set to CPU.
2848 * invalidate_domains is set to COMMAND
2849 * clflush is run to get data out of the CPU caches
2850 * then i915_dev_set_domain calls i915_gem_flush to
2851 * emit an MI_FLUSH and drm_agp_chipset_flush
2852 * 5. Unmapped from GTT
2853 * i915_gem_object_unbind calls set_domain (CPU, CPU)
2854 * flush_domains and invalidate_domains end up both zero
2855 * so no flushing/invalidating happens
2856 * 6. Freed
2857 * yay, done
2858 *
2859 * Case 2: The shared render buffer
2860 *
2861 * 1. Allocated
2862 * 2. Mapped to GTT
2863 * 3. Read/written by GPU
2864 * 4. set_domain to (CPU,CPU)
2865 * 5. Read/written by CPU
2866 * 6. Read/written by GPU
2867 *
2868 * 1. Allocated
2869 * Same as last example, (CPU, CPU)
2870 * 2. Mapped to GTT
2871 * Nothing changes (assertions find that it is not in the GPU)
2872 * 3. Read/written by GPU
2873 * execbuffer calls set_domain (RENDER, RENDER)
2874 * flush_domains gets CPU
2875 * invalidate_domains gets GPU
2876 * clflush (obj)
2877 * MI_FLUSH and drm_agp_chipset_flush
2878 * 4. set_domain (CPU, CPU)
2879 * flush_domains gets GPU
2880 * invalidate_domains gets CPU
2881 * wait_rendering (obj) to make sure all drawing is complete.
2882 * This will include an MI_FLUSH to get the data from GPU
2883 * to memory
2884 * clflush (obj) to invalidate the CPU cache
2885 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
2886 * 5. Read/written by CPU
2887 * cache lines are loaded and dirtied
2888 * 6. Read written by GPU
2889 * Same as last GPU access
2890 *
2891 * Case 3: The constant buffer
2892 *
2893 * 1. Allocated
2894 * 2. Written by CPU
2895 * 3. Read by GPU
2896 * 4. Updated (written) by CPU again
2897 * 5. Read by GPU
2898 *
2899 * 1. Allocated
2900 * (CPU, CPU)
2901 * 2. Written by CPU
2902 * (CPU, CPU)
2903 * 3. Read by GPU
2904 * (CPU+RENDER, 0)
2905 * flush_domains = CPU
2906 * invalidate_domains = RENDER
2907 * clflush (obj)
2908 * MI_FLUSH
2909 * drm_agp_chipset_flush
2910 * 4. Updated (written) by CPU again
2911 * (CPU, CPU)
2912 * flush_domains = 0 (no previous write domain)
2913 * invalidate_domains = 0 (no new read domains)
2914 * 5. Read by GPU
2915 * (CPU+RENDER, 0)
2916 * flush_domains = CPU
2917 * invalidate_domains = RENDER
2918 * clflush (obj)
2919 * MI_FLUSH
2920 * drm_agp_chipset_flush
2921 */
Keith Packardc0d90822008-11-20 23:11:08 -08002922static void
Eric Anholt8b0e3782009-02-19 14:40:50 -08002923i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002924{
2925 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002926 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002927 uint32_t invalidate_domains = 0;
2928 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002929 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002930
Eric Anholt8b0e3782009-02-19 14:40:50 -08002931 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
2932 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
Eric Anholt673a3942008-07-30 12:06:12 -07002933
Jesse Barnes652c3932009-08-17 13:31:43 -07002934 intel_mark_busy(dev, obj);
2935
Eric Anholt673a3942008-07-30 12:06:12 -07002936#if WATCH_BUF
2937 DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
2938 __func__, obj,
Eric Anholt8b0e3782009-02-19 14:40:50 -08002939 obj->read_domains, obj->pending_read_domains,
2940 obj->write_domain, obj->pending_write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07002941#endif
2942 /*
2943 * If the object isn't moving to a new write domain,
2944 * let the object stay in multiple read domains
2945 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08002946 if (obj->pending_write_domain == 0)
2947 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07002948 else
2949 obj_priv->dirty = 1;
2950
2951 /*
2952 * Flush the current write domain if
2953 * the new read domains don't match. Invalidate
2954 * any read domains which differ from the old
2955 * write domain
2956 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08002957 if (obj->write_domain &&
2958 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07002959 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08002960 invalidate_domains |=
2961 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07002962 }
2963 /*
2964 * Invalidate any read caches which may have
2965 * stale data. That is, any new read domains.
2966 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08002967 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07002968 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
2969#if WATCH_BUF
2970 DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
2971 __func__, flush_domains, invalidate_domains);
2972#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002973 i915_gem_clflush_object(obj);
2974 }
2975
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002976 old_read_domains = obj->read_domains;
2977
Eric Anholtefbeed92009-02-19 14:54:51 -08002978 /* The actual obj->write_domain will be updated with
2979 * pending_write_domain after we emit the accumulated flush for all
2980 * of our domain changes in execbuffers (which clears objects'
2981 * write_domains). So if we have a current write domain that we
2982 * aren't changing, set pending_write_domain to that.
2983 */
2984 if (flush_domains == 0 && obj->pending_write_domain == 0)
2985 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08002986 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07002987
2988 dev->invalidate_domains |= invalidate_domains;
2989 dev->flush_domains |= flush_domains;
2990#if WATCH_BUF
2991 DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
2992 __func__,
2993 obj->read_domains, obj->write_domain,
2994 dev->invalidate_domains, dev->flush_domains);
2995#endif
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002996
2997 trace_i915_gem_object_change_domain(obj,
2998 old_read_domains,
2999 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003000}
3001
3002/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003003 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003004 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003005 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3006 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3007 */
3008static void
3009i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3010{
Daniel Vetter23010e42010-03-08 13:35:02 +01003011 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003012
3013 if (!obj_priv->page_cpu_valid)
3014 return;
3015
3016 /* If we're partially in the CPU read domain, finish moving it in.
3017 */
3018 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3019 int i;
3020
3021 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3022 if (obj_priv->page_cpu_valid[i])
3023 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003024 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003025 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003026 }
3027
3028 /* Free the page_cpu_valid mappings which are now stale, whether
3029 * or not we've got I915_GEM_DOMAIN_CPU.
3030 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003031 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003032 obj_priv->page_cpu_valid = NULL;
3033}
3034
3035/**
3036 * Set the CPU read domain on a range of the object.
3037 *
3038 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3039 * not entirely valid. The page_cpu_valid member of the object flags which
3040 * pages have been flushed, and will be respected by
3041 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3042 * of the whole object.
3043 *
3044 * This function returns when the move is complete, including waiting on
3045 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003046 */
3047static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003048i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3049 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003050{
Daniel Vetter23010e42010-03-08 13:35:02 +01003051 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003052 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003053 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003054
Eric Anholte47c68e2008-11-14 13:35:19 -08003055 if (offset == 0 && size == obj->size)
3056 return i915_gem_object_set_to_cpu_domain(obj, 0);
3057
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003058 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003059 if (ret != 0)
3060 return ret;
3061 i915_gem_object_flush_gtt_write_domain(obj);
3062
3063 /* If we're already fully in the CPU read domain, we're done. */
3064 if (obj_priv->page_cpu_valid == NULL &&
3065 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003066 return 0;
3067
Eric Anholte47c68e2008-11-14 13:35:19 -08003068 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3069 * newly adding I915_GEM_DOMAIN_CPU
3070 */
Eric Anholt673a3942008-07-30 12:06:12 -07003071 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003072 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3073 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003074 if (obj_priv->page_cpu_valid == NULL)
3075 return -ENOMEM;
3076 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3077 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003078
3079 /* Flush the cache on any pages that are still invalid from the CPU's
3080 * perspective.
3081 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003082 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3083 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003084 if (obj_priv->page_cpu_valid[i])
3085 continue;
3086
Eric Anholt856fa192009-03-19 14:10:50 -07003087 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003088
3089 obj_priv->page_cpu_valid[i] = 1;
3090 }
3091
Eric Anholte47c68e2008-11-14 13:35:19 -08003092 /* It should now be out of any other write domains, and we can update
3093 * the domain values for our changes.
3094 */
3095 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3096
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003097 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003098 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3099
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003100 trace_i915_gem_object_change_domain(obj,
3101 old_read_domains,
3102 obj->write_domain);
3103
Eric Anholt673a3942008-07-30 12:06:12 -07003104 return 0;
3105}
3106
3107/**
Eric Anholt673a3942008-07-30 12:06:12 -07003108 * Pin an object to the GTT and evaluate the relocations landing in it.
3109 */
3110static int
3111i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3112 struct drm_file *file_priv,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003113 struct drm_i915_gem_exec_object2 *entry,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003114 struct drm_i915_gem_relocation_entry *relocs)
Eric Anholt673a3942008-07-30 12:06:12 -07003115{
3116 struct drm_device *dev = obj->dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003117 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003118 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003119 int i, ret;
Keith Packard0839ccb2008-10-30 19:38:48 -07003120 void __iomem *reloc_page;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003121 bool need_fence;
3122
3123 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3124 obj_priv->tiling_mode != I915_TILING_NONE;
3125
3126 /* Check fence reg constraints and rebind if necessary */
Chris Wilson808b24d62010-05-27 13:18:15 +01003127 if (need_fence &&
3128 !i915_gem_object_fence_offset_ok(obj,
3129 obj_priv->tiling_mode)) {
3130 ret = i915_gem_object_unbind(obj);
3131 if (ret)
3132 return ret;
3133 }
Eric Anholt673a3942008-07-30 12:06:12 -07003134
3135 /* Choose the GTT offset for our buffer and put it there. */
3136 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3137 if (ret)
3138 return ret;
3139
Jesse Barnes76446ca2009-12-17 22:05:42 -05003140 /*
3141 * Pre-965 chips need a fence register set up in order to
3142 * properly handle blits to/from tiled surfaces.
3143 */
3144 if (need_fence) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01003145 ret = i915_gem_object_get_fence_reg(obj, false);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003146 if (ret != 0) {
Jesse Barnes76446ca2009-12-17 22:05:42 -05003147 i915_gem_object_unpin(obj);
3148 return ret;
3149 }
3150 }
3151
Eric Anholt673a3942008-07-30 12:06:12 -07003152 entry->offset = obj_priv->gtt_offset;
3153
Eric Anholt673a3942008-07-30 12:06:12 -07003154 /* Apply the relocations, using the GTT aperture to avoid cache
3155 * flushing requirements.
3156 */
3157 for (i = 0; i < entry->relocation_count; i++) {
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003158 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003159 struct drm_gem_object *target_obj;
3160 struct drm_i915_gem_object *target_obj_priv;
Eric Anholt3043c602008-10-02 12:24:47 -07003161 uint32_t reloc_val, reloc_offset;
3162 uint32_t __iomem *reloc_entry;
Eric Anholt673a3942008-07-30 12:06:12 -07003163
Eric Anholt673a3942008-07-30 12:06:12 -07003164 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003165 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003166 if (target_obj == NULL) {
3167 i915_gem_object_unpin(obj);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003168 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003169 }
Daniel Vetter23010e42010-03-08 13:35:02 +01003170 target_obj_priv = to_intel_bo(target_obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003171
Chris Wilson8542a0b2009-09-09 21:15:15 +01003172#if WATCH_RELOC
3173 DRM_INFO("%s: obj %p offset %08x target %d "
3174 "read %08x write %08x gtt %08x "
3175 "presumed %08x delta %08x\n",
3176 __func__,
3177 obj,
3178 (int) reloc->offset,
3179 (int) reloc->target_handle,
3180 (int) reloc->read_domains,
3181 (int) reloc->write_domain,
3182 (int) target_obj_priv->gtt_offset,
3183 (int) reloc->presumed_offset,
3184 reloc->delta);
3185#endif
3186
Eric Anholt673a3942008-07-30 12:06:12 -07003187 /* The target buffer should have appeared before us in the
3188 * exec_object list, so it should have a GTT space bound by now.
3189 */
3190 if (target_obj_priv->gtt_space == NULL) {
3191 DRM_ERROR("No GTT space found for object %d\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003192 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003193 drm_gem_object_unreference(target_obj);
3194 i915_gem_object_unpin(obj);
3195 return -EINVAL;
3196 }
3197
Chris Wilson8542a0b2009-09-09 21:15:15 +01003198 /* Validate that the target is in a valid r/w GPU domain */
Daniel Vetter16edd552010-02-19 11:52:02 +01003199 if (reloc->write_domain & (reloc->write_domain - 1)) {
3200 DRM_ERROR("reloc with multiple write domains: "
3201 "obj %p target %d offset %d "
3202 "read %08x write %08x",
3203 obj, reloc->target_handle,
3204 (int) reloc->offset,
3205 reloc->read_domains,
3206 reloc->write_domain);
3207 return -EINVAL;
3208 }
Chris Wilson8542a0b2009-09-09 21:15:15 +01003209 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3210 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
3211 DRM_ERROR("reloc with read/write CPU domains: "
3212 "obj %p target %d offset %d "
3213 "read %08x write %08x",
3214 obj, reloc->target_handle,
3215 (int) reloc->offset,
3216 reloc->read_domains,
3217 reloc->write_domain);
3218 drm_gem_object_unreference(target_obj);
3219 i915_gem_object_unpin(obj);
3220 return -EINVAL;
3221 }
3222 if (reloc->write_domain && target_obj->pending_write_domain &&
3223 reloc->write_domain != target_obj->pending_write_domain) {
3224 DRM_ERROR("Write domain conflict: "
3225 "obj %p target %d offset %d "
3226 "new %08x old %08x\n",
3227 obj, reloc->target_handle,
3228 (int) reloc->offset,
3229 reloc->write_domain,
3230 target_obj->pending_write_domain);
3231 drm_gem_object_unreference(target_obj);
3232 i915_gem_object_unpin(obj);
3233 return -EINVAL;
3234 }
3235
3236 target_obj->pending_read_domains |= reloc->read_domains;
3237 target_obj->pending_write_domain |= reloc->write_domain;
3238
3239 /* If the relocation already has the right value in it, no
3240 * more work needs to be done.
3241 */
3242 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
3243 drm_gem_object_unreference(target_obj);
3244 continue;
3245 }
3246
3247 /* Check that the relocation address is valid... */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003248 if (reloc->offset > obj->size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003249 DRM_ERROR("Relocation beyond object bounds: "
3250 "obj %p target %d offset %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003251 obj, reloc->target_handle,
3252 (int) reloc->offset, (int) obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07003253 drm_gem_object_unreference(target_obj);
3254 i915_gem_object_unpin(obj);
3255 return -EINVAL;
3256 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003257 if (reloc->offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003258 DRM_ERROR("Relocation not 4-byte aligned: "
3259 "obj %p target %d offset %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003260 obj, reloc->target_handle,
3261 (int) reloc->offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003262 drm_gem_object_unreference(target_obj);
3263 i915_gem_object_unpin(obj);
3264 return -EINVAL;
3265 }
3266
Chris Wilson8542a0b2009-09-09 21:15:15 +01003267 /* and points to somewhere within the target object. */
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003268 if (reloc->delta >= target_obj->size) {
3269 DRM_ERROR("Relocation beyond target object bounds: "
3270 "obj %p target %d delta %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003271 obj, reloc->target_handle,
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003272 (int) reloc->delta, (int) target_obj->size);
Chris Wilson491152b2009-02-11 14:26:32 +00003273 drm_gem_object_unreference(target_obj);
3274 i915_gem_object_unpin(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003275 return -EINVAL;
3276 }
3277
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003278 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3279 if (ret != 0) {
3280 drm_gem_object_unreference(target_obj);
3281 i915_gem_object_unpin(obj);
3282 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003283 }
3284
3285 /* Map the page containing the relocation we're going to
3286 * perform.
3287 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003288 reloc_offset = obj_priv->gtt_offset + reloc->offset;
Keith Packard0839ccb2008-10-30 19:38:48 -07003289 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3290 (reloc_offset &
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003291 ~(PAGE_SIZE - 1)),
3292 KM_USER0);
Eric Anholt3043c602008-10-02 12:24:47 -07003293 reloc_entry = (uint32_t __iomem *)(reloc_page +
Keith Packard0839ccb2008-10-30 19:38:48 -07003294 (reloc_offset & (PAGE_SIZE - 1)));
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003295 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
Eric Anholt673a3942008-07-30 12:06:12 -07003296
3297#if WATCH_BUF
3298 DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003299 obj, (unsigned int) reloc->offset,
Eric Anholt673a3942008-07-30 12:06:12 -07003300 readl(reloc_entry), reloc_val);
3301#endif
3302 writel(reloc_val, reloc_entry);
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003303 io_mapping_unmap_atomic(reloc_page, KM_USER0);
Eric Anholt673a3942008-07-30 12:06:12 -07003304
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003305 /* The updated presumed offset for this entry will be
3306 * copied back out to the user.
Eric Anholt673a3942008-07-30 12:06:12 -07003307 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003308 reloc->presumed_offset = target_obj_priv->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003309
3310 drm_gem_object_unreference(target_obj);
3311 }
3312
Eric Anholt673a3942008-07-30 12:06:12 -07003313#if WATCH_BUF
3314 if (0)
3315 i915_gem_dump_object(obj, 128, __func__, ~0);
3316#endif
3317 return 0;
3318}
3319
Eric Anholt673a3942008-07-30 12:06:12 -07003320/* Throttle our rendering by waiting until the ring has completed our requests
3321 * emitted over 20 msec ago.
3322 *
Eric Anholtb9624422009-06-03 07:27:35 +00003323 * Note that if we were to use the current jiffies each time around the loop,
3324 * we wouldn't escape the function with any frames outstanding if the time to
3325 * render a frame was over 20ms.
3326 *
Eric Anholt673a3942008-07-30 12:06:12 -07003327 * This should get us reasonable parallelism between CPU and GPU but also
3328 * relatively low latency when blocking on a particular request to finish.
3329 */
3330static int
3331i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
3332{
3333 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
3334 int ret = 0;
Eric Anholtb9624422009-06-03 07:27:35 +00003335 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Eric Anholt673a3942008-07-30 12:06:12 -07003336
3337 mutex_lock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003338 while (!list_empty(&i915_file_priv->mm.request_list)) {
3339 struct drm_i915_gem_request *request;
3340
3341 request = list_first_entry(&i915_file_priv->mm.request_list,
3342 struct drm_i915_gem_request,
3343 client_list);
3344
3345 if (time_after_eq(request->emitted_jiffies, recent_enough))
3346 break;
3347
Zou Nan hai852835f2010-05-21 09:08:56 +08003348 ret = i915_wait_request(dev, request->seqno, request->ring);
Eric Anholtb9624422009-06-03 07:27:35 +00003349 if (ret != 0)
3350 break;
3351 }
Eric Anholt673a3942008-07-30 12:06:12 -07003352 mutex_unlock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003353
Eric Anholt673a3942008-07-30 12:06:12 -07003354 return ret;
3355}
3356
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003357static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003358i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003359 uint32_t buffer_count,
3360 struct drm_i915_gem_relocation_entry **relocs)
3361{
3362 uint32_t reloc_count = 0, reloc_index = 0, i;
3363 int ret;
3364
3365 *relocs = NULL;
3366 for (i = 0; i < buffer_count; i++) {
3367 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3368 return -EINVAL;
3369 reloc_count += exec_list[i].relocation_count;
3370 }
3371
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003372 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
Jesse Barnes76446ca2009-12-17 22:05:42 -05003373 if (*relocs == NULL) {
3374 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003375 return -ENOMEM;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003376 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003377
3378 for (i = 0; i < buffer_count; i++) {
3379 struct drm_i915_gem_relocation_entry __user *user_relocs;
3380
3381 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3382
3383 ret = copy_from_user(&(*relocs)[reloc_index],
3384 user_relocs,
3385 exec_list[i].relocation_count *
3386 sizeof(**relocs));
3387 if (ret != 0) {
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003388 drm_free_large(*relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003389 *relocs = NULL;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003390 return -EFAULT;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003391 }
3392
3393 reloc_index += exec_list[i].relocation_count;
3394 }
3395
Florian Mickler2bc43b52009-04-06 22:55:41 +02003396 return 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003397}
3398
3399static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003400i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003401 uint32_t buffer_count,
3402 struct drm_i915_gem_relocation_entry *relocs)
3403{
3404 uint32_t reloc_count = 0, i;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003405 int ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003406
Chris Wilson93533c22010-01-31 10:40:48 +00003407 if (relocs == NULL)
3408 return 0;
3409
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003410 for (i = 0; i < buffer_count; i++) {
3411 struct drm_i915_gem_relocation_entry __user *user_relocs;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003412 int unwritten;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003413
3414 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3415
Florian Mickler2bc43b52009-04-06 22:55:41 +02003416 unwritten = copy_to_user(user_relocs,
3417 &relocs[reloc_count],
3418 exec_list[i].relocation_count *
3419 sizeof(*relocs));
3420
3421 if (unwritten) {
3422 ret = -EFAULT;
3423 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003424 }
3425
3426 reloc_count += exec_list[i].relocation_count;
3427 }
3428
Florian Mickler2bc43b52009-04-06 22:55:41 +02003429err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003430 drm_free_large(relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003431
3432 return ret;
3433}
3434
Chris Wilson83d60792009-06-06 09:45:57 +01003435static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003436i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
Chris Wilson83d60792009-06-06 09:45:57 +01003437 uint64_t exec_offset)
3438{
3439 uint32_t exec_start, exec_len;
3440
3441 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3442 exec_len = (uint32_t) exec->batch_len;
3443
3444 if ((exec_start | exec_len) & 0x7)
3445 return -EINVAL;
3446
3447 if (!exec_start)
3448 return -EINVAL;
3449
3450 return 0;
3451}
3452
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003453static int
3454i915_gem_wait_for_pending_flip(struct drm_device *dev,
3455 struct drm_gem_object **object_list,
3456 int count)
3457{
3458 drm_i915_private_t *dev_priv = dev->dev_private;
3459 struct drm_i915_gem_object *obj_priv;
3460 DEFINE_WAIT(wait);
3461 int i, ret = 0;
3462
3463 for (;;) {
3464 prepare_to_wait(&dev_priv->pending_flip_queue,
3465 &wait, TASK_INTERRUPTIBLE);
3466 for (i = 0; i < count; i++) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003467 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003468 if (atomic_read(&obj_priv->pending_flip) > 0)
3469 break;
3470 }
3471 if (i == count)
3472 break;
3473
3474 if (!signal_pending(current)) {
3475 mutex_unlock(&dev->struct_mutex);
3476 schedule();
3477 mutex_lock(&dev->struct_mutex);
3478 continue;
3479 }
3480 ret = -ERESTARTSYS;
3481 break;
3482 }
3483 finish_wait(&dev_priv->pending_flip_queue, &wait);
3484
3485 return ret;
3486}
3487
Chris Wilson8dc5d142010-08-12 12:36:12 +01003488static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003489i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3490 struct drm_file *file_priv,
3491 struct drm_i915_gem_execbuffer2 *args,
3492 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003493{
3494 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003495 struct drm_gem_object **object_list = NULL;
3496 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003497 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003498 struct drm_clip_rect *cliprects = NULL;
Chris Wilson93533c22010-01-31 10:40:48 +00003499 struct drm_i915_gem_relocation_entry *relocs = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003500 struct drm_i915_gem_request *request = NULL;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003501 int ret = 0, ret2, i, pinned = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003502 uint64_t exec_offset;
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003503 uint32_t seqno, reloc_index;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003504 int pin_tries, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003505
Zou Nan hai852835f2010-05-21 09:08:56 +08003506 struct intel_ring_buffer *ring = NULL;
3507
Eric Anholt673a3942008-07-30 12:06:12 -07003508#if WATCH_EXEC
3509 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3510 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3511#endif
Zou Nan haid1b851f2010-05-21 09:08:57 +08003512 if (args->flags & I915_EXEC_BSD) {
3513 if (!HAS_BSD(dev)) {
3514 DRM_ERROR("execbuf with wrong flag\n");
3515 return -EINVAL;
3516 }
3517 ring = &dev_priv->bsd_ring;
3518 } else {
3519 ring = &dev_priv->render_ring;
3520 }
3521
Eric Anholt4f481ed2008-09-10 14:22:49 -07003522 if (args->buffer_count < 1) {
3523 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3524 return -EINVAL;
3525 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003526 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003527 if (object_list == NULL) {
3528 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003529 args->buffer_count);
3530 ret = -ENOMEM;
3531 goto pre_mutex_err;
3532 }
Eric Anholt673a3942008-07-30 12:06:12 -07003533
Eric Anholt201361a2009-03-11 12:30:04 -07003534 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003535 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3536 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003537 if (cliprects == NULL) {
3538 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003539 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003540 }
Eric Anholt201361a2009-03-11 12:30:04 -07003541
3542 ret = copy_from_user(cliprects,
3543 (struct drm_clip_rect __user *)
3544 (uintptr_t) args->cliprects_ptr,
3545 sizeof(*cliprects) * args->num_cliprects);
3546 if (ret != 0) {
3547 DRM_ERROR("copy %d cliprects failed: %d\n",
3548 args->num_cliprects, ret);
Dan Carpenterc877cdc2010-06-23 19:03:01 +02003549 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003550 goto pre_mutex_err;
3551 }
3552 }
3553
Chris Wilson8dc5d142010-08-12 12:36:12 +01003554 request = kzalloc(sizeof(*request), GFP_KERNEL);
3555 if (request == NULL) {
3556 ret = -ENOMEM;
3557 goto pre_mutex_err;
3558 }
3559
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003560 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3561 &relocs);
3562 if (ret != 0)
3563 goto pre_mutex_err;
3564
Eric Anholt673a3942008-07-30 12:06:12 -07003565 mutex_lock(&dev->struct_mutex);
3566
3567 i915_verify_inactive(dev, __FILE__, __LINE__);
3568
Ben Gamariba1234d2009-09-14 17:48:47 -04003569 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003570 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003571 ret = -EIO;
3572 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003573 }
3574
3575 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003576 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003577 ret = -EBUSY;
3578 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003579 }
3580
Keith Packardac94a962008-11-20 23:30:27 -08003581 /* Look up object handles */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003582 flips = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003583 for (i = 0; i < args->buffer_count; i++) {
3584 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3585 exec_list[i].handle);
3586 if (object_list[i] == NULL) {
3587 DRM_ERROR("Invalid object handle %d at index %d\n",
3588 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003589 /* prevent error path from reading uninitialized data */
3590 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003591 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003592 goto err;
3593 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003594
Daniel Vetter23010e42010-03-08 13:35:02 +01003595 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003596 if (obj_priv->in_execbuffer) {
3597 DRM_ERROR("Object %p appears more than once in object list\n",
3598 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003599 /* prevent error path from reading uninitialized data */
3600 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003601 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003602 goto err;
3603 }
3604 obj_priv->in_execbuffer = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003605 flips += atomic_read(&obj_priv->pending_flip);
3606 }
3607
3608 if (flips > 0) {
3609 ret = i915_gem_wait_for_pending_flip(dev, object_list,
3610 args->buffer_count);
3611 if (ret)
3612 goto err;
Keith Packardac94a962008-11-20 23:30:27 -08003613 }
Eric Anholt673a3942008-07-30 12:06:12 -07003614
Keith Packardac94a962008-11-20 23:30:27 -08003615 /* Pin and relocate */
3616 for (pin_tries = 0; ; pin_tries++) {
3617 ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003618 reloc_index = 0;
3619
Keith Packardac94a962008-11-20 23:30:27 -08003620 for (i = 0; i < args->buffer_count; i++) {
3621 object_list[i]->pending_read_domains = 0;
3622 object_list[i]->pending_write_domain = 0;
3623 ret = i915_gem_object_pin_and_relocate(object_list[i],
3624 file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003625 &exec_list[i],
3626 &relocs[reloc_index]);
Keith Packardac94a962008-11-20 23:30:27 -08003627 if (ret)
3628 break;
3629 pinned = i + 1;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003630 reloc_index += exec_list[i].relocation_count;
Keith Packardac94a962008-11-20 23:30:27 -08003631 }
3632 /* success */
3633 if (ret == 0)
3634 break;
3635
3636 /* error other than GTT full, or we've already tried again */
Chris Wilson2939e1f2009-06-06 09:46:03 +01003637 if (ret != -ENOSPC || pin_tries >= 1) {
Chris Wilson07f73f62009-09-14 16:50:30 +01003638 if (ret != -ERESTARTSYS) {
3639 unsigned long long total_size = 0;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003640 int num_fences = 0;
3641 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson43b27f42010-07-02 08:57:15 +01003642 obj_priv = to_intel_bo(object_list[i]);
Chris Wilson3d1cc472010-05-27 13:18:19 +01003643
Chris Wilson07f73f62009-09-14 16:50:30 +01003644 total_size += object_list[i]->size;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003645 num_fences +=
3646 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3647 obj_priv->tiling_mode != I915_TILING_NONE;
3648 }
3649 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
Chris Wilson07f73f62009-09-14 16:50:30 +01003650 pinned+1, args->buffer_count,
Chris Wilson3d1cc472010-05-27 13:18:19 +01003651 total_size, num_fences,
3652 ret);
Chris Wilson07f73f62009-09-14 16:50:30 +01003653 DRM_ERROR("%d objects [%d pinned], "
3654 "%d object bytes [%d pinned], "
3655 "%d/%d gtt bytes\n",
3656 atomic_read(&dev->object_count),
3657 atomic_read(&dev->pin_count),
3658 atomic_read(&dev->object_memory),
3659 atomic_read(&dev->pin_memory),
3660 atomic_read(&dev->gtt_memory),
3661 dev->gtt_total);
3662 }
Eric Anholt673a3942008-07-30 12:06:12 -07003663 goto err;
3664 }
Keith Packardac94a962008-11-20 23:30:27 -08003665
3666 /* unpin all of our buffers */
3667 for (i = 0; i < pinned; i++)
3668 i915_gem_object_unpin(object_list[i]);
Eric Anholtb1177632008-12-10 10:09:41 -08003669 pinned = 0;
Keith Packardac94a962008-11-20 23:30:27 -08003670
3671 /* evict everyone we can from the aperture */
3672 ret = i915_gem_evict_everything(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01003673 if (ret && ret != -ENOSPC)
Keith Packardac94a962008-11-20 23:30:27 -08003674 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003675 }
3676
3677 /* Set the pending read domains for the batch buffer to COMMAND */
3678 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003679 if (batch_obj->pending_write_domain) {
3680 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3681 ret = -EINVAL;
3682 goto err;
3683 }
3684 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003685
Chris Wilson83d60792009-06-06 09:45:57 +01003686 /* Sanity check the batch buffer, prior to moving objects */
3687 exec_offset = exec_list[args->buffer_count - 1].offset;
3688 ret = i915_gem_check_execbuffer (args, exec_offset);
3689 if (ret != 0) {
3690 DRM_ERROR("execbuf with invalid offset/length\n");
3691 goto err;
3692 }
3693
Eric Anholt673a3942008-07-30 12:06:12 -07003694 i915_verify_inactive(dev, __FILE__, __LINE__);
3695
Keith Packard646f0f62008-11-20 23:23:03 -08003696 /* Zero the global flush/invalidate flags. These
3697 * will be modified as new domains are computed
3698 * for each object
3699 */
3700 dev->invalidate_domains = 0;
3701 dev->flush_domains = 0;
3702
Eric Anholt673a3942008-07-30 12:06:12 -07003703 for (i = 0; i < args->buffer_count; i++) {
3704 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003705
Keith Packard646f0f62008-11-20 23:23:03 -08003706 /* Compute new gpu domains and update invalidate/flush */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003707 i915_gem_object_set_to_gpu_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003708 }
3709
3710 i915_verify_inactive(dev, __FILE__, __LINE__);
3711
Keith Packard646f0f62008-11-20 23:23:03 -08003712 if (dev->invalidate_domains | dev->flush_domains) {
3713#if WATCH_EXEC
3714 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3715 __func__,
3716 dev->invalidate_domains,
3717 dev->flush_domains);
3718#endif
3719 i915_gem_flush(dev,
3720 dev->invalidate_domains,
3721 dev->flush_domains);
Daniel Vettera6910432010-02-02 17:08:37 +01003722 }
3723
3724 if (dev_priv->render_ring.outstanding_lazy_request) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01003725 (void)i915_add_request(dev, file_priv, NULL, &dev_priv->render_ring);
Daniel Vettera6910432010-02-02 17:08:37 +01003726 dev_priv->render_ring.outstanding_lazy_request = false;
3727 }
3728 if (dev_priv->bsd_ring.outstanding_lazy_request) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01003729 (void)i915_add_request(dev, file_priv, NULL, &dev_priv->bsd_ring);
Daniel Vettera6910432010-02-02 17:08:37 +01003730 dev_priv->bsd_ring.outstanding_lazy_request = false;
Keith Packard646f0f62008-11-20 23:23:03 -08003731 }
Eric Anholt673a3942008-07-30 12:06:12 -07003732
Eric Anholtefbeed92009-02-19 14:54:51 -08003733 for (i = 0; i < args->buffer_count; i++) {
3734 struct drm_gem_object *obj = object_list[i];
Daniel Vetter23010e42010-03-08 13:35:02 +01003735 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003736 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003737
3738 obj->write_domain = obj->pending_write_domain;
Daniel Vetter99fcb762010-02-07 16:20:18 +01003739 if (obj->write_domain)
3740 list_move_tail(&obj_priv->gpu_write_list,
3741 &dev_priv->mm.gpu_write_list);
3742 else
3743 list_del_init(&obj_priv->gpu_write_list);
3744
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003745 trace_i915_gem_object_change_domain(obj,
3746 obj->read_domains,
3747 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003748 }
3749
Eric Anholt673a3942008-07-30 12:06:12 -07003750 i915_verify_inactive(dev, __FILE__, __LINE__);
3751
3752#if WATCH_COHERENCY
3753 for (i = 0; i < args->buffer_count; i++) {
3754 i915_gem_object_check_coherency(object_list[i],
3755 exec_list[i].handle);
3756 }
3757#endif
3758
Eric Anholt673a3942008-07-30 12:06:12 -07003759#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003760 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003761 args->batch_len,
3762 __func__,
3763 ~0);
3764#endif
3765
Eric Anholt673a3942008-07-30 12:06:12 -07003766 /* Exec the batchbuffer */
Zou Nan hai852835f2010-05-21 09:08:56 +08003767 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
3768 cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003769 if (ret) {
3770 DRM_ERROR("dispatch failed %d\n", ret);
3771 goto err;
3772 }
3773
3774 /*
3775 * Ensure that the commands in the batch buffer are
3776 * finished before the interrupt fires
3777 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003778 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003779
3780 i915_verify_inactive(dev, __FILE__, __LINE__);
3781
Daniel Vetter617dbe22010-02-11 22:16:02 +01003782 for (i = 0; i < args->buffer_count; i++) {
3783 struct drm_gem_object *obj = object_list[i];
3784 obj_priv = to_intel_bo(obj);
3785
3786 i915_gem_object_move_to_active(obj, ring);
3787#if WATCH_LRU
3788 DRM_INFO("%s: move to exec list %p\n", __func__, obj);
3789#endif
3790 }
3791
Eric Anholt673a3942008-07-30 12:06:12 -07003792 /*
3793 * Get a seqno representing the execution of the current buffer,
3794 * which we can wait on. We would like to mitigate these interrupts,
3795 * likely by only creating seqnos occasionally (so that we have
3796 * *some* interrupts representing completion of buffers that we can
3797 * wait on when trying to clear up gtt space).
3798 */
Chris Wilson8dc5d142010-08-12 12:36:12 +01003799 seqno = i915_add_request(dev, file_priv, request, ring);
3800 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07003801
Eric Anholt673a3942008-07-30 12:06:12 -07003802#if WATCH_LRU
3803 i915_dump_lru(dev, __func__);
3804#endif
3805
3806 i915_verify_inactive(dev, __FILE__, __LINE__);
3807
Eric Anholt673a3942008-07-30 12:06:12 -07003808err:
Julia Lawallaad87df2008-12-21 16:28:47 +01003809 for (i = 0; i < pinned; i++)
3810 i915_gem_object_unpin(object_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003811
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003812 for (i = 0; i < args->buffer_count; i++) {
3813 if (object_list[i]) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003814 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003815 obj_priv->in_execbuffer = false;
3816 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003817 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003818 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003819
Eric Anholt673a3942008-07-30 12:06:12 -07003820 mutex_unlock(&dev->struct_mutex);
3821
Chris Wilson93533c22010-01-31 10:40:48 +00003822pre_mutex_err:
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003823 /* Copy the updated relocations out regardless of current error
3824 * state. Failure to update the relocs would mean that the next
3825 * time userland calls execbuf, it would do so with presumed offset
3826 * state that didn't match the actual object state.
3827 */
3828 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3829 relocs);
3830 if (ret2 != 0) {
3831 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3832
3833 if (ret == 0)
3834 ret = ret2;
3835 }
3836
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003837 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003838 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003839 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07003840
3841 return ret;
3842}
3843
Jesse Barnes76446ca2009-12-17 22:05:42 -05003844/*
3845 * Legacy execbuffer just creates an exec2 list from the original exec object
3846 * list array and passes it to the real function.
3847 */
3848int
3849i915_gem_execbuffer(struct drm_device *dev, void *data,
3850 struct drm_file *file_priv)
3851{
3852 struct drm_i915_gem_execbuffer *args = data;
3853 struct drm_i915_gem_execbuffer2 exec2;
3854 struct drm_i915_gem_exec_object *exec_list = NULL;
3855 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3856 int ret, i;
3857
3858#if WATCH_EXEC
3859 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3860 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3861#endif
3862
3863 if (args->buffer_count < 1) {
3864 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3865 return -EINVAL;
3866 }
3867
3868 /* Copy in the exec list from userland */
3869 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
3870 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3871 if (exec_list == NULL || exec2_list == NULL) {
3872 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3873 args->buffer_count);
3874 drm_free_large(exec_list);
3875 drm_free_large(exec2_list);
3876 return -ENOMEM;
3877 }
3878 ret = copy_from_user(exec_list,
3879 (struct drm_i915_relocation_entry __user *)
3880 (uintptr_t) args->buffers_ptr,
3881 sizeof(*exec_list) * args->buffer_count);
3882 if (ret != 0) {
3883 DRM_ERROR("copy %d exec entries failed %d\n",
3884 args->buffer_count, ret);
3885 drm_free_large(exec_list);
3886 drm_free_large(exec2_list);
3887 return -EFAULT;
3888 }
3889
3890 for (i = 0; i < args->buffer_count; i++) {
3891 exec2_list[i].handle = exec_list[i].handle;
3892 exec2_list[i].relocation_count = exec_list[i].relocation_count;
3893 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
3894 exec2_list[i].alignment = exec_list[i].alignment;
3895 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003896 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05003897 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
3898 else
3899 exec2_list[i].flags = 0;
3900 }
3901
3902 exec2.buffers_ptr = args->buffers_ptr;
3903 exec2.buffer_count = args->buffer_count;
3904 exec2.batch_start_offset = args->batch_start_offset;
3905 exec2.batch_len = args->batch_len;
3906 exec2.DR1 = args->DR1;
3907 exec2.DR4 = args->DR4;
3908 exec2.num_cliprects = args->num_cliprects;
3909 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08003910 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003911
3912 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
3913 if (!ret) {
3914 /* Copy the new buffer offsets back to the user's exec list. */
3915 for (i = 0; i < args->buffer_count; i++)
3916 exec_list[i].offset = exec2_list[i].offset;
3917 /* ... and back out to userspace */
3918 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3919 (uintptr_t) args->buffers_ptr,
3920 exec_list,
3921 sizeof(*exec_list) * args->buffer_count);
3922 if (ret) {
3923 ret = -EFAULT;
3924 DRM_ERROR("failed to copy %d exec entries "
3925 "back to user (%d)\n",
3926 args->buffer_count, ret);
3927 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003928 }
3929
3930 drm_free_large(exec_list);
3931 drm_free_large(exec2_list);
3932 return ret;
3933}
3934
3935int
3936i915_gem_execbuffer2(struct drm_device *dev, void *data,
3937 struct drm_file *file_priv)
3938{
3939 struct drm_i915_gem_execbuffer2 *args = data;
3940 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3941 int ret;
3942
3943#if WATCH_EXEC
3944 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3945 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3946#endif
3947
3948 if (args->buffer_count < 1) {
3949 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
3950 return -EINVAL;
3951 }
3952
3953 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3954 if (exec2_list == NULL) {
3955 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3956 args->buffer_count);
3957 return -ENOMEM;
3958 }
3959 ret = copy_from_user(exec2_list,
3960 (struct drm_i915_relocation_entry __user *)
3961 (uintptr_t) args->buffers_ptr,
3962 sizeof(*exec2_list) * args->buffer_count);
3963 if (ret != 0) {
3964 DRM_ERROR("copy %d exec entries failed %d\n",
3965 args->buffer_count, ret);
3966 drm_free_large(exec2_list);
3967 return -EFAULT;
3968 }
3969
3970 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
3971 if (!ret) {
3972 /* Copy the new buffer offsets back to the user's exec list. */
3973 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3974 (uintptr_t) args->buffers_ptr,
3975 exec2_list,
3976 sizeof(*exec2_list) * args->buffer_count);
3977 if (ret) {
3978 ret = -EFAULT;
3979 DRM_ERROR("failed to copy %d exec entries "
3980 "back to user (%d)\n",
3981 args->buffer_count, ret);
3982 }
3983 }
3984
3985 drm_free_large(exec2_list);
3986 return ret;
3987}
3988
Eric Anholt673a3942008-07-30 12:06:12 -07003989int
3990i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
3991{
3992 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01003993 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003994 int ret;
3995
Daniel Vetter778c3542010-05-13 11:49:44 +02003996 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
3997
Eric Anholt673a3942008-07-30 12:06:12 -07003998 i915_verify_inactive(dev, __FILE__, __LINE__);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003999
4000 if (obj_priv->gtt_space != NULL) {
4001 if (alignment == 0)
4002 alignment = i915_gem_get_gtt_alignment(obj);
4003 if (obj_priv->gtt_offset & (alignment - 1)) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004004 WARN(obj_priv->pin_count,
4005 "bo is already pinned with incorrect alignment:"
4006 " offset=%x, req.alignment=%x\n",
4007 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004008 ret = i915_gem_object_unbind(obj);
4009 if (ret)
4010 return ret;
4011 }
4012 }
4013
Eric Anholt673a3942008-07-30 12:06:12 -07004014 if (obj_priv->gtt_space == NULL) {
4015 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004016 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004017 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004018 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004019
Eric Anholt673a3942008-07-30 12:06:12 -07004020 obj_priv->pin_count++;
4021
4022 /* If the object is not active and not pending a flush,
4023 * remove it from the inactive list
4024 */
4025 if (obj_priv->pin_count == 1) {
4026 atomic_inc(&dev->pin_count);
4027 atomic_add(obj->size, &dev->pin_memory);
4028 if (!obj_priv->active &&
Chris Wilsonbf1a1092010-08-07 11:01:20 +01004029 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Eric Anholt673a3942008-07-30 12:06:12 -07004030 list_del_init(&obj_priv->list);
4031 }
4032 i915_verify_inactive(dev, __FILE__, __LINE__);
4033
4034 return 0;
4035}
4036
4037void
4038i915_gem_object_unpin(struct drm_gem_object *obj)
4039{
4040 struct drm_device *dev = obj->dev;
4041 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004042 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004043
4044 i915_verify_inactive(dev, __FILE__, __LINE__);
4045 obj_priv->pin_count--;
4046 BUG_ON(obj_priv->pin_count < 0);
4047 BUG_ON(obj_priv->gtt_space == NULL);
4048
4049 /* If the object is no longer pinned, and is
4050 * neither active nor being flushed, then stick it on
4051 * the inactive list
4052 */
4053 if (obj_priv->pin_count == 0) {
4054 if (!obj_priv->active &&
Chris Wilson21d509e2009-06-06 09:46:02 +01004055 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Eric Anholt673a3942008-07-30 12:06:12 -07004056 list_move_tail(&obj_priv->list,
4057 &dev_priv->mm.inactive_list);
4058 atomic_dec(&dev->pin_count);
4059 atomic_sub(obj->size, &dev->pin_memory);
4060 }
4061 i915_verify_inactive(dev, __FILE__, __LINE__);
4062}
4063
4064int
4065i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4066 struct drm_file *file_priv)
4067{
4068 struct drm_i915_gem_pin *args = data;
4069 struct drm_gem_object *obj;
4070 struct drm_i915_gem_object *obj_priv;
4071 int ret;
4072
4073 mutex_lock(&dev->struct_mutex);
4074
4075 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4076 if (obj == NULL) {
4077 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4078 args->handle);
4079 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004080 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004081 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004082 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004083
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004084 if (obj_priv->madv != I915_MADV_WILLNEED) {
4085 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson3ef94da2009-09-14 16:50:29 +01004086 drm_gem_object_unreference(obj);
4087 mutex_unlock(&dev->struct_mutex);
4088 return -EINVAL;
4089 }
4090
Jesse Barnes79e53942008-11-07 14:24:08 -08004091 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4092 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4093 args->handle);
Chris Wilson96dec612009-02-08 19:08:04 +00004094 drm_gem_object_unreference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004095 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08004096 return -EINVAL;
4097 }
4098
4099 obj_priv->user_pin_count++;
4100 obj_priv->pin_filp = file_priv;
4101 if (obj_priv->user_pin_count == 1) {
4102 ret = i915_gem_object_pin(obj, args->alignment);
4103 if (ret != 0) {
4104 drm_gem_object_unreference(obj);
4105 mutex_unlock(&dev->struct_mutex);
4106 return ret;
4107 }
Eric Anholt673a3942008-07-30 12:06:12 -07004108 }
4109
4110 /* XXX - flush the CPU caches for pinned objects
4111 * as the X server doesn't manage domains yet
4112 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004113 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004114 args->offset = obj_priv->gtt_offset;
4115 drm_gem_object_unreference(obj);
4116 mutex_unlock(&dev->struct_mutex);
4117
4118 return 0;
4119}
4120
4121int
4122i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4123 struct drm_file *file_priv)
4124{
4125 struct drm_i915_gem_pin *args = data;
4126 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004127 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07004128
4129 mutex_lock(&dev->struct_mutex);
4130
4131 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4132 if (obj == NULL) {
4133 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4134 args->handle);
4135 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004136 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004137 }
4138
Daniel Vetter23010e42010-03-08 13:35:02 +01004139 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004140 if (obj_priv->pin_filp != file_priv) {
4141 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4142 args->handle);
4143 drm_gem_object_unreference(obj);
4144 mutex_unlock(&dev->struct_mutex);
4145 return -EINVAL;
4146 }
4147 obj_priv->user_pin_count--;
4148 if (obj_priv->user_pin_count == 0) {
4149 obj_priv->pin_filp = NULL;
4150 i915_gem_object_unpin(obj);
4151 }
Eric Anholt673a3942008-07-30 12:06:12 -07004152
4153 drm_gem_object_unreference(obj);
4154 mutex_unlock(&dev->struct_mutex);
4155 return 0;
4156}
4157
4158int
4159i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4160 struct drm_file *file_priv)
4161{
4162 struct drm_i915_gem_busy *args = data;
4163 struct drm_gem_object *obj;
4164 struct drm_i915_gem_object *obj_priv;
4165
Eric Anholt673a3942008-07-30 12:06:12 -07004166 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4167 if (obj == NULL) {
4168 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4169 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004170 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004171 }
4172
Chris Wilsonb1ce7862009-06-06 09:46:00 +01004173 mutex_lock(&dev->struct_mutex);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004174
Chris Wilson0be555b2010-08-04 15:36:30 +01004175 /* Count all active objects as busy, even if they are currently not used
4176 * by the gpu. Users of this interface expect objects to eventually
4177 * become non-busy without any further actions, therefore emit any
4178 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004179 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004180 obj_priv = to_intel_bo(obj);
4181 args->busy = obj_priv->active;
4182 if (args->busy) {
4183 /* Unconditionally flush objects, even when the gpu still uses this
4184 * object. Userspace calling this function indicates that it wants to
4185 * use this buffer rather sooner than later, so issuing the required
4186 * flush earlier is beneficial.
4187 */
4188 if (obj->write_domain) {
4189 i915_gem_flush(dev, 0, obj->write_domain);
Chris Wilson8dc5d142010-08-12 12:36:12 +01004190 (void)i915_add_request(dev, file_priv, NULL, obj_priv->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01004191 }
4192
4193 /* Update the active list for the hardware's current position.
4194 * Otherwise this only updates on a delayed timer or when irqs
4195 * are actually unmasked, and our working set ends up being
4196 * larger than required.
4197 */
4198 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4199
4200 args->busy = obj_priv->active;
4201 }
Eric Anholt673a3942008-07-30 12:06:12 -07004202
4203 drm_gem_object_unreference(obj);
4204 mutex_unlock(&dev->struct_mutex);
4205 return 0;
4206}
4207
4208int
4209i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4210 struct drm_file *file_priv)
4211{
4212 return i915_gem_ring_throttle(dev, file_priv);
4213}
4214
Chris Wilson3ef94da2009-09-14 16:50:29 +01004215int
4216i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4217 struct drm_file *file_priv)
4218{
4219 struct drm_i915_gem_madvise *args = data;
4220 struct drm_gem_object *obj;
4221 struct drm_i915_gem_object *obj_priv;
4222
4223 switch (args->madv) {
4224 case I915_MADV_DONTNEED:
4225 case I915_MADV_WILLNEED:
4226 break;
4227 default:
4228 return -EINVAL;
4229 }
4230
4231 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4232 if (obj == NULL) {
4233 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4234 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004235 return -ENOENT;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004236 }
4237
4238 mutex_lock(&dev->struct_mutex);
Daniel Vetter23010e42010-03-08 13:35:02 +01004239 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004240
4241 if (obj_priv->pin_count) {
4242 drm_gem_object_unreference(obj);
4243 mutex_unlock(&dev->struct_mutex);
4244
4245 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4246 return -EINVAL;
4247 }
4248
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004249 if (obj_priv->madv != __I915_MADV_PURGED)
4250 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004251
Chris Wilson2d7ef392009-09-20 23:13:10 +01004252 /* if the object is no longer bound, discard its backing storage */
4253 if (i915_gem_object_is_purgeable(obj_priv) &&
4254 obj_priv->gtt_space == NULL)
4255 i915_gem_object_truncate(obj);
4256
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004257 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4258
Chris Wilson3ef94da2009-09-14 16:50:29 +01004259 drm_gem_object_unreference(obj);
4260 mutex_unlock(&dev->struct_mutex);
4261
4262 return 0;
4263}
4264
Daniel Vetterac52bc52010-04-09 19:05:06 +00004265struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4266 size_t size)
4267{
Daniel Vetterc397b902010-04-09 19:05:07 +00004268 struct drm_i915_gem_object *obj;
4269
4270 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4271 if (obj == NULL)
4272 return NULL;
4273
4274 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4275 kfree(obj);
4276 return NULL;
4277 }
4278
4279 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4280 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4281
4282 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004283 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004284 obj->fence_reg = I915_FENCE_REG_NONE;
4285 INIT_LIST_HEAD(&obj->list);
4286 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004287 obj->madv = I915_MADV_WILLNEED;
4288
4289 trace_i915_gem_object_create(&obj->base);
4290
4291 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004292}
4293
Eric Anholt673a3942008-07-30 12:06:12 -07004294int i915_gem_init_object(struct drm_gem_object *obj)
4295{
Daniel Vetterc397b902010-04-09 19:05:07 +00004296 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004297
Eric Anholt673a3942008-07-30 12:06:12 -07004298 return 0;
4299}
4300
Chris Wilsonbe726152010-07-23 23:18:50 +01004301static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4302{
4303 struct drm_device *dev = obj->dev;
4304 drm_i915_private_t *dev_priv = dev->dev_private;
4305 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4306 int ret;
4307
4308 ret = i915_gem_object_unbind(obj);
4309 if (ret == -ERESTARTSYS) {
4310 list_move(&obj_priv->list,
4311 &dev_priv->mm.deferred_free_list);
4312 return;
4313 }
4314
4315 if (obj_priv->mmap_offset)
4316 i915_gem_free_mmap_offset(obj);
4317
4318 drm_gem_object_release(obj);
4319
4320 kfree(obj_priv->page_cpu_valid);
4321 kfree(obj_priv->bit_17);
4322 kfree(obj_priv);
4323}
4324
Eric Anholt673a3942008-07-30 12:06:12 -07004325void i915_gem_free_object(struct drm_gem_object *obj)
4326{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004327 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004328 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004329
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004330 trace_i915_gem_object_destroy(obj);
4331
Eric Anholt673a3942008-07-30 12:06:12 -07004332 while (obj_priv->pin_count > 0)
4333 i915_gem_object_unpin(obj);
4334
Dave Airlie71acb5e2008-12-30 20:31:46 +10004335 if (obj_priv->phys_obj)
4336 i915_gem_detach_phys_object(dev, obj);
4337
Chris Wilsonbe726152010-07-23 23:18:50 +01004338 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004339}
4340
Jesse Barnes5669fca2009-02-17 15:13:31 -08004341int
Eric Anholt673a3942008-07-30 12:06:12 -07004342i915_gem_idle(struct drm_device *dev)
4343{
4344 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004345 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004346
Keith Packard6dbe2772008-10-14 21:41:13 -07004347 mutex_lock(&dev->struct_mutex);
4348
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004349 if (dev_priv->mm.suspended ||
Zou Nan haid1b851f2010-05-21 09:08:57 +08004350 (dev_priv->render_ring.gem_object == NULL) ||
4351 (HAS_BSD(dev) &&
4352 dev_priv->bsd_ring.gem_object == NULL)) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004353 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004354 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004355 }
Eric Anholt673a3942008-07-30 12:06:12 -07004356
Chris Wilson29105cc2010-01-07 10:39:13 +00004357 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004358 if (ret) {
4359 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004360 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004361 }
Eric Anholt673a3942008-07-30 12:06:12 -07004362
Chris Wilson29105cc2010-01-07 10:39:13 +00004363 /* Under UMS, be paranoid and evict. */
4364 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004365 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004366 if (ret) {
4367 mutex_unlock(&dev->struct_mutex);
4368 return ret;
4369 }
4370 }
4371
4372 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4373 * We need to replace this with a semaphore, or something.
4374 * And not confound mm.suspended!
4375 */
4376 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004377 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004378
4379 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004380 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004381
Keith Packard6dbe2772008-10-14 21:41:13 -07004382 mutex_unlock(&dev->struct_mutex);
4383
Chris Wilson29105cc2010-01-07 10:39:13 +00004384 /* Cancel the retire work handler, which should be idle now. */
4385 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4386
Eric Anholt673a3942008-07-30 12:06:12 -07004387 return 0;
4388}
4389
Jesse Barnese552eb72010-04-21 11:39:23 -07004390/*
4391 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4392 * over cache flushing.
4393 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004394static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004395i915_gem_init_pipe_control(struct drm_device *dev)
4396{
4397 drm_i915_private_t *dev_priv = dev->dev_private;
4398 struct drm_gem_object *obj;
4399 struct drm_i915_gem_object *obj_priv;
4400 int ret;
4401
Eric Anholt34dc4d42010-05-07 14:30:03 -07004402 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004403 if (obj == NULL) {
4404 DRM_ERROR("Failed to allocate seqno page\n");
4405 ret = -ENOMEM;
4406 goto err;
4407 }
4408 obj_priv = to_intel_bo(obj);
4409 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4410
4411 ret = i915_gem_object_pin(obj, 4096);
4412 if (ret)
4413 goto err_unref;
4414
4415 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4416 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4417 if (dev_priv->seqno_page == NULL)
4418 goto err_unpin;
4419
4420 dev_priv->seqno_obj = obj;
4421 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4422
4423 return 0;
4424
4425err_unpin:
4426 i915_gem_object_unpin(obj);
4427err_unref:
4428 drm_gem_object_unreference(obj);
4429err:
4430 return ret;
4431}
4432
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004433
4434static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004435i915_gem_cleanup_pipe_control(struct drm_device *dev)
4436{
4437 drm_i915_private_t *dev_priv = dev->dev_private;
4438 struct drm_gem_object *obj;
4439 struct drm_i915_gem_object *obj_priv;
4440
4441 obj = dev_priv->seqno_obj;
4442 obj_priv = to_intel_bo(obj);
4443 kunmap(obj_priv->pages[0]);
4444 i915_gem_object_unpin(obj);
4445 drm_gem_object_unreference(obj);
4446 dev_priv->seqno_obj = NULL;
4447
4448 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004449}
4450
Eric Anholt673a3942008-07-30 12:06:12 -07004451int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004452i915_gem_init_ringbuffer(struct drm_device *dev)
4453{
4454 drm_i915_private_t *dev_priv = dev->dev_private;
4455 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004456
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004457 dev_priv->render_ring = render_ring;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004458
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004459 if (!I915_NEED_GFX_HWS(dev)) {
4460 dev_priv->render_ring.status_page.page_addr
4461 = dev_priv->status_page_dmah->vaddr;
4462 memset(dev_priv->render_ring.status_page.page_addr,
4463 0, PAGE_SIZE);
4464 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004465
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004466 if (HAS_PIPE_CONTROL(dev)) {
4467 ret = i915_gem_init_pipe_control(dev);
4468 if (ret)
4469 return ret;
4470 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004471
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004472 ret = intel_init_ring_buffer(dev, &dev_priv->render_ring);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004473 if (ret)
4474 goto cleanup_pipe_control;
4475
4476 if (HAS_BSD(dev)) {
Zou Nan haid1b851f2010-05-21 09:08:57 +08004477 dev_priv->bsd_ring = bsd_ring;
4478 ret = intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004479 if (ret)
4480 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004481 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004482
Chris Wilson6f392d5482010-08-07 11:01:22 +01004483 dev_priv->next_seqno = 1;
4484
Chris Wilson68f95ba2010-05-27 13:18:22 +01004485 return 0;
4486
4487cleanup_render_ring:
4488 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4489cleanup_pipe_control:
4490 if (HAS_PIPE_CONTROL(dev))
4491 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004492 return ret;
4493}
4494
4495void
4496i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4497{
4498 drm_i915_private_t *dev_priv = dev->dev_private;
4499
4500 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004501 if (HAS_BSD(dev))
4502 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004503 if (HAS_PIPE_CONTROL(dev))
4504 i915_gem_cleanup_pipe_control(dev);
4505}
4506
4507int
Eric Anholt673a3942008-07-30 12:06:12 -07004508i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4509 struct drm_file *file_priv)
4510{
4511 drm_i915_private_t *dev_priv = dev->dev_private;
4512 int ret;
4513
Jesse Barnes79e53942008-11-07 14:24:08 -08004514 if (drm_core_check_feature(dev, DRIVER_MODESET))
4515 return 0;
4516
Ben Gamariba1234d2009-09-14 17:48:47 -04004517 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004518 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004519 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004520 }
4521
Eric Anholt673a3942008-07-30 12:06:12 -07004522 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004523 dev_priv->mm.suspended = 0;
4524
4525 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004526 if (ret != 0) {
4527 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004528 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004529 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004530
Zou Nan hai852835f2010-05-21 09:08:56 +08004531 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004532 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004533 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4534 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004535 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004536 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004537 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004538
Chris Wilson5f353082010-06-07 14:03:03 +01004539 ret = drm_irq_install(dev);
4540 if (ret)
4541 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004542
Eric Anholt673a3942008-07-30 12:06:12 -07004543 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004544
4545cleanup_ringbuffer:
4546 mutex_lock(&dev->struct_mutex);
4547 i915_gem_cleanup_ringbuffer(dev);
4548 dev_priv->mm.suspended = 1;
4549 mutex_unlock(&dev->struct_mutex);
4550
4551 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004552}
4553
4554int
4555i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4556 struct drm_file *file_priv)
4557{
Jesse Barnes79e53942008-11-07 14:24:08 -08004558 if (drm_core_check_feature(dev, DRIVER_MODESET))
4559 return 0;
4560
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004561 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004562 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004563}
4564
4565void
4566i915_gem_lastclose(struct drm_device *dev)
4567{
4568 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004569
Eric Anholte806b492009-01-22 09:56:58 -08004570 if (drm_core_check_feature(dev, DRIVER_MODESET))
4571 return;
4572
Keith Packard6dbe2772008-10-14 21:41:13 -07004573 ret = i915_gem_idle(dev);
4574 if (ret)
4575 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004576}
4577
4578void
4579i915_gem_load(struct drm_device *dev)
4580{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004581 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004582 drm_i915_private_t *dev_priv = dev->dev_private;
4583
Eric Anholt673a3942008-07-30 12:06:12 -07004584 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01004585 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004586 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004587 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004588 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Zou Nan hai852835f2010-05-21 09:08:56 +08004589 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4590 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004591 if (HAS_BSD(dev)) {
4592 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4593 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4594 }
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004595 for (i = 0; i < 16; i++)
4596 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004597 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4598 i915_gem_retire_work_handler);
Chris Wilson31169712009-09-14 16:50:28 +01004599 spin_lock(&shrink_list_lock);
4600 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4601 spin_unlock(&shrink_list_lock);
4602
Dave Airlie94400122010-07-20 13:15:31 +10004603 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4604 if (IS_GEN3(dev)) {
4605 u32 tmp = I915_READ(MI_ARB_STATE);
4606 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4607 /* arb state is a masked write, so set bit + bit in mask */
4608 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4609 I915_WRITE(MI_ARB_STATE, tmp);
4610 }
4611 }
4612
Jesse Barnesde151cf2008-11-12 10:03:55 -08004613 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004614 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4615 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004616
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004617 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004618 dev_priv->num_fence_regs = 16;
4619 else
4620 dev_priv->num_fence_regs = 8;
4621
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004622 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004623 switch (INTEL_INFO(dev)->gen) {
4624 case 6:
4625 for (i = 0; i < 16; i++)
4626 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4627 break;
4628 case 5:
4629 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004630 for (i = 0; i < 16; i++)
4631 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004632 break;
4633 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004634 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4635 for (i = 0; i < 8; i++)
4636 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004637 case 2:
4638 for (i = 0; i < 8; i++)
4639 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4640 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004641 }
Eric Anholt673a3942008-07-30 12:06:12 -07004642 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004643 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004644}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004645
4646/*
4647 * Create a physically contiguous memory object for this object
4648 * e.g. for cursor + overlay regs
4649 */
Chris Wilson995b6762010-08-20 13:23:26 +01004650static int i915_gem_init_phys_object(struct drm_device *dev,
4651 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004652{
4653 drm_i915_private_t *dev_priv = dev->dev_private;
4654 struct drm_i915_gem_phys_object *phys_obj;
4655 int ret;
4656
4657 if (dev_priv->mm.phys_objs[id - 1] || !size)
4658 return 0;
4659
Eric Anholt9a298b22009-03-24 12:23:04 -07004660 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004661 if (!phys_obj)
4662 return -ENOMEM;
4663
4664 phys_obj->id = id;
4665
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004666 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004667 if (!phys_obj->handle) {
4668 ret = -ENOMEM;
4669 goto kfree_obj;
4670 }
4671#ifdef CONFIG_X86
4672 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4673#endif
4674
4675 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4676
4677 return 0;
4678kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004679 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004680 return ret;
4681}
4682
Chris Wilson995b6762010-08-20 13:23:26 +01004683static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004684{
4685 drm_i915_private_t *dev_priv = dev->dev_private;
4686 struct drm_i915_gem_phys_object *phys_obj;
4687
4688 if (!dev_priv->mm.phys_objs[id - 1])
4689 return;
4690
4691 phys_obj = dev_priv->mm.phys_objs[id - 1];
4692 if (phys_obj->cur_obj) {
4693 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4694 }
4695
4696#ifdef CONFIG_X86
4697 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4698#endif
4699 drm_pci_free(dev, phys_obj->handle);
4700 kfree(phys_obj);
4701 dev_priv->mm.phys_objs[id - 1] = NULL;
4702}
4703
4704void i915_gem_free_all_phys_object(struct drm_device *dev)
4705{
4706 int i;
4707
Dave Airlie260883c2009-01-22 17:58:49 +10004708 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004709 i915_gem_free_phys_object(dev, i);
4710}
4711
4712void i915_gem_detach_phys_object(struct drm_device *dev,
4713 struct drm_gem_object *obj)
4714{
4715 struct drm_i915_gem_object *obj_priv;
4716 int i;
4717 int ret;
4718 int page_count;
4719
Daniel Vetter23010e42010-03-08 13:35:02 +01004720 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004721 if (!obj_priv->phys_obj)
4722 return;
4723
Chris Wilson4bdadb92010-01-27 13:36:32 +00004724 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004725 if (ret)
4726 goto out;
4727
4728 page_count = obj->size / PAGE_SIZE;
4729
4730 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004731 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004732 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4733
4734 memcpy(dst, src, PAGE_SIZE);
4735 kunmap_atomic(dst, KM_USER0);
4736 }
Eric Anholt856fa192009-03-19 14:10:50 -07004737 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004738 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004739
4740 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004741out:
4742 obj_priv->phys_obj->cur_obj = NULL;
4743 obj_priv->phys_obj = NULL;
4744}
4745
4746int
4747i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004748 struct drm_gem_object *obj,
4749 int id,
4750 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004751{
4752 drm_i915_private_t *dev_priv = dev->dev_private;
4753 struct drm_i915_gem_object *obj_priv;
4754 int ret = 0;
4755 int page_count;
4756 int i;
4757
4758 if (id > I915_MAX_PHYS_OBJECT)
4759 return -EINVAL;
4760
Daniel Vetter23010e42010-03-08 13:35:02 +01004761 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004762
4763 if (obj_priv->phys_obj) {
4764 if (obj_priv->phys_obj->id == id)
4765 return 0;
4766 i915_gem_detach_phys_object(dev, obj);
4767 }
4768
Dave Airlie71acb5e2008-12-30 20:31:46 +10004769 /* create a new object */
4770 if (!dev_priv->mm.phys_objs[id - 1]) {
4771 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004772 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004773 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004774 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004775 goto out;
4776 }
4777 }
4778
4779 /* bind to the object */
4780 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4781 obj_priv->phys_obj->cur_obj = obj;
4782
Chris Wilson4bdadb92010-01-27 13:36:32 +00004783 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004784 if (ret) {
4785 DRM_ERROR("failed to get page list\n");
4786 goto out;
4787 }
4788
4789 page_count = obj->size / PAGE_SIZE;
4790
4791 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004792 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004793 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4794
4795 memcpy(dst, src, PAGE_SIZE);
4796 kunmap_atomic(src, KM_USER0);
4797 }
4798
Chris Wilsond78b47b2009-06-17 21:52:49 +01004799 i915_gem_object_put_pages(obj);
4800
Dave Airlie71acb5e2008-12-30 20:31:46 +10004801 return 0;
4802out:
4803 return ret;
4804}
4805
4806static int
4807i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4808 struct drm_i915_gem_pwrite *args,
4809 struct drm_file *file_priv)
4810{
Daniel Vetter23010e42010-03-08 13:35:02 +01004811 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004812 void *obj_addr;
4813 int ret;
4814 char __user *user_data;
4815
4816 user_data = (char __user *) (uintptr_t) args->data_ptr;
4817 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4818
Zhao Yakui44d98a62009-10-09 11:39:40 +08004819 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004820 ret = copy_from_user(obj_addr, user_data, args->size);
4821 if (ret)
4822 return -EFAULT;
4823
4824 drm_agp_chipset_flush(dev);
4825 return 0;
4826}
Eric Anholtb9624422009-06-03 07:27:35 +00004827
4828void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
4829{
4830 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
4831
4832 /* Clean up our request list when the client is going away, so that
4833 * later retire_requests won't dereference our soon-to-be-gone
4834 * file_priv.
4835 */
4836 mutex_lock(&dev->struct_mutex);
4837 while (!list_empty(&i915_file_priv->mm.request_list))
4838 list_del_init(i915_file_priv->mm.request_list.next);
4839 mutex_unlock(&dev->struct_mutex);
4840}
Chris Wilson31169712009-09-14 16:50:28 +01004841
Chris Wilson31169712009-09-14 16:50:28 +01004842static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004843i915_gpu_is_active(struct drm_device *dev)
4844{
4845 drm_i915_private_t *dev_priv = dev->dev_private;
4846 int lists_empty;
4847
Chris Wilson1637ef42010-04-20 17:10:35 +01004848 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Zou Nan hai852835f2010-05-21 09:08:56 +08004849 list_empty(&dev_priv->render_ring.active_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004850 if (HAS_BSD(dev))
4851 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004852
4853 return !lists_empty;
4854}
4855
4856static int
Dave Chinner7f8275d2010-07-19 14:56:17 +10004857i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01004858{
4859 drm_i915_private_t *dev_priv, *next_dev;
4860 struct drm_i915_gem_object *obj_priv, *next_obj;
4861 int cnt = 0;
4862 int would_deadlock = 1;
4863
4864 /* "fast-path" to count number of available objects */
4865 if (nr_to_scan == 0) {
4866 spin_lock(&shrink_list_lock);
4867 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4868 struct drm_device *dev = dev_priv->dev;
4869
4870 if (mutex_trylock(&dev->struct_mutex)) {
4871 list_for_each_entry(obj_priv,
4872 &dev_priv->mm.inactive_list,
4873 list)
4874 cnt++;
4875 mutex_unlock(&dev->struct_mutex);
4876 }
4877 }
4878 spin_unlock(&shrink_list_lock);
4879
4880 return (cnt / 100) * sysctl_vfs_cache_pressure;
4881 }
4882
4883 spin_lock(&shrink_list_lock);
4884
Chris Wilson1637ef42010-04-20 17:10:35 +01004885rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004886 /* first scan for clean buffers */
4887 list_for_each_entry_safe(dev_priv, next_dev,
4888 &shrink_list, mm.shrink_list) {
4889 struct drm_device *dev = dev_priv->dev;
4890
4891 if (! mutex_trylock(&dev->struct_mutex))
4892 continue;
4893
4894 spin_unlock(&shrink_list_lock);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01004895 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004896
Chris Wilson31169712009-09-14 16:50:28 +01004897 list_for_each_entry_safe(obj_priv, next_obj,
4898 &dev_priv->mm.inactive_list,
4899 list) {
4900 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004901 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004902 if (--nr_to_scan <= 0)
4903 break;
4904 }
4905 }
4906
4907 spin_lock(&shrink_list_lock);
4908 mutex_unlock(&dev->struct_mutex);
4909
Chris Wilson963b4832009-09-20 23:03:54 +01004910 would_deadlock = 0;
4911
Chris Wilson31169712009-09-14 16:50:28 +01004912 if (nr_to_scan <= 0)
4913 break;
4914 }
4915
4916 /* second pass, evict/count anything still on the inactive list */
4917 list_for_each_entry_safe(dev_priv, next_dev,
4918 &shrink_list, mm.shrink_list) {
4919 struct drm_device *dev = dev_priv->dev;
4920
4921 if (! mutex_trylock(&dev->struct_mutex))
4922 continue;
4923
4924 spin_unlock(&shrink_list_lock);
4925
4926 list_for_each_entry_safe(obj_priv, next_obj,
4927 &dev_priv->mm.inactive_list,
4928 list) {
4929 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004930 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004931 nr_to_scan--;
4932 } else
4933 cnt++;
4934 }
4935
4936 spin_lock(&shrink_list_lock);
4937 mutex_unlock(&dev->struct_mutex);
4938
4939 would_deadlock = 0;
4940 }
4941
Chris Wilson1637ef42010-04-20 17:10:35 +01004942 if (nr_to_scan) {
4943 int active = 0;
4944
4945 /*
4946 * We are desperate for pages, so as a last resort, wait
4947 * for the GPU to finish and discard whatever we can.
4948 * This has a dramatic impact to reduce the number of
4949 * OOM-killer events whilst running the GPU aggressively.
4950 */
4951 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4952 struct drm_device *dev = dev_priv->dev;
4953
4954 if (!mutex_trylock(&dev->struct_mutex))
4955 continue;
4956
4957 spin_unlock(&shrink_list_lock);
4958
4959 if (i915_gpu_is_active(dev)) {
4960 i915_gpu_idle(dev);
4961 active++;
4962 }
4963
4964 spin_lock(&shrink_list_lock);
4965 mutex_unlock(&dev->struct_mutex);
4966 }
4967
4968 if (active)
4969 goto rescan;
4970 }
4971
Chris Wilson31169712009-09-14 16:50:28 +01004972 spin_unlock(&shrink_list_lock);
4973
4974 if (would_deadlock)
4975 return -1;
4976 else if (cnt > 0)
4977 return (cnt / 100) * sysctl_vfs_cache_pressure;
4978 else
4979 return 0;
4980}
4981
4982static struct shrinker shrinker = {
4983 .shrink = i915_gem_shrink,
4984 .seeks = DEFAULT_SEEKS,
4985};
4986
4987__init void
4988i915_gem_shrinker_init(void)
4989{
4990 register_shrinker(&shrinker);
4991}
4992
4993__exit void
4994i915_gem_shrinker_exit(void)
4995{
4996 unregister_shrinker(&shrinker);
4997}