blob: 0ad533f06af97361a51666c7262eb96c4f218e71 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080038#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
Kyle McMartind6073d72009-05-26 12:27:34 -040040static int i915_modeset = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080041module_param_named(modeset, i915_modeset, int, 0400);
42
43unsigned int i915_fbpercrtc = 0;
44module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Jesse Barnes652c3932009-08-17 13:31:43 -070046unsigned int i915_powersave = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000047module_param_named(powersave, i915_powersave, int, 0600);
Jesse Barnes652c3932009-08-17 13:31:43 -070048
Chris Wilsonac668082011-02-09 16:15:32 +000049unsigned int i915_enable_rc6 = 0;
50module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
51
Jesse Barnes33814342010-01-14 20:48:02 +000052unsigned int i915_lvds_downclock = 0;
53module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
54
Chris Wilsona7615032011-01-12 17:04:08 +000055unsigned int i915_panel_use_ssc = 1;
56module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
57
Chris Wilsond78cb502010-12-23 13:33:15 +000058bool i915_try_reset = true;
59module_param_named(reset, i915_try_reset, bool, 0600);
60
Kristian Høgsberg112b7152009-01-04 16:55:33 -050061static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +080062extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -050063
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050064#define INTEL_VGA_DEVICE(id, info) { \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050065 .class = PCI_CLASS_DISPLAY_VGA << 8, \
Chris Wilson934f9922011-01-20 13:09:12 +000066 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050067 .vendor = 0x8086, \
68 .device = id, \
69 .subvendor = PCI_ANY_ID, \
70 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050071 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050072
Tobias Klauser9a7e8492010-05-20 10:33:46 +020073static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010074 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010075 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050076};
77
Tobias Klauser9a7e8492010-05-20 10:33:46 +020078static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010079 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +010080 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050081};
82
Tobias Klauser9a7e8492010-05-20 10:33:46 +020083static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010084 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040085 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010086 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050087};
88
Tobias Klauser9a7e8492010-05-20 10:33:46 +020089static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010090 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +010091 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050092};
93
Tobias Klauser9a7e8492010-05-20 10:33:46 +020094static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010095 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010096 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050097};
Tobias Klauser9a7e8492010-05-20 10:33:46 +020098static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010099 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500100 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100101 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100102 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500103};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200104static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100105 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100106 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500107};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200108static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100109 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500110 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100111 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100112 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500113};
114
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200115static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100116 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100117 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100118 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500119};
120
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200121static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100122 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000123 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100124 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100125 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500126};
127
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200128static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100129 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100130 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100131 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500132};
133
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200134static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100135 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100136 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800137 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500138};
139
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200140static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100141 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000142 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100143 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100144 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800145 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500146};
147
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200148static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100149 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100150 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100151 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100155 .gen = 5,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100156 .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800157 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500158};
159
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200160static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100161 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000162 .need_gfx_hws = 1, .has_hotplug = 1,
Alex Shi16c59ef2010-11-19 09:33:55 +0000163 .has_fbc = 0, /* disabled due to buggy hardware */
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800164 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500165};
166
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200167static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100168 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100169 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100170 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100171 .has_blt_ring = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800172};
173
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200174static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100176 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800177 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100178 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100179 .has_blt_ring = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800180};
181
Chris Wilson6103da02010-07-05 18:01:47 +0100182static const struct pci_device_id pciidlist[] = { /* aka */
183 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
184 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
185 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400186 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100187 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
188 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
189 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
190 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
191 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
192 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
193 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
194 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
195 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
196 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
197 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
198 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
199 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
200 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
201 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
202 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
203 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
204 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
205 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
206 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
207 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
208 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100209 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500210 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
211 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
212 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
213 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800214 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800215 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
216 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800217 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800218 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800219 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800220 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500221 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222};
223
Jesse Barnes79e53942008-11-07 14:24:08 -0800224#if defined(CONFIG_DRM_I915_KMS)
225MODULE_DEVICE_TABLE(pci, pciidlist);
226#endif
227
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800228#define INTEL_PCH_DEVICE_ID_MASK 0xff00
229#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
230
231void intel_detect_pch (struct drm_device *dev)
232{
233 struct drm_i915_private *dev_priv = dev->dev_private;
234 struct pci_dev *pch;
235
236 /*
237 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
238 * make graphics device passthrough work easy for VMM, that only
239 * need to expose ISA bridge to let driver know the real hardware
240 * underneath. This is a requirement from virtualization team.
241 */
242 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
243 if (pch) {
244 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
245 int id;
246 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
247
248 if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
249 dev_priv->pch_type = PCH_CPT;
250 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
251 }
252 }
253 pci_dev_put(pch);
254 }
255}
256
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000257void __gen6_force_wake_get(struct drm_i915_private *dev_priv)
258{
259 int count;
260
261 count = 0;
262 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
263 udelay(10);
264
265 I915_WRITE_NOTRACE(FORCEWAKE, 1);
266 POSTING_READ(FORCEWAKE);
267
268 count = 0;
269 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
270 udelay(10);
271}
272
273void __gen6_force_wake_put(struct drm_i915_private *dev_priv)
274{
275 I915_WRITE_NOTRACE(FORCEWAKE, 0);
276 POSTING_READ(FORCEWAKE);
277}
278
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100279static int i915_drm_freeze(struct drm_device *dev)
280{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100281 struct drm_i915_private *dev_priv = dev->dev_private;
282
Dave Airlie5bcf7192010-12-07 09:20:40 +1000283 drm_kms_helper_poll_disable(dev);
284
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100285 pci_save_state(dev->pdev);
286
287 /* If KMS is active, we do the leavevt stuff here */
288 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
289 int error = i915_gem_idle(dev);
290 if (error) {
291 dev_err(&dev->pdev->dev,
292 "GEM idle failed, resume might fail\n");
293 return error;
294 }
295 drm_irq_uninstall(dev);
296 }
297
298 i915_save_state(dev);
299
Chris Wilson44834a62010-08-19 16:09:23 +0100300 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100301
302 /* Modeset on resume, not lid events */
303 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100304
305 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100306}
307
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000308int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100309{
310 int error;
311
312 if (!dev || !dev->dev_private) {
313 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700314 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000315 return -ENODEV;
316 }
317
Dave Airlieb932ccb2008-02-20 10:02:20 +1000318 if (state.event == PM_EVENT_PRETHAW)
319 return 0;
320
Dave Airlie5bcf7192010-12-07 09:20:40 +1000321
322 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
323 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100324
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100325 error = i915_drm_freeze(dev);
326 if (error)
327 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000328
Dave Airlieb932ccb2008-02-20 10:02:20 +1000329 if (state.event == PM_EVENT_SUSPEND) {
330 /* Shut down the device */
331 pci_disable_device(dev->pdev);
332 pci_set_power_state(dev->pdev, PCI_D3hot);
333 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000334
335 return 0;
336}
337
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100338static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000339{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800340 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100341 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100342
Chris Wilsond1c3b172010-12-08 14:26:19 +0000343 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
344 mutex_lock(&dev->struct_mutex);
345 i915_gem_restore_gtt_mappings(dev);
346 mutex_unlock(&dev->struct_mutex);
347 }
348
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100349 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100350 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100351
Jesse Barnes5669fca2009-02-17 15:13:31 -0800352 /* KMS EnterVT equivalent */
353 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
354 mutex_lock(&dev->struct_mutex);
355 dev_priv->mm.suspended = 0;
356
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100357 error = i915_gem_init_ringbuffer(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800358 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800359
Chris Wilson500f7142011-01-24 15:14:41 +0000360 drm_mode_config_reset(dev);
Jesse Barnes226485e2009-02-23 15:41:09 -0800361 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100362
Zhao Yakui354ff962009-07-08 14:13:12 +0800363 /* Resume the modeset for every activated CRTC */
364 drm_helper_resume_force_mode(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800365
Chris Wilsonac668082011-02-09 16:15:32 +0000366 if (IS_IRONLAKE_M(dev))
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800367 ironlake_enable_rc6(dev);
368 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800369
Chris Wilson44834a62010-08-19 16:09:23 +0100370 intel_opregion_init(dev);
371
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800372 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700373
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100374 return error;
375}
376
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000377int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100378{
Chris Wilson6eecba32010-09-08 09:45:11 +0100379 int ret;
380
Dave Airlie5bcf7192010-12-07 09:20:40 +1000381 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
382 return 0;
383
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100384 if (pci_enable_device(dev->pdev))
385 return -EIO;
386
387 pci_set_master(dev->pdev);
388
Chris Wilson6eecba32010-09-08 09:45:11 +0100389 ret = i915_drm_thaw(dev);
390 if (ret)
391 return ret;
392
393 drm_kms_helper_poll_enable(dev);
394 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000395}
396
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100397static int i8xx_do_reset(struct drm_device *dev, u8 flags)
398{
399 struct drm_i915_private *dev_priv = dev->dev_private;
400
401 if (IS_I85X(dev))
402 return -ENODEV;
403
404 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
405 POSTING_READ(D_STATE);
406
407 if (IS_I830(dev) || IS_845G(dev)) {
408 I915_WRITE(DEBUG_RESET_I830,
409 DEBUG_RESET_DISPLAY |
410 DEBUG_RESET_RENDER |
411 DEBUG_RESET_FULL);
412 POSTING_READ(DEBUG_RESET_I830);
413 msleep(1);
414
415 I915_WRITE(DEBUG_RESET_I830, 0);
416 POSTING_READ(DEBUG_RESET_I830);
417 }
418
419 msleep(1);
420
421 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
422 POSTING_READ(D_STATE);
423
424 return 0;
425}
426
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700427static int i965_reset_complete(struct drm_device *dev)
428{
429 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700430 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700431 return gdrst & 0x1;
432}
433
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700434static int i965_do_reset(struct drm_device *dev, u8 flags)
435{
436 u8 gdrst;
437
Chris Wilsonae681d92010-10-01 14:57:56 +0100438 /*
439 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
440 * well as the reset bit (GR/bit 0). Setting the GR bit
441 * triggers the reset; when done, the hardware will clear it.
442 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700443 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
444 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
445
446 return wait_for(i965_reset_complete(dev), 500);
447}
448
449static int ironlake_do_reset(struct drm_device *dev, u8 flags)
450{
451 struct drm_i915_private *dev_priv = dev->dev_private;
452 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
453 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
454 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455}
456
Eric Anholtcff458c2010-11-18 09:31:14 +0800457static int gen6_do_reset(struct drm_device *dev, u8 flags)
458{
459 struct drm_i915_private *dev_priv = dev->dev_private;
460
461 I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
462 return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
463}
464
Ben Gamari11ed50e2009-09-14 17:48:45 -0400465/**
466 * i965_reset - reset chip after a hang
467 * @dev: drm device to reset
468 * @flags: reset domains
469 *
470 * Reset the chip. Useful if a hang is detected. Returns zero on successful
471 * reset or otherwise an error code.
472 *
473 * Procedure is fairly simple:
474 * - reset the chip using the reset reg
475 * - re-init context state
476 * - re-init hardware status page
477 * - re-init ring buffer
478 * - re-init interrupt state
479 * - re-init display
480 */
Chris Wilsonf803aa52010-09-19 12:38:26 +0100481int i915_reset(struct drm_device *dev, u8 flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400482{
483 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400484 /*
485 * We really should only reset the display subsystem if we actually
486 * need to
487 */
488 bool need_display = true;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700489 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400490
Chris Wilsond78cb502010-12-23 13:33:15 +0000491 if (!i915_try_reset)
492 return 0;
493
Chris Wilson340479a2010-12-04 18:17:15 +0000494 if (!mutex_trylock(&dev->struct_mutex))
495 return -EBUSY;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400496
Chris Wilson069efc12010-09-30 16:53:18 +0100497 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400498
Chris Wilsonf803aa52010-09-19 12:38:26 +0100499 ret = -ENODEV;
Chris Wilsonae681d92010-10-01 14:57:56 +0100500 if (get_seconds() - dev_priv->last_gpu_reset < 5) {
501 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
502 } else switch (INTEL_INFO(dev)->gen) {
Eric Anholtcff458c2010-11-18 09:31:14 +0800503 case 6:
504 ret = gen6_do_reset(dev, flags);
505 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100506 case 5:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700507 ret = ironlake_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100508 break;
509 case 4:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700510 ret = i965_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100511 break;
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100512 case 2:
513 ret = i8xx_do_reset(dev, flags);
514 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100515 }
Chris Wilsonae681d92010-10-01 14:57:56 +0100516 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700517 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100518 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100519 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100520 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400521 }
522
523 /* Ok, now get things going again... */
524
525 /*
526 * Everything depends on having the GTT running, so we need to start
527 * there. Fortunately we don't need to do this unless we reset the
528 * chip at a PCI level.
529 *
530 * Next we need to restore the context, but we don't use those
531 * yet either...
532 *
533 * Ring buffer needs to be re-initialized in the KMS case, or if X
534 * was running at the time of the reset (i.e. we weren't VT
535 * switched away).
536 */
537 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800538 !dev_priv->mm.suspended) {
Ben Gamari11ed50e2009-09-14 17:48:45 -0400539 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800540
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000541 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800542 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000543 dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800544 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000545 dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800546
Ben Gamari11ed50e2009-09-14 17:48:45 -0400547 mutex_unlock(&dev->struct_mutex);
548 drm_irq_uninstall(dev);
Chris Wilson500f7142011-01-24 15:14:41 +0000549 drm_mode_config_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400550 drm_irq_install(dev);
551 mutex_lock(&dev->struct_mutex);
552 }
553
Ben Gamari11ed50e2009-09-14 17:48:45 -0400554 mutex_unlock(&dev->struct_mutex);
Chris Wilson9fd98142010-09-18 08:08:06 +0100555
556 /*
557 * Perform a full modeset as on later generations, e.g. Ironlake, we may
558 * need to retrain the display link and cannot just restore the register
559 * values.
560 */
561 if (need_display) {
562 mutex_lock(&dev->mode_config.mutex);
563 drm_helper_resume_force_mode(dev);
564 mutex_unlock(&dev->mode_config.mutex);
565 }
566
Ben Gamari11ed50e2009-09-14 17:48:45 -0400567 return 0;
568}
569
570
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500571static int __devinit
572i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
573{
Chris Wilson5fe49d82011-02-01 19:43:02 +0000574 /* Only bind to function 0 of the device. Early generations
575 * used function 1 as a placeholder for multi-head. This causes
576 * us confusion instead, especially on the systems where both
577 * functions have the same PCI-ID!
578 */
579 if (PCI_FUNC(pdev->devfn))
580 return -ENODEV;
581
Jordan Crousedcdb1672010-05-27 13:40:25 -0600582 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500583}
584
585static void
586i915_pci_remove(struct pci_dev *pdev)
587{
588 struct drm_device *dev = pci_get_drvdata(pdev);
589
590 drm_put_dev(dev);
591}
592
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100593static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500594{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100595 struct pci_dev *pdev = to_pci_dev(dev);
596 struct drm_device *drm_dev = pci_get_drvdata(pdev);
597 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500598
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100599 if (!drm_dev || !drm_dev->dev_private) {
600 dev_err(dev, "DRM not initialized, aborting suspend.\n");
601 return -ENODEV;
602 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500603
Dave Airlie5bcf7192010-12-07 09:20:40 +1000604 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
605 return 0;
606
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100607 error = i915_drm_freeze(drm_dev);
608 if (error)
609 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500610
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100611 pci_disable_device(pdev);
612 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800613
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800614 return 0;
615}
616
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100617static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800618{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100619 struct pci_dev *pdev = to_pci_dev(dev);
620 struct drm_device *drm_dev = pci_get_drvdata(pdev);
621
622 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800623}
624
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100625static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800626{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100627 struct pci_dev *pdev = to_pci_dev(dev);
628 struct drm_device *drm_dev = pci_get_drvdata(pdev);
629
630 if (!drm_dev || !drm_dev->dev_private) {
631 dev_err(dev, "DRM not initialized, aborting suspend.\n");
632 return -ENODEV;
633 }
634
635 return i915_drm_freeze(drm_dev);
636}
637
638static int i915_pm_thaw(struct device *dev)
639{
640 struct pci_dev *pdev = to_pci_dev(dev);
641 struct drm_device *drm_dev = pci_get_drvdata(pdev);
642
643 return i915_drm_thaw(drm_dev);
644}
645
646static int i915_pm_poweroff(struct device *dev)
647{
648 struct pci_dev *pdev = to_pci_dev(dev);
649 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100650
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100651 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800652}
653
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100654static const struct dev_pm_ops i915_pm_ops = {
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800655 .suspend = i915_pm_suspend,
656 .resume = i915_pm_resume,
657 .freeze = i915_pm_freeze,
658 .thaw = i915_pm_thaw,
659 .poweroff = i915_pm_poweroff,
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100660 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800661};
662
Jesse Barnesde151cf2008-11-12 10:03:55 -0800663static struct vm_operations_struct i915_gem_vm_ops = {
664 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800665 .open = drm_gem_vm_open,
666 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800667};
668
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669static struct drm_driver driver = {
Dave Airlie792d2b92005-11-11 23:30:27 +1100670 /* don't use mtrr's here, the Xserver or user space app should
671 * deal with them for intel hardware.
672 */
Eric Anholt673a3942008-07-30 12:06:12 -0700673 .driver_features =
674 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
675 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
Dave Airlie22eae942005-11-10 22:16:34 +1100676 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000677 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -0700678 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +1100679 .lastclose = i915_driver_lastclose,
680 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -0700681 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +0100682
683 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
684 .suspend = i915_suspend,
685 .resume = i915_resume,
686
Dave Airliecda17382005-07-10 17:31:26 +1000687 .device_is_agp = i915_driver_device_is_agp,
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700688 .enable_vblank = i915_enable_vblank,
689 .disable_vblank = i915_disable_vblank,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100690 .get_vblank_timestamp = i915_get_vblank_timestamp,
691 .get_scanout_position = i915_get_crtc_scanoutpos,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 .irq_preinstall = i915_driver_irq_preinstall,
693 .irq_postinstall = i915_driver_irq_postinstall,
694 .irq_uninstall = i915_driver_irq_uninstall,
695 .irq_handler = i915_driver_irq_handler,
696 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +1000697 .master_create = i915_master_create,
698 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -0500699#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -0400700 .debugfs_init = i915_debugfs_init,
701 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -0500702#endif
Eric Anholt673a3942008-07-30 12:06:12 -0700703 .gem_init_object = i915_gem_init_object,
704 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800705 .gem_vm_ops = &i915_gem_vm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 .ioctls = i915_ioctls,
707 .fops = {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000708 .owner = THIS_MODULE,
709 .open = drm_open,
710 .release = drm_release,
Arnd Bergmanned8b6702009-12-16 22:17:09 +0000711 .unlocked_ioctl = drm_ioctl,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800712 .mmap = drm_gem_mmap,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000713 .poll = drm_poll,
714 .fasync = drm_fasync,
Kristian Høgsbergc9a9c5e2009-09-12 04:33:34 +1000715 .read = drm_read,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000716#ifdef CONFIG_COMPAT
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000717 .compat_ioctl = i915_compat_ioctl,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000718#endif
Arnd Bergmanndc880ab2010-07-06 18:54:47 +0200719 .llseek = noop_llseek,
Dave Airlie22eae942005-11-10 22:16:34 +1100720 },
721
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 .pci_driver = {
Dave Airlie22eae942005-11-10 22:16:34 +1100723 .name = DRIVER_NAME,
724 .id_table = pciidlist,
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500725 .probe = i915_pci_probe,
726 .remove = i915_pci_remove,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800727 .driver.pm = &i915_pm_ops,
Dave Airlie22eae942005-11-10 22:16:34 +1100728 },
Dave Airliebc5f4522007-11-05 12:50:58 +1000729
Dave Airlie22eae942005-11-10 22:16:34 +1100730 .name = DRIVER_NAME,
731 .desc = DRIVER_DESC,
732 .date = DRIVER_DATE,
733 .major = DRIVER_MAJOR,
734 .minor = DRIVER_MINOR,
735 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736};
737
738static int __init i915_init(void)
739{
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800740 if (!intel_agp_enabled) {
741 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
742 return -ENODEV;
743 }
744
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800746
747 /*
748 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
749 * explicitly disabled with the module pararmeter.
750 *
751 * Otherwise, just follow the parameter (defaulting to off).
752 *
753 * Allow optional vga_text_mode_force boot option to override
754 * the default behavior.
755 */
756#if defined(CONFIG_DRM_I915_KMS)
757 if (i915_modeset != 0)
758 driver.driver_features |= DRIVER_MODESET;
759#endif
760 if (i915_modeset == 1)
761 driver.driver_features |= DRIVER_MODESET;
762
763#ifdef CONFIG_VGA_CONSOLE
764 if (vgacon_text_force() && i915_modeset == -1)
765 driver.driver_features &= ~DRIVER_MODESET;
766#endif
767
Chris Wilson3885c6b2011-01-23 10:45:14 +0000768 if (!(driver.driver_features & DRIVER_MODESET))
769 driver.get_vblank_timestamp = NULL;
770
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 return drm_init(&driver);
772}
773
774static void __exit i915_exit(void)
775{
776 drm_exit(&driver);
777}
778
779module_init(i915_init);
780module_exit(i915_exit);
781
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000782MODULE_AUTHOR(DRIVER_AUTHOR);
783MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784MODULE_LICENSE("GPL and additional rights");