blob: 0e894193accfbf928ad3d2b2ee43d3f678d2d816 [file] [log] [blame]
Komal Shah010d442c42006-08-13 23:44:09 +02001/*
2 * TI OMAP I2C master mode driver
3 *
4 * Copyright (C) 2003 MontaVista Software, Inc.
Komal Shah010d442c42006-08-13 23:44:09 +02005 * Copyright (C) 2005 Nokia Corporation
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08006 * Copyright (C) 2004 - 2007 Texas Instruments.
Komal Shah010d442c42006-08-13 23:44:09 +02007 *
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08008 * Originally written by MontaVista Software, Inc.
9 * Additional contributions by:
10 * Tony Lindgren <tony@atomide.com>
11 * Imre Deak <imre.deak@nokia.com>
12 * Juha Yrjölä <juha.yrjola@solidboot.com>
13 * Syed Khasim <x0khasim@ti.com>
14 * Nishant Menon <nm@ti.com>
Komal Shah010d442c42006-08-13 23:44:09 +020015 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
Komal Shah010d442c42006-08-13 23:44:09 +020025 */
26
27#include <linux/module.h>
28#include <linux/delay.h>
29#include <linux/i2c.h>
30#include <linux/err.h>
31#include <linux/interrupt.h>
32#include <linux/completion.h>
33#include <linux/platform_device.h>
34#include <linux/clk.h>
Tony Lindgrenc1a473b2008-11-21 13:39:47 -080035#include <linux/io.h>
Benoit Cousson61451972011-12-22 15:56:36 +010036#include <linux/of.h>
Benoit Cousson61451972011-12-22 15:56:36 +010037#include <linux/of_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090038#include <linux/slab.h>
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -070039#include <linux/i2c-omap.h>
Rajendra Nayak27b1fec2010-09-28 21:02:58 +053040#include <linux/pm_runtime.h>
Komal Shah010d442c42006-08-13 23:44:09 +020041
Paul Walmsley9c76b872008-11-21 13:39:55 -080042/* I2C controller revisions */
Andy Green4e80f722011-05-30 07:43:07 -070043#define OMAP_I2C_OMAP1_REV_2 0x20
Paul Walmsley9c76b872008-11-21 13:39:55 -080044
45/* I2C controller revisions present on specific hardware */
Shubhrajyoti D47dcd012012-11-05 17:53:36 +053046#define OMAP_I2C_REV_ON_2430 0x00000036
47#define OMAP_I2C_REV_ON_3430_3530 0x0000003C
48#define OMAP_I2C_REV_ON_3630 0x00000040
49#define OMAP_I2C_REV_ON_4430_PLUS 0x50400002
Paul Walmsley9c76b872008-11-21 13:39:55 -080050
Komal Shah010d442c42006-08-13 23:44:09 +020051/* timeout waiting for the controller to respond */
52#define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
53
Felipe Balbi6d8451d2012-09-12 16:28:15 +053054/* timeout for pm runtime autosuspend */
55#define OMAP_I2C_PM_TIMEOUT 1000 /* ms */
56
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +040057/* timeout for making decision on bus free status */
58#define OMAP_I2C_BUS_FREE_TIMEOUT (msecs_to_jiffies(10))
59
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -080060/* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070061enum {
62 OMAP_I2C_REV_REG = 0,
63 OMAP_I2C_IE_REG,
64 OMAP_I2C_STAT_REG,
65 OMAP_I2C_IV_REG,
66 OMAP_I2C_WE_REG,
67 OMAP_I2C_SYSS_REG,
68 OMAP_I2C_BUF_REG,
69 OMAP_I2C_CNT_REG,
70 OMAP_I2C_DATA_REG,
71 OMAP_I2C_SYSC_REG,
72 OMAP_I2C_CON_REG,
73 OMAP_I2C_OA_REG,
74 OMAP_I2C_SA_REG,
75 OMAP_I2C_PSC_REG,
76 OMAP_I2C_SCLL_REG,
77 OMAP_I2C_SCLH_REG,
78 OMAP_I2C_SYSTEST_REG,
79 OMAP_I2C_BUFSTAT_REG,
Andy Greenb8853082011-05-30 07:43:04 -070080 /* only on OMAP4430 */
81 OMAP_I2C_IP_V2_REVNB_LO,
82 OMAP_I2C_IP_V2_REVNB_HI,
83 OMAP_I2C_IP_V2_IRQSTATUS_RAW,
84 OMAP_I2C_IP_V2_IRQENABLE_SET,
85 OMAP_I2C_IP_V2_IRQENABLE_CLR,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070086};
Komal Shah010d442c42006-08-13 23:44:09 +020087
88/* I2C Interrupt Enable Register (OMAP_I2C_IE): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080089#define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
90#define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
Komal Shah010d442c42006-08-13 23:44:09 +020091#define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
92#define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
93#define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
94#define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
95#define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
96
97/* I2C Status Register (OMAP_I2C_STAT): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080098#define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
99#define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
Komal Shah010d442c42006-08-13 23:44:09 +0200100#define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
101#define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
102#define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
103#define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
Alexander Kochetkov9fd6ada2014-11-22 23:47:11 +0400104#define OMAP_I2C_STAT_BF (1 << 8) /* Bus Free */
Komal Shah010d442c42006-08-13 23:44:09 +0200105#define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
106#define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
107#define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
108#define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
109#define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
110
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -0800111/* I2C WE wakeup enable register */
112#define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
113#define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
114#define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
115#define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
116#define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
117#define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
118#define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
119#define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
120#define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
121#define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
122
123#define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
124 OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
125 OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
126 OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
127 OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
128
Komal Shah010d442c42006-08-13 23:44:09 +0200129/* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
130#define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800131#define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200132#define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800133#define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200134
135/* I2C Configuration Register (OMAP_I2C_CON): */
136#define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
137#define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800138#define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
Komal Shah010d442c42006-08-13 23:44:09 +0200139#define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
140#define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
141#define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
142#define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
143#define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
144#define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
145#define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
146
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800147/* I2C SCL time value when Master */
148#define OMAP_I2C_SCLL_HSSCLL 8
149#define OMAP_I2C_SCLH_HSSCLH 8
150
Komal Shah010d442c42006-08-13 23:44:09 +0200151/* I2C System Test Register (OMAP_I2C_SYSTEST): */
Komal Shah010d442c42006-08-13 23:44:09 +0200152#define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
153#define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
154#define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
155#define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
Alexander Kochetkov9fd6ada2014-11-22 23:47:11 +0400156/* Functional mode */
157#define OMAP_I2C_SYSTEST_SCL_I_FUNC (1 << 8) /* SCL line input value */
158#define OMAP_I2C_SYSTEST_SCL_O_FUNC (1 << 7) /* SCL line output value */
159#define OMAP_I2C_SYSTEST_SDA_I_FUNC (1 << 6) /* SDA line input value */
160#define OMAP_I2C_SYSTEST_SDA_O_FUNC (1 << 5) /* SDA line output value */
161/* SDA/SCL IO mode */
Komal Shah010d442c42006-08-13 23:44:09 +0200162#define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
163#define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
164#define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
165#define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
Komal Shah010d442c42006-08-13 23:44:09 +0200166
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800167/* OCP_SYSSTATUS bit definitions */
168#define SYSS_RESETDONE_MASK (1 << 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200169
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800170/* OCP_SYSCONFIG bit definitions */
171#define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
172#define SYSC_SIDLEMODE_MASK (0x3 << 3)
173#define SYSC_ENAWAKEUP_MASK (1 << 2)
174#define SYSC_SOFTRESET_MASK (1 << 1)
175#define SYSC_AUTOIDLE_MASK (1 << 0)
176
177#define SYSC_IDLEMODE_SMART 0x2
178#define SYSC_CLOCKACTIVITY_FCLK 0x2
179
manjugk manjugkf3083d92010-05-11 11:35:20 -0700180/* Errata definitions */
181#define I2C_OMAP_ERRATA_I207 (1 << 0)
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +0530182#define I2C_OMAP_ERRATA_I462 (1 << 1)
Komal Shah010d442c42006-08-13 23:44:09 +0200183
Oleksandr Dmytryshyn4368de12013-06-03 10:37:20 +0300184#define OMAP_I2C_IP_V2_INTERRUPTS_MASK 0x6FFF
185
Komal Shah010d442c42006-08-13 23:44:09 +0200186struct omap_i2c_dev {
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530187 spinlock_t lock; /* IRQ synchronization */
Komal Shah010d442c42006-08-13 23:44:09 +0200188 struct device *dev;
189 void __iomem *base; /* virtual */
190 int irq;
Cory Maccarroned84d3ea2009-12-12 17:54:02 -0800191 int reg_shift; /* bit shift for I2C register addresses */
Komal Shah010d442c42006-08-13 23:44:09 +0200192 struct completion cmd_complete;
193 struct resource *ioarea;
Paul Walmsley49839dc2012-11-06 16:31:32 +0000194 u32 latency; /* maximum mpu wkup latency */
195 void (*set_mpu_wkup_lat)(struct device *dev,
196 long latency);
Benoit Cousson61451972011-12-22 15:56:36 +0100197 u32 speed; /* Speed of bus in kHz */
Benoit Cousson61451972011-12-22 15:56:36 +0100198 u32 flags;
Oleksandr Dmytryshyn4368de12013-06-03 10:37:20 +0300199 u16 scheme;
Komal Shah010d442c42006-08-13 23:44:09 +0200200 u16 cmd_err;
201 u8 *buf;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700202 u8 *regs;
Komal Shah010d442c42006-08-13 23:44:09 +0200203 size_t buf_len;
204 struct i2c_adapter adapter;
Felipe Balbidd745482012-09-12 16:28:10 +0530205 u8 threshold;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800206 u8 fifo_size; /* use as flag and value
207 * fifo_size==0 implies no fifo
208 * if set, should be trsh+1
209 */
Shubhrajyoti D47dcd012012-11-05 17:53:36 +0530210 u32 rev;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800211 unsigned b_hw:1; /* bad h/w fixes */
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400212 unsigned bb_valid:1; /* true when BB-bit reflects
213 * the I2C bus state
214 */
Felipe Balbi079d8af2012-09-12 16:28:06 +0530215 unsigned receiver:1; /* true when we're in receiver mode */
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100216 u16 iestate; /* Saved interrupt register */
Rajendra Nayakef871432009-11-23 08:59:18 -0800217 u16 pscstate;
218 u16 scllstate;
219 u16 sclhstate;
Rajendra Nayakef871432009-11-23 08:59:18 -0800220 u16 syscstate;
221 u16 westate;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700222 u16 errata;
Komal Shah010d442c42006-08-13 23:44:09 +0200223};
224
Andy Greena1295572011-05-30 07:43:06 -0700225static const u8 reg_map_ip_v1[] = {
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700226 [OMAP_I2C_REV_REG] = 0x00,
227 [OMAP_I2C_IE_REG] = 0x01,
228 [OMAP_I2C_STAT_REG] = 0x02,
229 [OMAP_I2C_IV_REG] = 0x03,
230 [OMAP_I2C_WE_REG] = 0x03,
231 [OMAP_I2C_SYSS_REG] = 0x04,
232 [OMAP_I2C_BUF_REG] = 0x05,
233 [OMAP_I2C_CNT_REG] = 0x06,
234 [OMAP_I2C_DATA_REG] = 0x07,
235 [OMAP_I2C_SYSC_REG] = 0x08,
236 [OMAP_I2C_CON_REG] = 0x09,
237 [OMAP_I2C_OA_REG] = 0x0a,
238 [OMAP_I2C_SA_REG] = 0x0b,
239 [OMAP_I2C_PSC_REG] = 0x0c,
240 [OMAP_I2C_SCLL_REG] = 0x0d,
241 [OMAP_I2C_SCLH_REG] = 0x0e,
242 [OMAP_I2C_SYSTEST_REG] = 0x0f,
243 [OMAP_I2C_BUFSTAT_REG] = 0x10,
244};
245
Andy Greena1295572011-05-30 07:43:06 -0700246static const u8 reg_map_ip_v2[] = {
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700247 [OMAP_I2C_REV_REG] = 0x04,
248 [OMAP_I2C_IE_REG] = 0x2c,
249 [OMAP_I2C_STAT_REG] = 0x28,
250 [OMAP_I2C_IV_REG] = 0x34,
251 [OMAP_I2C_WE_REG] = 0x34,
252 [OMAP_I2C_SYSS_REG] = 0x90,
253 [OMAP_I2C_BUF_REG] = 0x94,
254 [OMAP_I2C_CNT_REG] = 0x98,
255 [OMAP_I2C_DATA_REG] = 0x9c,
Alexander Aring2727b172011-12-08 15:43:53 +0100256 [OMAP_I2C_SYSC_REG] = 0x10,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700257 [OMAP_I2C_CON_REG] = 0xa4,
258 [OMAP_I2C_OA_REG] = 0xa8,
259 [OMAP_I2C_SA_REG] = 0xac,
260 [OMAP_I2C_PSC_REG] = 0xb0,
261 [OMAP_I2C_SCLL_REG] = 0xb4,
262 [OMAP_I2C_SCLH_REG] = 0xb8,
263 [OMAP_I2C_SYSTEST_REG] = 0xbC,
264 [OMAP_I2C_BUFSTAT_REG] = 0xc0,
Andy Greenb8853082011-05-30 07:43:04 -0700265 [OMAP_I2C_IP_V2_REVNB_LO] = 0x00,
266 [OMAP_I2C_IP_V2_REVNB_HI] = 0x04,
267 [OMAP_I2C_IP_V2_IRQSTATUS_RAW] = 0x24,
268 [OMAP_I2C_IP_V2_IRQENABLE_SET] = 0x2c,
269 [OMAP_I2C_IP_V2_IRQENABLE_CLR] = 0x30,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700270};
271
Komal Shah010d442c42006-08-13 23:44:09 +0200272static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
273 int reg, u16 val)
274{
Victor Kamensky40b13ca2013-11-27 15:48:08 +0200275 writew_relaxed(val, i2c_dev->base +
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700276 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200277}
278
279static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
280{
Victor Kamensky40b13ca2013-11-27 15:48:08 +0200281 return readw_relaxed(i2c_dev->base +
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700282 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200283}
284
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530285static void __omap_i2c_init(struct omap_i2c_dev *dev)
286{
287
288 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
289
290 /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
291 omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, dev->pscstate);
292
293 /* SCL low and high time values */
294 omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, dev->scllstate);
295 omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, dev->sclhstate);
296 if (dev->rev >= OMAP_I2C_REV_ON_3430_3530)
297 omap_i2c_write_reg(dev, OMAP_I2C_WE_REG, dev->westate);
298
299 /* Take the I2C module out of reset: */
300 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
301
302 /*
Alexander Kochetkov4f734a32014-11-22 23:47:14 +0400303 * NOTE: right after setting CON_EN, STAT_BB could be 0 while the
304 * bus is busy. It will be changed to 1 on the next IP FCLK clock.
305 * udelay(1) will be enough to fix that.
306 */
307
308 /*
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530309 * Don't write to this register if the IE state is 0 as it can
310 * cause deadlock.
311 */
312 if (dev->iestate)
313 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
314}
315
Shubhrajyoti Dd6c842a2012-11-05 17:53:41 +0530316static int omap_i2c_reset(struct omap_i2c_dev *dev)
Komal Shah010d442c42006-08-13 23:44:09 +0200317{
Komal Shah010d442c42006-08-13 23:44:09 +0200318 unsigned long timeout;
Shubhrajyoti Dca85e242012-11-05 17:53:43 +0530319 u16 sysc;
320
Andy Green4e80f722011-05-30 07:43:07 -0700321 if (dev->rev >= OMAP_I2C_OMAP1_REV_2) {
Shubhrajyoti Dca85e242012-11-05 17:53:43 +0530322 sysc = omap_i2c_read_reg(dev, OMAP_I2C_SYSC_REG);
323
Manjunatha GK57eb81b2009-12-11 11:09:08 +0530324 /* Disable I2C controller before soft reset */
325 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
326 omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
327 ~(OMAP_I2C_CON_EN));
328
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800329 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
Komal Shah010d442c42006-08-13 23:44:09 +0200330 /* For some reason we need to set the EN bit before the
331 * reset done bit gets set. */
332 timeout = jiffies + OMAP_I2C_TIMEOUT;
333 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
334 while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800335 SYSS_RESETDONE_MASK)) {
Komal Shah010d442c42006-08-13 23:44:09 +0200336 if (time_after(jiffies, timeout)) {
Joe Perchesfce3ff02007-12-12 13:45:24 +0100337 dev_warn(dev->dev, "timeout waiting "
Komal Shah010d442c42006-08-13 23:44:09 +0200338 "for controller reset\n");
339 return -ETIMEDOUT;
340 }
341 msleep(1);
342 }
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800343
344 /* SYSC register is cleared by the reset; rewrite it */
Shubhrajyoti Dca85e242012-11-05 17:53:43 +0530345 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, sysc);
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800346
Alexander Kochetkov23173ea2014-11-25 02:20:55 +0400347 if (dev->rev > OMAP_I2C_REV_ON_3430_3530) {
348 /* Schedule I2C-bus monitoring on the next transfer */
349 dev->bb_valid = 0;
350 }
Komal Shah010d442c42006-08-13 23:44:09 +0200351 }
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400352
Shubhrajyoti Dd6c842a2012-11-05 17:53:41 +0530353 return 0;
354}
355
356static int omap_i2c_init(struct omap_i2c_dev *dev)
357{
358 u16 psc = 0, scll = 0, sclh = 0;
359 u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
360 unsigned long fclk_rate = 12000000;
361 unsigned long internal_clk = 0;
362 struct clk *fclk;
363
364 if (dev->rev >= OMAP_I2C_REV_ON_3430_3530) {
365 /*
366 * Enabling all wakup sources to stop I2C freezing on
367 * WFI instruction.
368 * REVISIT: Some wkup sources might not be needed.
369 */
370 dev->westate = OMAP_I2C_WE_ALL;
371 }
Komal Shah010d442c42006-08-13 23:44:09 +0200372
Benoit Cousson61451972011-12-22 15:56:36 +0100373 if (dev->flags & OMAP_I2C_FLAG_ALWAYS_ARMXOR_CLK) {
Russell King0e9ae102009-01-22 19:31:46 +0000374 /*
375 * The I2C functional clock is the armxor_ck, so there's
376 * no need to get "armxor_ck" separately. Now, if OMAP2420
377 * always returns 12MHz for the functional clock, we can
378 * do this bit unconditionally.
379 */
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530380 fclk = clk_get(dev->dev, "fck");
381 fclk_rate = clk_get_rate(fclk);
382 clk_put(fclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200383
Komal Shah010d442c42006-08-13 23:44:09 +0200384 /* TRM for 5912 says the I2C clock must be prescaled to be
385 * between 7 - 12 MHz. The XOR input clock is typically
386 * 12, 13 or 19.2 MHz. So we should have code that produces:
387 *
388 * XOR MHz Divider Prescaler
389 * 12 1 0
390 * 13 2 1
391 * 19.2 2 1
392 */
Jean Delvared7aef132006-12-10 21:21:34 +0100393 if (fclk_rate > 12000000)
394 psc = fclk_rate / 12000000;
Komal Shah010d442c42006-08-13 23:44:09 +0200395 }
396
Benoit Cousson61451972011-12-22 15:56:36 +0100397 if (!(dev->flags & OMAP_I2C_FLAG_SIMPLE_CLOCK)) {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800398
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300399 /*
400 * HSI2C controller internal clk rate should be 19.2 Mhz for
401 * HS and for all modes on 2430. On 34xx we can use lower rate
402 * to get longer filter period for better noise suppression.
403 * The filter is iclk (fclk for HS) period.
404 */
Andy Green3be00532011-05-30 07:43:09 -0700405 if (dev->speed > 400 ||
Benoit Cousson61451972011-12-22 15:56:36 +0100406 dev->flags & OMAP_I2C_FLAG_FORCE_19200_INT_CLK)
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300407 internal_clk = 19200;
408 else if (dev->speed > 100)
409 internal_clk = 9600;
410 else
411 internal_clk = 4000;
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530412 fclk = clk_get(dev->dev, "fck");
413 fclk_rate = clk_get_rate(fclk) / 1000;
414 clk_put(fclk);
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800415
416 /* Compute prescaler divisor */
417 psc = fclk_rate / internal_clk;
418 psc = psc - 1;
419
420 /* If configured for High Speed */
421 if (dev->speed > 400) {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300422 unsigned long scl;
423
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800424 /* For first phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300425 scl = internal_clk / 400;
426 fsscll = scl - (scl / 3) - 7;
427 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800428
429 /* For second phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300430 scl = fclk_rate / dev->speed;
431 hsscll = scl - (scl / 3) - 7;
432 hssclh = (scl / 3) - 5;
433 } else if (dev->speed > 100) {
434 unsigned long scl;
435
436 /* Fast mode */
437 scl = internal_clk / dev->speed;
438 fsscll = scl - (scl / 3) - 7;
439 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800440 } else {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300441 /* Standard mode */
442 fsscll = internal_clk / (dev->speed * 2) - 7;
443 fssclh = internal_clk / (dev->speed * 2) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800444 }
445 scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
446 sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
447 } else {
448 /* Program desired operating rate */
449 fclk_rate /= (psc + 1) * 1000;
450 if (psc > 2)
451 psc = 2;
452 scll = fclk_rate / (dev->speed * 2) - 7 + psc;
453 sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
454 }
455
Rajendra Nayakef871432009-11-23 08:59:18 -0800456 dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800457 OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
458 OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
Rajendra Nayakef871432009-11-23 08:59:18 -0800459 (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530460
461 dev->pscstate = psc;
462 dev->scllstate = scll;
463 dev->sclhstate = sclh;
464
Alexander Kochetkov23173ea2014-11-25 02:20:55 +0400465 if (dev->rev <= OMAP_I2C_REV_ON_3430_3530) {
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400466 /* Not implemented */
467 dev->bb_valid = 1;
468 }
469
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530470 __omap_i2c_init(dev);
471
Komal Shah010d442c42006-08-13 23:44:09 +0200472 return 0;
473}
474
475/*
476 * Waiting on Bus Busy
477 */
478static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
479{
480 unsigned long timeout;
481
482 timeout = jiffies + OMAP_I2C_TIMEOUT;
483 while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
484 if (time_after(jiffies, timeout)) {
485 dev_warn(dev->dev, "timeout waiting for bus ready\n");
486 return -ETIMEDOUT;
487 }
488 msleep(1);
489 }
490
491 return 0;
492}
493
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400494/*
495 * Wait while BB-bit doesn't reflect the I2C bus state
496 *
497 * In a multimaster environment, after IP software reset, BB-bit value doesn't
498 * correspond to the current bus state. It may happen what BB-bit will be 0,
499 * while the bus is busy due to another I2C master activity.
500 * Here are BB-bit values after reset:
501 * SDA SCL BB NOTES
502 * 0 0 0 1, 2
503 * 1 0 0 1, 2
504 * 0 1 1
505 * 1 1 0 3
506 * Later, if IP detect SDA=0 and SCL=1 (ACK) or SDA 1->0 while SCL=1 (START)
507 * combinations on the bus, it set BB-bit to 1.
508 * If IP detect SDA 0->1 while SCL=1 (STOP) combination on the bus,
509 * it set BB-bit to 0 and BF to 1.
510 * BB and BF bits correctly tracks the bus state while IP is suspended
511 * BB bit became valid on the next FCLK clock after CON_EN bit set
512 *
513 * NOTES:
514 * 1. Any transfer started when BB=0 and bus is busy wouldn't be
515 * completed by IP and results in controller timeout.
516 * 2. Any transfer started when BB=0 and SCL=0 results in IP
517 * starting to drive SDA low. In that case IP corrupt data
518 * on the bus.
519 * 3. Any transfer started in the middle of another master's transfer
520 * results in unpredictable results and data corruption
521 */
522static int omap_i2c_wait_for_bb_valid(struct omap_i2c_dev *dev)
523{
524 unsigned long bus_free_timeout = 0;
525 unsigned long timeout;
526 int bus_free = 0;
527 u16 stat, systest;
528
529 if (dev->bb_valid)
530 return 0;
531
532 timeout = jiffies + OMAP_I2C_TIMEOUT;
533 while (1) {
534 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
535 /*
536 * We will see BB or BF event in a case IP had detected any
537 * activity on the I2C bus. Now IP correctly tracks the bus
538 * state. BB-bit value is valid.
539 */
540 if (stat & (OMAP_I2C_STAT_BB | OMAP_I2C_STAT_BF))
541 break;
542
543 /*
544 * Otherwise, we must look signals on the bus to make
545 * the right decision.
546 */
547 systest = omap_i2c_read_reg(dev, OMAP_I2C_SYSTEST_REG);
548 if ((systest & OMAP_I2C_SYSTEST_SCL_I_FUNC) &&
549 (systest & OMAP_I2C_SYSTEST_SDA_I_FUNC)) {
550 if (!bus_free) {
551 bus_free_timeout = jiffies +
552 OMAP_I2C_BUS_FREE_TIMEOUT;
553 bus_free = 1;
554 }
555
556 /*
557 * SDA and SCL lines was high for 10 ms without bus
558 * activity detected. The bus is free. Consider
559 * BB-bit value is valid.
560 */
561 if (time_after(jiffies, bus_free_timeout))
562 break;
563 } else {
564 bus_free = 0;
565 }
566
567 if (time_after(jiffies, timeout)) {
568 dev_warn(dev->dev, "timeout waiting for bus ready\n");
569 return -ETIMEDOUT;
570 }
571
572 msleep(1);
573 }
574
575 dev->bb_valid = 1;
576 return 0;
577}
578
Felipe Balbidd745482012-09-12 16:28:10 +0530579static void omap_i2c_resize_fifo(struct omap_i2c_dev *dev, u8 size, bool is_rx)
580{
581 u16 buf;
582
583 if (dev->flags & OMAP_I2C_FLAG_NO_FIFO)
584 return;
585
586 /*
587 * Set up notification threshold based on message size. We're doing
588 * this to try and avoid draining feature as much as possible. Whenever
589 * we have big messages to transfer (bigger than our total fifo size)
590 * then we might use draining feature to transfer the remaining bytes.
591 */
592
593 dev->threshold = clamp(size, (u8) 1, dev->fifo_size);
594
595 buf = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
596
597 if (is_rx) {
598 /* Clear RX Threshold */
599 buf &= ~(0x3f << 8);
600 buf |= ((dev->threshold - 1) << 8) | OMAP_I2C_BUF_RXFIF_CLR;
601 } else {
602 /* Clear TX Threshold */
603 buf &= ~0x3f;
604 buf |= (dev->threshold - 1) | OMAP_I2C_BUF_TXFIF_CLR;
605 }
606
607 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
608
Shubhrajyoti D47dcd012012-11-05 17:53:36 +0530609 if (dev->rev < OMAP_I2C_REV_ON_3630)
Felipe Balbidd745482012-09-12 16:28:10 +0530610 dev->b_hw = 1; /* Enable hardware fixes */
611
612 /* calculate wakeup latency constraint for MPU */
Paul Walmsley49839dc2012-11-06 16:31:32 +0000613 if (dev->set_mpu_wkup_lat != NULL)
614 dev->latency = (1000000 * dev->threshold) /
615 (1000 * dev->speed / 8);
Felipe Balbidd745482012-09-12 16:28:10 +0530616}
617
Komal Shah010d442c42006-08-13 23:44:09 +0200618/*
619 * Low level master read/write transaction.
620 */
621static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
622 struct i2c_msg *msg, int stop)
623{
624 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530625 unsigned long timeout;
Komal Shah010d442c42006-08-13 23:44:09 +0200626 u16 w;
627
628 dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
629 msg->addr, msg->len, msg->flags, stop);
630
631 if (msg->len == 0)
632 return -EINVAL;
633
Felipe Balbidd745482012-09-12 16:28:10 +0530634 dev->receiver = !!(msg->flags & I2C_M_RD);
635 omap_i2c_resize_fifo(dev, msg->len, dev->receiver);
636
Komal Shah010d442c42006-08-13 23:44:09 +0200637 omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
638
639 /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
640 dev->buf = msg->buf;
641 dev->buf_len = msg->len;
642
Felipe Balbid60ece52012-11-14 16:22:45 +0200643 /* make sure writes to dev->buf_len are ordered */
644 barrier();
645
Komal Shah010d442c42006-08-13 23:44:09 +0200646 omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
647
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800648 /* Clear the FIFO Buffers */
649 w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
650 w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
651 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
652
Wolfram Sang16735d02013-11-14 14:32:02 -0800653 reinit_completion(&dev->cmd_complete);
Komal Shah010d442c42006-08-13 23:44:09 +0200654 dev->cmd_err = 0;
655
656 w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800657
658 /* High speed configuration */
659 if (dev->speed > 400)
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800660 w |= OMAP_I2C_CON_OPMODE_HS;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800661
Laurent Pinchartfb604a32012-07-24 14:13:59 +0200662 if (msg->flags & I2C_M_STOP)
663 stop = 1;
Komal Shah010d442c42006-08-13 23:44:09 +0200664 if (msg->flags & I2C_M_TEN)
665 w |= OMAP_I2C_CON_XA;
666 if (!(msg->flags & I2C_M_RD))
667 w |= OMAP_I2C_CON_TRX;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800668
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800669 if (!dev->b_hw && stop)
Komal Shah010d442c42006-08-13 23:44:09 +0200670 w |= OMAP_I2C_CON_STP;
Alexander Kochetkov4f734a32014-11-22 23:47:14 +0400671 /*
672 * NOTE: STAT_BB bit could became 1 here if another master occupy
673 * the bus. IP successfully complete transfer when the bus will be
674 * free again (BB reset to 0).
675 */
Komal Shah010d442c42006-08-13 23:44:09 +0200676 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
677
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800678 /*
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800679 * Don't write stt and stp together on some hardware.
680 */
681 if (dev->b_hw && stop) {
682 unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
683 u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
684 while (con & OMAP_I2C_CON_STT) {
685 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
686
687 /* Let the user know if i2c is in a bad state */
688 if (time_after(jiffies, delay)) {
689 dev_err(dev->dev, "controller timed out "
690 "waiting for start condition to finish\n");
691 return -ETIMEDOUT;
692 }
693 cpu_relax();
694 }
695
696 w |= OMAP_I2C_CON_STP;
697 w &= ~OMAP_I2C_CON_STT;
698 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
699 }
700
701 /*
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800702 * REVISIT: We should abort the transfer on signals, but the bus goes
703 * into arbitration and we're currently unable to recover from it.
704 */
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530705 timeout = wait_for_completion_timeout(&dev->cmd_complete,
706 OMAP_I2C_TIMEOUT);
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530707 if (timeout == 0) {
Komal Shah010d442c42006-08-13 23:44:09 +0200708 dev_err(dev->dev, "controller timed out\n");
Shubhrajyoti Dd6c842a2012-11-05 17:53:41 +0530709 omap_i2c_reset(dev);
710 __omap_i2c_init(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200711 return -ETIMEDOUT;
712 }
713
714 if (likely(!dev->cmd_err))
715 return 0;
716
717 /* We have an error */
Alexander Kochetkovb76911d2014-11-22 23:47:13 +0400718 if (dev->cmd_err & (OMAP_I2C_STAT_ROVR | OMAP_I2C_STAT_XUDF)) {
Shubhrajyoti Dd6c842a2012-11-05 17:53:41 +0530719 omap_i2c_reset(dev);
720 __omap_i2c_init(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200721 return -EIO;
722 }
723
Alexander Kochetkovb76911d2014-11-22 23:47:13 +0400724 if (dev->cmd_err & OMAP_I2C_STAT_AL)
725 return -EAGAIN;
726
Komal Shah010d442c42006-08-13 23:44:09 +0200727 if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
728 if (msg->flags & I2C_M_IGNORE_NAK)
729 return 0;
Grygorii Strashkocda21092013-06-07 21:46:07 +0300730
731 w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
732 w |= OMAP_I2C_CON_STP;
733 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
Komal Shah010d442c42006-08-13 23:44:09 +0200734 return -EREMOTEIO;
735 }
736 return -EIO;
737}
738
739
740/*
741 * Prepare controller for a transaction and call omap_i2c_xfer_msg
742 * to do the work during IRQ processing.
743 */
744static int
745omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
746{
747 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
748 int i;
749 int r;
750
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +0530751 r = pm_runtime_get_sync(dev->dev);
Nishanth Menonff370252014-03-27 11:18:33 -0500752 if (r < 0)
Kevin Hilman33ec5e82012-06-26 18:45:32 -0700753 goto out;
Komal Shah010d442c42006-08-13 23:44:09 +0200754
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400755 r = omap_i2c_wait_for_bb_valid(dev);
756 if (r < 0)
757 goto out;
758
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800759 r = omap_i2c_wait_for_bb(dev);
760 if (r < 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200761 goto out;
762
Paul Walmsley49839dc2012-11-06 16:31:32 +0000763 if (dev->set_mpu_wkup_lat != NULL)
764 dev->set_mpu_wkup_lat(dev->dev, dev->latency);
Samu Onkalo6a91b552010-11-18 12:04:20 +0200765
Komal Shah010d442c42006-08-13 23:44:09 +0200766 for (i = 0; i < num; i++) {
767 r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
768 if (r != 0)
769 break;
770 }
771
772 if (r == 0)
773 r = num;
Mathias Nyman5c64eb22010-08-26 07:36:44 +0000774
775 omap_i2c_wait_for_bb(dev);
Shubhrajyoti D1ab36042012-11-15 14:19:21 +0530776
777 if (dev->set_mpu_wkup_lat != NULL)
778 dev->set_mpu_wkup_lat(dev->dev, -1);
779
Komal Shah010d442c42006-08-13 23:44:09 +0200780out:
Felipe Balbi6d8451d2012-09-12 16:28:15 +0530781 pm_runtime_mark_last_busy(dev->dev);
782 pm_runtime_put_autosuspend(dev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200783 return r;
784}
785
786static u32
787omap_i2c_func(struct i2c_adapter *adap)
788{
Laurent Pinchartfb604a32012-07-24 14:13:59 +0200789 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
790 I2C_FUNC_PROTOCOL_MANGLING;
Komal Shah010d442c42006-08-13 23:44:09 +0200791}
792
793static inline void
794omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
795{
796 dev->cmd_err |= err;
797 complete(&dev->cmd_complete);
798}
799
800static inline void
801omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
802{
803 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
804}
805
manjugk manjugkf3083d92010-05-11 11:35:20 -0700806static inline void i2c_omap_errata_i207(struct omap_i2c_dev *dev, u16 stat)
807{
808 /*
809 * I2C Errata(Errata Nos. OMAP2: 1.67, OMAP3: 1.8)
810 * Not applicable for OMAP4.
811 * Under certain rare conditions, RDR could be set again
812 * when the bus is busy, then ignore the interrupt and
813 * clear the interrupt.
814 */
815 if (stat & OMAP_I2C_STAT_RDR) {
816 /* Step 1: If RDR is set, clear it */
817 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
818
819 /* Step 2: */
820 if (!(omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
821 & OMAP_I2C_STAT_BB)) {
822
823 /* Step 3: */
824 if (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
825 & OMAP_I2C_STAT_RDR) {
826 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
827 dev_dbg(dev->dev, "RDR when bus is busy.\n");
828 }
829
830 }
831 }
832}
833
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800834/* rev1 devices are apparently only on some 15xx */
835#ifdef CONFIG_ARCH_OMAP15XX
836
Komal Shah010d442c42006-08-13 23:44:09 +0200837static irqreturn_t
Andy Green4e80f722011-05-30 07:43:07 -0700838omap_i2c_omap1_isr(int this_irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200839{
840 struct omap_i2c_dev *dev = dev_id;
841 u16 iv, w;
842
Kevin Hilmanfab67af2011-05-17 16:31:38 +0200843 if (pm_runtime_suspended(dev->dev))
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100844 return IRQ_NONE;
845
Komal Shah010d442c42006-08-13 23:44:09 +0200846 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
847 switch (iv) {
848 case 0x00: /* None */
849 break;
850 case 0x01: /* Arbitration lost */
851 dev_err(dev->dev, "Arbitration lost\n");
852 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
853 break;
854 case 0x02: /* No acknowledgement */
855 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
856 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
857 break;
858 case 0x03: /* Register access ready */
859 omap_i2c_complete_cmd(dev, 0);
860 break;
861 case 0x04: /* Receive data ready */
862 if (dev->buf_len) {
863 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
864 *dev->buf++ = w;
865 dev->buf_len--;
866 if (dev->buf_len) {
867 *dev->buf++ = w >> 8;
868 dev->buf_len--;
869 }
870 } else
871 dev_err(dev->dev, "RRDY IRQ while no data requested\n");
872 break;
873 case 0x05: /* Transmit data ready */
874 if (dev->buf_len) {
875 w = *dev->buf++;
876 dev->buf_len--;
877 if (dev->buf_len) {
878 w |= *dev->buf++ << 8;
879 dev->buf_len--;
880 }
881 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
882 } else
883 dev_err(dev->dev, "XRDY IRQ while no data to send\n");
884 break;
885 default:
886 return IRQ_NONE;
887 }
888
889 return IRQ_HANDLED;
890}
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800891#else
Andy Green4e80f722011-05-30 07:43:07 -0700892#define omap_i2c_omap1_isr NULL
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800893#endif
Komal Shah010d442c42006-08-13 23:44:09 +0200894
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700895/*
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +0530896 * OMAP3430 Errata i462: When an XRDY/XDR is hit, wait for XUDF before writing
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700897 * data to DATA_REG. Otherwise some data bytes can be lost while transferring
898 * them from the memory to the I2C interface.
899 */
Felipe Balbi4151e742012-09-12 16:28:01 +0530900static int errata_omap3_i462(struct omap_i2c_dev *dev)
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700901{
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700902 unsigned long timeout = 10000;
Felipe Balbi4151e742012-09-12 16:28:01 +0530903 u16 stat;
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700904
Felipe Balbi4151e742012-09-12 16:28:01 +0530905 do {
906 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
907 if (stat & OMAP_I2C_STAT_XUDF)
908 break;
909
910 if (stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
Felipe Balbi540a4792012-09-12 16:27:59 +0530911 omap_i2c_ack_stat(dev, (OMAP_I2C_STAT_XRDY |
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700912 OMAP_I2C_STAT_XDR));
Felipe Balbib07be0f2012-09-12 16:28:11 +0530913 if (stat & OMAP_I2C_STAT_NACK) {
914 dev->cmd_err |= OMAP_I2C_STAT_NACK;
915 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
916 }
917
918 if (stat & OMAP_I2C_STAT_AL) {
919 dev_err(dev->dev, "Arbitration lost\n");
920 dev->cmd_err |= OMAP_I2C_STAT_AL;
Aaro Koskinen2c5de552013-01-20 02:32:58 +0200921 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_AL);
Felipe Balbib07be0f2012-09-12 16:28:11 +0530922 }
923
Felipe Balbi4151e742012-09-12 16:28:01 +0530924 return -EIO;
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700925 }
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700926
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700927 cpu_relax();
Felipe Balbi4151e742012-09-12 16:28:01 +0530928 } while (--timeout);
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700929
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700930 if (!timeout) {
931 dev_err(dev->dev, "timeout waiting on XUDF bit\n");
932 return 0;
933 }
934
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700935 return 0;
936}
937
Felipe Balbi3312d252012-09-12 16:28:02 +0530938static void omap_i2c_receive_data(struct omap_i2c_dev *dev, u8 num_bytes,
939 bool is_rdr)
940{
941 u16 w;
942
943 while (num_bytes--) {
Felipe Balbi3312d252012-09-12 16:28:02 +0530944 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
945 *dev->buf++ = w;
946 dev->buf_len--;
947
948 /*
949 * Data reg in 2430, omap3 and
950 * omap4 is 8 bit wide
951 */
952 if (dev->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
Felipe Balbidd745482012-09-12 16:28:10 +0530953 *dev->buf++ = w >> 8;
954 dev->buf_len--;
Felipe Balbi3312d252012-09-12 16:28:02 +0530955 }
956 }
957}
958
959static int omap_i2c_transmit_data(struct omap_i2c_dev *dev, u8 num_bytes,
960 bool is_xdr)
961{
962 u16 w;
963
964 while (num_bytes--) {
Felipe Balbi3312d252012-09-12 16:28:02 +0530965 w = *dev->buf++;
966 dev->buf_len--;
967
968 /*
969 * Data reg in 2430, omap3 and
970 * omap4 is 8 bit wide
971 */
972 if (dev->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
Felipe Balbidd745482012-09-12 16:28:10 +0530973 w |= *dev->buf++ << 8;
974 dev->buf_len--;
Felipe Balbi3312d252012-09-12 16:28:02 +0530975 }
976
977 if (dev->errata & I2C_OMAP_ERRATA_I462) {
978 int ret;
979
980 ret = errata_omap3_i462(dev);
981 if (ret < 0)
982 return ret;
983 }
984
985 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
986 }
987
Komal Shah010d442c42006-08-13 23:44:09 +0200988 return 0;
989}
990
991static irqreturn_t
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530992omap_i2c_isr(int irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200993{
994 struct omap_i2c_dev *dev = dev_id;
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530995 irqreturn_t ret = IRQ_HANDLED;
996 u16 mask;
997 u16 stat;
998
999 spin_lock(&dev->lock);
1000 mask = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
1001 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
1002
1003 if (stat & mask)
1004 ret = IRQ_WAKE_THREAD;
1005
1006 spin_unlock(&dev->lock);
1007
1008 return ret;
1009}
1010
1011static irqreturn_t
1012omap_i2c_isr_thread(int this_irq, void *dev_id)
1013{
1014 struct omap_i2c_dev *dev = dev_id;
1015 unsigned long flags;
Komal Shah010d442c42006-08-13 23:44:09 +02001016 u16 bits;
Felipe Balbi3312d252012-09-12 16:28:02 +05301017 u16 stat;
Felipe Balbi66b92982012-09-12 16:28:03 +05301018 int err = 0, count = 0;
Komal Shah010d442c42006-08-13 23:44:09 +02001019
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301020 spin_lock_irqsave(&dev->lock, flags);
Felipe Balbi66b92982012-09-12 16:28:03 +05301021 do {
1022 bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
1023 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
1024 stat &= bits;
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +01001025
Felipe Balbi079d8af2012-09-12 16:28:06 +05301026 /* If we're in receiver mode, ignore XDR/XRDY */
1027 if (dev->receiver)
1028 stat &= ~(OMAP_I2C_STAT_XDR | OMAP_I2C_STAT_XRDY);
1029 else
1030 stat &= ~(OMAP_I2C_STAT_RDR | OMAP_I2C_STAT_RRDY);
1031
Felipe Balbi66b92982012-09-12 16:28:03 +05301032 if (!stat) {
1033 /* my work here is done */
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301034 goto out;
Felipe Balbi66b92982012-09-12 16:28:03 +05301035 }
1036
Komal Shah010d442c42006-08-13 23:44:09 +02001037 dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
1038 if (count++ == 100) {
1039 dev_warn(dev->dev, "Too much work in one IRQ\n");
1040 break;
1041 }
1042
Felipe Balbi1d7afc92012-09-12 16:28:04 +05301043 if (stat & OMAP_I2C_STAT_NACK) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001044 err |= OMAP_I2C_STAT_NACK;
Felipe Balbi1d7afc92012-09-12 16:28:04 +05301045 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
Felipe Balbi1d7afc92012-09-12 16:28:04 +05301046 }
Jan Weitzel78e1cf42011-12-07 11:50:16 -08001047
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001048 if (stat & OMAP_I2C_STAT_AL) {
1049 dev_err(dev->dev, "Arbitration lost\n");
1050 err |= OMAP_I2C_STAT_AL;
Felipe Balbi1d7afc92012-09-12 16:28:04 +05301051 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_AL);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001052 }
Felipe Balbic55edb92012-09-12 16:27:58 +05301053
Ben Dooksa5a595c2011-02-23 00:43:55 +00001054 /*
Richard woodruffcb527ed2011-02-16 10:24:16 +05301055 * ProDB0017052: Clear ARDY bit twice
Ben Dooksa5a595c2011-02-23 00:43:55 +00001056 */
Taras Kondratiuk4cdbf7d2013-10-07 13:41:59 +03001057 if (stat & OMAP_I2C_STAT_ARDY)
1058 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_ARDY);
1059
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001060 if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
Sonasath, Moiz04c688d2009-07-21 10:14:40 -05001061 OMAP_I2C_STAT_AL)) {
Felipe Balbi540a4792012-09-12 16:27:59 +05301062 omap_i2c_ack_stat(dev, (OMAP_I2C_STAT_RRDY |
1063 OMAP_I2C_STAT_RDR |
1064 OMAP_I2C_STAT_XRDY |
1065 OMAP_I2C_STAT_XDR |
1066 OMAP_I2C_STAT_ARDY));
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301067 break;
Sonasath, Moiz04c688d2009-07-21 10:14:40 -05001068 }
Felipe Balbic55edb92012-09-12 16:27:58 +05301069
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301070 if (stat & OMAP_I2C_STAT_RDR) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001071 u8 num_bytes = 1;
manjugk manjugkf3083d92010-05-11 11:35:20 -07001072
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301073 if (dev->fifo_size)
1074 num_bytes = dev->buf_len;
manjugk manjugkf3083d92010-05-11 11:35:20 -07001075
Alexander Kochetkovccfc8662014-11-21 04:16:51 +04001076 if (dev->errata & I2C_OMAP_ERRATA_I207) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001077 i2c_omap_errata_i207(dev, stat);
Alexander Kochetkovccfc8662014-11-21 04:16:51 +04001078 num_bytes = (omap_i2c_read_reg(dev,
1079 OMAP_I2C_BUFSTAT_REG) >> 8) & 0x3F;
1080 }
Komal Shah010d442c42006-08-13 23:44:09 +02001081
Alexander Kochetkovccfc8662014-11-21 04:16:51 +04001082 omap_i2c_receive_data(dev, num_bytes, true);
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301083 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
Aaro Koskinen9eb13cf2013-01-20 20:37:02 +02001084 continue;
Komal Shah010d442c42006-08-13 23:44:09 +02001085 }
Felipe Balbic55edb92012-09-12 16:27:58 +05301086
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301087 if (stat & OMAP_I2C_STAT_RRDY) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001088 u8 num_bytes = 1;
Sonasath, Moizcd086d32009-07-21 10:15:12 -05001089
Felipe Balbidd745482012-09-12 16:28:10 +05301090 if (dev->threshold)
1091 num_bytes = dev->threshold;
Sonasath, Moizcd086d32009-07-21 10:15:12 -05001092
Felipe Balbi3312d252012-09-12 16:28:02 +05301093 omap_i2c_receive_data(dev, num_bytes, false);
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301094 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RRDY);
Komal Shah010d442c42006-08-13 23:44:09 +02001095 continue;
1096 }
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301097
1098 if (stat & OMAP_I2C_STAT_XDR) {
1099 u8 num_bytes = 1;
Felipe Balbi3312d252012-09-12 16:28:02 +05301100 int ret;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301101
1102 if (dev->fifo_size)
1103 num_bytes = dev->buf_len;
1104
Felipe Balbi3312d252012-09-12 16:28:02 +05301105 ret = omap_i2c_transmit_data(dev, num_bytes, true);
Felipe Balbi3312d252012-09-12 16:28:02 +05301106 if (ret < 0)
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301107 break;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301108
1109 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XDR);
Aaro Koskinen9eb13cf2013-01-20 20:37:02 +02001110 continue;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301111 }
1112
1113 if (stat & OMAP_I2C_STAT_XRDY) {
1114 u8 num_bytes = 1;
Felipe Balbi3312d252012-09-12 16:28:02 +05301115 int ret;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301116
Felipe Balbidd745482012-09-12 16:28:10 +05301117 if (dev->threshold)
1118 num_bytes = dev->threshold;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301119
Felipe Balbi3312d252012-09-12 16:28:02 +05301120 ret = omap_i2c_transmit_data(dev, num_bytes, false);
Felipe Balbi3312d252012-09-12 16:28:02 +05301121 if (ret < 0)
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301122 break;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301123
1124 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XRDY);
Komal Shah010d442c42006-08-13 23:44:09 +02001125 continue;
1126 }
Felipe Balbic55edb92012-09-12 16:27:58 +05301127
Komal Shah010d442c42006-08-13 23:44:09 +02001128 if (stat & OMAP_I2C_STAT_ROVR) {
1129 dev_err(dev->dev, "Receive overrun\n");
Felipe Balbi1d7afc92012-09-12 16:28:04 +05301130 err |= OMAP_I2C_STAT_ROVR;
1131 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_ROVR);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301132 break;
Komal Shah010d442c42006-08-13 23:44:09 +02001133 }
Felipe Balbic55edb92012-09-12 16:27:58 +05301134
Komal Shah010d442c42006-08-13 23:44:09 +02001135 if (stat & OMAP_I2C_STAT_XUDF) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001136 dev_err(dev->dev, "Transmit underflow\n");
Felipe Balbi1d7afc92012-09-12 16:28:04 +05301137 err |= OMAP_I2C_STAT_XUDF;
1138 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XUDF);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301139 break;
Komal Shah010d442c42006-08-13 23:44:09 +02001140 }
Felipe Balbi66b92982012-09-12 16:28:03 +05301141 } while (stat);
Komal Shah010d442c42006-08-13 23:44:09 +02001142
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +05301143 omap_i2c_complete_cmd(dev, err);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301144
1145out:
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301146 spin_unlock_irqrestore(&dev->lock, flags);
1147
Felipe Balbi6a85ced2012-09-12 16:28:08 +05301148 return IRQ_HANDLED;
Komal Shah010d442c42006-08-13 23:44:09 +02001149}
1150
Jean Delvare8f9082c2006-09-03 22:39:46 +02001151static const struct i2c_algorithm omap_i2c_algo = {
Komal Shah010d442c42006-08-13 23:44:09 +02001152 .master_xfer = omap_i2c_xfer,
1153 .functionality = omap_i2c_func,
1154};
1155
Benoit Cousson61451972011-12-22 15:56:36 +01001156#ifdef CONFIG_OF
Tony Lindgren4c624842013-11-14 15:25:07 -08001157static struct omap_i2c_bus_platform_data omap2420_pdata = {
1158 .rev = OMAP_I2C_IP_VERSION_1,
1159 .flags = OMAP_I2C_FLAG_NO_FIFO |
1160 OMAP_I2C_FLAG_SIMPLE_CLOCK |
1161 OMAP_I2C_FLAG_16BIT_DATA_REG |
1162 OMAP_I2C_FLAG_BUS_SHIFT_2,
1163};
1164
1165static struct omap_i2c_bus_platform_data omap2430_pdata = {
1166 .rev = OMAP_I2C_IP_VERSION_1,
1167 .flags = OMAP_I2C_FLAG_BUS_SHIFT_2 |
1168 OMAP_I2C_FLAG_FORCE_19200_INT_CLK,
1169};
1170
Benoit Cousson61451972011-12-22 15:56:36 +01001171static struct omap_i2c_bus_platform_data omap3_pdata = {
1172 .rev = OMAP_I2C_IP_VERSION_1,
Shubhrajyoti D972deb42012-11-26 15:25:11 +05301173 .flags = OMAP_I2C_FLAG_BUS_SHIFT_2,
Benoit Cousson61451972011-12-22 15:56:36 +01001174};
1175
1176static struct omap_i2c_bus_platform_data omap4_pdata = {
1177 .rev = OMAP_I2C_IP_VERSION_2,
1178};
1179
1180static const struct of_device_id omap_i2c_of_match[] = {
1181 {
1182 .compatible = "ti,omap4-i2c",
1183 .data = &omap4_pdata,
1184 },
1185 {
1186 .compatible = "ti,omap3-i2c",
1187 .data = &omap3_pdata,
1188 },
Tony Lindgren4c624842013-11-14 15:25:07 -08001189 {
1190 .compatible = "ti,omap2430-i2c",
1191 .data = &omap2430_pdata,
1192 },
1193 {
1194 .compatible = "ti,omap2420-i2c",
1195 .data = &omap2420_pdata,
1196 },
Benoit Cousson61451972011-12-22 15:56:36 +01001197 { },
1198};
1199MODULE_DEVICE_TABLE(of, omap_i2c_of_match);
1200#endif
1201
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301202#define OMAP_I2C_SCHEME(rev) ((rev & 0xc000) >> 14)
1203
1204#define OMAP_I2C_REV_SCHEME_0_MAJOR(rev) (rev >> 4)
1205#define OMAP_I2C_REV_SCHEME_0_MINOR(rev) (rev & 0xf)
1206
1207#define OMAP_I2C_REV_SCHEME_1_MAJOR(rev) ((rev & 0x0700) >> 7)
1208#define OMAP_I2C_REV_SCHEME_1_MINOR(rev) (rev & 0x1f)
1209#define OMAP_I2C_SCHEME_0 0
1210#define OMAP_I2C_SCHEME_1 1
1211
Bill Pemberton0b255e92012-11-27 15:59:38 -05001212static int
Komal Shah010d442c42006-08-13 23:44:09 +02001213omap_i2c_probe(struct platform_device *pdev)
1214{
1215 struct omap_i2c_dev *dev;
1216 struct i2c_adapter *adap;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301217 struct resource *mem;
Uwe Kleine-Königc4dba012012-05-21 21:57:39 +02001218 const struct omap_i2c_bus_platform_data *pdata =
Jingoo Han6d4028c2013-07-30 16:59:33 +09001219 dev_get_platdata(&pdev->dev);
Benoit Cousson61451972011-12-22 15:56:36 +01001220 struct device_node *node = pdev->dev.of_node;
1221 const struct of_device_id *match;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301222 int irq;
Komal Shah010d442c42006-08-13 23:44:09 +02001223 int r;
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301224 u32 rev;
Oleksandr Dmytryshyn4368de12013-06-03 10:37:20 +03001225 u16 minor, major;
Komal Shah010d442c42006-08-13 23:44:09 +02001226
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301227 irq = platform_get_irq(pdev, 0);
1228 if (irq < 0) {
Komal Shah010d442c42006-08-13 23:44:09 +02001229 dev_err(&pdev->dev, "no irq resource?\n");
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301230 return irq;
Komal Shah010d442c42006-08-13 23:44:09 +02001231 }
1232
Felipe Balbid9ebd042012-09-12 16:27:55 +05301233 dev = devm_kzalloc(&pdev->dev, sizeof(struct omap_i2c_dev), GFP_KERNEL);
Jingoo Han46797a22014-05-13 10:51:58 +09001234 if (!dev)
Felipe Balbid9ebd042012-09-12 16:27:55 +05301235 return -ENOMEM;
Komal Shah010d442c42006-08-13 23:44:09 +02001236
Wolfram Sang3cc2d002013-05-10 10:16:54 +02001237 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding84dbf802013-01-21 11:09:03 +01001238 dev->base = devm_ioremap_resource(&pdev->dev, mem);
1239 if (IS_ERR(dev->base))
1240 return PTR_ERR(dev->base);
Komal Shah010d442c42006-08-13 23:44:09 +02001241
Cousson, Benoit6c5aa402012-01-20 16:55:04 +01001242 match = of_match_device(of_match_ptr(omap_i2c_of_match), &pdev->dev);
Benoit Cousson61451972011-12-22 15:56:36 +01001243 if (match) {
1244 u32 freq = 100000; /* default to 100000 Hz */
1245
1246 pdata = match->data;
Benoit Cousson61451972011-12-22 15:56:36 +01001247 dev->flags = pdata->flags;
1248
1249 of_property_read_u32(node, "clock-frequency", &freq);
1250 /* convert DT freq value in Hz into kHz for speed */
1251 dev->speed = freq / 1000;
1252 } else if (pdata != NULL) {
1253 dev->speed = pdata->clkrate;
1254 dev->flags = pdata->flags;
Paul Walmsley49839dc2012-11-06 16:31:32 +00001255 dev->set_mpu_wkup_lat = pdata->set_mpu_wkup_lat;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001256 }
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -08001257
Komal Shah010d442c42006-08-13 23:44:09 +02001258 dev->dev = &pdev->dev;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301259 dev->irq = irq;
Russell King55c381e2008-09-04 14:07:22 +01001260
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301261 spin_lock_init(&dev->lock);
Komal Shah010d442c42006-08-13 23:44:09 +02001262
1263 platform_set_drvdata(pdev, dev);
Shubhrajyoti D0e33bbb2012-06-28 20:41:29 +05301264 init_completion(&dev->cmd_complete);
Komal Shah010d442c42006-08-13 23:44:09 +02001265
Benoit Cousson61451972011-12-22 15:56:36 +01001266 dev->reg_shift = (dev->flags >> OMAP_I2C_FLAG_BUS_SHIFT__SHIFT) & 3;
Mika Westerberg7c6bd202010-03-23 12:12:56 +02001267
Kevin Hilman7f4b08e2011-05-17 16:31:37 +02001268 pm_runtime_enable(dev->dev);
Felipe Balbi6d8451d2012-09-12 16:28:15 +05301269 pm_runtime_set_autosuspend_delay(dev->dev, OMAP_I2C_PM_TIMEOUT);
1270 pm_runtime_use_autosuspend(dev->dev);
1271
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301272 r = pm_runtime_get_sync(dev->dev);
Nishanth Menonff370252014-03-27 11:18:33 -05001273 if (r < 0)
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301274 goto err_free_mem;
Komal Shah010d442c42006-08-13 23:44:09 +02001275
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301276 /*
1277 * Read the Rev hi bit-[15:14] ie scheme this is 1 indicates ver2.
1278 * On omap1/3/2 Offset 4 is IE Reg the bit [15:14] is 0 at reset.
1279 * Also since the omap_i2c_read_reg uses reg_map_ip_* a
Victor Kamensky40b13ca2013-11-27 15:48:08 +02001280 * readw_relaxed is done.
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301281 */
Victor Kamensky40b13ca2013-11-27 15:48:08 +02001282 rev = readw_relaxed(dev->base + 0x04);
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301283
Oleksandr Dmytryshyn4368de12013-06-03 10:37:20 +03001284 dev->scheme = OMAP_I2C_SCHEME(rev);
1285 switch (dev->scheme) {
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301286 case OMAP_I2C_SCHEME_0:
1287 dev->regs = (u8 *)reg_map_ip_v1;
1288 dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG);
1289 minor = OMAP_I2C_REV_SCHEME_0_MAJOR(dev->rev);
1290 major = OMAP_I2C_REV_SCHEME_0_MAJOR(dev->rev);
1291 break;
1292 case OMAP_I2C_SCHEME_1:
1293 /* FALLTHROUGH */
1294 default:
1295 dev->regs = (u8 *)reg_map_ip_v2;
1296 rev = (rev << 16) |
1297 omap_i2c_read_reg(dev, OMAP_I2C_IP_V2_REVNB_LO);
1298 minor = OMAP_I2C_REV_SCHEME_1_MINOR(rev);
1299 major = OMAP_I2C_REV_SCHEME_1_MAJOR(rev);
1300 dev->rev = rev;
1301 }
Komal Shah010d442c42006-08-13 23:44:09 +02001302
Tasslehoff Kjappfot9aa8ec62012-05-29 16:26:20 +05301303 dev->errata = 0;
1304
Shubhrajyoti Da7480212012-11-05 17:53:37 +05301305 if (dev->rev >= OMAP_I2C_REV_ON_2430 &&
1306 dev->rev < OMAP_I2C_REV_ON_4430_PLUS)
Tasslehoff Kjappfot9aa8ec62012-05-29 16:26:20 +05301307 dev->errata |= I2C_OMAP_ERRATA_I207;
1308
Jon Hunterf518b482012-06-28 20:41:31 +05301309 if (dev->rev <= OMAP_I2C_REV_ON_3430_3530)
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +05301310 dev->errata |= I2C_OMAP_ERRATA_I462;
manjugk manjugk8a9d97d2010-05-11 11:35:23 -07001311
Benoit Cousson61451972011-12-22 15:56:36 +01001312 if (!(dev->flags & OMAP_I2C_FLAG_NO_FIFO)) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001313 u16 s;
1314
1315 /* Set up the fifo size - Get total size */
1316 s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
1317 dev->fifo_size = 0x8 << s;
1318
1319 /*
1320 * Set up notification threshold as half the total available
1321 * size. This is to ensure that we can handle the status on int
1322 * call back latencies.
1323 */
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001324
1325 dev->fifo_size = (dev->fifo_size / 2);
1326
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301327 if (dev->rev < OMAP_I2C_REV_ON_3630)
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001328 dev->b_hw = 1; /* Enable hardware fixes */
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001329
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001330 /* calculate wakeup latency constraint for MPU */
Paul Walmsley49839dc2012-11-06 16:31:32 +00001331 if (dev->set_mpu_wkup_lat != NULL)
1332 dev->latency = (1000000 * dev->fifo_size) /
1333 (1000 * dev->speed / 8);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001334 }
1335
Komal Shah010d442c42006-08-13 23:44:09 +02001336 /* reset ASAP, clearing any IRQs */
1337 omap_i2c_init(dev);
1338
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301339 if (dev->rev < OMAP_I2C_OMAP1_REV_2)
1340 r = devm_request_irq(&pdev->dev, dev->irq, omap_i2c_omap1_isr,
1341 IRQF_NO_SUSPEND, pdev->name, dev);
1342 else
1343 r = devm_request_threaded_irq(&pdev->dev, dev->irq,
1344 omap_i2c_isr, omap_i2c_isr_thread,
1345 IRQF_NO_SUSPEND | IRQF_ONESHOT,
1346 pdev->name, dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001347
1348 if (r) {
1349 dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
1350 goto err_unuse_clocks;
1351 }
Paul Walmsley9c76b872008-11-21 13:39:55 -08001352
Komal Shah010d442c42006-08-13 23:44:09 +02001353 adap = &dev->adapter;
1354 i2c_set_adapdata(adap, dev);
1355 adap->owner = THIS_MODULE;
Wolfram Sangcfac71d2014-07-10 13:46:30 +02001356 adap->class = I2C_CLASS_DEPRECATED;
Roel Kluin783fd6f2009-07-17 15:24:00 +02001357 strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
Komal Shah010d442c42006-08-13 23:44:09 +02001358 adap->algo = &omap_i2c_algo;
1359 adap->dev.parent = &pdev->dev;
Benoit Cousson61451972011-12-22 15:56:36 +01001360 adap->dev.of_node = pdev->dev.of_node;
Komal Shah010d442c42006-08-13 23:44:09 +02001361
1362 /* i2c device drivers may be active on return from add_adapter() */
David Brownell7c175492007-05-01 23:26:32 +02001363 adap->nr = pdev->id;
1364 r = i2c_add_numbered_adapter(adap);
Komal Shah010d442c42006-08-13 23:44:09 +02001365 if (r) {
1366 dev_err(dev->dev, "failure adding adapter\n");
Felipe Balbid9ebd042012-09-12 16:27:55 +05301367 goto err_unuse_clocks;
Komal Shah010d442c42006-08-13 23:44:09 +02001368 }
1369
Shubhrajyoti Dcd10c742012-11-05 17:53:38 +05301370 dev_info(dev->dev, "bus %d rev%d.%d at %d kHz\n", adap->nr,
1371 major, minor, dev->speed);
Florian Vaussardc5d3cd62012-08-31 13:02:55 +02001372
Felipe Balbi6d8451d2012-09-12 16:28:15 +05301373 pm_runtime_mark_last_busy(dev->dev);
1374 pm_runtime_put_autosuspend(dev->dev);
Shubhrajyoti D62ff2c22012-05-29 16:26:16 +05301375
Komal Shah010d442c42006-08-13 23:44:09 +02001376 return 0;
1377
Komal Shah010d442c42006-08-13 23:44:09 +02001378err_unuse_clocks:
Tony Lindgren3e397522008-01-14 21:53:30 +01001379 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001380 pm_runtime_put(dev->dev);
Shubhrajyoti D24740512012-05-29 16:26:14 +05301381 pm_runtime_disable(&pdev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001382err_free_mem:
Komal Shah010d442c42006-08-13 23:44:09 +02001383
1384 return r;
1385}
1386
Bill Pemberton0b255e92012-11-27 15:59:38 -05001387static int omap_i2c_remove(struct platform_device *pdev)
Komal Shah010d442c42006-08-13 23:44:09 +02001388{
1389 struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301390 int ret;
Komal Shah010d442c42006-08-13 23:44:09 +02001391
Komal Shah010d442c42006-08-13 23:44:09 +02001392 i2c_del_adapter(&dev->adapter);
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301393 ret = pm_runtime_get_sync(&pdev->dev);
Nishanth Menonff370252014-03-27 11:18:33 -05001394 if (ret < 0)
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301395 return ret;
1396
Komal Shah010d442c42006-08-13 23:44:09 +02001397 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Shubhrajyoti D0861f432012-05-29 16:26:18 +05301398 pm_runtime_put(&pdev->dev);
Shubhrajyoti D24740512012-05-29 16:26:14 +05301399 pm_runtime_disable(&pdev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001400 return 0;
1401}
1402
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301403#ifdef CONFIG_PM
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001404static int omap_i2c_runtime_suspend(struct device *dev)
1405{
1406 struct platform_device *pdev = to_platform_device(dev);
1407 struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
1408
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301409 _dev->iestate = omap_i2c_read_reg(_dev, OMAP_I2C_IE_REG);
Shubhrajyoti Dbd16c822012-05-29 16:26:15 +05301410
Oleksandr Dmytryshyn4368de12013-06-03 10:37:20 +03001411 if (_dev->scheme == OMAP_I2C_SCHEME_0)
1412 omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, 0);
1413 else
1414 omap_i2c_write_reg(_dev, OMAP_I2C_IP_V2_IRQENABLE_CLR,
1415 OMAP_I2C_IP_V2_INTERRUPTS_MASK);
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301416
1417 if (_dev->rev < OMAP_I2C_OMAP1_REV_2) {
Wolfram Sang27e0fbe2012-11-14 18:12:29 +01001418 omap_i2c_read_reg(_dev, OMAP_I2C_IV_REG); /* Read clears */
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301419 } else {
1420 omap_i2c_write_reg(_dev, OMAP_I2C_STAT_REG, _dev->iestate);
1421
1422 /* Flush posted write */
1423 omap_i2c_read_reg(_dev, OMAP_I2C_STAT_REG);
1424 }
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001425
1426 return 0;
1427}
1428
1429static int omap_i2c_runtime_resume(struct device *dev)
1430{
1431 struct platform_device *pdev = to_platform_device(dev);
1432 struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
1433
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301434 if (!_dev->regs)
1435 return 0;
1436
Shubhrajyoti D554c9672012-11-05 17:53:42 +05301437 __omap_i2c_init(_dev);
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001438
1439 return 0;
1440}
1441
1442static struct dev_pm_ops omap_i2c_pm_ops = {
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301443 SET_RUNTIME_PM_OPS(omap_i2c_runtime_suspend,
1444 omap_i2c_runtime_resume, NULL)
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001445};
1446#define OMAP_I2C_PM_OPS (&omap_i2c_pm_ops)
1447#else
1448#define OMAP_I2C_PM_OPS NULL
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301449#endif /* CONFIG_PM */
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001450
Komal Shah010d442c42006-08-13 23:44:09 +02001451static struct platform_driver omap_i2c_driver = {
1452 .probe = omap_i2c_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -05001453 .remove = omap_i2c_remove,
Komal Shah010d442c42006-08-13 23:44:09 +02001454 .driver = {
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001455 .name = "omap_i2c",
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001456 .pm = OMAP_I2C_PM_OPS,
Benoit Cousson61451972011-12-22 15:56:36 +01001457 .of_match_table = of_match_ptr(omap_i2c_of_match),
Komal Shah010d442c42006-08-13 23:44:09 +02001458 },
1459};
1460
1461/* I2C may be needed to bring up other drivers */
1462static int __init
1463omap_i2c_init_driver(void)
1464{
1465 return platform_driver_register(&omap_i2c_driver);
1466}
1467subsys_initcall(omap_i2c_init_driver);
1468
1469static void __exit omap_i2c_exit_driver(void)
1470{
1471 platform_driver_unregister(&omap_i2c_driver);
1472}
1473module_exit(omap_i2c_exit_driver);
1474
1475MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
1476MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
1477MODULE_LICENSE("GPL");
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001478MODULE_ALIAS("platform:omap_i2c");