blob: 96e3cce36931f1f59fb1106093a5c0afa509f0af [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Stefan Richtere524f6162007-08-20 21:58:30 +020021#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050022#include <linux/delay.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080023#include <linux/dma-mapping.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020024#include <linux/gfp.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020025#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/kernel.h>
Al Virofaa2fb42007-05-15 20:36:10 +010028#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010030#include <linux/moduleparam.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020031#include <linux/pci.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020032#include <linux/spinlock.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080033
Stefan Richterc26f0232007-08-20 21:40:30 +020034#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020035#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050036
Stefan Richterea8d0062008-03-01 02:42:56 +010037#ifdef CONFIG_PPC_PMAC
38#include <asm/pmac_feature.h>
39#endif
40
Kristian Høgsberged568912006-12-19 19:58:35 -050041#include "fw-ohci.h"
Stefan Richtera7fb60d2007-08-20 21:41:22 +020042#include "fw-transaction.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050043
Kristian Høgsberga77754a2007-05-07 20:33:35 -040044#define DESCRIPTOR_OUTPUT_MORE 0
45#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
46#define DESCRIPTOR_INPUT_MORE (2 << 12)
47#define DESCRIPTOR_INPUT_LAST (3 << 12)
48#define DESCRIPTOR_STATUS (1 << 11)
49#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
50#define DESCRIPTOR_PING (1 << 7)
51#define DESCRIPTOR_YY (1 << 6)
52#define DESCRIPTOR_NO_IRQ (0 << 4)
53#define DESCRIPTOR_IRQ_ERROR (1 << 4)
54#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
55#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
56#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050057
58struct descriptor {
59 __le16 req_count;
60 __le16 control;
61 __le32 data_address;
62 __le32 branch_address;
63 __le16 res_count;
64 __le16 transfer_status;
65} __attribute__((aligned(16)));
66
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -050067struct db_descriptor {
68 __le16 first_size;
69 __le16 control;
70 __le16 second_req_count;
71 __le16 first_req_count;
72 __le32 branch_address;
73 __le16 second_res_count;
74 __le16 first_res_count;
75 __le32 reserved0;
76 __le32 first_buffer;
77 __le32 second_buffer;
78 __le32 reserved1;
79} __attribute__((aligned(16)));
80
Kristian Høgsberga77754a2007-05-07 20:33:35 -040081#define CONTROL_SET(regs) (regs)
82#define CONTROL_CLEAR(regs) ((regs) + 4)
83#define COMMAND_PTR(regs) ((regs) + 12)
84#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050085
Kristian Høgsberg32b46092007-02-06 14:49:30 -050086struct ar_buffer {
87 struct descriptor descriptor;
88 struct ar_buffer *next;
89 __le32 data[0];
90};
91
Kristian Høgsberged568912006-12-19 19:58:35 -050092struct ar_context {
93 struct fw_ohci *ohci;
Kristian Høgsberg32b46092007-02-06 14:49:30 -050094 struct ar_buffer *current_buffer;
95 struct ar_buffer *last_buffer;
96 void *pointer;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050097 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -050098 struct tasklet_struct tasklet;
99};
100
Kristian Høgsberg30200732007-02-16 17:34:39 -0500101struct context;
102
103typedef int (*descriptor_callback_t)(struct context *ctx,
104 struct descriptor *d,
105 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500106
107/*
108 * A buffer that contains a block of DMA-able coherent memory used for
109 * storing a portion of a DMA descriptor program.
110 */
111struct descriptor_buffer {
112 struct list_head list;
113 dma_addr_t buffer_bus;
114 size_t buffer_size;
115 size_t used;
116 struct descriptor buffer[0];
117};
118
Kristian Høgsberg30200732007-02-16 17:34:39 -0500119struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100120 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500121 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500122 int total_allocation;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100123
David Moorefe5ca632008-01-06 17:21:41 -0500124 /*
125 * List of page-sized buffers for storing DMA descriptors.
126 * Head of list contains buffers in use and tail of list contains
127 * free buffers.
128 */
129 struct list_head buffer_list;
130
131 /*
132 * Pointer to a buffer inside buffer_list that contains the tail
133 * end of the current DMA program.
134 */
135 struct descriptor_buffer *buffer_tail;
136
137 /*
138 * The descriptor containing the branch address of the first
139 * descriptor that has not yet been filled by the device.
140 */
141 struct descriptor *last;
142
143 /*
144 * The last descriptor in the DMA program. It contains the branch
145 * address that must be updated upon appending a new descriptor.
146 */
147 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500148
149 descriptor_callback_t callback;
150
Stefan Richter373b2ed2007-03-04 14:45:18 +0100151 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500152};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500153
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400154#define IT_HEADER_SY(v) ((v) << 0)
155#define IT_HEADER_TCODE(v) ((v) << 4)
156#define IT_HEADER_CHANNEL(v) ((v) << 8)
157#define IT_HEADER_TAG(v) ((v) << 14)
158#define IT_HEADER_SPEED(v) ((v) << 16)
159#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500160
161struct iso_context {
162 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500163 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500164 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500165 void *header;
166 size_t header_length;
Kristian Høgsberged568912006-12-19 19:58:35 -0500167};
168
169#define CONFIG_ROM_SIZE 1024
170
171struct fw_ohci {
172 struct fw_card card;
173
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500174 u32 version;
Kristian Høgsberged568912006-12-19 19:58:35 -0500175 __iomem char *registers;
176 dma_addr_t self_id_bus;
177 __le32 *self_id_cpu;
178 struct tasklet_struct bus_reset_tasklet;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500179 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500180 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100181 int request_generation; /* for timestamping incoming requests */
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -0500182 u32 bus_seconds;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100183 bool old_uninorth;
Stefan Richterd34316a2008-04-12 22:31:25 +0200184 bool bus_reset_packet_quirk;
Kristian Høgsberged568912006-12-19 19:58:35 -0500185
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400186 /*
187 * Spinlock for accessing fw_ohci data. Never call out of
188 * this driver with this lock held.
189 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500190 spinlock_t lock;
191 u32 self_id_buffer[512];
192
193 /* Config rom buffers */
194 __be32 *config_rom;
195 dma_addr_t config_rom_bus;
196 __be32 *next_config_rom;
197 dma_addr_t next_config_rom_bus;
198 u32 next_header;
199
200 struct ar_context ar_request_ctx;
201 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500202 struct context at_request_ctx;
203 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500204
205 u32 it_context_mask;
206 struct iso_context *it_context_list;
207 u32 ir_context_mask;
208 struct iso_context *ir_context_list;
209};
210
Adrian Bunk95688e92007-01-22 19:17:37 +0100211static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500212{
213 return container_of(card, struct fw_ohci, card);
214}
215
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500216#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
217#define IR_CONTEXT_BUFFER_FILL 0x80000000
218#define IR_CONTEXT_ISOCH_HEADER 0x40000000
219#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
220#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
221#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500222
223#define CONTEXT_RUN 0x8000
224#define CONTEXT_WAKE 0x1000
225#define CONTEXT_DEAD 0x0800
226#define CONTEXT_ACTIVE 0x0400
227
228#define OHCI1394_MAX_AT_REQ_RETRIES 0x2
229#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
230#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
231
232#define FW_OHCI_MAJOR 240
233#define OHCI1394_REGISTER_SIZE 0x800
234#define OHCI_LOOP_COUNT 500
235#define OHCI1394_PCI_HCI_Control 0x40
236#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500237#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500238#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500239
Kristian Høgsberged568912006-12-19 19:58:35 -0500240static char ohci_driver_name[] = KBUILD_MODNAME;
241
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100242#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
243
Stefan Richtera007bb82008-04-07 22:33:35 +0200244#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100245#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200246#define OHCI_PARAM_DEBUG_IRQS 4
247#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100248
249static int param_debug;
250module_param_named(debug, param_debug, int, 0644);
251MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100252 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200253 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
254 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
255 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100256 ", or a combination, or all = -1)");
257
258static void log_irqs(u32 evt)
259{
Stefan Richtera007bb82008-04-07 22:33:35 +0200260 if (likely(!(param_debug &
261 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100262 return;
263
Stefan Richtera007bb82008-04-07 22:33:35 +0200264 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
265 !(evt & OHCI1394_busReset))
266 return;
267
268 printk(KERN_DEBUG KBUILD_MODNAME ": IRQ "
269 "%08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100270 evt,
271 evt & OHCI1394_selfIDComplete ? " selfID" : "",
272 evt & OHCI1394_RQPkt ? " AR_req" : "",
273 evt & OHCI1394_RSPkt ? " AR_resp" : "",
274 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
275 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
276 evt & OHCI1394_isochRx ? " IR" : "",
277 evt & OHCI1394_isochTx ? " IT" : "",
278 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
279 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
280 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jarod Wilson75f78322008-04-03 17:18:23 -0400281 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
Stefan Richtera007bb82008-04-07 22:33:35 +0200282 evt & OHCI1394_busReset ? " busReset" : "",
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100283 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
284 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
285 OHCI1394_respTxComplete | OHCI1394_isochRx |
286 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Jarod Wilson75f78322008-04-03 17:18:23 -0400287 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
Stefan Richtera007bb82008-04-07 22:33:35 +0200288 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100289 ? " ?" : "");
290}
291
292static const char *speed[] = {
293 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
294};
295static const char *power[] = {
296 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
297 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
298};
299static const char port[] = { '.', '-', 'p', 'c', };
300
301static char _p(u32 *s, int shift)
302{
303 return port[*s >> shift & 3];
304}
305
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200306static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100307{
308 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
309 return;
310
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200311 printk(KERN_DEBUG KBUILD_MODNAME ": %d selfIDs, generation %d, "
312 "local node ID %04x\n", self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100313
314 for (; self_id_count--; ++s)
315 if ((*s & 1 << 23) == 0)
316 printk(KERN_DEBUG "selfID 0: %08x, phy %d [%c%c%c] "
317 "%s gc=%d %s %s%s%s\n",
318 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
319 speed[*s >> 14 & 3], *s >> 16 & 63,
320 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
321 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
322 else
323 printk(KERN_DEBUG "selfID n: %08x, phy %d "
324 "[%c%c%c%c%c%c%c%c]\n",
325 *s, *s >> 24 & 63,
326 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
327 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
328}
329
330static const char *evts[] = {
331 [0x00] = "evt_no_status", [0x01] = "-reserved-",
332 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
333 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
334 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
335 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
336 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
337 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
338 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
339 [0x10] = "-reserved-", [0x11] = "ack_complete",
340 [0x12] = "ack_pending ", [0x13] = "-reserved-",
341 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
342 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
343 [0x18] = "-reserved-", [0x19] = "-reserved-",
344 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
345 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
346 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
347 [0x20] = "pending/cancelled",
348};
349static const char *tcodes[] = {
350 [0x0] = "QW req", [0x1] = "BW req",
351 [0x2] = "W resp", [0x3] = "-reserved-",
352 [0x4] = "QR req", [0x5] = "BR req",
353 [0x6] = "QR resp", [0x7] = "BR resp",
354 [0x8] = "cycle start", [0x9] = "Lk req",
355 [0xa] = "async stream packet", [0xb] = "Lk resp",
356 [0xc] = "-reserved-", [0xd] = "-reserved-",
357 [0xe] = "link internal", [0xf] = "-reserved-",
358};
359static const char *phys[] = {
360 [0x0] = "phy config packet", [0x1] = "link-on packet",
361 [0x2] = "self-id packet", [0x3] = "-reserved-",
362};
363
364static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
365{
366 int tcode = header[0] >> 4 & 0xf;
367 char specific[12];
368
369 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
370 return;
371
372 if (unlikely(evt >= ARRAY_SIZE(evts)))
373 evt = 0x1f;
374
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200375 if (evt == OHCI1394_evt_bus_reset) {
376 printk(KERN_DEBUG "A%c evt_bus_reset, generation %d\n",
377 dir, (header[2] >> 16) & 0xff);
378 return;
379 }
380
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100381 if (header[0] == ~header[1]) {
382 printk(KERN_DEBUG "A%c %s, %s, %08x\n",
383 dir, evts[evt], phys[header[0] >> 30 & 0x3],
384 header[0]);
385 return;
386 }
387
388 switch (tcode) {
389 case 0x0: case 0x6: case 0x8:
390 snprintf(specific, sizeof(specific), " = %08x",
391 be32_to_cpu((__force __be32)header[3]));
392 break;
393 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
394 snprintf(specific, sizeof(specific), " %x,%x",
395 header[3] >> 16, header[3] & 0xffff);
396 break;
397 default:
398 specific[0] = '\0';
399 }
400
401 switch (tcode) {
402 case 0xe: case 0xa:
403 printk(KERN_DEBUG "A%c %s, %s\n",
404 dir, evts[evt], tcodes[tcode]);
405 break;
406 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
407 printk(KERN_DEBUG "A%c spd %x tl %02x, "
408 "%04x -> %04x, %s, "
409 "%s, %04x%08x%s\n",
410 dir, speed, header[0] >> 10 & 0x3f,
411 header[1] >> 16, header[0] >> 16, evts[evt],
412 tcodes[tcode], header[1] & 0xffff, header[2], specific);
413 break;
414 default:
415 printk(KERN_DEBUG "A%c spd %x tl %02x, "
416 "%04x -> %04x, %s, "
417 "%s%s\n",
418 dir, speed, header[0] >> 10 & 0x3f,
419 header[1] >> 16, header[0] >> 16, evts[evt],
420 tcodes[tcode], specific);
421 }
422}
423
424#else
425
426#define log_irqs(evt)
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200427#define log_selfids(node_id, generation, self_id_count, sid)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100428#define log_ar_at_event(dir, speed, header, evt)
429
430#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
431
Adrian Bunk95688e92007-01-22 19:17:37 +0100432static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500433{
434 writel(data, ohci->registers + offset);
435}
436
Adrian Bunk95688e92007-01-22 19:17:37 +0100437static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500438{
439 return readl(ohci->registers + offset);
440}
441
Adrian Bunk95688e92007-01-22 19:17:37 +0100442static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500443{
444 /* Do a dummy read to flush writes. */
445 reg_read(ohci, OHCI1394_Version);
446}
447
448static int
449ohci_update_phy_reg(struct fw_card *card, int addr,
450 int clear_bits, int set_bits)
451{
452 struct fw_ohci *ohci = fw_ohci(card);
453 u32 val, old;
454
455 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Stefan Richter362e9012007-07-12 22:24:19 +0200456 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500457 msleep(2);
458 val = reg_read(ohci, OHCI1394_PhyControl);
459 if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
460 fw_error("failed to set phy reg bits.\n");
461 return -EBUSY;
462 }
463
464 old = OHCI1394_PhyControl_ReadData(val);
465 old = (old & ~clear_bits) | set_bits;
466 reg_write(ohci, OHCI1394_PhyControl,
467 OHCI1394_PhyControl_Write(addr, old));
468
469 return 0;
470}
471
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500472static int ar_context_add_page(struct ar_context *ctx)
Kristian Høgsberged568912006-12-19 19:58:35 -0500473{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500474 struct device *dev = ctx->ohci->card.device;
475 struct ar_buffer *ab;
Stefan Richterf5101d582008-03-14 00:27:49 +0100476 dma_addr_t uninitialized_var(ab_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500477 size_t offset;
478
Jarod Wilsonbde17092008-03-12 17:43:26 -0400479 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500480 if (ab == NULL)
481 return -ENOMEM;
482
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400483 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400484 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
485 DESCRIPTOR_STATUS |
486 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500487 offset = offsetof(struct ar_buffer, data);
488 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
489 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
490 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
491 ab->descriptor.branch_address = 0;
492
Kristian Høgsbergec839e42007-05-22 18:55:48 -0400493 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500494 ctx->last_buffer->next = ab;
495 ctx->last_buffer = ab;
496
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400497 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500498 flush_writes(ctx->ohci);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500499
500 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -0500501}
502
Stefan Richter11bf20a2008-03-01 02:47:15 +0100503#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
504#define cond_le32_to_cpu(v) \
505 (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
506#else
507#define cond_le32_to_cpu(v) le32_to_cpu(v)
508#endif
509
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500510static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500511{
Kristian Høgsberged568912006-12-19 19:58:35 -0500512 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500513 struct fw_packet p;
514 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100515 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500516
Stefan Richter11bf20a2008-03-01 02:47:15 +0100517 p.header[0] = cond_le32_to_cpu(buffer[0]);
518 p.header[1] = cond_le32_to_cpu(buffer[1]);
519 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500520
521 tcode = (p.header[0] >> 4) & 0x0f;
522 switch (tcode) {
523 case TCODE_WRITE_QUADLET_REQUEST:
524 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500525 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500526 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500527 p.payload_length = 0;
528 break;
529
530 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100531 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500532 p.header_length = 16;
533 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500534 break;
535
536 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500537 case TCODE_READ_BLOCK_RESPONSE:
538 case TCODE_LOCK_REQUEST:
539 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100540 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500541 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500542 p.payload_length = p.header[3] >> 16;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500543 break;
544
545 case TCODE_WRITE_RESPONSE:
546 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500547 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500548 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500549 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500550 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200551
552 default:
553 /* FIXME: Stop context, discard everything, and restart? */
554 p.header_length = 0;
555 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500556 }
557
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500558 p.payload = (void *) buffer + p.header_length;
559
560 /* FIXME: What to do about evt_* errors? */
561 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100562 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100563 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500564
Stefan Richter43286562008-03-11 21:22:26 +0100565 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500566 p.speed = (status >> 21) & 0x7;
567 p.timestamp = status & 0xffff;
568 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500569
Stefan Richter43286562008-03-11 21:22:26 +0100570 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100571
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400572 /*
573 * The OHCI bus reset handler synthesizes a phy packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500574 * the new generation number when a bus reset happens (see
575 * section 8.4.2.3). This helps us determine when a request
576 * was received and make sure we send the response in the same
577 * generation. We only need this for requests; for responses
578 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400579 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200580 *
581 * Alas some chips sometimes emit bus reset packets with a
582 * wrong generation. We set the correct generation for these
583 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400584 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200585 if (evt == OHCI1394_evt_bus_reset) {
586 if (!ohci->bus_reset_packet_quirk)
587 ohci->request_generation = (p.header[2] >> 16) & 0xff;
588 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500589 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200590 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500591 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200592 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500593
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500594 return buffer + length + 1;
595}
Kristian Høgsberged568912006-12-19 19:58:35 -0500596
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500597static void ar_context_tasklet(unsigned long data)
598{
599 struct ar_context *ctx = (struct ar_context *)data;
600 struct fw_ohci *ohci = ctx->ohci;
601 struct ar_buffer *ab;
602 struct descriptor *d;
603 void *buffer, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500604
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500605 ab = ctx->current_buffer;
606 d = &ab->descriptor;
Kristian Høgsberged568912006-12-19 19:58:35 -0500607
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500608 if (d->res_count == 0) {
609 size_t size, rest, offset;
Jarod Wilson6b842362008-03-25 16:47:16 -0400610 dma_addr_t start_bus;
611 void *start;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500612
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400613 /*
614 * This descriptor is finished and we may have a
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500615 * packet split across this and the next buffer. We
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400616 * reuse the page for reassembling the split packet.
617 */
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500618
619 offset = offsetof(struct ar_buffer, data);
Jarod Wilson6b842362008-03-25 16:47:16 -0400620 start = buffer = ab;
621 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500622
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500623 ab = ab->next;
624 d = &ab->descriptor;
625 size = buffer + PAGE_SIZE - ctx->pointer;
626 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
627 memmove(buffer, ctx->pointer, size);
628 memcpy(buffer + size, ab->data, rest);
629 ctx->current_buffer = ab;
630 ctx->pointer = (void *) ab->data + rest;
631 end = buffer + size + rest;
632
633 while (buffer < end)
634 buffer = handle_ar_packet(ctx, buffer);
635
Jarod Wilsonbde17092008-03-12 17:43:26 -0400636 dma_free_coherent(ohci->card.device, PAGE_SIZE,
Jarod Wilson6b842362008-03-25 16:47:16 -0400637 start, start_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500638 ar_context_add_page(ctx);
639 } else {
640 buffer = ctx->pointer;
641 ctx->pointer = end =
642 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
643
644 while (buffer < end)
645 buffer = handle_ar_packet(ctx, buffer);
646 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500647}
648
649static int
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500650ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500651{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500652 struct ar_buffer ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500653
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500654 ctx->regs = regs;
655 ctx->ohci = ohci;
656 ctx->last_buffer = &ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500657 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
658
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500659 ar_context_add_page(ctx);
660 ar_context_add_page(ctx);
661 ctx->current_buffer = ab.next;
662 ctx->pointer = ctx->current_buffer->data;
663
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400664 return 0;
665}
666
667static void ar_context_run(struct ar_context *ctx)
668{
669 struct ar_buffer *ab = ctx->current_buffer;
670 dma_addr_t ab_bus;
671 size_t offset;
672
673 offset = offsetof(struct ar_buffer, data);
Stefan Richter0a9972b2007-06-23 20:28:17 +0200674 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400675
676 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400677 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500678 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500679}
Stefan Richter373b2ed2007-03-04 14:45:18 +0100680
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500681static struct descriptor *
682find_branch_descriptor(struct descriptor *d, int z)
683{
684 int b, key;
685
686 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
687 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
688
689 /* figure out which descriptor the branch address goes in */
690 if (z == 2 && (b == 3 || key == 2))
691 return d;
692 else
693 return d + z - 1;
694}
695
Kristian Høgsberg30200732007-02-16 17:34:39 -0500696static void context_tasklet(unsigned long data)
697{
698 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500699 struct descriptor *d, *last;
700 u32 address;
701 int z;
David Moorefe5ca632008-01-06 17:21:41 -0500702 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500703
David Moorefe5ca632008-01-06 17:21:41 -0500704 desc = list_entry(ctx->buffer_list.next,
705 struct descriptor_buffer, list);
706 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500707 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -0500708 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500709 address = le32_to_cpu(last->branch_address);
710 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -0500711 address &= ~0xf;
712
713 /* If the branch address points to a buffer outside of the
714 * current buffer, advance to the next buffer. */
715 if (address < desc->buffer_bus ||
716 address >= desc->buffer_bus + desc->used)
717 desc = list_entry(desc->list.next,
718 struct descriptor_buffer, list);
719 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500720 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500721
722 if (!ctx->callback(ctx, d, last))
723 break;
724
David Moorefe5ca632008-01-06 17:21:41 -0500725 if (old_desc != desc) {
726 /* If we've advanced to the next buffer, move the
727 * previous buffer to the free list. */
728 unsigned long flags;
729 old_desc->used = 0;
730 spin_lock_irqsave(&ctx->ohci->lock, flags);
731 list_move_tail(&old_desc->list, &ctx->buffer_list);
732 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
733 }
734 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500735 }
736}
737
David Moorefe5ca632008-01-06 17:21:41 -0500738/*
739 * Allocate a new buffer and add it to the list of free buffers for this
740 * context. Must be called with ohci->lock held.
741 */
742static int
743context_add_buffer(struct context *ctx)
744{
745 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +0100746 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -0500747 int offset;
748
749 /*
750 * 16MB of descriptors should be far more than enough for any DMA
751 * program. This will catch run-away userspace or DoS attacks.
752 */
753 if (ctx->total_allocation >= 16*1024*1024)
754 return -ENOMEM;
755
756 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
757 &bus_addr, GFP_ATOMIC);
758 if (!desc)
759 return -ENOMEM;
760
761 offset = (void *)&desc->buffer - (void *)desc;
762 desc->buffer_size = PAGE_SIZE - offset;
763 desc->buffer_bus = bus_addr + offset;
764 desc->used = 0;
765
766 list_add_tail(&desc->list, &ctx->buffer_list);
767 ctx->total_allocation += PAGE_SIZE;
768
769 return 0;
770}
771
Kristian Høgsberg30200732007-02-16 17:34:39 -0500772static int
773context_init(struct context *ctx, struct fw_ohci *ohci,
David Moorefe5ca632008-01-06 17:21:41 -0500774 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500775{
776 ctx->ohci = ohci;
777 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -0500778 ctx->total_allocation = 0;
779
780 INIT_LIST_HEAD(&ctx->buffer_list);
781 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500782 return -ENOMEM;
783
David Moorefe5ca632008-01-06 17:21:41 -0500784 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
785 struct descriptor_buffer, list);
786
Kristian Høgsberg30200732007-02-16 17:34:39 -0500787 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
788 ctx->callback = callback;
789
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400790 /*
791 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -0500792 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -0500793 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400794 */
David Moorefe5ca632008-01-06 17:21:41 -0500795 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
796 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
797 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
798 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
799 ctx->last = ctx->buffer_tail->buffer;
800 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500801
802 return 0;
803}
804
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500805static void
Kristian Høgsberg30200732007-02-16 17:34:39 -0500806context_release(struct context *ctx)
807{
808 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -0500809 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500810
David Moorefe5ca632008-01-06 17:21:41 -0500811 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
812 dma_free_coherent(card->device, PAGE_SIZE, desc,
813 desc->buffer_bus -
814 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -0500815}
816
David Moorefe5ca632008-01-06 17:21:41 -0500817/* Must be called with ohci->lock held */
Kristian Høgsberg30200732007-02-16 17:34:39 -0500818static struct descriptor *
819context_get_descriptors(struct context *ctx, int z, dma_addr_t *d_bus)
820{
David Moorefe5ca632008-01-06 17:21:41 -0500821 struct descriptor *d = NULL;
822 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500823
David Moorefe5ca632008-01-06 17:21:41 -0500824 if (z * sizeof(*d) > desc->buffer_size)
825 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500826
David Moorefe5ca632008-01-06 17:21:41 -0500827 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
828 /* No room for the descriptor in this buffer, so advance to the
829 * next one. */
830
831 if (desc->list.next == &ctx->buffer_list) {
832 /* If there is no free buffer next in the list,
833 * allocate one. */
834 if (context_add_buffer(ctx) < 0)
835 return NULL;
836 }
837 desc = list_entry(desc->list.next,
838 struct descriptor_buffer, list);
839 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500840 }
841
David Moorefe5ca632008-01-06 17:21:41 -0500842 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400843 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -0500844 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500845
846 return d;
847}
848
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500849static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500850{
851 struct fw_ohci *ohci = ctx->ohci;
852
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400853 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -0500854 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400855 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
856 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500857 flush_writes(ohci);
858}
859
860static void context_append(struct context *ctx,
861 struct descriptor *d, int z, int extra)
862{
863 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -0500864 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500865
David Moorefe5ca632008-01-06 17:21:41 -0500866 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500867
David Moorefe5ca632008-01-06 17:21:41 -0500868 desc->used += (z + extra) * sizeof(*d);
869 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
870 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500871
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400872 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500873 flush_writes(ctx->ohci);
874}
875
876static void context_stop(struct context *ctx)
877{
878 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500879 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500880
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400881 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500882 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500883
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500884 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400885 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500886 if ((reg & CONTEXT_ACTIVE) == 0)
887 break;
888
889 fw_notify("context_stop: still active (0x%08x)\n", reg);
Stefan Richterb980f5a2007-07-12 22:25:14 +0200890 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500891 }
Kristian Høgsberg30200732007-02-16 17:34:39 -0500892}
Kristian Høgsberged568912006-12-19 19:58:35 -0500893
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500894struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -0500895 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500896};
897
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400898/*
899 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500900 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400901 * generation handling and locking around packet queue manipulation.
902 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500903static int
904at_context_queue_packet(struct context *ctx, struct fw_packet *packet)
905{
Kristian Høgsberged568912006-12-19 19:58:35 -0500906 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +0200907 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500908 struct driver_data *driver_data;
909 struct descriptor *d, *last;
910 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500911 int z, tcode;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500912 u32 reg;
Kristian Høgsberged568912006-12-19 19:58:35 -0500913
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500914 d = context_get_descriptors(ctx, 4, &d_bus);
915 if (d == NULL) {
916 packet->ack = RCODE_SEND_ERROR;
917 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500918 }
919
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400920 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500921 d[0].res_count = cpu_to_le16(packet->timestamp);
922
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400923 /*
924 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -0500925 * from the IEEE1394 layout, so shift the fields around
926 * accordingly. If header_length is 8, it's a PHY packet, to
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400927 * which we need to prepend an extra quadlet.
928 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500929
930 header = (__le32 *) &d[1];
Kristian Høgsberged568912006-12-19 19:58:35 -0500931 if (packet->header_length > 8) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500932 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
933 (packet->speed << 16));
934 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
935 (packet->header[0] & 0xffff0000));
936 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500937
938 tcode = (packet->header[0] >> 4) & 0x0f;
939 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500940 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500941 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500942 header[3] = (__force __le32) packet->header[3];
943
944 d[0].req_count = cpu_to_le16(packet->header_length);
Kristian Høgsberged568912006-12-19 19:58:35 -0500945 } else {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500946 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
947 (packet->speed << 16));
948 header[1] = cpu_to_le32(packet->header[0]);
949 header[2] = cpu_to_le32(packet->header[1]);
950 d[0].req_count = cpu_to_le16(12);
Kristian Høgsberged568912006-12-19 19:58:35 -0500951 }
952
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500953 driver_data = (struct driver_data *) &d[3];
954 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -0400955 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500956
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500957 if (packet->payload_length > 0) {
958 payload_bus =
959 dma_map_single(ohci->card.device, packet->payload,
960 packet->payload_length, DMA_TO_DEVICE);
961 if (dma_mapping_error(payload_bus)) {
962 packet->ack = RCODE_SEND_ERROR;
963 return -1;
964 }
965
966 d[2].req_count = cpu_to_le16(packet->payload_length);
967 d[2].data_address = cpu_to_le32(payload_bus);
968 last = &d[2];
969 z = 3;
970 } else {
971 last = &d[0];
972 z = 2;
973 }
974
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400975 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
976 DESCRIPTOR_IRQ_ALWAYS |
977 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500978
Jarod Wilson76f73ca2008-04-07 22:32:33 +0200979 /*
980 * If the controller and packet generations don't match, we need to
981 * bail out and try again. If IntEvent.busReset is set, the AT context
982 * is halted, so appending to the context and trying to run it is
983 * futile. Most controllers do the right thing and just flush the AT
984 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
985 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
986 * up stalling out. So we just bail out in software and try again
987 * later, and everyone is happy.
988 * FIXME: Document how the locking works.
989 */
990 if (ohci->generation != packet->generation ||
991 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
Stefan Richterab88ca42007-08-29 19:40:28 +0200992 if (packet->payload_length > 0)
993 dma_unmap_single(ohci->card.device, payload_bus,
994 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500995 packet->ack = RCODE_GENERATION;
996 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500997 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500998
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500999 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001000
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001001 /* If the context isn't already running, start it up. */
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001002 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsberg053b3082007-04-10 18:11:17 -04001003 if ((reg & CONTEXT_RUN) == 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001004 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001005
1006 return 0;
1007}
1008
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001009static int handle_at_packet(struct context *context,
1010 struct descriptor *d,
1011 struct descriptor *last)
1012{
1013 struct driver_data *driver_data;
1014 struct fw_packet *packet;
1015 struct fw_ohci *ohci = context->ohci;
1016 dma_addr_t payload_bus;
1017 int evt;
1018
1019 if (last->transfer_status == 0)
1020 /* This descriptor isn't done yet, stop iteration. */
1021 return 0;
1022
1023 driver_data = (struct driver_data *) &d[3];
1024 packet = driver_data->packet;
1025 if (packet == NULL)
1026 /* This packet was cancelled, just continue. */
1027 return 1;
1028
1029 payload_bus = le32_to_cpu(last->data_address);
1030 if (payload_bus != 0)
1031 dma_unmap_single(ohci->card.device, payload_bus,
1032 packet->payload_length, DMA_TO_DEVICE);
1033
1034 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1035 packet->timestamp = le16_to_cpu(last->res_count);
1036
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001037 log_ar_at_event('T', packet->speed, packet->header, evt);
1038
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001039 switch (evt) {
1040 case OHCI1394_evt_timeout:
1041 /* Async response transmit timed out. */
1042 packet->ack = RCODE_CANCELLED;
1043 break;
1044
1045 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001046 /*
1047 * The packet was flushed should give same error as
1048 * when we try to use a stale generation count.
1049 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001050 packet->ack = RCODE_GENERATION;
1051 break;
1052
1053 case OHCI1394_evt_missing_ack:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001054 /*
1055 * Using a valid (current) generation count, but the
1056 * node is not on the bus or not sending acks.
1057 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001058 packet->ack = RCODE_NO_ACK;
1059 break;
1060
1061 case ACK_COMPLETE + 0x10:
1062 case ACK_PENDING + 0x10:
1063 case ACK_BUSY_X + 0x10:
1064 case ACK_BUSY_A + 0x10:
1065 case ACK_BUSY_B + 0x10:
1066 case ACK_DATA_ERROR + 0x10:
1067 case ACK_TYPE_ERROR + 0x10:
1068 packet->ack = evt - 0x10;
1069 break;
1070
1071 default:
1072 packet->ack = RCODE_SEND_ERROR;
1073 break;
1074 }
1075
1076 packet->callback(packet, &ohci->card, packet->ack);
1077
1078 return 1;
1079}
1080
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001081#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1082#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1083#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1084#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1085#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001086
1087static void
1088handle_local_rom(struct fw_ohci *ohci, struct fw_packet *packet, u32 csr)
1089{
1090 struct fw_packet response;
1091 int tcode, length, i;
1092
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001093 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001094 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001095 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001096 else
1097 length = 4;
1098
1099 i = csr - CSR_CONFIG_ROM;
1100 if (i + length > CONFIG_ROM_SIZE) {
1101 fw_fill_response(&response, packet->header,
1102 RCODE_ADDRESS_ERROR, NULL, 0);
1103 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1104 fw_fill_response(&response, packet->header,
1105 RCODE_TYPE_ERROR, NULL, 0);
1106 } else {
1107 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1108 (void *) ohci->config_rom + i, length);
1109 }
1110
1111 fw_core_handle_response(&ohci->card, &response);
1112}
1113
1114static void
1115handle_local_lock(struct fw_ohci *ohci, struct fw_packet *packet, u32 csr)
1116{
1117 struct fw_packet response;
1118 int tcode, length, ext_tcode, sel;
1119 __be32 *payload, lock_old;
1120 u32 lock_arg, lock_data;
1121
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001122 tcode = HEADER_GET_TCODE(packet->header[0]);
1123 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001124 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001125 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001126
1127 if (tcode == TCODE_LOCK_REQUEST &&
1128 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1129 lock_arg = be32_to_cpu(payload[0]);
1130 lock_data = be32_to_cpu(payload[1]);
1131 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1132 lock_arg = 0;
1133 lock_data = 0;
1134 } else {
1135 fw_fill_response(&response, packet->header,
1136 RCODE_TYPE_ERROR, NULL, 0);
1137 goto out;
1138 }
1139
1140 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1141 reg_write(ohci, OHCI1394_CSRData, lock_data);
1142 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1143 reg_write(ohci, OHCI1394_CSRControl, sel);
1144
1145 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1146 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1147 else
1148 fw_notify("swap not done yet\n");
1149
1150 fw_fill_response(&response, packet->header,
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001151 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001152 out:
1153 fw_core_handle_response(&ohci->card, &response);
1154}
1155
1156static void
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001157handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001158{
1159 u64 offset;
1160 u32 csr;
1161
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001162 if (ctx == &ctx->ohci->at_request_ctx) {
1163 packet->ack = ACK_PENDING;
1164 packet->callback(packet, &ctx->ohci->card, packet->ack);
1165 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001166
1167 offset =
1168 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001169 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001170 packet->header[2];
1171 csr = offset - CSR_REGISTER_BASE;
1172
1173 /* Handle config rom reads. */
1174 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1175 handle_local_rom(ctx->ohci, packet, csr);
1176 else switch (csr) {
1177 case CSR_BUS_MANAGER_ID:
1178 case CSR_BANDWIDTH_AVAILABLE:
1179 case CSR_CHANNELS_AVAILABLE_HI:
1180 case CSR_CHANNELS_AVAILABLE_LO:
1181 handle_local_lock(ctx->ohci, packet, csr);
1182 break;
1183 default:
1184 if (ctx == &ctx->ohci->at_request_ctx)
1185 fw_core_handle_request(&ctx->ohci->card, packet);
1186 else
1187 fw_core_handle_response(&ctx->ohci->card, packet);
1188 break;
1189 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001190
1191 if (ctx == &ctx->ohci->at_response_ctx) {
1192 packet->ack = ACK_COMPLETE;
1193 packet->callback(packet, &ctx->ohci->card, packet->ack);
1194 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001195}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001196
Kristian Høgsberged568912006-12-19 19:58:35 -05001197static void
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001198at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001199{
Kristian Høgsberged568912006-12-19 19:58:35 -05001200 unsigned long flags;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001201 int retval;
Kristian Høgsberged568912006-12-19 19:58:35 -05001202
1203 spin_lock_irqsave(&ctx->ohci->lock, flags);
1204
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001205 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001206 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001207 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1208 handle_local_request(ctx, packet);
1209 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001210 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001211
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001212 retval = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001213 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1214
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001215 if (retval < 0)
1216 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001217
Kristian Høgsberged568912006-12-19 19:58:35 -05001218}
1219
1220static void bus_reset_tasklet(unsigned long data)
1221{
1222 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001223 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001224 int generation, new_generation;
1225 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001226 void *free_rom = NULL;
1227 dma_addr_t free_rom_bus = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001228
1229 reg = reg_read(ohci, OHCI1394_NodeID);
1230 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001231 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001232 return;
1233 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001234 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1235 fw_notify("malconfigured bus\n");
1236 return;
1237 }
1238 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1239 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001240
Stefan Richterc8a9a492008-03-19 21:40:32 +01001241 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1242 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1243 fw_notify("inconsistent self IDs\n");
1244 return;
1245 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001246 /*
1247 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001248 * bytes in the self ID receive buffer. Since we also receive
1249 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001250 * bit extra to get the actual number of self IDs.
1251 */
Stefan Richterc8a9a492008-03-19 21:40:32 +01001252 self_id_count = (reg >> 3) & 0x3ff;
Stefan Richter016bf3d2008-03-19 22:05:02 +01001253 if (self_id_count == 0) {
1254 fw_notify("inconsistent self IDs\n");
1255 return;
1256 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001257 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001258 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001259
1260 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001261 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1262 fw_notify("inconsistent self IDs\n");
1263 return;
1264 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001265 ohci->self_id_buffer[j] =
1266 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001267 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001268 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001269
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001270 /*
1271 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001272 * problem we face is that a new bus reset can start while we
1273 * read out the self IDs from the DMA buffer. If this happens,
1274 * the DMA buffer will be overwritten with new self IDs and we
1275 * will read out inconsistent data. The OHCI specification
1276 * (section 11.2) recommends a technique similar to
1277 * linux/seqlock.h, where we remember the generation of the
1278 * self IDs in the buffer before reading them out and compare
1279 * it to the current generation after reading them out. If
1280 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001281 * of self IDs.
1282 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001283
1284 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1285 if (new_generation != generation) {
1286 fw_notify("recursive bus reset detected, "
1287 "discarding self ids\n");
1288 return;
1289 }
1290
1291 /* FIXME: Document how the locking works. */
1292 spin_lock_irqsave(&ohci->lock, flags);
1293
1294 ohci->generation = generation;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001295 context_stop(&ohci->at_request_ctx);
1296 context_stop(&ohci->at_response_ctx);
Kristian Høgsberged568912006-12-19 19:58:35 -05001297 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1298
Stefan Richterd34316a2008-04-12 22:31:25 +02001299 if (ohci->bus_reset_packet_quirk)
1300 ohci->request_generation = generation;
1301
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001302 /*
1303 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001304 * have to do it under the spinlock also. If a new config rom
1305 * was set up before this reset, the old one is now no longer
1306 * in use and we can free it. Update the config rom pointers
1307 * to point to the current config rom and clear the
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001308 * next_config_rom pointer so a new udpate can take place.
1309 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001310
1311 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001312 if (ohci->next_config_rom != ohci->config_rom) {
1313 free_rom = ohci->config_rom;
1314 free_rom_bus = ohci->config_rom_bus;
1315 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001316 ohci->config_rom = ohci->next_config_rom;
1317 ohci->config_rom_bus = ohci->next_config_rom_bus;
1318 ohci->next_config_rom = NULL;
1319
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001320 /*
1321 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001322 * config_rom registers. Writing the header quadlet
1323 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001324 * do that last.
1325 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001326 reg_write(ohci, OHCI1394_BusOptions,
1327 be32_to_cpu(ohci->config_rom[2]));
1328 ohci->config_rom[0] = cpu_to_be32(ohci->next_header);
1329 reg_write(ohci, OHCI1394_ConfigROMhdr, ohci->next_header);
1330 }
1331
Stefan Richter080de8c2008-02-28 20:54:43 +01001332#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1333 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1334 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1335#endif
1336
Kristian Høgsberged568912006-12-19 19:58:35 -05001337 spin_unlock_irqrestore(&ohci->lock, flags);
1338
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001339 if (free_rom)
1340 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1341 free_rom, free_rom_bus);
1342
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001343 log_selfids(ohci->node_id, generation,
1344 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001345
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001346 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Kristian Høgsberged568912006-12-19 19:58:35 -05001347 self_id_count, ohci->self_id_buffer);
1348}
1349
1350static irqreturn_t irq_handler(int irq, void *data)
1351{
1352 struct fw_ohci *ohci = data;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001353 u32 event, iso_event, cycle_time;
Kristian Høgsberged568912006-12-19 19:58:35 -05001354 int i;
1355
1356 event = reg_read(ohci, OHCI1394_IntEventClear);
1357
Stefan Richtera5159582007-06-09 19:31:14 +02001358 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001359 return IRQ_NONE;
1360
Stefan Richtera007bb82008-04-07 22:33:35 +02001361 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1362 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001363 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001364
1365 if (event & OHCI1394_selfIDComplete)
1366 tasklet_schedule(&ohci->bus_reset_tasklet);
1367
1368 if (event & OHCI1394_RQPkt)
1369 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1370
1371 if (event & OHCI1394_RSPkt)
1372 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1373
1374 if (event & OHCI1394_reqTxComplete)
1375 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1376
1377 if (event & OHCI1394_respTxComplete)
1378 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1379
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001380 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001381 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1382
1383 while (iso_event) {
1384 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001385 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001386 iso_event &= ~(1 << i);
1387 }
1388
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001389 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001390 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1391
1392 while (iso_event) {
1393 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001394 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001395 iso_event &= ~(1 << i);
1396 }
1397
Jarod Wilson75f78322008-04-03 17:18:23 -04001398 if (unlikely(event & OHCI1394_regAccessFail))
1399 fw_error("Register access failure - "
1400 "please notify linux1394-devel@lists.sf.net\n");
1401
Stefan Richtere524f6162007-08-20 21:58:30 +02001402 if (unlikely(event & OHCI1394_postedWriteErr))
1403 fw_error("PCI posted write error\n");
1404
Stefan Richterbb9f2202007-12-22 22:14:52 +01001405 if (unlikely(event & OHCI1394_cycleTooLong)) {
1406 if (printk_ratelimit())
1407 fw_notify("isochronous cycle too long\n");
1408 reg_write(ohci, OHCI1394_LinkControlSet,
1409 OHCI1394_LinkControl_cycleMaster);
1410 }
1411
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001412 if (event & OHCI1394_cycle64Seconds) {
1413 cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1414 if ((cycle_time & 0x80000000) == 0)
1415 ohci->bus_seconds++;
1416 }
1417
Kristian Høgsberged568912006-12-19 19:58:35 -05001418 return IRQ_HANDLED;
1419}
1420
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001421static int software_reset(struct fw_ohci *ohci)
1422{
1423 int i;
1424
1425 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1426
1427 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1428 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1429 OHCI1394_HCControl_softReset) == 0)
1430 return 0;
1431 msleep(1);
1432 }
1433
1434 return -EBUSY;
1435}
1436
Kristian Høgsberged568912006-12-19 19:58:35 -05001437static int ohci_enable(struct fw_card *card, u32 *config_rom, size_t length)
1438{
1439 struct fw_ohci *ohci = fw_ohci(card);
1440 struct pci_dev *dev = to_pci_dev(card->device);
Jarod Wilson02214722008-03-28 10:02:50 -04001441 u32 lps;
1442 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -05001443
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001444 if (software_reset(ohci)) {
1445 fw_error("Failed to reset ohci card.\n");
1446 return -EBUSY;
1447 }
1448
1449 /*
1450 * Now enable LPS, which we need in order to start accessing
1451 * most of the registers. In fact, on some cards (ALI M5251),
1452 * accessing registers in the SClk domain without LPS enabled
1453 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04001454 * full link enabled. However, with some cards (well, at least
1455 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001456 */
1457 reg_write(ohci, OHCI1394_HCControlSet,
1458 OHCI1394_HCControl_LPS |
1459 OHCI1394_HCControl_postedWriteEnable);
1460 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04001461
1462 for (lps = 0, i = 0; !lps && i < 3; i++) {
1463 msleep(50);
1464 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1465 OHCI1394_HCControl_LPS;
1466 }
1467
1468 if (!lps) {
1469 fw_error("Failed to set Link Power Status\n");
1470 return -EIO;
1471 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001472
1473 reg_write(ohci, OHCI1394_HCControlClear,
1474 OHCI1394_HCControl_noByteSwapData);
1475
Stefan Richteraffc9c22008-06-05 20:50:53 +02001476 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Stefan Richtere896ec42008-06-05 20:49:38 +02001477 reg_write(ohci, OHCI1394_LinkControlClear,
1478 OHCI1394_LinkControl_rcvPhyPkt);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001479 reg_write(ohci, OHCI1394_LinkControlSet,
1480 OHCI1394_LinkControl_rcvSelfID |
1481 OHCI1394_LinkControl_cycleTimerEnable |
1482 OHCI1394_LinkControl_cycleMaster);
1483
1484 reg_write(ohci, OHCI1394_ATRetries,
1485 OHCI1394_MAX_AT_REQ_RETRIES |
1486 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1487 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1488
1489 ar_context_run(&ohci->ar_request_ctx);
1490 ar_context_run(&ohci->ar_response_ctx);
1491
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001492 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1493 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1494 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
1495 reg_write(ohci, OHCI1394_IntMaskSet,
1496 OHCI1394_selfIDComplete |
1497 OHCI1394_RQPkt | OHCI1394_RSPkt |
1498 OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1499 OHCI1394_isochRx | OHCI1394_isochTx |
Stefan Richterbb9f2202007-12-22 22:14:52 +01001500 OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
Jarod Wilson75f78322008-04-03 17:18:23 -04001501 OHCI1394_cycle64Seconds | OHCI1394_regAccessFail |
1502 OHCI1394_masterIntEnable);
Stefan Richtera007bb82008-04-07 22:33:35 +02001503 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1504 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001505
1506 /* Activate link_on bit and contender bit in our self ID packets.*/
1507 if (ohci_update_phy_reg(card, 4, 0,
1508 PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
1509 return -EIO;
1510
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001511 /*
1512 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05001513 * update mechanism described below in ohci_set_config_rom()
1514 * is not active. We have to update ConfigRomHeader and
1515 * BusOptions manually, and the write to ConfigROMmap takes
1516 * effect immediately. We tie this to the enabling of the
1517 * link, so we have a valid config rom before enabling - the
1518 * OHCI requires that ConfigROMhdr and BusOptions have valid
1519 * values before enabling.
1520 *
1521 * However, when the ConfigROMmap is written, some controllers
1522 * always read back quadlets 0 and 2 from the config rom to
1523 * the ConfigRomHeader and BusOptions registers on bus reset.
1524 * They shouldn't do that in this initial case where the link
1525 * isn't enabled. This means we have to use the same
1526 * workaround here, setting the bus header to 0 and then write
1527 * the right values in the bus reset tasklet.
1528 */
1529
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001530 if (config_rom) {
1531 ohci->next_config_rom =
1532 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1533 &ohci->next_config_rom_bus,
1534 GFP_KERNEL);
1535 if (ohci->next_config_rom == NULL)
1536 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001537
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001538 memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
1539 fw_memcpy_to_be32(ohci->next_config_rom, config_rom, length * 4);
1540 } else {
1541 /*
1542 * In the suspend case, config_rom is NULL, which
1543 * means that we just reuse the old config rom.
1544 */
1545 ohci->next_config_rom = ohci->config_rom;
1546 ohci->next_config_rom_bus = ohci->config_rom_bus;
1547 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001548
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001549 ohci->next_header = be32_to_cpu(ohci->next_config_rom[0]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001550 ohci->next_config_rom[0] = 0;
1551 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001552 reg_write(ohci, OHCI1394_BusOptions,
1553 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05001554 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1555
1556 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1557
1558 if (request_irq(dev->irq, irq_handler,
Thomas Gleixner65efffa2007-03-05 18:19:51 -08001559 IRQF_SHARED, ohci_driver_name, ohci)) {
Kristian Høgsberged568912006-12-19 19:58:35 -05001560 fw_error("Failed to allocate shared interrupt %d.\n",
1561 dev->irq);
1562 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1563 ohci->config_rom, ohci->config_rom_bus);
1564 return -EIO;
1565 }
1566
1567 reg_write(ohci, OHCI1394_HCControlSet,
1568 OHCI1394_HCControl_linkEnable |
1569 OHCI1394_HCControl_BIBimageValid);
1570 flush_writes(ohci);
1571
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001572 /*
1573 * We are ready to go, initiate bus reset to finish the
1574 * initialization.
1575 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001576
1577 fw_core_initiate_bus_reset(&ohci->card, 1);
1578
1579 return 0;
1580}
1581
1582static int
1583ohci_set_config_rom(struct fw_card *card, u32 *config_rom, size_t length)
1584{
1585 struct fw_ohci *ohci;
1586 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001587 int retval = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05001588 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01001589 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001590
1591 ohci = fw_ohci(card);
1592
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001593 /*
1594 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05001595 * mechanism is a bit tricky, but easy enough to use. See
1596 * section 5.5.6 in the OHCI specification.
1597 *
1598 * The OHCI controller caches the new config rom address in a
1599 * shadow register (ConfigROMmapNext) and needs a bus reset
1600 * for the changes to take place. When the bus reset is
1601 * detected, the controller loads the new values for the
1602 * ConfigRomHeader and BusOptions registers from the specified
1603 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1604 * shadow register. All automatically and atomically.
1605 *
1606 * Now, there's a twist to this story. The automatic load of
1607 * ConfigRomHeader and BusOptions doesn't honor the
1608 * noByteSwapData bit, so with a be32 config rom, the
1609 * controller will load be32 values in to these registers
1610 * during the atomic update, even on litte endian
1611 * architectures. The workaround we use is to put a 0 in the
1612 * header quadlet; 0 is endian agnostic and means that the
1613 * config rom isn't ready yet. In the bus reset tasklet we
1614 * then set up the real values for the two registers.
1615 *
1616 * We use ohci->lock to avoid racing with the code that sets
1617 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1618 */
1619
1620 next_config_rom =
1621 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1622 &next_config_rom_bus, GFP_KERNEL);
1623 if (next_config_rom == NULL)
1624 return -ENOMEM;
1625
1626 spin_lock_irqsave(&ohci->lock, flags);
1627
1628 if (ohci->next_config_rom == NULL) {
1629 ohci->next_config_rom = next_config_rom;
1630 ohci->next_config_rom_bus = next_config_rom_bus;
1631
1632 memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
1633 fw_memcpy_to_be32(ohci->next_config_rom, config_rom,
1634 length * 4);
1635
1636 ohci->next_header = config_rom[0];
1637 ohci->next_config_rom[0] = 0;
1638
1639 reg_write(ohci, OHCI1394_ConfigROMmap,
1640 ohci->next_config_rom_bus);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001641 retval = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001642 }
1643
1644 spin_unlock_irqrestore(&ohci->lock, flags);
1645
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001646 /*
1647 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05001648 * effect. We clean up the old config rom memory and DMA
1649 * mappings in the bus reset tasklet, since the OHCI
1650 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001651 * takes effect.
1652 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001653 if (retval == 0)
1654 fw_core_initiate_bus_reset(&ohci->card, 1);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001655 else
1656 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1657 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001658
1659 return retval;
1660}
1661
1662static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1663{
1664 struct fw_ohci *ohci = fw_ohci(card);
1665
1666 at_context_transmit(&ohci->at_request_ctx, packet);
1667}
1668
1669static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1670{
1671 struct fw_ohci *ohci = fw_ohci(card);
1672
1673 at_context_transmit(&ohci->at_response_ctx, packet);
1674}
1675
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001676static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1677{
1678 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001679 struct context *ctx = &ohci->at_request_ctx;
1680 struct driver_data *driver_data = packet->driver_data;
1681 int retval = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001682
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001683 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001684
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001685 if (packet->ack != 0)
1686 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001687
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001688 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001689 driver_data->packet = NULL;
1690 packet->ack = RCODE_CANCELLED;
1691 packet->callback(packet, &ohci->card, packet->ack);
1692 retval = 0;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001693
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001694 out:
1695 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001696
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001697 return retval;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001698}
1699
Kristian Høgsberged568912006-12-19 19:58:35 -05001700static int
1701ohci_enable_phys_dma(struct fw_card *card, int node_id, int generation)
1702{
Stefan Richter080de8c2008-02-28 20:54:43 +01001703#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1704 return 0;
1705#else
Kristian Høgsberged568912006-12-19 19:58:35 -05001706 struct fw_ohci *ohci = fw_ohci(card);
1707 unsigned long flags;
Stefan Richter907293d2007-01-23 21:11:43 +01001708 int n, retval = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001709
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001710 /*
1711 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1712 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1713 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001714
1715 spin_lock_irqsave(&ohci->lock, flags);
1716
1717 if (ohci->generation != generation) {
1718 retval = -ESTALE;
1719 goto out;
1720 }
1721
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001722 /*
1723 * Note, if the node ID contains a non-local bus ID, physical DMA is
1724 * enabled for _all_ nodes on remote buses.
1725 */
Stefan Richter907293d2007-01-23 21:11:43 +01001726
1727 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1728 if (n < 32)
1729 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1730 else
1731 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1732
Kristian Høgsberged568912006-12-19 19:58:35 -05001733 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05001734 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01001735 spin_unlock_irqrestore(&ohci->lock, flags);
Kristian Høgsberged568912006-12-19 19:58:35 -05001736 return retval;
Stefan Richter080de8c2008-02-28 20:54:43 +01001737#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05001738}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001739
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001740static u64
1741ohci_get_bus_time(struct fw_card *card)
1742{
1743 struct fw_ohci *ohci = fw_ohci(card);
1744 u32 cycle_time;
1745 u64 bus_time;
1746
1747 cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1748 bus_time = ((u64) ohci->bus_seconds << 32) | cycle_time;
1749
1750 return bus_time;
1751}
1752
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001753static int handle_ir_dualbuffer_packet(struct context *context,
1754 struct descriptor *d,
1755 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001756{
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001757 struct iso_context *ctx =
1758 container_of(context, struct iso_context, context);
1759 struct db_descriptor *db = (struct db_descriptor *) d;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001760 __le32 *ir_header;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001761 size_t header_length;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001762 void *p, *end;
1763 int i;
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001764
Stefan Richterefbf3902008-02-23 12:24:57 +01001765 if (db->first_res_count != 0 && db->second_res_count != 0) {
David Moore0642b652007-12-19 03:09:18 -05001766 if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
1767 /* This descriptor isn't done yet, stop iteration. */
1768 return 0;
1769 }
1770 ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
1771 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001772
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001773 header_length = le16_to_cpu(db->first_req_count) -
1774 le16_to_cpu(db->first_res_count);
1775
1776 i = ctx->header_length;
1777 p = db + 1;
1778 end = p + header_length;
1779 while (p < end && i + ctx->base.header_size <= PAGE_SIZE) {
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001780 /*
1781 * The iso header is byteswapped to little endian by
Kristian Høgsberg15536222007-04-10 18:11:16 -04001782 * the controller, but the remaining header quadlets
1783 * are big endian. We want to present all the headers
1784 * as big endian, so we have to swap the first
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001785 * quadlet.
1786 */
Kristian Høgsberg15536222007-04-10 18:11:16 -04001787 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1788 memcpy(ctx->header + i + 4, p + 8, ctx->base.header_size - 4);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001789 i += ctx->base.header_size;
David Moore0642b652007-12-19 03:09:18 -05001790 ctx->excess_bytes +=
Stefan Richterefbf3902008-02-23 12:24:57 +01001791 (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001792 p += ctx->base.header_size + 4;
1793 }
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001794 ctx->header_length = i;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001795
David Moore0642b652007-12-19 03:09:18 -05001796 ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
1797 le16_to_cpu(db->second_res_count);
1798
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001799 if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001800 ir_header = (__le32 *) (db + 1);
1801 ctx->base.callback(&ctx->base,
1802 le32_to_cpu(ir_header[0]) & 0xffff,
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001803 ctx->header_length, ctx->header,
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001804 ctx->base.callback_data);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001805 ctx->header_length = 0;
1806 }
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001807
1808 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001809}
1810
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001811static int handle_ir_packet_per_buffer(struct context *context,
1812 struct descriptor *d,
1813 struct descriptor *last)
1814{
1815 struct iso_context *ctx =
1816 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05001817 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001818 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05001819 void *p;
1820 int i;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001821
David Moorebcee8932007-12-19 15:26:38 -05001822 for (pd = d; pd <= last; pd++) {
1823 if (pd->transfer_status)
1824 break;
1825 }
1826 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001827 /* Descriptor(s) not done yet, stop iteration */
1828 return 0;
1829
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001830 i = ctx->header_length;
David Moorebcee8932007-12-19 15:26:38 -05001831 p = last + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001832
David Moorebcee8932007-12-19 15:26:38 -05001833 if (ctx->base.header_size > 0 &&
1834 i + ctx->base.header_size <= PAGE_SIZE) {
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001835 /*
1836 * The iso header is byteswapped to little endian by
1837 * the controller, but the remaining header quadlets
1838 * are big endian. We want to present all the headers
1839 * as big endian, so we have to swap the first quadlet.
1840 */
1841 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1842 memcpy(ctx->header + i + 4, p + 8, ctx->base.header_size - 4);
David Moorebcee8932007-12-19 15:26:38 -05001843 ctx->header_length += ctx->base.header_size;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001844 }
1845
David Moorebcee8932007-12-19 15:26:38 -05001846 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
1847 ir_header = (__le32 *) p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001848 ctx->base.callback(&ctx->base,
1849 le32_to_cpu(ir_header[0]) & 0xffff,
1850 ctx->header_length, ctx->header,
1851 ctx->base.callback_data);
1852 ctx->header_length = 0;
1853 }
1854
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001855 return 1;
1856}
1857
Kristian Høgsberg30200732007-02-16 17:34:39 -05001858static int handle_it_packet(struct context *context,
1859 struct descriptor *d,
1860 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001861{
Kristian Høgsberg30200732007-02-16 17:34:39 -05001862 struct iso_context *ctx =
1863 container_of(context, struct iso_context, context);
Stefan Richter373b2ed2007-03-04 14:45:18 +01001864
Kristian Høgsberg30200732007-02-16 17:34:39 -05001865 if (last->transfer_status == 0)
1866 /* This descriptor isn't done yet, stop iteration. */
1867 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001868
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001869 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001870 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
1871 0, NULL, ctx->base.callback_data);
Kristian Høgsberged568912006-12-19 19:58:35 -05001872
Kristian Høgsberg30200732007-02-16 17:34:39 -05001873 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001874}
1875
Kristian Høgsberg30200732007-02-16 17:34:39 -05001876static struct fw_iso_context *
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04001877ohci_allocate_iso_context(struct fw_card *card, int type, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05001878{
1879 struct fw_ohci *ohci = fw_ohci(card);
1880 struct iso_context *ctx, *list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001881 descriptor_callback_t callback;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001882 u32 *mask, regs;
Kristian Høgsberged568912006-12-19 19:58:35 -05001883 unsigned long flags;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001884 int index, retval = -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001885
1886 if (type == FW_ISO_CONTEXT_TRANSMIT) {
1887 mask = &ohci->it_context_mask;
1888 list = ohci->it_context_list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001889 callback = handle_it_packet;
Kristian Høgsberged568912006-12-19 19:58:35 -05001890 } else {
Stefan Richter373b2ed2007-03-04 14:45:18 +01001891 mask = &ohci->ir_context_mask;
1892 list = ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001893 if (ohci->version >= OHCI_VERSION_1_1)
1894 callback = handle_ir_dualbuffer_packet;
1895 else
1896 callback = handle_ir_packet_per_buffer;
Kristian Høgsberged568912006-12-19 19:58:35 -05001897 }
1898
1899 spin_lock_irqsave(&ohci->lock, flags);
1900 index = ffs(*mask) - 1;
1901 if (index >= 0)
1902 *mask &= ~(1 << index);
1903 spin_unlock_irqrestore(&ohci->lock, flags);
1904
1905 if (index < 0)
1906 return ERR_PTR(-EBUSY);
1907
Stefan Richter373b2ed2007-03-04 14:45:18 +01001908 if (type == FW_ISO_CONTEXT_TRANSMIT)
1909 regs = OHCI1394_IsoXmitContextBase(index);
1910 else
1911 regs = OHCI1394_IsoRcvContextBase(index);
1912
Kristian Høgsberged568912006-12-19 19:58:35 -05001913 ctx = &list[index];
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001914 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001915 ctx->header_length = 0;
1916 ctx->header = (void *) __get_free_page(GFP_KERNEL);
1917 if (ctx->header == NULL)
1918 goto out;
1919
David Moorefe5ca632008-01-06 17:21:41 -05001920 retval = context_init(&ctx->context, ohci, regs, callback);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001921 if (retval < 0)
1922 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001923
1924 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001925
1926 out_with_header:
1927 free_page((unsigned long)ctx->header);
1928 out:
1929 spin_lock_irqsave(&ohci->lock, flags);
1930 *mask |= 1 << index;
1931 spin_unlock_irqrestore(&ohci->lock, flags);
1932
1933 return ERR_PTR(retval);
Kristian Høgsberged568912006-12-19 19:58:35 -05001934}
1935
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04001936static int ohci_start_iso(struct fw_iso_context *base,
1937 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05001938{
Stefan Richter373b2ed2007-03-04 14:45:18 +01001939 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001940 struct fw_ohci *ohci = ctx->context.ohci;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001941 u32 control, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05001942 int index;
1943
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001944 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
1945 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001946 match = 0;
1947 if (cycle >= 0)
1948 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001949 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05001950
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001951 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
1952 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001953 context_run(&ctx->context, match);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001954 } else {
1955 index = ctx - ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001956 control = IR_CONTEXT_ISOCH_HEADER;
1957 if (ohci->version >= OHCI_VERSION_1_1)
1958 control |= IR_CONTEXT_DUAL_BUFFER_MODE;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001959 match = (tags << 28) | (sync << 8) | ctx->base.channel;
1960 if (cycle >= 0) {
1961 match |= (cycle & 0x07fff) << 12;
1962 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
1963 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001964
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001965 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
1966 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001967 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001968 context_run(&ctx->context, control);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001969 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001970
1971 return 0;
1972}
1973
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001974static int ohci_stop_iso(struct fw_iso_context *base)
1975{
1976 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01001977 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001978 int index;
1979
1980 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
1981 index = ctx - ohci->it_context_list;
1982 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
1983 } else {
1984 index = ctx - ohci->ir_context_list;
1985 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
1986 }
1987 flush_writes(ohci);
1988 context_stop(&ctx->context);
1989
1990 return 0;
1991}
1992
Kristian Høgsberged568912006-12-19 19:58:35 -05001993static void ohci_free_iso_context(struct fw_iso_context *base)
1994{
1995 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01001996 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05001997 unsigned long flags;
1998 int index;
1999
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002000 ohci_stop_iso(base);
2001 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002002 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002003
Kristian Høgsberged568912006-12-19 19:58:35 -05002004 spin_lock_irqsave(&ohci->lock, flags);
2005
2006 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2007 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002008 ohci->it_context_mask |= 1 << index;
2009 } else {
2010 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002011 ohci->ir_context_mask |= 1 << index;
2012 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002013
2014 spin_unlock_irqrestore(&ohci->lock, flags);
2015}
2016
2017static int
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002018ohci_queue_iso_transmit(struct fw_iso_context *base,
2019 struct fw_iso_packet *packet,
2020 struct fw_iso_buffer *buffer,
2021 unsigned long payload)
Kristian Høgsberged568912006-12-19 19:58:35 -05002022{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002023 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002024 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002025 struct fw_iso_packet *p;
2026 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002027 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002028 u32 z, header_z, payload_z, irq;
2029 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002030 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002031
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002032 /*
2033 * FIXME: Cycle lost behavior should be configurable: lose
2034 * packet, retransmit or terminate..
2035 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002036
2037 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002038 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002039
2040 if (p->skip)
2041 z = 1;
2042 else
2043 z = 2;
2044 if (p->header_length > 0)
2045 z++;
2046
2047 /* Determine the first page the payload isn't contained in. */
2048 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2049 if (p->payload_length > 0)
2050 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2051 else
2052 payload_z = 0;
2053
2054 z += payload_z;
2055
2056 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002057 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002058
Kristian Høgsberg30200732007-02-16 17:34:39 -05002059 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2060 if (d == NULL)
2061 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002062
2063 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002064 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002065 d[0].req_count = cpu_to_le16(8);
2066
2067 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002068 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2069 IT_HEADER_TAG(p->tag) |
2070 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2071 IT_HEADER_CHANNEL(ctx->base.channel) |
2072 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002073 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002074 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002075 p->payload_length));
2076 }
2077
2078 if (p->header_length > 0) {
2079 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002080 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002081 memcpy(&d[z], p->header, p->header_length);
2082 }
2083
2084 pd = d + z - payload_z;
2085 payload_end_index = payload_index + p->payload_length;
2086 for (i = 0; i < payload_z; i++) {
2087 page = payload_index >> PAGE_SHIFT;
2088 offset = payload_index & ~PAGE_MASK;
2089 next_page_index = (page + 1) << PAGE_SHIFT;
2090 length =
2091 min(next_page_index, payload_end_index) - payload_index;
2092 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002093
2094 page_bus = page_private(buffer->pages[page]);
2095 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002096
2097 payload_index += length;
2098 }
2099
Kristian Høgsberged568912006-12-19 19:58:35 -05002100 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002101 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002102 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002103 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002104
Kristian Høgsberg30200732007-02-16 17:34:39 -05002105 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002106 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2107 DESCRIPTOR_STATUS |
2108 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002109 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002110
Kristian Høgsberg30200732007-02-16 17:34:39 -05002111 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002112
2113 return 0;
2114}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002115
Kristian Høgsberg98b6cbe2007-02-16 17:34:51 -05002116static int
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002117ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
2118 struct fw_iso_packet *packet,
2119 struct fw_iso_buffer *buffer,
2120 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002121{
2122 struct iso_context *ctx = container_of(base, struct iso_context, base);
2123 struct db_descriptor *db = NULL;
2124 struct descriptor *d;
2125 struct fw_iso_packet *p;
2126 dma_addr_t d_bus, page_bus;
2127 u32 z, header_z, length, rest;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002128 int page, offset, packet_count, header_size;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002129
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002130 /*
2131 * FIXME: Cycle lost behavior should be configurable: lose
2132 * packet, retransmit or terminate..
2133 */
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002134
2135 p = packet;
2136 z = 2;
2137
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002138 /*
2139 * The OHCI controller puts the status word in the header
2140 * buffer too, so we need 4 extra bytes per packet.
2141 */
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002142 packet_count = p->header_length / ctx->base.header_size;
2143 header_size = packet_count * (ctx->base.header_size + 4);
2144
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002145 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002146 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002147 page = payload >> PAGE_SHIFT;
2148 offset = payload & ~PAGE_MASK;
2149 rest = p->payload_length;
2150
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002151 /* FIXME: make packet-per-buffer/dual-buffer a context option */
2152 while (rest > 0) {
2153 d = context_get_descriptors(&ctx->context,
2154 z + header_z, &d_bus);
2155 if (d == NULL)
2156 return -ENOMEM;
2157
2158 db = (struct db_descriptor *) d;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002159 db->control = cpu_to_le16(DESCRIPTOR_STATUS |
2160 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002161 db->first_size = cpu_to_le16(ctx->base.header_size + 4);
David Moore0642b652007-12-19 03:09:18 -05002162 if (p->skip && rest == p->payload_length) {
2163 db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
2164 db->first_req_count = db->first_size;
2165 } else {
2166 db->first_req_count = cpu_to_le16(header_size);
2167 }
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002168 db->first_res_count = db->first_req_count;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002169 db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
Stefan Richter373b2ed2007-03-04 14:45:18 +01002170
David Moore0642b652007-12-19 03:09:18 -05002171 if (p->skip && rest == p->payload_length)
2172 length = 4;
2173 else if (offset + rest < PAGE_SIZE)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002174 length = rest;
2175 else
2176 length = PAGE_SIZE - offset;
2177
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002178 db->second_req_count = cpu_to_le16(length);
2179 db->second_res_count = db->second_req_count;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002180 page_bus = page_private(buffer->pages[page]);
2181 db->second_buffer = cpu_to_le32(page_bus + offset);
2182
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002183 if (p->interrupt && length == rest)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002184 db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002185
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002186 context_append(&ctx->context, d, z, header_z);
2187 offset = (offset + length) & ~PAGE_MASK;
2188 rest -= length;
David Moore0642b652007-12-19 03:09:18 -05002189 if (offset == 0)
2190 page++;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002191 }
2192
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002193 return 0;
2194}
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002195
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002196static int
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002197ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2198 struct fw_iso_packet *packet,
2199 struct fw_iso_buffer *buffer,
2200 unsigned long payload)
2201{
2202 struct iso_context *ctx = container_of(base, struct iso_context, base);
2203 struct descriptor *d = NULL, *pd = NULL;
David Moorebcee8932007-12-19 15:26:38 -05002204 struct fw_iso_packet *p = packet;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002205 dma_addr_t d_bus, page_bus;
2206 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002207 int i, j, length;
2208 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002209
2210 /*
2211 * The OHCI controller puts the status word in the
2212 * buffer too, so we need 4 extra bytes per packet.
2213 */
2214 packet_count = p->header_length / ctx->base.header_size;
David Moorebcee8932007-12-19 15:26:38 -05002215 header_size = ctx->base.header_size + 4;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002216
2217 /* Get header size in number of descriptors. */
2218 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2219 page = payload >> PAGE_SHIFT;
2220 offset = payload & ~PAGE_MASK;
David Moorebcee8932007-12-19 15:26:38 -05002221 payload_per_buffer = p->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002222
2223 for (i = 0; i < packet_count; i++) {
2224 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002225 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002226 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002227 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002228 if (d == NULL)
2229 return -ENOMEM;
2230
David Moorebcee8932007-12-19 15:26:38 -05002231 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2232 DESCRIPTOR_INPUT_MORE);
2233 if (p->skip && i == 0)
2234 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002235 d->req_count = cpu_to_le16(header_size);
2236 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002237 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002238 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2239
David Moorebcee8932007-12-19 15:26:38 -05002240 rest = payload_per_buffer;
2241 for (j = 1; j < z; j++) {
2242 pd = d + j;
2243 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2244 DESCRIPTOR_INPUT_MORE);
2245
2246 if (offset + rest < PAGE_SIZE)
2247 length = rest;
2248 else
2249 length = PAGE_SIZE - offset;
2250 pd->req_count = cpu_to_le16(length);
2251 pd->res_count = pd->req_count;
2252 pd->transfer_status = 0;
2253
2254 page_bus = page_private(buffer->pages[page]);
2255 pd->data_address = cpu_to_le32(page_bus + offset);
2256
2257 offset = (offset + length) & ~PAGE_MASK;
2258 rest -= length;
2259 if (offset == 0)
2260 page++;
2261 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002262 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2263 DESCRIPTOR_INPUT_LAST |
2264 DESCRIPTOR_BRANCH_ALWAYS);
David Moorebcee8932007-12-19 15:26:38 -05002265 if (p->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002266 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2267
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002268 context_append(&ctx->context, d, z, header_z);
2269 }
2270
2271 return 0;
2272}
2273
2274static int
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002275ohci_queue_iso(struct fw_iso_context *base,
2276 struct fw_iso_packet *packet,
2277 struct fw_iso_buffer *buffer,
2278 unsigned long payload)
2279{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002280 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05002281 unsigned long flags;
2282 int retval;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002283
David Moorefe5ca632008-01-06 17:21:41 -05002284 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002285 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
David Moorefe5ca632008-01-06 17:21:41 -05002286 retval = ohci_queue_iso_transmit(base, packet, buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002287 else if (ctx->context.ohci->version >= OHCI_VERSION_1_1)
David Moorefe5ca632008-01-06 17:21:41 -05002288 retval = ohci_queue_iso_receive_dualbuffer(base, packet,
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002289 buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002290 else
David Moorefe5ca632008-01-06 17:21:41 -05002291 retval = ohci_queue_iso_receive_packet_per_buffer(base, packet,
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002292 buffer,
2293 payload);
David Moorefe5ca632008-01-06 17:21:41 -05002294 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2295
2296 return retval;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002297}
2298
Stefan Richter21ebcd12007-01-14 15:29:07 +01002299static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002300 .name = ohci_driver_name,
2301 .enable = ohci_enable,
2302 .update_phy_reg = ohci_update_phy_reg,
2303 .set_config_rom = ohci_set_config_rom,
2304 .send_request = ohci_send_request,
2305 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002306 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05002307 .enable_phys_dma = ohci_enable_phys_dma,
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002308 .get_bus_time = ohci_get_bus_time,
Kristian Høgsberged568912006-12-19 19:58:35 -05002309
2310 .allocate_iso_context = ohci_allocate_iso_context,
2311 .free_iso_context = ohci_free_iso_context,
2312 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05002313 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002314 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05002315};
2316
Stefan Richter2ed0f182008-03-01 12:35:29 +01002317#ifdef CONFIG_PPC_PMAC
2318static void ohci_pmac_on(struct pci_dev *dev)
2319{
2320 if (machine_is(powermac)) {
2321 struct device_node *ofn = pci_device_to_OF_node(dev);
2322
2323 if (ofn) {
2324 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2325 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2326 }
2327 }
2328}
2329
2330static void ohci_pmac_off(struct pci_dev *dev)
2331{
2332 if (machine_is(powermac)) {
2333 struct device_node *ofn = pci_device_to_OF_node(dev);
2334
2335 if (ofn) {
2336 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2337 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2338 }
2339 }
2340}
2341#else
2342#define ohci_pmac_on(dev)
2343#define ohci_pmac_off(dev)
2344#endif /* CONFIG_PPC_PMAC */
2345
Kristian Høgsberged568912006-12-19 19:58:35 -05002346static int __devinit
2347pci_probe(struct pci_dev *dev, const struct pci_device_id *ent)
2348{
2349 struct fw_ohci *ohci;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002350 u32 bus_options, max_receive, link_speed;
Kristian Høgsberged568912006-12-19 19:58:35 -05002351 u64 guid;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002352 int err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002353 size_t size;
2354
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002355 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05002356 if (ohci == NULL) {
2357 fw_error("Could not malloc fw_ohci data.\n");
2358 return -ENOMEM;
2359 }
2360
2361 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2362
Stefan Richter130d5492008-03-24 20:55:28 +01002363 ohci_pmac_on(dev);
2364
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002365 err = pci_enable_device(dev);
2366 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002367 fw_error("Failed to enable OHCI hardware.\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01002368 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05002369 }
2370
2371 pci_set_master(dev);
2372 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2373 pci_set_drvdata(dev, ohci);
2374
Stefan Richter11bf20a2008-03-01 02:47:15 +01002375#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
2376 ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
2377 dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
2378#endif
Stefan Richterd34316a2008-04-12 22:31:25 +02002379 ohci->bus_reset_packet_quirk = dev->vendor == PCI_VENDOR_ID_TI;
2380
Kristian Høgsberged568912006-12-19 19:58:35 -05002381 spin_lock_init(&ohci->lock);
2382
2383 tasklet_init(&ohci->bus_reset_tasklet,
2384 bus_reset_tasklet, (unsigned long)ohci);
2385
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002386 err = pci_request_region(dev, 0, ohci_driver_name);
2387 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002388 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002389 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05002390 }
2391
2392 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2393 if (ohci->registers == NULL) {
2394 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002395 err = -ENXIO;
2396 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05002397 }
2398
Kristian Høgsberged568912006-12-19 19:58:35 -05002399 ar_context_init(&ohci->ar_request_ctx, ohci,
2400 OHCI1394_AsReqRcvContextControlSet);
2401
2402 ar_context_init(&ohci->ar_response_ctx, ohci,
2403 OHCI1394_AsRspRcvContextControlSet);
2404
David Moorefe5ca632008-01-06 17:21:41 -05002405 context_init(&ohci->at_request_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002406 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002407
David Moorefe5ca632008-01-06 17:21:41 -05002408 context_init(&ohci->at_response_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002409 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002410
Kristian Høgsberged568912006-12-19 19:58:35 -05002411 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
2412 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2413 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
2414 size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
2415 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2416
2417 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
2418 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2419 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
2420 size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
2421 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2422
2423 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
2424 fw_error("Out of memory for it/ir contexts.\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002425 err = -ENOMEM;
2426 goto fail_registers;
Kristian Høgsberged568912006-12-19 19:58:35 -05002427 }
2428
2429 /* self-id dma buffer allocation */
2430 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2431 SELF_ID_BUF_SIZE,
2432 &ohci->self_id_bus,
2433 GFP_KERNEL);
2434 if (ohci->self_id_cpu == NULL) {
2435 fw_error("Out of memory for self ID buffer.\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002436 err = -ENOMEM;
2437 goto fail_registers;
Kristian Høgsberged568912006-12-19 19:58:35 -05002438 }
2439
Kristian Høgsberged568912006-12-19 19:58:35 -05002440 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2441 max_receive = (bus_options >> 12) & 0xf;
2442 link_speed = bus_options & 0x7;
2443 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2444 reg_read(ohci, OHCI1394_GUIDLo);
2445
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002446 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
2447 if (err < 0)
2448 goto fail_self_id;
Kristian Høgsberged568912006-12-19 19:58:35 -05002449
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002450 ohci->version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
Kristian Høgsberg500be722007-02-16 17:34:43 -05002451 fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002452 dev->dev.bus_id, ohci->version >> 16, ohci->version & 0xff);
Kristian Høgsberged568912006-12-19 19:58:35 -05002453 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002454
2455 fail_self_id:
2456 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2457 ohci->self_id_cpu, ohci->self_id_bus);
2458 fail_registers:
2459 kfree(ohci->it_context_list);
2460 kfree(ohci->ir_context_list);
2461 pci_iounmap(dev, ohci->registers);
2462 fail_iomem:
2463 pci_release_region(dev, 0);
2464 fail_disable:
2465 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002466 fail_free:
2467 kfree(&ohci->card);
Stefan Richter130d5492008-03-24 20:55:28 +01002468 ohci_pmac_off(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002469
2470 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002471}
2472
2473static void pci_remove(struct pci_dev *dev)
2474{
2475 struct fw_ohci *ohci;
2476
2477 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05002478 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2479 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002480 fw_core_remove_card(&ohci->card);
2481
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002482 /*
2483 * FIXME: Fail all pending packets here, now that the upper
2484 * layers can't queue any more.
2485 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002486
2487 software_reset(ohci);
2488 free_irq(dev->irq, ohci);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002489 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2490 ohci->self_id_cpu, ohci->self_id_bus);
2491 kfree(ohci->it_context_list);
2492 kfree(ohci->ir_context_list);
2493 pci_iounmap(dev, ohci->registers);
2494 pci_release_region(dev, 0);
2495 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002496 kfree(&ohci->card);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002497 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002498
Kristian Høgsberged568912006-12-19 19:58:35 -05002499 fw_notify("Removed fw-ohci device.\n");
2500}
2501
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002502#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01002503static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002504{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002505 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002506 int err;
2507
2508 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002509 free_irq(dev->irq, ohci);
2510 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002511 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002512 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002513 return err;
2514 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01002515 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02002516 if (err)
2517 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002518 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002519
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002520 return 0;
2521}
2522
Stefan Richter2ed0f182008-03-01 12:35:29 +01002523static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002524{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002525 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002526 int err;
2527
Stefan Richter2ed0f182008-03-01 12:35:29 +01002528 ohci_pmac_on(dev);
2529 pci_set_power_state(dev, PCI_D0);
2530 pci_restore_state(dev);
2531 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002532 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002533 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002534 return err;
2535 }
2536
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002537 return ohci_enable(&ohci->card, NULL, 0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002538}
2539#endif
2540
Kristian Høgsberged568912006-12-19 19:58:35 -05002541static struct pci_device_id pci_table[] = {
2542 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2543 { }
2544};
2545
2546MODULE_DEVICE_TABLE(pci, pci_table);
2547
2548static struct pci_driver fw_ohci_pci_driver = {
2549 .name = ohci_driver_name,
2550 .id_table = pci_table,
2551 .probe = pci_probe,
2552 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002553#ifdef CONFIG_PM
2554 .resume = pci_resume,
2555 .suspend = pci_suspend,
2556#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002557};
2558
2559MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2560MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2561MODULE_LICENSE("GPL");
2562
Olaf Hering1e4c7b02007-05-05 23:17:13 +02002563/* Provide a module alias so root-on-sbp2 initrds don't break. */
2564#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2565MODULE_ALIAS("ohci1394");
2566#endif
2567
Kristian Høgsberged568912006-12-19 19:58:35 -05002568static int __init fw_ohci_init(void)
2569{
2570 return pci_register_driver(&fw_ohci_pci_driver);
2571}
2572
2573static void __exit fw_ohci_cleanup(void)
2574{
2575 pci_unregister_driver(&fw_ohci_pci_driver);
2576}
2577
2578module_init(fw_ohci_init);
2579module_exit(fw_ohci_cleanup);