blob: 8f465b7965fcab6fcb75770ce800d1c3361a19c4 [file] [log] [blame]
Andrew Vasquezfa90c542005-10-27 11:10:08 -07001/*
2 * QLogic Fibre Channel HBA Driver
Armen Baloyanbd21eaf2014-04-11 16:54:24 -04003 * Copyright (c) 2003-2014 QLogic Corporation
Andrew Vasquezfa90c542005-10-27 11:10:08 -07004 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
Andrew Vasquezabbd8872005-07-06 10:30:05 -070023#include <linux/interrupt.h>
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -040024#include <linux/workqueue.h>
Andrew Vasquez54333832005-11-09 15:49:04 -080025#include <linux/firmware.h>
Seokmann Ju14e660e2007-09-20 14:07:36 -070026#include <linux/aer.h>
Harihara Kadayam4d4df192008-04-03 13:13:26 -070027#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
andrew.vasquez@qlogic.com392e2f62006-01-31 16:05:02 -080033#include <scsi/scsi_transport_fc.h>
Giridhar Malavali9a069e12010-01-12 13:02:47 -080034#include <scsi/scsi_bsg_fc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Giridhar Malavali6e980162010-03-19 17:03:58 -070036#include "qla_bsg.h"
Giridhar Malavalia9083012010-04-12 17:59:55 -070037#include "qla_nx.h"
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -040038#include "qla_nx2.h"
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -070039#define QLA2XXX_DRIVER_NAME "qla2xxx"
40#define QLA2XXX_APIDEV "ql2xapidev"
Paul Bollef24b6972013-02-08 01:57:55 -050041#define QLA2XXX_MANUFACTURER "QLogic Corporation"
Andrew Vasquezcb630672006-05-17 15:09:45 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043/*
44 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
45 * but that's fine as we don't look at the last 24 ones for
46 * ISP2100 HBAs.
47 */
48#define MAILBOX_REGISTER_COUNT_2100 8
Andrew Vasquez67ddda32012-02-09 11:14:08 -080049#define MAILBOX_REGISTER_COUNT_2200 24
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#define MAILBOX_REGISTER_COUNT 32
51
52#define QLA2200A_RISC_ROM_VER 4
53#define FPM_2300 6
54#define FPM_2310 7
55
56#include "qla_settings.h"
57
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -070058/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 * Data bit definitions
60 */
61#define BIT_0 0x1
62#define BIT_1 0x2
63#define BIT_2 0x4
64#define BIT_3 0x8
65#define BIT_4 0x10
66#define BIT_5 0x20
67#define BIT_6 0x40
68#define BIT_7 0x80
69#define BIT_8 0x100
70#define BIT_9 0x200
71#define BIT_10 0x400
72#define BIT_11 0x800
73#define BIT_12 0x1000
74#define BIT_13 0x2000
75#define BIT_14 0x4000
76#define BIT_15 0x8000
77#define BIT_16 0x10000
78#define BIT_17 0x20000
79#define BIT_18 0x40000
80#define BIT_19 0x80000
81#define BIT_20 0x100000
82#define BIT_21 0x200000
83#define BIT_22 0x400000
84#define BIT_23 0x800000
85#define BIT_24 0x1000000
86#define BIT_25 0x2000000
87#define BIT_26 0x4000000
88#define BIT_27 0x8000000
89#define BIT_28 0x10000000
90#define BIT_29 0x20000000
91#define BIT_30 0x40000000
92#define BIT_31 0x80000000
93
94#define LSB(x) ((uint8_t)(x))
95#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
96
97#define LSW(x) ((uint16_t)(x))
98#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
99
100#define LSD(x) ((uint32_t)((uint64_t)(x)))
101#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
102
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700103#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105/*
106 * I/O register
107*/
108
109#define RD_REG_BYTE(addr) readb(addr)
110#define RD_REG_WORD(addr) readw(addr)
111#define RD_REG_DWORD(addr) readl(addr)
112#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
113#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
114#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
115#define WRT_REG_BYTE(addr, data) writeb(data,addr)
116#define WRT_REG_WORD(addr, data) writew(data,addr)
117#define WRT_REG_DWORD(addr, data) writel(data,addr)
118
119/*
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400120 * ISP83XX specific remote register addresses
121 */
122#define QLA83XX_LED_PORT0 0x00201320
123#define QLA83XX_LED_PORT1 0x00201328
124#define QLA83XX_IDC_DEV_STATE 0x22102384
125#define QLA83XX_IDC_MAJOR_VERSION 0x22102380
126#define QLA83XX_IDC_MINOR_VERSION 0x22102398
127#define QLA83XX_IDC_DRV_PRESENCE 0x22102388
128#define QLA83XX_IDC_DRIVER_ACK 0x2210238c
129#define QLA83XX_IDC_CONTROL 0x22102390
130#define QLA83XX_IDC_AUDIT 0x22102394
131#define QLA83XX_IDC_LOCK_RECOVERY 0x2210239c
132#define QLA83XX_DRIVER_LOCKID 0x22102104
133#define QLA83XX_DRIVER_LOCK 0x8111c028
134#define QLA83XX_DRIVER_UNLOCK 0x8111c02c
135#define QLA83XX_FLASH_LOCKID 0x22102100
136#define QLA83XX_FLASH_LOCK 0x8111c010
137#define QLA83XX_FLASH_UNLOCK 0x8111c014
138#define QLA83XX_DEV_PARTINFO1 0x221023e0
139#define QLA83XX_DEV_PARTINFO2 0x221023e4
140#define QLA83XX_FW_HEARTBEAT 0x221020b0
141#define QLA83XX_PEG_HALT_STATUS1 0x221020a8
142#define QLA83XX_PEG_HALT_STATUS2 0x221020ac
143
144/* 83XX: Macros defining 8200 AEN Reason codes */
145#define IDC_DEVICE_STATE_CHANGE BIT_0
146#define IDC_PEG_HALT_STATUS_CHANGE BIT_1
147#define IDC_NIC_FW_REPORTED_FAILURE BIT_2
148#define IDC_HEARTBEAT_FAILURE BIT_3
149
150/* 83XX: Macros defining 8200 AEN Error-levels */
151#define ERR_LEVEL_NON_FATAL 0x1
152#define ERR_LEVEL_RECOVERABLE_FATAL 0x2
153#define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
154
155/* 83XX: Macros for IDC Version */
156#define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
157#define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
158
159/* 83XX: Macros for scheduling dpc tasks */
160#define QLA83XX_NIC_CORE_RESET 0x1
161#define QLA83XX_IDC_STATE_HANDLER 0x2
162#define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
163
164/* 83XX: Macros for defining IDC-Control bits */
165#define QLA83XX_IDC_RESET_DISABLED BIT_0
166#define QLA83XX_IDC_GRACEFUL_RESET BIT_1
167
168/* 83XX: Macros for different timeouts */
169#define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
170#define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
171#define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
172
173/* 83XX: Macros for defining class in DEV-Partition Info register */
174#define QLA83XX_CLASS_TYPE_NONE 0x0
175#define QLA83XX_CLASS_TYPE_NIC 0x1
176#define QLA83XX_CLASS_TYPE_FCOE 0x2
177#define QLA83XX_CLASS_TYPE_ISCSI 0x3
178
179/* 83XX: Macros for IDC Lock-Recovery stages */
180#define IDC_LOCK_RECOVERY_STAGE1 0x1 /* Stage1: Intent for
181 * lock-recovery
182 */
183#define IDC_LOCK_RECOVERY_STAGE2 0x2 /* Stage2: Perform lock-recovery */
184
185/* 83XX: Macros for IDC Audit type */
186#define IDC_AUDIT_TIMESTAMP 0x0 /* IDC-AUDIT: Record timestamp of
187 * dev-state change to NEED-RESET
188 * or NEED-QUIESCENT
189 */
190#define IDC_AUDIT_COMPLETION 0x1 /* IDC-AUDIT: Record duration of
191 * reset-recovery completion is
192 * second
193 */
Himanshu Madhani2d5a4c32014-09-25 05:16:55 -0400194/* ISP2031: Values for laser on/off */
195#define PORT_0_2031 0x00201340
196#define PORT_1_2031 0x00201350
197#define LASER_ON_2031 0x01800100
198#define LASER_OFF_2031 0x01800180
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400199
200/*
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800201 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
202 * 133Mhz slot.
203 */
204#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
205#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
206
207/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 * Fibre Channel device definitions.
209 */
210#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
Chad Dupuis642ef982012-02-09 11:15:57 -0800211#define MAX_FIBRE_DEVICES_2100 512
212#define MAX_FIBRE_DEVICES_2400 2048
213#define MAX_FIBRE_DEVICES_LOOP 128
214#define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
Chad Dupuis5f16b332012-08-22 14:21:00 -0400215#define LOOPID_MAP_SIZE (ha->max_fibre_devices)
Andrew Vasquezcc4731f2005-07-06 10:32:37 -0700216#define MAX_FIBRE_LUNS 0xFFFF
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217#define MAX_HOST_COUNT 16
218
219/*
220 * Host adapter default definitions.
221 */
222#define MAX_BUSES 1 /* We only have one bus today */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223#define MIN_LUNS 8
224#define MAX_LUNS MAX_FIBRE_LUNS
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700225#define MAX_CMDS_PER_LUN 255
226
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227/*
228 * Fibre Channel device definitions.
229 */
230#define SNS_LAST_LOOP_ID_2100 0xfe
231#define SNS_LAST_LOOP_ID_2300 0x7ff
232
233#define LAST_LOCAL_LOOP_ID 0x7d
234#define SNS_FL_PORT 0x7e
235#define FABRIC_CONTROLLER 0x7f
236#define SIMPLE_NAME_SERVER 0x80
237#define SNS_FIRST_LOOP_ID 0x81
238#define MANAGEMENT_SERVER 0xfe
239#define BROADCAST 0xff
240
Andrew Vasquez3d716442005-07-06 10:30:26 -0700241/*
242 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
243 * valid range of an N-PORT id is 0 through 0x7ef.
244 */
245#define NPH_LAST_HANDLE 0x7ef
Andrew Vasquezcca53352005-08-26 19:08:30 -0700246#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700247#define NPH_SNS 0x7fc /* FFFFFC */
248#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
249#define NPH_F_PORT 0x7fe /* FFFFFE */
250#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
251
252#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
253#include "qla_fw.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254/*
255 * Timeout timer counts in seconds
256 */
8482e1182005-04-17 15:04:54 -0500257#define PORT_RETRY_TIME 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258#define LOOP_DOWN_TIMEOUT 60
259#define LOOP_DOWN_TIME 255 /* 240 */
260#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
261
Chad Dupuis8d93f552013-01-30 03:34:37 -0500262#define DEFAULT_OUTSTANDING_COMMANDS 1024
263#define MIN_OUTSTANDING_COMMANDS 128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265/* ISP request and response entry counts (37-65535) */
266#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
267#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
Andrew Vasquezd743de62009-03-24 09:08:15 -0700268#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
Saurav Kashyapf2ea6532014-09-25 06:14:54 -0400269#define REQUEST_ENTRY_CNT_83XX 8192 /* Number of request entries. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
271#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700272#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
Nicholas Bellinger2d70c102012-05-15 14:34:28 -0400273#define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400274#define RESPONSE_ENTRY_CNT_FX00 256 /* Number of response entries.*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Anirban Chakraborty17d98632008-12-18 10:06:15 -0800276struct req_que;
Alexei Potashnika6ca8872015-07-14 16:00:44 -0400277struct qla_tgt_sess;
Anirban Chakraborty17d98632008-12-18 10:06:15 -0800278
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279/*
Arun Easibad75002010-05-04 15:01:30 -0700280 * (sd.h is not exported, hence local inclusion)
281 * Data Integrity Field tuple.
282 */
283struct sd_dif_tuple {
284 __be16 guard_tag; /* Checksum */
285 __be16 app_tag; /* Opaque storage */
286 __be32 ref_tag; /* Target LBA or indirect LBA */
287};
288
289/*
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700290 * SCSI Request Block
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 */
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800292struct srb_cmd {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 uint32_t request_sense_length;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400295 uint32_t fw_sense_length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 uint8_t *request_sense_ptr;
Andrew Vasquezcf53b062009-08-20 11:06:04 -0700297 void *ctx;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800298};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
300/*
301 * SRB flag definitions
302 */
Arun Easibad75002010-05-04 15:01:30 -0700303#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
304#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
305#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
306#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
307#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
308
309/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
310#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312/*
Andrew Vasquezac280b62009-08-20 11:06:05 -0700313 * SRB extensions.
314 */
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700315struct srb_iocb {
316 union {
317 struct {
318 uint16_t flags;
319#define SRB_LOGIN_RETRIED BIT_0
320#define SRB_LOGIN_COND_PLOGI BIT_1
321#define SRB_LOGIN_SKIP_PRLI BIT_2
322 uint16_t data[2];
323 } logio;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700324 struct {
325 /*
326 * Values for flags field below are as
327 * defined in tsk_mgmt_entry struct
328 * for control_flags field in qla_fw.h.
329 */
Hannes Reinecke9cb78c12014-06-25 15:27:36 +0200330 uint64_t lun;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700331 uint32_t flags;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700332 uint32_t data;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400333 struct completion comp;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400334 __le16 comp_status;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700335 } tmf;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400336 struct {
337#define SRB_FXDISC_REQ_DMA_VALID BIT_0
338#define SRB_FXDISC_RESP_DMA_VALID BIT_1
339#define SRB_FXDISC_REQ_DWRD_VALID BIT_2
340#define SRB_FXDISC_RSP_DWRD_VALID BIT_3
341#define FXDISC_TIMEOUT 20
342 uint8_t flags;
343 uint32_t req_len;
344 uint32_t rsp_len;
345 void *req_addr;
346 void *rsp_addr;
347 dma_addr_t req_dma_handle;
348 dma_addr_t rsp_dma_handle;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400349 __le32 adapter_id;
350 __le32 adapter_id_hi;
351 __le16 req_func_type;
352 __le32 req_data;
353 __le32 req_data_extra;
354 __le32 result;
355 __le32 seq_number;
356 __le16 fw_flags;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400357 struct completion fxiocb_comp;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400358 __le32 reserved_0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400359 uint8_t reserved_1;
360 } fxiocb;
361 struct {
362 uint32_t cmd_hndl;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400363 __le16 comp_status;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400364 struct completion comp;
365 } abt;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700366 } u;
Andrew Vasquez99b0bec2010-05-04 15:01:25 -0700367
Andrew Vasquezac280b62009-08-20 11:06:05 -0700368 struct timer_list timer;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800369 void (*timeout)(void *);
Andrew Vasquezac280b62009-08-20 11:06:05 -0700370};
371
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700372/* Values for srb_ctx type */
373#define SRB_LOGIN_CMD 1
374#define SRB_LOGOUT_CMD 2
375#define SRB_ELS_CMD_RPT 3
376#define SRB_ELS_CMD_HST 4
377#define SRB_CT_CMD 5
378#define SRB_ADISC_CMD 6
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700379#define SRB_TM_CMD 7
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800380#define SRB_SCSI_CMD 8
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -0400381#define SRB_BIDI_CMD 9
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400382#define SRB_FXIOCB_DCMD 10
383#define SRB_FXIOCB_BCMD 11
384#define SRB_ABT_CMD 12
385
Andrew Vasquezac280b62009-08-20 11:06:05 -0700386
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800387typedef struct srb {
388 atomic_t ref_count;
389 struct fc_port *fcport;
390 uint32_t handle;
391 uint16_t flags;
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800392 uint16_t type;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700393 char *name;
Andrew Vasquez57807902011-11-18 09:03:20 -0800394 int iocbs;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700395 union {
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800396 struct srb_iocb iocb_cmd;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700397 struct fc_bsg_job *bsg_job;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800398 struct srb_cmd scmd;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700399 } u;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800400 void (*done)(void *, void *, int);
401 void (*free)(void *, void *);
402} srb_t;
403
404#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
405#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
406#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
407
408#define GET_CMD_SENSE_LEN(sp) \
409 (sp->u.scmd.request_sense_length)
410#define SET_CMD_SENSE_LEN(sp, len) \
411 (sp->u.scmd.request_sense_length = len)
412#define GET_CMD_SENSE_PTR(sp) \
413 (sp->u.scmd.request_sense_ptr)
414#define SET_CMD_SENSE_PTR(sp, ptr) \
415 (sp->u.scmd.request_sense_ptr = ptr)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400416#define GET_FW_SENSE_LEN(sp) \
417 (sp->u.scmd.fw_sense_length)
418#define SET_FW_SENSE_LEN(sp, len) \
419 (sp->u.scmd.fw_sense_length = len)
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800420
421struct msg_echo_lb {
422 dma_addr_t send_dma;
423 dma_addr_t rcv_dma;
424 uint16_t req_sg_cnt;
425 uint16_t rsp_sg_cnt;
426 uint16_t options;
427 uint32_t transfer_size;
Joe Carnuccio1b98b422013-03-28 08:21:26 -0400428 uint32_t iteration_count;
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800429};
430
Andrew Vasquezac280b62009-08-20 11:06:05 -0700431/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 * ISP I/O Register Set structure definitions.
433 */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700434struct device_reg_2xxx {
435 uint16_t flash_address; /* Flash BIOS address */
436 uint16_t flash_data; /* Flash BIOS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 uint16_t unused_1[1]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700438 uint16_t ctrl_status; /* Control/Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700439#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
441#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
442
Andrew Vasquez3d716442005-07-06 10:30:26 -0700443 uint16_t ictrl; /* Interrupt control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
445#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
446
Andrew Vasquez3d716442005-07-06 10:30:26 -0700447 uint16_t istatus; /* Interrupt status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448#define ISR_RISC_INT BIT_3 /* RISC interrupt */
449
Andrew Vasquez3d716442005-07-06 10:30:26 -0700450 uint16_t semaphore; /* Semaphore */
451 uint16_t nvram; /* NVRAM register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452#define NVR_DESELECT 0
453#define NVR_BUSY BIT_15
454#define NVR_WRT_ENABLE BIT_14 /* Write enable */
455#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
456#define NVR_DATA_IN BIT_3
457#define NVR_DATA_OUT BIT_2
458#define NVR_SELECT BIT_1
459#define NVR_CLOCK BIT_0
460
Ravi Anand45aeaf12006-05-17 15:08:49 -0700461#define NVR_WAIT_CNT 20000
462
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 union {
464 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700465 uint16_t mailbox0;
466 uint16_t mailbox1;
467 uint16_t mailbox2;
468 uint16_t mailbox3;
469 uint16_t mailbox4;
470 uint16_t mailbox5;
471 uint16_t mailbox6;
472 uint16_t mailbox7;
473 uint16_t unused_2[59]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 } __attribute__((packed)) isp2100;
475 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700476 /* Request Queue */
477 uint16_t req_q_in; /* In-Pointer */
478 uint16_t req_q_out; /* Out-Pointer */
479 /* Response Queue */
480 uint16_t rsp_q_in; /* In-Pointer */
481 uint16_t rsp_q_out; /* Out-Pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
483 /* RISC to Host Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700484 uint32_t host_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485#define HSR_RISC_INT BIT_15 /* RISC interrupt */
486#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
487
488 /* Host to Host Semaphore */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700489 uint16_t host_semaphore;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700490 uint16_t unused_3[17]; /* Gap */
491 uint16_t mailbox0;
492 uint16_t mailbox1;
493 uint16_t mailbox2;
494 uint16_t mailbox3;
495 uint16_t mailbox4;
496 uint16_t mailbox5;
497 uint16_t mailbox6;
498 uint16_t mailbox7;
499 uint16_t mailbox8;
500 uint16_t mailbox9;
501 uint16_t mailbox10;
502 uint16_t mailbox11;
503 uint16_t mailbox12;
504 uint16_t mailbox13;
505 uint16_t mailbox14;
506 uint16_t mailbox15;
507 uint16_t mailbox16;
508 uint16_t mailbox17;
509 uint16_t mailbox18;
510 uint16_t mailbox19;
511 uint16_t mailbox20;
512 uint16_t mailbox21;
513 uint16_t mailbox22;
514 uint16_t mailbox23;
515 uint16_t mailbox24;
516 uint16_t mailbox25;
517 uint16_t mailbox26;
518 uint16_t mailbox27;
519 uint16_t mailbox28;
520 uint16_t mailbox29;
521 uint16_t mailbox30;
522 uint16_t mailbox31;
523 uint16_t fb_cmd;
524 uint16_t unused_4[10]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 } __attribute__((packed)) isp2300;
526 } u;
527
Andrew Vasquez3d716442005-07-06 10:30:26 -0700528 uint16_t fpm_diag_config;
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700529 uint16_t unused_5[0x4]; /* Gap */
530 uint16_t risc_hw;
531 uint16_t unused_5_1; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700532 uint16_t pcr; /* Processor Control Register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 uint16_t unused_6[0x5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700534 uint16_t mctr; /* Memory Configuration and Timing. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 uint16_t unused_7[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700536 uint16_t fb_cmd_2100; /* Unused on 23XX */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 uint16_t unused_8[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700538 uint16_t hccr; /* Host command & control register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
540#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
541 /* HCCR commands */
542#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
543#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
544#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
545#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
546#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
547#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
548#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
549#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
550
551 uint16_t unused_9[5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700552 uint16_t gpiod; /* GPIO Data register. */
553 uint16_t gpioe; /* GPIO Enable register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554#define GPIO_LED_MASK 0x00C0
555#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
556#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
557#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
558#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800559#define GPIO_LED_ALL_OFF 0x0000
560#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
561#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562
563 union {
564 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700565 uint16_t unused_10[8]; /* Gap */
566 uint16_t mailbox8;
567 uint16_t mailbox9;
568 uint16_t mailbox10;
569 uint16_t mailbox11;
570 uint16_t mailbox12;
571 uint16_t mailbox13;
572 uint16_t mailbox14;
573 uint16_t mailbox15;
574 uint16_t mailbox16;
575 uint16_t mailbox17;
576 uint16_t mailbox18;
577 uint16_t mailbox19;
578 uint16_t mailbox20;
579 uint16_t mailbox21;
580 uint16_t mailbox22;
581 uint16_t mailbox23; /* Also probe reg. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 } __attribute__((packed)) isp2200;
583 } u_end;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700584};
585
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800586struct device_reg_25xxmq {
Andrew Vasquez08029992009-03-24 09:07:55 -0700587 uint32_t req_q_in;
588 uint32_t req_q_out;
589 uint32_t rsp_q_in;
590 uint32_t rsp_q_out;
Arun Easiaa230bc2013-01-30 03:34:39 -0500591 uint32_t atio_q_in;
592 uint32_t atio_q_out;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800593};
594
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400595
596struct device_reg_fx00 {
597 uint32_t mailbox0; /* 00 */
598 uint32_t mailbox1; /* 04 */
599 uint32_t mailbox2; /* 08 */
600 uint32_t mailbox3; /* 0C */
601 uint32_t mailbox4; /* 10 */
602 uint32_t mailbox5; /* 14 */
603 uint32_t mailbox6; /* 18 */
604 uint32_t mailbox7; /* 1C */
605 uint32_t mailbox8; /* 20 */
606 uint32_t mailbox9; /* 24 */
607 uint32_t mailbox10; /* 28 */
608 uint32_t mailbox11;
609 uint32_t mailbox12;
610 uint32_t mailbox13;
611 uint32_t mailbox14;
612 uint32_t mailbox15;
613 uint32_t mailbox16;
614 uint32_t mailbox17;
615 uint32_t mailbox18;
616 uint32_t mailbox19;
617 uint32_t mailbox20;
618 uint32_t mailbox21;
619 uint32_t mailbox22;
620 uint32_t mailbox23;
621 uint32_t mailbox24;
622 uint32_t mailbox25;
623 uint32_t mailbox26;
624 uint32_t mailbox27;
625 uint32_t mailbox28;
626 uint32_t mailbox29;
627 uint32_t mailbox30;
628 uint32_t mailbox31;
629 uint32_t aenmailbox0;
630 uint32_t aenmailbox1;
631 uint32_t aenmailbox2;
632 uint32_t aenmailbox3;
633 uint32_t aenmailbox4;
634 uint32_t aenmailbox5;
635 uint32_t aenmailbox6;
636 uint32_t aenmailbox7;
637 /* Request Queue. */
638 uint32_t req_q_in; /* A0 - Request Queue In-Pointer */
639 uint32_t req_q_out; /* A4 - Request Queue Out-Pointer */
640 /* Response Queue. */
641 uint32_t rsp_q_in; /* A8 - Response Queue In-Pointer */
642 uint32_t rsp_q_out; /* AC - Response Queue Out-Pointer */
643 /* Init values shadowed on FW Up Event */
644 uint32_t initval0; /* B0 */
645 uint32_t initval1; /* B4 */
646 uint32_t initval2; /* B8 */
647 uint32_t initval3; /* BC */
648 uint32_t initval4; /* C0 */
649 uint32_t initval5; /* C4 */
650 uint32_t initval6; /* C8 */
651 uint32_t initval7; /* CC */
652 uint32_t fwheartbeat; /* D0 */
Armen Baloyanf9a2a542013-08-27 01:37:42 -0400653 uint32_t pseudoaen; /* D4 */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400654};
655
656
657
Andrew Morton9a168bd2005-07-26 14:11:28 -0700658typedef union {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700659 struct device_reg_2xxx isp;
660 struct device_reg_24xx isp24;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800661 struct device_reg_25xxmq isp25mq;
Giridhar Malavalia9083012010-04-12 17:59:55 -0700662 struct device_reg_82xx isp82;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400663 struct device_reg_fx00 ispfx00;
Chad Dupuisf73cb692014-02-26 04:15:06 -0500664} __iomem device_reg_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
666#define ISP_REQ_Q_IN(ha, reg) \
667 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
668 &(reg)->u.isp2100.mailbox4 : \
669 &(reg)->u.isp2300.req_q_in)
670#define ISP_REQ_Q_OUT(ha, reg) \
671 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
672 &(reg)->u.isp2100.mailbox4 : \
673 &(reg)->u.isp2300.req_q_out)
674#define ISP_RSP_Q_IN(ha, reg) \
675 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
676 &(reg)->u.isp2100.mailbox5 : \
677 &(reg)->u.isp2300.rsp_q_in)
678#define ISP_RSP_Q_OUT(ha, reg) \
679 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
680 &(reg)->u.isp2100.mailbox5 : \
681 &(reg)->u.isp2300.rsp_q_out)
682
Arun Easiaa230bc2013-01-30 03:34:39 -0500683#define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
684#define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
685
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686#define MAILBOX_REG(ha, reg, num) \
687 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
688 (num < 8 ? \
689 &(reg)->u.isp2100.mailbox0 + (num) : \
690 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
691 &(reg)->u.isp2300.mailbox0 + (num))
692#define RD_MAILBOX_REG(ha, reg, num) \
693 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
694#define WRT_MAILBOX_REG(ha, reg, num, data) \
695 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
696
697#define FB_CMD_REG(ha, reg) \
698 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
699 &(reg)->fb_cmd_2100 : \
700 &(reg)->u.isp2300.fb_cmd)
701#define RD_FB_CMD_REG(ha, reg) \
702 RD_REG_WORD(FB_CMD_REG(ha, reg))
703#define WRT_FB_CMD_REG(ha, reg, data) \
704 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
705
706typedef struct {
707 uint32_t out_mb; /* outbound from driver */
708 uint32_t in_mb; /* Incoming from RISC */
709 uint16_t mb[MAILBOX_REGISTER_COUNT];
710 long buf_size;
711 void *bufp;
712 uint32_t tov;
713 uint8_t flags;
714#define MBX_DMA_IN BIT_0
715#define MBX_DMA_OUT BIT_1
716#define IOCTL_CMD BIT_2
717} mbx_cmd_t;
718
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400719struct mbx_cmd_32 {
720 uint32_t out_mb; /* outbound from driver */
721 uint32_t in_mb; /* Incoming from RISC */
722 uint32_t mb[MAILBOX_REGISTER_COUNT];
723 long buf_size;
724 void *bufp;
725 uint32_t tov;
726 uint8_t flags;
727#define MBX_DMA_IN BIT_0
728#define MBX_DMA_OUT BIT_1
729#define IOCTL_CMD BIT_2
730};
731
732
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733#define MBX_TOV_SECONDS 30
734
735/*
736 * ISP product identification definitions in mailboxes after reset.
737 */
738#define PROD_ID_1 0x4953
739#define PROD_ID_2 0x0000
740#define PROD_ID_2a 0x5020
741#define PROD_ID_3 0x2020
742
743/*
744 * ISP mailbox Self-Test status codes
745 */
746#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
747#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
748#define MBS_BUSY 4 /* Busy. */
749
750/*
751 * ISP mailbox command complete status codes
752 */
753#define MBS_COMMAND_COMPLETE 0x4000
754#define MBS_INVALID_COMMAND 0x4001
755#define MBS_HOST_INTERFACE_ERROR 0x4002
756#define MBS_TEST_FAILED 0x4003
757#define MBS_COMMAND_ERROR 0x4005
758#define MBS_COMMAND_PARAMETER_ERROR 0x4006
759#define MBS_PORT_ID_USED 0x4007
760#define MBS_LOOP_ID_USED 0x4008
761#define MBS_ALL_IDS_IN_USE 0x4009
762#define MBS_NOT_LOGGED_IN 0x400A
Andrew Vasquez3d716442005-07-06 10:30:26 -0700763#define MBS_LINK_DOWN_ERROR 0x400B
764#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
766/*
767 * ISP mailbox asynchronous event status codes
768 */
769#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
770#define MBA_RESET 0x8001 /* Reset Detected. */
771#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
772#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
773#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
774#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
775#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
776 /* occurred. */
777#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
778#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
779#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
780#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
781#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
782#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
783#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
784#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
785#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
786#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
787#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
788#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
789#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
790#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
791#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
792#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
793 /* used. */
Andrew Vasquez45ebeb52006-08-01 13:48:14 -0700794#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
796#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
797#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
798#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
799#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
800#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
801#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
802#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
803#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
804#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
805#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
806#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
807#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400808#define MBA_FW_NOT_STARTED 0x8050 /* Firmware not started */
809#define MBA_FW_STARTING 0x8051 /* Firmware starting */
810#define MBA_FW_RESTART_CMPLT 0x8060 /* Firmware restart complete */
811#define MBA_INIT_REQUIRED 0x8061 /* Initialization required */
812#define MBA_SHUTDOWN_REQUESTED 0x8062 /* Shutdown Requested */
Joe Carnucciob5a340d2014-09-25 05:16:48 -0400813#define MBA_DPORT_DIAGNOSTICS 0x8080 /* D-port Diagnostics */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400814#define MBA_FW_INIT_FAILURE 0x8401 /* Firmware initialization failure */
815#define MBA_MIRROR_LUN_CHANGE 0x8402 /* Mirror LUN State Change
816 Notification */
817#define MBA_FW_POLL_STATE 0x8600 /* Firmware in poll diagnostic state */
Armen Baloyanb6511d92013-08-27 01:37:31 -0400818#define MBA_FW_RESET_FCT 0x8502 /* Firmware reset factory defaults */
Armen Baloyan0f8cdff2014-02-26 04:14:57 -0500819#define MBA_FW_INIT_INPROGRESS 0x8500 /* Firmware boot in progress */
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400820/* 83XX FCoE specific */
821#define MBA_IDC_AEN 0x8200 /* FCoE: NIC Core state change AEN */
822
Arun Easifafbda92012-08-22 14:21:16 -0400823/* Interrupt type codes */
824#define INTR_ROM_MB_SUCCESS 0x1
825#define INTR_ROM_MB_FAILED 0x2
826#define INTR_MB_SUCCESS 0x10
827#define INTR_MB_FAILED 0x11
828#define INTR_ASYNC_EVENT 0x12
829#define INTR_RSP_QUE_UPDATE 0x13
830#define INTR_RSP_QUE_UPDATE_83XX 0x14
831#define INTR_ATIO_QUE_UPDATE 0x1C
832#define INTR_ATIO_RSP_QUE_UPDATE 0x1D
833
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800834/* ISP mailbox loopback echo diagnostic error code */
835#define MBS_LB_RESET 0x17
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836/*
837 * Firmware options 1, 2, 3.
838 */
839#define FO1_AE_ON_LIPF8 BIT_0
840#define FO1_AE_ALL_LIP_RESET BIT_1
841#define FO1_CTIO_RETRY BIT_3
842#define FO1_DISABLE_LIP_F7_SW BIT_4
843#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
Andrew Vasquez3d716442005-07-06 10:30:26 -0700844#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
846#define FO1_SET_EMPHASIS_SWING BIT_8
847#define FO1_AE_AUTO_BYPASS BIT_9
848#define FO1_ENABLE_PURE_IOCB BIT_10
849#define FO1_AE_PLOGI_RJT BIT_11
850#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
851#define FO1_AE_QUEUE_FULL BIT_13
852
853#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
854#define FO2_REV_LOOPBACK BIT_1
855
856#define FO3_ENABLE_EMERG_IOCB BIT_0
857#define FO3_AE_RND_ERROR BIT_1
858
Andrew Vasquez3d716442005-07-06 10:30:26 -0700859/* 24XX additional firmware options */
860#define ADD_FO_COUNT 3
861#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
862#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
863
864#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
865
866#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
867
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868/*
869 * ISP mailbox commands
870 */
871#define MBC_LOAD_RAM 1 /* Load RAM. */
872#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
874#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
875#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
876#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
877#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
878#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
879#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
880#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
881#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
882#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
883#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -0700884#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
886#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
887#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
888#define MBC_RESET 0x18 /* Reset. */
889#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
890#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
891#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
892#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
893#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -0500894#define MBC_GET_MEM_OFFLOAD_CNTRL_STAT 0x34 /* Memory Offload ctrl/Stat*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
896#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
897#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
898#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
899#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
900#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
901#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
902#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
903#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
Giridhar Malavali6246b8a2012-02-09 11:15:34 -0800904#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
906#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
Andrew Vasquezaf11f642012-02-09 11:15:43 -0800907#define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
909#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
Joe Carnuccio90687a12013-02-08 01:57:59 -0500910#define MBC_GET_RNID_PARAMS 0x5a /* Get RNID parameters */
911#define MBC_DATA_RATE 0x5d /* Data Rate */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
913#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
914 /* Initialization Procedure */
915#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
916#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
917#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
918#define MBC_TARGET_RESET 0x66 /* Target Reset. */
919#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
920#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
921#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
922#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
923#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
924#define MBC_LIP_RESET 0x6c /* LIP reset. */
925#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
926 /* commandd. */
927#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
928#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
929#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
930#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
931#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
932#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
933#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
934#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
935#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
936#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
937#define MBC_LUN_RESET 0x7E /* Send LUN reset */
938
Andrew Vasquez3d716442005-07-06 10:30:26 -0700939/*
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400940 * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
941 * should be defined with MBC_MR_*
942 */
943#define MBC_MR_DRV_SHUTDOWN 0x6A
944
945/*
Andrew Vasquez3d716442005-07-06 10:30:26 -0700946 * ISP24xx mailbox commands
947 */
Joe Carnucciodb64e932013-10-30 03:38:18 -0400948#define MBC_WRITE_SERDES 0x3 /* Write serdes word. */
949#define MBC_READ_SERDES 0x4 /* Read serdes word. */
Chad Dupuisf73cb692014-02-26 04:15:06 -0500950#define MBC_LOAD_DUMP_MPI_RAM 0x5 /* Load/Dump MPI RAM. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700951#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
952#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
Andrew Vasquezd8b45212006-10-02 12:00:43 -0700953#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700954#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700955#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700956#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
Joe Carnuccioad0ecd62009-03-24 09:08:12 -0700957#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
Andrew Vasquez88729e52006-06-23 16:10:50 -0700958#define MBC_READ_SFP 0x31 /* Read SFP Data. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700959#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
Joe Carnucciob5a340d2014-09-25 05:16:48 -0400960#define MBC_DPORT_DIAGNOSTICS 0x47 /* D-Port Diagnostics */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700961#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
962#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
963#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
964#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
965#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
966#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
Joe Carnuccio61e1b262013-02-08 01:57:48 -0500967#define MBC_LINK_INITIALIZATION 0x72 /* Do link initialization. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700968#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
Chad Dupuis8fcd6b82012-08-22 14:21:06 -0400969#define MBC_PORT_RESET 0x120 /* Port Reset */
Sarang Radke23f2ebd2010-05-28 15:08:21 -0700970#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
971#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700972
Madhuranath Iyengarb1d46982010-09-03 15:20:54 -0700973/*
974 * ISP81xx mailbox commands
975 */
976#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
977
Joe Carnuccioe8887c52014-04-11 16:54:17 -0400978/*
979 * ISP8044 mailbox commands
980 */
981#define MBC_SET_GET_ETH_SERDES_REG 0x150
982#define HCS_WRITE_SERDES 0x3
983#define HCS_READ_SERDES 0x4
984
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985/* Firmware return data sizes */
986#define FCAL_MAP_SIZE 128
987
988/* Mailbox bit definitions for out_mb and in_mb */
989#define MBX_31 BIT_31
990#define MBX_30 BIT_30
991#define MBX_29 BIT_29
992#define MBX_28 BIT_28
993#define MBX_27 BIT_27
994#define MBX_26 BIT_26
995#define MBX_25 BIT_25
996#define MBX_24 BIT_24
997#define MBX_23 BIT_23
998#define MBX_22 BIT_22
999#define MBX_21 BIT_21
1000#define MBX_20 BIT_20
1001#define MBX_19 BIT_19
1002#define MBX_18 BIT_18
1003#define MBX_17 BIT_17
1004#define MBX_16 BIT_16
1005#define MBX_15 BIT_15
1006#define MBX_14 BIT_14
1007#define MBX_13 BIT_13
1008#define MBX_12 BIT_12
1009#define MBX_11 BIT_11
1010#define MBX_10 BIT_10
1011#define MBX_9 BIT_9
1012#define MBX_8 BIT_8
1013#define MBX_7 BIT_7
1014#define MBX_6 BIT_6
1015#define MBX_5 BIT_5
1016#define MBX_4 BIT_4
1017#define MBX_3 BIT_3
1018#define MBX_2 BIT_2
1019#define MBX_1 BIT_1
1020#define MBX_0 BIT_0
1021
Joe Carnuccioc46e65c2013-08-27 01:37:35 -04001022#define RNID_TYPE_SET_VERSION 0x9
Joe Carnucciofe52f6e2013-02-08 01:58:03 -05001023#define RNID_TYPE_ASIC_TEMP 0xC
Joe Carnuccio3a117112013-02-08 01:58:00 -05001024
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025/*
1026 * Firmware state codes from get firmware state mailbox command
1027 */
1028#define FSTATE_CONFIG_WAIT 0
1029#define FSTATE_WAIT_AL_PA 1
1030#define FSTATE_WAIT_LOGIN 2
1031#define FSTATE_READY 3
1032#define FSTATE_LOSS_OF_SYNC 4
1033#define FSTATE_ERROR 5
1034#define FSTATE_REINIT 6
1035#define FSTATE_NON_PART 7
1036
1037#define FSTATE_CONFIG_CORRECT 0
1038#define FSTATE_P2P_RCV_LIP 1
1039#define FSTATE_P2P_CHOOSE_LOOP 2
1040#define FSTATE_P2P_RCV_UNIDEN_LIP 3
1041#define FSTATE_FATAL_ERROR 4
1042#define FSTATE_LOOP_BACK_CONN 5
1043
1044/*
1045 * Port Database structure definition
1046 * Little endian except where noted.
1047 */
1048#define PORT_DATABASE_SIZE 128 /* bytes */
1049typedef struct {
1050 uint8_t options;
1051 uint8_t control;
1052 uint8_t master_state;
1053 uint8_t slave_state;
1054 uint8_t reserved[2];
1055 uint8_t hard_address;
1056 uint8_t reserved_1;
1057 uint8_t port_id[4];
1058 uint8_t node_name[WWN_SIZE];
1059 uint8_t port_name[WWN_SIZE];
1060 uint16_t execution_throttle;
1061 uint16_t execution_count;
1062 uint8_t reset_count;
1063 uint8_t reserved_2;
1064 uint16_t resource_allocation;
1065 uint16_t current_allocation;
1066 uint16_t queue_head;
1067 uint16_t queue_tail;
1068 uint16_t transmit_execution_list_next;
1069 uint16_t transmit_execution_list_previous;
1070 uint16_t common_features;
1071 uint16_t total_concurrent_sequences;
1072 uint16_t RO_by_information_category;
1073 uint8_t recipient;
1074 uint8_t initiator;
1075 uint16_t receive_data_size;
1076 uint16_t concurrent_sequences;
1077 uint16_t open_sequences_per_exchange;
1078 uint16_t lun_abort_flags;
1079 uint16_t lun_stop_flags;
1080 uint16_t stop_queue_head;
1081 uint16_t stop_queue_tail;
1082 uint16_t port_retry_timer;
1083 uint16_t next_sequence_id;
1084 uint16_t frame_count;
1085 uint16_t PRLI_payload_length;
1086 uint8_t prli_svc_param_word_0[2]; /* Big endian */
1087 /* Bits 15-0 of word 0 */
1088 uint8_t prli_svc_param_word_3[2]; /* Big endian */
1089 /* Bits 15-0 of word 3 */
1090 uint16_t loop_id;
1091 uint16_t extended_lun_info_list_pointer;
1092 uint16_t extended_lun_stop_list_pointer;
1093} port_database_t;
1094
1095/*
1096 * Port database slave/master states
1097 */
1098#define PD_STATE_DISCOVERY 0
1099#define PD_STATE_WAIT_DISCOVERY_ACK 1
1100#define PD_STATE_PORT_LOGIN 2
1101#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
1102#define PD_STATE_PROCESS_LOGIN 4
1103#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
1104#define PD_STATE_PORT_LOGGED_IN 6
1105#define PD_STATE_PORT_UNAVAILABLE 7
1106#define PD_STATE_PROCESS_LOGOUT 8
1107#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
1108#define PD_STATE_PORT_LOGOUT 10
1109#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
1110
1111
Andrew Vasquez4fdfefe2005-10-27 11:09:48 -07001112#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
1113#define QLA_ZIO_DISABLED 0
1114#define QLA_ZIO_DEFAULT_TIMER 2
1115
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116/*
1117 * ISP Initialization Control Block.
1118 * Little endian except where noted.
1119 */
1120#define ICB_VERSION 1
1121typedef struct {
1122 uint8_t version;
1123 uint8_t reserved_1;
1124
1125 /*
1126 * LSB BIT 0 = Enable Hard Loop Id
1127 * LSB BIT 1 = Enable Fairness
1128 * LSB BIT 2 = Enable Full-Duplex
1129 * LSB BIT 3 = Enable Fast Posting
1130 * LSB BIT 4 = Enable Target Mode
1131 * LSB BIT 5 = Disable Initiator Mode
1132 * LSB BIT 6 = Enable ADISC
1133 * LSB BIT 7 = Enable Target Inquiry Data
1134 *
1135 * MSB BIT 0 = Enable PDBC Notify
1136 * MSB BIT 1 = Non Participating LIP
1137 * MSB BIT 2 = Descending Loop ID Search
1138 * MSB BIT 3 = Acquire Loop ID in LIPA
1139 * MSB BIT 4 = Stop PortQ on Full Status
1140 * MSB BIT 5 = Full Login after LIP
1141 * MSB BIT 6 = Node Name Option
1142 * MSB BIT 7 = Ext IFWCB enable bit
1143 */
1144 uint8_t firmware_options[2];
1145
1146 uint16_t frame_payload_size;
1147 uint16_t max_iocb_allocation;
1148 uint16_t execution_throttle;
1149 uint8_t retry_count;
1150 uint8_t retry_delay; /* unused */
1151 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1152 uint16_t hard_address;
1153 uint8_t inquiry_data;
1154 uint8_t login_timeout;
1155 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1156
1157 uint16_t request_q_outpointer;
1158 uint16_t response_q_inpointer;
1159 uint16_t request_q_length;
1160 uint16_t response_q_length;
1161 uint32_t request_q_address[2];
1162 uint32_t response_q_address[2];
1163
1164 uint16_t lun_enables;
1165 uint8_t command_resource_count;
1166 uint8_t immediate_notify_resource_count;
1167 uint16_t timeout;
1168 uint8_t reserved_2[2];
1169
1170 /*
1171 * LSB BIT 0 = Timer Operation mode bit 0
1172 * LSB BIT 1 = Timer Operation mode bit 1
1173 * LSB BIT 2 = Timer Operation mode bit 2
1174 * LSB BIT 3 = Timer Operation mode bit 3
1175 * LSB BIT 4 = Init Config Mode bit 0
1176 * LSB BIT 5 = Init Config Mode bit 1
1177 * LSB BIT 6 = Init Config Mode bit 2
1178 * LSB BIT 7 = Enable Non part on LIHA failure
1179 *
1180 * MSB BIT 0 = Enable class 2
1181 * MSB BIT 1 = Enable ACK0
1182 * MSB BIT 2 =
1183 * MSB BIT 3 =
1184 * MSB BIT 4 = FC Tape Enable
1185 * MSB BIT 5 = Enable FC Confirm
1186 * MSB BIT 6 = Enable command queuing in target mode
1187 * MSB BIT 7 = No Logo On Link Down
1188 */
1189 uint8_t add_firmware_options[2];
1190
1191 uint8_t response_accumulation_timer;
1192 uint8_t interrupt_delay_timer;
1193
1194 /*
1195 * LSB BIT 0 = Enable Read xfr_rdy
1196 * LSB BIT 1 = Soft ID only
1197 * LSB BIT 2 =
1198 * LSB BIT 3 =
1199 * LSB BIT 4 = FCP RSP Payload [0]
1200 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1201 * LSB BIT 6 = Enable Out-of-Order frame handling
1202 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1203 *
1204 * MSB BIT 0 = Sbus enable - 2300
1205 * MSB BIT 1 =
1206 * MSB BIT 2 =
1207 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -07001208 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 * MSB BIT 5 = enable 50 ohm termination
1210 * MSB BIT 6 = Data Rate (2300 only)
1211 * MSB BIT 7 = Data Rate (2300 only)
1212 */
1213 uint8_t special_options[2];
1214
1215 uint8_t reserved_3[26];
1216} init_cb_t;
1217
1218/*
1219 * Get Link Status mailbox command return buffer.
1220 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001221#define GLSO_SEND_RPS BIT_0
1222#define GLSO_USE_DID BIT_3
1223
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001224struct link_statistics {
1225 uint32_t link_fail_cnt;
1226 uint32_t loss_sync_cnt;
1227 uint32_t loss_sig_cnt;
1228 uint32_t prim_seq_err_cnt;
1229 uint32_t inval_xmit_word_cnt;
1230 uint32_t inval_crc_cnt;
Harish Zunjarrao032d8dd2008-07-10 16:55:50 -07001231 uint32_t lip_cnt;
1232 uint32_t unused1[0x1a];
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001233 uint32_t tx_frames;
1234 uint32_t rx_frames;
Joe Carnucciofabbb8d2013-08-27 01:37:40 -04001235 uint32_t discarded_frames;
1236 uint32_t dropped_frames;
1237 uint32_t unused2[1];
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001238 uint32_t nos_rcvd;
1239};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240
1241/*
1242 * NVRAM Command values.
1243 */
1244#define NV_START_BIT BIT_2
1245#define NV_WRITE_OP (BIT_26+BIT_24)
1246#define NV_READ_OP (BIT_26+BIT_25)
1247#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
1248#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
1249#define NV_DELAY_COUNT 10
1250
1251/*
1252 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
1253 */
1254typedef struct {
1255 /*
1256 * NVRAM header
1257 */
1258 uint8_t id[4];
1259 uint8_t nvram_version;
1260 uint8_t reserved_0;
1261
1262 /*
1263 * NVRAM RISC parameter block
1264 */
1265 uint8_t parameter_block_version;
1266 uint8_t reserved_1;
1267
1268 /*
1269 * LSB BIT 0 = Enable Hard Loop Id
1270 * LSB BIT 1 = Enable Fairness
1271 * LSB BIT 2 = Enable Full-Duplex
1272 * LSB BIT 3 = Enable Fast Posting
1273 * LSB BIT 4 = Enable Target Mode
1274 * LSB BIT 5 = Disable Initiator Mode
1275 * LSB BIT 6 = Enable ADISC
1276 * LSB BIT 7 = Enable Target Inquiry Data
1277 *
1278 * MSB BIT 0 = Enable PDBC Notify
1279 * MSB BIT 1 = Non Participating LIP
1280 * MSB BIT 2 = Descending Loop ID Search
1281 * MSB BIT 3 = Acquire Loop ID in LIPA
1282 * MSB BIT 4 = Stop PortQ on Full Status
1283 * MSB BIT 5 = Full Login after LIP
1284 * MSB BIT 6 = Node Name Option
1285 * MSB BIT 7 = Ext IFWCB enable bit
1286 */
1287 uint8_t firmware_options[2];
1288
1289 uint16_t frame_payload_size;
1290 uint16_t max_iocb_allocation;
1291 uint16_t execution_throttle;
1292 uint8_t retry_count;
1293 uint8_t retry_delay; /* unused */
1294 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1295 uint16_t hard_address;
1296 uint8_t inquiry_data;
1297 uint8_t login_timeout;
1298 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1299
1300 /*
1301 * LSB BIT 0 = Timer Operation mode bit 0
1302 * LSB BIT 1 = Timer Operation mode bit 1
1303 * LSB BIT 2 = Timer Operation mode bit 2
1304 * LSB BIT 3 = Timer Operation mode bit 3
1305 * LSB BIT 4 = Init Config Mode bit 0
1306 * LSB BIT 5 = Init Config Mode bit 1
1307 * LSB BIT 6 = Init Config Mode bit 2
1308 * LSB BIT 7 = Enable Non part on LIHA failure
1309 *
1310 * MSB BIT 0 = Enable class 2
1311 * MSB BIT 1 = Enable ACK0
1312 * MSB BIT 2 =
1313 * MSB BIT 3 =
1314 * MSB BIT 4 = FC Tape Enable
1315 * MSB BIT 5 = Enable FC Confirm
1316 * MSB BIT 6 = Enable command queuing in target mode
1317 * MSB BIT 7 = No Logo On Link Down
1318 */
1319 uint8_t add_firmware_options[2];
1320
1321 uint8_t response_accumulation_timer;
1322 uint8_t interrupt_delay_timer;
1323
1324 /*
1325 * LSB BIT 0 = Enable Read xfr_rdy
1326 * LSB BIT 1 = Soft ID only
1327 * LSB BIT 2 =
1328 * LSB BIT 3 =
1329 * LSB BIT 4 = FCP RSP Payload [0]
1330 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1331 * LSB BIT 6 = Enable Out-of-Order frame handling
1332 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1333 *
1334 * MSB BIT 0 = Sbus enable - 2300
1335 * MSB BIT 1 =
1336 * MSB BIT 2 =
1337 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -07001338 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 * MSB BIT 5 = enable 50 ohm termination
1340 * MSB BIT 6 = Data Rate (2300 only)
1341 * MSB BIT 7 = Data Rate (2300 only)
1342 */
1343 uint8_t special_options[2];
1344
1345 /* Reserved for expanded RISC parameter block */
1346 uint8_t reserved_2[22];
1347
1348 /*
1349 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1350 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1351 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1352 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1353 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1354 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1355 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1356 * LSB BIT 7 = Rx Sensitivity 1G bit 3
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001357 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1359 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1360 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1361 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1362 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1363 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1364 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1365 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1366 *
1367 * LSB BIT 0 = Output Swing 1G bit 0
1368 * LSB BIT 1 = Output Swing 1G bit 1
1369 * LSB BIT 2 = Output Swing 1G bit 2
1370 * LSB BIT 3 = Output Emphasis 1G bit 0
1371 * LSB BIT 4 = Output Emphasis 1G bit 1
1372 * LSB BIT 5 = Output Swing 2G bit 0
1373 * LSB BIT 6 = Output Swing 2G bit 1
1374 * LSB BIT 7 = Output Swing 2G bit 2
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001375 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 * MSB BIT 0 = Output Emphasis 2G bit 0
1377 * MSB BIT 1 = Output Emphasis 2G bit 1
1378 * MSB BIT 2 = Output Enable
1379 * MSB BIT 3 =
1380 * MSB BIT 4 =
1381 * MSB BIT 5 =
1382 * MSB BIT 6 =
1383 * MSB BIT 7 =
1384 */
1385 uint8_t seriallink_options[4];
1386
1387 /*
1388 * NVRAM host parameter block
1389 *
1390 * LSB BIT 0 = Enable spinup delay
1391 * LSB BIT 1 = Disable BIOS
1392 * LSB BIT 2 = Enable Memory Map BIOS
1393 * LSB BIT 3 = Enable Selectable Boot
1394 * LSB BIT 4 = Disable RISC code load
1395 * LSB BIT 5 = Set cache line size 1
1396 * LSB BIT 6 = PCI Parity Disable
1397 * LSB BIT 7 = Enable extended logging
1398 *
1399 * MSB BIT 0 = Enable 64bit addressing
1400 * MSB BIT 1 = Enable lip reset
1401 * MSB BIT 2 = Enable lip full login
1402 * MSB BIT 3 = Enable target reset
1403 * MSB BIT 4 = Enable database storage
1404 * MSB BIT 5 = Enable cache flush read
1405 * MSB BIT 6 = Enable database load
1406 * MSB BIT 7 = Enable alternate WWN
1407 */
1408 uint8_t host_p[2];
1409
1410 uint8_t boot_node_name[WWN_SIZE];
1411 uint8_t boot_lun_number;
1412 uint8_t reset_delay;
1413 uint8_t port_down_retry_count;
1414 uint8_t boot_id_number;
1415 uint16_t max_luns_per_target;
1416 uint8_t fcode_boot_port_name[WWN_SIZE];
1417 uint8_t alternate_port_name[WWN_SIZE];
1418 uint8_t alternate_node_name[WWN_SIZE];
1419
1420 /*
1421 * BIT 0 = Selective Login
1422 * BIT 1 = Alt-Boot Enable
1423 * BIT 2 =
1424 * BIT 3 = Boot Order List
1425 * BIT 4 =
1426 * BIT 5 = Selective LUN
1427 * BIT 6 =
1428 * BIT 7 = unused
1429 */
1430 uint8_t efi_parameters;
1431
1432 uint8_t link_down_timeout;
1433
Andrew Vasquezcca53352005-08-26 19:08:30 -07001434 uint8_t adapter_id[16];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435
1436 uint8_t alt1_boot_node_name[WWN_SIZE];
1437 uint16_t alt1_boot_lun_number;
1438 uint8_t alt2_boot_node_name[WWN_SIZE];
1439 uint16_t alt2_boot_lun_number;
1440 uint8_t alt3_boot_node_name[WWN_SIZE];
1441 uint16_t alt3_boot_lun_number;
1442 uint8_t alt4_boot_node_name[WWN_SIZE];
1443 uint16_t alt4_boot_lun_number;
1444 uint8_t alt5_boot_node_name[WWN_SIZE];
1445 uint16_t alt5_boot_lun_number;
1446 uint8_t alt6_boot_node_name[WWN_SIZE];
1447 uint16_t alt6_boot_lun_number;
1448 uint8_t alt7_boot_node_name[WWN_SIZE];
1449 uint16_t alt7_boot_lun_number;
1450
1451 uint8_t reserved_3[2];
1452
1453 /* Offset 200-215 : Model Number */
1454 uint8_t model_number[16];
1455
1456 /* OEM related items */
1457 uint8_t oem_specific[16];
1458
1459 /*
1460 * NVRAM Adapter Features offset 232-239
1461 *
1462 * LSB BIT 0 = External GBIC
1463 * LSB BIT 1 = Risc RAM parity
1464 * LSB BIT 2 = Buffer Plus Module
1465 * LSB BIT 3 = Multi Chip Adapter
1466 * LSB BIT 4 = Internal connector
1467 * LSB BIT 5 =
1468 * LSB BIT 6 =
1469 * LSB BIT 7 =
1470 *
1471 * MSB BIT 0 =
1472 * MSB BIT 1 =
1473 * MSB BIT 2 =
1474 * MSB BIT 3 =
1475 * MSB BIT 4 =
1476 * MSB BIT 5 =
1477 * MSB BIT 6 =
1478 * MSB BIT 7 =
1479 */
1480 uint8_t adapter_features[2];
1481
1482 uint8_t reserved_4[16];
1483
1484 /* Subsystem vendor ID for ISP2200 */
1485 uint16_t subsystem_vendor_id_2200;
1486
1487 /* Subsystem device ID for ISP2200 */
1488 uint16_t subsystem_device_id_2200;
1489
1490 uint8_t reserved_5;
1491 uint8_t checksum;
1492} nvram_t;
1493
1494/*
1495 * ISP queue - response queue entry definition.
1496 */
1497typedef struct {
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001498 uint8_t entry_type; /* Entry type. */
1499 uint8_t entry_count; /* Entry count. */
1500 uint8_t sys_define; /* System defined. */
1501 uint8_t entry_status; /* Entry Status. */
1502 uint32_t handle; /* System defined handle */
1503 uint8_t data[52];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 uint32_t signature;
1505#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1506} response_t;
1507
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001508/*
1509 * ISP queue - ATIO queue entry definition.
1510 */
1511struct atio {
1512 uint8_t entry_type; /* Entry type. */
1513 uint8_t entry_count; /* Entry count. */
1514 uint8_t data[58];
1515 uint32_t signature;
1516#define ATIO_PROCESSED 0xDEADDEAD /* Signature */
1517};
1518
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519typedef union {
1520 uint16_t extended;
1521 struct {
1522 uint8_t reserved;
1523 uint8_t standard;
1524 } id;
1525} target_id_t;
1526
1527#define SET_TARGET_ID(ha, to, from) \
1528do { \
1529 if (HAS_EXTENDED_IDS(ha)) \
1530 to.extended = cpu_to_le16(from); \
1531 else \
1532 to.id.standard = (uint8_t)from; \
1533} while (0)
1534
1535/*
1536 * ISP queue - command entry structure definition.
1537 */
1538#define COMMAND_TYPE 0x11 /* Command entry */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539typedef struct {
1540 uint8_t entry_type; /* Entry type. */
1541 uint8_t entry_count; /* Entry count. */
1542 uint8_t sys_define; /* System defined. */
1543 uint8_t entry_status; /* Entry Status. */
1544 uint32_t handle; /* System handle. */
1545 target_id_t target; /* SCSI ID */
1546 uint16_t lun; /* SCSI LUN */
1547 uint16_t control_flags; /* Control flags. */
1548#define CF_WRITE BIT_6
1549#define CF_READ BIT_5
1550#define CF_SIMPLE_TAG BIT_3
1551#define CF_ORDERED_TAG BIT_2
1552#define CF_HEAD_TAG BIT_1
1553 uint16_t reserved_1;
1554 uint16_t timeout; /* Command timeout. */
1555 uint16_t dseg_count; /* Data segment count. */
1556 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1557 uint32_t byte_count; /* Total byte count. */
1558 uint32_t dseg_0_address; /* Data segment 0 address. */
1559 uint32_t dseg_0_length; /* Data segment 0 length. */
1560 uint32_t dseg_1_address; /* Data segment 1 address. */
1561 uint32_t dseg_1_length; /* Data segment 1 length. */
1562 uint32_t dseg_2_address; /* Data segment 2 address. */
1563 uint32_t dseg_2_length; /* Data segment 2 length. */
1564} cmd_entry_t;
1565
1566/*
1567 * ISP queue - 64-Bit addressing, command entry structure definition.
1568 */
1569#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1570typedef struct {
1571 uint8_t entry_type; /* Entry type. */
1572 uint8_t entry_count; /* Entry count. */
1573 uint8_t sys_define; /* System defined. */
1574 uint8_t entry_status; /* Entry Status. */
1575 uint32_t handle; /* System handle. */
1576 target_id_t target; /* SCSI ID */
1577 uint16_t lun; /* SCSI LUN */
1578 uint16_t control_flags; /* Control flags. */
1579 uint16_t reserved_1;
1580 uint16_t timeout; /* Command timeout. */
1581 uint16_t dseg_count; /* Data segment count. */
1582 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1583 uint32_t byte_count; /* Total byte count. */
1584 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1585 uint32_t dseg_0_length; /* Data segment 0 length. */
1586 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1587 uint32_t dseg_1_length; /* Data segment 1 length. */
1588} cmd_a64_entry_t, request_t;
1589
1590/*
1591 * ISP queue - continuation entry structure definition.
1592 */
1593#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1594typedef struct {
1595 uint8_t entry_type; /* Entry type. */
1596 uint8_t entry_count; /* Entry count. */
1597 uint8_t sys_define; /* System defined. */
1598 uint8_t entry_status; /* Entry Status. */
1599 uint32_t reserved;
1600 uint32_t dseg_0_address; /* Data segment 0 address. */
1601 uint32_t dseg_0_length; /* Data segment 0 length. */
1602 uint32_t dseg_1_address; /* Data segment 1 address. */
1603 uint32_t dseg_1_length; /* Data segment 1 length. */
1604 uint32_t dseg_2_address; /* Data segment 2 address. */
1605 uint32_t dseg_2_length; /* Data segment 2 length. */
1606 uint32_t dseg_3_address; /* Data segment 3 address. */
1607 uint32_t dseg_3_length; /* Data segment 3 length. */
1608 uint32_t dseg_4_address; /* Data segment 4 address. */
1609 uint32_t dseg_4_length; /* Data segment 4 length. */
1610 uint32_t dseg_5_address; /* Data segment 5 address. */
1611 uint32_t dseg_5_length; /* Data segment 5 length. */
1612 uint32_t dseg_6_address; /* Data segment 6 address. */
1613 uint32_t dseg_6_length; /* Data segment 6 length. */
1614} cont_entry_t;
1615
1616/*
1617 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1618 */
1619#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1620typedef struct {
1621 uint8_t entry_type; /* Entry type. */
1622 uint8_t entry_count; /* Entry count. */
1623 uint8_t sys_define; /* System defined. */
1624 uint8_t entry_status; /* Entry Status. */
1625 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1626 uint32_t dseg_0_length; /* Data segment 0 length. */
1627 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1628 uint32_t dseg_1_length; /* Data segment 1 length. */
1629 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1630 uint32_t dseg_2_length; /* Data segment 2 length. */
1631 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1632 uint32_t dseg_3_length; /* Data segment 3 length. */
1633 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1634 uint32_t dseg_4_length; /* Data segment 4 length. */
1635} cont_a64_entry_t;
1636
Arun Easibad75002010-05-04 15:01:30 -07001637#define PO_MODE_DIF_INSERT 0
Arun Easi9e522cd2012-08-22 14:21:31 -04001638#define PO_MODE_DIF_REMOVE 1
1639#define PO_MODE_DIF_PASS 2
1640#define PO_MODE_DIF_REPLACE 3
1641#define PO_MODE_DIF_TCP_CKSUM 6
Arun Easibad75002010-05-04 15:01:30 -07001642#define PO_ENABLE_INCR_GUARD_SEED BIT_3
Arun Easibad75002010-05-04 15:01:30 -07001643#define PO_DISABLE_GUARD_CHECK BIT_4
Quinn Tranf83adb62014-04-11 16:54:43 -04001644#define PO_DISABLE_INCR_REF_TAG BIT_5
1645#define PO_DIS_HEADER_MODE BIT_7
1646#define PO_ENABLE_DIF_BUNDLING BIT_8
1647#define PO_DIS_FRAME_MODE BIT_9
1648#define PO_DIS_VALD_APP_ESC BIT_10 /* Dis validation for escape tag/ffffh */
1649#define PO_DIS_VALD_APP_REF_ESC BIT_11
1650
1651#define PO_DIS_APP_TAG_REPL BIT_12 /* disable REG Tag replacement */
1652#define PO_DIS_REF_TAG_REPL BIT_13
1653#define PO_DIS_APP_TAG_VALD BIT_14 /* disable REF Tag validation */
1654#define PO_DIS_REF_TAG_VALD BIT_15
1655
Arun Easibad75002010-05-04 15:01:30 -07001656/*
1657 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1658 */
1659struct crc_context {
1660 uint32_t handle; /* System handle. */
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001661 __le32 ref_tag;
1662 __le16 app_tag;
Arun Easibad75002010-05-04 15:01:30 -07001663 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1664 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001665 __le16 guard_seed; /* Initial Guard Seed */
1666 __le16 prot_opts; /* Requested Data Protection Mode */
1667 __le16 blk_size; /* Data size in bytes */
Arun Easibad75002010-05-04 15:01:30 -07001668 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1669 * only) */
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001670 __le32 byte_count; /* Total byte count/ total data
Arun Easibad75002010-05-04 15:01:30 -07001671 * transfer count */
1672 union {
1673 struct {
1674 uint32_t reserved_1;
1675 uint16_t reserved_2;
1676 uint16_t reserved_3;
1677 uint32_t reserved_4;
1678 uint32_t data_address[2];
1679 uint32_t data_length;
1680 uint32_t reserved_5[2];
1681 uint32_t reserved_6;
1682 } nobundling;
1683 struct {
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001684 __le32 dif_byte_count; /* Total DIF byte
Arun Easibad75002010-05-04 15:01:30 -07001685 * count */
1686 uint16_t reserved_1;
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001687 __le16 dseg_count; /* Data segment count */
Arun Easibad75002010-05-04 15:01:30 -07001688 uint32_t reserved_2;
1689 uint32_t data_address[2];
1690 uint32_t data_length;
1691 uint32_t dif_address[2];
1692 uint32_t dif_length; /* Data segment 0
1693 * length */
1694 } bundling;
1695 } u;
1696
1697 struct fcp_cmnd fcp_cmnd;
1698 dma_addr_t crc_ctx_dma;
1699 /* List of DMA context transfers */
1700 struct list_head dsd_list;
1701
1702 /* This structure should not exceed 512 bytes */
1703};
1704
1705#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1706#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1707
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708/*
1709 * ISP queue - status entry structure definition.
1710 */
1711#define STATUS_TYPE 0x03 /* Status entry. */
1712typedef struct {
1713 uint8_t entry_type; /* Entry type. */
1714 uint8_t entry_count; /* Entry count. */
1715 uint8_t sys_define; /* System defined. */
1716 uint8_t entry_status; /* Entry Status. */
1717 uint32_t handle; /* System handle. */
1718 uint16_t scsi_status; /* SCSI status. */
1719 uint16_t comp_status; /* Completion status. */
1720 uint16_t state_flags; /* State flags. */
1721 uint16_t status_flags; /* Status flags. */
1722 uint16_t rsp_info_len; /* Response Info Length. */
1723 uint16_t req_sense_length; /* Request sense data length. */
1724 uint32_t residual_length; /* Residual transfer length. */
1725 uint8_t rsp_info[8]; /* FCP response information. */
1726 uint8_t req_sense_data[32]; /* Request sense data. */
1727} sts_entry_t;
1728
1729/*
1730 * Status entry entry status
1731 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001732#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1734#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1735#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1736#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1737#define RF_BUSY BIT_1 /* Busy */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001738#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1739 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1740#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1741 RF_INV_E_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742
1743/*
1744 * Status entry SCSI status bit definitions.
1745 */
1746#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1747#define SS_RESIDUAL_UNDER BIT_11
1748#define SS_RESIDUAL_OVER BIT_10
1749#define SS_SENSE_LEN_VALID BIT_9
1750#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1751
1752#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1753#define SS_BUSY_CONDITION BIT_3
1754#define SS_CONDITION_MET BIT_2
1755#define SS_CHECK_CONDITION BIT_1
1756
1757/*
1758 * Status entry completion status
1759 */
1760#define CS_COMPLETE 0x0 /* No errors */
1761#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1762#define CS_DMA 0x2 /* A DMA direction error. */
1763#define CS_TRANSPORT 0x3 /* Transport error. */
1764#define CS_RESET 0x4 /* SCSI bus reset occurred */
1765#define CS_ABORTED 0x5 /* System aborted command. */
1766#define CS_TIMEOUT 0x6 /* Timeout error. */
1767#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
Arun Easibad75002010-05-04 15:01:30 -07001768#define CS_DIF_ERROR 0xC /* DIF error detected */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
1770#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1771#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1772#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1773 /* (selection timeout) */
1774#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1775#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1776#define CS_PORT_BUSY 0x2B /* Port Busy */
1777#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
Chad Dupuisf934c9d2014-04-11 16:54:31 -04001778#define CS_IOCB_ERROR 0x31 /* Generic error for IOCB request
1779 failure */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1781#define CS_UNKNOWN 0x81 /* Driver defined */
1782#define CS_RETRY 0x82 /* Driver defined */
1783#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1784
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04001785#define CS_BIDIR_RD_OVERRUN 0x700
1786#define CS_BIDIR_RD_WR_OVERRUN 0x707
1787#define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715
1788#define CS_BIDIR_RD_UNDERRUN 0x1500
1789#define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507
1790#define CS_BIDIR_RD_WR_UNDERRUN 0x1515
1791#define CS_BIDIR_DMA 0x200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792/*
1793 * Status entry status flags
1794 */
1795#define SF_ABTS_TERMINATED BIT_10
1796#define SF_LOGOUT_SENT BIT_13
1797
1798/*
1799 * ISP queue - status continuation entry structure definition.
1800 */
1801#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1802typedef struct {
1803 uint8_t entry_type; /* Entry type. */
1804 uint8_t entry_count; /* Entry count. */
1805 uint8_t sys_define; /* System defined. */
1806 uint8_t entry_status; /* Entry Status. */
1807 uint8_t data[60]; /* data */
1808} sts_cont_entry_t;
1809
1810/*
1811 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1812 * structure definition.
1813 */
1814#define STATUS_TYPE_21 0x21 /* Status entry. */
1815typedef struct {
1816 uint8_t entry_type; /* Entry type. */
1817 uint8_t entry_count; /* Entry count. */
1818 uint8_t handle_count; /* Handle count. */
1819 uint8_t entry_status; /* Entry Status. */
1820 uint32_t handle[15]; /* System handles. */
1821} sts21_entry_t;
1822
1823/*
1824 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1825 * structure definition.
1826 */
1827#define STATUS_TYPE_22 0x22 /* Status entry. */
1828typedef struct {
1829 uint8_t entry_type; /* Entry type. */
1830 uint8_t entry_count; /* Entry count. */
1831 uint8_t handle_count; /* Handle count. */
1832 uint8_t entry_status; /* Entry Status. */
1833 uint16_t handle[30]; /* System handles. */
1834} sts22_entry_t;
1835
1836/*
1837 * ISP queue - marker entry structure definition.
1838 */
1839#define MARKER_TYPE 0x04 /* Marker entry. */
1840typedef struct {
1841 uint8_t entry_type; /* Entry type. */
1842 uint8_t entry_count; /* Entry count. */
1843 uint8_t handle_count; /* Handle count. */
1844 uint8_t entry_status; /* Entry Status. */
1845 uint32_t sys_define_2; /* System defined. */
1846 target_id_t target; /* SCSI ID */
1847 uint8_t modifier; /* Modifier (7-0). */
1848#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1849#define MK_SYNC_ID 1 /* Synchronize ID */
1850#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1851#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1852 /* clear port changed, */
1853 /* use sequence number. */
1854 uint8_t reserved_1;
1855 uint16_t sequence_number; /* Sequence number of event */
1856 uint16_t lun; /* SCSI LUN */
1857 uint8_t reserved_2[48];
1858} mrk_entry_t;
1859
1860/*
1861 * ISP queue - Management Server entry structure definition.
1862 */
1863#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1864typedef struct {
1865 uint8_t entry_type; /* Entry type. */
1866 uint8_t entry_count; /* Entry count. */
1867 uint8_t handle_count; /* Handle count. */
1868 uint8_t entry_status; /* Entry Status. */
1869 uint32_t handle1; /* System handle. */
1870 target_id_t loop_id;
1871 uint16_t status;
1872 uint16_t control_flags; /* Control flags. */
1873 uint16_t reserved2;
1874 uint16_t timeout;
1875 uint16_t cmd_dsd_count;
1876 uint16_t total_dsd_count;
1877 uint8_t type;
1878 uint8_t r_ctl;
1879 uint16_t rx_id;
1880 uint16_t reserved3;
1881 uint32_t handle2;
1882 uint32_t rsp_bytecount;
1883 uint32_t req_bytecount;
1884 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1885 uint32_t dseg_req_length; /* Data segment 0 length. */
1886 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1887 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1888} ms_iocb_entry_t;
1889
1890
1891/*
1892 * ISP queue - Mailbox Command entry structure definition.
1893 */
1894#define MBX_IOCB_TYPE 0x39
1895struct mbx_entry {
1896 uint8_t entry_type;
1897 uint8_t entry_count;
1898 uint8_t sys_define1;
1899 /* Use sys_define1 for source type */
1900#define SOURCE_SCSI 0x00
1901#define SOURCE_IP 0x01
1902#define SOURCE_VI 0x02
1903#define SOURCE_SCTP 0x03
1904#define SOURCE_MP 0x04
1905#define SOURCE_MPIOCTL 0x05
1906#define SOURCE_ASYNC_IOCB 0x07
1907
1908 uint8_t entry_status;
1909
1910 uint32_t handle;
1911 target_id_t loop_id;
1912
1913 uint16_t status;
1914 uint16_t state_flags;
1915 uint16_t status_flags;
1916
1917 uint32_t sys_define2[2];
1918
1919 uint16_t mb0;
1920 uint16_t mb1;
1921 uint16_t mb2;
1922 uint16_t mb3;
1923 uint16_t mb6;
1924 uint16_t mb7;
1925 uint16_t mb9;
1926 uint16_t mb10;
1927 uint32_t reserved_2[2];
1928 uint8_t node_name[WWN_SIZE];
1929 uint8_t port_name[WWN_SIZE];
1930};
1931
1932/*
1933 * ISP request and response queue entry sizes
1934 */
1935#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1936#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1937
1938
1939/*
1940 * 24 bit port ID type definition.
1941 */
1942typedef union {
1943 uint32_t b24 : 24;
1944
1945 struct {
Malahal Nainenib889d532007-03-12 10:41:26 -07001946#ifdef __BIG_ENDIAN
1947 uint8_t domain;
1948 uint8_t area;
1949 uint8_t al_pa;
Dave Jones0fd30f72009-07-13 16:27:46 -04001950#elif defined(__LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951 uint8_t al_pa;
1952 uint8_t area;
1953 uint8_t domain;
Malahal Nainenib889d532007-03-12 10:41:26 -07001954#else
1955#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
1956#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 uint8_t rsvd_1;
1958 } b;
1959} port_id_t;
1960#define INVALID_PORT_ID 0xFFFFFF
1961
1962/*
1963 * Switch info gathering structure.
1964 */
1965typedef struct {
1966 port_id_t d_id;
1967 uint8_t node_name[WWN_SIZE];
1968 uint8_t port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001969 uint8_t fabric_port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001970 uint16_t fp_speed;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001971 uint8_t fc4_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972} sw_info_t;
1973
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001974/* FCP-4 types */
1975#define FC4_TYPE_FCP_SCSI 0x08
1976#define FC4_TYPE_OTHER 0x0
1977#define FC4_TYPE_UNKNOWN 0xff
1978
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 * Fibre channel port type.
1981 */
1982 typedef enum {
1983 FCT_UNKNOWN,
1984 FCT_RSCN,
1985 FCT_SWITCH,
1986 FCT_BROADCAST,
1987 FCT_INITIATOR,
1988 FCT_TARGET
1989} fc_port_type_t;
1990
1991/*
1992 * Fibre channel port structure.
1993 */
1994typedef struct fc_port {
1995 struct list_head list;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08001996 struct scsi_qla_host *vha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997
1998 uint8_t node_name[WWN_SIZE];
1999 uint8_t port_name[WWN_SIZE];
2000 port_id_t d_id;
2001 uint16_t loop_id;
2002 uint16_t old_loop_id;
2003
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002004 uint16_t tgt_id;
2005 uint16_t old_tgt_id;
2006
Sarang Radke09ff7012010-03-19 17:03:59 -07002007 uint8_t fcp_prio;
2008
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002009 uint8_t fabric_port_name[WWN_SIZE];
2010 uint16_t fp_speed;
2011
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 fc_port_type_t port_type;
2013
2014 atomic_t state;
2015 uint32_t flags;
2016
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017 int login_retry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08002019 struct fc_rport *rport, *drport;
Andrew Vasquezad3e0ed2005-08-26 19:08:10 -07002020 u32 supported_classes;
Andrew Vasquezdf7baa52006-10-13 09:33:39 -07002021
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002022 uint8_t fc4_type;
Arun Easib3b02e62012-02-09 11:15:39 -08002023 uint8_t scan_state;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002024
2025 unsigned long last_queue_full;
2026 unsigned long last_ramp_up;
2027
2028 uint16_t port_id;
Chad Dupuise05fe292014-09-25 05:16:59 -04002029
2030 unsigned long retry_delay_timestamp;
Alexei Potashnika6ca8872015-07-14 16:00:44 -04002031 struct qla_tgt_sess *tgt_session;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032} fc_port_t;
2033
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002034#include "qla_mr.h"
2035
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036/*
2037 * Fibre channel port/lun states.
2038 */
2039#define FCS_UNCONFIGURED 1
2040#define FCS_DEVICE_DEAD 2
2041#define FCS_DEVICE_LOST 3
2042#define FCS_ONLINE 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043
Chad Dupuisec426e12011-03-30 11:46:32 -07002044static const char * const port_state_str[] = {
2045 "Unknown",
2046 "UNCONFIGURED",
2047 "DEAD",
2048 "LOST",
2049 "ONLINE"
2050};
2051
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052/*
2053 * FC port flags.
2054 */
2055#define FCF_FABRIC_DEVICE BIT_0
2056#define FCF_LOGIN_NEEDED BIT_1
Andrew Vasquezf08b7252010-01-12 12:59:48 -08002057#define FCF_FCP2_DEVICE BIT_2
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002058#define FCF_ASYNC_SENT BIT_3
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002059#define FCF_CONF_COMP_SUPPORTED BIT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060
2061/* No loop ID flag. */
2062#define FC_NO_LOOP_ID 0x1000
2063
2064/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065 * FC-CT interface
2066 *
2067 * NOTE: All structures are big-endian in form.
2068 */
2069
2070#define CT_REJECT_RESPONSE 0x8001
2071#define CT_ACCEPT_RESPONSE 0x8002
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002072#define CT_REASON_INVALID_COMMAND_CODE 0x01
2073#define CT_REASON_CANNOT_PERFORM 0x09
2074#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
2075#define CT_EXPL_ALREADY_REGISTERED 0x10
2076#define CT_EXPL_HBA_ATTR_NOT_REGISTERED 0x11
2077#define CT_EXPL_MULTIPLE_HBA_ATTR 0x12
2078#define CT_EXPL_INVALID_HBA_BLOCK_LENGTH 0x13
2079#define CT_EXPL_MISSING_REQ_HBA_ATTR 0x14
2080#define CT_EXPL_PORT_NOT_REGISTERED_ 0x15
2081#define CT_EXPL_MISSING_HBA_ID_PORT_LIST 0x16
2082#define CT_EXPL_HBA_NOT_REGISTERED 0x17
2083#define CT_EXPL_PORT_ATTR_NOT_REGISTERED 0x20
2084#define CT_EXPL_PORT_NOT_REGISTERED 0x21
2085#define CT_EXPL_MULTIPLE_PORT_ATTR 0x22
2086#define CT_EXPL_INVALID_PORT_BLOCK_LENGTH 0x23
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087
2088#define NS_N_PORT_TYPE 0x01
2089#define NS_NL_PORT_TYPE 0x02
2090#define NS_NX_PORT_TYPE 0x7F
2091
2092#define GA_NXT_CMD 0x100
2093#define GA_NXT_REQ_SIZE (16 + 4)
2094#define GA_NXT_RSP_SIZE (16 + 620)
2095
2096#define GID_PT_CMD 0x1A1
2097#define GID_PT_REQ_SIZE (16 + 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098
2099#define GPN_ID_CMD 0x112
2100#define GPN_ID_REQ_SIZE (16 + 4)
2101#define GPN_ID_RSP_SIZE (16 + 8)
2102
2103#define GNN_ID_CMD 0x113
2104#define GNN_ID_REQ_SIZE (16 + 4)
2105#define GNN_ID_RSP_SIZE (16 + 8)
2106
2107#define GFT_ID_CMD 0x117
2108#define GFT_ID_REQ_SIZE (16 + 4)
2109#define GFT_ID_RSP_SIZE (16 + 32)
2110
2111#define RFT_ID_CMD 0x217
2112#define RFT_ID_REQ_SIZE (16 + 4 + 32)
2113#define RFT_ID_RSP_SIZE 16
2114
2115#define RFF_ID_CMD 0x21F
2116#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
2117#define RFF_ID_RSP_SIZE 16
2118
2119#define RNN_ID_CMD 0x213
2120#define RNN_ID_REQ_SIZE (16 + 4 + 8)
2121#define RNN_ID_RSP_SIZE 16
2122
2123#define RSNN_NN_CMD 0x239
2124#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
2125#define RSNN_NN_RSP_SIZE 16
2126
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002127#define GFPN_ID_CMD 0x11C
2128#define GFPN_ID_REQ_SIZE (16 + 4)
2129#define GFPN_ID_RSP_SIZE (16 + 8)
2130
2131#define GPSC_CMD 0x127
2132#define GPSC_REQ_SIZE (16 + 8)
2133#define GPSC_RSP_SIZE (16 + 2 + 2)
2134
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002135#define GFF_ID_CMD 0x011F
2136#define GFF_ID_REQ_SIZE (16 + 4)
2137#define GFF_ID_RSP_SIZE (16 + 128)
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002138
Andrew Vasquezcca53352005-08-26 19:08:30 -07002139/*
2140 * HBA attribute types.
2141 */
2142#define FDMI_HBA_ATTR_COUNT 9
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002143#define FDMIV2_HBA_ATTR_COUNT 17
2144#define FDMI_HBA_NODE_NAME 0x1
2145#define FDMI_HBA_MANUFACTURER 0x2
2146#define FDMI_HBA_SERIAL_NUMBER 0x3
2147#define FDMI_HBA_MODEL 0x4
2148#define FDMI_HBA_MODEL_DESCRIPTION 0x5
2149#define FDMI_HBA_HARDWARE_VERSION 0x6
2150#define FDMI_HBA_DRIVER_VERSION 0x7
2151#define FDMI_HBA_OPTION_ROM_VERSION 0x8
2152#define FDMI_HBA_FIRMWARE_VERSION 0x9
Andrew Vasquezcca53352005-08-26 19:08:30 -07002153#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
2154#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002155#define FDMI_HBA_NODE_SYMBOLIC_NAME 0xc
2156#define FDMI_HBA_VENDOR_ID 0xd
2157#define FDMI_HBA_NUM_PORTS 0xe
2158#define FDMI_HBA_FABRIC_NAME 0xf
2159#define FDMI_HBA_BOOT_BIOS_NAME 0x10
2160#define FDMI_HBA_TYPE_VENDOR_IDENTIFIER 0xe0
Andrew Vasquezcca53352005-08-26 19:08:30 -07002161
2162struct ct_fdmi_hba_attr {
2163 uint16_t type;
2164 uint16_t len;
2165 union {
2166 uint8_t node_name[WWN_SIZE];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002167 uint8_t manufacturer[64];
2168 uint8_t serial_num[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002169 uint8_t model[16+1];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002170 uint8_t model_desc[80];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002171 uint8_t hw_version[32];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002172 uint8_t driver_version[32];
2173 uint8_t orom_version[16];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002174 uint8_t fw_version[32];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002175 uint8_t os_version[128];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002176 uint32_t max_ct_len;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002177 } a;
2178};
2179
2180struct ct_fdmi_hba_attributes {
2181 uint32_t count;
2182 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
2183};
2184
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002185struct ct_fdmiv2_hba_attr {
2186 uint16_t type;
2187 uint16_t len;
2188 union {
2189 uint8_t node_name[WWN_SIZE];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002190 uint8_t manufacturer[64];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002191 uint8_t serial_num[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002192 uint8_t model[16+1];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002193 uint8_t model_desc[80];
2194 uint8_t hw_version[16];
2195 uint8_t driver_version[32];
2196 uint8_t orom_version[16];
2197 uint8_t fw_version[32];
2198 uint8_t os_version[128];
2199 uint32_t max_ct_len;
2200 uint8_t sym_name[256];
2201 uint32_t vendor_id;
2202 uint32_t num_ports;
2203 uint8_t fabric_name[WWN_SIZE];
2204 uint8_t bios_name[32];
2205 uint8_t vendor_indentifer[8];
2206 } a;
2207};
2208
2209struct ct_fdmiv2_hba_attributes {
2210 uint32_t count;
2211 struct ct_fdmiv2_hba_attr entry[FDMIV2_HBA_ATTR_COUNT];
2212};
2213
Andrew Vasquezcca53352005-08-26 19:08:30 -07002214/*
2215 * Port attribute types.
2216 */
Andrew Vasquez8a85e1712007-09-20 14:07:41 -07002217#define FDMI_PORT_ATTR_COUNT 6
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002218#define FDMIV2_PORT_ATTR_COUNT 16
2219#define FDMI_PORT_FC4_TYPES 0x1
2220#define FDMI_PORT_SUPPORT_SPEED 0x2
2221#define FDMI_PORT_CURRENT_SPEED 0x3
2222#define FDMI_PORT_MAX_FRAME_SIZE 0x4
2223#define FDMI_PORT_OS_DEVICE_NAME 0x5
2224#define FDMI_PORT_HOST_NAME 0x6
2225#define FDMI_PORT_NODE_NAME 0x7
2226#define FDMI_PORT_NAME 0x8
2227#define FDMI_PORT_SYM_NAME 0x9
2228#define FDMI_PORT_TYPE 0xa
2229#define FDMI_PORT_SUPP_COS 0xb
2230#define FDMI_PORT_FABRIC_NAME 0xc
2231#define FDMI_PORT_FC4_TYPE 0xd
2232#define FDMI_PORT_STATE 0x101
2233#define FDMI_PORT_COUNT 0x102
2234#define FDMI_PORT_ID 0x103
Andrew Vasquezcca53352005-08-26 19:08:30 -07002235
Andrew Vasquez58815692007-07-19 15:05:58 -07002236#define FDMI_PORT_SPEED_1GB 0x1
2237#define FDMI_PORT_SPEED_2GB 0x2
2238#define FDMI_PORT_SPEED_10GB 0x4
2239#define FDMI_PORT_SPEED_4GB 0x8
2240#define FDMI_PORT_SPEED_8GB 0x10
2241#define FDMI_PORT_SPEED_16GB 0x20
Chad Dupuisf73cb692014-02-26 04:15:06 -05002242#define FDMI_PORT_SPEED_32GB 0x40
Andrew Vasquez58815692007-07-19 15:05:58 -07002243#define FDMI_PORT_SPEED_UNKNOWN 0x8000
2244
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002245#define FC_CLASS_2 0x04
2246#define FC_CLASS_3 0x08
2247#define FC_CLASS_2_3 0x0C
2248
2249struct ct_fdmiv2_port_attr {
2250 uint16_t type;
2251 uint16_t len;
2252 union {
2253 uint8_t fc4_types[32];
2254 uint32_t sup_speed;
2255 uint32_t cur_speed;
2256 uint32_t max_frame_size;
2257 uint8_t os_dev_name[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002258 uint8_t host_name[256];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002259 uint8_t node_name[WWN_SIZE];
2260 uint8_t port_name[WWN_SIZE];
2261 uint8_t port_sym_name[128];
2262 uint32_t port_type;
2263 uint32_t port_supported_cos;
2264 uint8_t fabric_name[WWN_SIZE];
2265 uint8_t port_fc4_type[32];
2266 uint32_t port_state;
2267 uint32_t num_ports;
2268 uint32_t port_id;
2269 } a;
2270};
2271
2272/*
2273 * Port Attribute Block.
2274 */
2275struct ct_fdmiv2_port_attributes {
2276 uint32_t count;
2277 struct ct_fdmiv2_port_attr entry[FDMIV2_PORT_ATTR_COUNT];
2278};
2279
Andrew Vasquezcca53352005-08-26 19:08:30 -07002280struct ct_fdmi_port_attr {
2281 uint16_t type;
2282 uint16_t len;
2283 union {
2284 uint8_t fc4_types[32];
2285 uint32_t sup_speed;
2286 uint32_t cur_speed;
2287 uint32_t max_frame_size;
2288 uint8_t os_dev_name[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002289 uint8_t host_name[256];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002290 } a;
2291};
2292
Andrew Vasquezcca53352005-08-26 19:08:30 -07002293struct ct_fdmi_port_attributes {
2294 uint32_t count;
2295 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
2296};
2297
2298/* FDMI definitions. */
2299#define GRHL_CMD 0x100
2300#define GHAT_CMD 0x101
2301#define GRPL_CMD 0x102
2302#define GPAT_CMD 0x110
2303
2304#define RHBA_CMD 0x200
2305#define RHBA_RSP_SIZE 16
2306
2307#define RHAT_CMD 0x201
2308#define RPRT_CMD 0x210
2309
2310#define RPA_CMD 0x211
2311#define RPA_RSP_SIZE 16
2312
2313#define DHBA_CMD 0x300
2314#define DHBA_REQ_SIZE (16 + 8)
2315#define DHBA_RSP_SIZE 16
2316
2317#define DHAT_CMD 0x301
2318#define DPRT_CMD 0x310
2319#define DPA_CMD 0x311
2320
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321/* CT command header -- request/response common fields */
2322struct ct_cmd_hdr {
2323 uint8_t revision;
2324 uint8_t in_id[3];
2325 uint8_t gs_type;
2326 uint8_t gs_subtype;
2327 uint8_t options;
2328 uint8_t reserved;
2329};
2330
2331/* CT command request */
2332struct ct_sns_req {
2333 struct ct_cmd_hdr header;
2334 uint16_t command;
2335 uint16_t max_rsp_size;
2336 uint8_t fragment_id;
2337 uint8_t reserved[3];
2338
2339 union {
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002340 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002341 struct {
2342 uint8_t reserved;
2343 uint8_t port_id[3];
2344 } port_id;
2345
2346 struct {
2347 uint8_t port_type;
2348 uint8_t domain;
2349 uint8_t area;
2350 uint8_t reserved;
2351 } gid_pt;
2352
2353 struct {
2354 uint8_t reserved;
2355 uint8_t port_id[3];
2356 uint8_t fc4_types[32];
2357 } rft_id;
2358
2359 struct {
2360 uint8_t reserved;
2361 uint8_t port_id[3];
2362 uint16_t reserved2;
2363 uint8_t fc4_feature;
2364 uint8_t fc4_type;
2365 } rff_id;
2366
2367 struct {
2368 uint8_t reserved;
2369 uint8_t port_id[3];
2370 uint8_t node_name[8];
2371 } rnn_id;
2372
2373 struct {
2374 uint8_t node_name[8];
2375 uint8_t name_len;
2376 uint8_t sym_node_name[255];
2377 } rsnn_nn;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002378
2379 struct {
2380 uint8_t hba_indentifier[8];
2381 } ghat;
2382
2383 struct {
2384 uint8_t hba_identifier[8];
2385 uint32_t entry_count;
2386 uint8_t port_name[8];
2387 struct ct_fdmi_hba_attributes attrs;
2388 } rhba;
2389
2390 struct {
2391 uint8_t hba_identifier[8];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002392 uint32_t entry_count;
2393 uint8_t port_name[8];
2394 struct ct_fdmiv2_hba_attributes attrs;
2395 } rhba2;
2396
2397 struct {
2398 uint8_t hba_identifier[8];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002399 struct ct_fdmi_hba_attributes attrs;
2400 } rhat;
2401
2402 struct {
2403 uint8_t port_name[8];
2404 struct ct_fdmi_port_attributes attrs;
2405 } rpa;
2406
2407 struct {
2408 uint8_t port_name[8];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002409 struct ct_fdmiv2_port_attributes attrs;
2410 } rpa2;
2411
2412 struct {
2413 uint8_t port_name[8];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002414 } dhba;
2415
2416 struct {
2417 uint8_t port_name[8];
2418 } dhat;
2419
2420 struct {
2421 uint8_t port_name[8];
2422 } dprt;
2423
2424 struct {
2425 uint8_t port_name[8];
2426 } dpa;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002427
2428 struct {
2429 uint8_t port_name[8];
2430 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002431
2432 struct {
2433 uint8_t reserved;
2434 uint8_t port_name[3];
2435 } gff_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436 } req;
2437};
2438
2439/* CT command response header */
2440struct ct_rsp_hdr {
2441 struct ct_cmd_hdr header;
2442 uint16_t response;
2443 uint16_t residual;
2444 uint8_t fragment_id;
2445 uint8_t reason_code;
2446 uint8_t explanation_code;
2447 uint8_t vendor_unique;
2448};
2449
2450struct ct_sns_gid_pt_data {
2451 uint8_t control_byte;
2452 uint8_t port_id[3];
2453};
2454
2455struct ct_sns_rsp {
2456 struct ct_rsp_hdr header;
2457
2458 union {
2459 struct {
2460 uint8_t port_type;
2461 uint8_t port_id[3];
2462 uint8_t port_name[8];
2463 uint8_t sym_port_name_len;
2464 uint8_t sym_port_name[255];
2465 uint8_t node_name[8];
2466 uint8_t sym_node_name_len;
2467 uint8_t sym_node_name[255];
2468 uint8_t init_proc_assoc[8];
2469 uint8_t node_ip_addr[16];
2470 uint8_t class_of_service[4];
2471 uint8_t fc4_types[32];
2472 uint8_t ip_address[16];
2473 uint8_t fabric_port_name[8];
2474 uint8_t reserved;
2475 uint8_t hard_address[3];
2476 } ga_nxt;
2477
2478 struct {
Chad Dupuis642ef982012-02-09 11:15:57 -08002479 /* Assume the largest number of targets for the union */
2480 struct ct_sns_gid_pt_data
2481 entries[MAX_FIBRE_DEVICES_MAX];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 } gid_pt;
2483
2484 struct {
2485 uint8_t port_name[8];
2486 } gpn_id;
2487
2488 struct {
2489 uint8_t node_name[8];
2490 } gnn_id;
2491
2492 struct {
2493 uint8_t fc4_types[32];
2494 } gft_id;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002495
2496 struct {
2497 uint32_t entry_count;
2498 uint8_t port_name[8];
2499 struct ct_fdmi_hba_attributes attrs;
2500 } ghat;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002501
2502 struct {
2503 uint8_t port_name[8];
2504 } gfpn_id;
2505
2506 struct {
2507 uint16_t speeds;
2508 uint16_t speed;
2509 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002510
2511#define GFF_FCP_SCSI_OFFSET 7
2512 struct {
2513 uint8_t fc4_features[128];
2514 } gff_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002515 } rsp;
2516};
2517
2518struct ct_sns_pkt {
2519 union {
2520 struct ct_sns_req req;
2521 struct ct_sns_rsp rsp;
2522 } p;
2523};
2524
2525/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002526 * SNS command structures -- for 2200 compatibility.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527 */
2528#define RFT_ID_SNS_SCMD_LEN 22
2529#define RFT_ID_SNS_CMD_SIZE 60
2530#define RFT_ID_SNS_DATA_SIZE 16
2531
2532#define RNN_ID_SNS_SCMD_LEN 10
2533#define RNN_ID_SNS_CMD_SIZE 36
2534#define RNN_ID_SNS_DATA_SIZE 16
2535
2536#define GA_NXT_SNS_SCMD_LEN 6
2537#define GA_NXT_SNS_CMD_SIZE 28
2538#define GA_NXT_SNS_DATA_SIZE (620 + 16)
2539
2540#define GID_PT_SNS_SCMD_LEN 6
2541#define GID_PT_SNS_CMD_SIZE 28
Chad Dupuis642ef982012-02-09 11:15:57 -08002542/*
2543 * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
2544 * adapters.
2545 */
2546#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002547
2548#define GPN_ID_SNS_SCMD_LEN 6
2549#define GPN_ID_SNS_CMD_SIZE 28
2550#define GPN_ID_SNS_DATA_SIZE (8 + 16)
2551
2552#define GNN_ID_SNS_SCMD_LEN 6
2553#define GNN_ID_SNS_CMD_SIZE 28
2554#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2555
2556struct sns_cmd_pkt {
2557 union {
2558 struct {
2559 uint16_t buffer_length;
2560 uint16_t reserved_1;
2561 uint32_t buffer_address[2];
2562 uint16_t subcommand_length;
2563 uint16_t reserved_2;
2564 uint16_t subcommand;
2565 uint16_t size;
2566 uint32_t reserved_3;
2567 uint8_t param[36];
2568 } cmd;
2569
2570 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2571 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2572 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2573 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2574 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2575 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2576 } p;
2577};
2578
Andrew Vasquez54333832005-11-09 15:49:04 -08002579struct fw_blob {
2580 char *name;
2581 uint32_t segs[4];
2582 const struct firmware *fw;
2583};
2584
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585/* Return data from MBC_GET_ID_LIST call. */
2586struct gid_list_info {
2587 uint8_t al_pa;
2588 uint8_t area;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002589 uint8_t domain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002590 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2591 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07002592 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002595/* NPIV */
2596typedef struct vport_info {
2597 uint8_t port_name[WWN_SIZE];
2598 uint8_t node_name[WWN_SIZE];
2599 int vp_id;
2600 uint16_t loop_id;
2601 unsigned long host_no;
2602 uint8_t port_id[3];
2603 int loop_state;
2604} vport_info_t;
2605
2606typedef struct vport_params {
2607 uint8_t port_name[WWN_SIZE];
2608 uint8_t node_name[WWN_SIZE];
2609 uint32_t options;
2610#define VP_OPTS_RETRY_ENABLE BIT_0
2611#define VP_OPTS_VP_DISABLE BIT_1
2612} vport_params_t;
2613
2614/* NPIV - return codes of VP create and modify */
2615#define VP_RET_CODE_OK 0
2616#define VP_RET_CODE_FATAL 1
2617#define VP_RET_CODE_WRONG_ID 2
2618#define VP_RET_CODE_WWPN 3
2619#define VP_RET_CODE_RESOURCES 4
2620#define VP_RET_CODE_NO_MEM 5
2621#define VP_RET_CODE_NOT_FOUND 6
2622
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002623struct qla_hw_data;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002624struct rsp_que;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002625/*
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002626 * ISP operations
2627 */
2628struct isp_operations {
2629
2630 int (*pci_config) (struct scsi_qla_host *);
2631 void (*reset_chip) (struct scsi_qla_host *);
2632 int (*chip_diag) (struct scsi_qla_host *);
2633 void (*config_rings) (struct scsi_qla_host *);
2634 void (*reset_adapter) (struct scsi_qla_host *);
2635 int (*nvram_config) (struct scsi_qla_host *);
2636 void (*update_fw_options) (struct scsi_qla_host *);
2637 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2638
2639 char * (*pci_info_str) (struct scsi_qla_host *, char *);
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002640 char * (*fw_version_str)(struct scsi_qla_host *, char *, size_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002641
David Howells7d12e782006-10-05 14:55:46 +01002642 irq_handler_t intr_handler;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002643 void (*enable_intrs) (struct qla_hw_data *);
2644 void (*disable_intrs) (struct qla_hw_data *);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002645
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002646 int (*abort_command) (srb_t *);
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02002647 int (*target_reset) (struct fc_port *, uint64_t, int);
2648 int (*lun_reset) (struct fc_port *, uint64_t, int);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002649 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2650 uint8_t, uint8_t, uint16_t *, uint8_t);
Andrew Vasquez1c7c6352005-07-06 10:30:57 -07002651 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2652 uint8_t, uint8_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002653
2654 uint16_t (*calc_req_entries) (uint16_t);
2655 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
Andrew Vasquez8c958a92005-07-06 10:30:47 -07002656 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
Andrew Vasquezcca53352005-08-26 19:08:30 -07002657 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2658 uint32_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002659
2660 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2661 uint32_t, uint32_t);
2662 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2663 uint32_t);
2664
2665 void (*fw_dump) (struct scsi_qla_host *, int);
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08002666
2667 int (*beacon_on) (struct scsi_qla_host *);
2668 int (*beacon_off) (struct scsi_qla_host *);
2669 void (*beacon_blink) (struct scsi_qla_host *);
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002670
2671 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2672 uint32_t, uint32_t);
2673 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2674 uint32_t);
Andrew Vasquez30c47662007-01-29 10:22:21 -08002675
2676 int (*get_flash_version) (struct scsi_qla_host *, void *);
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002677 int (*start_scsi) (srb_t *);
Giridhar Malavalia9083012010-04-12 17:59:55 -07002678 int (*abort_isp) (struct scsi_qla_host *);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002679 int (*iospace_config)(struct qla_hw_data*);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002680 int (*initialize_adapter)(struct scsi_qla_host *);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002681};
2682
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002683/* MSI-X Support *************************************************************/
2684
2685#define QLA_MSIX_CHIP_REV_24XX 3
2686#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2687#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2688
2689#define QLA_MSIX_DEFAULT 0x00
2690#define QLA_MSIX_RSP_Q 0x01
2691
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002692#define QLA_MIDX_DEFAULT 0
2693#define QLA_MIDX_RSP_Q 1
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002694#define QLA_PCI_MSIX_CONTROL 0xa2
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002695#define QLA_83XX_PCI_MSIX_CONTROL 0x92
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002696
2697struct scsi_qla_host;
2698
2699struct qla_msix_entry {
2700 int have_irq;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002701 uint32_t vector;
2702 uint16_t entry;
2703 struct rsp_que *rsp;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002704};
2705
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002706#define WATCH_INTERVAL 1 /* number of seconds */
2707
Andrew Vasquez0971de72008-04-03 13:13:18 -07002708/* Work events. */
2709enum qla_work_type {
2710 QLA_EVT_AEN,
Andrew Vasquez8a659572009-02-08 20:50:12 -08002711 QLA_EVT_IDC_ACK,
Andrew Vasquezac280b62009-08-20 11:06:05 -07002712 QLA_EVT_ASYNC_LOGIN,
2713 QLA_EVT_ASYNC_LOGIN_DONE,
2714 QLA_EVT_ASYNC_LOGOUT,
2715 QLA_EVT_ASYNC_LOGOUT_DONE,
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002716 QLA_EVT_ASYNC_ADISC,
2717 QLA_EVT_ASYNC_ADISC_DONE,
Andrew Vasquez3420d362009-10-13 15:16:45 -07002718 QLA_EVT_UEVENT,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002719 QLA_EVT_AENFX,
Andrew Vasquez0971de72008-04-03 13:13:18 -07002720};
2721
2722
2723struct qla_work_evt {
2724 struct list_head list;
2725 enum qla_work_type type;
2726 u32 flags;
2727#define QLA_EVT_FLAG_FREE 0x1
2728
2729 union {
2730 struct {
2731 enum fc_host_event_code code;
2732 u32 data;
2733 } aen;
Andrew Vasquez8a659572009-02-08 20:50:12 -08002734 struct {
2735#define QLA_IDC_ACK_REGS 7
2736 uint16_t mb[QLA_IDC_ACK_REGS];
2737 } idc_ack;
Andrew Vasquezac280b62009-08-20 11:06:05 -07002738 struct {
2739 struct fc_port *fcport;
2740#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2741 u16 data[2];
2742 } logio;
Andrew Vasquez3420d362009-10-13 15:16:45 -07002743 struct {
2744 u32 code;
2745#define QLA_UEVENT_CODE_FW_DUMP 0
2746 } uevent;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002747 struct {
2748 uint32_t evtcode;
2749 uint32_t mbx[8];
2750 uint32_t count;
2751 } aenfx;
2752 struct {
2753 srb_t *sp;
2754 } iosb;
2755 } u;
Andrew Vasquez0971de72008-04-03 13:13:18 -07002756};
2757
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002758struct qla_chip_state_84xx {
2759 struct list_head list;
2760 struct kref kref;
2761
2762 void *bus;
2763 spinlock_t access_lock;
2764 struct mutex fw_update_mutex;
2765 uint32_t fw_update;
2766 uint32_t op_fw_version;
2767 uint32_t op_fw_size;
2768 uint32_t op_fw_seq_size;
2769 uint32_t diag_fw_version;
2770 uint32_t gold_fw_version;
2771};
2772
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002773struct qla_statistics {
2774 uint32_t total_isp_aborts;
Harish Zunjarrao49fd4622008-09-11 21:22:47 -07002775 uint64_t input_bytes;
2776 uint64_t output_bytes;
Joe Carnucciofabbb8d2013-08-27 01:37:40 -04002777 uint64_t input_requests;
2778 uint64_t output_requests;
2779 uint32_t control_requests;
2780
2781 uint64_t jiffies_at_last_reset;
Quinn Tran33e79972014-09-25 06:14:55 -04002782 uint32_t stat_max_pend_cmds;
2783 uint32_t stat_max_qfull_cmds_alloc;
2784 uint32_t stat_max_qfull_cmds_dropped;
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002785};
2786
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04002787struct bidi_statistics {
2788 unsigned long long io_count;
2789 unsigned long long transfer_bytes;
2790};
2791
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002792/* Multi queue support */
2793#define MBC_INITIALIZE_MULTIQ 0x1f
2794#define QLA_QUE_PAGE 0X1000
2795#define QLA_MQ_SIZE 32
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002796#define QLA_MAX_QUEUES 256
2797#define ISP_QUE_REG(ha, id) \
Chad Dupuisf73cb692014-02-26 04:15:06 -05002798 ((ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha)) ? \
Andrew Vasquezda9b1d52013-08-27 01:37:30 -04002799 ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
2800 ((void __iomem *)ha->iobase))
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002801#define QLA_REQ_QUE_ID(tag) \
2802 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2803#define QLA_DEFAULT_QUE_QOS 5
2804#define QLA_PRECONFIG_VPORTS 32
2805#define QLA_MAX_VPORTS_QLA24XX 128
2806#define QLA_MAX_VPORTS_QLA25XX 256
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002807/* Response queue data structure */
2808struct rsp_que {
2809 dma_addr_t dma;
2810 response_t *ring;
2811 response_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002812 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2813 uint32_t __iomem *rsp_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002814 uint16_t ring_index;
2815 uint16_t out_ptr;
Joe Carnuccio7c6300e2014-04-11 16:54:37 -04002816 uint16_t *in_ptr; /* queue shadow in index */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002817 uint16_t length;
2818 uint16_t options;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002819 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002820 uint16_t id;
2821 uint16_t vp_idx;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002822 struct qla_hw_data *hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002823 struct qla_msix_entry *msix;
2824 struct req_que *req;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002825 srb_t *status_srb; /* status continuation entry */
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07002826 struct work_struct q_work;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002827
2828 dma_addr_t dma_fx00;
2829 response_t *ring_fx00;
2830 uint16_t length_fx00;
2831 uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002832};
2833
2834/* Request queue data structure */
2835struct req_que {
2836 dma_addr_t dma;
2837 request_t *ring;
2838 request_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002839 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2840 uint32_t __iomem *req_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002841 uint16_t ring_index;
2842 uint16_t in_ptr;
Joe Carnuccio7c6300e2014-04-11 16:54:37 -04002843 uint16_t *out_ptr; /* queue shadow out index */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002844 uint16_t cnt;
2845 uint16_t length;
2846 uint16_t options;
2847 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002848 uint16_t id;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002849 uint16_t qos;
2850 uint16_t vp_idx;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002851 struct rsp_que *rsp;
Chad Dupuis8d93f552013-01-30 03:34:37 -05002852 srb_t **outstanding_cmds;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002853 uint32_t current_outstanding_cmd;
Chad Dupuis8d93f552013-01-30 03:34:37 -05002854 uint16_t num_outstanding_cmds;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002855 int max_q_depth;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002856
2857 dma_addr_t dma_fx00;
2858 request_t *ring_fx00;
2859 uint16_t length_fx00;
2860 uint8_t req_pkt[REQUEST_ENTRY_SIZE];
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002861};
2862
Giridhar Malavali9a069e12010-01-12 13:02:47 -08002863/* Place holder for FW buffer parameters */
2864struct qlfc_fw {
2865 void *fw_buf;
2866 dma_addr_t fw_dma;
2867 uint32_t len;
2868};
2869
Saurav Kashyap0e8cd712014-01-14 20:40:38 -08002870struct scsi_qlt_host {
2871 void *target_lport_ptr;
2872 struct mutex tgt_mutex;
2873 struct mutex tgt_host_action_mutex;
2874 struct qla_tgt *qla_tgt;
2875};
2876
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002877struct qlt_hw_data {
2878 /* Protected by hw lock */
2879 uint32_t enable_class_2:1;
2880 uint32_t enable_explicit_conf:1;
2881 uint32_t ini_mode_force_reverse:1;
2882 uint32_t node_name_set:1;
2883
2884 dma_addr_t atio_dma; /* Physical address. */
2885 struct atio *atio_ring; /* Base virtual address */
2886 struct atio *atio_ring_ptr; /* Current address. */
2887 uint16_t atio_ring_index; /* Current index. */
2888 uint16_t atio_q_length;
Arun Easiaa230bc2013-01-30 03:34:39 -05002889 uint32_t __iomem *atio_q_in;
2890 uint32_t __iomem *atio_q_out;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002891
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002892 struct qla_tgt_func_tmpl *tgt_ops;
Chad Dupuis8d93f552013-01-30 03:34:37 -05002893 struct qla_tgt_cmd *cmds[DEFAULT_OUTSTANDING_COMMANDS];
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002894 uint16_t current_handle;
2895
2896 struct qla_tgt_vp_map *tgt_vp_map;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002897
2898 int saved_set;
2899 uint16_t saved_exchange_count;
2900 uint32_t saved_firmware_options_1;
2901 uint32_t saved_firmware_options_2;
2902 uint32_t saved_firmware_options_3;
2903 uint8_t saved_firmware_options[2];
2904 uint8_t saved_add_firmware_options[2];
2905
2906 uint8_t tgt_node_name[WWN_SIZE];
Quinn Tran33e79972014-09-25 06:14:55 -04002907
2908 struct list_head q_full_list;
2909 uint32_t num_pend_cmds;
2910 uint32_t num_qfull_cmds_alloc;
2911 uint32_t num_qfull_cmds_dropped;
2912 spinlock_t q_full_lock;
2913 uint32_t leak_exchg_thresh_hold;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002914};
2915
Quinn Tran33e79972014-09-25 06:14:55 -04002916#define MAX_QFULL_CMDS_ALLOC 8192
2917#define Q_FULL_THRESH_HOLD_PERCENT 90
2918#define Q_FULL_THRESH_HOLD(ha) \
2919 ((ha->fw_xcb_count/100) * Q_FULL_THRESH_HOLD_PERCENT)
2920
2921#define LEAK_EXCHG_THRESH_HOLD_PERCENT 75 /* 75 percent */
2922
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002923/*
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002924 * Qlogic host adapter specific data structure.
2925*/
2926struct qla_hw_data {
2927 struct pci_dev *pdev;
2928 /* SRB cache. */
2929#define SRB_MIN_REQ 128
2930 mempool_t *srb_mempool;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002931
2932 volatile struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002933 uint32_t mbox_int :1;
2934 uint32_t mbox_busy :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935 uint32_t disable_risc_code_load :1;
2936 uint32_t enable_64bit_addressing :1;
2937 uint32_t enable_lip_reset :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002938 uint32_t enable_target_reset :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002939 uint32_t enable_lip_full_login :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002940 uint32_t enable_led_scheme :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002941
Andrew Vasquez3d716442005-07-06 10:30:26 -07002942 uint32_t msi_enabled :1;
2943 uint32_t msix_enabled :1;
Andrew Vasquezd4c760c2006-06-23 16:10:39 -07002944 uint32_t disable_serdes :1;
Andrew Vasquez4346b142006-12-13 19:20:28 -08002945 uint32_t gpsc_supported :1;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002946 uint32_t npiv_supported :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08002947 uint32_t pci_channel_io_perm_failure :1;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08002948 uint32_t fce_enabled :1;
Joe Carnuccio1d2874d2009-03-24 09:08:06 -07002949 uint32_t fac_supported :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002950
Lalit Chandivade2533cf62009-03-24 09:08:07 -07002951 uint32_t chip_reset_done :1;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002952 uint32_t running_gold_fw :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08002953 uint32_t eeh_busy :1;
Anirban Chakraborty7163ea82009-08-05 09:18:40 -07002954 uint32_t cpu_affinity_enabled :1;
Anirban Chakraborty31557542009-12-02 10:36:55 -08002955 uint32_t disable_msix_handshake :1;
Sarang Radke09ff7012010-03-19 17:03:59 -07002956 uint32_t fcp_prio_enabled :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002957 uint32_t isp82xx_fw_hung:1;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04002958 uint32_t nic_core_hung:1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002959
2960 uint32_t quiesce_owner:1;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04002961 uint32_t nic_core_reset_hdlr_active:1;
2962 uint32_t nic_core_reset_owner:1;
Giridhar Malavalib6d0d9d2012-05-15 14:34:25 -04002963 uint32_t isp82xx_no_md_cap:1;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002964 uint32_t host_shutting_down:1;
Chad Dupuisbf5b8ad2012-08-22 14:21:24 -04002965 uint32_t idc_compl_status:1;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002966 uint32_t mr_reset_hdlr_active:1;
2967 uint32_t mr_intr_valid:1;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05002968
Himanshu Madhani2486c622014-09-25 05:17:00 -04002969 uint32_t fawwpn_enabled:1;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05002970 uint32_t exlogins_enabled:1;
2971 /* 34 bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002972 } flags;
2973
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002974 /* This spinlock is used to protect "io transactions", you must
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002975 * acquire it before doing any IO to the card, eg with RD_REG*() and
2976 * WRT_REG*() for the duration of your entire commandtransaction.
2977 *
2978 * This spinlock is of lower priority than the io request lock.
2979 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002980
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002981 spinlock_t hardware_lock ____cacheline_aligned;
Andrew Vasquez285d0322007-10-19 15:59:17 -07002982 int bars;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002983 int mem_only;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002984 device_reg_t *iobase; /* Base I/O address */
Andrew Vasquez37765412008-01-17 09:02:09 -08002985 resource_size_t pio_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002986
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002987#define MIN_IOBASE_LEN 0x100
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002988 dma_addr_t bar0_hdl;
2989
2990 void __iomem *cregbase;
2991 dma_addr_t bar2_hdl;
2992#define BAR0_LEN_FX00 (1024 * 1024)
2993#define BAR2_LEN_FX00 (128 * 1024)
2994
2995 uint32_t rqstq_intr_code;
2996 uint32_t mbx_intr_code;
2997 uint32_t req_que_len;
2998 uint32_t rsp_que_len;
2999 uint32_t req_que_off;
3000 uint32_t rsp_que_off;
3001
3002 /* Multi queue data structs */
Chad Dupuisf73cb692014-02-26 04:15:06 -05003003 device_reg_t *mqiobase;
3004 device_reg_t *msixbase;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003005 uint16_t msix_count;
3006 uint8_t mqenable;
3007 struct req_que **req_q_map;
3008 struct rsp_que **rsp_q_map;
3009 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
3010 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003011 uint8_t max_req_queues;
3012 uint8_t max_rsp_queues;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003013 struct qla_npiv_entry *npiv_info;
3014 uint16_t nvram_npiv_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003015
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003016 uint16_t switch_cap;
3017#define FLOGI_SEQ_DEL BIT_8
3018#define FLOGI_MID_SUPPORT BIT_10
3019#define FLOGI_VSAN_SUPPORT BIT_12
3020#define FLOGI_SP_SUPPORT BIT_13
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07003021
3022 uint8_t port_no; /* Physical port of adapter */
3023
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003024 /* Timeout timers. */
3025 uint8_t loop_down_abort_time; /* port down timer */
3026 atomic_t loop_down_timer; /* loop down timer */
3027 uint8_t link_down_timeout; /* link down timeout */
3028 uint16_t max_loop_id;
Chad Dupuis642ef982012-02-09 11:15:57 -08003029 uint16_t max_fibre_devices; /* Maximum number of targets */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003030
Linus Torvalds1da177e2005-04-16 15:20:36 -07003031 uint16_t fb_rev;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003032 uint16_t min_external_loopid; /* First external loop Id */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033
Andrew Vasquezd8b45212006-10-02 12:00:43 -07003034#define PORT_SPEED_UNKNOWN 0xFFFF
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003035#define PORT_SPEED_1GB 0x00
3036#define PORT_SPEED_2GB 0x01
3037#define PORT_SPEED_4GB 0x03
3038#define PORT_SPEED_8GB 0x04
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003039#define PORT_SPEED_16GB 0x05
Chad Dupuisf73cb692014-02-26 04:15:06 -05003040#define PORT_SPEED_32GB 0x06
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003041#define PORT_SPEED_10GB 0x13
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003042 uint16_t link_data_rate; /* F/W operating speed */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003043
3044 uint8_t current_topology;
3045 uint8_t prev_topology;
3046#define ISP_CFG_NL 1
3047#define ISP_CFG_N 2
3048#define ISP_CFG_FL 4
3049#define ISP_CFG_F 8
3050
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003051 uint8_t operating_mode; /* F/W operating mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003052#define LOOP 0
3053#define P2P 1
3054#define LOOP_P2P 2
3055#define P2P_LOOP 3
Linus Torvalds1da177e2005-04-16 15:20:36 -07003056 uint8_t interrupts_on;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003057 uint32_t isp_abort_cnt;
3058
3059#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
3060#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003061#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003062#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
3063#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
Chad Dupuisf73cb692014-02-26 04:15:06 -05003064#define PCI_DEVICE_ID_QLOGIC_ISP2071 0x2071
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003065#define PCI_DEVICE_ID_QLOGIC_ISP2271 0x2271
Sawan Chandak2b489922015-08-04 13:38:03 -04003066#define PCI_DEVICE_ID_QLOGIC_ISP2261 0x2261
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003067
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003068 uint32_t device_type;
3069#define DT_ISP2100 BIT_0
3070#define DT_ISP2200 BIT_1
3071#define DT_ISP2300 BIT_2
3072#define DT_ISP2312 BIT_3
3073#define DT_ISP2322 BIT_4
3074#define DT_ISP6312 BIT_5
3075#define DT_ISP6322 BIT_6
3076#define DT_ISP2422 BIT_7
3077#define DT_ISP2432 BIT_8
3078#define DT_ISP5422 BIT_9
3079#define DT_ISP5432 BIT_10
3080#define DT_ISP2532 BIT_11
3081#define DT_ISP8432 BIT_12
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003082#define DT_ISP8001 BIT_13
Giridhar Malavalia9083012010-04-12 17:59:55 -07003083#define DT_ISP8021 BIT_14
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003084#define DT_ISP2031 BIT_15
3085#define DT_ISP8031 BIT_16
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003086#define DT_ISPFX00 BIT_17
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003087#define DT_ISP8044 BIT_18
Chad Dupuisf73cb692014-02-26 04:15:06 -05003088#define DT_ISP2071 BIT_19
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003089#define DT_ISP2271 BIT_20
Sawan Chandak2b489922015-08-04 13:38:03 -04003090#define DT_ISP2261 BIT_21
3091#define DT_ISP_LAST (DT_ISP2261 << 1)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003092
Arun Easie02587d2011-08-16 11:29:23 -07003093#define DT_T10_PI BIT_25
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003094#define DT_IIDMA BIT_26
3095#define DT_FWI2 BIT_27
3096#define DT_ZIO_SUPPORTED BIT_28
3097#define DT_OEM_001 BIT_29
3098#define DT_ISP2200A BIT_30
3099#define DT_EXTENDED_IDS BIT_31
3100#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
3101#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
3102#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
3103#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
3104#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
3105#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
3106#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
3107#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
3108#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
3109#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
3110#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
3111#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
3112#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
3113#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003114#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003115#define IS_QLA81XX(ha) (IS_QLA8001(ha))
Giridhar Malavalia9083012010-04-12 17:59:55 -07003116#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003117#define IS_QLA8044(ha) (DT_MASK(ha) & DT_ISP8044)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003118#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
3119#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003120#define IS_QLAFX00(ha) (DT_MASK(ha) & DT_ISPFX00)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003121#define IS_QLA2071(ha) (DT_MASK(ha) & DT_ISP2071)
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003122#define IS_QLA2271(ha) (DT_MASK(ha) & DT_ISP2271)
Sawan Chandak2b489922015-08-04 13:38:03 -04003123#define IS_QLA2261(ha) (DT_MASK(ha) & DT_ISP2261)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003124
3125#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
3126 IS_QLA6312(ha) || IS_QLA6322(ha))
3127#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
3128#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
3129#define IS_QLA25XX(ha) (IS_QLA2532(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003130#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003131#define IS_QLA84XX(ha) (IS_QLA8432(ha))
Sawan Chandak2b489922015-08-04 13:38:03 -04003132#define IS_QLA27XX(ha) (IS_QLA2071(ha) || IS_QLA2271(ha) || IS_QLA2261(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003133#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
3134 IS_QLA84XX(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003135#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003136 IS_QLA8031(ha) || IS_QLA8044(ha))
3137#define IS_P3P_TYPE(ha) (IS_QLA82XX(ha) || IS_QLA8044(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003138#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
Giridhar Malavalia9083012010-04-12 17:59:55 -07003139 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003140 IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
Chad Dupuisf73cb692014-02-26 04:15:06 -05003141 IS_QLA8044(ha) || IS_QLA27XX(ha))
Himanshu Madhanifd564b52015-04-09 15:00:04 -04003142#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3143 IS_QLA27XX(ha))
Giridhar Malavalib77ed252014-02-26 04:15:12 -05003144#define IS_NOPOLLING_TYPE(ha) (IS_QLA81XX(ha) && (ha)->flags.msix_enabled)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003145#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3146 IS_QLA27XX(ha))
3147#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3148 IS_QLA27XX(ha))
Andrew Vasquezac280b62009-08-20 11:06:05 -07003149#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003150
Arun Easie02587d2011-08-16 11:29:23 -07003151#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003152#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
3153#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
3154#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
3155#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
3156#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003157#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003158#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha) || \
3159 IS_QLA27XX(ha))
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04003160#define IS_BIDI_CAPABLE(ha) ((IS_QLA25XX(ha) || IS_QLA2031(ha)))
Saurav Kashyap81178772012-08-22 14:21:04 -04003161/* Bit 21 of fw_attributes decides the MCTP capabilities */
3162#define IS_MCTP_CAPABLE(ha) (IS_QLA2031(ha) && \
3163 ((ha)->fw_attributes_ext[0] & BIT_0))
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003164#define IS_PI_UNINIT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
3165#define IS_PI_IPGUARD_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Arun Easi9e522cd2012-08-22 14:21:31 -04003166#define IS_PI_DIFB_DIX0_CAPABLE(ha) (0)
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003167#define IS_PI_SPLIT_DET_CAPABLE_HBA(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Arun Easi9e522cd2012-08-22 14:21:31 -04003168#define IS_PI_SPLIT_DET_CAPABLE(ha) (IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
3169 (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003170#define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Arun Easi33c36c02013-01-30 03:34:41 -05003171#define IS_TGT_MODE_CAPABLE(ha) (ha->tgt.atio_q_length)
Joe Carnuccio7c6300e2014-04-11 16:54:37 -04003172#define IS_SHADOW_REG_CAPABLE(ha) (IS_QLA27XX(ha))
Himanshu Madhani25232cc2014-09-25 05:16:54 -04003173#define IS_DPORT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Saurav Kashyapd6b9b422015-08-04 13:37:55 -04003174#define IS_FAWWN_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003175
3176 /* HBA serial number */
3177 uint8_t serial0;
3178 uint8_t serial1;
3179 uint8_t serial2;
3180
3181 /* NVRAM configuration data */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003182#define MAX_NVRAM_SIZE 4096
3183#define VPD_OFFSET MAX_NVRAM_SIZE / 2
Andrew Vasquez3d716442005-07-06 10:30:26 -07003184 uint16_t nvram_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003185 uint16_t nvram_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07003186 void *nvram;
andrew.vasquez@qlogic.com6f641792006-03-09 14:27:34 -08003187 uint16_t vpd_size;
3188 uint16_t vpd_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07003189 void *vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003190
3191 uint16_t loop_reset_delay;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003192 uint8_t retry_count;
3193 uint8_t login_timeout;
3194 uint16_t r_a_tov;
3195 int port_down_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003196 uint8_t mbx_count;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003197 uint8_t aen_mbx_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003198
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003199 uint32_t login_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003200 /* SNS command interfaces. */
3201 ms_iocb_entry_t *ms_iocb;
3202 dma_addr_t ms_iocb_dma;
3203 struct ct_sns_pkt *ct_sns;
3204 dma_addr_t ct_sns_dma;
3205 /* SNS command interfaces for 2200. */
3206 struct sns_cmd_pkt *sns_cmd;
3207 dma_addr_t sns_cmd_dma;
3208
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003209#define SFP_DEV_SIZE 256
3210#define SFP_BLOCK_SIZE 64
3211 void *sfp_data;
3212 dma_addr_t sfp_data_dma;
Andrew Vasquez88729e52006-06-23 16:10:50 -07003213
Giridhar Malavalib5d03292009-10-13 15:16:48 -07003214#define XGMAC_DATA_SIZE 4096
Andrew Vasquezce0423f2009-06-03 09:55:13 -07003215 void *xgmac_data;
3216 dma_addr_t xgmac_data_dma;
3217
Giridhar Malavalib5d03292009-10-13 15:16:48 -07003218#define DCBX_TLV_DATA_SIZE 4096
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07003219 void *dcbx_tlv;
3220 dma_addr_t dcbx_tlv_dma;
3221
Christoph Hellwig39a11242006-02-14 18:46:22 +01003222 struct task_struct *dpc_thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003223 uint8_t dpc_active; /* DPC routine is active */
3224
Linus Torvalds1da177e2005-04-16 15:20:36 -07003225 dma_addr_t gid_list_dma;
3226 struct gid_list_info *gid_list;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003227 int gid_list_info_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003228
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003229 /* Small DMA pool allocations -- maximum 256 bytes in length. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003230#define DMA_POOL_SIZE 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07003231 struct dma_pool *s_dma_pool;
3232
3233 dma_addr_t init_cb_dma;
Andrew Vasquez3d716442005-07-06 10:30:26 -07003234 init_cb_t *init_cb;
3235 int init_cb_size;
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07003236 dma_addr_t ex_init_cb_dma;
3237 struct ex_init_cb_81xx *ex_init_cb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003238
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07003239 void *async_pd;
3240 dma_addr_t async_pd_dma;
3241
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05003242#define ENABLE_EXTENDED_LOGIN BIT_7
3243
3244 /* Extended Logins */
3245 void *exlogin_buf;
3246 dma_addr_t exlogin_buf_dma;
3247 int exlogin_size;
3248
Andrew Vasquez7a677352012-02-09 11:15:56 -08003249 void *swl;
3250
Linus Torvalds1da177e2005-04-16 15:20:36 -07003251 /* These are used by mailbox operations. */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003252 uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
3253 uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
3254 uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003255
3256 mbx_cmd_t *mcp;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003257 struct mbx_cmd_32 *mcp32;
3258
Linus Torvalds1da177e2005-04-16 15:20:36 -07003259 unsigned long mbx_cmd_flags;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003260#define MBX_INTERRUPT 1
3261#define MBX_INTR_WAIT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -07003262#define MBX_UPDATE_FLASH_ACTIVE 3
3263
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003264 struct mutex vport_lock; /* Virtual port synchronization */
Arun Easifeafb7b2010-09-03 14:57:00 -07003265 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003266 struct completion mbx_cmd_comp; /* Serialize mbx access */
Marcus Barrow0b05a1f2008-01-17 09:02:13 -08003267 struct completion mbx_intr_comp; /* Used for completion notification */
Sarang Radke23f2ebd2010-05-28 15:08:21 -07003268 struct completion dcbx_comp; /* For set port config notification */
Chad Dupuisf356bef2013-02-08 01:58:04 -05003269 struct completion lb_portup_comp; /* Used to wait for link up during
3270 * loopback */
3271#define DCBX_COMP_TIMEOUT 20
3272#define LB_PORTUP_COMP_TIMEOUT 10
3273
Sarang Radke23f2ebd2010-05-28 15:08:21 -07003274 int notify_dcbx_comp;
Chad Dupuisf356bef2013-02-08 01:58:04 -05003275 int notify_lb_portup_comp;
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04003276 struct mutex selflogin_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003277
Linus Torvalds1da177e2005-04-16 15:20:36 -07003278 /* Basic firmware related information. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003279 uint16_t fw_major_version;
3280 uint16_t fw_minor_version;
3281 uint16_t fw_subminor_version;
3282 uint16_t fw_attributes;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003283 uint16_t fw_attributes_h;
3284 uint16_t fw_attributes_ext[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003285 uint32_t fw_memory_size;
3286 uint32_t fw_transfer_size;
Andrew Vasquez441d1072006-05-17 15:09:34 -07003287 uint32_t fw_srisc_address;
3288#define RISC_START_ADDRESS_2100 0x1000
3289#define RISC_START_ADDRESS_2300 0x800
3290#define RISC_START_ADDRESS_2400 0x100000
Andrew Vasquez24a08132009-03-24 09:08:16 -07003291 uint16_t fw_xcb_count;
Chad Dupuis8d93f552013-01-30 03:34:37 -05003292 uint16_t fw_iocb_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003293
Chad Dupuisf73cb692014-02-26 04:15:06 -05003294 uint32_t fw_shared_ram_start;
3295 uint32_t fw_shared_ram_end;
3296
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003297 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003298 uint8_t fw_seriallink_options[4];
Andrew Vasquez3d716442005-07-06 10:30:26 -07003299 uint16_t fw_seriallink_options24[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003300
Andrew Vasquez55a96152009-03-24 09:08:03 -07003301 uint8_t mpi_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003302 uint32_t mpi_capabilities;
Andrew Vasquez55a96152009-03-24 09:08:03 -07003303 uint8_t phy_version[3];
Sawan Chandak03aa8682015-08-04 13:37:59 -04003304 uint8_t pep_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003305
Chad Dupuisf73cb692014-02-26 04:15:06 -05003306 /* Firmware dump template */
3307 void *fw_dump_template;
3308 uint32_t fw_dump_template_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003309 /* Firmware dump information. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07003310 struct qla2xxx_fw_dump *fw_dump;
3311 uint32_t fw_dump_len;
Andrew Vasquezd4e3e042006-05-17 15:09:50 -07003312 int fw_dumped;
Hiral Patel61f098d2014-04-11 16:54:21 -04003313 unsigned long fw_dump_cap_flags;
3314#define RISC_PAUSE_CMPL 0
3315#define DMA_SHUTDOWN_CMPL 1
3316#define ISP_RESET_CMPL 2
3317#define RISC_RDY_AFT_RESET 3
3318#define RISC_SRAM_DUMP_CMPL 4
3319#define RISC_EXT_MEM_DUMP_CMPL 5
Himanshu Madhanid14e72f2015-04-09 15:00:03 -04003320#define ISP_MBX_RDY 6
3321#define ISP_SOFT_RESET_CMPL 7
Linus Torvalds1da177e2005-04-16 15:20:36 -07003322 int fw_dump_reading;
Saurav Kashyapedaa5c72014-04-11 16:54:14 -04003323 int prev_minidump_failed;
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07003324 dma_addr_t eft_dma;
3325 void *eft;
Saurav Kashyap81178772012-08-22 14:21:04 -04003326/* Current size of mctp dump is 0x086064 bytes */
3327#define MCTP_DUMP_SIZE 0x086064
3328 dma_addr_t mctp_dump_dma;
3329 void *mctp_dump;
3330 int mctp_dumped;
3331 int mctp_dump_reading;
Andrew Vasquezbb99de62009-01-05 11:18:08 -08003332 uint32_t chain_offset;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08003333 struct dentry *dfs_dir;
3334 struct dentry *dfs_fce;
3335 dma_addr_t fce_dma;
3336 void *fce;
3337 uint32_t fce_bufs;
3338 uint16_t fce_mb[8];
3339 uint64_t fce_wr, fce_rd;
3340 struct mutex fce_mutex;
3341
Andrew Vasquez3d716442005-07-06 10:30:26 -07003342 uint32_t pci_attr;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08003343 uint16_t chip_revision;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003344
3345 uint16_t product_id[4];
3346
3347 uint8_t model_number[16+1];
3348#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
Joe Carnuccio1ee27142008-07-10 16:55:53 -07003349 char model_desc[80];
Andrew Vasquezcca53352005-08-26 19:08:30 -07003350 uint8_t adapter_id[16+1];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003351
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003352 /* Option ROM information. */
3353 char *optrom_buffer;
3354 uint32_t optrom_size;
3355 int optrom_state;
3356#define QLA_SWAITING 0
3357#define QLA_SREADING 1
3358#define QLA_SWRITING 2
Joe Carnucciob7cc1762007-09-20 14:07:35 -07003359 uint32_t optrom_region_start;
3360 uint32_t optrom_region_size;
Chad Dupuis7a8ab9c2014-02-26 04:14:56 -05003361 struct mutex optrom_mutex;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003362
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003363/* PCI expansion ROM image information. */
Andrew Vasquez30c47662007-01-29 10:22:21 -08003364#define ROM_CODE_TYPE_BIOS 0
3365#define ROM_CODE_TYPE_FCODE 1
3366#define ROM_CODE_TYPE_EFI 3
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003367 uint8_t bios_revision[2];
3368 uint8_t efi_revision[2];
3369 uint8_t fcode_revision[16];
Andrew Vasquez30c47662007-01-29 10:22:21 -08003370 uint32_t fw_revision[4];
3371
Madhuranath Iyengar0f2d9622010-07-23 15:28:26 +05003372 uint32_t gold_fw_version[4];
3373
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003374 /* Offsets for flash/nvram access (set to ~0 if not used). */
3375 uint32_t flash_conf_off;
3376 uint32_t flash_data_off;
3377 uint32_t nvram_conf_off;
3378 uint32_t nvram_data_off;
3379
Andrew Vasquez7d232c72008-04-03 13:13:22 -07003380 uint32_t fdt_wrt_disable;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003381 uint32_t fdt_wrt_enable;
Andrew Vasquez7d232c72008-04-03 13:13:22 -07003382 uint32_t fdt_erase_cmd;
3383 uint32_t fdt_block_size;
3384 uint32_t fdt_unprotect_sec_cmd;
3385 uint32_t fdt_protect_sec_cmd;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003386 uint32_t fdt_wrt_sts_reg_cmd;
Andrew Vasquez7d232c72008-04-03 13:13:22 -07003387
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003388 uint32_t flt_region_flt;
3389 uint32_t flt_region_fdt;
3390 uint32_t flt_region_boot;
3391 uint32_t flt_region_fw;
3392 uint32_t flt_region_vpd_nvram;
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07003393 uint32_t flt_region_vpd;
3394 uint32_t flt_region_nvram;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003395 uint32_t flt_region_npiv_conf;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003396 uint32_t flt_region_gold_fw;
Sarang Radke09ff7012010-03-19 17:03:59 -07003397 uint32_t flt_region_fcp_prio;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003398 uint32_t flt_region_bootload;
Andrew Vasquezc00d8992008-09-11 21:22:49 -07003399
Linus Torvalds1da177e2005-04-16 15:20:36 -07003400 /* Needed for BEACON */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003401 uint16_t beacon_blink_led;
3402 uint8_t beacon_color_state;
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08003403#define QLA_LED_GRN_ON 0x01
3404#define QLA_LED_YLW_ON 0x02
3405#define QLA_LED_ABR_ON 0x04
3406#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
3407 /* ISP2322: red, green, amber. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003408 uint16_t zio_mode;
3409 uint16_t zio_timer;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08003410
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003411 struct qla_msix_entry *msix_entries;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003412
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003413 struct list_head vp_list; /* list of VP */
3414 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
3415 sizeof(unsigned long)];
3416 uint16_t num_vhosts; /* number of vports created */
3417 uint16_t num_vsans; /* number of vsan created */
3418 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
3419 int cur_vport_count;
3420
3421 struct qla_chip_state_84xx *cs84xx;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003422 struct qla_statistics qla_stats;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003423 struct isp_operations *isp_ops;
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07003424 struct workqueue_struct *wq;
Giridhar Malavali9a069e12010-01-12 13:02:47 -08003425 struct qlfc_fw fw_buf;
Sarang Radke09ff7012010-03-19 17:03:59 -07003426
3427 /* FCP_CMND priority support */
3428 struct qla_fcp_prio_cfg *fcp_prio_cfg;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003429
3430 struct dma_pool *dl_dma_pool;
3431#define DSD_LIST_DMA_POOL_SIZE 512
3432
3433 struct dma_pool *fcp_cmnd_dma_pool;
3434 mempool_t *ctx_mempool;
3435#define FCP_CMND_DMA_POOL_SIZE 512
3436
Bart Van Assche8dfa4b5a2015-07-09 07:24:50 -07003437 void __iomem *nx_pcibase; /* Base I/O address */
3438 void __iomem *nxdb_rd_ptr; /* Doorbell read pointer */
3439 void __iomem *nxdb_wr_ptr; /* Door bell write pointer */
Giridhar Malavalia9083012010-04-12 17:59:55 -07003440
3441 uint32_t crb_win;
3442 uint32_t curr_window;
3443 uint32_t ddr_mn_window;
3444 unsigned long mn_win_crb;
3445 unsigned long ms_win_crb;
3446 int qdr_sn_window;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003447 uint32_t fcoe_dev_init_timeout;
3448 uint32_t fcoe_reset_timeout;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003449 rwlock_t hw_lock;
3450 uint16_t portnum; /* port number */
3451 int link_width;
3452 struct fw_blob *hablob;
3453 struct qla82xx_legacy_intr_set nx_legacy_intr;
3454
3455 uint16_t gbl_dsd_inuse;
3456 uint16_t gbl_dsd_avail;
3457 struct list_head gbl_dsd_list;
3458#define NUM_DSD_CHAIN 4096
Harish Zunjarrao9c2b2972010-05-28 15:08:23 -07003459
3460 uint8_t fw_type;
3461 __le32 file_prd_off; /* File firmware product offset */
Giridhar Malavali08de2842011-08-16 11:31:44 -07003462
3463 uint32_t md_template_size;
3464 void *md_tmplt_hdr;
3465 dma_addr_t md_tmplt_hdr_dma;
3466 void *md_dump;
3467 uint32_t md_dump_size;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003468
Chad Dupuis5f16b332012-08-22 14:21:00 -04003469 void *loop_id_map;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003470
3471 /* QLA83XX IDC specific fields */
3472 uint32_t idc_audit_ts;
Santosh Vernekar454073c2013-08-27 01:37:48 -04003473 uint32_t idc_extend_tmo;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003474
3475 /* DPC low-priority workqueue */
3476 struct workqueue_struct *dpc_lp_wq;
3477 struct work_struct idc_aen;
3478 /* DPC high-priority workqueue */
3479 struct workqueue_struct *dpc_hp_wq;
3480 struct work_struct nic_core_reset;
3481 struct work_struct idc_state_handler;
3482 struct work_struct nic_core_unrecoverable;
Chad Dupuisf3ddac12013-10-30 03:38:16 -04003483 struct work_struct board_disable;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003484
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003485 struct mr_data_fx00 mr;
Arun Easib6a029e2014-09-25 06:14:52 -04003486 uint32_t chip_reset;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003487
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003488 struct qlt_hw_data tgt;
Chad Dupuisa1b23c52014-02-26 04:15:12 -05003489 int allow_cna_fw_dump;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003490};
3491
3492/*
3493 * Qlogic scsi host structure
3494 */
3495typedef struct scsi_qla_host {
3496 struct list_head list;
3497 struct list_head vp_fcports; /* list of fcports */
3498 struct list_head work_list;
Andrew Vasquezf999f4c2009-06-03 09:55:28 -07003499 spinlock_t work_lock;
3500
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003501 /* Commonly used flags and state information. */
3502 struct Scsi_Host *host;
3503 unsigned long host_no;
3504 uint8_t host_str[16];
3505
3506 volatile struct {
3507 uint32_t init_done :1;
3508 uint32_t online :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003509 uint32_t reset_active :1;
3510
3511 uint32_t management_server_logged_in :1;
3512 uint32_t process_response_queue :1;
Arun Easibad75002010-05-04 15:01:30 -07003513 uint32_t difdix_supported:1;
Arun Easifeafb7b2010-09-03 14:57:00 -07003514 uint32_t delete_progress:1;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003515
3516 uint32_t fw_tgt_reported:1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003517 } flags;
3518
3519 atomic_t loop_state;
3520#define LOOP_TIMEOUT 1
3521#define LOOP_DOWN 2
3522#define LOOP_UP 3
3523#define LOOP_UPDATE 4
3524#define LOOP_READY 5
3525#define LOOP_DEAD 6
3526
3527 unsigned long dpc_flags;
3528#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
3529#define RESET_ACTIVE 1
3530#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
3531#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
3532#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
3533#define LOOP_RESYNC_ACTIVE 5
3534#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
3535#define RSCN_UPDATE 7 /* Perform an RSCN update. */
Shyam Sundarddb9b122009-03-24 09:08:10 -07003536#define RELOGIN_NEEDED 8
3537#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
3538#define ISP_ABORT_RETRY 10 /* ISP aborted. */
3539#define BEACON_BLINK_NEEDED 11
3540#define REGISTER_FDMI_NEEDED 12
3541#define FCPORT_UPDATE_NEEDED 13
3542#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
3543#define UNLOADING 15
3544#define NPIV_CONFIG_NEEDED 16
Giridhar Malavalia9083012010-04-12 17:59:55 -07003545#define ISP_UNRECOVERABLE 17
3546#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
Madhuranath Iyengarb1d46982010-09-03 15:20:54 -07003547#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
Saurav Kashyap579d12b2010-12-21 16:00:14 -08003548#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003549#define SCR_PENDING 21 /* SCR in target mode */
Chad Dupuis50280c02013-10-30 03:38:14 -04003550#define PORT_UPDATE_NEEDED 22
3551#define FX00_RESET_RECOVERY 23
3552#define FX00_TARGET_SCAN 24
3553#define FX00_CRITEMP_RECOVERY 25
Armen Baloyane8f5e952013-10-30 03:38:17 -04003554#define FX00_HOST_INFO_RESEND 26
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003555
Joe Lawrence232792b2014-08-26 17:12:01 -04003556 unsigned long pci_flags;
3557#define PFLG_DISCONNECTED 0 /* PCI device removed */
Joe Lawrencebeb9e312014-08-26 17:12:14 -04003558#define PFLG_DRIVER_REMOVING 1 /* PCI driver .remove */
Joe Lawrence6b383972014-08-26 17:12:29 -04003559#define PFLG_DRIVER_PROBING 2 /* PCI driver .probe */
Joe Lawrence232792b2014-08-26 17:12:01 -04003560
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003561 uint32_t device_flags;
Shyam Sundarddb9b122009-03-24 09:08:10 -07003562#define SWITCH_FOUND BIT_0
3563#define DFLG_NO_CABLE BIT_1
Giridhar Malavalia9083012010-04-12 17:59:55 -07003564#define DFLG_DEV_FAILED BIT_5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003565
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003566 /* ISP configuration data. */
3567 uint16_t loop_id; /* Host adapter loop id */
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04003568 uint16_t self_login_loop_id; /* host adapter loop id
3569 * get it on self login
3570 */
3571 fc_port_t bidir_fcport; /* fcport used for bidir cmnds
3572 * no need of allocating it for
3573 * each command
3574 */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003575
3576 port_id_t d_id; /* Host adapter port id */
3577 uint8_t marker_needed;
3578 uint16_t mgmt_svr_loop_id;
3579
3580
3581
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003582 /* Timeout timers. */
3583 uint8_t loop_down_abort_time; /* port down timer */
3584 atomic_t loop_down_timer; /* loop down timer */
3585 uint8_t link_down_timeout; /* link down timeout */
3586
3587 uint32_t timer_active;
3588 struct timer_list timer;
3589
3590 uint8_t node_name[WWN_SIZE];
3591 uint8_t port_name[WWN_SIZE];
3592 uint8_t fabric_node_name[WWN_SIZE];
Andrew Vasquezbad70012009-04-06 22:33:38 -07003593
3594 uint16_t fcoe_vlan_id;
3595 uint16_t fcoe_fcf_idx;
3596 uint8_t fcoe_vn_port_mac[6];
3597
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04003598 /* list of commands waiting on workqueue */
3599 struct list_head qla_cmd_list;
3600 struct list_head qla_sess_op_cmd_list;
3601 spinlock_t cmd_list_lock;
3602
Alexei Potashnikdf673272015-07-14 16:00:46 -04003603 /* Counter to detect races between ELS and RSCN events */
3604 atomic_t generation_tick;
3605 /* Time when global fcport update has been scheduled */
3606 int total_fcport_update_gen;
3607
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003608 uint32_t vp_abort_cnt;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003609
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003610 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003611 uint16_t vp_idx; /* vport ID */
3612
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003613 unsigned long vp_flags;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003614#define VP_IDX_ACQUIRED 0 /* bit no 0 */
3615#define VP_CREATE_NEEDED 1
3616#define VP_BIND_NEEDED 2
3617#define VP_DELETE_NEEDED 3
3618#define VP_SCR_NEEDED 4 /* State Change Request registration */
Sawan Chandakded64112015-04-09 15:00:06 -04003619#define VP_CONFIG_OK 5 /* Flag to cfg VP, if FW is ready */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003620 atomic_t vp_state;
3621#define VP_OFFLINE 0
3622#define VP_ACTIVE 1
3623#define VP_FAILED 2
3624// #define VP_DISABLE 3
3625 uint16_t vp_err_state;
3626 uint16_t vp_prev_err_state;
3627#define VP_ERR_UNKWN 0
3628#define VP_ERR_PORTDWN 1
3629#define VP_ERR_FAB_UNSUPPORTED 2
3630#define VP_ERR_FAB_NORESOURCES 3
3631#define VP_ERR_FAB_LOGOUT 4
3632#define VP_ERR_ADAP_NORESOURCES 5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003633 struct qla_hw_data *hw;
Saurav Kashyap0e8cd712014-01-14 20:40:38 -08003634 struct scsi_qlt_host vha_tgt;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003635 struct req_que *req;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003636 int fw_heartbeat_counter;
3637 int seconds_since_last_heartbeat;
Saurav Kashyap2be21fa2012-05-15 14:34:16 -04003638 struct fc_host_statistics fc_host_stat;
3639 struct qla_statistics qla_stats;
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04003640 struct bidi_statistics bidi_stats;
Arun Easifeafb7b2010-09-03 14:57:00 -07003641
3642 atomic_t vref_count;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003643 struct qla8044_reset_template reset_tmplt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003644} scsi_qla_host_t;
3645
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003646#define SET_VP_IDX 1
3647#define SET_AL_PA 2
3648#define RESET_VP_IDX 3
3649#define RESET_AL_PA 4
3650struct qla_tgt_vp_map {
3651 uint8_t idx;
3652 scsi_qla_host_t *vha;
3653};
3654
Linus Torvalds1da177e2005-04-16 15:20:36 -07003655/*
3656 * Macros to help code, maintain, etc.
3657 */
3658#define LOOP_TRANSITION(ha) \
3659 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
Andrew Vasquez23443b12005-12-06 10:57:06 -08003660 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -07003661 atomic_read(&ha->loop_state) == LOOP_DOWN)
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003662
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003663#define STATE_TRANSITION(ha) \
3664 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
3665 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
3666
Arun Easifeafb7b2010-09-03 14:57:00 -07003667#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
3668 atomic_inc(&__vha->vref_count); \
3669 mb(); \
3670 if (__vha->flags.delete_progress) { \
3671 atomic_dec(&__vha->vref_count); \
3672 __bail = 1; \
3673 } else { \
3674 __bail = 0; \
3675 } \
3676} while (0)
3677
3678#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
3679 atomic_dec(&__vha->vref_count); \
3680} while (0)
3681
Linus Torvalds1da177e2005-04-16 15:20:36 -07003682/*
3683 * qla2x00 local function return status codes
3684 */
3685#define MBS_MASK 0x3fff
3686
3687#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
3688#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
3689#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
3690#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
3691#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
3692#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
3693#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
3694#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
3695#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
3696#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
3697
3698#define QLA_FUNCTION_TIMEOUT 0x100
3699#define QLA_FUNCTION_PARAMETER_ERROR 0x101
3700#define QLA_FUNCTION_FAILED 0x102
3701#define QLA_MEMORY_ALLOC_FAILED 0x103
3702#define QLA_LOCK_TIMEOUT 0x104
3703#define QLA_ABORTED 0x105
3704#define QLA_SUSPENDED 0x106
3705#define QLA_BUSY 0x107
Andrew Vasquezcca53352005-08-26 19:08:30 -07003706#define QLA_ALREADY_REGISTERED 0x109
Linus Torvalds1da177e2005-04-16 15:20:36 -07003707
Linus Torvalds1da177e2005-04-16 15:20:36 -07003708#define NVRAM_DELAY() udelay(10)
3709
Linus Torvalds1da177e2005-04-16 15:20:36 -07003710/*
3711 * Flash support definitions
3712 */
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003713#define OPTROM_SIZE_2300 0x20000
3714#define OPTROM_SIZE_2322 0x100000
3715#define OPTROM_SIZE_24XX 0x100000
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07003716#define OPTROM_SIZE_25XX 0x200000
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003717#define OPTROM_SIZE_81XX 0x400000
Giridhar Malavalia9083012010-04-12 17:59:55 -07003718#define OPTROM_SIZE_82XX 0x800000
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003719#define OPTROM_SIZE_83XX 0x1000000
Giridhar Malavalia9083012010-04-12 17:59:55 -07003720
3721#define OPTROM_BURST_SIZE 0x1000
3722#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003723
Arun Easibad75002010-05-04 15:01:30 -07003724#define QLA_DSDS_PER_IOCB 37
3725
Giridhar Malavali4d78c972010-07-23 15:28:35 +05003726#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
3727
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003728#define QLA_SG_ALL 1024
3729
Giridhar Malavali4d78c972010-07-23 15:28:35 +05003730enum nexus_wait_type {
3731 WAIT_HOST = 0,
3732 WAIT_TARGET,
3733 WAIT_LUN,
3734};
3735
Linus Torvalds1da177e2005-04-16 15:20:36 -07003736#include "qla_gbl.h"
3737#include "qla_dbg.h"
3738#include "qla_inline.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -07003739#endif