blob: c9055e39b8bbd48fc9a3e0f367105f456bef18a1 [file] [log] [blame]
Magnus Damm0468b2d2013-03-28 00:49:34 +09001/*
2 * Device Tree Source for the r8a7790 SoC
3 *
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05004 * Copyright (C) 2015 Renesas Electronics Corporation
Sergei Shtylyovd8913c62014-02-20 02:20:43 +03005 * Copyright (C) 2013-2014 Renesas Solutions Corp.
6 * Copyright (C) 2014 Cogent Embedded Inc.
Magnus Damm0468b2d2013-03-28 00:49:34 +09007 *
8 * This file is licensed under the terms of the GNU General Public License
9 * version 2. This program is licensed "as is" without any warranty of any
10 * kind, whether express or implied.
11 */
12
Laurent Pinchart22a1f592013-12-11 15:05:14 +010013#include <dt-bindings/clock/r8a7790-clock.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010014#include <dt-bindings/interrupt-controller/arm-gic.h>
15#include <dt-bindings/interrupt-controller/irq.h>
16
Magnus Damm0468b2d2013-03-28 00:49:34 +090017/ {
18 compatible = "renesas,r8a7790";
19 interrupt-parent = <&gic>;
Takashi Yoshii8585deb2013-03-29 16:49:17 +090020 #address-cells = <2>;
21 #size-cells = <2>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090022
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010023 aliases {
24 i2c0 = &i2c0;
25 i2c1 = &i2c1;
26 i2c2 = &i2c2;
27 i2c3 = &i2c3;
Wolfram Sang05f39912014-03-25 19:56:29 +010028 i2c4 = &iic0;
29 i2c5 = &iic1;
30 i2c6 = &iic2;
31 i2c7 = &iic3;
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +010032 spi0 = &qspi;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +010033 spi1 = &msiof0;
34 spi2 = &msiof1;
35 spi3 = &msiof2;
36 spi4 = &msiof3;
Ben Dooks9f685bf2014-08-13 00:16:18 +040037 vin0 = &vin0;
38 vin1 = &vin1;
39 vin2 = &vin2;
40 vin3 = &vin3;
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010041 };
42
Magnus Damm0468b2d2013-03-28 00:49:34 +090043 cpus {
44 #address-cells = <1>;
45 #size-cells = <0>;
46
47 cpu0: cpu@0 {
48 device_type = "cpu";
49 compatible = "arm,cortex-a15";
50 reg = <0>;
51 clock-frequency = <1300000000>;
Benoit Coussonb989e132014-06-03 21:02:24 +090052 voltage-tolerance = <1>; /* 1% */
53 clocks = <&cpg_clocks R8A7790_CLK_Z>;
54 clock-latency = <300000>; /* 300 us */
55
56 /* kHz - uV - OPPs unknown yet */
57 operating-points = <1400000 1000000>,
58 <1225000 1000000>,
59 <1050000 1000000>,
60 < 875000 1000000>,
61 < 700000 1000000>,
62 < 350000 1000000>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090063 };
Magnus Dammc1f95972013-08-29 08:22:17 +090064
65 cpu1: cpu@1 {
66 device_type = "cpu";
67 compatible = "arm,cortex-a15";
68 reg = <1>;
69 clock-frequency = <1300000000>;
70 };
71
72 cpu2: cpu@2 {
73 device_type = "cpu";
74 compatible = "arm,cortex-a15";
75 reg = <2>;
76 clock-frequency = <1300000000>;
77 };
78
79 cpu3: cpu@3 {
80 device_type = "cpu";
81 compatible = "arm,cortex-a15";
82 reg = <3>;
83 clock-frequency = <1300000000>;
84 };
Magnus Damm2007e742013-09-15 00:28:58 +090085
86 cpu4: cpu@4 {
87 device_type = "cpu";
88 compatible = "arm,cortex-a7";
89 reg = <0x100>;
90 clock-frequency = <780000000>;
91 };
92
93 cpu5: cpu@5 {
94 device_type = "cpu";
95 compatible = "arm,cortex-a7";
96 reg = <0x101>;
97 clock-frequency = <780000000>;
98 };
99
100 cpu6: cpu@6 {
101 device_type = "cpu";
102 compatible = "arm,cortex-a7";
103 reg = <0x102>;
104 clock-frequency = <780000000>;
105 };
106
107 cpu7: cpu@7 {
108 device_type = "cpu";
109 compatible = "arm,cortex-a7";
110 reg = <0x103>;
111 clock-frequency = <780000000>;
112 };
Magnus Damm0468b2d2013-03-28 00:49:34 +0900113 };
114
115 gic: interrupt-controller@f1001000 {
116 compatible = "arm,cortex-a15-gic";
117 #interrupt-cells = <3>;
118 #address-cells = <0>;
119 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900120 reg = <0 0xf1001000 0 0x1000>,
121 <0 0xf1002000 0 0x1000>,
122 <0 0xf1004000 0 0x2000>,
123 <0 0xf1006000 0 0x2000>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100124 interrupts = <1 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900125 };
126
Magnus Damm23de2272013-11-21 14:19:29 +0900127 gpio0: gpio@e6050000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200128 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900129 reg = <0 0xe6050000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100130 interrupts = <0 4 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200131 #gpio-cells = <2>;
132 gpio-controller;
133 gpio-ranges = <&pfc 0 0 32>;
134 #interrupt-cells = <2>;
135 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200136 clocks = <&mstp9_clks R8A7790_CLK_GPIO0>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200137 };
138
Magnus Damm23de2272013-11-21 14:19:29 +0900139 gpio1: gpio@e6051000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200140 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900141 reg = <0 0xe6051000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100142 interrupts = <0 5 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200143 #gpio-cells = <2>;
144 gpio-controller;
145 gpio-ranges = <&pfc 0 32 32>;
146 #interrupt-cells = <2>;
147 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200148 clocks = <&mstp9_clks R8A7790_CLK_GPIO1>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200149 };
150
Magnus Damm23de2272013-11-21 14:19:29 +0900151 gpio2: gpio@e6052000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200152 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900153 reg = <0 0xe6052000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100154 interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200155 #gpio-cells = <2>;
156 gpio-controller;
157 gpio-ranges = <&pfc 0 64 32>;
158 #interrupt-cells = <2>;
159 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200160 clocks = <&mstp9_clks R8A7790_CLK_GPIO2>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200161 };
162
Magnus Damm23de2272013-11-21 14:19:29 +0900163 gpio3: gpio@e6053000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200164 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900165 reg = <0 0xe6053000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100166 interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200167 #gpio-cells = <2>;
168 gpio-controller;
169 gpio-ranges = <&pfc 0 96 32>;
170 #interrupt-cells = <2>;
171 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200172 clocks = <&mstp9_clks R8A7790_CLK_GPIO3>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200173 };
174
Magnus Damm23de2272013-11-21 14:19:29 +0900175 gpio4: gpio@e6054000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200176 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900177 reg = <0 0xe6054000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100178 interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200179 #gpio-cells = <2>;
180 gpio-controller;
181 gpio-ranges = <&pfc 0 128 32>;
182 #interrupt-cells = <2>;
183 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200184 clocks = <&mstp9_clks R8A7790_CLK_GPIO4>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200185 };
186
Magnus Damm23de2272013-11-21 14:19:29 +0900187 gpio5: gpio@e6055000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200188 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900189 reg = <0 0xe6055000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100190 interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200191 #gpio-cells = <2>;
192 gpio-controller;
193 gpio-ranges = <&pfc 0 160 32>;
194 #interrupt-cells = <2>;
195 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200196 clocks = <&mstp9_clks R8A7790_CLK_GPIO5>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200197 };
198
Magnus Damm03e2f562013-11-20 16:59:30 +0900199 thermal@e61f0000 {
200 compatible = "renesas,thermal-r8a7790", "renesas,rcar-thermal";
201 reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
Magnus Damm03e2f562013-11-20 16:59:30 +0900202 interrupts = <0 69 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevend3a439d2014-01-07 19:57:14 +0100203 clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
Magnus Damm03e2f562013-11-20 16:59:30 +0900204 };
205
Magnus Damm0468b2d2013-03-28 00:49:34 +0900206 timer {
207 compatible = "arm,armv7-timer";
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100208 interrupts = <1 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
209 <1 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
210 <1 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
211 <1 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900212 };
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900213
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200214 cmt0: timer@ffca0000 {
Simon Horman37757032014-09-08 09:27:45 +0900215 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200216 reg = <0 0xffca0000 0 0x1004>;
217 interrupts = <0 142 IRQ_TYPE_LEVEL_HIGH>,
218 <0 143 IRQ_TYPE_LEVEL_HIGH>;
219 clocks = <&mstp1_clks R8A7790_CLK_CMT0>;
220 clock-names = "fck";
221
222 renesas,channels-mask = <0x60>;
223
224 status = "disabled";
225 };
226
227 cmt1: timer@e6130000 {
Simon Horman37757032014-09-08 09:27:45 +0900228 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200229 reg = <0 0xe6130000 0 0x1004>;
230 interrupts = <0 120 IRQ_TYPE_LEVEL_HIGH>,
231 <0 121 IRQ_TYPE_LEVEL_HIGH>,
232 <0 122 IRQ_TYPE_LEVEL_HIGH>,
233 <0 123 IRQ_TYPE_LEVEL_HIGH>,
234 <0 124 IRQ_TYPE_LEVEL_HIGH>,
235 <0 125 IRQ_TYPE_LEVEL_HIGH>,
236 <0 126 IRQ_TYPE_LEVEL_HIGH>,
237 <0 127 IRQ_TYPE_LEVEL_HIGH>;
238 clocks = <&mstp3_clks R8A7790_CLK_CMT1>;
239 clock-names = "fck";
240
241 renesas,channels-mask = <0xff>;
242
243 status = "disabled";
244 };
245
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900246 irqc0: interrupt-controller@e61c0000 {
Magnus Damm220fc352013-11-20 09:07:40 +0900247 compatible = "renesas,irqc-r8a7790", "renesas,irqc";
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900248 #interrupt-cells = <2>;
249 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900250 reg = <0 0xe61c0000 0 0x200>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100251 interrupts = <0 0 IRQ_TYPE_LEVEL_HIGH>,
252 <0 1 IRQ_TYPE_LEVEL_HIGH>,
253 <0 2 IRQ_TYPE_LEVEL_HIGH>,
254 <0 3 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +0100255 clocks = <&mstp4_clks R8A7790_CLK_IRQC>;
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900256 };
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200257
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200258 dmac0: dma-controller@e6700000 {
259 compatible = "renesas,rcar-dmac";
260 reg = <0 0xe6700000 0 0x20000>;
261 interrupts = <0 197 IRQ_TYPE_LEVEL_HIGH
262 0 200 IRQ_TYPE_LEVEL_HIGH
263 0 201 IRQ_TYPE_LEVEL_HIGH
264 0 202 IRQ_TYPE_LEVEL_HIGH
265 0 203 IRQ_TYPE_LEVEL_HIGH
266 0 204 IRQ_TYPE_LEVEL_HIGH
267 0 205 IRQ_TYPE_LEVEL_HIGH
268 0 206 IRQ_TYPE_LEVEL_HIGH
269 0 207 IRQ_TYPE_LEVEL_HIGH
270 0 208 IRQ_TYPE_LEVEL_HIGH
271 0 209 IRQ_TYPE_LEVEL_HIGH
272 0 210 IRQ_TYPE_LEVEL_HIGH
273 0 211 IRQ_TYPE_LEVEL_HIGH
274 0 212 IRQ_TYPE_LEVEL_HIGH
275 0 213 IRQ_TYPE_LEVEL_HIGH
276 0 214 IRQ_TYPE_LEVEL_HIGH>;
277 interrupt-names = "error",
278 "ch0", "ch1", "ch2", "ch3",
279 "ch4", "ch5", "ch6", "ch7",
280 "ch8", "ch9", "ch10", "ch11",
281 "ch12", "ch13", "ch14";
282 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC0>;
283 clock-names = "fck";
284 #dma-cells = <1>;
285 dma-channels = <15>;
286 };
287
288 dmac1: dma-controller@e6720000 {
289 compatible = "renesas,rcar-dmac";
290 reg = <0 0xe6720000 0 0x20000>;
291 interrupts = <0 220 IRQ_TYPE_LEVEL_HIGH
292 0 216 IRQ_TYPE_LEVEL_HIGH
293 0 217 IRQ_TYPE_LEVEL_HIGH
294 0 218 IRQ_TYPE_LEVEL_HIGH
295 0 219 IRQ_TYPE_LEVEL_HIGH
296 0 308 IRQ_TYPE_LEVEL_HIGH
297 0 309 IRQ_TYPE_LEVEL_HIGH
298 0 310 IRQ_TYPE_LEVEL_HIGH
299 0 311 IRQ_TYPE_LEVEL_HIGH
300 0 312 IRQ_TYPE_LEVEL_HIGH
301 0 313 IRQ_TYPE_LEVEL_HIGH
302 0 314 IRQ_TYPE_LEVEL_HIGH
303 0 315 IRQ_TYPE_LEVEL_HIGH
304 0 316 IRQ_TYPE_LEVEL_HIGH
305 0 317 IRQ_TYPE_LEVEL_HIGH
306 0 318 IRQ_TYPE_LEVEL_HIGH>;
307 interrupt-names = "error",
308 "ch0", "ch1", "ch2", "ch3",
309 "ch4", "ch5", "ch6", "ch7",
310 "ch8", "ch9", "ch10", "ch11",
311 "ch12", "ch13", "ch14";
312 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC1>;
313 clock-names = "fck";
314 #dma-cells = <1>;
315 dma-channels = <15>;
316 };
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800317
318 audma0: dma-controller@ec700000 {
319 compatible = "renesas,rcar-dmac";
320 reg = <0 0xec700000 0 0x10000>;
321 interrupts = <0 346 IRQ_TYPE_LEVEL_HIGH
322 0 320 IRQ_TYPE_LEVEL_HIGH
323 0 321 IRQ_TYPE_LEVEL_HIGH
324 0 322 IRQ_TYPE_LEVEL_HIGH
325 0 323 IRQ_TYPE_LEVEL_HIGH
326 0 324 IRQ_TYPE_LEVEL_HIGH
327 0 325 IRQ_TYPE_LEVEL_HIGH
328 0 326 IRQ_TYPE_LEVEL_HIGH
329 0 327 IRQ_TYPE_LEVEL_HIGH
330 0 328 IRQ_TYPE_LEVEL_HIGH
331 0 329 IRQ_TYPE_LEVEL_HIGH
332 0 330 IRQ_TYPE_LEVEL_HIGH
333 0 331 IRQ_TYPE_LEVEL_HIGH
334 0 332 IRQ_TYPE_LEVEL_HIGH>;
335 interrupt-names = "error",
336 "ch0", "ch1", "ch2", "ch3",
337 "ch4", "ch5", "ch6", "ch7",
338 "ch8", "ch9", "ch10", "ch11",
339 "ch12";
340 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC0>;
341 clock-names = "fck";
342 #dma-cells = <1>;
343 dma-channels = <13>;
344 };
345
346 audma1: dma-controller@ec720000 {
347 compatible = "renesas,rcar-dmac";
348 reg = <0 0xec720000 0 0x10000>;
349 interrupts = <0 347 IRQ_TYPE_LEVEL_HIGH
350 0 333 IRQ_TYPE_LEVEL_HIGH
351 0 334 IRQ_TYPE_LEVEL_HIGH
352 0 335 IRQ_TYPE_LEVEL_HIGH
353 0 336 IRQ_TYPE_LEVEL_HIGH
354 0 337 IRQ_TYPE_LEVEL_HIGH
355 0 338 IRQ_TYPE_LEVEL_HIGH
356 0 339 IRQ_TYPE_LEVEL_HIGH
357 0 340 IRQ_TYPE_LEVEL_HIGH
358 0 341 IRQ_TYPE_LEVEL_HIGH
359 0 342 IRQ_TYPE_LEVEL_HIGH
360 0 343 IRQ_TYPE_LEVEL_HIGH
361 0 344 IRQ_TYPE_LEVEL_HIGH
362 0 345 IRQ_TYPE_LEVEL_HIGH>;
363 interrupt-names = "error",
364 "ch0", "ch1", "ch2", "ch3",
365 "ch4", "ch5", "ch6", "ch7",
366 "ch8", "ch9", "ch10", "ch11",
367 "ch12";
368 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC1>;
369 clock-names = "fck";
370 #dma-cells = <1>;
371 dma-channels = <13>;
372 };
373
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200374 i2c0: i2c@e6508000 {
375 #address-cells = <1>;
376 #size-cells = <0>;
377 compatible = "renesas,i2c-r8a7790";
378 reg = <0 0xe6508000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100379 interrupts = <0 287 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000380 clocks = <&mstp9_clks R8A7790_CLK_I2C0>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200381 status = "disabled";
382 };
383
384 i2c1: i2c@e6518000 {
385 #address-cells = <1>;
386 #size-cells = <0>;
387 compatible = "renesas,i2c-r8a7790";
388 reg = <0 0xe6518000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100389 interrupts = <0 288 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000390 clocks = <&mstp9_clks R8A7790_CLK_I2C1>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200391 status = "disabled";
392 };
393
394 i2c2: i2c@e6530000 {
395 #address-cells = <1>;
396 #size-cells = <0>;
397 compatible = "renesas,i2c-r8a7790";
398 reg = <0 0xe6530000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100399 interrupts = <0 286 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000400 clocks = <&mstp9_clks R8A7790_CLK_I2C2>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200401 status = "disabled";
402 };
403
404 i2c3: i2c@e6540000 {
405 #address-cells = <1>;
406 #size-cells = <0>;
407 compatible = "renesas,i2c-r8a7790";
408 reg = <0 0xe6540000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100409 interrupts = <0 290 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000410 clocks = <&mstp9_clks R8A7790_CLK_I2C3>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200411 status = "disabled";
412 };
413
Wolfram Sang05f39912014-03-25 19:56:29 +0100414 iic0: i2c@e6500000 {
415 #address-cells = <1>;
416 #size-cells = <0>;
417 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
418 reg = <0 0xe6500000 0 0x425>;
419 interrupts = <0 174 IRQ_TYPE_LEVEL_HIGH>;
420 clocks = <&mstp3_clks R8A7790_CLK_IIC0>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100421 dmas = <&dmac0 0x61>, <&dmac0 0x62>;
422 dma-names = "tx", "rx";
Wolfram Sang05f39912014-03-25 19:56:29 +0100423 status = "disabled";
424 };
425
426 iic1: i2c@e6510000 {
427 #address-cells = <1>;
428 #size-cells = <0>;
429 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
430 reg = <0 0xe6510000 0 0x425>;
431 interrupts = <0 175 IRQ_TYPE_LEVEL_HIGH>;
432 clocks = <&mstp3_clks R8A7790_CLK_IIC1>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100433 dmas = <&dmac0 0x65>, <&dmac0 0x66>;
434 dma-names = "tx", "rx";
Wolfram Sang05f39912014-03-25 19:56:29 +0100435 status = "disabled";
436 };
437
438 iic2: i2c@e6520000 {
439 #address-cells = <1>;
440 #size-cells = <0>;
441 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
442 reg = <0 0xe6520000 0 0x425>;
443 interrupts = <0 176 IRQ_TYPE_LEVEL_HIGH>;
444 clocks = <&mstp3_clks R8A7790_CLK_IIC2>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100445 dmas = <&dmac0 0x69>, <&dmac0 0x6a>;
446 dma-names = "tx", "rx";
Wolfram Sang05f39912014-03-25 19:56:29 +0100447 status = "disabled";
448 };
449
450 iic3: i2c@e60b0000 {
451 #address-cells = <1>;
452 #size-cells = <0>;
453 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
454 reg = <0 0xe60b0000 0 0x425>;
455 interrupts = <0 173 IRQ_TYPE_LEVEL_HIGH>;
456 clocks = <&mstp9_clks R8A7790_CLK_IICDVFS>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100457 dmas = <&dmac0 0x77>, <&dmac0 0x78>;
458 dma-names = "tx", "rx";
Wolfram Sang05f39912014-03-25 19:56:29 +0100459 status = "disabled";
460 };
461
Laurent Pinchart22c2b782014-10-26 19:40:11 +0200462 mmcif0: mmc@ee200000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900463 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200464 reg = <0 0xee200000 0 0x80>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100465 interrupts = <0 169 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100466 clocks = <&mstp3_clks R8A7790_CLK_MMCIF0>;
Laurent Pinchart108216c2014-10-26 19:40:13 +0200467 dmas = <&dmac0 0xd1>, <&dmac0 0xd2>;
468 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200469 reg-io-width = <4>;
470 status = "disabled";
471 };
472
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700473 mmcif1: mmc@ee220000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900474 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200475 reg = <0 0xee220000 0 0x80>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100476 interrupts = <0 170 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100477 clocks = <&mstp3_clks R8A7790_CLK_MMCIF1>;
Laurent Pinchart108216c2014-10-26 19:40:13 +0200478 dmas = <&dmac0 0xe1>, <&dmac0 0xe2>;
479 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200480 reg-io-width = <4>;
481 status = "disabled";
482 };
483
Laurent Pinchart9694c772013-05-09 15:05:57 +0200484 pfc: pfc@e6060000 {
485 compatible = "renesas,pfc-r8a7790";
486 reg = <0 0xe6060000 0 0x250>;
487 };
Olof Johansson55689bf2013-08-14 00:24:05 -0700488
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700489 sdhi0: sd@ee100000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200490 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000491 reg = <0 0xee100000 0 0x328>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100492 interrupts = <0 165 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100493 clocks = <&mstp3_clks R8A7790_CLK_SDHI0>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000494 dmas = <&dmac1 0xcd>, <&dmac1 0xce>;
495 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200496 status = "disabled";
497 };
498
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700499 sdhi1: sd@ee120000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200500 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000501 reg = <0 0xee120000 0 0x328>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100502 interrupts = <0 166 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100503 clocks = <&mstp3_clks R8A7790_CLK_SDHI1>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000504 dmas = <&dmac1 0xc9>, <&dmac1 0xca>;
505 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200506 status = "disabled";
507 };
508
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700509 sdhi2: sd@ee140000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200510 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200511 reg = <0 0xee140000 0 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100512 interrupts = <0 167 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100513 clocks = <&mstp3_clks R8A7790_CLK_SDHI2>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000514 dmas = <&dmac1 0xc1>, <&dmac1 0xc2>;
515 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200516 status = "disabled";
517 };
518
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700519 sdhi3: sd@ee160000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200520 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200521 reg = <0 0xee160000 0 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100522 interrupts = <0 168 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100523 clocks = <&mstp3_clks R8A7790_CLK_SDHI3>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000524 dmas = <&dmac1 0xd3>, <&dmac1 0xd4>;
525 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200526 status = "disabled";
527 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100528
Laurent Pinchart597af202013-10-29 16:23:12 +0100529 scifa0: serial@e6c40000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100530 compatible = "renesas,scifa-r8a7790", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100531 reg = <0 0xe6c40000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100532 interrupts = <0 144 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100533 clocks = <&mstp2_clks R8A7790_CLK_SCIFA0>;
534 clock-names = "sci_ick";
535 status = "disabled";
536 };
537
538 scifa1: serial@e6c50000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100539 compatible = "renesas,scifa-r8a7790", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100540 reg = <0 0xe6c50000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100541 interrupts = <0 145 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100542 clocks = <&mstp2_clks R8A7790_CLK_SCIFA1>;
543 clock-names = "sci_ick";
544 status = "disabled";
545 };
546
547 scifa2: serial@e6c60000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100548 compatible = "renesas,scifa-r8a7790", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100549 reg = <0 0xe6c60000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100550 interrupts = <0 151 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100551 clocks = <&mstp2_clks R8A7790_CLK_SCIFA2>;
552 clock-names = "sci_ick";
553 status = "disabled";
554 };
555
556 scifb0: serial@e6c20000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100557 compatible = "renesas,scifb-r8a7790", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100558 reg = <0 0xe6c20000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100559 interrupts = <0 148 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100560 clocks = <&mstp2_clks R8A7790_CLK_SCIFB0>;
561 clock-names = "sci_ick";
562 status = "disabled";
563 };
564
565 scifb1: serial@e6c30000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100566 compatible = "renesas,scifb-r8a7790", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100567 reg = <0 0xe6c30000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100568 interrupts = <0 149 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100569 clocks = <&mstp2_clks R8A7790_CLK_SCIFB1>;
570 clock-names = "sci_ick";
571 status = "disabled";
572 };
573
574 scifb2: serial@e6ce0000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100575 compatible = "renesas,scifb-r8a7790", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100576 reg = <0 0xe6ce0000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100577 interrupts = <0 150 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100578 clocks = <&mstp2_clks R8A7790_CLK_SCIFB2>;
579 clock-names = "sci_ick";
580 status = "disabled";
581 };
582
583 scif0: serial@e6e60000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100584 compatible = "renesas,scif-r8a7790", "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100585 reg = <0 0xe6e60000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100586 interrupts = <0 152 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100587 clocks = <&mstp7_clks R8A7790_CLK_SCIF0>;
588 clock-names = "sci_ick";
589 status = "disabled";
590 };
591
592 scif1: serial@e6e68000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100593 compatible = "renesas,scif-r8a7790", "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100594 reg = <0 0xe6e68000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100595 interrupts = <0 153 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100596 clocks = <&mstp7_clks R8A7790_CLK_SCIF1>;
597 clock-names = "sci_ick";
598 status = "disabled";
599 };
600
601 hscif0: serial@e62c0000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100602 compatible = "renesas,hscif-r8a7790", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100603 reg = <0 0xe62c0000 0 96>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100604 interrupts = <0 154 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100605 clocks = <&mstp7_clks R8A7790_CLK_HSCIF0>;
606 clock-names = "sci_ick";
607 status = "disabled";
608 };
609
610 hscif1: serial@e62c8000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100611 compatible = "renesas,hscif-r8a7790", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100612 reg = <0 0xe62c8000 0 96>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100613 interrupts = <0 155 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100614 clocks = <&mstp7_clks R8A7790_CLK_HSCIF1>;
615 clock-names = "sci_ick";
616 status = "disabled";
617 };
618
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300619 ether: ethernet@ee700000 {
620 compatible = "renesas,ether-r8a7790";
621 reg = <0 0xee700000 0 0x400>;
622 interrupts = <0 162 IRQ_TYPE_LEVEL_HIGH>;
623 clocks = <&mstp8_clks R8A7790_CLK_ETHER>;
624 phy-mode = "rmii";
625 #address-cells = <1>;
626 #size-cells = <0>;
627 status = "disabled";
628 };
629
Valentine Barshakcde630f2014-01-14 21:05:30 +0400630 sata0: sata@ee300000 {
631 compatible = "renesas,sata-r8a7790";
632 reg = <0 0xee300000 0 0x2000>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400633 interrupts = <0 105 IRQ_TYPE_LEVEL_HIGH>;
634 clocks = <&mstp8_clks R8A7790_CLK_SATA0>;
635 status = "disabled";
636 };
637
638 sata1: sata@ee500000 {
639 compatible = "renesas,sata-r8a7790";
640 reg = <0 0xee500000 0 0x2000>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400641 interrupts = <0 106 IRQ_TYPE_LEVEL_HIGH>;
642 clocks = <&mstp8_clks R8A7790_CLK_SATA1>;
643 status = "disabled";
644 };
645
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900646 hsusb: usb@e6590000 {
647 compatible = "renesas,usbhs-r8a7790";
648 reg = <0 0xe6590000 0 0x100>;
649 interrupts = <0 107 IRQ_TYPE_LEVEL_HIGH>;
650 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
651 renesas,buswait = <4>;
652 phys = <&usb0 1>;
653 phy-names = "usb";
654 status = "disabled";
655 };
656
Sergei Shtylyove089f652014-09-27 01:00:20 +0400657 usbphy: usb-phy@e6590100 {
658 compatible = "renesas,usb-phy-r8a7790";
659 reg = <0 0xe6590100 0 0x100>;
660 #address-cells = <1>;
661 #size-cells = <0>;
662 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
663 clock-names = "usbhs";
664 status = "disabled";
665
666 usb0: usb-channel@0 {
667 reg = <0>;
668 #phy-cells = <1>;
669 };
670 usb2: usb-channel@2 {
671 reg = <2>;
672 #phy-cells = <1>;
673 };
674 };
675
Ben Dooks9f685bf2014-08-13 00:16:18 +0400676 vin0: video@e6ef0000 {
677 compatible = "renesas,vin-r8a7790";
678 clocks = <&mstp8_clks R8A7790_CLK_VIN0>;
679 reg = <0 0xe6ef0000 0 0x1000>;
680 interrupts = <0 188 IRQ_TYPE_LEVEL_HIGH>;
681 status = "disabled";
682 };
683
684 vin1: video@e6ef1000 {
685 compatible = "renesas,vin-r8a7790";
686 clocks = <&mstp8_clks R8A7790_CLK_VIN1>;
687 reg = <0 0xe6ef1000 0 0x1000>;
688 interrupts = <0 189 IRQ_TYPE_LEVEL_HIGH>;
689 status = "disabled";
690 };
691
692 vin2: video@e6ef2000 {
693 compatible = "renesas,vin-r8a7790";
694 clocks = <&mstp8_clks R8A7790_CLK_VIN2>;
695 reg = <0 0xe6ef2000 0 0x1000>;
696 interrupts = <0 190 IRQ_TYPE_LEVEL_HIGH>;
697 status = "disabled";
698 };
699
700 vin3: video@e6ef3000 {
701 compatible = "renesas,vin-r8a7790";
702 clocks = <&mstp8_clks R8A7790_CLK_VIN3>;
703 reg = <0 0xe6ef3000 0 0x1000>;
704 interrupts = <0 191 IRQ_TYPE_LEVEL_HIGH>;
705 status = "disabled";
706 };
707
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100708 vsp1@fe920000 {
709 compatible = "renesas,vsp1";
710 reg = <0 0xfe920000 0 0x8000>;
711 interrupts = <0 266 IRQ_TYPE_LEVEL_HIGH>;
712 clocks = <&mstp1_clks R8A7790_CLK_VSP1_R>;
713
714 renesas,has-sru;
715 renesas,#rpf = <5>;
716 renesas,#uds = <1>;
717 renesas,#wpf = <4>;
718 };
719
720 vsp1@fe928000 {
721 compatible = "renesas,vsp1";
722 reg = <0 0xfe928000 0 0x8000>;
723 interrupts = <0 267 IRQ_TYPE_LEVEL_HIGH>;
724 clocks = <&mstp1_clks R8A7790_CLK_VSP1_S>;
725
726 renesas,has-lut;
727 renesas,has-sru;
728 renesas,#rpf = <5>;
729 renesas,#uds = <3>;
730 renesas,#wpf = <4>;
731 };
732
733 vsp1@fe930000 {
734 compatible = "renesas,vsp1";
735 reg = <0 0xfe930000 0 0x8000>;
736 interrupts = <0 246 IRQ_TYPE_LEVEL_HIGH>;
737 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU0>;
738
739 renesas,has-lif;
740 renesas,has-lut;
741 renesas,#rpf = <4>;
742 renesas,#uds = <1>;
743 renesas,#wpf = <4>;
744 };
745
746 vsp1@fe938000 {
747 compatible = "renesas,vsp1";
748 reg = <0 0xfe938000 0 0x8000>;
749 interrupts = <0 247 IRQ_TYPE_LEVEL_HIGH>;
750 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU1>;
751
752 renesas,has-lif;
753 renesas,has-lut;
754 renesas,#rpf = <4>;
755 renesas,#uds = <1>;
756 renesas,#wpf = <4>;
757 };
758
759 du: display@feb00000 {
760 compatible = "renesas,du-r8a7790";
761 reg = <0 0xfeb00000 0 0x70000>,
762 <0 0xfeb90000 0 0x1c>,
763 <0 0xfeb94000 0 0x1c>;
764 reg-names = "du", "lvds.0", "lvds.1";
765 interrupts = <0 256 IRQ_TYPE_LEVEL_HIGH>,
766 <0 268 IRQ_TYPE_LEVEL_HIGH>,
767 <0 269 IRQ_TYPE_LEVEL_HIGH>;
768 clocks = <&mstp7_clks R8A7790_CLK_DU0>,
769 <&mstp7_clks R8A7790_CLK_DU1>,
770 <&mstp7_clks R8A7790_CLK_DU2>,
771 <&mstp7_clks R8A7790_CLK_LVDS0>,
772 <&mstp7_clks R8A7790_CLK_LVDS1>;
773 clock-names = "du.0", "du.1", "du.2", "lvds.0", "lvds.1";
774 status = "disabled";
775
776 ports {
777 #address-cells = <1>;
778 #size-cells = <0>;
779
780 port@0 {
781 reg = <0>;
782 du_out_rgb: endpoint {
783 };
784 };
785 port@1 {
786 reg = <1>;
787 du_out_lvds0: endpoint {
788 };
789 };
790 port@2 {
791 reg = <2>;
792 du_out_lvds1: endpoint {
793 };
794 };
795 };
796 };
797
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +0300798 can0: can@e6e80000 {
799 compatible = "renesas,can-r8a7790";
800 reg = <0 0xe6e80000 0 0x1000>;
801 interrupts = <0 186 IRQ_TYPE_LEVEL_HIGH>;
802 clocks = <&mstp9_clks R8A7790_CLK_RCAN0>,
803 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
804 clock-names = "clkp1", "clkp2", "can_clk";
805 status = "disabled";
806 };
807
808 can1: can@e6e88000 {
809 compatible = "renesas,can-r8a7790";
810 reg = <0 0xe6e88000 0 0x1000>;
811 interrupts = <0 187 IRQ_TYPE_LEVEL_HIGH>;
812 clocks = <&mstp9_clks R8A7790_CLK_RCAN1>,
813 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
814 clock-names = "clkp1", "clkp2", "can_clk";
815 status = "disabled";
816 };
817
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100818 clocks {
819 #address-cells = <2>;
820 #size-cells = <2>;
821 ranges;
822
823 /* External root clock */
824 extal_clk: extal_clk {
825 compatible = "fixed-clock";
826 #clock-cells = <0>;
827 /* This value must be overriden by the board. */
828 clock-frequency = <0>;
829 clock-output-names = "extal";
830 };
831
Phil Edworthy51d17912014-06-13 10:37:16 +0100832 /* External PCIe clock - can be overridden by the board */
833 pcie_bus_clk: pcie_bus_clk {
834 compatible = "fixed-clock";
835 #clock-cells = <0>;
836 clock-frequency = <100000000>;
837 clock-output-names = "pcie_bus";
838 status = "disabled";
839 };
840
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -0800841 /*
842 * The external audio clocks are configured as 0 Hz fixed frequency clocks by
843 * default. Boards that provide audio clocks should override them.
844 */
845 audio_clk_a: audio_clk_a {
846 compatible = "fixed-clock";
847 #clock-cells = <0>;
848 clock-frequency = <0>;
849 clock-output-names = "audio_clk_a";
850 };
851 audio_clk_b: audio_clk_b {
852 compatible = "fixed-clock";
853 #clock-cells = <0>;
854 clock-frequency = <0>;
855 clock-output-names = "audio_clk_b";
856 };
857 audio_clk_c: audio_clk_c {
858 compatible = "fixed-clock";
859 #clock-cells = <0>;
860 clock-frequency = <0>;
861 clock-output-names = "audio_clk_c";
862 };
863
Sergei Shtylyov41650f42015-01-06 00:33:25 +0300864 /* External USB clock - can be overridden by the board */
865 usb_extal_clk: usb_extal_clk {
866 compatible = "fixed-clock";
867 #clock-cells = <0>;
868 clock-frequency = <48000000>;
869 clock-output-names = "usb_extal";
870 };
871
872 /* External CAN clock */
873 can_clk: can_clk {
874 compatible = "fixed-clock";
875 #clock-cells = <0>;
876 /* This value must be overridden by the board. */
877 clock-frequency = <0>;
878 clock-output-names = "can_clk";
879 status = "disabled";
880 };
881
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100882 /* Special CPG clocks */
883 cpg_clocks: cpg_clocks@e6150000 {
884 compatible = "renesas,r8a7790-cpg-clocks",
885 "renesas,rcar-gen2-cpg-clocks";
886 reg = <0 0xe6150000 0 0x1000>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +0300887 clocks = <&extal_clk &usb_extal_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100888 #clock-cells = <1>;
889 clock-output-names = "main", "pll0", "pll1", "pll3",
890 "lb", "qspi", "sdh", "sd0", "sd1",
Sergei Shtylyov3453ca92014-12-30 23:21:45 +0300891 "z", "rcan", "adsp";
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100892 };
893
894 /* Variable factor clocks */
895 sd2_clk: sd2_clk@e6150078 {
896 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
897 reg = <0 0xe6150078 0 4>;
898 clocks = <&pll1_div2_clk>;
899 #clock-cells = <0>;
900 clock-output-names = "sd2";
901 };
Shinobu Ueharaedd7b932014-10-30 14:57:57 +0900902 sd3_clk: sd3_clk@e615026c {
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100903 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
Shinobu Ueharaedd7b932014-10-30 14:57:57 +0900904 reg = <0 0xe615026c 0 4>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100905 clocks = <&pll1_div2_clk>;
906 #clock-cells = <0>;
907 clock-output-names = "sd3";
908 };
909 mmc0_clk: mmc0_clk@e6150240 {
910 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
911 reg = <0 0xe6150240 0 4>;
912 clocks = <&pll1_div2_clk>;
913 #clock-cells = <0>;
914 clock-output-names = "mmc0";
915 };
916 mmc1_clk: mmc1_clk@e6150244 {
917 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
918 reg = <0 0xe6150244 0 4>;
919 clocks = <&pll1_div2_clk>;
920 #clock-cells = <0>;
921 clock-output-names = "mmc1";
922 };
923 ssp_clk: ssp_clk@e6150248 {
924 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
925 reg = <0 0xe6150248 0 4>;
926 clocks = <&pll1_div2_clk>;
927 #clock-cells = <0>;
928 clock-output-names = "ssp";
929 };
930 ssprs_clk: ssprs_clk@e615024c {
931 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
932 reg = <0 0xe615024c 0 4>;
933 clocks = <&pll1_div2_clk>;
934 #clock-cells = <0>;
935 clock-output-names = "ssprs";
936 };
937
938 /* Fixed factor clocks */
939 pll1_div2_clk: pll1_div2_clk {
940 compatible = "fixed-factor-clock";
941 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
942 #clock-cells = <0>;
943 clock-div = <2>;
944 clock-mult = <1>;
945 clock-output-names = "pll1_div2";
946 };
947 z2_clk: z2_clk {
948 compatible = "fixed-factor-clock";
949 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
950 #clock-cells = <0>;
951 clock-div = <2>;
952 clock-mult = <1>;
953 clock-output-names = "z2";
954 };
955 zg_clk: zg_clk {
956 compatible = "fixed-factor-clock";
957 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
958 #clock-cells = <0>;
959 clock-div = <3>;
960 clock-mult = <1>;
961 clock-output-names = "zg";
962 };
963 zx_clk: zx_clk {
964 compatible = "fixed-factor-clock";
965 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
966 #clock-cells = <0>;
967 clock-div = <3>;
968 clock-mult = <1>;
969 clock-output-names = "zx";
970 };
971 zs_clk: zs_clk {
972 compatible = "fixed-factor-clock";
973 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
974 #clock-cells = <0>;
975 clock-div = <6>;
976 clock-mult = <1>;
977 clock-output-names = "zs";
978 };
979 hp_clk: hp_clk {
980 compatible = "fixed-factor-clock";
981 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
982 #clock-cells = <0>;
983 clock-div = <12>;
984 clock-mult = <1>;
985 clock-output-names = "hp";
986 };
987 i_clk: i_clk {
988 compatible = "fixed-factor-clock";
989 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
990 #clock-cells = <0>;
991 clock-div = <2>;
992 clock-mult = <1>;
993 clock-output-names = "i";
994 };
995 b_clk: b_clk {
996 compatible = "fixed-factor-clock";
997 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
998 #clock-cells = <0>;
999 clock-div = <12>;
1000 clock-mult = <1>;
1001 clock-output-names = "b";
1002 };
1003 p_clk: p_clk {
1004 compatible = "fixed-factor-clock";
1005 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1006 #clock-cells = <0>;
1007 clock-div = <24>;
1008 clock-mult = <1>;
1009 clock-output-names = "p";
1010 };
1011 cl_clk: cl_clk {
1012 compatible = "fixed-factor-clock";
1013 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1014 #clock-cells = <0>;
1015 clock-div = <48>;
1016 clock-mult = <1>;
1017 clock-output-names = "cl";
1018 };
1019 m2_clk: m2_clk {
1020 compatible = "fixed-factor-clock";
1021 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1022 #clock-cells = <0>;
1023 clock-div = <8>;
1024 clock-mult = <1>;
1025 clock-output-names = "m2";
1026 };
1027 imp_clk: imp_clk {
1028 compatible = "fixed-factor-clock";
1029 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1030 #clock-cells = <0>;
1031 clock-div = <4>;
1032 clock-mult = <1>;
1033 clock-output-names = "imp";
1034 };
1035 rclk_clk: rclk_clk {
1036 compatible = "fixed-factor-clock";
1037 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1038 #clock-cells = <0>;
1039 clock-div = <(48 * 1024)>;
1040 clock-mult = <1>;
1041 clock-output-names = "rclk";
1042 };
1043 oscclk_clk: oscclk_clk {
1044 compatible = "fixed-factor-clock";
1045 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1046 #clock-cells = <0>;
1047 clock-div = <(12 * 1024)>;
1048 clock-mult = <1>;
1049 clock-output-names = "oscclk";
1050 };
1051 zb3_clk: zb3_clk {
1052 compatible = "fixed-factor-clock";
1053 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1054 #clock-cells = <0>;
1055 clock-div = <4>;
1056 clock-mult = <1>;
1057 clock-output-names = "zb3";
1058 };
1059 zb3d2_clk: zb3d2_clk {
1060 compatible = "fixed-factor-clock";
1061 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1062 #clock-cells = <0>;
1063 clock-div = <8>;
1064 clock-mult = <1>;
1065 clock-output-names = "zb3d2";
1066 };
1067 ddr_clk: ddr_clk {
1068 compatible = "fixed-factor-clock";
1069 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1070 #clock-cells = <0>;
1071 clock-div = <8>;
1072 clock-mult = <1>;
1073 clock-output-names = "ddr";
1074 };
1075 mp_clk: mp_clk {
1076 compatible = "fixed-factor-clock";
1077 clocks = <&pll1_div2_clk>;
1078 #clock-cells = <0>;
1079 clock-div = <15>;
1080 clock-mult = <1>;
1081 clock-output-names = "mp";
1082 };
1083 cp_clk: cp_clk {
1084 compatible = "fixed-factor-clock";
1085 clocks = <&extal_clk>;
1086 #clock-cells = <0>;
1087 clock-div = <2>;
1088 clock-mult = <1>;
1089 clock-output-names = "cp";
1090 };
1091
1092 /* Gate clocks */
Laurent Pinchart9d909512013-12-19 16:51:01 +01001093 mstp0_clks: mstp0_clks@e6150130 {
1094 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1095 reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
1096 clocks = <&mp_clk>;
1097 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001098 clock-indices = <R8A7790_CLK_MSIOF0>;
Laurent Pinchart9d909512013-12-19 16:51:01 +01001099 clock-output-names = "msiof0";
1100 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001101 mstp1_clks: mstp1_clks@e6150134 {
1102 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1103 reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001104 clocks = <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&m2_clk>,
1105 <&zs_clk>, <&p_clk>, <&zg_clk>, <&zs_clk>, <&zs_clk>,
1106 <&zs_clk>, <&zs_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>,
1107 <&cp_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001108 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001109 clock-indices = <
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001110 R8A7790_CLK_VCP1 R8A7790_CLK_VCP0 R8A7790_CLK_VPC1
1111 R8A7790_CLK_VPC0 R8A7790_CLK_JPU R8A7790_CLK_SSP1
1112 R8A7790_CLK_TMU1 R8A7790_CLK_3DG R8A7790_CLK_2DDMAC
1113 R8A7790_CLK_FDP1_2 R8A7790_CLK_FDP1_1 R8A7790_CLK_FDP1_0
1114 R8A7790_CLK_TMU3 R8A7790_CLK_TMU2 R8A7790_CLK_CMT0
1115 R8A7790_CLK_TMU0 R8A7790_CLK_VSP1_DU1 R8A7790_CLK_VSP1_DU0
1116 R8A7790_CLK_VSP1_R R8A7790_CLK_VSP1_S
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001117 >;
1118 clock-output-names =
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001119 "vcp1", "vcp0", "vpc1", "vpc0", "jpu", "ssp1",
1120 "tmu1", "3dg", "2ddmac", "fdp1-2", "fdp1-1",
1121 "fdp1-0", "tmu3", "tmu2", "cmt0", "tmu0",
Kouei Abe2284ff52014-10-14 16:01:40 +09001122 "vsp1-du1", "vsp1-du0", "vsp1-rt", "vsp1-sy";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001123 };
1124 mstp2_clks: mstp2_clks@e6150138 {
1125 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1126 reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
1127 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001128 <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&zs_clk>,
1129 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001130 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001131 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001132 R8A7790_CLK_SCIFA2 R8A7790_CLK_SCIFA1 R8A7790_CLK_SCIFA0
Laurent Pinchart9d909512013-12-19 16:51:01 +01001133 R8A7790_CLK_MSIOF2 R8A7790_CLK_SCIFB0 R8A7790_CLK_SCIFB1
1134 R8A7790_CLK_MSIOF1 R8A7790_CLK_MSIOF3 R8A7790_CLK_SCIFB2
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001135 R8A7790_CLK_SYS_DMAC1 R8A7790_CLK_SYS_DMAC0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001136 >;
1137 clock-output-names =
Laurent Pinchart9d909512013-12-19 16:51:01 +01001138 "scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001139 "scifb1", "msiof1", "msiof3", "scifb2",
1140 "sys-dmac1", "sys-dmac0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001141 };
1142 mstp3_clks: mstp3_clks@e615013c {
1143 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1144 reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
Wolfram Sang17465142014-03-11 22:24:37 +01001145 clocks = <&hp_clk>, <&cp_clk>, <&mmc1_clk>, <&sd3_clk>,
1146 <&sd2_clk>, <&cpg_clocks R8A7790_CLK_SD1>, <&cpg_clocks R8A7790_CLK_SD0>, <&mmc0_clk>,
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001147 <&hp_clk>, <&mp_clk>, <&hp_clk>, <&mp_clk>, <&rclk_clk>,
1148 <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001149 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001150 clock-indices = <
Wolfram Sang17465142014-03-11 22:24:37 +01001151 R8A7790_CLK_IIC2 R8A7790_CLK_TPU0 R8A7790_CLK_MMCIF1 R8A7790_CLK_SDHI3
1152 R8A7790_CLK_SDHI2 R8A7790_CLK_SDHI1 R8A7790_CLK_SDHI0 R8A7790_CLK_MMCIF0
Phil Edworthyecafea82014-06-13 10:37:15 +01001153 R8A7790_CLK_IIC0 R8A7790_CLK_PCIEC R8A7790_CLK_IIC1 R8A7790_CLK_SSUSB R8A7790_CLK_CMT1
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001154 R8A7790_CLK_USBDMAC0 R8A7790_CLK_USBDMAC1
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001155 >;
1156 clock-output-names =
Wolfram Sang17465142014-03-11 22:24:37 +01001157 "iic2", "tpu0", "mmcif1", "sdhi3",
1158 "sdhi2", "sdhi1", "sdhi0", "mmcif0",
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001159 "iic0", "pciec", "iic1", "ssusb", "cmt1",
1160 "usbdmac0", "usbdmac1";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001161 };
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +01001162 mstp4_clks: mstp4_clks@e6150140 {
1163 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1164 reg = <0 0xe6150140 0 4>, <0 0xe615004c 0 4>;
1165 clocks = <&cp_clk>;
1166 #clock-cells = <1>;
1167 clock-indices = <R8A7790_CLK_IRQC>;
1168 clock-output-names = "irqc";
1169 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001170 mstp5_clks: mstp5_clks@e6150144 {
1171 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1172 reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001173 clocks = <&hp_clk>, <&hp_clk>, <&cpg_clocks R8A7790_CLK_ADSP>,
1174 <&extal_clk>, <&p_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001175 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001176 clock-indices = <
1177 R8A7790_CLK_AUDIO_DMAC0 R8A7790_CLK_AUDIO_DMAC1
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001178 R8A7790_CLK_ADSP_MOD R8A7790_CLK_THERMAL
1179 R8A7790_CLK_PWM
Ben Dooksb54010a2014-11-10 19:49:37 +01001180 >;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001181 clock-output-names = "audmac0", "audmac1", "adsp_mod",
1182 "thermal", "pwm";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001183 };
1184 mstp7_clks: mstp7_clks@e615014c {
1185 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1186 reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05001187 clocks = <&mp_clk>, <&hp_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>,
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001188 <&p_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>,
1189 <&zx_clk>;
1190 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001191 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001192 R8A7790_CLK_EHCI R8A7790_CLK_HSUSB R8A7790_CLK_HSCIF1
1193 R8A7790_CLK_HSCIF0 R8A7790_CLK_SCIF1 R8A7790_CLK_SCIF0
1194 R8A7790_CLK_DU2 R8A7790_CLK_DU1 R8A7790_CLK_DU0
1195 R8A7790_CLK_LVDS1 R8A7790_CLK_LVDS0
1196 >;
1197 clock-output-names =
1198 "ehci", "hsusb", "hscif1", "hscif0", "scif1",
1199 "scif0", "du2", "du1", "du0", "lvds1", "lvds0";
1200 };
1201 mstp8_clks: mstp8_clks@e6150990 {
1202 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1203 reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001204 clocks = <&hp_clk>, <&zg_clk>, <&zg_clk>, <&zg_clk>,
1205 <&zg_clk>, <&p_clk>, <&zs_clk>, <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001206 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001207 clock-indices = <
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001208 R8A7790_CLK_MLB R8A7790_CLK_VIN3 R8A7790_CLK_VIN2
1209 R8A7790_CLK_VIN1 R8A7790_CLK_VIN0 R8A7790_CLK_ETHER
1210 R8A7790_CLK_SATA1 R8A7790_CLK_SATA0
Laurent Pinchart3f2beaa2014-01-07 09:22:53 +01001211 >;
Laurent Pinchartbccccc32014-01-07 09:22:55 +01001212 clock-output-names =
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001213 "mlb", "vin3", "vin2", "vin1", "vin0", "ether",
1214 "sata1", "sata0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001215 };
1216 mstp9_clks: mstp9_clks@e6150994 {
1217 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1218 reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001219 clocks = <&cp_clk>, <&cp_clk>, <&cp_clk>,
1220 <&cp_clk>, <&cp_clk>, <&cp_clk>,
1221 <&p_clk>, <&p_clk>, <&cpg_clocks R8A7790_CLK_QSPI>, <&cp_clk>,
Laurent Pinchart3672b052014-04-01 13:02:17 +02001222 <&hp_clk>, <&hp_clk>, <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001223 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001224 clock-indices = <
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001225 R8A7790_CLK_GPIO5 R8A7790_CLK_GPIO4 R8A7790_CLK_GPIO3
1226 R8A7790_CLK_GPIO2 R8A7790_CLK_GPIO1 R8A7790_CLK_GPIO0
Wolfram Sang17465142014-03-11 22:24:37 +01001227 R8A7790_CLK_RCAN1 R8A7790_CLK_RCAN0 R8A7790_CLK_QSPI_MOD R8A7790_CLK_IICDVFS
1228 R8A7790_CLK_I2C3 R8A7790_CLK_I2C2 R8A7790_CLK_I2C1 R8A7790_CLK_I2C0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001229 >;
Laurent Pinchart91b56ca2013-12-19 16:51:03 +01001230 clock-output-names =
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001231 "gpio5", "gpio4", "gpio3", "gpio2", "gpio1", "gpio0",
Wolfram Sang17465142014-03-11 22:24:37 +01001232 "rcan1", "rcan0", "qspi_mod", "iic3",
1233 "i2c3", "i2c2", "i2c1", "i2c0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001234 };
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001235 mstp10_clks: mstp10_clks@e6150998 {
1236 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1237 reg = <0 0xe6150998 0 4>, <0 0xe61509a8 0 4>;
1238 clocks = <&p_clk>,
1239 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1240 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1241 <&p_clk>,
1242 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1243 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1244 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1245 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1246 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1247 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>;
1248
1249 #clock-cells = <1>;
1250 clock-indices = <
1251 R8A7790_CLK_SSI_ALL
1252 R8A7790_CLK_SSI9 R8A7790_CLK_SSI8 R8A7790_CLK_SSI7 R8A7790_CLK_SSI6 R8A7790_CLK_SSI5
1253 R8A7790_CLK_SSI4 R8A7790_CLK_SSI3 R8A7790_CLK_SSI2 R8A7790_CLK_SSI1 R8A7790_CLK_SSI0
1254 R8A7790_CLK_SCU_ALL
1255 R8A7790_CLK_SCU_DVC1 R8A7790_CLK_SCU_DVC0
1256 R8A7790_CLK_SCU_SRC9 R8A7790_CLK_SCU_SRC8 R8A7790_CLK_SCU_SRC7 R8A7790_CLK_SCU_SRC6 R8A7790_CLK_SCU_SRC5
1257 R8A7790_CLK_SCU_SRC4 R8A7790_CLK_SCU_SRC3 R8A7790_CLK_SCU_SRC2 R8A7790_CLK_SCU_SRC1 R8A7790_CLK_SCU_SRC0
1258 >;
1259 clock-output-names =
1260 "ssi-all",
1261 "ssi9", "ssi8", "ssi7", "ssi6", "ssi5",
1262 "ssi4", "ssi3", "ssi2", "ssi1", "ssi0",
1263 "scu-all",
1264 "scu-dvc1", "scu-dvc0",
1265 "scu-src9", "scu-src8", "scu-src7", "scu-src6", "scu-src5",
1266 "scu-src4", "scu-src3", "scu-src2", "scu-src1", "scu-src0";
1267 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001268 };
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001269
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +01001270 qspi: spi@e6b10000 {
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001271 compatible = "renesas,qspi-r8a7790", "renesas,qspi";
1272 reg = <0 0xe6b10000 0 0x2c>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001273 interrupts = <0 184 IRQ_TYPE_LEVEL_HIGH>;
1274 clocks = <&mstp9_clks R8A7790_CLK_QSPI_MOD>;
Geert Uytterhoeven37cf3d62014-08-06 14:59:08 +02001275 dmas = <&dmac0 0x17>, <&dmac0 0x18>;
1276 dma-names = "tx", "rx";
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001277 num-cs = <1>;
1278 #address-cells = <1>;
1279 #size-cells = <0>;
1280 status = "disabled";
1281 };
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001282
1283 msiof0: spi@e6e20000 {
1284 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001285 reg = <0 0xe6e20000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001286 interrupts = <0 156 IRQ_TYPE_LEVEL_HIGH>;
1287 clocks = <&mstp0_clks R8A7790_CLK_MSIOF0>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001288 dmas = <&dmac0 0x51>, <&dmac0 0x52>;
1289 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001290 #address-cells = <1>;
1291 #size-cells = <0>;
1292 status = "disabled";
1293 };
1294
1295 msiof1: spi@e6e10000 {
1296 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001297 reg = <0 0xe6e10000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001298 interrupts = <0 157 IRQ_TYPE_LEVEL_HIGH>;
1299 clocks = <&mstp2_clks R8A7790_CLK_MSIOF1>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001300 dmas = <&dmac0 0x55>, <&dmac0 0x56>;
1301 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001302 #address-cells = <1>;
1303 #size-cells = <0>;
1304 status = "disabled";
1305 };
1306
1307 msiof2: spi@e6e00000 {
1308 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001309 reg = <0 0xe6e00000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001310 interrupts = <0 158 IRQ_TYPE_LEVEL_HIGH>;
1311 clocks = <&mstp2_clks R8A7790_CLK_MSIOF2>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001312 dmas = <&dmac0 0x41>, <&dmac0 0x42>;
1313 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001314 #address-cells = <1>;
1315 #size-cells = <0>;
1316 status = "disabled";
1317 };
1318
1319 msiof3: spi@e6c90000 {
1320 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001321 reg = <0 0xe6c90000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001322 interrupts = <0 159 IRQ_TYPE_LEVEL_HIGH>;
1323 clocks = <&mstp2_clks R8A7790_CLK_MSIOF3>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001324 dmas = <&dmac0 0x45>, <&dmac0 0x46>;
1325 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001326 #address-cells = <1>;
1327 #size-cells = <0>;
1328 status = "disabled";
1329 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001330
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001331 xhci: usb@ee000000 {
1332 compatible = "renesas,xhci-r8a7790";
1333 reg = <0 0xee000000 0 0xc00>;
1334 interrupts = <0 101 IRQ_TYPE_LEVEL_HIGH>;
1335 clocks = <&mstp3_clks R8A7790_CLK_SSUSB>;
1336 phys = <&usb2 1>;
1337 phy-names = "usb";
1338 status = "disabled";
1339 };
1340
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001341 pci0: pci@ee090000 {
1342 compatible = "renesas,pci-r8a7790";
1343 device_type = "pci";
1344 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1345 reg = <0 0xee090000 0 0xc00>,
1346 <0 0xee080000 0 0x1100>;
1347 interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>;
1348 status = "disabled";
1349
1350 bus-range = <0 0>;
1351 #address-cells = <3>;
1352 #size-cells = <2>;
1353 #interrupt-cells = <1>;
1354 ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1355 interrupt-map-mask = <0xff00 0 0 0x7>;
1356 interrupt-map = <0x0000 0 0 1 &gic 0 108 IRQ_TYPE_LEVEL_HIGH
Geert Uytterhoeven517ec802014-06-30 11:49:53 +02001357 0x0800 0 0 1 &gic 0 108 IRQ_TYPE_LEVEL_HIGH
1358 0x1000 0 0 2 &gic 0 108 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001359
1360 usb@0,1 {
1361 reg = <0x800 0 0 0 0>;
1362 device_type = "pci";
1363 phys = <&usb0 0>;
1364 phy-names = "usb";
1365 };
1366
1367 usb@0,2 {
1368 reg = <0x1000 0 0 0 0>;
1369 device_type = "pci";
1370 phys = <&usb0 0>;
1371 phy-names = "usb";
1372 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001373 };
1374
1375 pci1: pci@ee0b0000 {
1376 compatible = "renesas,pci-r8a7790";
1377 device_type = "pci";
1378 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1379 reg = <0 0xee0b0000 0 0xc00>,
1380 <0 0xee0a0000 0 0x1100>;
1381 interrupts = <0 112 IRQ_TYPE_LEVEL_HIGH>;
1382 status = "disabled";
1383
1384 bus-range = <1 1>;
1385 #address-cells = <3>;
1386 #size-cells = <2>;
1387 #interrupt-cells = <1>;
1388 ranges = <0x02000000 0 0xee0a0000 0 0xee0a0000 0 0x00010000>;
1389 interrupt-map-mask = <0xff00 0 0 0x7>;
1390 interrupt-map = <0x0000 0 0 1 &gic 0 112 IRQ_TYPE_LEVEL_HIGH
Geert Uytterhoeven517ec802014-06-30 11:49:53 +02001391 0x0800 0 0 1 &gic 0 112 IRQ_TYPE_LEVEL_HIGH
1392 0x1000 0 0 2 &gic 0 112 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001393 };
1394
1395 pci2: pci@ee0d0000 {
1396 compatible = "renesas,pci-r8a7790";
1397 device_type = "pci";
1398 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1399 reg = <0 0xee0d0000 0 0xc00>,
1400 <0 0xee0c0000 0 0x1100>;
1401 interrupts = <0 113 IRQ_TYPE_LEVEL_HIGH>;
1402 status = "disabled";
1403
1404 bus-range = <2 2>;
1405 #address-cells = <3>;
1406 #size-cells = <2>;
1407 #interrupt-cells = <1>;
1408 ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1409 interrupt-map-mask = <0xff00 0 0 0x7>;
1410 interrupt-map = <0x0000 0 0 1 &gic 0 113 IRQ_TYPE_LEVEL_HIGH
Geert Uytterhoeven517ec802014-06-30 11:49:53 +02001411 0x0800 0 0 1 &gic 0 113 IRQ_TYPE_LEVEL_HIGH
1412 0x1000 0 0 2 &gic 0 113 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001413
1414 usb@0,1 {
1415 reg = <0x800 0 0 0 0>;
1416 device_type = "pci";
1417 phys = <&usb2 0>;
1418 phy-names = "usb";
1419 };
1420
1421 usb@0,2 {
1422 reg = <0x1000 0 0 0 0>;
1423 device_type = "pci";
1424 phys = <&usb2 0>;
1425 phy-names = "usb";
1426 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001427 };
1428
Phil Edworthy745329d2014-06-13 10:37:17 +01001429 pciec: pcie@fe000000 {
1430 compatible = "renesas,pcie-r8a7790";
1431 reg = <0 0xfe000000 0 0x80000>;
1432 #address-cells = <3>;
1433 #size-cells = <2>;
1434 bus-range = <0x00 0xff>;
1435 device_type = "pci";
1436 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
1437 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
1438 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
1439 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1440 /* Map all possible DDR as inbound ranges */
1441 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
1442 0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>;
1443 interrupts = <0 116 IRQ_TYPE_LEVEL_HIGH>,
1444 <0 117 IRQ_TYPE_LEVEL_HIGH>,
1445 <0 118 IRQ_TYPE_LEVEL_HIGH>;
1446 #interrupt-cells = <1>;
1447 interrupt-map-mask = <0 0 0 0>;
1448 interrupt-map = <0 0 0 0 &gic 0 116 IRQ_TYPE_LEVEL_HIGH>;
1449 clocks = <&mstp3_clks R8A7790_CLK_PCIEC>, <&pcie_bus_clk>;
1450 clock-names = "pcie", "pcie_bus";
1451 status = "disabled";
1452 };
1453
Geert Uytterhoevenb694e382015-04-27 14:55:28 +02001454 rcar_sound: sound@ec500000 {
Kuninori Morimotoad632412014-12-17 06:11:52 +00001455 /*
1456 * #sound-dai-cells is required
1457 *
1458 * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
1459 * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
1460 */
Geert Uytterhoeven31078ec2015-01-06 21:01:52 +01001461 compatible = "renesas,rcar_sound-r8a7790", "renesas,rcar_sound-gen2";
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001462 reg = <0 0xec500000 0 0x1000>, /* SCU */
1463 <0 0xec5a0000 0 0x100>, /* ADG */
1464 <0 0xec540000 0 0x1000>, /* SSIU */
Kuninori Morimoto0c602672015-03-10 01:39:39 +00001465 <0 0xec541000 0 0x1280>, /* SSI */
1466 <0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/
1467 reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
Kuninori Morimoto46a158f2015-03-10 01:39:01 +00001468
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001469 clocks = <&mstp10_clks R8A7790_CLK_SSI_ALL>,
1470 <&mstp10_clks R8A7790_CLK_SSI9>, <&mstp10_clks R8A7790_CLK_SSI8>,
1471 <&mstp10_clks R8A7790_CLK_SSI7>, <&mstp10_clks R8A7790_CLK_SSI6>,
1472 <&mstp10_clks R8A7790_CLK_SSI5>, <&mstp10_clks R8A7790_CLK_SSI4>,
1473 <&mstp10_clks R8A7790_CLK_SSI3>, <&mstp10_clks R8A7790_CLK_SSI2>,
1474 <&mstp10_clks R8A7790_CLK_SSI1>, <&mstp10_clks R8A7790_CLK_SSI0>,
1475 <&mstp10_clks R8A7790_CLK_SCU_SRC9>, <&mstp10_clks R8A7790_CLK_SCU_SRC8>,
1476 <&mstp10_clks R8A7790_CLK_SCU_SRC7>, <&mstp10_clks R8A7790_CLK_SCU_SRC6>,
1477 <&mstp10_clks R8A7790_CLK_SCU_SRC5>, <&mstp10_clks R8A7790_CLK_SCU_SRC4>,
1478 <&mstp10_clks R8A7790_CLK_SCU_SRC3>, <&mstp10_clks R8A7790_CLK_SCU_SRC2>,
1479 <&mstp10_clks R8A7790_CLK_SCU_SRC1>, <&mstp10_clks R8A7790_CLK_SCU_SRC0>,
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001480 <&mstp10_clks R8A7790_CLK_SCU_DVC0>, <&mstp10_clks R8A7790_CLK_SCU_DVC1>,
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001481 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, <&m2_clk>;
1482 clock-names = "ssi-all",
1483 "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1484 "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
1485 "src.9", "src.8", "src.7", "src.6", "src.5",
1486 "src.4", "src.3", "src.2", "src.1", "src.0",
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001487 "dvc.0", "dvc.1",
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001488 "clk_a", "clk_b", "clk_c", "clk_i";
1489
1490 status = "disabled";
1491
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001492 rcar_sound,dvc {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001493 dvc0: dvc@0 {
1494 dmas = <&audma0 0xbc>;
1495 dma-names = "tx";
1496 };
1497 dvc1: dvc@1 {
1498 dmas = <&audma0 0xbe>;
1499 dma-names = "tx";
1500 };
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001501 };
1502
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001503 rcar_sound,src {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001504 src0: src@0 {
1505 interrupts = <0 352 IRQ_TYPE_LEVEL_HIGH>;
1506 dmas = <&audma0 0x85>, <&audma1 0x9a>;
1507 dma-names = "rx", "tx";
1508 };
1509 src1: src@1 {
1510 interrupts = <0 353 IRQ_TYPE_LEVEL_HIGH>;
1511 dmas = <&audma0 0x87>, <&audma1 0x9c>;
1512 dma-names = "rx", "tx";
1513 };
1514 src2: src@2 {
1515 interrupts = <0 354 IRQ_TYPE_LEVEL_HIGH>;
1516 dmas = <&audma0 0x89>, <&audma1 0x9e>;
1517 dma-names = "rx", "tx";
1518 };
1519 src3: src@3 {
1520 interrupts = <0 355 IRQ_TYPE_LEVEL_HIGH>;
1521 dmas = <&audma0 0x8b>, <&audma1 0xa0>;
1522 dma-names = "rx", "tx";
1523 };
1524 src4: src@4 {
1525 interrupts = <0 356 IRQ_TYPE_LEVEL_HIGH>;
1526 dmas = <&audma0 0x8d>, <&audma1 0xb0>;
1527 dma-names = "rx", "tx";
1528 };
1529 src5: src@5 {
1530 interrupts = <0 357 IRQ_TYPE_LEVEL_HIGH>;
1531 dmas = <&audma0 0x8f>, <&audma1 0xb2>;
1532 dma-names = "rx", "tx";
1533 };
1534 src6: src@6 {
1535 interrupts = <0 358 IRQ_TYPE_LEVEL_HIGH>;
1536 dmas = <&audma0 0x91>, <&audma1 0xb4>;
1537 dma-names = "rx", "tx";
1538 };
1539 src7: src@7 {
1540 interrupts = <0 359 IRQ_TYPE_LEVEL_HIGH>;
1541 dmas = <&audma0 0x93>, <&audma1 0xb6>;
1542 dma-names = "rx", "tx";
1543 };
1544 src8: src@8 {
1545 interrupts = <0 360 IRQ_TYPE_LEVEL_HIGH>;
1546 dmas = <&audma0 0x95>, <&audma1 0xb8>;
1547 dma-names = "rx", "tx";
1548 };
1549 src9: src@9 {
1550 interrupts = <0 361 IRQ_TYPE_LEVEL_HIGH>;
1551 dmas = <&audma0 0x97>, <&audma1 0xba>;
1552 dma-names = "rx", "tx";
1553 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001554 };
1555
1556 rcar_sound,ssi {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001557 ssi0: ssi@0 {
1558 interrupts = <0 370 IRQ_TYPE_LEVEL_HIGH>;
1559 dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
1560 dma-names = "rx", "tx", "rxu", "txu";
1561 };
1562 ssi1: ssi@1 {
1563 interrupts = <0 371 IRQ_TYPE_LEVEL_HIGH>;
1564 dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
1565 dma-names = "rx", "tx", "rxu", "txu";
1566 };
1567 ssi2: ssi@2 {
1568 interrupts = <0 372 IRQ_TYPE_LEVEL_HIGH>;
1569 dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
1570 dma-names = "rx", "tx", "rxu", "txu";
1571 };
1572 ssi3: ssi@3 {
1573 interrupts = <0 373 IRQ_TYPE_LEVEL_HIGH>;
1574 dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
1575 dma-names = "rx", "tx", "rxu", "txu";
1576 };
1577 ssi4: ssi@4 {
1578 interrupts = <0 374 IRQ_TYPE_LEVEL_HIGH>;
1579 dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
1580 dma-names = "rx", "tx", "rxu", "txu";
1581 };
1582 ssi5: ssi@5 {
1583 interrupts = <0 375 IRQ_TYPE_LEVEL_HIGH>;
1584 dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
1585 dma-names = "rx", "tx", "rxu", "txu";
1586 };
1587 ssi6: ssi@6 {
1588 interrupts = <0 376 IRQ_TYPE_LEVEL_HIGH>;
1589 dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
1590 dma-names = "rx", "tx", "rxu", "txu";
1591 };
1592 ssi7: ssi@7 {
1593 interrupts = <0 377 IRQ_TYPE_LEVEL_HIGH>;
1594 dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
1595 dma-names = "rx", "tx", "rxu", "txu";
1596 };
1597 ssi8: ssi@8 {
1598 interrupts = <0 378 IRQ_TYPE_LEVEL_HIGH>;
1599 dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
1600 dma-names = "rx", "tx", "rxu", "txu";
1601 };
1602 ssi9: ssi@9 {
1603 interrupts = <0 379 IRQ_TYPE_LEVEL_HIGH>;
1604 dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
1605 dma-names = "rx", "tx", "rxu", "txu";
1606 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001607 };
1608 };
Laurent Pinchart70496722015-01-27 11:13:23 +02001609
1610 ipmmu_sy0: mmu@e6280000 {
1611 compatible = "renesas,ipmmu-vmsa";
1612 reg = <0 0xe6280000 0 0x1000>;
1613 interrupts = <0 223 IRQ_TYPE_LEVEL_HIGH>,
1614 <0 224 IRQ_TYPE_LEVEL_HIGH>;
1615 #iommu-cells = <1>;
1616 status = "disabled";
1617 };
1618
1619 ipmmu_sy1: mmu@e6290000 {
1620 compatible = "renesas,ipmmu-vmsa";
1621 reg = <0 0xe6290000 0 0x1000>;
1622 interrupts = <0 225 IRQ_TYPE_LEVEL_HIGH>;
1623 #iommu-cells = <1>;
1624 status = "disabled";
1625 };
1626
1627 ipmmu_ds: mmu@e6740000 {
1628 compatible = "renesas,ipmmu-vmsa";
1629 reg = <0 0xe6740000 0 0x1000>;
1630 interrupts = <0 198 IRQ_TYPE_LEVEL_HIGH>,
1631 <0 199 IRQ_TYPE_LEVEL_HIGH>;
1632 #iommu-cells = <1>;
1633 status = "disabled";
1634 };
1635
1636 ipmmu_mp: mmu@ec680000 {
1637 compatible = "renesas,ipmmu-vmsa";
1638 reg = <0 0xec680000 0 0x1000>;
1639 interrupts = <0 226 IRQ_TYPE_LEVEL_HIGH>;
1640 #iommu-cells = <1>;
1641 status = "disabled";
1642 };
1643
1644 ipmmu_mx: mmu@fe951000 {
1645 compatible = "renesas,ipmmu-vmsa";
1646 reg = <0 0xfe951000 0 0x1000>;
1647 interrupts = <0 222 IRQ_TYPE_LEVEL_HIGH>,
1648 <0 221 IRQ_TYPE_LEVEL_HIGH>;
1649 #iommu-cells = <1>;
1650 status = "disabled";
1651 };
1652
1653 ipmmu_rt: mmu@ffc80000 {
1654 compatible = "renesas,ipmmu-vmsa";
1655 reg = <0 0xffc80000 0 0x1000>;
1656 interrupts = <0 307 IRQ_TYPE_LEVEL_HIGH>;
1657 #iommu-cells = <1>;
1658 status = "disabled";
1659 };
Magnus Damm0468b2d2013-03-28 00:49:34 +09001660};