blob: a4cccd356304662fc52c5efef682723960428195 [file] [log] [blame]
Jingoo Han340cba62013-06-21 16:24:54 +09001/*
Jingoo Han4b1ced82013-07-31 17:14:10 +09002 * Synopsys Designware PCIe host controller driver
Jingoo Han340cba62013-06-21 16:24:54 +09003 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * Author: Jingoo Han <jg1.han@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Jingoo Hanf342d942013-09-06 15:54:59 +090014#include <linux/irq.h>
15#include <linux/irqdomain.h>
Jingoo Han340cba62013-06-21 16:24:54 +090016#include <linux/kernel.h>
Jingoo Han340cba62013-06-21 16:24:54 +090017#include <linux/module.h>
Jingoo Hanf342d942013-09-06 15:54:59 +090018#include <linux/msi.h>
Jingoo Han340cba62013-06-21 16:24:54 +090019#include <linux/of_address.h>
Lucas Stach804f57b2014-03-05 14:25:51 +010020#include <linux/of_pci.h>
Jingoo Han340cba62013-06-21 16:24:54 +090021#include <linux/pci.h>
22#include <linux/pci_regs.h>
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +053023#include <linux/platform_device.h>
Jingoo Han340cba62013-06-21 16:24:54 +090024#include <linux/types.h>
Joao Pinto886bc5c2016-03-10 14:44:35 -060025#include <linux/delay.h>
Jingoo Han340cba62013-06-21 16:24:54 +090026
Jingoo Han4b1ced82013-07-31 17:14:10 +090027#include "pcie-designware.h"
Jingoo Han340cba62013-06-21 16:24:54 +090028
29/* Synopsis specific PCIE configuration registers */
30#define PCIE_PORT_LINK_CONTROL 0x710
31#define PORT_LINK_MODE_MASK (0x3f << 16)
Jingoo Han4b1ced82013-07-31 17:14:10 +090032#define PORT_LINK_MODE_1_LANES (0x1 << 16)
33#define PORT_LINK_MODE_2_LANES (0x3 << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090034#define PORT_LINK_MODE_4_LANES (0x7 << 16)
Zhou Wang5b0f0732015-05-13 14:44:34 +080035#define PORT_LINK_MODE_8_LANES (0xf << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090036
37#define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
38#define PORT_LOGIC_SPEED_CHANGE (0x1 << 17)
Zhou Wanged8b4722015-08-26 11:17:34 +080039#define PORT_LOGIC_LINK_WIDTH_MASK (0x1f << 8)
Jingoo Han4b1ced82013-07-31 17:14:10 +090040#define PORT_LOGIC_LINK_WIDTH_1_LANES (0x1 << 8)
41#define PORT_LOGIC_LINK_WIDTH_2_LANES (0x2 << 8)
42#define PORT_LOGIC_LINK_WIDTH_4_LANES (0x4 << 8)
Zhou Wang5b0f0732015-05-13 14:44:34 +080043#define PORT_LOGIC_LINK_WIDTH_8_LANES (0x8 << 8)
Jingoo Han340cba62013-06-21 16:24:54 +090044
45#define PCIE_MSI_ADDR_LO 0x820
46#define PCIE_MSI_ADDR_HI 0x824
47#define PCIE_MSI_INTR0_ENABLE 0x828
48#define PCIE_MSI_INTR0_MASK 0x82C
49#define PCIE_MSI_INTR0_STATUS 0x830
50
51#define PCIE_ATU_VIEWPORT 0x900
52#define PCIE_ATU_REGION_INBOUND (0x1 << 31)
53#define PCIE_ATU_REGION_OUTBOUND (0x0 << 31)
54#define PCIE_ATU_REGION_INDEX1 (0x1 << 0)
55#define PCIE_ATU_REGION_INDEX0 (0x0 << 0)
56#define PCIE_ATU_CR1 0x904
57#define PCIE_ATU_TYPE_MEM (0x0 << 0)
58#define PCIE_ATU_TYPE_IO (0x2 << 0)
59#define PCIE_ATU_TYPE_CFG0 (0x4 << 0)
60#define PCIE_ATU_TYPE_CFG1 (0x5 << 0)
61#define PCIE_ATU_CR2 0x908
62#define PCIE_ATU_ENABLE (0x1 << 31)
63#define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30)
64#define PCIE_ATU_LOWER_BASE 0x90C
65#define PCIE_ATU_UPPER_BASE 0x910
66#define PCIE_ATU_LIMIT 0x914
67#define PCIE_ATU_LOWER_TARGET 0x918
68#define PCIE_ATU_BUS(x) (((x) & 0xff) << 24)
69#define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19)
70#define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16)
71#define PCIE_ATU_UPPER_TARGET 0x91C
72
Joao Pintodac29e62016-03-10 14:44:44 -060073/* PCIe Port Logic registers */
74#define PLR_OFFSET 0x700
75#define PCIE_PHY_DEBUG_R1 (PLR_OFFSET + 0x2c)
76#define PCIE_PHY_DEBUG_R1_LINK_UP 0x00000010
77
Zhou Wangcbce7902015-10-29 19:57:21 -050078static struct pci_ops dw_pcie_ops;
Jingoo Han340cba62013-06-21 16:24:54 +090079
Gabriele Paoloni4c458522015-10-08 14:27:48 -050080int dw_pcie_cfg_read(void __iomem *addr, int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +090081{
Gabriele Paolonib6b18f52015-10-08 14:27:53 -050082 if ((uintptr_t)addr & (size - 1)) {
83 *val = 0;
84 return PCIBIOS_BAD_REGISTER_NUMBER;
85 }
86
Gabriele Paolonic003ca92015-10-08 14:27:43 -050087 if (size == 4)
88 *val = readl(addr);
Jingoo Han340cba62013-06-21 16:24:54 +090089 else if (size == 2)
Gabriele Paoloni4c458522015-10-08 14:27:48 -050090 *val = readw(addr);
Gabriele Paolonic003ca92015-10-08 14:27:43 -050091 else if (size == 1)
Gabriele Paoloni4c458522015-10-08 14:27:48 -050092 *val = readb(addr);
Gabriele Paolonic003ca92015-10-08 14:27:43 -050093 else {
94 *val = 0;
Jingoo Han340cba62013-06-21 16:24:54 +090095 return PCIBIOS_BAD_REGISTER_NUMBER;
Gabriele Paolonic003ca92015-10-08 14:27:43 -050096 }
Jingoo Han340cba62013-06-21 16:24:54 +090097
98 return PCIBIOS_SUCCESSFUL;
99}
100
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500101int dw_pcie_cfg_write(void __iomem *addr, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900102{
Gabriele Paolonib6b18f52015-10-08 14:27:53 -0500103 if ((uintptr_t)addr & (size - 1))
104 return PCIBIOS_BAD_REGISTER_NUMBER;
105
Jingoo Han340cba62013-06-21 16:24:54 +0900106 if (size == 4)
107 writel(val, addr);
108 else if (size == 2)
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500109 writew(val, addr);
Jingoo Han340cba62013-06-21 16:24:54 +0900110 else if (size == 1)
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500111 writeb(val, addr);
Jingoo Han340cba62013-06-21 16:24:54 +0900112 else
113 return PCIBIOS_BAD_REGISTER_NUMBER;
114
115 return PCIBIOS_SUCCESSFUL;
116}
117
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900118static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900119{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900120 if (pp->ops->readl_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900121 pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900122 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900123 *val = readl(pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900124}
125
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900126static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
Jingoo Han340cba62013-06-21 16:24:54 +0900127{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900128 if (pp->ops->writel_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900129 pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900130 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900131 writel(val, pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900132}
133
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600134static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
135 u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900136{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900137 if (pp->ops->rd_own_conf)
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600138 return pp->ops->rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900139
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600140 return dw_pcie_cfg_read(pp->dbi_base + where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900141}
142
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600143static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
144 u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900145{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900146 if (pp->ops->wr_own_conf)
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600147 return pp->ops->wr_own_conf(pp, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900148
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600149 return dw_pcie_cfg_write(pp->dbi_base + where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900150}
151
Jisheng Zhang63503c82015-04-30 16:22:28 +0800152static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index,
153 int type, u64 cpu_addr, u64 pci_addr, u32 size)
154{
Stanimir Varbanov17209df2015-12-18 14:38:55 +0200155 u32 val;
156
Jisheng Zhang63503c82015-04-30 16:22:28 +0800157 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | index,
158 PCIE_ATU_VIEWPORT);
159 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr), PCIE_ATU_LOWER_BASE);
160 dw_pcie_writel_rc(pp, upper_32_bits(cpu_addr), PCIE_ATU_UPPER_BASE);
161 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr + size - 1),
162 PCIE_ATU_LIMIT);
163 dw_pcie_writel_rc(pp, lower_32_bits(pci_addr), PCIE_ATU_LOWER_TARGET);
164 dw_pcie_writel_rc(pp, upper_32_bits(pci_addr), PCIE_ATU_UPPER_TARGET);
165 dw_pcie_writel_rc(pp, type, PCIE_ATU_CR1);
166 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
Stanimir Varbanov17209df2015-12-18 14:38:55 +0200167
168 /*
169 * Make sure ATU enable takes effect before any subsequent config
170 * and I/O accesses.
171 */
172 dw_pcie_readl_rc(pp, PCIE_ATU_CR2, &val);
Jisheng Zhang63503c82015-04-30 16:22:28 +0800173}
174
Jingoo Hanf342d942013-09-06 15:54:59 +0900175static struct irq_chip dw_msi_irq_chip = {
176 .name = "PCI-MSI",
Thomas Gleixner280510f2014-11-23 12:23:20 +0100177 .irq_enable = pci_msi_unmask_irq,
178 .irq_disable = pci_msi_mask_irq,
179 .irq_mask = pci_msi_mask_irq,
180 .irq_unmask = pci_msi_unmask_irq,
Jingoo Hanf342d942013-09-06 15:54:59 +0900181};
182
183/* MSI int handler */
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100184irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
Jingoo Hanf342d942013-09-06 15:54:59 +0900185{
186 unsigned long val;
Pratyush Anand904d0e72013-10-09 21:32:12 +0900187 int i, pos, irq;
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100188 irqreturn_t ret = IRQ_NONE;
Jingoo Hanf342d942013-09-06 15:54:59 +0900189
190 for (i = 0; i < MAX_MSI_CTRLS; i++) {
191 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
192 (u32 *)&val);
193 if (val) {
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100194 ret = IRQ_HANDLED;
Jingoo Hanf342d942013-09-06 15:54:59 +0900195 pos = 0;
196 while ((pos = find_next_bit(&val, 32, pos)) != 32) {
Pratyush Anand904d0e72013-10-09 21:32:12 +0900197 irq = irq_find_mapping(pp->irq_domain,
198 i * 32 + pos);
Harro Haanca165892013-12-12 19:29:03 +0100199 dw_pcie_wr_own_conf(pp,
200 PCIE_MSI_INTR0_STATUS + i * 12,
201 4, 1 << pos);
Pratyush Anand904d0e72013-10-09 21:32:12 +0900202 generic_handle_irq(irq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900203 pos++;
204 }
205 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900206 }
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100207
208 return ret;
Jingoo Hanf342d942013-09-06 15:54:59 +0900209}
210
211void dw_pcie_msi_init(struct pcie_port *pp)
212{
Lucas Stachc8947fb2015-09-18 13:58:35 -0500213 u64 msi_target;
214
Jingoo Hanf342d942013-09-06 15:54:59 +0900215 pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
Lucas Stachc8947fb2015-09-18 13:58:35 -0500216 msi_target = virt_to_phys((void *)pp->msi_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900217
218 /* program the msi_data */
219 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
Lucas Stachc8947fb2015-09-18 13:58:35 -0500220 (u32)(msi_target & 0xffffffff));
221 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4,
222 (u32)(msi_target >> 32 & 0xffffffff));
Jingoo Hanf342d942013-09-06 15:54:59 +0900223}
224
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400225static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
226{
227 unsigned int res, bit, val;
228
229 res = (irq / 32) * 12;
230 bit = irq % 32;
231 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
232 val &= ~(1 << bit);
233 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
234}
235
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100236static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
Jingoo Han58275f2f2013-12-27 09:30:25 +0900237 unsigned int nvec, unsigned int pos)
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100238{
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400239 unsigned int i;
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100240
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700241 for (i = 0; i < nvec; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100242 irq_set_msi_desc_off(irq_base, i, NULL);
Jingoo Han58275f2f2013-12-27 09:30:25 +0900243 /* Disable corresponding interrupt on MSI controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400244 if (pp->ops->msi_clear_irq)
245 pp->ops->msi_clear_irq(pp, pos + i);
246 else
247 dw_pcie_msi_clear_irq(pp, pos + i);
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100248 }
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200249
250 bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100251}
252
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400253static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
254{
255 unsigned int res, bit, val;
256
257 res = (irq / 32) * 12;
258 bit = irq % 32;
259 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
260 val |= 1 << bit;
261 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
262}
263
Jingoo Hanf342d942013-09-06 15:54:59 +0900264static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
265{
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200266 int irq, pos0, i;
Zhou Wangcbce7902015-10-29 19:57:21 -0500267 struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(desc);
Jingoo Hanf342d942013-09-06 15:54:59 +0900268
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200269 pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
270 order_base_2(no_irqs));
271 if (pos0 < 0)
272 goto no_valid_irq;
Jingoo Hanf342d942013-09-06 15:54:59 +0900273
Pratyush Anand904d0e72013-10-09 21:32:12 +0900274 irq = irq_find_mapping(pp->irq_domain, pos0);
275 if (!irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900276 goto no_valid_irq;
277
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100278 /*
279 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
280 * descs so there is no need to allocate descs here. We can therefore
281 * assume that if irq_find_mapping above returns non-zero, then the
282 * descs are also successfully allocated.
283 */
284
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700285 for (i = 0; i < no_irqs; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100286 if (irq_set_msi_desc_off(irq, i, desc) != 0) {
287 clear_irq_range(pp, irq, i, pos0);
288 goto no_valid_irq;
289 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900290 /*Enable corresponding interrupt in MSI interrupt controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400291 if (pp->ops->msi_set_irq)
292 pp->ops->msi_set_irq(pp, pos0 + i);
293 else
294 dw_pcie_msi_set_irq(pp, pos0 + i);
Jingoo Hanf342d942013-09-06 15:54:59 +0900295 }
296
297 *pos = pos0;
Lucas Stach79707372015-09-18 13:58:35 -0500298 desc->nvec_used = no_irqs;
299 desc->msi_attrib.multiple = order_base_2(no_irqs);
300
Jingoo Hanf342d942013-09-06 15:54:59 +0900301 return irq;
302
303no_valid_irq:
304 *pos = pos0;
305 return -ENOSPC;
306}
307
Lucas Stachea643e12015-09-18 13:58:35 -0500308static void dw_msi_setup_msg(struct pcie_port *pp, unsigned int irq, u32 pos)
Jingoo Hanf342d942013-09-06 15:54:59 +0900309{
Jingoo Hanf342d942013-09-06 15:54:59 +0900310 struct msi_msg msg;
Lucas Stachc8947fb2015-09-18 13:58:35 -0500311 u64 msi_target;
Jingoo Hanf342d942013-09-06 15:54:59 +0900312
Minghuan Lian450e3442014-09-23 22:28:58 +0800313 if (pp->ops->get_msi_addr)
Lucas Stachc8947fb2015-09-18 13:58:35 -0500314 msi_target = pp->ops->get_msi_addr(pp);
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400315 else
Lucas Stachc8947fb2015-09-18 13:58:35 -0500316 msi_target = virt_to_phys((void *)pp->msi_data);
317
318 msg.address_lo = (u32)(msi_target & 0xffffffff);
319 msg.address_hi = (u32)(msi_target >> 32 & 0xffffffff);
Minghuan Lian24832b42014-09-23 22:28:59 +0800320
321 if (pp->ops->get_msi_data)
322 msg.data = pp->ops->get_msi_data(pp, pos);
323 else
324 msg.data = pos;
325
Jiang Liu83a18912014-11-09 23:10:34 +0800326 pci_write_msi_msg(irq, &msg);
Lucas Stachea643e12015-09-18 13:58:35 -0500327}
328
329static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
330 struct msi_desc *desc)
331{
332 int irq, pos;
Zhou Wangcbce7902015-10-29 19:57:21 -0500333 struct pcie_port *pp = pdev->bus->sysdata;
Lucas Stachea643e12015-09-18 13:58:35 -0500334
335 if (desc->msi_attrib.is_msix)
336 return -EINVAL;
337
338 irq = assign_irq(1, desc, &pos);
339 if (irq < 0)
340 return irq;
341
342 dw_msi_setup_msg(pp, irq, pos);
Jingoo Hanf342d942013-09-06 15:54:59 +0900343
344 return 0;
345}
346
Lucas Stach79707372015-09-18 13:58:35 -0500347static int dw_msi_setup_irqs(struct msi_controller *chip, struct pci_dev *pdev,
348 int nvec, int type)
349{
350#ifdef CONFIG_PCI_MSI
351 int irq, pos;
352 struct msi_desc *desc;
Zhou Wangcbce7902015-10-29 19:57:21 -0500353 struct pcie_port *pp = pdev->bus->sysdata;
Lucas Stach79707372015-09-18 13:58:35 -0500354
355 /* MSI-X interrupts are not supported */
356 if (type == PCI_CAP_ID_MSIX)
357 return -EINVAL;
358
359 WARN_ON(!list_is_singular(&pdev->dev.msi_list));
360 desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);
361
362 irq = assign_irq(nvec, desc, &pos);
363 if (irq < 0)
364 return irq;
365
366 dw_msi_setup_msg(pp, irq, pos);
367
368 return 0;
369#else
370 return -EINVAL;
371#endif
372}
373
Yijing Wangc2791b82014-11-11 17:45:45 -0700374static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900375{
Lucas Stach91f8ae82014-09-30 18:36:26 +0200376 struct irq_data *data = irq_get_irq_data(irq);
Jiang Liuc391f262015-06-01 16:05:41 +0800377 struct msi_desc *msi = irq_data_get_msi_desc(data);
Zhou Wangcbce7902015-10-29 19:57:21 -0500378 struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(msi);
Lucas Stach91f8ae82014-09-30 18:36:26 +0200379
380 clear_irq_range(pp, irq, 1, data->hwirq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900381}
382
Yijing Wangc2791b82014-11-11 17:45:45 -0700383static struct msi_controller dw_pcie_msi_chip = {
Jingoo Hanf342d942013-09-06 15:54:59 +0900384 .setup_irq = dw_msi_setup_irq,
Lucas Stach79707372015-09-18 13:58:35 -0500385 .setup_irqs = dw_msi_setup_irqs,
Jingoo Hanf342d942013-09-06 15:54:59 +0900386 .teardown_irq = dw_msi_teardown_irq,
387};
388
Joao Pinto886bc5c2016-03-10 14:44:35 -0600389int dw_pcie_wait_for_link(struct pcie_port *pp)
390{
391 int retries;
392
393 /* check if the link is up or not */
394 for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
395 if (dw_pcie_link_up(pp)) {
396 dev_info(pp->dev, "link up\n");
397 return 0;
398 }
399 usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
400 }
401
402 dev_err(pp->dev, "phy link never came up\n");
403
404 return -ETIMEDOUT;
405}
406
Jingoo Han4b1ced82013-07-31 17:14:10 +0900407int dw_pcie_link_up(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900408{
Joao Pintodac29e62016-03-10 14:44:44 -0600409 u32 val;
410
Jingoo Han4b1ced82013-07-31 17:14:10 +0900411 if (pp->ops->link_up)
412 return pp->ops->link_up(pp);
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600413
Joao Pintodac29e62016-03-10 14:44:44 -0600414 val = readl(pp->dbi_base + PCIE_PHY_DEBUG_R1);
415 return val & PCIE_PHY_DEBUG_R1_LINK_UP;
Jingoo Han340cba62013-06-21 16:24:54 +0900416}
417
Jingoo Hanf342d942013-09-06 15:54:59 +0900418static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
419 irq_hw_number_t hwirq)
420{
421 irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
422 irq_set_chip_data(irq, domain->host_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900423
424 return 0;
425}
426
427static const struct irq_domain_ops msi_domain_ops = {
428 .map = dw_pcie_msi_map,
429};
430
Matwey V. Kornilova43f32d2015-02-19 20:41:48 +0300431int dw_pcie_host_init(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900432{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900433 struct device_node *np = pp->dev->of_node;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530434 struct platform_device *pdev = to_platform_device(pp->dev);
Zhou Wangcbce7902015-10-29 19:57:21 -0500435 struct pci_bus *bus, *child;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530436 struct resource *cfg_res;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500437 u32 val;
438 int i, ret;
Zhou Wang0021d222015-10-29 19:57:06 -0500439 LIST_HEAD(res);
440 struct resource_entry *win;
Jingoo Hanf342d942013-09-06 15:54:59 +0900441
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530442 cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
443 if (cfg_res) {
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600444 pp->cfg0_size = resource_size(cfg_res)/2;
445 pp->cfg1_size = resource_size(cfg_res)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530446 pp->cfg0_base = cfg_res->start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600447 pp->cfg1_base = cfg_res->start + pp->cfg0_size;
Murali Karicheri0f414212015-07-21 17:54:11 -0400448 } else if (!pp->va_cfg0_base) {
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530449 dev_err(pp->dev, "missing *config* reg space\n");
450 }
451
Zhou Wang0021d222015-10-29 19:57:06 -0500452 ret = of_pci_get_host_bridge_resources(np, 0, 0xff, &res, &pp->io_base);
453 if (ret)
454 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900455
456 /* Get the I/O and memory ranges from DT */
Zhou Wang0021d222015-10-29 19:57:06 -0500457 resource_list_for_each_entry(win, &res) {
458 switch (resource_type(win->res)) {
459 case IORESOURCE_IO:
460 pp->io = win->res;
461 pp->io->name = "I/O";
462 pp->io_size = resource_size(pp->io);
463 pp->io_bus_addr = pp->io->start - win->offset;
Zhou Wangcbce7902015-10-29 19:57:21 -0500464 ret = pci_remap_iospace(pp->io, pp->io_base);
465 if (ret) {
466 dev_warn(pp->dev, "error %d: failed to map resource %pR\n",
467 ret, pp->io);
468 continue;
469 }
Zhou Wang0021d222015-10-29 19:57:06 -0500470 break;
471 case IORESOURCE_MEM:
472 pp->mem = win->res;
473 pp->mem->name = "MEM";
474 pp->mem_size = resource_size(pp->mem);
475 pp->mem_bus_addr = pp->mem->start - win->offset;
476 break;
477 case 0:
478 pp->cfg = win->res;
479 pp->cfg0_size = resource_size(pp->cfg)/2;
480 pp->cfg1_size = resource_size(pp->cfg)/2;
481 pp->cfg0_base = pp->cfg->start;
482 pp->cfg1_base = pp->cfg->start + pp->cfg0_size;
483 break;
484 case IORESOURCE_BUS:
485 pp->busn = win->res;
486 break;
487 default:
488 continue;
Jingoo Han340cba62013-06-21 16:24:54 +0900489 }
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200490 }
491
Jingoo Han4b1ced82013-07-31 17:14:10 +0900492 if (!pp->dbi_base) {
Zhou Wang0021d222015-10-29 19:57:06 -0500493 pp->dbi_base = devm_ioremap(pp->dev, pp->cfg->start,
494 resource_size(pp->cfg));
Jingoo Han4b1ced82013-07-31 17:14:10 +0900495 if (!pp->dbi_base) {
496 dev_err(pp->dev, "error with ioremap\n");
497 return -ENOMEM;
498 }
Jingoo Han340cba62013-06-21 16:24:54 +0900499 }
Jingoo Han340cba62013-06-21 16:24:54 +0900500
Zhou Wang0021d222015-10-29 19:57:06 -0500501 pp->mem_base = pp->mem->start;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900502
Jingoo Han4b1ced82013-07-31 17:14:10 +0900503 if (!pp->va_cfg0_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400504 pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600505 pp->cfg0_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400506 if (!pp->va_cfg0_base) {
507 dev_err(pp->dev, "error with ioremap in function\n");
508 return -ENOMEM;
509 }
Jingoo Han340cba62013-06-21 16:24:54 +0900510 }
Murali Karicherib14a3d12014-07-23 14:54:51 -0400511
Jingoo Han4b1ced82013-07-31 17:14:10 +0900512 if (!pp->va_cfg1_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400513 pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600514 pp->cfg1_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400515 if (!pp->va_cfg1_base) {
516 dev_err(pp->dev, "error with ioremap\n");
517 return -ENOMEM;
518 }
Jingoo Han4b1ced82013-07-31 17:14:10 +0900519 }
Jingoo Han340cba62013-06-21 16:24:54 +0900520
Gabriele Paoloni907fce02015-09-29 00:03:10 +0800521 ret = of_property_read_u32(np, "num-lanes", &pp->lanes);
522 if (ret)
523 pp->lanes = 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900524
Jingoo Hanf342d942013-09-06 15:54:59 +0900525 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400526 if (!pp->ops->msi_host_init) {
527 pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
528 MAX_MSI_IRQS, &msi_domain_ops,
529 &dw_pcie_msi_chip);
530 if (!pp->irq_domain) {
531 dev_err(pp->dev, "irq domain init failed\n");
532 return -ENXIO;
533 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900534
Murali Karicherib14a3d12014-07-23 14:54:51 -0400535 for (i = 0; i < MAX_MSI_IRQS; i++)
536 irq_create_mapping(pp->irq_domain, i);
537 } else {
538 ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
539 if (ret < 0)
540 return ret;
541 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900542 }
543
Jingoo Han4b1ced82013-07-31 17:14:10 +0900544 if (pp->ops->host_init)
545 pp->ops->host_init(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900546
Jisheng Zhangdd193922016-01-07 14:12:38 +0800547 /*
548 * If the platform provides ->rd_other_conf, it means the platform
549 * uses its own address translation component rather than ATU, so
550 * we should not program the ATU here.
551 */
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800552 if (!pp->ops->rd_other_conf)
553 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500554 PCIE_ATU_TYPE_MEM, pp->mem_base,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800555 pp->mem_bus_addr, pp->mem_size);
556
Jingoo Han4b1ced82013-07-31 17:14:10 +0900557 dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);
558
559 /* program correct class for RC */
560 dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);
561
562 dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
563 val |= PORT_LOGIC_SPEED_CHANGE;
564 dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);
565
Zhou Wangcbce7902015-10-29 19:57:21 -0500566 pp->root_bus_nr = pp->busn->start;
567 if (IS_ENABLED(CONFIG_PCI_MSI)) {
568 bus = pci_scan_root_bus_msi(pp->dev, pp->root_bus_nr,
569 &dw_pcie_ops, pp, &res,
570 &dw_pcie_msi_chip);
571 dw_pcie_msi_chip.dev = pp->dev;
572 } else
573 bus = pci_scan_root_bus(pp->dev, pp->root_bus_nr, &dw_pcie_ops,
574 pp, &res);
575 if (!bus)
576 return -ENOMEM;
577
578 if (pp->ops->scan_bus)
579 pp->ops->scan_bus(pp);
580
581#ifdef CONFIG_ARM
582 /* support old dtbs that incorrectly describe IRQs */
583 pci_fixup_irqs(pci_common_swizzle, of_irq_parse_and_map_pci);
Yijing Wang0815f952014-11-11 15:38:07 -0700584#endif
585
Lorenzo Pieralisied00c832016-01-29 11:29:32 +0000586 pci_bus_size_bridges(bus);
587 pci_bus_assign_resources(bus);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900588
Lorenzo Pieralisied00c832016-01-29 11:29:32 +0000589 list_for_each_entry(child, &bus->children, node)
590 pcie_bus_configure_settings(child);
Jingoo Han340cba62013-06-21 16:24:54 +0900591
Zhou Wangcbce7902015-10-29 19:57:21 -0500592 pci_bus_add_devices(bus);
Jingoo Han340cba62013-06-21 16:24:54 +0900593 return 0;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900594}
Jingoo Han340cba62013-06-21 16:24:54 +0900595
Jingoo Han4b1ced82013-07-31 17:14:10 +0900596static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
597 u32 devfn, int where, int size, u32 *val)
598{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800599 int ret, type;
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500600 u32 busdev, cfg_size;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800601 u64 cpu_addr;
602 void __iomem *va_cfg_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900603
Bjorn Helgaas67de2dc2016-01-05 15:56:30 -0600604 if (pp->ops->rd_other_conf)
605 return pp->ops->rd_other_conf(pp, bus, devfn, where, size, val);
606
Jingoo Han4b1ced82013-07-31 17:14:10 +0900607 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
608 PCIE_ATU_FUNC(PCI_FUNC(devfn));
Jingoo Han4b1ced82013-07-31 17:14:10 +0900609
610 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800611 type = PCIE_ATU_TYPE_CFG0;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500612 cpu_addr = pp->cfg0_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800613 cfg_size = pp->cfg0_size;
614 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900615 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800616 type = PCIE_ATU_TYPE_CFG1;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500617 cpu_addr = pp->cfg1_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800618 cfg_size = pp->cfg1_size;
619 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900620 }
621
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800622 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
623 type, cpu_addr,
624 busdev, cfg_size);
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500625 ret = dw_pcie_cfg_read(va_cfg_base + where, size, val);
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800626 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500627 PCIE_ATU_TYPE_IO, pp->io_base,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800628 pp->io_bus_addr, pp->io_size);
629
Jingoo Han340cba62013-06-21 16:24:54 +0900630 return ret;
631}
632
Jingoo Han4b1ced82013-07-31 17:14:10 +0900633static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
634 u32 devfn, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900635{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800636 int ret, type;
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500637 u32 busdev, cfg_size;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800638 u64 cpu_addr;
639 void __iomem *va_cfg_base;
Jingoo Han340cba62013-06-21 16:24:54 +0900640
Bjorn Helgaas67de2dc2016-01-05 15:56:30 -0600641 if (pp->ops->wr_other_conf)
642 return pp->ops->wr_other_conf(pp, bus, devfn, where, size, val);
643
Jingoo Han4b1ced82013-07-31 17:14:10 +0900644 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
645 PCIE_ATU_FUNC(PCI_FUNC(devfn));
Jingoo Han340cba62013-06-21 16:24:54 +0900646
Jingoo Han4b1ced82013-07-31 17:14:10 +0900647 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800648 type = PCIE_ATU_TYPE_CFG0;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500649 cpu_addr = pp->cfg0_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800650 cfg_size = pp->cfg0_size;
651 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900652 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800653 type = PCIE_ATU_TYPE_CFG1;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500654 cpu_addr = pp->cfg1_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800655 cfg_size = pp->cfg1_size;
656 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900657 }
658
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800659 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
660 type, cpu_addr,
661 busdev, cfg_size);
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500662 ret = dw_pcie_cfg_write(va_cfg_base + where, size, val);
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800663 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500664 PCIE_ATU_TYPE_IO, pp->io_base,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800665 pp->io_bus_addr, pp->io_size);
666
Jingoo Han4b1ced82013-07-31 17:14:10 +0900667 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900668}
669
Jingoo Han4b1ced82013-07-31 17:14:10 +0900670static int dw_pcie_valid_config(struct pcie_port *pp,
671 struct pci_bus *bus, int dev)
Jingoo Han340cba62013-06-21 16:24:54 +0900672{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900673 /* If there is no link, then there is no device */
674 if (bus->number != pp->root_bus_nr) {
675 if (!dw_pcie_link_up(pp))
676 return 0;
677 }
Jingoo Han340cba62013-06-21 16:24:54 +0900678
Jingoo Han4b1ced82013-07-31 17:14:10 +0900679 /* access only one slot on each root port */
680 if (bus->number == pp->root_bus_nr && dev > 0)
681 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900682
683 /*
Jingoo Han4b1ced82013-07-31 17:14:10 +0900684 * do not read more than one device on the bus directly attached
685 * to RC's (Virtual Bridge's) DS side.
Jingoo Han340cba62013-06-21 16:24:54 +0900686 */
Jingoo Han4b1ced82013-07-31 17:14:10 +0900687 if (bus->primary == pp->root_bus_nr && dev > 0)
Jingoo Han340cba62013-06-21 16:24:54 +0900688 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900689
690 return 1;
691}
692
Jingoo Han4b1ced82013-07-31 17:14:10 +0900693static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
694 int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900695{
Zhou Wangcbce7902015-10-29 19:57:21 -0500696 struct pcie_port *pp = bus->sysdata;
Jingoo Han340cba62013-06-21 16:24:54 +0900697
Jingoo Han4b1ced82013-07-31 17:14:10 +0900698 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
699 *val = 0xffffffff;
700 return PCIBIOS_DEVICE_NOT_FOUND;
701 }
702
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600703 if (bus->number == pp->root_bus_nr)
704 return dw_pcie_rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900705
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600706 return dw_pcie_rd_other_conf(pp, bus, devfn, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900707}
Jingoo Han4b1ced82013-07-31 17:14:10 +0900708
709static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
710 int where, int size, u32 val)
711{
Zhou Wangcbce7902015-10-29 19:57:21 -0500712 struct pcie_port *pp = bus->sysdata;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900713
Jingoo Han4b1ced82013-07-31 17:14:10 +0900714 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
715 return PCIBIOS_DEVICE_NOT_FOUND;
716
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600717 if (bus->number == pp->root_bus_nr)
718 return dw_pcie_wr_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900719
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600720 return dw_pcie_wr_other_conf(pp, bus, devfn, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900721}
722
723static struct pci_ops dw_pcie_ops = {
724 .read = dw_pcie_rd_conf,
725 .write = dw_pcie_wr_conf,
726};
727
Jingoo Han4b1ced82013-07-31 17:14:10 +0900728void dw_pcie_setup_rc(struct pcie_port *pp)
729{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900730 u32 val;
731 u32 membase;
732 u32 memlimit;
733
Mohit Kumar66c5c342014-04-14 14:22:54 -0600734 /* set the number of lanes */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900735 dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900736 val &= ~PORT_LINK_MODE_MASK;
737 switch (pp->lanes) {
738 case 1:
739 val |= PORT_LINK_MODE_1_LANES;
740 break;
741 case 2:
742 val |= PORT_LINK_MODE_2_LANES;
743 break;
744 case 4:
745 val |= PORT_LINK_MODE_4_LANES;
746 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800747 case 8:
748 val |= PORT_LINK_MODE_8_LANES;
749 break;
Gabriele Paoloni907fce02015-09-29 00:03:10 +0800750 default:
751 dev_err(pp->dev, "num-lanes %u: invalid value\n", pp->lanes);
752 return;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900753 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900754 dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900755
756 /* set link width speed control register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900757 dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900758 val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
759 switch (pp->lanes) {
760 case 1:
761 val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
762 break;
763 case 2:
764 val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
765 break;
766 case 4:
767 val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
768 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800769 case 8:
770 val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
771 break;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900772 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900773 dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900774
775 /* setup RC BARs */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900776 dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
Mohit Kumardbffdd62014-02-19 17:34:35 +0530777 dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900778
779 /* setup interrupt pins */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900780 dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900781 val &= 0xffff00ff;
782 val |= 0x00000100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900783 dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900784
785 /* setup bus numbers */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900786 dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900787 val &= 0xff000000;
788 val |= 0x00010100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900789 dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900790
791 /* setup memory base, memory limit */
792 membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600793 memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900794 val = memlimit | membase;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900795 dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900796
797 /* setup command register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900798 dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900799 val &= 0xffff0000;
800 val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
801 PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900802 dw_pcie_writel_rc(pp, val, PCI_COMMAND);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900803}
Jingoo Han340cba62013-06-21 16:24:54 +0900804
805MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
Jingoo Han4b1ced82013-07-31 17:14:10 +0900806MODULE_DESCRIPTION("Designware PCIe host controller driver");
Jingoo Han340cba62013-06-21 16:24:54 +0900807MODULE_LICENSE("GPL v2");