blob: 47eebd8041539c94155be0e4ad70fa137aaa1539 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
26#ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
27#define DEBUG
28#endif
29
30#ifdef DEBUG
31extern unsigned int dss_debug;
32#ifdef DSS_SUBSYS_NAME
33#define DSSDBG(format, ...) \
34 if (dss_debug) \
35 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
36 ## __VA_ARGS__)
37#else
38#define DSSDBG(format, ...) \
39 if (dss_debug) \
40 printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
41#endif
42
43#ifdef DSS_SUBSYS_NAME
44#define DSSDBGF(format, ...) \
45 if (dss_debug) \
46 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
47 ": %s(" format ")\n", \
48 __func__, \
49 ## __VA_ARGS__)
50#else
51#define DSSDBGF(format, ...) \
52 if (dss_debug) \
53 printk(KERN_DEBUG "omapdss: " \
54 ": %s(" format ")\n", \
55 __func__, \
56 ## __VA_ARGS__)
57#endif
58
59#else /* DEBUG */
60#define DSSDBG(format, ...)
61#define DSSDBGF(format, ...)
62#endif
63
64
65#ifdef DSS_SUBSYS_NAME
66#define DSSERR(format, ...) \
67 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
68 ## __VA_ARGS__)
69#else
70#define DSSERR(format, ...) \
71 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
72#endif
73
74#ifdef DSS_SUBSYS_NAME
75#define DSSINFO(format, ...) \
76 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
77 ## __VA_ARGS__)
78#else
79#define DSSINFO(format, ...) \
80 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
81#endif
82
83#ifdef DSS_SUBSYS_NAME
84#define DSSWARN(format, ...) \
85 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
86 ## __VA_ARGS__)
87#else
88#define DSSWARN(format, ...) \
89 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
90#endif
91
92/* OMAP TRM gives bitfields as start:end, where start is the higher bit
93 number. For example 7:0 */
94#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
95#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
96#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
97#define FLD_MOD(orig, val, start, end) \
98 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
99
Archit Taneja569969d2011-08-22 17:41:57 +0530100enum dss_io_pad_mode {
101 DSS_IO_PAD_MODE_RESET,
102 DSS_IO_PAD_MODE_RFBI,
103 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200104};
105
Mythri P K7ed024a2011-03-09 16:31:38 +0530106enum dss_hdmi_venc_clk_source_select {
107 DSS_VENC_TV_CLK = 0,
108 DSS_HDMI_M_PCLK = 1,
109};
110
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530111enum dss_dsi_content_type {
112 DSS_DSI_CONTENT_DCS,
113 DSS_DSI_CONTENT_GENERIC,
114};
115
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200116struct dss_clock_info {
117 /* rates that we get with dividers below */
118 unsigned long fck;
119
120 /* dividers */
121 u16 fck_div;
122};
123
124struct dispc_clock_info {
125 /* rates that we get with dividers below */
126 unsigned long lck;
127 unsigned long pck;
128
129 /* dividers */
130 u16 lck_div;
131 u16 pck_div;
132};
133
134struct dsi_clock_info {
135 /* rates that we get with dividers below */
136 unsigned long fint;
137 unsigned long clkin4ddr;
138 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600139 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
140 * OMAP4: PLLx_CLK1 */
141 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
142 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200143 unsigned long lp_clk;
144
145 /* dividers */
146 u16 regn;
147 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600148 u16 regm_dispc; /* OMAP3: REGM3
149 * OMAP4: REGM4 */
150 u16 regm_dsi; /* OMAP3: REGM4
151 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200152 u16 lp_clk_div;
153
154 u8 highfreq;
Archit Taneja1bb47832011-02-24 14:17:30 +0530155 bool use_sys_clk;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200156};
157
158struct seq_file;
159struct platform_device;
160
161/* core */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200162struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200163struct regulator *dss_get_vdds_dsi(void);
164struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200165
166/* display */
167int dss_suspend_all_devices(void);
168int dss_resume_all_devices(void);
169void dss_disable_all_devices(void);
170
171void dss_init_device(struct platform_device *pdev,
172 struct omap_dss_device *dssdev);
173void dss_uninit_device(struct platform_device *pdev,
174 struct omap_dss_device *dssdev);
175bool dss_use_replication(struct omap_dss_device *dssdev,
176 enum omap_color_mode mode);
177void default_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300178 u32 fifo_size, u32 burst_size,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200179 u32 *fifo_low, u32 *fifo_high);
180
181/* manager */
182int dss_init_overlay_managers(struct platform_device *pdev);
183void dss_uninit_overlay_managers(struct platform_device *pdev);
184int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
185void dss_setup_partial_planes(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +0300186 u16 *x, u16 *y, u16 *w, u16 *h,
187 bool enlarge_update_area);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200188void dss_start_update(struct omap_dss_device *dssdev);
189
190/* overlay */
191void dss_init_overlays(struct platform_device *pdev);
192void dss_uninit_overlays(struct platform_device *pdev);
193int dss_check_overlay(struct omap_overlay *ovl, struct omap_dss_device *dssdev);
194void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
195#ifdef L4_EXAMPLE
196void dss_overlay_setup_l4_manager(struct omap_overlay_manager *mgr);
197#endif
198void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
199
200/* DSS */
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000201int dss_init_platform_driver(void);
202void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200203
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300204int dss_runtime_get(void);
205void dss_runtime_put(void);
206
Mythri P K7ed024a2011-03-09 16:31:38 +0530207void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300208enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530209const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000210void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200211
212void dss_dump_regs(struct seq_file *s);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000213#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
214void dss_debug_dump_clocks(struct seq_file *s);
215#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200216
217void dss_sdi_init(u8 datapairs);
218int dss_sdi_enable(void);
219void dss_sdi_disable(void);
220
Archit Taneja89a35e52011-04-12 13:52:23 +0530221void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530222void dss_select_dsi_clk_source(int dsi_module,
223 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600224void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530225 enum omap_dss_clk_source clk_src);
226enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530227enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530228enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200229
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200230void dss_set_venc_output(enum omap_dss_venc_type type);
231void dss_set_dac_pwrdn_bgz(bool enable);
232
233unsigned long dss_get_dpll4_rate(void);
234int dss_calc_clock_rates(struct dss_clock_info *cinfo);
235int dss_set_clock_div(struct dss_clock_info *cinfo);
236int dss_get_clock_div(struct dss_clock_info *cinfo);
237int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
238 struct dss_clock_info *dss_cinfo,
239 struct dispc_clock_info *dispc_cinfo);
240
241/* SDI */
Jani Nikula368a1482010-05-07 11:58:41 +0200242#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200243int sdi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200244void sdi_exit(void);
245int sdi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200246#else
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200247static inline int sdi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200248{
249 return 0;
250}
251static inline void sdi_exit(void)
252{
253}
254#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200255
256/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200257#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530258
259struct dentry;
260struct file_operations;
261
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000262int dsi_init_platform_driver(void);
263void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200264
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300265int dsi_runtime_get(struct platform_device *dsidev);
266void dsi_runtime_put(struct platform_device *dsidev);
267
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200268void dsi_dump_clocks(struct seq_file *s);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530269void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
270 const struct file_operations *debug_fops);
271void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
272 const struct file_operations *debug_fops);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200273
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200274int dsi_init_display(struct omap_dss_device *display);
275void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530276u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
277
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530278unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
279int dsi_pll_set_clock_div(struct platform_device *dsidev,
280 struct dsi_clock_info *cinfo);
281int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
282 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200283 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530284int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
285 bool enable_hsdiv);
286void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200287void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300288 u32 fifo_size, u32 burst_size,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200289 u32 *fifo_low, u32 *fifo_high);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530290void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
291void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
292struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200293#else
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000294static inline int dsi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200295{
296 return 0;
297}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000298static inline void dsi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200299{
300}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300301static inline int dsi_runtime_get(struct platform_device *dsidev)
302{
303 return 0;
304}
305static inline void dsi_runtime_put(struct platform_device *dsidev)
306{
307}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530308static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
309{
310 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
311 return 0;
312}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530313static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600314{
315 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
316 return 0;
317}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300318static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
319 struct dsi_clock_info *cinfo)
320{
321 WARN("%s: DSI not compiled in\n", __func__);
322 return -ENODEV;
323}
324static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
325 bool is_tft, unsigned long req_pck,
326 struct dsi_clock_info *dsi_cinfo,
327 struct dispc_clock_info *dispc_cinfo)
328{
329 WARN("%s: DSI not compiled in\n", __func__);
330 return -ENODEV;
331}
332static inline int dsi_pll_init(struct platform_device *dsidev,
333 bool enable_hsclk, bool enable_hsdiv)
334{
335 WARN("%s: DSI not compiled in\n", __func__);
336 return -ENODEV;
337}
338static inline void dsi_pll_uninit(struct platform_device *dsidev,
339 bool disconnect_lanes)
340{
341}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530342static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300343{
344}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530345static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300346{
347}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530348static inline struct platform_device *dsi_get_dsidev_from_id(int module)
349{
350 WARN("%s: DSI not compiled in, returning platform device as NULL\n",
351 __func__);
352 return NULL;
353}
Jani Nikula368a1482010-05-07 11:58:41 +0200354#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200355
356/* DPI */
Jani Nikula368a1482010-05-07 11:58:41 +0200357#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200358int dpi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200359void dpi_exit(void);
360int dpi_init_display(struct omap_dss_device *dssdev);
Jani Nikula368a1482010-05-07 11:58:41 +0200361#else
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200362static inline int dpi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200363{
364 return 0;
365}
366static inline void dpi_exit(void)
367{
368}
369#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200370
371/* DISPC */
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000372int dispc_init_platform_driver(void);
373void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200374void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200375void dispc_dump_irqs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200376void dispc_dump_regs(struct seq_file *s);
377void dispc_irq_handler(void);
378void dispc_fake_vsync_irq(void);
379
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300380int dispc_runtime_get(void);
381void dispc_runtime_put(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200382
383void dispc_enable_sidle(void);
384void dispc_disable_sidle(void);
385
386void dispc_lcd_enable_signal_polarity(bool act_high);
387void dispc_lcd_enable_signal(bool enable);
388void dispc_pck_free_enable(bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200389void dispc_set_digit_size(u16 width, u16 height);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300390void dispc_enable_fifomerge(bool enable);
391void dispc_enable_gamma_table(bool enable);
392void dispc_set_loadmode(enum omap_dss_load_mode mode);
393
394bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
395unsigned long dispc_fclk_rate(void);
396void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
397 struct dispc_clock_info *cinfo);
398int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
399 struct dispc_clock_info *cinfo);
400
401
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300402u32 dispc_ovl_get_fifo_size(enum omap_plane plane);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300403u32 dispc_ovl_get_burst_size(enum omap_plane plane);
Archit Tanejaa4273b72011-09-14 11:10:10 +0530404int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Archit Tanejac3d925292011-09-14 11:52:54 +0530405 bool ilace, enum omap_channel channel, bool replication,
406 u32 fifo_low, u32 fifo_high);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300407int dispc_ovl_enable(enum omap_plane plane, bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200408
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300409
410void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
411void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
412void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable);
413void dispc_mgr_set_cpr_coef(enum omap_channel channel,
414 struct omap_dss_cpr_coefs *coefs);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300415bool dispc_mgr_go_busy(enum omap_channel channel);
416void dispc_mgr_go(enum omap_channel channel);
417void dispc_mgr_enable(enum omap_channel channel, bool enable);
418bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
Archit Taneja569969d2011-08-22 17:41:57 +0530419void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
420void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300421void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
422void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000423 enum omap_lcd_display_type type);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300424void dispc_mgr_set_default_color(enum omap_channel channel, u32 color);
425u32 dispc_mgr_get_default_color(enum omap_channel channel);
426void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200427 enum omap_dss_trans_key_type type,
428 u32 trans_key);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300429void dispc_mgr_get_trans_key(enum omap_channel ch,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200430 enum omap_dss_trans_key_type *type,
431 u32 *trans_key);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300432void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable);
433void dispc_mgr_enable_alpha_blending(enum omap_channel ch, bool enable);
434bool dispc_mgr_trans_key_enabled(enum omap_channel ch);
435bool dispc_mgr_alpha_blending_enabled(enum omap_channel ch);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300436void dispc_mgr_set_lcd_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000437 struct omap_video_timings *timings);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300438void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000439 enum omap_panel_config config, u8 acbi, u8 acb);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300440unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
441unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300442int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000443 struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300444int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000445 struct dispc_clock_info *cinfo);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200446
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200447/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200448#ifdef CONFIG_OMAP2_DSS_VENC
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000449int venc_init_platform_driver(void);
450void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200451void venc_dump_regs(struct seq_file *s);
452int venc_init_display(struct omap_dss_device *display);
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530453unsigned long venc_get_pixel_clock(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200454#else
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000455static inline int venc_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200456{
457 return 0;
458}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000459static inline void venc_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200460{
461}
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530462static inline unsigned long venc_get_pixel_clock(void)
463{
464 WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
465 return 0;
466}
Jani Nikula368a1482010-05-07 11:58:41 +0200467#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200468
Mythri P Kc3198a52011-03-12 12:04:27 +0530469/* HDMI */
470#ifdef CONFIG_OMAP4_DSS_HDMI
471int hdmi_init_platform_driver(void);
472void hdmi_uninit_platform_driver(void);
473int hdmi_init_display(struct omap_dss_device *dssdev);
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530474unsigned long hdmi_get_pixel_clock(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530475#else
476static inline int hdmi_init_display(struct omap_dss_device *dssdev)
477{
478 return 0;
479}
480static inline int hdmi_init_platform_driver(void)
481{
482 return 0;
483}
484static inline void hdmi_uninit_platform_driver(void)
485{
486}
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530487static inline unsigned long hdmi_get_pixel_clock(void)
488{
489 WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
490 return 0;
491}
Mythri P Kc3198a52011-03-12 12:04:27 +0530492#endif
493int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
494void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
495void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
496int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
497 struct omap_video_timings *timings);
Tomi Valkeinen47024562011-08-25 17:12:56 +0300498int omapdss_hdmi_read_edid(u8 *buf, int len);
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300499bool omapdss_hdmi_detect(void);
Mythri P K70be8322011-03-10 15:48:48 +0530500int hdmi_panel_init(void);
501void hdmi_panel_exit(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530502
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200503/* RFBI */
Jani Nikula368a1482010-05-07 11:58:41 +0200504#ifdef CONFIG_OMAP2_DSS_RFBI
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000505int rfbi_init_platform_driver(void);
506void rfbi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200507void rfbi_dump_regs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200508int rfbi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200509#else
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000510static inline int rfbi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200511{
512 return 0;
513}
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000514static inline void rfbi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200515{
516}
517#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200518
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200519
520#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
521static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
522{
523 int b;
524 for (b = 0; b < 32; ++b) {
525 if (irqstatus & (1 << b))
526 irq_arr[b]++;
527 }
528}
529#endif
530
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200531#endif