blob: af432b191255030a7c8fda2be849be0a75620482 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2007-2009 Texas Instruments
Tony Lindgren646e3ed2008-10-06 15:49:36 +03008 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
Tony Lindgren1dbae812005-11-10 14:26:51 +000019#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Paul Walmsley2f135ea2009-06-19 19:08:25 -060023#include <linux/clk.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024
Tony Lindgren120db2c2006-04-02 17:46:27 +010025#include <asm/tlb.h>
Tony Lindgren120db2c2006-04-02 17:46:27 +010026#include <asm/mach/map.h>
27
Tony Lindgren45c3eb72012-11-30 08:41:50 -080028#include <linux/omap-dma.h>
Tony Lindgren646e3ed2008-10-06 15:49:36 +030029
Tony Lindgrendc843282012-10-03 11:23:43 -070030#include "omap_hwmod.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070031#include "soc.h"
Tony Lindgrenee0839c2012-02-24 10:34:35 -080032#include "iomap.h"
33#include "voltage.h"
34#include "powerdomain.h"
35#include "clockdomain.h"
36#include "common.h"
Vaibhav Hiremathe30384a2012-05-29 15:26:41 +053037#include "clock.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070038#include "clock2xxx.h"
Paul Walmsley657ebfa2010-02-22 22:09:20 -070039#include "clock3xxx.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070040#include "clock44xx.h"
Tony Lindgren1d5aef42012-10-03 16:36:40 -070041#include "omap-pm.h"
Paul Walmsley3e6ece12012-10-17 00:46:45 +000042#include "sdrc.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060043#include "control.h"
Tony Lindgren3d82cbb2012-10-15 12:50:46 -070044#include "serial.h"
Tony Lindgrenbf027ca2012-10-29 13:54:06 -070045#include "sram.h"
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -060046#include "cm2xxx.h"
47#include "cm3xxx.h"
Paul Walmsleyd9a16f92012-10-29 20:57:39 -060048#include "prm.h"
49#include "cm.h"
50#include "prcm_mpu44xx.h"
51#include "prminst44xx.h"
52#include "cminst44xx.h"
Paul Walmsley63a293e2012-11-21 16:15:16 -070053#include "prm2xxx.h"
54#include "prm3xxx.h"
55#include "prm44xx.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000056
Tony Lindgren1dbae812005-11-10 14:26:51 +000057/*
Tero Kristocfa96672013-10-22 11:53:02 +030058 * omap_clk_soc_init: points to a function that does the SoC-specific
Rajendra Nayakff931c82013-03-21 16:34:52 +053059 * clock initializations
60 */
Tero Kristocfa96672013-10-22 11:53:02 +030061static int (*omap_clk_soc_init)(void);
Rajendra Nayakff931c82013-03-21 16:34:52 +053062
63/*
Tony Lindgren1dbae812005-11-10 14:26:51 +000064 * The machine specific code may provide the extra mapping besides the
65 * default mapping provided here.
66 */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030067
Tony Lindgrene48f8142012-03-06 11:49:22 -080068#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030069static struct map_desc omap24xx_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000070 {
71 .virtual = L3_24XX_VIRT,
72 .pfn = __phys_to_pfn(L3_24XX_PHYS),
73 .length = L3_24XX_SIZE,
74 .type = MT_DEVICE
75 },
Kyungmin Park09f21ed2008-02-20 15:30:06 -080076 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030077 .virtual = L4_24XX_VIRT,
78 .pfn = __phys_to_pfn(L4_24XX_PHYS),
79 .length = L4_24XX_SIZE,
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080080 .type = MT_DEVICE
81 },
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030082};
83
Tony Lindgren59b479e2011-01-27 16:39:40 -080084#ifdef CONFIG_SOC_OMAP2420
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030085static struct map_desc omap242x_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000086 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070087 .virtual = DSP_MEM_2420_VIRT,
88 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
89 .length = DSP_MEM_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080090 .type = MT_DEVICE
91 },
92 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070093 .virtual = DSP_IPI_2420_VIRT,
94 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
95 .length = DSP_IPI_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080096 .type = MT_DEVICE
97 },
98 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070099 .virtual = DSP_MMU_2420_VIRT,
100 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
101 .length = DSP_MMU_2420_SIZE,
Tony Lindgren1dbae812005-11-10 14:26:51 +0000102 .type = MT_DEVICE
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300103 },
Tony Lindgren1dbae812005-11-10 14:26:51 +0000104};
105
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300106#endif
107
Tony Lindgren59b479e2011-01-27 16:39:40 -0800108#ifdef CONFIG_SOC_OMAP2430
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300109static struct map_desc omap243x_io_desc[] __initdata = {
110 {
111 .virtual = L4_WK_243X_VIRT,
112 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
113 .length = L4_WK_243X_SIZE,
114 .type = MT_DEVICE
115 },
116 {
117 .virtual = OMAP243X_GPMC_VIRT,
118 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
119 .length = OMAP243X_GPMC_SIZE,
120 .type = MT_DEVICE
121 },
122 {
123 .virtual = OMAP243X_SDRC_VIRT,
124 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
125 .length = OMAP243X_SDRC_SIZE,
126 .type = MT_DEVICE
127 },
128 {
129 .virtual = OMAP243X_SMS_VIRT,
130 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
131 .length = OMAP243X_SMS_SIZE,
132 .type = MT_DEVICE
133 },
134};
135#endif
136#endif
137
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800138#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300139static struct map_desc omap34xx_io_desc[] __initdata = {
140 {
141 .virtual = L3_34XX_VIRT,
142 .pfn = __phys_to_pfn(L3_34XX_PHYS),
143 .length = L3_34XX_SIZE,
144 .type = MT_DEVICE
145 },
146 {
147 .virtual = L4_34XX_VIRT,
148 .pfn = __phys_to_pfn(L4_34XX_PHYS),
149 .length = L4_34XX_SIZE,
150 .type = MT_DEVICE
151 },
152 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300153 .virtual = OMAP34XX_GPMC_VIRT,
154 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
155 .length = OMAP34XX_GPMC_SIZE,
156 .type = MT_DEVICE
157 },
158 {
159 .virtual = OMAP343X_SMS_VIRT,
160 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
161 .length = OMAP343X_SMS_SIZE,
162 .type = MT_DEVICE
163 },
164 {
165 .virtual = OMAP343X_SDRC_VIRT,
166 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
167 .length = OMAP343X_SDRC_SIZE,
168 .type = MT_DEVICE
169 },
170 {
171 .virtual = L4_PER_34XX_VIRT,
172 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
173 .length = L4_PER_34XX_SIZE,
174 .type = MT_DEVICE
175 },
176 {
177 .virtual = L4_EMU_34XX_VIRT,
178 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
179 .length = L4_EMU_34XX_SIZE,
180 .type = MT_DEVICE
181 },
182};
183#endif
Hemant Pedanekar01001712011-02-16 08:31:39 -0800184
Kevin Hilman33959552012-05-10 11:10:07 -0700185#ifdef CONFIG_SOC_TI81XX
Hemant Pedanekara9203602011-12-13 10:46:44 -0800186static struct map_desc omapti81xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800187 {
188 .virtual = L4_34XX_VIRT,
189 .pfn = __phys_to_pfn(L4_34XX_PHYS),
190 .length = L4_34XX_SIZE,
191 .type = MT_DEVICE
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800192 }
193};
194#endif
195
Afzal Mohammedaddb1542013-05-27 20:06:13 +0530196#if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800197static struct map_desc omapam33xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800198 {
199 .virtual = L4_34XX_VIRT,
200 .pfn = __phys_to_pfn(L4_34XX_PHYS),
201 .length = L4_34XX_SIZE,
202 .type = MT_DEVICE
203 },
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800204 {
205 .virtual = L4_WK_AM33XX_VIRT,
206 .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
207 .length = L4_WK_AM33XX_SIZE,
208 .type = MT_DEVICE
209 }
Hemant Pedanekar01001712011-02-16 08:31:39 -0800210};
211#endif
212
Santosh Shilimkar44169072009-05-28 14:16:04 -0700213#ifdef CONFIG_ARCH_OMAP4
214static struct map_desc omap44xx_io_desc[] __initdata = {
215 {
216 .virtual = L3_44XX_VIRT,
217 .pfn = __phys_to_pfn(L3_44XX_PHYS),
218 .length = L3_44XX_SIZE,
219 .type = MT_DEVICE,
220 },
221 {
222 .virtual = L4_44XX_VIRT,
223 .pfn = __phys_to_pfn(L4_44XX_PHYS),
224 .length = L4_44XX_SIZE,
225 .type = MT_DEVICE,
226 },
227 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700228 .virtual = L4_PER_44XX_VIRT,
229 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
230 .length = L4_PER_44XX_SIZE,
231 .type = MT_DEVICE,
232 },
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700233#ifdef CONFIG_OMAP4_ERRATA_I688
234 {
235 .virtual = OMAP4_SRAM_VA,
236 .pfn = __phys_to_pfn(OMAP4_SRAM_PA),
237 .length = PAGE_SIZE,
Russell King2e2c9de2013-10-24 10:26:40 +0100238 .type = MT_MEMORY_RW_SO,
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700239 },
240#endif
241
Santosh Shilimkar44169072009-05-28 14:16:04 -0700242};
243#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300244
R Sricharana3a93842013-07-03 11:52:04 +0530245#if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
R Sricharan05e152c2012-06-05 16:21:32 +0530246static struct map_desc omap54xx_io_desc[] __initdata = {
247 {
248 .virtual = L3_54XX_VIRT,
249 .pfn = __phys_to_pfn(L3_54XX_PHYS),
250 .length = L3_54XX_SIZE,
251 .type = MT_DEVICE,
252 },
253 {
254 .virtual = L4_54XX_VIRT,
255 .pfn = __phys_to_pfn(L4_54XX_PHYS),
256 .length = L4_54XX_SIZE,
257 .type = MT_DEVICE,
258 },
259 {
260 .virtual = L4_WK_54XX_VIRT,
261 .pfn = __phys_to_pfn(L4_WK_54XX_PHYS),
262 .length = L4_WK_54XX_SIZE,
263 .type = MT_DEVICE,
264 },
265 {
266 .virtual = L4_PER_54XX_VIRT,
267 .pfn = __phys_to_pfn(L4_PER_54XX_PHYS),
268 .length = L4_PER_54XX_SIZE,
269 .type = MT_DEVICE,
270 },
Santosh Shilimkar1348bbf2013-02-15 18:05:49 +0530271#ifdef CONFIG_OMAP4_ERRATA_I688
272 {
273 .virtual = OMAP4_SRAM_VA,
274 .pfn = __phys_to_pfn(OMAP4_SRAM_PA),
275 .length = PAGE_SIZE,
Russell King2e2c9de2013-10-24 10:26:40 +0100276 .type = MT_MEMORY_RW_SO,
Santosh Shilimkar1348bbf2013-02-15 18:05:49 +0530277 },
278#endif
R Sricharan05e152c2012-06-05 16:21:32 +0530279};
280#endif
281
Tony Lindgren59b479e2011-01-27 16:39:40 -0800282#ifdef CONFIG_SOC_OMAP2420
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600283void __init omap242x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800284{
285 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
286 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800287}
288#endif
289
Tony Lindgren59b479e2011-01-27 16:39:40 -0800290#ifdef CONFIG_SOC_OMAP2430
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600291void __init omap243x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800292{
293 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
294 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800295}
296#endif
297
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800298#ifdef CONFIG_ARCH_OMAP3
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600299void __init omap3_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800300{
301 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800302}
303#endif
304
Kevin Hilman33959552012-05-10 11:10:07 -0700305#ifdef CONFIG_SOC_TI81XX
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600306void __init ti81xx_map_io(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800307{
Hemant Pedanekara9203602011-12-13 10:46:44 -0800308 iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
Hemant Pedanekar01001712011-02-16 08:31:39 -0800309}
310#endif
311
Afzal Mohammedaddb1542013-05-27 20:06:13 +0530312#if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600313void __init am33xx_map_io(void)
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800314{
315 iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800316}
317#endif
318
319#ifdef CONFIG_ARCH_OMAP4
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600320void __init omap4_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800321{
322 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +0530323 omap_barriers_init();
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800324}
325#endif
326
R Sricharana3a93842013-07-03 11:52:04 +0530327#if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600328void __init omap5_map_io(void)
R Sricharan05e152c2012-06-05 16:21:32 +0530329{
330 iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
Santosh Shilimkar1348bbf2013-02-15 18:05:49 +0530331 omap_barriers_init();
R Sricharan05e152c2012-06-05 16:21:32 +0530332}
333#endif
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600334/*
335 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
336 *
337 * Sets the CORE DPLL3 M2 divider to the same value that it's at
338 * currently. This has the effect of setting the SDRC SDRAM AC timing
339 * registers to the values currently defined by the kernel. Currently
340 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
341 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
342 * or passes along the return value of clk_set_rate().
343 */
344static int __init _omap2_init_reprogram_sdrc(void)
345{
346 struct clk *dpll3_m2_ck;
347 int v = -EINVAL;
348 long rate;
349
350 if (!cpu_is_omap34xx())
351 return 0;
352
353 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
Aaro Koskinene281f7e2010-11-30 14:17:58 +0000354 if (IS_ERR(dpll3_m2_ck))
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600355 return -EINVAL;
356
357 rate = clk_get_rate(dpll3_m2_ck);
358 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
359 v = clk_set_rate(dpll3_m2_ck, rate);
360 if (v)
361 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
362
363 clk_put(dpll3_m2_ck);
364
365 return v;
366}
367
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700368static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
369{
370 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
371}
372
Tony Lindgren7b250af2011-10-04 18:26:28 -0700373static void __init omap_hwmod_init_postsetup(void)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100374{
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700375 u8 postsetup_state;
376
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700377 /* Set the default postsetup state for all hwmods */
378#ifdef CONFIG_PM_RUNTIME
379 postsetup_state = _HWMOD_STATE_IDLE;
380#else
381 postsetup_state = _HWMOD_STATE_ENABLED;
382#endif
383 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200384
Kevin Hilman53da4ce2010-12-09 09:13:48 -0600385 omap_pm_if_early_init();
Paul Walmsley48057342010-12-21 15:25:10 -0700386}
387
Arnd Bergmann069d0a72013-07-05 16:20:17 +0200388static void __init __maybe_unused omap_common_late_init(void)
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200389{
390 omap_mux_late_init();
391 omap2_common_pm_late_init();
Ruslan Bilovol6770b212013-02-14 13:55:24 +0200392 omap_soc_device_init();
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200393}
394
Paul Walmsley16110792012-01-25 12:57:46 -0700395#ifdef CONFIG_SOC_OMAP2420
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700396void __init omap2420_init_early(void)
397{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600398 omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
399 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
400 OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
401 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE),
402 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600403 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE));
404 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530405 omap2xxx_check_revision();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700406 omap2xxx_prm_init();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600407 omap2xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700408 omap2xxx_voltagedomains_init();
409 omap242x_powerdomains_init();
410 omap242x_clockdomains_init();
411 omap2420_hwmod_init();
412 omap_hwmod_init_postsetup();
Tero Kristocfa96672013-10-22 11:53:02 +0300413 omap_clk_soc_init = omap2420_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700414}
Shawn Guobbd707a2012-04-26 16:06:50 +0800415
416void __init omap2420_init_late(void)
417{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200418 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800419 omap2_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530420 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800421}
Paul Walmsley16110792012-01-25 12:57:46 -0700422#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700423
Paul Walmsley16110792012-01-25 12:57:46 -0700424#ifdef CONFIG_SOC_OMAP2430
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700425void __init omap2430_init_early(void)
426{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600427 omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
428 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
429 OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
430 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE),
431 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600432 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE));
433 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530434 omap2xxx_check_revision();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700435 omap2xxx_prm_init();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600436 omap2xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700437 omap2xxx_voltagedomains_init();
438 omap243x_powerdomains_init();
439 omap243x_clockdomains_init();
440 omap2430_hwmod_init();
441 omap_hwmod_init_postsetup();
Tero Kristocfa96672013-10-22 11:53:02 +0300442 omap_clk_soc_init = omap2430_clk_init;
Tony Lindgren7b250af2011-10-04 18:26:28 -0700443}
Shawn Guobbd707a2012-04-26 16:06:50 +0800444
445void __init omap2430_init_late(void)
446{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200447 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800448 omap2_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530449 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800450}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530451#endif
Tony Lindgren7b250af2011-10-04 18:26:28 -0700452
453/*
454 * Currently only board-omap3beagle.c should call this because of the
455 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
456 */
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530457#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren7b250af2011-10-04 18:26:28 -0700458void __init omap3_init_early(void)
459{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600460 omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
461 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
462 OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
463 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE),
464 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600465 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE));
466 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530467 omap3xxx_check_revision();
468 omap3xxx_check_features();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700469 omap3xxx_prm_init();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600470 omap3xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700471 omap3xxx_voltagedomains_init();
472 omap3xxx_powerdomains_init();
473 omap3xxx_clockdomains_init();
474 omap3xxx_hwmod_init();
475 omap_hwmod_init_postsetup();
Tero Kristocfa96672013-10-22 11:53:02 +0300476 omap_clk_soc_init = omap3xxx_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700477}
478
479void __init omap3430_init_early(void)
480{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700481 omap3_init_early();
Tero Kristo3e049152013-08-02 14:32:30 +0300482 if (of_have_populated_dt())
483 omap_clk_soc_init = omap3430_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700484}
485
486void __init omap35xx_init_early(void)
487{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700488 omap3_init_early();
Tero Kristo3e049152013-08-02 14:32:30 +0300489 if (of_have_populated_dt())
490 omap_clk_soc_init = omap3430_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700491}
492
493void __init omap3630_init_early(void)
494{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700495 omap3_init_early();
Tero Kristo3e049152013-08-02 14:32:30 +0300496 if (of_have_populated_dt())
497 omap_clk_soc_init = omap3630_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700498}
499
500void __init am35xx_init_early(void)
501{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700502 omap3_init_early();
Tero Kristo3e049152013-08-02 14:32:30 +0300503 if (of_have_populated_dt())
504 omap_clk_soc_init = am35xx_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700505}
506
Hemant Pedanekara9203602011-12-13 10:46:44 -0800507void __init ti81xx_init_early(void)
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700508{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600509 omap2_set_globals_tap(OMAP343X_CLASS,
510 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
511 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE),
512 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600513 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE));
514 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530515 omap3xxx_check_revision();
516 ti81xx_check_features();
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700517 omap3xxx_voltagedomains_init();
518 omap3xxx_powerdomains_init();
519 omap3xxx_clockdomains_init();
520 omap3xxx_hwmod_init();
521 omap_hwmod_init_postsetup();
Tero Kristo3e049152013-08-02 14:32:30 +0300522 if (of_have_populated_dt())
523 omap_clk_soc_init = ti81xx_dt_clk_init;
524 else
525 omap_clk_soc_init = omap3xxx_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700526}
Shawn Guobbd707a2012-04-26 16:06:50 +0800527
528void __init omap3_init_late(void)
529{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200530 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800531 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530532 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800533}
534
535void __init omap3430_init_late(void)
536{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200537 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800538 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530539 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800540}
541
542void __init omap35xx_init_late(void)
543{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200544 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800545 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530546 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800547}
548
549void __init omap3630_init_late(void)
550{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200551 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800552 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530553 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800554}
555
556void __init am35xx_init_late(void)
557{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200558 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800559 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530560 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800561}
562
563void __init ti81xx_init_late(void)
564{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200565 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800566 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530567 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800568}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530569#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700570
Afzal Mohammed08f30982012-05-11 00:38:49 +0530571#ifdef CONFIG_SOC_AM33XX
572void __init am33xx_init_early(void)
573{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600574 omap2_set_globals_tap(AM335X_CLASS,
575 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
576 omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
577 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600578 omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE));
579 omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE), NULL);
Afzal Mohammed08f30982012-05-11 00:38:49 +0530580 omap3xxx_check_revision();
Vaibhav Hiremath7bcad172013-05-17 15:43:41 +0530581 am33xx_check_features();
Vaibhav Hiremath3f0ea762012-06-18 00:47:27 -0600582 am33xx_powerdomains_init();
Vaibhav Hiremath9c80f3a2012-06-18 00:47:27 -0600583 am33xx_clockdomains_init();
Vaibhav Hirematha2cfc502012-07-25 13:51:13 -0600584 am33xx_hwmod_init();
585 omap_hwmod_init_postsetup();
Tero Kristo149c09d2013-07-19 11:37:17 +0300586 omap_clk_soc_init = am33xx_dt_clk_init;
Afzal Mohammed08f30982012-05-11 00:38:49 +0530587}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500588
589void __init am33xx_init_late(void)
590{
591 omap_common_late_init();
592}
Afzal Mohammed08f30982012-05-11 00:38:49 +0530593#endif
594
Afzal Mohammedc5107022013-05-27 20:06:23 +0530595#ifdef CONFIG_SOC_AM43XX
596void __init am43xx_init_early(void)
597{
598 omap2_set_globals_tap(AM335X_CLASS,
599 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
600 omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
601 NULL);
602 omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM43XX_PRCM_BASE));
603 omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM43XX_PRCM_BASE), NULL);
Ambresh K8835cf62013-10-12 15:46:37 +0530604 omap_prm_base_init();
605 omap_cm_base_init();
Afzal Mohammedc5107022013-05-27 20:06:23 +0530606 omap3xxx_check_revision();
Ambresh K8835cf62013-10-12 15:46:37 +0530607 am43xx_powerdomains_init();
608 am43xx_clockdomains_init();
609 am43xx_hwmod_init();
610 omap_hwmod_init_postsetup();
Tero Kristod22031e2013-11-21 16:49:59 +0200611 omap_clk_soc_init = am43xx_dt_clk_init;
Afzal Mohammedc5107022013-05-27 20:06:23 +0530612}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500613
614void __init am43xx_init_late(void)
615{
616 omap_common_late_init();
617}
Afzal Mohammedc5107022013-05-27 20:06:23 +0530618#endif
619
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530620#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700621void __init omap4430_init_early(void)
622{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600623 omap2_set_globals_tap(OMAP443X_CLASS,
624 OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
625 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE),
626 OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE));
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600627 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE));
628 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE),
629 OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE));
630 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
631 omap_prm_base_init();
632 omap_cm_base_init();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530633 omap4xxx_check_revision();
634 omap4xxx_check_features();
Nishanth Menonde70af42014-01-20 14:06:37 -0600635 omap4_pm_init_early();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700636 omap44xx_prm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700637 omap44xx_voltagedomains_init();
638 omap44xx_powerdomains_init();
639 omap44xx_clockdomains_init();
640 omap44xx_hwmod_init();
641 omap_hwmod_init_postsetup();
Tero Kristoc8c88d82013-07-18 16:04:00 +0300642 omap_clk_soc_init = omap4xxx_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700643}
Shawn Guobbd707a2012-04-26 16:06:50 +0800644
645void __init omap4430_init_late(void)
646{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200647 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800648 omap4_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530649 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800650}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530651#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700652
R Sricharan05e152c2012-06-05 16:21:32 +0530653#ifdef CONFIG_SOC_OMAP5
654void __init omap5_init_early(void)
655{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600656 omap2_set_globals_tap(OMAP54XX_CLASS,
657 OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
658 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
659 OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE));
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600660 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE));
661 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE),
662 OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE));
663 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
664 omap_prm_base_init();
665 omap_cm_base_init();
Santosh Shilimkare4020aa2013-05-29 12:38:12 -0400666 omap44xx_prm_init();
R Sricharan05e152c2012-06-05 16:21:32 +0530667 omap5xxx_check_revision();
Santosh Shilimkare4020aa2013-05-29 12:38:12 -0400668 omap54xx_voltagedomains_init();
669 omap54xx_powerdomains_init();
670 omap54xx_clockdomains_init();
671 omap54xx_hwmod_init();
672 omap_hwmod_init_postsetup();
Tero Kristocfa96672013-10-22 11:53:02 +0300673 omap_clk_soc_init = omap5xxx_dt_clk_init;
R Sricharan05e152c2012-06-05 16:21:32 +0530674}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500675
676void __init omap5_init_late(void)
677{
678 omap_common_late_init();
679}
R Sricharan05e152c2012-06-05 16:21:32 +0530680#endif
681
R Sricharana3a93842013-07-03 11:52:04 +0530682#ifdef CONFIG_SOC_DRA7XX
683void __init dra7xx_init_early(void)
684{
685 omap2_set_globals_tap(-1, OMAP2_L4_IO_ADDRESS(DRA7XX_TAP_BASE));
686 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
687 OMAP2_L4_IO_ADDRESS(DRA7XX_CTRL_BASE));
688 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE));
689 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(DRA7XX_CM_CORE_AON_BASE),
690 OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE));
691 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
692 omap_prm_base_init();
693 omap_cm_base_init();
Ambresh K7de516a2013-08-23 04:05:08 -0600694 omap44xx_prm_init();
695 dra7xx_powerdomains_init();
696 dra7xx_clockdomains_init();
697 dra7xx_hwmod_init();
698 omap_hwmod_init_postsetup();
Tero Kristof1cf4982013-08-29 11:35:43 +0300699 omap_clk_soc_init = dra7xx_dt_clk_init;
R Sricharana3a93842013-07-03 11:52:04 +0530700}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500701
702void __init dra7xx_init_late(void)
703{
704 omap_common_late_init();
705}
R Sricharana3a93842013-07-03 11:52:04 +0530706#endif
707
708
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700709void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
Paul Walmsley48057342010-12-21 15:25:10 -0700710 struct omap_sdrc_params *sdrc_cs1)
711{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700712 omap_sram_init();
713
Hemant Pedanekar01001712011-02-16 08:31:39 -0800714 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
Kevin Hilmanaa4b1f62010-03-10 17:16:31 +0000715 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
716 _omap2_init_reprogram_sdrc();
717 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000718}
Tero Kristocfa96672013-10-22 11:53:02 +0300719
720int __init omap_clk_init(void)
721{
722 int ret = 0;
723
724 if (!omap_clk_soc_init)
725 return 0;
726
727 ret = of_prcm_init();
728 if (!ret)
729 ret = omap_clk_soc_init();
730
731 return ret;
732}