blob: 8f36750379ce99072e0e91a20c2c1c45e9277a9a [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
31/* HDMI/DVI modes ignore everything but the last 2 items. So we share
32 * them for both DP and FDI transports, allowing those ports to
33 * automatically adapt to HDMI connections as well
34 */
35static const u32 hsw_ddi_translations_dp[] = {
36 0x00FFFFFF, 0x0006000E, /* DP parameters */
37 0x00D75FFF, 0x0005000A,
38 0x00C30FFF, 0x00040006,
39 0x80AAAFFF, 0x000B0000,
40 0x00FFFFFF, 0x0005000A,
41 0x00D75FFF, 0x000C0004,
42 0x80C30FFF, 0x000B0000,
43 0x00FFFFFF, 0x00040006,
44 0x80D75FFF, 0x000B0000,
Eugeni Dodonov45244b82012-05-09 15:37:20 -030045};
46
47static const u32 hsw_ddi_translations_fdi[] = {
48 0x00FFFFFF, 0x0007000E, /* FDI parameters */
49 0x00D75FFF, 0x000F000A,
50 0x00C30FFF, 0x00060006,
51 0x00AAAFFF, 0x001E0000,
52 0x00FFFFFF, 0x000F000A,
53 0x00D75FFF, 0x00160004,
54 0x00C30FFF, 0x001E0000,
55 0x00FFFFFF, 0x00060006,
56 0x00D75FFF, 0x001E0000,
Paulo Zanoni6acab152013-09-12 17:06:24 -030057};
58
59static const u32 hsw_ddi_translations_hdmi[] = {
60 /* Idx NT mV diff T mV diff db */
61 0x00FFFFFF, 0x0006000E, /* 0: 400 400 0 */
62 0x00E79FFF, 0x000E000C, /* 1: 400 500 2 */
63 0x00D75FFF, 0x0005000A, /* 2: 400 600 3.5 */
64 0x00FFFFFF, 0x0005000A, /* 3: 600 600 0 */
65 0x00E79FFF, 0x001D0007, /* 4: 600 750 2 */
66 0x00D75FFF, 0x000C0004, /* 5: 600 900 3.5 */
67 0x00FFFFFF, 0x00040006, /* 6: 800 800 0 */
68 0x80E79FFF, 0x00030002, /* 7: 800 1000 2 */
69 0x00FFFFFF, 0x00140005, /* 8: 850 850 0 */
70 0x00FFFFFF, 0x000C0004, /* 9: 900 900 0 */
71 0x00FFFFFF, 0x001C0003, /* 10: 950 950 0 */
72 0x80FFFFFF, 0x00030002, /* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030073};
74
Paulo Zanoni300644c2013-11-02 21:07:42 -070075static const u32 bdw_ddi_translations_edp[] = {
Damien Lespiaue1b22732013-12-03 13:46:58 +000076 0x00FFFFFF, 0x00000012, /* eDP parameters */
Paulo Zanoni300644c2013-11-02 21:07:42 -070077 0x00EBAFFF, 0x00020011,
78 0x00C71FFF, 0x0006000F,
Paulo Zanoni9576c272014-06-13 18:45:40 -030079 0x00AAAFFF, 0x000E000A,
Paulo Zanoni300644c2013-11-02 21:07:42 -070080 0x00FFFFFF, 0x00020011,
81 0x00DB6FFF, 0x0005000F,
82 0x00BEEFFF, 0x000A000C,
83 0x00FFFFFF, 0x0005000F,
84 0x00DB6FFF, 0x000A000C,
Paulo Zanoni300644c2013-11-02 21:07:42 -070085 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
86};
87
Art Runyane58623c2013-11-02 21:07:41 -070088static const u32 bdw_ddi_translations_dp[] = {
89 0x00FFFFFF, 0x0007000E, /* DP parameters */
90 0x00D75FFF, 0x000E000A,
91 0x00BEFFFF, 0x00140006,
Paulo Zanoni9576c272014-06-13 18:45:40 -030092 0x80B2CFFF, 0x001B0002,
Art Runyane58623c2013-11-02 21:07:41 -070093 0x00FFFFFF, 0x000E000A,
94 0x00D75FFF, 0x00180004,
95 0x80CB2FFF, 0x001B0002,
96 0x00F7DFFF, 0x00180004,
97 0x80D75FFF, 0x001B0002,
Art Runyane58623c2013-11-02 21:07:41 -070098 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
99};
100
101static const u32 bdw_ddi_translations_fdi[] = {
102 0x00FFFFFF, 0x0001000E, /* FDI parameters */
103 0x00D75FFF, 0x0004000A,
104 0x00C30FFF, 0x00070006,
105 0x00AAAFFF, 0x000C0000,
106 0x00FFFFFF, 0x0004000A,
107 0x00D75FFF, 0x00090004,
108 0x00C30FFF, 0x000C0000,
109 0x00FFFFFF, 0x00070006,
110 0x00D75FFF, 0x000C0000,
111 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
112};
113
Jani Nikula20f4dbe2013-08-30 19:40:28 +0300114enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
Paulo Zanonifc914632012-10-05 12:05:54 -0300115{
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300116 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonifc914632012-10-05 12:05:54 -0300117 int type = intel_encoder->type;
118
Paulo Zanoni174edf12012-10-26 19:05:50 -0200119 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200120 type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
Paulo Zanoni174edf12012-10-26 19:05:50 -0200121 struct intel_digital_port *intel_dig_port =
122 enc_to_dig_port(encoder);
123 return intel_dig_port->port;
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300124
Paulo Zanonifc914632012-10-05 12:05:54 -0300125 } else if (type == INTEL_OUTPUT_ANALOG) {
126 return PORT_E;
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300127
Paulo Zanonifc914632012-10-05 12:05:54 -0300128 } else {
129 DRM_ERROR("Invalid DDI encoder type %d\n", type);
130 BUG();
131 }
132}
133
Art Runyane58623c2013-11-02 21:07:41 -0700134/*
135 * Starting with Haswell, DDI port buffers must be programmed with correct
136 * values in advance. The buffer values are different for FDI and DP modes,
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300137 * but the HDMI/DVI fields are shared among those. So we program the DDI
138 * in either FDI or DP modes only, as HDMI connections will work with both
139 * of those
140 */
Paulo Zanoniad8d2702013-08-05 17:25:56 -0300141static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300142{
143 struct drm_i915_private *dev_priv = dev->dev_private;
144 u32 reg;
145 int i;
Paulo Zanoni6acab152013-09-12 17:06:24 -0300146 int hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
Art Runyane58623c2013-11-02 21:07:41 -0700147 const u32 *ddi_translations_fdi;
148 const u32 *ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700149 const u32 *ddi_translations_edp;
Art Runyane58623c2013-11-02 21:07:41 -0700150 const u32 *ddi_translations;
151
152 if (IS_BROADWELL(dev)) {
153 ddi_translations_fdi = bdw_ddi_translations_fdi;
154 ddi_translations_dp = bdw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700155 ddi_translations_edp = bdw_ddi_translations_edp;
Art Runyane58623c2013-11-02 21:07:41 -0700156 } else if (IS_HASWELL(dev)) {
157 ddi_translations_fdi = hsw_ddi_translations_fdi;
158 ddi_translations_dp = hsw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700159 ddi_translations_edp = hsw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700160 } else {
161 WARN(1, "ddi translation table missing\n");
Paulo Zanoni300644c2013-11-02 21:07:42 -0700162 ddi_translations_edp = bdw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700163 ddi_translations_fdi = bdw_ddi_translations_fdi;
164 ddi_translations_dp = bdw_ddi_translations_dp;
165 }
166
Paulo Zanoni300644c2013-11-02 21:07:42 -0700167 switch (port) {
168 case PORT_A:
169 ddi_translations = ddi_translations_edp;
170 break;
171 case PORT_B:
172 case PORT_C:
Paulo Zanoni300644c2013-11-02 21:07:42 -0700173 ddi_translations = ddi_translations_dp;
174 break;
Paulo Zanoni77d8d002013-11-02 21:07:45 -0700175 case PORT_D:
Ville Syrjälä5d8a7752013-11-01 18:22:39 +0200176 if (intel_dp_is_edp(dev, PORT_D))
Paulo Zanoni77d8d002013-11-02 21:07:45 -0700177 ddi_translations = ddi_translations_edp;
178 else
179 ddi_translations = ddi_translations_dp;
180 break;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700181 case PORT_E:
182 ddi_translations = ddi_translations_fdi;
183 break;
184 default:
185 BUG();
186 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300187
Paulo Zanonif72d19f2013-08-05 17:25:55 -0300188 for (i = 0, reg = DDI_BUF_TRANS(port);
189 i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300190 I915_WRITE(reg, ddi_translations[i]);
191 reg += 4;
192 }
Paulo Zanoni6acab152013-09-12 17:06:24 -0300193 /* Entry 9 is for HDMI: */
194 for (i = 0; i < 2; i++) {
195 I915_WRITE(reg, hsw_ddi_translations_hdmi[hdmi_level * 2 + i]);
196 reg += 4;
197 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300198}
199
200/* Program DDI buffers translations for DP. By default, program ports A-D in DP
201 * mode and port E for FDI.
202 */
203void intel_prepare_ddi(struct drm_device *dev)
204{
205 int port;
206
Paulo Zanoni0d536cb2012-11-23 16:46:41 -0200207 if (!HAS_DDI(dev))
208 return;
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300209
Paulo Zanoniad8d2702013-08-05 17:25:56 -0300210 for (port = PORT_A; port <= PORT_E; port++)
211 intel_prepare_ddi_buffers(dev, port);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300212}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300213
214static const long hsw_ddi_buf_ctl_values[] = {
215 DDI_BUF_EMP_400MV_0DB_HSW,
216 DDI_BUF_EMP_400MV_3_5DB_HSW,
217 DDI_BUF_EMP_400MV_6DB_HSW,
218 DDI_BUF_EMP_400MV_9_5DB_HSW,
219 DDI_BUF_EMP_600MV_0DB_HSW,
220 DDI_BUF_EMP_600MV_3_5DB_HSW,
221 DDI_BUF_EMP_600MV_6DB_HSW,
222 DDI_BUF_EMP_800MV_0DB_HSW,
223 DDI_BUF_EMP_800MV_3_5DB_HSW
224};
225
Paulo Zanoni248138b2012-11-29 11:29:31 -0200226static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
227 enum port port)
228{
229 uint32_t reg = DDI_BUF_CTL(port);
230 int i;
231
232 for (i = 0; i < 8; i++) {
233 udelay(1);
234 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
235 return;
236 }
237 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
238}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300239
240/* Starting with Haswell, different DDI ports can work in FDI mode for
241 * connection to the PCH-located connectors. For this, it is necessary to train
242 * both the DDI port and PCH receiver for the desired DDI buffer settings.
243 *
244 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
245 * please note that when FDI mode is active on DDI E, it shares 2 lines with
246 * DDI A (which is used for eDP)
247 */
248
249void hsw_fdi_link_train(struct drm_crtc *crtc)
250{
251 struct drm_device *dev = crtc->dev;
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni04945642012-11-01 21:00:59 -0200254 u32 temp, i, rx_ctl_val;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300255
Paulo Zanoni04945642012-11-01 21:00:59 -0200256 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
257 * mode set "sequence for CRT port" document:
258 * - TP1 to TP2 time with the default value
259 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100260 *
261 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200262 */
263 I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
264 FDI_RX_PWRDN_LANE0_VAL(2) |
265 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
266
267 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000268 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100269 FDI_RX_PLL_ENABLE |
Daniel Vetter627eb5a2013-04-29 19:33:42 +0200270 FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Paulo Zanoni04945642012-11-01 21:00:59 -0200271 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
272 POSTING_READ(_FDI_RXA_CTL);
273 udelay(220);
274
275 /* Switch from Rawclk to PCDclk */
276 rx_ctl_val |= FDI_PCDCLK;
277 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
278
279 /* Configure Port Clock Select */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300280 I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->config.ddi_pll_sel);
281 WARN_ON(intel_crtc->config.ddi_pll_sel != PORT_CLK_SEL_SPLL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200282
283 /* Start the training iterating through available voltages and emphasis,
284 * testing each value twice. */
285 for (i = 0; i < ARRAY_SIZE(hsw_ddi_buf_ctl_values) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300286 /* Configure DP_TP_CTL with auto-training */
287 I915_WRITE(DP_TP_CTL(PORT_E),
288 DP_TP_CTL_FDI_AUTOTRAIN |
289 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
290 DP_TP_CTL_LINK_TRAIN_PAT1 |
291 DP_TP_CTL_ENABLE);
292
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000293 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
294 * DDI E does not support port reversal, the functionality is
295 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
296 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300297 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200298 DDI_BUF_CTL_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100299 ((intel_crtc->config.fdi_lanes - 1) << 1) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200300 hsw_ddi_buf_ctl_values[i / 2]);
301 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300302
303 udelay(600);
304
Paulo Zanoni04945642012-11-01 21:00:59 -0200305 /* Program PCH FDI Receiver TU */
306 I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300307
Paulo Zanoni04945642012-11-01 21:00:59 -0200308 /* Enable PCH FDI Receiver with auto-training */
309 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
310 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
311 POSTING_READ(_FDI_RXA_CTL);
312
313 /* Wait for FDI receiver lane calibration */
314 udelay(30);
315
316 /* Unset FDI_RX_MISC pwrdn lanes */
317 temp = I915_READ(_FDI_RXA_MISC);
318 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
319 I915_WRITE(_FDI_RXA_MISC, temp);
320 POSTING_READ(_FDI_RXA_MISC);
321
322 /* Wait for FDI auto training time */
323 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300324
325 temp = I915_READ(DP_TP_STATUS(PORT_E));
326 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200327 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300328
329 /* Enable normal pixel sending for FDI */
330 I915_WRITE(DP_TP_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200331 DP_TP_CTL_FDI_AUTOTRAIN |
332 DP_TP_CTL_LINK_TRAIN_NORMAL |
333 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
334 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300335
Paulo Zanoni04945642012-11-01 21:00:59 -0200336 return;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300337 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200338
Paulo Zanoni248138b2012-11-29 11:29:31 -0200339 temp = I915_READ(DDI_BUF_CTL(PORT_E));
340 temp &= ~DDI_BUF_CTL_ENABLE;
341 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
342 POSTING_READ(DDI_BUF_CTL(PORT_E));
343
Paulo Zanoni04945642012-11-01 21:00:59 -0200344 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -0200345 temp = I915_READ(DP_TP_CTL(PORT_E));
346 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
347 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
348 I915_WRITE(DP_TP_CTL(PORT_E), temp);
349 POSTING_READ(DP_TP_CTL(PORT_E));
350
351 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -0200352
353 rx_ctl_val &= ~FDI_RX_ENABLE;
354 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200355 POSTING_READ(_FDI_RXA_CTL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200356
357 /* Reset FDI_RX_MISC pwrdn lanes */
358 temp = I915_READ(_FDI_RXA_MISC);
359 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
360 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
361 I915_WRITE(_FDI_RXA_MISC, temp);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200362 POSTING_READ(_FDI_RXA_MISC);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300363 }
364
Paulo Zanoni04945642012-11-01 21:00:59 -0200365 DRM_ERROR("FDI link training failed!\n");
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300366}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300367
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300368static struct intel_encoder *
369intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
370{
371 struct drm_device *dev = crtc->dev;
372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
373 struct intel_encoder *intel_encoder, *ret = NULL;
374 int num_encoders = 0;
375
376 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
377 ret = intel_encoder;
378 num_encoders++;
379 }
380
381 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300382 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
383 pipe_name(intel_crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300384
385 BUG_ON(ret == NULL);
386 return ret;
387}
388
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100389#define LC_FREQ 2700
390#define LC_FREQ_2K (LC_FREQ * 2000)
391
392#define P_MIN 2
393#define P_MAX 64
394#define P_INC 2
395
396/* Constraints for PLL good behavior */
397#define REF_MIN 48
398#define REF_MAX 400
399#define VCO_MIN 2400
400#define VCO_MAX 4800
401
402#define ABS_DIFF(a, b) ((a > b) ? (a - b) : (b - a))
403
404struct wrpll_rnp {
405 unsigned p, n2, r2;
406};
407
408static unsigned wrpll_get_budget_for_freq(int clock)
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300409{
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100410 unsigned budget;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300411
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100412 switch (clock) {
413 case 25175000:
414 case 25200000:
415 case 27000000:
416 case 27027000:
417 case 37762500:
418 case 37800000:
419 case 40500000:
420 case 40541000:
421 case 54000000:
422 case 54054000:
423 case 59341000:
424 case 59400000:
425 case 72000000:
426 case 74176000:
427 case 74250000:
428 case 81000000:
429 case 81081000:
430 case 89012000:
431 case 89100000:
432 case 108000000:
433 case 108108000:
434 case 111264000:
435 case 111375000:
436 case 148352000:
437 case 148500000:
438 case 162000000:
439 case 162162000:
440 case 222525000:
441 case 222750000:
442 case 296703000:
443 case 297000000:
444 budget = 0;
445 break;
446 case 233500000:
447 case 245250000:
448 case 247750000:
449 case 253250000:
450 case 298000000:
451 budget = 1500;
452 break;
453 case 169128000:
454 case 169500000:
455 case 179500000:
456 case 202000000:
457 budget = 2000;
458 break;
459 case 256250000:
460 case 262500000:
461 case 270000000:
462 case 272500000:
463 case 273750000:
464 case 280750000:
465 case 281250000:
466 case 286000000:
467 case 291750000:
468 budget = 4000;
469 break;
470 case 267250000:
471 case 268500000:
472 budget = 5000;
473 break;
474 default:
475 budget = 1000;
476 break;
477 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300478
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100479 return budget;
480}
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300481
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100482static void wrpll_update_rnp(uint64_t freq2k, unsigned budget,
483 unsigned r2, unsigned n2, unsigned p,
484 struct wrpll_rnp *best)
485{
486 uint64_t a, b, c, d, diff, diff_best;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300487
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100488 /* No best (r,n,p) yet */
489 if (best->p == 0) {
490 best->p = p;
491 best->n2 = n2;
492 best->r2 = r2;
493 return;
494 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300495
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100496 /*
497 * Output clock is (LC_FREQ_2K / 2000) * N / (P * R), which compares to
498 * freq2k.
499 *
500 * delta = 1e6 *
501 * abs(freq2k - (LC_FREQ_2K * n2/(p * r2))) /
502 * freq2k;
503 *
504 * and we would like delta <= budget.
505 *
506 * If the discrepancy is above the PPM-based budget, always prefer to
507 * improve upon the previous solution. However, if you're within the
508 * budget, try to maximize Ref * VCO, that is N / (P * R^2).
509 */
510 a = freq2k * budget * p * r2;
511 b = freq2k * budget * best->p * best->r2;
512 diff = ABS_DIFF((freq2k * p * r2), (LC_FREQ_2K * n2));
513 diff_best = ABS_DIFF((freq2k * best->p * best->r2),
514 (LC_FREQ_2K * best->n2));
515 c = 1000000 * diff;
516 d = 1000000 * diff_best;
517
518 if (a < c && b < d) {
519 /* If both are above the budget, pick the closer */
520 if (best->p * best->r2 * diff < p * r2 * diff_best) {
521 best->p = p;
522 best->n2 = n2;
523 best->r2 = r2;
524 }
525 } else if (a >= c && b < d) {
526 /* If A is below the threshold but B is above it? Update. */
527 best->p = p;
528 best->n2 = n2;
529 best->r2 = r2;
530 } else if (a >= c && b >= d) {
531 /* Both are below the limit, so pick the higher n2/(r2*r2) */
532 if (n2 * best->r2 * best->r2 > best->n2 * r2 * r2) {
533 best->p = p;
534 best->n2 = n2;
535 best->r2 = r2;
536 }
537 }
538 /* Otherwise a < c && b >= d, do nothing */
539}
540
Jesse Barnes11578552014-01-21 12:42:10 -0800541static int intel_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
542 int reg)
543{
544 int refclk = LC_FREQ;
545 int n, p, r;
546 u32 wrpll;
547
548 wrpll = I915_READ(reg);
Daniel Vetter114fe482014-06-25 22:01:48 +0300549 switch (wrpll & WRPLL_PLL_REF_MASK) {
550 case WRPLL_PLL_SSC:
551 case WRPLL_PLL_NON_SSC:
Jesse Barnes11578552014-01-21 12:42:10 -0800552 /*
553 * We could calculate spread here, but our checking
554 * code only cares about 5% accuracy, and spread is a max of
555 * 0.5% downspread.
556 */
557 refclk = 135;
558 break;
Daniel Vetter114fe482014-06-25 22:01:48 +0300559 case WRPLL_PLL_LCPLL:
Jesse Barnes11578552014-01-21 12:42:10 -0800560 refclk = LC_FREQ;
561 break;
562 default:
563 WARN(1, "bad wrpll refclk\n");
564 return 0;
565 }
566
567 r = wrpll & WRPLL_DIVIDER_REF_MASK;
568 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
569 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
570
Jesse Barnes20f0ec12014-01-22 12:58:04 -0800571 /* Convert to KHz, p & r have a fixed point portion */
572 return (refclk * n * 100) / (p * r);
Jesse Barnes11578552014-01-21 12:42:10 -0800573}
574
575static void intel_ddi_clock_get(struct intel_encoder *encoder,
576 struct intel_crtc_config *pipe_config)
577{
578 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Jesse Barnes11578552014-01-21 12:42:10 -0800579 int link_clock = 0;
580 u32 val, pll;
581
Daniel Vetter26804af2014-06-25 22:01:55 +0300582 val = pipe_config->ddi_pll_sel;
Jesse Barnes11578552014-01-21 12:42:10 -0800583 switch (val & PORT_CLK_SEL_MASK) {
584 case PORT_CLK_SEL_LCPLL_810:
585 link_clock = 81000;
586 break;
587 case PORT_CLK_SEL_LCPLL_1350:
588 link_clock = 135000;
589 break;
590 case PORT_CLK_SEL_LCPLL_2700:
591 link_clock = 270000;
592 break;
593 case PORT_CLK_SEL_WRPLL1:
594 link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL1);
595 break;
596 case PORT_CLK_SEL_WRPLL2:
597 link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL2);
598 break;
599 case PORT_CLK_SEL_SPLL:
600 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
601 if (pll == SPLL_PLL_FREQ_810MHz)
602 link_clock = 81000;
603 else if (pll == SPLL_PLL_FREQ_1350MHz)
604 link_clock = 135000;
605 else if (pll == SPLL_PLL_FREQ_2700MHz)
606 link_clock = 270000;
607 else {
608 WARN(1, "bad spll freq\n");
609 return;
610 }
611 break;
612 default:
613 WARN(1, "bad port clock sel\n");
614 return;
615 }
616
617 pipe_config->port_clock = link_clock * 2;
618
619 if (pipe_config->has_pch_encoder)
620 pipe_config->adjusted_mode.crtc_clock =
621 intel_dotclock_calculate(pipe_config->port_clock,
622 &pipe_config->fdi_m_n);
623 else if (pipe_config->has_dp_encoder)
624 pipe_config->adjusted_mode.crtc_clock =
625 intel_dotclock_calculate(pipe_config->port_clock,
626 &pipe_config->dp_m_n);
627 else
628 pipe_config->adjusted_mode.crtc_clock = pipe_config->port_clock;
629}
630
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100631static void
632intel_ddi_calculate_wrpll(int clock /* in Hz */,
633 unsigned *r2_out, unsigned *n2_out, unsigned *p_out)
634{
635 uint64_t freq2k;
636 unsigned p, n2, r2;
637 struct wrpll_rnp best = { 0, 0, 0 };
638 unsigned budget;
639
640 freq2k = clock / 100;
641
642 budget = wrpll_get_budget_for_freq(clock);
643
644 /* Special case handling for 540 pixel clock: bypass WR PLL entirely
645 * and directly pass the LC PLL to it. */
646 if (freq2k == 5400000) {
647 *n2_out = 2;
648 *p_out = 1;
649 *r2_out = 2;
650 return;
651 }
652
653 /*
654 * Ref = LC_FREQ / R, where Ref is the actual reference input seen by
655 * the WR PLL.
656 *
657 * We want R so that REF_MIN <= Ref <= REF_MAX.
658 * Injecting R2 = 2 * R gives:
659 * REF_MAX * r2 > LC_FREQ * 2 and
660 * REF_MIN * r2 < LC_FREQ * 2
661 *
662 * Which means the desired boundaries for r2 are:
663 * LC_FREQ * 2 / REF_MAX < r2 < LC_FREQ * 2 / REF_MIN
664 *
665 */
666 for (r2 = LC_FREQ * 2 / REF_MAX + 1;
667 r2 <= LC_FREQ * 2 / REF_MIN;
668 r2++) {
669
670 /*
671 * VCO = N * Ref, that is: VCO = N * LC_FREQ / R
672 *
673 * Once again we want VCO_MIN <= VCO <= VCO_MAX.
674 * Injecting R2 = 2 * R and N2 = 2 * N, we get:
675 * VCO_MAX * r2 > n2 * LC_FREQ and
676 * VCO_MIN * r2 < n2 * LC_FREQ)
677 *
678 * Which means the desired boundaries for n2 are:
679 * VCO_MIN * r2 / LC_FREQ < n2 < VCO_MAX * r2 / LC_FREQ
680 */
681 for (n2 = VCO_MIN * r2 / LC_FREQ + 1;
682 n2 <= VCO_MAX * r2 / LC_FREQ;
683 n2++) {
684
685 for (p = P_MIN; p <= P_MAX; p += P_INC)
686 wrpll_update_rnp(freq2k, budget,
687 r2, n2, p, &best);
688 }
689 }
690
691 *n2_out = best.n2;
692 *p_out = best.p;
693 *r2_out = best.r2;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300694}
695
Paulo Zanoni566b7342013-11-25 15:27:08 -0200696/*
697 * Tries to find a PLL for the CRTC. If it finds, it increases the refcount and
698 * stores it in intel_crtc->ddi_pll_sel, so other mode sets won't be able to
699 * steal the selected PLL. You need to call intel_ddi_pll_enable to actually
700 * enable the PLL.
701 */
702bool intel_ddi_pll_select(struct intel_crtc *intel_crtc)
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300703{
Paulo Zanoni566b7342013-11-25 15:27:08 -0200704 struct drm_crtc *crtc = &intel_crtc->base;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300705 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300706 int type = intel_encoder->type;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200707 int clock = intel_crtc->config.port_clock;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300708
Daniel Vetterdf8ad702014-06-25 22:02:03 +0300709 intel_put_shared_dpll(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300710
Daniel Vetter0e503382014-07-04 11:26:04 -0300711 if (type == INTEL_OUTPUT_HDMI) {
Daniel Vettere0b01be2014-06-25 22:02:01 +0300712 struct intel_shared_dpll *pll;
Daniel Vetter716c2e52014-06-25 22:02:02 +0300713 uint32_t val;
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100714 unsigned p, n2, r2;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300715
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100716 intel_ddi_calculate_wrpll(clock * 1000, &r2, &n2, &p);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300717
Daniel Vetter114fe482014-06-25 22:01:48 +0300718 val = WRPLL_PLL_ENABLE | WRPLL_PLL_LCPLL |
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300719 WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
720 WRPLL_DIVIDER_POST(p);
721
Daniel Vetter716c2e52014-06-25 22:02:02 +0300722 intel_crtc->config.dpll_hw_state.wrpll = val;
723
724 pll = intel_get_shared_dpll(intel_crtc);
725 if (pll == NULL) {
726 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
727 pipe_name(intel_crtc->pipe));
Paulo Zanoni06940012013-10-30 18:27:43 -0200728 return false;
729 }
730
Daniel Vetter716c2e52014-06-25 22:02:02 +0300731 intel_crtc->config.ddi_pll_sel = PORT_CLK_SEL_WRPLL(pll->id);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300732 }
733
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300734 return true;
735}
736
Paulo Zanonidae84792012-10-15 15:51:30 -0300737void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
738{
739 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
741 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +0200742 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonidae84792012-10-15 15:51:30 -0300743 int type = intel_encoder->type;
744 uint32_t temp;
745
746 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
747
Paulo Zanonic9809792012-10-23 18:30:00 -0200748 temp = TRANS_MSA_SYNC_CLK;
Daniel Vetter965e0c42013-03-27 00:44:57 +0100749 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonidae84792012-10-15 15:51:30 -0300750 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -0200751 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300752 break;
753 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -0200754 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300755 break;
756 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -0200757 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300758 break;
759 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -0200760 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300761 break;
762 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100763 BUG();
Paulo Zanonidae84792012-10-15 15:51:30 -0300764 }
Paulo Zanonic9809792012-10-23 18:30:00 -0200765 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -0300766 }
767}
768
Damien Lespiau8228c252013-03-07 15:30:27 +0000769void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300770{
771 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
772 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300773 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonic7670b12013-11-02 21:07:37 -0700774 struct drm_device *dev = crtc->dev;
775 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300776 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +0200777 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200778 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300779 int type = intel_encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300780 uint32_t temp;
781
Paulo Zanoniad80a812012-10-24 16:06:19 -0200782 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
783 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200784 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -0300785
Daniel Vetter965e0c42013-03-27 00:44:57 +0100786 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -0300787 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200788 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300789 break;
790 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200791 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300792 break;
793 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200794 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300795 break;
796 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200797 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300798 break;
799 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100800 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -0300801 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300802
Ville Syrjäläa6662832013-09-10 17:03:41 +0300803 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200804 temp |= TRANS_DDI_PVSYNC;
Ville Syrjäläa6662832013-09-10 17:03:41 +0300805 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200806 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c2012-08-08 14:15:28 -0300807
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -0200808 if (cpu_transcoder == TRANSCODER_EDP) {
809 switch (pipe) {
810 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -0700811 /* On Haswell, can only use the always-on power well for
812 * eDP when not using the panel fitter, and when not
813 * using motion blur mitigation (which we don't
814 * support). */
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200815 if (IS_HASWELL(dev) &&
816 (intel_crtc->config.pch_pfit.enabled ||
817 intel_crtc->config.pch_pfit.force_thru))
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -0200818 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
819 else
820 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -0200821 break;
822 case PIPE_B:
823 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
824 break;
825 case PIPE_C:
826 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
827 break;
828 default:
829 BUG();
830 break;
831 }
832 }
833
Paulo Zanoni7739c332012-10-15 15:51:29 -0300834 if (type == INTEL_OUTPUT_HDMI) {
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200835 if (intel_crtc->config.has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200836 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300837 else
Paulo Zanoniad80a812012-10-24 16:06:19 -0200838 temp |= TRANS_DDI_MODE_SELECT_DVI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300839
Paulo Zanoni7739c332012-10-15 15:51:29 -0300840 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -0200841 temp |= TRANS_DDI_MODE_SELECT_FDI;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100842 temp |= (intel_crtc->config.fdi_lanes - 1) << 1;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300843
844 } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
845 type == INTEL_OUTPUT_EDP) {
846 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
847
Paulo Zanoniad80a812012-10-24 16:06:19 -0200848 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300849
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200850 temp |= DDI_PORT_WIDTH(intel_dp->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300851 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300852 WARN(1, "Invalid encoder type %d for pipe %c\n",
853 intel_encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300854 }
855
Paulo Zanoniad80a812012-10-24 16:06:19 -0200856 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300857}
858
Paulo Zanoniad80a812012-10-24 16:06:19 -0200859void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
860 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300861{
Paulo Zanoniad80a812012-10-24 16:06:19 -0200862 uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300863 uint32_t val = I915_READ(reg);
864
Paulo Zanoniad80a812012-10-24 16:06:19 -0200865 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK);
866 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300867 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300868}
869
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200870bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
871{
872 struct drm_device *dev = intel_connector->base.dev;
873 struct drm_i915_private *dev_priv = dev->dev_private;
874 struct intel_encoder *intel_encoder = intel_connector->encoder;
875 int type = intel_connector->base.connector_type;
876 enum port port = intel_ddi_get_encoder_port(intel_encoder);
877 enum pipe pipe = 0;
878 enum transcoder cpu_transcoder;
Paulo Zanoni882244a2014-04-01 14:55:12 -0300879 enum intel_display_power_domain power_domain;
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200880 uint32_t tmp;
881
Paulo Zanoni882244a2014-04-01 14:55:12 -0300882 power_domain = intel_display_port_power_domain(intel_encoder);
883 if (!intel_display_power_enabled(dev_priv, power_domain))
884 return false;
885
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200886 if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
887 return false;
888
889 if (port == PORT_A)
890 cpu_transcoder = TRANSCODER_EDP;
891 else
Daniel Vetter1a240d42012-11-29 22:18:51 +0100892 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200893
894 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
895
896 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
897 case TRANS_DDI_MODE_SELECT_HDMI:
898 case TRANS_DDI_MODE_SELECT_DVI:
899 return (type == DRM_MODE_CONNECTOR_HDMIA);
900
901 case TRANS_DDI_MODE_SELECT_DP_SST:
902 if (type == DRM_MODE_CONNECTOR_eDP)
903 return true;
904 case TRANS_DDI_MODE_SELECT_DP_MST:
905 return (type == DRM_MODE_CONNECTOR_DisplayPort);
906
907 case TRANS_DDI_MODE_SELECT_FDI:
908 return (type == DRM_MODE_CONNECTOR_VGA);
909
910 default:
911 return false;
912 }
913}
914
Daniel Vetter85234cd2012-07-02 13:27:29 +0200915bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
916 enum pipe *pipe)
917{
918 struct drm_device *dev = encoder->base.dev;
919 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonife43d3f2012-10-15 15:51:39 -0300920 enum port port = intel_ddi_get_encoder_port(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +0200921 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200922 u32 tmp;
923 int i;
924
Imre Deak6d129be2014-03-05 16:20:54 +0200925 power_domain = intel_display_port_power_domain(encoder);
926 if (!intel_display_power_enabled(dev_priv, power_domain))
927 return false;
928
Paulo Zanonife43d3f2012-10-15 15:51:39 -0300929 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +0200930
931 if (!(tmp & DDI_BUF_CTL_ENABLE))
932 return false;
933
Paulo Zanoniad80a812012-10-24 16:06:19 -0200934 if (port == PORT_A) {
935 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +0200936
Paulo Zanoniad80a812012-10-24 16:06:19 -0200937 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
938 case TRANS_DDI_EDP_INPUT_A_ON:
939 case TRANS_DDI_EDP_INPUT_A_ONOFF:
940 *pipe = PIPE_A;
941 break;
942 case TRANS_DDI_EDP_INPUT_B_ONOFF:
943 *pipe = PIPE_B;
944 break;
945 case TRANS_DDI_EDP_INPUT_C_ONOFF:
946 *pipe = PIPE_C;
947 break;
948 }
949
950 return true;
951 } else {
952 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
953 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
954
955 if ((tmp & TRANS_DDI_PORT_MASK)
956 == TRANS_DDI_SELECT_PORT(port)) {
957 *pipe = i;
958 return true;
959 }
Daniel Vetter85234cd2012-07-02 13:27:29 +0200960 }
961 }
962
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300963 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +0200964
Jesse Barnes22f9fe52013-04-02 10:03:55 -0700965 return false;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200966}
967
Paulo Zanonifc914632012-10-05 12:05:54 -0300968void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
969{
970 struct drm_crtc *crtc = &intel_crtc->base;
971 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
972 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
973 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Daniel Vetter3b117c82013-04-17 20:15:07 +0200974 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -0300975
Paulo Zanonibb523fc2012-10-23 18:29:56 -0200976 if (cpu_transcoder != TRANSCODER_EDP)
977 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
978 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -0300979}
980
981void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
982{
983 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Daniel Vetter3b117c82013-04-17 20:15:07 +0200984 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -0300985
Paulo Zanonibb523fc2012-10-23 18:29:56 -0200986 if (cpu_transcoder != TRANSCODER_EDP)
987 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
988 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -0300989}
990
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200991static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300992{
Paulo Zanonic19b0662012-10-15 15:51:41 -0300993 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonic19b0662012-10-15 15:51:41 -0300994 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Daniel Vetter30cf6db2014-04-24 23:54:58 +0200995 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300996 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -0200997 int type = intel_encoder->type;
998
Daniel Vetter30cf6db2014-04-24 23:54:58 +0200999 if (crtc->config.has_audio) {
1000 DRM_DEBUG_DRIVER("Audio on pipe %c on DDI\n",
1001 pipe_name(crtc->pipe));
1002
1003 /* write eld */
1004 DRM_DEBUG_DRIVER("DDI audio: write eld information\n");
1005 intel_write_eld(encoder, &crtc->config.adjusted_mode);
1006 }
1007
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001008 if (type == INTEL_OUTPUT_EDP) {
1009 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001010 intel_edp_panel_on(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001011 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001012
Daniel Vetterde7cfc62014-06-25 22:01:54 +03001013 WARN_ON(crtc->config.ddi_pll_sel == PORT_CLK_SEL_NONE);
1014 I915_WRITE(PORT_CLK_SEL(port), crtc->config.ddi_pll_sel);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001015
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001016 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanonic19b0662012-10-15 15:51:41 -03001017 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001018 struct intel_digital_port *intel_dig_port =
1019 enc_to_dig_port(encoder);
1020
1021 intel_dp->DP = intel_dig_port->saved_port_bits |
1022 DDI_BUF_CTL_ENABLE | DDI_BUF_EMP_400MV_0DB_HSW;
1023 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001024
1025 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1026 intel_dp_start_link_train(intel_dp);
1027 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001028 if (port != PORT_A)
1029 intel_dp_stop_link_train(intel_dp);
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001030 } else if (type == INTEL_OUTPUT_HDMI) {
1031 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
1032
1033 intel_hdmi->set_infoframes(encoder,
1034 crtc->config.has_hdmi_sink,
1035 &crtc->config.adjusted_mode);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001036 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001037}
1038
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001039static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001040{
1041 struct drm_encoder *encoder = &intel_encoder->base;
1042 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
1043 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001044 int type = intel_encoder->type;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001045 uint32_t val;
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001046 bool wait = false;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001047
1048 val = I915_READ(DDI_BUF_CTL(port));
1049 if (val & DDI_BUF_CTL_ENABLE) {
1050 val &= ~DDI_BUF_CTL_ENABLE;
1051 I915_WRITE(DDI_BUF_CTL(port), val);
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001052 wait = true;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001053 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001054
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001055 val = I915_READ(DP_TP_CTL(port));
1056 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1057 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1058 I915_WRITE(DP_TP_CTL(port), val);
1059
1060 if (wait)
1061 intel_wait_ddi_buf_idle(dev_priv, port);
1062
Jani Nikula76bb80e2013-11-15 15:29:57 +02001063 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001064 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikula76bb80e2013-11-15 15:29:57 +02001065 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Jani Nikula24f3e092014-03-17 16:43:36 +02001066 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001067 intel_edp_panel_off(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001068 }
1069
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001070 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
1071}
1072
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001073static void intel_enable_ddi(struct intel_encoder *intel_encoder)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001074{
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001075 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001076 struct drm_crtc *crtc = encoder->crtc;
1077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1078 int pipe = intel_crtc->pipe;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001079 struct drm_device *dev = encoder->dev;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001080 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001081 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1082 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001083 uint32_t tmp;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001084
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001085 if (type == INTEL_OUTPUT_HDMI) {
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001086 struct intel_digital_port *intel_dig_port =
1087 enc_to_dig_port(encoder);
1088
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001089 /* In HDMI/DVI mode, the port width, and swing/emphasis values
1090 * are ignored so nothing special needs to be done besides
1091 * enabling the port.
1092 */
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001093 I915_WRITE(DDI_BUF_CTL(port),
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001094 intel_dig_port->saved_port_bits |
1095 DDI_BUF_CTL_ENABLE);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001096 } else if (type == INTEL_OUTPUT_EDP) {
1097 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1098
Imre Deak3ab9c632013-05-03 12:57:41 +03001099 if (port == PORT_A)
1100 intel_dp_stop_link_train(intel_dp);
1101
Daniel Vetter4be73782014-01-17 14:39:48 +01001102 intel_edp_backlight_on(intel_dp);
Rodrigo Vivi49065572013-07-11 18:45:05 -03001103 intel_edp_psr_enable(intel_dp);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001104 }
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001105
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001106 if (intel_crtc->config.has_audio) {
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001107 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001108 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1109 tmp |= ((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) << (pipe * 4));
1110 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
1111 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001112}
1113
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001114static void intel_disable_ddi(struct intel_encoder *intel_encoder)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001115{
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001116 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001117 struct drm_crtc *crtc = encoder->crtc;
1118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1119 int pipe = intel_crtc->pipe;
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001120 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001121 struct drm_device *dev = encoder->dev;
1122 struct drm_i915_private *dev_priv = dev->dev_private;
1123 uint32_t tmp;
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001124
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001125 /* We can't touch HSW_AUD_PIN_ELD_CP_VLD uncionditionally because this
1126 * register is part of the power well on Haswell. */
1127 if (intel_crtc->config.has_audio) {
1128 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1129 tmp &= ~((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) <<
1130 (pipe * 4));
1131 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
1132 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
1133 }
Paulo Zanoni2831d8422013-03-06 20:03:09 -03001134
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001135 if (type == INTEL_OUTPUT_EDP) {
1136 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1137
Rodrigo Vivi49065572013-07-11 18:45:05 -03001138 intel_edp_psr_disable(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001139 intel_edp_backlight_off(intel_dp);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001140 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001141}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001142
Paulo Zanonib8fc2f62012-10-23 18:30:05 -02001143int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001144{
Paulo Zanonie39bf982013-11-02 21:07:36 -07001145 struct drm_device *dev = dev_priv->dev;
Paulo Zanonia4006642013-08-06 18:57:11 -03001146 uint32_t lcpll = I915_READ(LCPLL_CTL);
Paulo Zanonie39bf982013-11-02 21:07:36 -07001147 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
Paulo Zanonia4006642013-08-06 18:57:11 -03001148
Paulo Zanonie39bf982013-11-02 21:07:36 -07001149 if (lcpll & LCPLL_CD_SOURCE_FCLK) {
Paulo Zanonia4006642013-08-06 18:57:11 -03001150 return 800000;
Damien Lespiaue3589902014-02-07 19:12:50 +00001151 } else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT) {
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001152 return 450000;
Paulo Zanonie39bf982013-11-02 21:07:36 -07001153 } else if (freq == LCPLL_CLK_FREQ_450) {
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001154 return 450000;
Paulo Zanonie39bf982013-11-02 21:07:36 -07001155 } else if (IS_HASWELL(dev)) {
1156 if (IS_ULT(dev))
1157 return 337500;
1158 else
1159 return 540000;
1160 } else {
1161 if (freq == LCPLL_CLK_FREQ_54O_BDW)
1162 return 540000;
1163 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
1164 return 337500;
1165 else
1166 return 675000;
1167 }
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001168}
1169
Daniel Vettere0b01be2014-06-25 22:02:01 +03001170static void hsw_ddi_pll_enable(struct drm_i915_private *dev_priv,
1171 struct intel_shared_dpll *pll)
1172{
Daniel Vettere0b01be2014-06-25 22:02:01 +03001173 I915_WRITE(WRPLL_CTL(pll->id), pll->hw_state.wrpll);
1174 POSTING_READ(WRPLL_CTL(pll->id));
1175 udelay(20);
1176}
1177
Daniel Vetter12030432014-06-25 22:02:00 +03001178static void hsw_ddi_pll_disable(struct drm_i915_private *dev_priv,
1179 struct intel_shared_dpll *pll)
1180{
1181 uint32_t val;
1182
1183 val = I915_READ(WRPLL_CTL(pll->id));
Daniel Vetter12030432014-06-25 22:02:00 +03001184 I915_WRITE(WRPLL_CTL(pll->id), val & ~WRPLL_PLL_ENABLE);
1185 POSTING_READ(WRPLL_CTL(pll->id));
1186}
1187
Daniel Vetterd452c5b2014-07-04 11:27:39 -03001188static bool hsw_ddi_pll_get_hw_state(struct drm_i915_private *dev_priv,
1189 struct intel_shared_dpll *pll,
1190 struct intel_dpll_hw_state *hw_state)
1191{
1192 uint32_t val;
1193
1194 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
1195 return false;
1196
1197 val = I915_READ(WRPLL_CTL(pll->id));
1198 hw_state->wrpll = val;
1199
1200 return val & WRPLL_PLL_ENABLE;
1201}
1202
Damien Lespiauca1381b2014-07-15 15:05:33 +01001203static const char * const hsw_ddi_pll_names[] = {
Daniel Vetter9cd86932014-06-25 22:01:57 +03001204 "WRPLL 1",
1205 "WRPLL 2",
1206};
1207
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001208void intel_ddi_pll_init(struct drm_device *dev)
1209{
1210 struct drm_i915_private *dev_priv = dev->dev_private;
1211 uint32_t val = I915_READ(LCPLL_CTL);
Daniel Vetter9cd86932014-06-25 22:01:57 +03001212 int i;
1213
Daniel Vetter716c2e52014-06-25 22:02:02 +03001214 dev_priv->num_shared_dpll = 2;
Daniel Vetter9cd86932014-06-25 22:01:57 +03001215
Daniel Vetter716c2e52014-06-25 22:02:02 +03001216 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter9cd86932014-06-25 22:01:57 +03001217 dev_priv->shared_dplls[i].id = i;
1218 dev_priv->shared_dplls[i].name = hsw_ddi_pll_names[i];
Daniel Vetter12030432014-06-25 22:02:00 +03001219 dev_priv->shared_dplls[i].disable = hsw_ddi_pll_disable;
Daniel Vettere0b01be2014-06-25 22:02:01 +03001220 dev_priv->shared_dplls[i].enable = hsw_ddi_pll_enable;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03001221 dev_priv->shared_dplls[i].get_hw_state =
1222 hsw_ddi_pll_get_hw_state;
Daniel Vetter9cd86932014-06-25 22:01:57 +03001223 }
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001224
1225 /* The LCPLL register should be turned on by the BIOS. For now let's
1226 * just check its state and print errors in case something is wrong.
1227 * Don't even try to turn it on.
1228 */
1229
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001230 DRM_DEBUG_KMS("CDCLK running at %dKHz\n",
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001231 intel_ddi_get_cdclk_freq(dev_priv));
1232
1233 if (val & LCPLL_CD_SOURCE_FCLK)
1234 DRM_ERROR("CDCLK source is not LCPLL\n");
1235
1236 if (val & LCPLL_PLL_DISABLE)
1237 DRM_ERROR("LCPLL is disabled\n");
1238}
Paulo Zanonic19b0662012-10-15 15:51:41 -03001239
1240void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
1241{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001242 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
1243 struct intel_dp *intel_dp = &intel_dig_port->dp;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001244 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001245 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001246 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05301247 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001248
1249 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
1250 val = I915_READ(DDI_BUF_CTL(port));
1251 if (val & DDI_BUF_CTL_ENABLE) {
1252 val &= ~DDI_BUF_CTL_ENABLE;
1253 I915_WRITE(DDI_BUF_CTL(port), val);
1254 wait = true;
1255 }
1256
1257 val = I915_READ(DP_TP_CTL(port));
1258 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1259 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1260 I915_WRITE(DP_TP_CTL(port), val);
1261 POSTING_READ(DP_TP_CTL(port));
1262
1263 if (wait)
1264 intel_wait_ddi_buf_idle(dev_priv, port);
1265 }
1266
1267 val = DP_TP_CTL_ENABLE | DP_TP_CTL_MODE_SST |
1268 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Jani Nikula6aba5b62013-10-04 15:08:10 +03001269 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001270 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
1271 I915_WRITE(DP_TP_CTL(port), val);
1272 POSTING_READ(DP_TP_CTL(port));
1273
1274 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
1275 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
1276 POSTING_READ(DDI_BUF_CTL(port));
1277
1278 udelay(600);
1279}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001280
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02001281void intel_ddi_fdi_disable(struct drm_crtc *crtc)
1282{
1283 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1284 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1285 uint32_t val;
1286
1287 intel_ddi_post_disable(intel_encoder);
1288
1289 val = I915_READ(_FDI_RXA_CTL);
1290 val &= ~FDI_RX_ENABLE;
1291 I915_WRITE(_FDI_RXA_CTL, val);
1292
1293 val = I915_READ(_FDI_RXA_MISC);
1294 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1295 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1296 I915_WRITE(_FDI_RXA_MISC, val);
1297
1298 val = I915_READ(_FDI_RXA_CTL);
1299 val &= ~FDI_PCDCLK;
1300 I915_WRITE(_FDI_RXA_CTL, val);
1301
1302 val = I915_READ(_FDI_RXA_CTL);
1303 val &= ~FDI_RX_PLL_ENABLE;
1304 I915_WRITE(_FDI_RXA_CTL, val);
1305}
1306
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001307static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
1308{
1309 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
1310 int type = intel_encoder->type;
1311
1312 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP)
1313 intel_dp_check_link_status(intel_dp);
1314}
1315
Ville Syrjälä6801c182013-09-24 14:24:05 +03001316void intel_ddi_get_config(struct intel_encoder *encoder,
1317 struct intel_crtc_config *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001318{
1319 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1320 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1321 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1322 u32 temp, flags = 0;
1323
1324 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1325 if (temp & TRANS_DDI_PHSYNC)
1326 flags |= DRM_MODE_FLAG_PHSYNC;
1327 else
1328 flags |= DRM_MODE_FLAG_NHSYNC;
1329 if (temp & TRANS_DDI_PVSYNC)
1330 flags |= DRM_MODE_FLAG_PVSYNC;
1331 else
1332 flags |= DRM_MODE_FLAG_NVSYNC;
1333
1334 pipe_config->adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03001335
1336 switch (temp & TRANS_DDI_BPC_MASK) {
1337 case TRANS_DDI_BPC_6:
1338 pipe_config->pipe_bpp = 18;
1339 break;
1340 case TRANS_DDI_BPC_8:
1341 pipe_config->pipe_bpp = 24;
1342 break;
1343 case TRANS_DDI_BPC_10:
1344 pipe_config->pipe_bpp = 30;
1345 break;
1346 case TRANS_DDI_BPC_12:
1347 pipe_config->pipe_bpp = 36;
1348 break;
1349 default:
1350 break;
1351 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001352
1353 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
1354 case TRANS_DDI_MODE_SELECT_HDMI:
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001355 pipe_config->has_hdmi_sink = true;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001356 case TRANS_DDI_MODE_SELECT_DVI:
1357 case TRANS_DDI_MODE_SELECT_FDI:
1358 break;
1359 case TRANS_DDI_MODE_SELECT_DP_SST:
1360 case TRANS_DDI_MODE_SELECT_DP_MST:
1361 pipe_config->has_dp_encoder = true;
1362 intel_dp_get_m_n(intel_crtc, pipe_config);
1363 break;
1364 default:
1365 break;
1366 }
Daniel Vetter10214422013-11-18 07:38:16 +01001367
Paulo Zanonia60551b2014-05-21 16:23:20 -03001368 if (intel_display_power_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
1369 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1370 if (temp & (AUDIO_OUTPUT_ENABLE_A << (intel_crtc->pipe * 4)))
1371 pipe_config->has_audio = true;
1372 }
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001373
Daniel Vetter10214422013-11-18 07:38:16 +01001374 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp_bpp &&
1375 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1376 /*
1377 * This is a big fat ugly hack.
1378 *
1379 * Some machines in UEFI boot mode provide us a VBT that has 18
1380 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1381 * unknown we fail to light up. Yet the same BIOS boots up with
1382 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1383 * max, not what it tells us to use.
1384 *
1385 * Note: This will still be broken if the eDP panel is not lit
1386 * up by the BIOS, and thus we can't get the mode at module
1387 * load.
1388 */
1389 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1390 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1391 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1392 }
Jesse Barnes11578552014-01-21 12:42:10 -08001393
1394 intel_ddi_clock_get(encoder, pipe_config);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001395}
1396
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001397static void intel_ddi_destroy(struct drm_encoder *encoder)
1398{
1399 /* HDMI has nothing special to destroy, so we can go with this. */
1400 intel_dp_encoder_destroy(encoder);
1401}
1402
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001403static bool intel_ddi_compute_config(struct intel_encoder *encoder,
1404 struct intel_crtc_config *pipe_config)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001405{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001406 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02001407 int port = intel_ddi_get_encoder_port(encoder);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001408
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001409 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001410
Daniel Vettereccb1402013-05-22 00:50:22 +02001411 if (port == PORT_A)
1412 pipe_config->cpu_transcoder = TRANSCODER_EDP;
1413
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001414 if (type == INTEL_OUTPUT_HDMI)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001415 return intel_hdmi_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001416 else
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001417 return intel_dp_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001418}
1419
1420static const struct drm_encoder_funcs intel_ddi_funcs = {
1421 .destroy = intel_ddi_destroy,
1422};
1423
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001424static struct intel_connector *
1425intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
1426{
1427 struct intel_connector *connector;
1428 enum port port = intel_dig_port->port;
1429
1430 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1431 if (!connector)
1432 return NULL;
1433
1434 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
1435 if (!intel_dp_init_connector(intel_dig_port, connector)) {
1436 kfree(connector);
1437 return NULL;
1438 }
1439
1440 return connector;
1441}
1442
1443static struct intel_connector *
1444intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
1445{
1446 struct intel_connector *connector;
1447 enum port port = intel_dig_port->port;
1448
1449 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1450 if (!connector)
1451 return NULL;
1452
1453 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
1454 intel_hdmi_init_connector(intel_dig_port, connector);
1455
1456 return connector;
1457}
1458
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001459void intel_ddi_init(struct drm_device *dev, enum port port)
1460{
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001461 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001462 struct intel_digital_port *intel_dig_port;
1463 struct intel_encoder *intel_encoder;
1464 struct drm_encoder *encoder;
1465 struct intel_connector *hdmi_connector = NULL;
1466 struct intel_connector *dp_connector = NULL;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001467 bool init_hdmi, init_dp;
1468
1469 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
1470 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
1471 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
1472 if (!init_dp && !init_hdmi) {
1473 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible\n",
1474 port_name(port));
1475 init_hdmi = true;
1476 init_dp = true;
1477 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001478
Daniel Vetterb14c5672013-09-19 12:18:32 +02001479 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001480 if (!intel_dig_port)
1481 return;
1482
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001483 intel_encoder = &intel_dig_port->base;
1484 encoder = &intel_encoder->base;
1485
1486 drm_encoder_init(dev, encoder, &intel_ddi_funcs,
1487 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001488
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001489 intel_encoder->compute_config = intel_ddi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001490 intel_encoder->enable = intel_enable_ddi;
1491 intel_encoder->pre_enable = intel_ddi_pre_enable;
1492 intel_encoder->disable = intel_disable_ddi;
1493 intel_encoder->post_disable = intel_ddi_post_disable;
1494 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001495 intel_encoder->get_config = intel_ddi_get_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001496
1497 intel_dig_port->port = port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001498 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
1499 (DDI_BUF_PORT_REVERSAL |
1500 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001501
1502 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
1503 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001504 intel_encoder->cloneable = 0;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001505 intel_encoder->hot_plug = intel_ddi_hot_plug;
1506
Dave Airlie13cf5502014-06-18 11:29:35 +10001507 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
1508 dev_priv->hpd_irq_port[port] = intel_dig_port;
1509
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001510 if (init_dp)
1511 dp_connector = intel_ddi_init_dp_connector(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001512
Paulo Zanoni311a2092013-09-12 17:12:18 -03001513 /* In theory we don't need the encoder->type check, but leave it just in
1514 * case we have some really bad VBTs... */
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001515 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi)
1516 hdmi_connector = intel_ddi_init_hdmi_connector(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001517
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001518 if (!dp_connector && !hdmi_connector) {
1519 drm_encoder_cleanup(encoder);
1520 kfree(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001521 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001522}