blob: 64bdd240f88c98de7528a1e6bbc737b4f5a07b7b [file] [log] [blame]
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001/* linux/arch/arm/mach-exynos4/include/mach/regs-clock.h
Changhwan Younc8bef142010-07-27 17:52:39 +09002 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09005 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09006 * EXYNOS4 - Clock register definitions
Changhwan Younc8bef142010-07-27 17:52:39 +09007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#ifndef __ASM_ARCH_REGS_CLOCK_H
14#define __ASM_ARCH_REGS_CLOCK_H __FILE__
15
16#include <mach/map.h>
17
Kukjin Kimc598c472010-08-18 21:45:49 +090018#define S5P_CLKREG(x) (S5P_VA_CMU + (x))
Changhwan Younc8bef142010-07-27 17:52:39 +090019
Sunyoung Kang7af36b92010-09-18 10:59:31 +090020#define S5P_CLKDIV_LEFTBUS S5P_CLKREG(0x04500)
21#define S5P_CLKDIV_STAT_LEFTBUS S5P_CLKREG(0x04600)
KyongHo Chob0b6ff02011-03-07 09:10:24 +090022#define S5P_CLKGATE_IP_LEFTBUS S5P_CLKREG(0x04800)
Sunyoung Kang7af36b92010-09-18 10:59:31 +090023
24#define S5P_CLKDIV_RIGHTBUS S5P_CLKREG(0x08500)
25#define S5P_CLKDIV_STAT_RIGHTBUS S5P_CLKREG(0x08600)
KyongHo Chob0b6ff02011-03-07 09:10:24 +090026#define S5P_CLKGATE_IP_RIGHTBUS S5P_CLKREG(0x08800)
Sunyoung Kang7af36b92010-09-18 10:59:31 +090027
Jaecheol Lee56c03d92011-07-18 19:25:13 +090028#define S5P_EPLL_LOCK S5P_CLKREG(0x0C010)
29#define S5P_VPLL_LOCK S5P_CLKREG(0x0C020)
30
Kukjin Kimc598c472010-08-18 21:45:49 +090031#define S5P_EPLL_CON0 S5P_CLKREG(0x0C110)
32#define S5P_EPLL_CON1 S5P_CLKREG(0x0C114)
33#define S5P_VPLL_CON0 S5P_CLKREG(0x0C120)
34#define S5P_VPLL_CON1 S5P_CLKREG(0x0C124)
Changhwan Younc8bef142010-07-27 17:52:39 +090035
Kukjin Kimc598c472010-08-18 21:45:49 +090036#define S5P_CLKSRC_TOP0 S5P_CLKREG(0x0C210)
37#define S5P_CLKSRC_TOP1 S5P_CLKREG(0x0C214)
Kukjin Kime33ed872010-08-18 21:59:01 +090038#define S5P_CLKSRC_CAM S5P_CLKREG(0x0C220)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090039#define S5P_CLKSRC_MFC S5P_CLKREG(0x0C228)
Kukjin Kime33ed872010-08-18 21:59:01 +090040#define S5P_CLKSRC_IMAGE S5P_CLKREG(0x0C230)
41#define S5P_CLKSRC_LCD0 S5P_CLKREG(0x0C234)
42#define S5P_CLKSRC_LCD1 S5P_CLKREG(0x0C238)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090043#define S5P_CLKSRC_MAUDIO S5P_CLKREG(0x0C23C)
Kukjin Kime33ed872010-08-18 21:59:01 +090044#define S5P_CLKSRC_FSYS S5P_CLKREG(0x0C240)
Kukjin Kimc598c472010-08-18 21:45:49 +090045#define S5P_CLKSRC_PERIL0 S5P_CLKREG(0x0C250)
Kukjin Kime33ed872010-08-18 21:59:01 +090046#define S5P_CLKSRC_PERIL1 S5P_CLKREG(0x0C254)
Changhwan Younc8bef142010-07-27 17:52:39 +090047
Kukjin Kimc598c472010-08-18 21:45:49 +090048#define S5P_CLKDIV_TOP S5P_CLKREG(0x0C510)
Kukjin Kime33ed872010-08-18 21:59:01 +090049#define S5P_CLKDIV_CAM S5P_CLKREG(0x0C520)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090050#define S5P_CLKDIV_TV S5P_CLKREG(0x0C524)
51#define S5P_CLKDIV_MFC S5P_CLKREG(0x0C528)
52#define S5P_CLKDIV_G3D S5P_CLKREG(0x0C52C)
Kukjin Kime33ed872010-08-18 21:59:01 +090053#define S5P_CLKDIV_IMAGE S5P_CLKREG(0x0C530)
54#define S5P_CLKDIV_LCD0 S5P_CLKREG(0x0C534)
55#define S5P_CLKDIV_LCD1 S5P_CLKREG(0x0C538)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090056#define S5P_CLKDIV_MAUDIO S5P_CLKREG(0x0C53C)
Kukjin Kime33ed872010-08-18 21:59:01 +090057#define S5P_CLKDIV_FSYS0 S5P_CLKREG(0x0C540)
58#define S5P_CLKDIV_FSYS1 S5P_CLKREG(0x0C544)
59#define S5P_CLKDIV_FSYS2 S5P_CLKREG(0x0C548)
60#define S5P_CLKDIV_FSYS3 S5P_CLKREG(0x0C54C)
Kukjin Kimc598c472010-08-18 21:45:49 +090061#define S5P_CLKDIV_PERIL0 S5P_CLKREG(0x0C550)
62#define S5P_CLKDIV_PERIL1 S5P_CLKREG(0x0C554)
63#define S5P_CLKDIV_PERIL2 S5P_CLKREG(0x0C558)
64#define S5P_CLKDIV_PERIL3 S5P_CLKREG(0x0C55C)
65#define S5P_CLKDIV_PERIL4 S5P_CLKREG(0x0C560)
66#define S5P_CLKDIV_PERIL5 S5P_CLKREG(0x0C564)
Changhwan Younc8bef142010-07-27 17:52:39 +090067
Kukjin Kime33ed872010-08-18 21:59:01 +090068#define S5P_CLKSRC_MASK_TOP S5P_CLKREG(0x0C310)
69#define S5P_CLKSRC_MASK_CAM S5P_CLKREG(0x0C320)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090070#define S5P_CLKSRC_MASK_TV S5P_CLKREG(0x0C324)
Kukjin Kime33ed872010-08-18 21:59:01 +090071#define S5P_CLKSRC_MASK_LCD0 S5P_CLKREG(0x0C334)
72#define S5P_CLKSRC_MASK_LCD1 S5P_CLKREG(0x0C338)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090073#define S5P_CLKSRC_MASK_MAUDIO S5P_CLKREG(0x0C33C)
Kukjin Kime33ed872010-08-18 21:59:01 +090074#define S5P_CLKSRC_MASK_FSYS S5P_CLKREG(0x0C340)
Jongpill Lee3297c2e2010-08-27 17:53:26 +090075#define S5P_CLKSRC_MASK_PERIL0 S5P_CLKREG(0x0C350)
Kukjin Kime33ed872010-08-18 21:59:01 +090076#define S5P_CLKSRC_MASK_PERIL1 S5P_CLKREG(0x0C354)
Jongpill Lee3297c2e2010-08-27 17:53:26 +090077
Sunyoung Kang7af36b92010-09-18 10:59:31 +090078#define S5P_CLKDIV_STAT_TOP S5P_CLKREG(0x0C610)
79
Jaecheol Leeb77ca652011-03-10 13:21:51 +090080#define S5P_CLKGATE_SCLKCAM S5P_CLKREG(0x0C820)
Kukjin Kime33ed872010-08-18 21:59:01 +090081#define S5P_CLKGATE_IP_CAM S5P_CLKREG(0x0C920)
KyongHo Chob0b6ff02011-03-07 09:10:24 +090082#define S5P_CLKGATE_IP_TV S5P_CLKREG(0x0C924)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090083#define S5P_CLKGATE_IP_MFC S5P_CLKREG(0x0C928)
84#define S5P_CLKGATE_IP_G3D S5P_CLKREG(0x0C92C)
Kukjin Kime33ed872010-08-18 21:59:01 +090085#define S5P_CLKGATE_IP_IMAGE S5P_CLKREG(0x0C930)
86#define S5P_CLKGATE_IP_LCD0 S5P_CLKREG(0x0C934)
87#define S5P_CLKGATE_IP_LCD1 S5P_CLKREG(0x0C938)
88#define S5P_CLKGATE_IP_FSYS S5P_CLKREG(0x0C940)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090089#define S5P_CLKGATE_IP_GPS S5P_CLKREG(0x0C94C)
Kukjin Kimc598c472010-08-18 21:45:49 +090090#define S5P_CLKGATE_IP_PERIL S5P_CLKREG(0x0C950)
Jongpill Lee82260bf2010-08-18 22:49:24 +090091#define S5P_CLKGATE_IP_PERIR S5P_CLKREG(0x0C960)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090092#define S5P_CLKGATE_BLOCK S5P_CLKREG(0x0C970)
Changhwan Younc8bef142010-07-27 17:52:39 +090093
Jaecheol Leeb77ca652011-03-10 13:21:51 +090094#define S5P_CLKSRC_MASK_DMC S5P_CLKREG(0x10300)
Sunyoung Kang7af36b92010-09-18 10:59:31 +090095#define S5P_CLKSRC_DMC S5P_CLKREG(0x10200)
96#define S5P_CLKDIV_DMC0 S5P_CLKREG(0x10500)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090097#define S5P_CLKDIV_DMC1 S5P_CLKREG(0x10504)
Sunyoung Kang7af36b92010-09-18 10:59:31 +090098#define S5P_CLKDIV_STAT_DMC0 S5P_CLKREG(0x10600)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090099#define S5P_CLKGATE_IP_DMC S5P_CLKREG(0x10900)
Changhwan Younc8bef142010-07-27 17:52:39 +0900100
Kukjin Kimc598c472010-08-18 21:45:49 +0900101#define S5P_APLL_LOCK S5P_CLKREG(0x14000)
102#define S5P_MPLL_LOCK S5P_CLKREG(0x14004)
103#define S5P_APLL_CON0 S5P_CLKREG(0x14100)
104#define S5P_APLL_CON1 S5P_CLKREG(0x14104)
105#define S5P_MPLL_CON0 S5P_CLKREG(0x14108)
106#define S5P_MPLL_CON1 S5P_CLKREG(0x1410C)
Changhwan Younc8bef142010-07-27 17:52:39 +0900107
Kukjin Kimc598c472010-08-18 21:45:49 +0900108#define S5P_CLKSRC_CPU S5P_CLKREG(0x14200)
109#define S5P_CLKMUX_STATCPU S5P_CLKREG(0x14400)
Changhwan Younc8bef142010-07-27 17:52:39 +0900110
Kukjin Kimc598c472010-08-18 21:45:49 +0900111#define S5P_CLKDIV_CPU S5P_CLKREG(0x14500)
Sangwook Ju09dc7812010-12-22 07:26:40 +0900112#define S5P_CLKDIV_CPU1 S5P_CLKREG(0x14504)
Kukjin Kimc598c472010-08-18 21:45:49 +0900113#define S5P_CLKDIV_STATCPU S5P_CLKREG(0x14600)
Sangwook Ju09dc7812010-12-22 07:26:40 +0900114#define S5P_CLKDIV_STATCPU1 S5P_CLKREG(0x14604)
Changhwan Younc8bef142010-07-27 17:52:39 +0900115
Kukjin Kimc598c472010-08-18 21:45:49 +0900116#define S5P_CLKGATE_SCLKCPU S5P_CLKREG(0x14800)
Jaecheol Leeb77ca652011-03-10 13:21:51 +0900117#define S5P_CLKGATE_IP_CPU S5P_CLKREG(0x14900)
Changhwan Younc8bef142010-07-27 17:52:39 +0900118
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900119#define S5P_APLL_LOCKTIME (0x1C20) /* 300us */
120
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900121#define S5P_APLLCON0_ENABLE_SHIFT (31)
122#define S5P_APLLCON0_LOCKED_SHIFT (29)
123#define S5P_APLL_VAL_1000 ((250 << 16) | (6 << 8) | 1)
Sangwook Ju09dc7812010-12-22 07:26:40 +0900124#define S5P_APLL_VAL_800 ((200 << 16) | (6 << 8) | 1)
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900125
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900126#define S5P_EPLLCON0_ENABLE_SHIFT (31)
127#define S5P_EPLLCON0_LOCKED_SHIFT (29)
128
129#define S5P_VPLLCON0_ENABLE_SHIFT (31)
130#define S5P_VPLLCON0_LOCKED_SHIFT (29)
131
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900132#define S5P_CLKSRC_CPU_MUXCORE_SHIFT (16)
133#define S5P_CLKMUX_STATCPU_MUXCORE_MASK (0x7 << S5P_CLKSRC_CPU_MUXCORE_SHIFT)
134
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900135#define S5P_CLKDIV_CPU0_CORE_SHIFT (0)
136#define S5P_CLKDIV_CPU0_CORE_MASK (0x7 << S5P_CLKDIV_CPU0_CORE_SHIFT)
137#define S5P_CLKDIV_CPU0_COREM0_SHIFT (4)
138#define S5P_CLKDIV_CPU0_COREM0_MASK (0x7 << S5P_CLKDIV_CPU0_COREM0_SHIFT)
139#define S5P_CLKDIV_CPU0_COREM1_SHIFT (8)
140#define S5P_CLKDIV_CPU0_COREM1_MASK (0x7 << S5P_CLKDIV_CPU0_COREM1_SHIFT)
141#define S5P_CLKDIV_CPU0_PERIPH_SHIFT (12)
142#define S5P_CLKDIV_CPU0_PERIPH_MASK (0x7 << S5P_CLKDIV_CPU0_PERIPH_SHIFT)
143#define S5P_CLKDIV_CPU0_ATB_SHIFT (16)
144#define S5P_CLKDIV_CPU0_ATB_MASK (0x7 << S5P_CLKDIV_CPU0_ATB_SHIFT)
145#define S5P_CLKDIV_CPU0_PCLKDBG_SHIFT (20)
146#define S5P_CLKDIV_CPU0_PCLKDBG_MASK (0x7 << S5P_CLKDIV_CPU0_PCLKDBG_SHIFT)
147#define S5P_CLKDIV_CPU0_APLL_SHIFT (24)
148#define S5P_CLKDIV_CPU0_APLL_MASK (0x7 << S5P_CLKDIV_CPU0_APLL_SHIFT)
149
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900150#define S5P_CLKDIV_DMC0_ACP_SHIFT (0)
151#define S5P_CLKDIV_DMC0_ACP_MASK (0x7 << S5P_CLKDIV_DMC0_ACP_SHIFT)
152#define S5P_CLKDIV_DMC0_ACPPCLK_SHIFT (4)
153#define S5P_CLKDIV_DMC0_ACPPCLK_MASK (0x7 << S5P_CLKDIV_DMC0_ACPPCLK_SHIFT)
154#define S5P_CLKDIV_DMC0_DPHY_SHIFT (8)
155#define S5P_CLKDIV_DMC0_DPHY_MASK (0x7 << S5P_CLKDIV_DMC0_DPHY_SHIFT)
156#define S5P_CLKDIV_DMC0_DMC_SHIFT (12)
157#define S5P_CLKDIV_DMC0_DMC_MASK (0x7 << S5P_CLKDIV_DMC0_DMC_SHIFT)
158#define S5P_CLKDIV_DMC0_DMCD_SHIFT (16)
159#define S5P_CLKDIV_DMC0_DMCD_MASK (0x7 << S5P_CLKDIV_DMC0_DMCD_SHIFT)
160#define S5P_CLKDIV_DMC0_DMCP_SHIFT (20)
161#define S5P_CLKDIV_DMC0_DMCP_MASK (0x7 << S5P_CLKDIV_DMC0_DMCP_SHIFT)
162#define S5P_CLKDIV_DMC0_COPY2_SHIFT (24)
163#define S5P_CLKDIV_DMC0_COPY2_MASK (0x7 << S5P_CLKDIV_DMC0_COPY2_SHIFT)
164#define S5P_CLKDIV_DMC0_CORETI_SHIFT (28)
165#define S5P_CLKDIV_DMC0_CORETI_MASK (0x7 << S5P_CLKDIV_DMC0_CORETI_SHIFT)
166
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900167#define S5P_CLKDIV_TOP_ACLK200_SHIFT (0)
168#define S5P_CLKDIV_TOP_ACLK200_MASK (0x7 << S5P_CLKDIV_TOP_ACLK200_SHIFT)
169#define S5P_CLKDIV_TOP_ACLK100_SHIFT (4)
170#define S5P_CLKDIV_TOP_ACLK100_MASK (0xf << S5P_CLKDIV_TOP_ACLK100_SHIFT)
171#define S5P_CLKDIV_TOP_ACLK160_SHIFT (8)
172#define S5P_CLKDIV_TOP_ACLK160_MASK (0x7 << S5P_CLKDIV_TOP_ACLK160_SHIFT)
173#define S5P_CLKDIV_TOP_ACLK133_SHIFT (12)
174#define S5P_CLKDIV_TOP_ACLK133_MASK (0x7 << S5P_CLKDIV_TOP_ACLK133_SHIFT)
175#define S5P_CLKDIV_TOP_ONENAND_SHIFT (16)
176#define S5P_CLKDIV_TOP_ONENAND_MASK (0x7 << S5P_CLKDIV_TOP_ONENAND_SHIFT)
177
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900178#define S5P_CLKDIV_BUS_GDLR_SHIFT (0)
179#define S5P_CLKDIV_BUS_GDLR_MASK (0x7 << S5P_CLKDIV_BUS_GDLR_SHIFT)
180#define S5P_CLKDIV_BUS_GPLR_SHIFT (4)
181#define S5P_CLKDIV_BUS_GPLR_MASK (0x7 << S5P_CLKDIV_BUS_GPLR_SHIFT)
182
Sylwester Nawrocki1d45ac42011-03-10 21:53:40 +0900183/* Compatibility defines and inclusion */
184
185#include <mach/regs-pmu.h>
Seungwhan Yound4b34c62010-10-14 10:39:08 +0900186
187#define S5P_EPLL_CON S5P_EPLL_CON0
188
Changhwan Younc8bef142010-07-27 17:52:39 +0900189#endif /* __ASM_ARCH_REGS_CLOCK_H */