blob: c814287bdf5d10d8a44a9e6a843b3acd5ab30ff8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Processor capabilities determination functions.
3 *
4 * Copyright (C) xxxx the Anonymous
Ralf Baechle010b8532006-01-29 18:42:08 +00005 * Copyright (C) 1994 - 2006 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Ralf Baechle70342282013-01-22 12:59:30 +01007 * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/ptrace.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/stddef.h>
Paul Gortmaker73bc2562011-07-23 16:30:40 -040019#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Ralf Baechle57599062007-02-18 19:07:31 +000021#include <asm/bugs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020023#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/fpu.h>
25#include <asm/mipsregs.h>
David Daney654f57b2008-09-23 00:07:16 -070026#include <asm/watch.h>
Paul Gortmaker06372a62011-07-23 16:26:41 -040027#include <asm/elf.h>
Chris Dearmana074f0e2009-07-10 01:51:27 -070028#include <asm/spram.h>
David Daney949e51b2010-10-14 11:32:33 -070029#include <asm/uaccess.h>
30
Paul Gortmaker078a55f2013-06-18 13:38:59 +000031static int mips_fpu_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -070032
33static int __init fpu_disable(char *s)
34{
35 cpu_data[0].options &= ~MIPS_CPU_FPU;
36 mips_fpu_disabled = 1;
37
38 return 1;
39}
40
41__setup("nofpu", fpu_disable);
42
Paul Gortmaker078a55f2013-06-18 13:38:59 +000043int mips_dsp_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -070044
45static int __init dsp_disable(char *s)
46{
Steven J. Hillee80f7c72012-08-03 10:26:04 -050047 cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -070048 mips_dsp_disabled = 1;
49
50 return 1;
51}
52
53__setup("nodsp", dsp_disable);
54
Marc St-Jean9267a302007-06-14 15:55:31 -060055static inline void check_errata(void)
56{
57 struct cpuinfo_mips *c = &current_cpu_data;
58
Ralf Baechle69f24d12013-09-17 10:25:47 +020059 switch (current_cpu_type()) {
Marc St-Jean9267a302007-06-14 15:55:31 -060060 case CPU_34K:
61 /*
62 * Erratum "RPS May Cause Incorrect Instruction Execution"
63 * This code only handles VPE0, any SMP/SMTC/RTOS code
64 * making use of VPE1 will be responsable for that VPE.
65 */
66 if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
67 write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
68 break;
69 default:
70 break;
71 }
72}
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074void __init check_bugs32(void)
75{
Marc St-Jean9267a302007-06-14 15:55:31 -060076 check_errata();
Linus Torvalds1da177e2005-04-16 15:20:36 -070077}
78
79/*
80 * Probe whether cpu has config register by trying to play with
81 * alternate cache bit and see whether it matters.
82 * It's used by cpu_probe to distinguish between R3000A and R3081.
83 */
84static inline int cpu_has_confreg(void)
85{
86#ifdef CONFIG_CPU_R3000
87 extern unsigned long r3k_cache_size(unsigned long);
88 unsigned long size1, size2;
89 unsigned long cfg = read_c0_conf();
90
91 size1 = r3k_cache_size(ST0_ISC);
92 write_c0_conf(cfg ^ R30XX_CONF_AC);
93 size2 = r3k_cache_size(ST0_ISC);
94 write_c0_conf(cfg);
95 return size1 != size2;
96#else
97 return 0;
98#endif
99}
100
Robert Millanc094c992011-04-18 11:37:55 -0700101static inline void set_elf_platform(int cpu, const char *plat)
102{
103 if (cpu == 0)
104 __elf_platform = plat;
105}
106
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107/*
108 * Get the FPU Implementation/Revision.
109 */
110static inline unsigned long cpu_get_fpu_id(void)
111{
112 unsigned long tmp, fpu_id;
113
114 tmp = read_c0_status();
115 __enable_fpu();
116 fpu_id = read_32bit_cp1_register(CP1_REVISION);
117 write_c0_status(tmp);
118 return fpu_id;
119}
120
121/*
122 * Check the CPU has an FPU the official way.
123 */
124static inline int __cpu_has_fpu(void)
125{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100126 return ((cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127}
128
Guenter Roeck91dfc422010-02-02 08:52:20 -0800129static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
130{
131#ifdef __NEED_VMBITS_PROBE
David Daney5b7efa82010-02-08 12:27:00 -0800132 write_c0_entryhi(0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800133 back_to_back_c0_hazard();
David Daney5b7efa82010-02-08 12:27:00 -0800134 c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800135#endif
136}
137
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000138static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
Steven J. Hilla96102b2012-12-07 04:31:36 +0000139{
140 switch (isa) {
141 case MIPS_CPU_ISA_M64R2:
142 c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
143 case MIPS_CPU_ISA_M64R1:
144 c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
145 case MIPS_CPU_ISA_V:
146 c->isa_level |= MIPS_CPU_ISA_V;
147 case MIPS_CPU_ISA_IV:
148 c->isa_level |= MIPS_CPU_ISA_IV;
149 case MIPS_CPU_ISA_III:
Ralf Baechle1990e542013-06-26 17:06:34 +0200150 c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000151 break;
152
153 case MIPS_CPU_ISA_M32R2:
154 c->isa_level |= MIPS_CPU_ISA_M32R2;
155 case MIPS_CPU_ISA_M32R1:
156 c->isa_level |= MIPS_CPU_ISA_M32R1;
157 case MIPS_CPU_ISA_II:
158 c->isa_level |= MIPS_CPU_ISA_II;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000159 break;
160 }
161}
162
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000163static char unknown_isa[] = KERN_ERR \
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100164 "Unsupported ISA type, c0.config0: %d.";
165
166static inline unsigned int decode_config0(struct cpuinfo_mips *c)
167{
168 unsigned int config0;
169 int isa;
170
171 config0 = read_c0_config();
172
173 if (((config0 & MIPS_CONF_MT) >> 7) == 1)
174 c->options |= MIPS_CPU_TLB;
175 isa = (config0 & MIPS_CONF_AT) >> 13;
176 switch (isa) {
177 case 0:
178 switch ((config0 & MIPS_CONF_AR) >> 10) {
179 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000180 set_isa(c, MIPS_CPU_ISA_M32R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100181 break;
182 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000183 set_isa(c, MIPS_CPU_ISA_M32R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100184 break;
185 default:
186 goto unknown;
187 }
188 break;
189 case 2:
190 switch ((config0 & MIPS_CONF_AR) >> 10) {
191 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000192 set_isa(c, MIPS_CPU_ISA_M64R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100193 break;
194 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000195 set_isa(c, MIPS_CPU_ISA_M64R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100196 break;
197 default:
198 goto unknown;
199 }
200 break;
201 default:
202 goto unknown;
203 }
204
205 return config0 & MIPS_CONF_M;
206
207unknown:
208 panic(unknown_isa, config0);
209}
210
211static inline unsigned int decode_config1(struct cpuinfo_mips *c)
212{
213 unsigned int config1;
214
215 config1 = read_c0_config1();
216
217 if (config1 & MIPS_CONF1_MD)
218 c->ases |= MIPS_ASE_MDMX;
219 if (config1 & MIPS_CONF1_WR)
220 c->options |= MIPS_CPU_WATCH;
221 if (config1 & MIPS_CONF1_CA)
222 c->ases |= MIPS_ASE_MIPS16;
223 if (config1 & MIPS_CONF1_EP)
224 c->options |= MIPS_CPU_EJTAG;
225 if (config1 & MIPS_CONF1_FP) {
226 c->options |= MIPS_CPU_FPU;
227 c->options |= MIPS_CPU_32FPR;
228 }
229 if (cpu_has_tlb)
230 c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
231
232 return config1 & MIPS_CONF_M;
233}
234
235static inline unsigned int decode_config2(struct cpuinfo_mips *c)
236{
237 unsigned int config2;
238
239 config2 = read_c0_config2();
240
241 if (config2 & MIPS_CONF2_SL)
242 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
243
244 return config2 & MIPS_CONF_M;
245}
246
247static inline unsigned int decode_config3(struct cpuinfo_mips *c)
248{
249 unsigned int config3;
250
251 config3 = read_c0_config3();
252
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500253 if (config3 & MIPS_CONF3_SM) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100254 c->ases |= MIPS_ASE_SMARTMIPS;
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500255 c->options |= MIPS_CPU_RIXI;
256 }
257 if (config3 & MIPS_CONF3_RXI)
258 c->options |= MIPS_CPU_RIXI;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100259 if (config3 & MIPS_CONF3_DSP)
260 c->ases |= MIPS_ASE_DSP;
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500261 if (config3 & MIPS_CONF3_DSP2P)
262 c->ases |= MIPS_ASE_DSP2P;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100263 if (config3 & MIPS_CONF3_VINT)
264 c->options |= MIPS_CPU_VINT;
265 if (config3 & MIPS_CONF3_VEIC)
266 c->options |= MIPS_CPU_VEIC;
267 if (config3 & MIPS_CONF3_MT)
268 c->ases |= MIPS_ASE_MIPSMT;
269 if (config3 & MIPS_CONF3_ULRI)
270 c->options |= MIPS_CPU_ULRI;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000271 if (config3 & MIPS_CONF3_ISA)
272 c->options |= MIPS_CPU_MICROMIPS;
David Daney1e7decd2013-02-16 23:42:43 +0100273 if (config3 & MIPS_CONF3_VZ)
274 c->ases |= MIPS_ASE_VZ;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100275
276 return config3 & MIPS_CONF_M;
277}
278
279static inline unsigned int decode_config4(struct cpuinfo_mips *c)
280{
281 unsigned int config4;
282
283 config4 = read_c0_config4();
284
285 if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
286 && cpu_has_tlb)
287 c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
288
289 c->kscratch_mask = (config4 >> 16) & 0xff;
290
291 return config4 & MIPS_CONF_M;
292}
293
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200294static inline unsigned int decode_config5(struct cpuinfo_mips *c)
295{
296 unsigned int config5;
297
298 config5 = read_c0_config5();
299 config5 &= ~MIPS_CONF5_UFR;
300 write_c0_config5(config5);
301
302 return config5 & MIPS_CONF_M;
303}
304
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000305static void decode_configs(struct cpuinfo_mips *c)
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100306{
307 int ok;
308
309 /* MIPS32 or MIPS64 compliant CPU. */
310 c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
311 MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
312
313 c->scache.flags = MIPS_CACHE_NOT_PRESENT;
314
315 ok = decode_config0(c); /* Read Config registers. */
Ralf Baechle70342282013-01-22 12:59:30 +0100316 BUG_ON(!ok); /* Arch spec violation! */
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100317 if (ok)
318 ok = decode_config1(c);
319 if (ok)
320 ok = decode_config2(c);
321 if (ok)
322 ok = decode_config3(c);
323 if (ok)
324 ok = decode_config4(c);
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200325 if (ok)
326 ok = decode_config5(c);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100327
328 mips_probe_watch_registers(c);
329
330 if (cpu_has_mips_r2)
331 c->core = read_c0_ebase() & 0x3ff;
332}
333
Ralf Baechle02cf2112005-10-01 13:06:32 +0100334#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 | MIPS_CPU_COUNTER)
336
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000337static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100339 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 case PRID_IMP_R2000:
341 c->cputype = CPU_R2000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000342 __cpu_name[cpu] = "R2000";
Ralf Baechle02cf2112005-10-01 13:06:32 +0100343 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500344 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 if (__cpu_has_fpu())
346 c->options |= MIPS_CPU_FPU;
347 c->tlbsize = 64;
348 break;
349 case PRID_IMP_R3000:
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100350 if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000351 if (cpu_has_confreg()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 c->cputype = CPU_R3081E;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000353 __cpu_name[cpu] = "R3081";
354 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 c->cputype = CPU_R3000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000356 __cpu_name[cpu] = "R3000A";
357 }
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000358 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 c->cputype = CPU_R3000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000360 __cpu_name[cpu] = "R3000";
361 }
Ralf Baechle02cf2112005-10-01 13:06:32 +0100362 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500363 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 if (__cpu_has_fpu())
365 c->options |= MIPS_CPU_FPU;
366 c->tlbsize = 64;
367 break;
368 case PRID_IMP_R4000:
369 if (read_c0_config() & CONF_SC) {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100370 if ((c->processor_id & PRID_REV_MASK) >=
371 PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 c->cputype = CPU_R4400PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000373 __cpu_name[cpu] = "R4400PC";
374 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 c->cputype = CPU_R4000PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000376 __cpu_name[cpu] = "R4000PC";
377 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100379 int cca = read_c0_config() & CONF_CM_CMASK;
380 int mc;
381
382 /*
383 * SC and MC versions can't be reliably told apart,
384 * but only the latter support coherent caching
385 * modes so assume the firmware has set the KSEG0
386 * coherency attribute reasonably (if uncached, we
387 * assume SC).
388 */
389 switch (cca) {
390 case CONF_CM_CACHABLE_CE:
391 case CONF_CM_CACHABLE_COW:
392 case CONF_CM_CACHABLE_CUW:
393 mc = 1;
394 break;
395 default:
396 mc = 0;
397 break;
398 }
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100399 if ((c->processor_id & PRID_REV_MASK) >=
400 PRID_REV_R4400) {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100401 c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
402 __cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000403 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100404 c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
405 __cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000406 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 }
408
Steven J. Hilla96102b2012-12-07 04:31:36 +0000409 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500411 MIPS_CPU_WATCH | MIPS_CPU_VCE |
412 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 c->tlbsize = 48;
414 break;
415 case PRID_IMP_VR41XX:
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900416 set_isa(c, MIPS_CPU_ISA_III);
417 c->options = R4K_OPTS;
418 c->tlbsize = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 switch (c->processor_id & 0xf0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 case PRID_REV_VR4111:
421 c->cputype = CPU_VR4111;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000422 __cpu_name[cpu] = "NEC VR4111";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 case PRID_REV_VR4121:
425 c->cputype = CPU_VR4121;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000426 __cpu_name[cpu] = "NEC VR4121";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 break;
428 case PRID_REV_VR4122:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000429 if ((c->processor_id & 0xf) < 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 c->cputype = CPU_VR4122;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000431 __cpu_name[cpu] = "NEC VR4122";
432 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 c->cputype = CPU_VR4181A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000434 __cpu_name[cpu] = "NEC VR4181A";
435 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 break;
437 case PRID_REV_VR4130:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000438 if ((c->processor_id & 0xf) < 0x4) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 c->cputype = CPU_VR4131;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000440 __cpu_name[cpu] = "NEC VR4131";
441 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 c->cputype = CPU_VR4133;
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900443 c->options |= MIPS_CPU_LLSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000444 __cpu_name[cpu] = "NEC VR4133";
445 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 break;
447 default:
448 printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
449 c->cputype = CPU_VR41XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000450 __cpu_name[cpu] = "NEC Vr41xx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 break;
452 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 break;
454 case PRID_IMP_R4300:
455 c->cputype = CPU_R4300;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000456 __cpu_name[cpu] = "R4300";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000457 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500459 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 c->tlbsize = 32;
461 break;
462 case PRID_IMP_R4600:
463 c->cputype = CPU_R4600;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000464 __cpu_name[cpu] = "R4600";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000465 set_isa(c, MIPS_CPU_ISA_III);
Thiemo Seufer075e7502005-07-27 21:48:12 +0000466 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
467 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 c->tlbsize = 48;
469 break;
470 #if 0
Steven J. Hill03751e72012-05-10 23:21:18 -0500471 case PRID_IMP_R4650:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 /*
473 * This processor doesn't have an MMU, so it's not
474 * "real easy" to run Linux on it. It is left purely
475 * for documentation. Commented out because it shares
476 * it's c0_prid id number with the TX3900.
477 */
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000478 c->cputype = CPU_R4650;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000479 __cpu_name[cpu] = "R4650";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000480 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
Steven J. Hill03751e72012-05-10 23:21:18 -0500482 c->tlbsize = 48;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 break;
484 #endif
485 case PRID_IMP_TX39:
Ralf Baechle02cf2112005-10-01 13:06:32 +0100486 c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
488 if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
489 c->cputype = CPU_TX3927;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000490 __cpu_name[cpu] = "TX3927";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 c->tlbsize = 64;
492 } else {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100493 switch (c->processor_id & PRID_REV_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 case PRID_REV_TX3912:
495 c->cputype = CPU_TX3912;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000496 __cpu_name[cpu] = "TX3912";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 c->tlbsize = 32;
498 break;
499 case PRID_REV_TX3922:
500 c->cputype = CPU_TX3922;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000501 __cpu_name[cpu] = "TX3922";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 c->tlbsize = 64;
503 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 }
505 }
506 break;
507 case PRID_IMP_R4700:
508 c->cputype = CPU_R4700;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000509 __cpu_name[cpu] = "R4700";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000510 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500512 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 c->tlbsize = 48;
514 break;
515 case PRID_IMP_TX49:
516 c->cputype = CPU_TX49XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000517 __cpu_name[cpu] = "R49XX";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000518 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 c->options = R4K_OPTS | MIPS_CPU_LLSC;
520 if (!(c->processor_id & 0x08))
521 c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
522 c->tlbsize = 48;
523 break;
524 case PRID_IMP_R5000:
525 c->cputype = CPU_R5000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000526 __cpu_name[cpu] = "R5000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000527 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500529 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 c->tlbsize = 48;
531 break;
532 case PRID_IMP_R5432:
533 c->cputype = CPU_R5432;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000534 __cpu_name[cpu] = "R5432";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000535 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500537 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 c->tlbsize = 48;
539 break;
540 case PRID_IMP_R5500:
541 c->cputype = CPU_R5500;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000542 __cpu_name[cpu] = "R5500";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000543 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500545 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 c->tlbsize = 48;
547 break;
548 case PRID_IMP_NEVADA:
549 c->cputype = CPU_NEVADA;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000550 __cpu_name[cpu] = "Nevada";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000551 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500553 MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 c->tlbsize = 48;
555 break;
556 case PRID_IMP_R6000:
557 c->cputype = CPU_R6000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000558 __cpu_name[cpu] = "R6000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000559 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500561 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 c->tlbsize = 32;
563 break;
564 case PRID_IMP_R6000A:
565 c->cputype = CPU_R6000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000566 __cpu_name[cpu] = "R6000A";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000567 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500569 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 c->tlbsize = 32;
571 break;
572 case PRID_IMP_RM7000:
573 c->cputype = CPU_RM7000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000574 __cpu_name[cpu] = "RM7000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000575 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500577 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 /*
Ralf Baechle70342282013-01-22 12:59:30 +0100579 * Undocumented RM7000: Bit 29 in the info register of
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 * the RM7000 v2.0 indicates if the TLB has 48 or 64
581 * entries.
582 *
Ralf Baechle70342282013-01-22 12:59:30 +0100583 * 29 1 => 64 entry JTLB
584 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 */
586 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
587 break;
588 case PRID_IMP_RM9000:
589 c->cputype = CPU_RM9000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000590 __cpu_name[cpu] = "RM9000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000591 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500593 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 /*
595 * Bit 29 in the info register of the RM9000
596 * indicates if the TLB has 48 or 64 entries.
597 *
Ralf Baechle70342282013-01-22 12:59:30 +0100598 * 29 1 => 64 entry JTLB
599 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 */
601 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
602 break;
603 case PRID_IMP_R8000:
604 c->cputype = CPU_R8000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000605 __cpu_name[cpu] = "RM8000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000606 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500608 MIPS_CPU_FPU | MIPS_CPU_32FPR |
609 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
611 break;
612 case PRID_IMP_R10000:
613 c->cputype = CPU_R10000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000614 __cpu_name[cpu] = "R10000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000615 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000616 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500617 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500619 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 c->tlbsize = 64;
621 break;
622 case PRID_IMP_R12000:
623 c->cputype = CPU_R12000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000624 __cpu_name[cpu] = "R12000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000625 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000626 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500627 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500629 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 c->tlbsize = 64;
631 break;
Kumba44d921b2006-05-16 22:23:59 -0400632 case PRID_IMP_R14000:
633 c->cputype = CPU_R14000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000634 __cpu_name[cpu] = "R14000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000635 set_isa(c, MIPS_CPU_ISA_IV);
Kumba44d921b2006-05-16 22:23:59 -0400636 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500637 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Kumba44d921b2006-05-16 22:23:59 -0400638 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500639 MIPS_CPU_LLSC;
Kumba44d921b2006-05-16 22:23:59 -0400640 c->tlbsize = 64;
641 break;
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800642 case PRID_IMP_LOONGSON2:
643 c->cputype = CPU_LOONGSON2;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000644 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -0700645
646 switch (c->processor_id & PRID_REV_MASK) {
647 case PRID_REV_LOONGSON2E:
648 set_elf_platform(cpu, "loongson2e");
649 break;
650 case PRID_REV_LOONGSON2F:
651 set_elf_platform(cpu, "loongson2f");
652 break;
653 }
654
Steven J. Hilla96102b2012-12-07 04:31:36 +0000655 set_isa(c, MIPS_CPU_ISA_III);
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800656 c->options = R4K_OPTS |
657 MIPS_CPU_FPU | MIPS_CPU_LLSC |
658 MIPS_CPU_32FPR;
659 c->tlbsize = 64;
660 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100661 case PRID_IMP_LOONGSON1:
662 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100664 c->cputype = CPU_LOONGSON1;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000665
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100666 switch (c->processor_id & PRID_REV_MASK) {
667 case PRID_REV_LOONGSON1B:
668 __cpu_name[cpu] = "Loongson 1B";
Ralf Baechleb4672d32005-12-08 14:04:24 +0000669 break;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000670 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100671
Ralf Baechle41943182005-05-05 16:45:59 +0000672 break;
Ralf Baechle41943182005-05-05 16:45:59 +0000673 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674}
675
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000676static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677{
Ralf Baechle41943182005-05-05 16:45:59 +0000678 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100679 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 case PRID_IMP_4KC:
681 c->cputype = CPU_4KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000682 __cpu_name[cpu] = "MIPS 4Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 break;
684 case PRID_IMP_4KEC:
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000685 case PRID_IMP_4KECR2:
686 c->cputype = CPU_4KEC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000687 __cpu_name[cpu] = "MIPS 4KEc";
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000688 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 case PRID_IMP_4KSC:
Ralf Baechle8afcb5d2005-10-04 15:01:26 +0100690 case PRID_IMP_4KSD:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 c->cputype = CPU_4KSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000692 __cpu_name[cpu] = "MIPS 4KSc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 break;
694 case PRID_IMP_5KC:
695 c->cputype = CPU_5KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000696 __cpu_name[cpu] = "MIPS 5Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 break;
Leonid Yegoshin78d48032012-07-06 21:56:01 +0200698 case PRID_IMP_5KE:
699 c->cputype = CPU_5KE;
700 __cpu_name[cpu] = "MIPS 5KE";
701 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 case PRID_IMP_20KC:
703 c->cputype = CPU_20KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000704 __cpu_name[cpu] = "MIPS 20Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 break;
706 case PRID_IMP_24K:
707 c->cputype = CPU_24K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000708 __cpu_name[cpu] = "MIPS 24Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 break;
John Crispin42f3cae2013-01-11 22:44:10 +0100710 case PRID_IMP_24KE:
711 c->cputype = CPU_24K;
712 __cpu_name[cpu] = "MIPS 24KEc";
713 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 case PRID_IMP_25KF:
715 c->cputype = CPU_25KF;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000716 __cpu_name[cpu] = "MIPS 25Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 break;
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000718 case PRID_IMP_34K:
719 c->cputype = CPU_34K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000720 __cpu_name[cpu] = "MIPS 34Kc";
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000721 break;
Chris Dearmanc6209532006-05-02 14:08:46 +0100722 case PRID_IMP_74K:
723 c->cputype = CPU_74K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000724 __cpu_name[cpu] = "MIPS 74Kc";
Chris Dearmanc6209532006-05-02 14:08:46 +0100725 break;
Steven J. Hill113c62d2012-07-06 23:56:00 +0200726 case PRID_IMP_M14KC:
727 c->cputype = CPU_M14KC;
728 __cpu_name[cpu] = "MIPS M14Kc";
729 break;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000730 case PRID_IMP_M14KEC:
731 c->cputype = CPU_M14KEC;
732 __cpu_name[cpu] = "MIPS M14KEc";
733 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100734 case PRID_IMP_1004K:
735 c->cputype = CPU_1004K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000736 __cpu_name[cpu] = "MIPS 1004Kc";
Ralf Baechle39b8d522008-04-28 17:14:26 +0100737 break;
Steven J. Hill006a8512012-06-26 04:11:03 +0000738 case PRID_IMP_1074K:
739 c->cputype = CPU_74K;
740 __cpu_name[cpu] = "MIPS 1074Kc";
741 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 }
Chris Dearman0b6d4972007-09-13 12:32:02 +0100743
744 spram_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745}
746
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000747static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748{
Ralf Baechle41943182005-05-05 16:45:59 +0000749 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100750 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 case PRID_IMP_AU1_REV1:
752 case PRID_IMP_AU1_REV2:
Manuel Lauss270717a2009-03-25 17:49:28 +0100753 c->cputype = CPU_ALCHEMY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 switch ((c->processor_id >> 24) & 0xff) {
755 case 0:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000756 __cpu_name[cpu] = "Au1000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 break;
758 case 1:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000759 __cpu_name[cpu] = "Au1500";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 break;
761 case 2:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000762 __cpu_name[cpu] = "Au1100";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 break;
764 case 3:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000765 __cpu_name[cpu] = "Au1550";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 break;
Pete Popove3ad1c22005-03-01 06:33:16 +0000767 case 4:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000768 __cpu_name[cpu] = "Au1200";
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100769 if ((c->processor_id & PRID_REV_MASK) == 2)
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000770 __cpu_name[cpu] = "Au1250";
Manuel Lauss237cfee2007-12-06 09:07:55 +0100771 break;
772 case 5:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000773 __cpu_name[cpu] = "Au1210";
Pete Popove3ad1c22005-03-01 06:33:16 +0000774 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 default:
Manuel Lauss270717a2009-03-25 17:49:28 +0100776 __cpu_name[cpu] = "Au1xxx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 break;
778 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 break;
780 }
781}
782
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000783static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784{
Ralf Baechle41943182005-05-05 16:45:59 +0000785 decode_configs(c);
Ralf Baechle02cf2112005-10-01 13:06:32 +0100786
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100787 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 case PRID_IMP_SB1:
789 c->cputype = CPU_SB1;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000790 __cpu_name[cpu] = "SiByte SB1";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 /* FPU in pass1 is known to have issues. */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100792 if ((c->processor_id & PRID_REV_MASK) < 0x02)
Ralf Baechle010b8532006-01-29 18:42:08 +0000793 c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 break;
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700795 case PRID_IMP_SB1A:
796 c->cputype = CPU_SB1A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000797 __cpu_name[cpu] = "SiByte SB1A";
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700798 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 }
800}
801
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000802static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803{
Ralf Baechle41943182005-05-05 16:45:59 +0000804 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100805 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 case PRID_IMP_SR71000:
807 c->cputype = CPU_SR71000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000808 __cpu_name[cpu] = "Sandcraft SR71000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 c->scache.ways = 8;
810 c->tlbsize = 64;
811 break;
812 }
813}
814
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000815static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
Pete Popovbdf21b12005-07-14 17:47:57 +0000816{
817 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100818 switch (c->processor_id & PRID_IMP_MASK) {
Pete Popovbdf21b12005-07-14 17:47:57 +0000819 case PRID_IMP_PR4450:
820 c->cputype = CPU_PR4450;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000821 __cpu_name[cpu] = "Philips PR4450";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000822 set_isa(c, MIPS_CPU_ISA_M32R1);
Pete Popovbdf21b12005-07-14 17:47:57 +0000823 break;
Pete Popovbdf21b12005-07-14 17:47:57 +0000824 }
825}
826
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000827static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200828{
829 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100830 switch (c->processor_id & PRID_IMP_MASK) {
Kevin Cernekee190fca32010-11-23 10:26:45 -0800831 case PRID_IMP_BMIPS32_REV4:
832 case PRID_IMP_BMIPS32_REV8:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700833 c->cputype = CPU_BMIPS32;
834 __cpu_name[cpu] = "Broadcom BMIPS32";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700835 set_elf_platform(cpu, "bmips32");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200836 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700837 case PRID_IMP_BMIPS3300:
838 case PRID_IMP_BMIPS3300_ALT:
839 case PRID_IMP_BMIPS3300_BUG:
840 c->cputype = CPU_BMIPS3300;
841 __cpu_name[cpu] = "Broadcom BMIPS3300";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700842 set_elf_platform(cpu, "bmips3300");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200843 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700844 case PRID_IMP_BMIPS43XX: {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100845 int rev = c->processor_id & PRID_REV_MASK;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700846
847 if (rev >= PRID_REV_BMIPS4380_LO &&
848 rev <= PRID_REV_BMIPS4380_HI) {
849 c->cputype = CPU_BMIPS4380;
850 __cpu_name[cpu] = "Broadcom BMIPS4380";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700851 set_elf_platform(cpu, "bmips4380");
Kevin Cernekee602977b2010-10-16 14:22:30 -0700852 } else {
853 c->cputype = CPU_BMIPS4350;
854 __cpu_name[cpu] = "Broadcom BMIPS4350";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700855 set_elf_platform(cpu, "bmips4350");
Maxime Bizon0de663e2009-08-18 13:23:37 +0100856 }
857 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200858 }
Kevin Cernekee602977b2010-10-16 14:22:30 -0700859 case PRID_IMP_BMIPS5000:
860 c->cputype = CPU_BMIPS5000;
861 __cpu_name[cpu] = "Broadcom BMIPS5000";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700862 set_elf_platform(cpu, "bmips5000");
Kevin Cernekee602977b2010-10-16 14:22:30 -0700863 c->options |= MIPS_CPU_ULRI;
864 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700865 }
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200866}
867
David Daney0dd47812008-12-11 15:33:26 -0800868static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
869{
870 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100871 switch (c->processor_id & PRID_IMP_MASK) {
David Daney0dd47812008-12-11 15:33:26 -0800872 case PRID_IMP_CAVIUM_CN38XX:
873 case PRID_IMP_CAVIUM_CN31XX:
874 case PRID_IMP_CAVIUM_CN30XX:
David Daney6f329462010-02-10 15:12:48 -0800875 c->cputype = CPU_CAVIUM_OCTEON;
876 __cpu_name[cpu] = "Cavium Octeon";
877 goto platform;
David Daney0dd47812008-12-11 15:33:26 -0800878 case PRID_IMP_CAVIUM_CN58XX:
879 case PRID_IMP_CAVIUM_CN56XX:
880 case PRID_IMP_CAVIUM_CN50XX:
881 case PRID_IMP_CAVIUM_CN52XX:
David Daney6f329462010-02-10 15:12:48 -0800882 c->cputype = CPU_CAVIUM_OCTEON_PLUS;
883 __cpu_name[cpu] = "Cavium Octeon+";
884platform:
Robert Millanc094c992011-04-18 11:37:55 -0700885 set_elf_platform(cpu, "octeon");
David Daney0dd47812008-12-11 15:33:26 -0800886 break;
David Daneya1431b62011-09-24 02:29:54 +0200887 case PRID_IMP_CAVIUM_CN61XX:
David Daney0e56b382010-10-07 16:03:45 -0700888 case PRID_IMP_CAVIUM_CN63XX:
David Daneya1431b62011-09-24 02:29:54 +0200889 case PRID_IMP_CAVIUM_CN66XX:
890 case PRID_IMP_CAVIUM_CN68XX:
David Daneyaf04bb82013-07-29 15:07:01 -0700891 case PRID_IMP_CAVIUM_CNF71XX:
David Daney0e56b382010-10-07 16:03:45 -0700892 c->cputype = CPU_CAVIUM_OCTEON2;
893 __cpu_name[cpu] = "Cavium Octeon II";
Robert Millanc094c992011-04-18 11:37:55 -0700894 set_elf_platform(cpu, "octeon2");
David Daney0e56b382010-10-07 16:03:45 -0700895 break;
David Daneyaf04bb82013-07-29 15:07:01 -0700896 case PRID_IMP_CAVIUM_CN70XX:
897 case PRID_IMP_CAVIUM_CN78XX:
898 c->cputype = CPU_CAVIUM_OCTEON3;
899 __cpu_name[cpu] = "Cavium Octeon III";
900 set_elf_platform(cpu, "octeon3");
901 break;
David Daney0dd47812008-12-11 15:33:26 -0800902 default:
903 printk(KERN_INFO "Unknown Octeon chip!\n");
904 c->cputype = CPU_UNKNOWN;
905 break;
906 }
907}
908
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000909static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
910{
911 decode_configs(c);
912 /* JZRISC does not implement the CP0 counter. */
913 c->options &= ~MIPS_CPU_COUNTER;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100914 switch (c->processor_id & PRID_IMP_MASK) {
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000915 case PRID_IMP_JZRISC:
916 c->cputype = CPU_JZRISC;
917 __cpu_name[cpu] = "Ingenic JZRISC";
918 break;
919 default:
920 panic("Unknown Ingenic Processor ID!");
921 break;
922 }
923}
924
Jayachandran Ca7117c62011-05-11 12:04:58 +0530925static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
926{
927 decode_configs(c);
928
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100929 if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
Manuel Lauss809f36c2011-11-01 20:03:30 +0100930 c->cputype = CPU_ALCHEMY;
931 __cpu_name[cpu] = "Au1300";
932 /* following stuff is not for Alchemy */
933 return;
934 }
935
Ralf Baechle70342282013-01-22 12:59:30 +0100936 c->options = (MIPS_CPU_TLB |
937 MIPS_CPU_4KEX |
Jayachandran Ca7117c62011-05-11 12:04:58 +0530938 MIPS_CPU_COUNTER |
Ralf Baechle70342282013-01-22 12:59:30 +0100939 MIPS_CPU_DIVEC |
940 MIPS_CPU_WATCH |
941 MIPS_CPU_EJTAG |
Jayachandran Ca7117c62011-05-11 12:04:58 +0530942 MIPS_CPU_LLSC);
943
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100944 switch (c->processor_id & PRID_IMP_MASK) {
Jayachandran C4ca86a22013-08-11 14:43:54 +0530945 case PRID_IMP_NETLOGIC_XLP2XX:
946 c->cputype = CPU_XLP;
947 __cpu_name[cpu] = "Broadcom XLPII";
948 break;
949
Jayachandran C2aa54b22011-11-16 00:21:29 +0000950 case PRID_IMP_NETLOGIC_XLP8XX:
951 case PRID_IMP_NETLOGIC_XLP3XX:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +0000952 c->cputype = CPU_XLP;
953 __cpu_name[cpu] = "Netlogic XLP";
954 break;
955
Jayachandran Ca7117c62011-05-11 12:04:58 +0530956 case PRID_IMP_NETLOGIC_XLR732:
957 case PRID_IMP_NETLOGIC_XLR716:
958 case PRID_IMP_NETLOGIC_XLR532:
959 case PRID_IMP_NETLOGIC_XLR308:
960 case PRID_IMP_NETLOGIC_XLR532C:
961 case PRID_IMP_NETLOGIC_XLR516C:
962 case PRID_IMP_NETLOGIC_XLR508C:
963 case PRID_IMP_NETLOGIC_XLR308C:
964 c->cputype = CPU_XLR;
965 __cpu_name[cpu] = "Netlogic XLR";
966 break;
967
968 case PRID_IMP_NETLOGIC_XLS608:
969 case PRID_IMP_NETLOGIC_XLS408:
970 case PRID_IMP_NETLOGIC_XLS404:
971 case PRID_IMP_NETLOGIC_XLS208:
972 case PRID_IMP_NETLOGIC_XLS204:
973 case PRID_IMP_NETLOGIC_XLS108:
974 case PRID_IMP_NETLOGIC_XLS104:
975 case PRID_IMP_NETLOGIC_XLS616B:
976 case PRID_IMP_NETLOGIC_XLS608B:
977 case PRID_IMP_NETLOGIC_XLS416B:
978 case PRID_IMP_NETLOGIC_XLS412B:
979 case PRID_IMP_NETLOGIC_XLS408B:
980 case PRID_IMP_NETLOGIC_XLS404B:
981 c->cputype = CPU_XLR;
982 __cpu_name[cpu] = "Netlogic XLS";
983 break;
984
985 default:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +0000986 pr_info("Unknown Netlogic chip id [%02x]!\n",
Jayachandran Ca7117c62011-05-11 12:04:58 +0530987 c->processor_id);
988 c->cputype = CPU_XLR;
989 break;
990 }
991
Jayachandran Ca3d4fb22011-11-16 00:21:20 +0000992 if (c->cputype == CPU_XLP) {
Steven J. Hilla96102b2012-12-07 04:31:36 +0000993 set_isa(c, MIPS_CPU_ISA_M64R2);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +0000994 c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
995 /* This will be updated again after all threads are woken up */
996 c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
997 } else {
Steven J. Hilla96102b2012-12-07 04:31:36 +0000998 set_isa(c, MIPS_CPU_ISA_M64R1);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +0000999 c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
1000 }
Jayachandran C7777b932013-06-11 14:41:35 +00001001 c->kscratch_mask = 0xf;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301002}
1003
David Daney949e51b2010-10-14 11:32:33 -07001004#ifdef CONFIG_64BIT
1005/* For use by uaccess.h */
1006u64 __ua_limit;
1007EXPORT_SYMBOL(__ua_limit);
1008#endif
1009
Ralf Baechle9966db252007-10-11 23:46:17 +01001010const char *__cpu_name[NR_CPUS];
David Daney874fd3b2010-01-28 16:52:12 -08001011const char *__elf_platform;
Ralf Baechle9966db252007-10-11 23:46:17 +01001012
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001013void cpu_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014{
1015 struct cpuinfo_mips *c = &current_cpu_data;
Ralf Baechle9966db252007-10-11 23:46:17 +01001016 unsigned int cpu = smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017
Ralf Baechle70342282013-01-22 12:59:30 +01001018 c->processor_id = PRID_IMP_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 c->fpu_id = FPIR_IMP_NONE;
1020 c->cputype = CPU_UNKNOWN;
1021
1022 c->processor_id = read_c0_prid();
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001023 switch (c->processor_id & PRID_COMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 case PRID_COMP_LEGACY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001025 cpu_probe_legacy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 break;
1027 case PRID_COMP_MIPS:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001028 cpu_probe_mips(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 break;
1030 case PRID_COMP_ALCHEMY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001031 cpu_probe_alchemy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 break;
1033 case PRID_COMP_SIBYTE:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001034 cpu_probe_sibyte(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001036 case PRID_COMP_BROADCOM:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001037 cpu_probe_broadcom(c, cpu);
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001038 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 case PRID_COMP_SANDCRAFT:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001040 cpu_probe_sandcraft(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 break;
Daniel Lairda92b0582008-03-06 09:07:18 +00001042 case PRID_COMP_NXP:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001043 cpu_probe_nxp(c, cpu);
Ralf Baechlea3dddd52006-03-11 08:18:41 +00001044 break;
David Daney0dd47812008-12-11 15:33:26 -08001045 case PRID_COMP_CAVIUM:
1046 cpu_probe_cavium(c, cpu);
1047 break;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001048 case PRID_COMP_INGENIC:
1049 cpu_probe_ingenic(c, cpu);
1050 break;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301051 case PRID_COMP_NETLOGIC:
1052 cpu_probe_netlogic(c, cpu);
1053 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 }
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001055
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001056 BUG_ON(!__cpu_name[cpu]);
1057 BUG_ON(c->cputype == CPU_UNKNOWN);
1058
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001059 /*
1060 * Platform code can force the cpu type to optimize code
1061 * generation. In that case be sure the cpu type is correctly
1062 * manually setup otherwise it could trigger some nasty bugs.
1063 */
1064 BUG_ON(current_cpu_type() != c->cputype);
1065
Kevin Cernekee0103d232010-05-02 14:43:52 -07001066 if (mips_fpu_disabled)
1067 c->options &= ~MIPS_CPU_FPU;
1068
1069 if (mips_dsp_disabled)
Steven J. Hillee80f7c72012-08-03 10:26:04 -05001070 c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -07001071
Ralf Baechle41943182005-05-05 16:45:59 +00001072 if (c->options & MIPS_CPU_FPU) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 c->fpu_id = cpu_get_fpu_id();
Ralf Baechle41943182005-05-05 16:45:59 +00001074
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001075 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1076 MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
Ralf Baechle41943182005-05-05 16:45:59 +00001077 if (c->fpu_id & MIPS_FPIR_3D)
1078 c->ases |= MIPS_ASE_MIPS3D;
1079 }
1080 }
Ralf Baechle9966db252007-10-11 23:46:17 +01001081
Al Cooperda4b62c2012-07-13 16:44:51 -04001082 if (cpu_has_mips_r2) {
Ralf Baechlef6771db2007-11-08 18:02:29 +00001083 c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
Al Cooperda4b62c2012-07-13 16:44:51 -04001084 /* R2 has Performance Counter Interrupt indicator */
1085 c->options |= MIPS_CPU_PCI;
1086 }
Ralf Baechlef6771db2007-11-08 18:02:29 +00001087 else
1088 c->srsets = 1;
Guenter Roeck91dfc422010-02-02 08:52:20 -08001089
1090 cpu_probe_vmbits(c);
David Daney949e51b2010-10-14 11:32:33 -07001091
1092#ifdef CONFIG_64BIT
1093 if (cpu == 0)
1094 __ua_limit = ~((1ull << cpu_vmbits) - 1);
1095#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096}
1097
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001098void cpu_report(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099{
1100 struct cpuinfo_mips *c = &current_cpu_data;
1101
Leonid Yegoshind9f897c2013-10-07 10:43:32 +01001102 pr_info("CPU%d revision is: %08x (%s)\n",
1103 smp_processor_id(), c->processor_id, cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 if (c->options & MIPS_CPU_FPU)
Ralf Baechle9966db252007-10-11 23:46:17 +01001105 printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106}