blob: 96280c672563e75661c5a80a937c059fafa8e75b [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef __MSM_DRV_H__
19#define __MSM_DRV_H__
20
21#include <linux/kernel.h>
22#include <linux/clk.h>
23#include <linux/cpufreq.h>
24#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050025#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040026#include <linux/platform_device.h>
27#include <linux/pm.h>
28#include <linux/pm_runtime.h>
29#include <linux/slab.h>
30#include <linux/list.h>
31#include <linux/iommu.h>
32#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053033#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053034#include <linux/of_device.h>
Dhaval Patel3949f032016-06-20 16:24:33 -070035#include <linux/mdss_io_util.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040036#include <asm/sizes.h>
37
Rob Clarkc8afe682013-06-26 12:44:06 -040038#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050039#include <drm/drm_atomic.h>
40#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040041#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050042#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040043#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040044#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020045#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040046
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -040047#include "msm_evtlog.h"
Dhaval Patel3949f032016-06-20 16:24:33 -070048#include "sde_power_handle.h"
49
50#define GET_MAJOR_REV(rev) ((rev) >> 28)
51#define GET_MINOR_REV(rev) (((rev) >> 16) & 0xFFF)
52#define GET_STEP_REV(rev) ((rev) & 0xFFFF)
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -040053
Rob Clarkc8afe682013-06-26 12:44:06 -040054struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040055struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050056struct msm_mmu;
Archit Taneja990a4002016-05-07 23:11:25 +053057struct msm_mdss;
Rob Clarka7d3c952014-05-30 14:47:38 -040058struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040059struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040060struct msm_gem_submit;
Rob Clarkca762a82016-03-15 17:22:13 -040061struct msm_fence_context;
Rob Clarkfde5de62016-03-15 15:35:08 -040062struct msm_fence_cb;
Rob Clarkc8afe682013-06-26 12:44:06 -040063
Alan Kwong112a84f2016-05-24 20:49:21 -040064#define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070065#define MAX_CRTCS 8
66#define MAX_PLANES 12
67#define MAX_ENCODERS 8
68#define MAX_BRIDGES 8
69#define MAX_CONNECTORS 8
Rob Clark7198e6b2013-07-19 12:59:32 -040070
71struct msm_file_private {
72 /* currently we don't do anything useful with this.. but when
73 * per-context address spaces are supported we'd keep track of
74 * the context's page-tables here.
75 */
76 int dummy;
77};
Rob Clarkc8afe682013-06-26 12:44:06 -040078
jilai wang12987782015-06-25 17:37:42 -040079enum msm_mdp_plane_property {
Clarence Ip5e2a9222016-06-26 22:38:24 -040080 /* blob properties, always put these first */
81 PLANE_PROP_SCALER,
Clarence Ip5fc00c52016-09-23 15:03:34 -040082 PLANE_PROP_CSC_V1,
Dhaval Patel4e574842016-08-23 15:11:37 -070083 PLANE_PROP_INFO,
Clarence Ip5e2a9222016-06-26 22:38:24 -040084
85 /* # of blob properties */
86 PLANE_PROP_BLOBCOUNT,
87
Clarence Ipe78efb72016-06-24 18:35:21 -040088 /* range properties */
Clarence Ip5e2a9222016-06-26 22:38:24 -040089 PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
jilai wang12987782015-06-25 17:37:42 -040090 PLANE_PROP_ALPHA,
Clarence Ipcb410d42016-06-26 22:52:33 -040091 PLANE_PROP_COLOR_FILL,
Clarence Ipdedbba92016-09-27 17:43:10 -040092 PLANE_PROP_H_DECIMATE,
93 PLANE_PROP_V_DECIMATE,
Clarence Ipcae1bb62016-07-07 12:07:13 -040094 PLANE_PROP_INPUT_FENCE,
Clarence Ipe78efb72016-06-24 18:35:21 -040095
Clarence Ip5e2a9222016-06-26 22:38:24 -040096 /* enum/bitmask properties */
97 PLANE_PROP_ROTATION,
98 PLANE_PROP_BLEND_OP,
99 PLANE_PROP_SRC_CONFIG,
Clarence Ipe78efb72016-06-24 18:35:21 -0400100
Clarence Ip5e2a9222016-06-26 22:38:24 -0400101 /* total # of properties */
102 PLANE_PROP_COUNT
jilai wang12987782015-06-25 17:37:42 -0400103};
104
Clarence Ip7a753bb2016-07-07 11:47:44 -0400105enum msm_mdp_crtc_property {
106 /* # of blob properties */
107 CRTC_PROP_BLOBCOUNT,
108
109 /* range properties */
Clarence Ipcae1bb62016-07-07 12:07:13 -0400110 CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
Clarence Ip24f80662016-06-13 19:05:32 -0400111 CRTC_PROP_OUTPUT_FENCE,
Clarence Ip1d9728b2016-09-01 11:10:54 -0400112 CRTC_PROP_OUTPUT_FENCE_OFFSET,
Clarence Ip7a753bb2016-07-07 11:47:44 -0400113
114 /* total # of properties */
115 CRTC_PROP_COUNT
116};
117
Clarence Ipdd8021c2016-07-20 16:39:47 -0400118enum msm_mdp_conn_property {
119 /* blob properties, always put these first */
120 CONNECTOR_PROP_SDE_INFO,
121
122 /* # of blob properties */
123 CONNECTOR_PROP_BLOBCOUNT,
124
125 /* range properties */
126 CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
127 CONNECTOR_PROP_RETIRE_FENCE,
Alan Kwongbb27c092016-07-20 16:41:25 -0400128 CONNECTOR_PROP_DST_X,
129 CONNECTOR_PROP_DST_Y,
130 CONNECTOR_PROP_DST_W,
131 CONNECTOR_PROP_DST_H,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400132
133 /* enum/bitmask properties */
Lloyd Atkinsonb6191972016-08-10 18:31:46 -0400134 CONNECTOR_PROP_TOPOLOGY_NAME,
135 CONNECTOR_PROP_TOPOLOGY_CONTROL,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400136
137 /* total # of properties */
138 CONNECTOR_PROP_COUNT
139};
140
Hai Li78b1d472015-07-27 13:49:45 -0400141struct msm_vblank_ctrl {
142 struct work_struct work;
143 struct list_head event_list;
144 spinlock_t lock;
145};
146
Clarence Ipa4039322016-07-15 16:23:59 -0400147#define MAX_H_TILES_PER_DISPLAY 2
148
149/**
150 * enum msm_display_compression - compression method used for pixel stream
151 * @MSM_DISPLAY_COMPRESS_NONE: Pixel data is not compressed
152 * @MSM_DISPLAY_COMPRESS_DSC: DSC compresison is used
153 * @MSM_DISPLAY_COMPRESS_FBC: FBC compression is used
154 */
155enum msm_display_compression {
156 MSM_DISPLAY_COMPRESS_NONE,
157 MSM_DISPLAY_COMPRESS_DSC,
158 MSM_DISPLAY_COMPRESS_FBC,
159};
160
161/**
162 * enum msm_display_caps - features/capabilities supported by displays
163 * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
164 * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
165 * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
166 * @MSM_DISPLAY_CAP_EDID: EDID supported
167 */
168enum msm_display_caps {
169 MSM_DISPLAY_CAP_VID_MODE = BIT(0),
170 MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
171 MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
172 MSM_DISPLAY_CAP_EDID = BIT(3),
173};
174
175/**
176 * struct msm_display_info - defines display properties
177 * @intf_type: DRM_MODE_CONNECTOR_ display type
178 * @capabilities: Bitmask of display flags
179 * @num_of_h_tiles: Number of horizontal tiles in case of split interface
180 * @h_tile_instance: Controller instance used per tile. Number of elements is
181 * based on num_of_h_tiles
182 * @is_connected: Set to true if display is connected
183 * @width_mm: Physical width
184 * @height_mm: Physical height
185 * @max_width: Max width of display. In case of hot pluggable display
186 * this is max width supported by controller
187 * @max_height: Max height of display. In case of hot pluggable display
188 * this is max height supported by controller
189 * @compression: Compression supported by the display
190 */
191struct msm_display_info {
192 int intf_type;
193 uint32_t capabilities;
194
195 uint32_t num_of_h_tiles;
196 uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
197
198 bool is_connected;
199
200 unsigned int width_mm;
201 unsigned int height_mm;
202
203 uint32_t max_width;
204 uint32_t max_height;
205
206 enum msm_display_compression compression;
207};
208
Ajay Singh Parmar64c19192016-06-10 16:44:56 -0700209struct display_manager;
210
Rob Clarkc8afe682013-06-26 12:44:06 -0400211struct msm_drm_private {
212
Rob Clark68209392016-05-17 16:19:32 -0400213 struct drm_device *dev;
214
Rob Clarkc8afe682013-06-26 12:44:06 -0400215 struct msm_kms *kms;
216
Dhaval Patel3949f032016-06-20 16:24:33 -0700217 struct sde_power_handle phandle;
218 struct sde_power_client *pclient;
219
Rob Clark060530f2014-03-03 14:19:12 -0500220 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -0500221 struct platform_device *gpu_pdev;
222
Archit Taneja990a4002016-05-07 23:11:25 +0530223 /* top level MDSS wrapper device (for MDP5 only) */
224 struct msm_mdss *mdss;
225
Rob Clark067fef32014-11-04 13:33:14 -0500226 /* possibly this should be in the kms component, but it is
227 * shared by both mdp4 and mdp5..
228 */
229 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -0500230
Hai Liab5b0102015-01-07 18:47:44 -0500231 /* eDP is for mdp5 only, but kms has not been created
232 * when edp_bind() and edp_init() are called. Here is the only
233 * place to keep the edp instance.
234 */
235 struct msm_edp *edp;
236
Hai Lia6895542015-03-31 14:36:33 -0400237 /* DSI is shared by mdp4 and mdp5 */
238 struct msm_dsi *dsi[2];
239
Ajay Singh Parmar64c19192016-06-10 16:44:56 -0700240 /* Display manager for SDE driver */
241 struct display_manager *dm;
242
Rob Clark7198e6b2013-07-19 12:59:32 -0400243 /* when we have more than one 'msm_gpu' these need to be an array: */
244 struct msm_gpu *gpu;
245 struct msm_file_private *lastctx;
246
Rob Clarkc8afe682013-06-26 12:44:06 -0400247 struct drm_fb_helper *fbdev;
248
Rob Clarka7d3c952014-05-30 14:47:38 -0400249 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -0400250 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400251
Rob Clarkc8afe682013-06-26 12:44:06 -0400252 /* list of GEM objects: */
253 struct list_head inactive_list;
254
255 struct workqueue_struct *wq;
Rob Clarkba00c3f2016-03-16 18:18:17 -0400256 struct workqueue_struct *atomic_wq;
Rob Clarkc8afe682013-06-26 12:44:06 -0400257
Rob Clarkf86afec2014-11-25 12:41:18 -0500258 /* crtcs pending async atomic updates: */
259 uint32_t pending_crtcs;
260 wait_queue_head_t pending_crtcs_event;
261
Rob Clark871d8122013-11-16 12:56:06 -0500262 /* registered MMUs: */
263 unsigned int num_mmus;
264 struct msm_mmu *mmus[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400265
Rob Clarka8623912013-10-08 12:57:48 -0400266 unsigned int num_planes;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700267 struct drm_plane *planes[MAX_PLANES];
Rob Clarka8623912013-10-08 12:57:48 -0400268
Rob Clarkc8afe682013-06-26 12:44:06 -0400269 unsigned int num_crtcs;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700270 struct drm_crtc *crtcs[MAX_CRTCS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400271
272 unsigned int num_encoders;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700273 struct drm_encoder *encoders[MAX_ENCODERS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400274
Rob Clarka3376e32013-08-30 13:02:15 -0400275 unsigned int num_bridges;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700276 struct drm_bridge *bridges[MAX_BRIDGES];
Rob Clarka3376e32013-08-30 13:02:15 -0400277
Rob Clarkc8afe682013-06-26 12:44:06 -0400278 unsigned int num_connectors;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700279 struct drm_connector *connectors[MAX_CONNECTORS];
Rob Clark871d8122013-11-16 12:56:06 -0500280
jilai wang12987782015-06-25 17:37:42 -0400281 /* Properties */
Clarence Ipe78efb72016-06-24 18:35:21 -0400282 struct drm_property *plane_property[PLANE_PROP_COUNT];
Clarence Ip7a753bb2016-07-07 11:47:44 -0400283 struct drm_property *crtc_property[CRTC_PROP_COUNT];
Clarence Ipdd8021c2016-07-20 16:39:47 -0400284 struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
jilai wang12987782015-06-25 17:37:42 -0400285
Gopikrishnaiah Anandane0e5e0c2016-05-25 11:05:33 -0700286 /* Color processing properties for the crtc */
287 struct drm_property **cp_property;
288
Rob Clark871d8122013-11-16 12:56:06 -0500289 /* VRAM carveout, used when no IOMMU: */
290 struct {
291 unsigned long size;
292 dma_addr_t paddr;
293 /* NOTE: mm managed at the page level, size is in # of pages
294 * and position mm_node->start is in # of pages:
295 */
296 struct drm_mm mm;
297 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400298
Rob Clarke1e9db22016-05-27 11:16:28 -0400299 struct notifier_block vmap_notifier;
Rob Clark68209392016-05-17 16:19:32 -0400300 struct shrinker shrinker;
301
Hai Li78b1d472015-07-27 13:49:45 -0400302 struct msm_vblank_ctrl vblank_ctrl;
Rob Clarkd78d3832016-08-22 15:28:38 -0400303
304 /* task holding struct_mutex.. currently only used in submit path
305 * to detect and reject faults from copy_from_user() for submit
306 * ioctl.
307 */
308 struct task_struct *struct_mutex_task;
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -0400309
310 struct msm_evtlog evtlog;
Rob Clarkc8afe682013-06-26 12:44:06 -0400311};
312
Clarence Ip7f23b892016-06-01 10:30:34 -0400313/* Helper macro for accessing msm_drm_private's event log */
314#define MSM_EVTMSG(dev, msg, x, y) do { \
315 if ((dev) && ((struct drm_device *)(dev))->dev_private) \
316 msm_evtlog_sample(&((struct msm_drm_private *) \
317 ((struct drm_device *) \
318 (dev))->dev_private)->evtlog, __func__,\
319 (msg), (uint64_t)(x), (uint64_t)(y), \
320 __LINE__); \
321 } while (0)
322
323/* Helper macro for accessing msm_drm_private's event log */
324#define MSM_EVT(dev, x, y) MSM_EVTMSG((dev), 0, (x), (y))
325
Rob Clarkc8afe682013-06-26 12:44:06 -0400326struct msm_format {
327 uint32_t pixel_format;
328};
329
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100330int msm_atomic_check(struct drm_device *dev,
331 struct drm_atomic_state *state);
Dhaval Patel7a7d85d2016-08-26 16:35:34 -0700332/* callback from wq once fence has passed: */
333struct msm_fence_cb {
334 struct work_struct work;
335 uint32_t fence;
336 void (*func)(struct msm_fence_cb *cb);
337};
338
339void __msm_fence_worker(struct work_struct *work);
340
341#define INIT_FENCE_CB(_cb, _func) do { \
342 INIT_WORK(&(_cb)->work, __msm_fence_worker); \
343 (_cb)->func = _func; \
344 } while (0)
345
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500346int msm_atomic_commit(struct drm_device *dev,
Maarten Lankhorsta3ccfb92016-04-26 16:11:38 +0200347 struct drm_atomic_state *state, bool nonblock);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500348
Rob Clark871d8122013-11-16 12:56:06 -0500349int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Rob Clarkc8afe682013-06-26 12:44:06 -0400350
Rob Clark40e68152016-05-03 09:50:26 -0400351void msm_gem_submit_free(struct msm_gem_submit *submit);
Rob Clark7198e6b2013-07-19 12:59:32 -0400352int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
353 struct drm_file *file);
354
Rob Clark68209392016-05-17 16:19:32 -0400355void msm_gem_shrinker_init(struct drm_device *dev);
356void msm_gem_shrinker_cleanup(struct drm_device *dev);
357
Daniel Thompson77a147e2014-11-12 11:38:14 +0000358int msm_gem_mmap_obj(struct drm_gem_object *obj,
359 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400360int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
361int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
362uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
363int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
364 uint32_t *iova);
365int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
Rob Clark2638d902014-11-08 09:13:37 -0500366uint32_t msm_gem_iova(struct drm_gem_object *obj, int id);
Rob Clark05b84912013-09-28 11:28:35 -0400367struct page **msm_gem_get_pages(struct drm_gem_object *obj);
368void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400369void msm_gem_put_iova(struct drm_gem_object *obj, int id);
370int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
371 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400372int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
373 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400374struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
375void *msm_gem_prime_vmap(struct drm_gem_object *obj);
376void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000377int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Rob Clark05b84912013-09-28 11:28:35 -0400378struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100379 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400380int msm_gem_prime_pin(struct drm_gem_object *obj);
381void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400382void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
383void *msm_gem_get_vaddr(struct drm_gem_object *obj);
384void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
385void msm_gem_put_vaddr(struct drm_gem_object *obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400386int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
Rob Clark68209392016-05-17 16:19:32 -0400387void msm_gem_purge(struct drm_gem_object *obj);
Rob Clarke1e9db22016-05-27 11:16:28 -0400388void msm_gem_vunmap(struct drm_gem_object *obj);
Rob Clarkb6295f92016-03-15 18:26:28 -0400389int msm_gem_sync_object(struct drm_gem_object *obj,
390 struct msm_fence_context *fctx, bool exclusive);
Rob Clark7198e6b2013-07-19 12:59:32 -0400391void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkb6295f92016-03-15 18:26:28 -0400392 struct msm_gpu *gpu, bool exclusive, struct fence *fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400393void msm_gem_move_to_inactive(struct drm_gem_object *obj);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400394int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400395int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400396void msm_gem_free_object(struct drm_gem_object *obj);
397int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
398 uint32_t size, uint32_t flags, uint32_t *handle);
399struct drm_gem_object *msm_gem_new(struct drm_device *dev,
400 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400401struct drm_gem_object *msm_gem_import(struct drm_device *dev,
Rob Clark79f0e202016-03-16 12:40:35 -0400402 struct dma_buf *dmabuf, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400403
Rob Clark2638d902014-11-08 09:13:37 -0500404int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
405void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
406uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400407struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
408const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
409struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200410 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
Rob Clarkc8afe682013-06-26 12:44:06 -0400411struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200412 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clarkc8afe682013-06-26 12:44:06 -0400413
414struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530415void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400416
Rob Clarkdada25b2013-12-01 12:12:54 -0500417struct hdmi;
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100418int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500419 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100420void __init msm_hdmi_register(void);
421void __exit msm_hdmi_unregister(void);
Rob Clarkc8afe682013-06-26 12:44:06 -0400422
Hai Li00453982014-12-12 14:41:17 -0500423struct msm_edp;
424void __init msm_edp_register(void);
425void __exit msm_edp_unregister(void);
426int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
427 struct drm_encoder *encoder);
428
Hai Lia6895542015-03-31 14:36:33 -0400429struct msm_dsi;
430enum msm_dsi_encoder_id {
431 MSM_DSI_VIDEO_ENCODER_ID = 0,
432 MSM_DSI_CMD_ENCODER_ID = 1,
433 MSM_DSI_ENCODER_NUM = 2
434};
435#ifdef CONFIG_DRM_MSM_DSI
436void __init msm_dsi_register(void);
437void __exit msm_dsi_unregister(void);
438int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
439 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
440#else
441static inline void __init msm_dsi_register(void)
442{
443}
444static inline void __exit msm_dsi_unregister(void)
445{
446}
447static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
448 struct drm_device *dev,
449 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
450{
451 return -EINVAL;
452}
453#endif
454
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530455void __init msm_mdp_register(void);
456void __exit msm_mdp_unregister(void);
457
Rob Clarkc8afe682013-06-26 12:44:06 -0400458#ifdef CONFIG_DEBUG_FS
459void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
460void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
461void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400462int msm_debugfs_late_init(struct drm_device *dev);
463int msm_rd_debugfs_init(struct drm_minor *minor);
464void msm_rd_debugfs_cleanup(struct drm_minor *minor);
465void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400466int msm_perf_debugfs_init(struct drm_minor *minor);
467void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400468#else
469static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
470static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400471#endif
472
473void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
474 const char *dbgname);
475void msm_writel(u32 data, void __iomem *addr);
476u32 msm_readl(const void __iomem *addr);
477
478#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
479#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
480
481static inline int align_pitch(int width, int bpp)
482{
483 int bytespp = (bpp + 7) / 8;
484 /* adreno needs pitch aligned to 32 pixels: */
485 return bytespp * ALIGN(width, 32);
486}
487
488/* for the generated headers: */
489#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400490#define fui(x) ({BUG(); 0;})
491#define util_float_to_half(x) ({BUG(); 0;})
492
Rob Clarkc8afe682013-06-26 12:44:06 -0400493
494#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
495
496/* for conditionally setting boolean flag(s): */
497#define COND(bool, val) ((bool) ? (val) : 0)
498
Rob Clark340ff412016-03-16 14:57:22 -0400499static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
500{
501 ktime_t now = ktime_get();
502 unsigned long remaining_jiffies;
503
504 if (ktime_compare(*timeout, now) < 0) {
505 remaining_jiffies = 0;
506 } else {
507 ktime_t rem = ktime_sub(*timeout, now);
508 struct timespec ts = ktime_to_timespec(rem);
509 remaining_jiffies = timespec_to_jiffies(&ts);
510 }
511
512 return remaining_jiffies;
513}
Rob Clarkc8afe682013-06-26 12:44:06 -0400514
515#endif /* __MSM_DRV_H__ */