blob: d11708c815d721ba7dd9626ff21a523331ac4392 [file] [log] [blame]
Yusuke Godafdc50a92010-05-26 14:41:59 -07001/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +010019/*
20 * The MMCIF driver is now processing MMC requests asynchronously, according
21 * to the Linux MMC API requirement.
22 *
23 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
24 * data, and optional stop. To achieve asynchronous processing each of these
25 * stages is split into two halves: a top and a bottom half. The top half
26 * initialises the hardware, installs a timeout handler to handle completion
27 * timeouts, and returns. In case of the command stage this immediately returns
28 * control to the caller, leaving all further processing to run asynchronously.
29 * All further request processing is performed by the bottom halves.
30 *
31 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
32 * thread, a DMA completion callback, if DMA is used, a timeout work, and
33 * request- and stage-specific handler methods.
34 *
35 * Each bottom half run begins with either a hardware interrupt, a DMA callback
36 * invocation, or a timeout work run. In case of an error or a successful
37 * processing completion, the MMC core is informed and the request processing is
38 * finished. In case processing has to continue, i.e., if data has to be read
39 * from or written to the card, or if a stop command has to be sent, the next
40 * top half is called, which performs the necessary hardware handling and
41 * reschedules the timeout work. This returns the driver state machine into the
42 * bottom half waiting state.
43 */
44
Guennadi Liakhovetski86df1742011-11-23 15:52:30 +010045#include <linux/bitops.h>
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +000046#include <linux/clk.h>
47#include <linux/completion.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000048#include <linux/delay.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070049#include <linux/dma-mapping.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000050#include <linux/dmaengine.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070051#include <linux/mmc/card.h>
52#include <linux/mmc/core.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000053#include <linux/mmc/host.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070054#include <linux/mmc/mmc.h>
55#include <linux/mmc/sdio.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070056#include <linux/mmc/sh_mmcif.h>
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +020057#include <linux/mmc/slot-gpio.h>
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +020058#include <linux/mod_devicetable.h>
Guennadi Liakhovetski80473102012-12-12 15:38:14 +010059#include <linux/mutex.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000060#include <linux/pagemap.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000061#include <linux/platform_device.h>
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +010062#include <linux/pm_qos.h>
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +000063#include <linux/pm_runtime.h>
Guennadi Liakhovetskid00cada2013-08-02 14:48:02 +020064#include <linux/sh_dma.h>
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +000065#include <linux/spinlock.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040066#include <linux/module.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070067
68#define DRIVER_NAME "sh_mmcif"
69#define DRIVER_VERSION "2010-04-28"
70
Yusuke Godafdc50a92010-05-26 14:41:59 -070071/* CE_CMD_SET */
72#define CMD_MASK 0x3f000000
73#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
74#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
75#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
76#define CMD_SET_RBSY (1 << 21) /* R1b */
77#define CMD_SET_CCSEN (1 << 20)
78#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
79#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
80#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
81#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
82#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
83#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
84#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
85#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
86#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
87#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
88#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
89#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
90#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
91#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
92#define CMD_SET_CCSH (1 << 5)
Teppei Kamijou555061f2012-12-12 15:38:08 +010093#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
Yusuke Godafdc50a92010-05-26 14:41:59 -070094#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
95#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
96#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
97
98/* CE_CMD_CTRL */
99#define CMD_CTRL_BREAK (1 << 0)
100
101/* CE_BLOCK_SET */
102#define BLOCK_SIZE_MASK 0x0000ffff
103
Yusuke Godafdc50a92010-05-26 14:41:59 -0700104/* CE_INT */
105#define INT_CCSDE (1 << 29)
106#define INT_CMD12DRE (1 << 26)
107#define INT_CMD12RBE (1 << 25)
108#define INT_CMD12CRE (1 << 24)
109#define INT_DTRANE (1 << 23)
110#define INT_BUFRE (1 << 22)
111#define INT_BUFWEN (1 << 21)
112#define INT_BUFREN (1 << 20)
113#define INT_CCSRCV (1 << 19)
114#define INT_RBSYE (1 << 17)
115#define INT_CRSPE (1 << 16)
116#define INT_CMDVIO (1 << 15)
117#define INT_BUFVIO (1 << 14)
118#define INT_WDATERR (1 << 11)
119#define INT_RDATERR (1 << 10)
120#define INT_RIDXERR (1 << 9)
121#define INT_RSPERR (1 << 8)
122#define INT_CCSTO (1 << 5)
123#define INT_CRCSTO (1 << 4)
124#define INT_WDATTO (1 << 3)
125#define INT_RDATTO (1 << 2)
126#define INT_RBSYTO (1 << 1)
127#define INT_RSPTO (1 << 0)
128#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
129 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
130 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
131 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
132
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100133#define INT_ALL (INT_RBSYE | INT_CRSPE | INT_BUFREN | \
134 INT_BUFWEN | INT_CMD12DRE | INT_BUFRE | \
135 INT_DTRANE | INT_CMD12RBE | INT_CMD12CRE)
136
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200137#define INT_CCS (INT_CCSTO | INT_CCSRCV | INT_CCSDE)
138
Yusuke Godafdc50a92010-05-26 14:41:59 -0700139/* CE_INT_MASK */
140#define MASK_ALL 0x00000000
141#define MASK_MCCSDE (1 << 29)
142#define MASK_MCMD12DRE (1 << 26)
143#define MASK_MCMD12RBE (1 << 25)
144#define MASK_MCMD12CRE (1 << 24)
145#define MASK_MDTRANE (1 << 23)
146#define MASK_MBUFRE (1 << 22)
147#define MASK_MBUFWEN (1 << 21)
148#define MASK_MBUFREN (1 << 20)
149#define MASK_MCCSRCV (1 << 19)
150#define MASK_MRBSYE (1 << 17)
151#define MASK_MCRSPE (1 << 16)
152#define MASK_MCMDVIO (1 << 15)
153#define MASK_MBUFVIO (1 << 14)
154#define MASK_MWDATERR (1 << 11)
155#define MASK_MRDATERR (1 << 10)
156#define MASK_MRIDXERR (1 << 9)
157#define MASK_MRSPERR (1 << 8)
158#define MASK_MCCSTO (1 << 5)
159#define MASK_MCRCSTO (1 << 4)
160#define MASK_MWDATTO (1 << 3)
161#define MASK_MRDATTO (1 << 2)
162#define MASK_MRBSYTO (1 << 1)
163#define MASK_MRSPTO (1 << 0)
164
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100165#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
166 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200167 MASK_MCRCSTO | MASK_MWDATTO | \
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100168 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
169
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100170#define MASK_CLEAN (INT_ERR_STS | MASK_MRBSYE | MASK_MCRSPE | \
171 MASK_MBUFREN | MASK_MBUFWEN | \
172 MASK_MCMD12DRE | MASK_MBUFRE | MASK_MDTRANE | \
173 MASK_MCMD12RBE | MASK_MCMD12CRE)
174
Yusuke Godafdc50a92010-05-26 14:41:59 -0700175/* CE_HOST_STS1 */
176#define STS1_CMDSEQ (1 << 31)
177
178/* CE_HOST_STS2 */
179#define STS2_CRCSTE (1 << 31)
180#define STS2_CRC16E (1 << 30)
181#define STS2_AC12CRCE (1 << 29)
182#define STS2_RSPCRC7E (1 << 28)
183#define STS2_CRCSTEBE (1 << 27)
184#define STS2_RDATEBE (1 << 26)
185#define STS2_AC12REBE (1 << 25)
186#define STS2_RSPEBE (1 << 24)
187#define STS2_AC12IDXE (1 << 23)
188#define STS2_RSPIDXE (1 << 22)
189#define STS2_CCSTO (1 << 15)
190#define STS2_RDATTO (1 << 14)
191#define STS2_DATBSYTO (1 << 13)
192#define STS2_CRCSTTO (1 << 12)
193#define STS2_AC12BSYTO (1 << 11)
194#define STS2_RSPBSYTO (1 << 10)
195#define STS2_AC12RSPTO (1 << 9)
196#define STS2_RSPTO (1 << 8)
197#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
198 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
199#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
200 STS2_DATBSYTO | STS2_CRCSTTO | \
201 STS2_AC12BSYTO | STS2_RSPBSYTO | \
202 STS2_AC12RSPTO | STS2_RSPTO)
203
Yusuke Godafdc50a92010-05-26 14:41:59 -0700204#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
205#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
206#define CLKDEV_INIT 400000 /* 400 KHz */
207
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000208enum mmcif_state {
209 STATE_IDLE,
210 STATE_REQUEST,
211 STATE_IOS,
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100212 STATE_TIMEOUT,
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000213};
214
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100215enum mmcif_wait_for {
216 MMCIF_WAIT_FOR_REQUEST,
217 MMCIF_WAIT_FOR_CMD,
218 MMCIF_WAIT_FOR_MREAD,
219 MMCIF_WAIT_FOR_MWRITE,
220 MMCIF_WAIT_FOR_READ,
221 MMCIF_WAIT_FOR_WRITE,
222 MMCIF_WAIT_FOR_READ_END,
223 MMCIF_WAIT_FOR_WRITE_END,
224 MMCIF_WAIT_FOR_STOP,
225};
226
Yusuke Godafdc50a92010-05-26 14:41:59 -0700227struct sh_mmcif_host {
228 struct mmc_host *mmc;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100229 struct mmc_request *mrq;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700230 struct platform_device *pd;
231 struct clk *hclk;
232 unsigned int clk;
233 int bus_width;
Teppei Kamijou555061f2012-12-12 15:38:08 +0100234 unsigned char timing;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000235 bool sd_error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100236 bool dying;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700237 long timeout;
238 void __iomem *addr;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100239 u32 *pio_ptr;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100240 spinlock_t lock; /* protect sh_mmcif_host::state */
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000241 enum mmcif_state state;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100242 enum mmcif_wait_for wait_for;
243 struct delayed_work timeout_work;
244 size_t blocksize;
245 int sg_idx;
246 int sg_blkidx;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000247 bool power;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200248 bool card_present;
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200249 bool ccs_enable; /* Command Completion Signal support */
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200250 bool clk_ctrl2_enable;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100251 struct mutex thread_lock;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700252
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000253 /* DMA support */
254 struct dma_chan *chan_rx;
255 struct dma_chan *chan_tx;
256 struct completion dma_complete;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100257 bool dma_active;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000258};
Yusuke Godafdc50a92010-05-26 14:41:59 -0700259
260static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
261 unsigned int reg, u32 val)
262{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000263 writel(val | readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700264}
265
266static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
267 unsigned int reg, u32 val)
268{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000269 writel(~val & readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700270}
271
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000272static void mmcif_dma_complete(void *arg)
273{
274 struct sh_mmcif_host *host = arg;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100275 struct mmc_request *mrq = host->mrq;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500276
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000277 dev_dbg(&host->pd->dev, "Command completed\n");
278
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100279 if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000280 dev_name(&host->pd->dev)))
281 return;
282
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000283 complete(&host->dma_complete);
284}
285
286static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
287{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500288 struct mmc_data *data = host->mrq->data;
289 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000290 struct dma_async_tx_descriptor *desc = NULL;
291 struct dma_chan *chan = host->chan_rx;
292 dma_cookie_t cookie = -EINVAL;
293 int ret;
294
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500295 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100296 DMA_FROM_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000297 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100298 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500299 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530300 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000301 }
302
303 if (desc) {
304 desc->callback = mmcif_dma_complete;
305 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100306 cookie = dmaengine_submit(desc);
307 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
308 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000309 }
310 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500311 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000312
313 if (!desc) {
314 /* DMA failed, fall back to PIO */
315 if (ret >= 0)
316 ret = -EIO;
317 host->chan_rx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100318 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000319 dma_release_channel(chan);
320 /* Free the Tx channel too */
321 chan = host->chan_tx;
322 if (chan) {
323 host->chan_tx = NULL;
324 dma_release_channel(chan);
325 }
326 dev_warn(&host->pd->dev,
327 "DMA failed: %d, falling back to PIO\n", ret);
328 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
329 }
330
331 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500332 desc, cookie, data->sg_len);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000333}
334
335static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
336{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500337 struct mmc_data *data = host->mrq->data;
338 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000339 struct dma_async_tx_descriptor *desc = NULL;
340 struct dma_chan *chan = host->chan_tx;
341 dma_cookie_t cookie = -EINVAL;
342 int ret;
343
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500344 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100345 DMA_TO_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000346 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100347 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500348 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530349 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000350 }
351
352 if (desc) {
353 desc->callback = mmcif_dma_complete;
354 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100355 cookie = dmaengine_submit(desc);
356 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
357 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000358 }
359 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500360 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000361
362 if (!desc) {
363 /* DMA failed, fall back to PIO */
364 if (ret >= 0)
365 ret = -EIO;
366 host->chan_tx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100367 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000368 dma_release_channel(chan);
369 /* Free the Rx channel too */
370 chan = host->chan_rx;
371 if (chan) {
372 host->chan_rx = NULL;
373 dma_release_channel(chan);
374 }
375 dev_warn(&host->pd->dev,
376 "DMA failed: %d, falling back to PIO\n", ret);
377 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
378 }
379
380 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
381 desc, cookie);
382}
383
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100384static struct dma_chan *
385sh_mmcif_request_dma_one(struct sh_mmcif_host *host,
386 struct sh_mmcif_plat_data *pdata,
387 enum dma_transfer_direction direction)
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000388{
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200389 struct dma_slave_config cfg = { 0, };
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100390 struct dma_chan *chan;
391 unsigned int slave_id;
392 struct resource *res;
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200393 dma_cap_mask_t mask;
394 int ret;
395
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100396 dma_cap_zero(mask);
397 dma_cap_set(DMA_SLAVE, mask);
398
399 if (pdata)
400 slave_id = direction == DMA_MEM_TO_DEV
401 ? pdata->slave_id_tx : pdata->slave_id_rx;
402 else
403 slave_id = 0;
404
405 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
Laurent Pinchart538f4692013-10-30 12:34:52 +0100406 (void *)(unsigned long)slave_id, &host->pd->dev,
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100407 direction == DMA_MEM_TO_DEV ? "tx" : "rx");
408
409 dev_dbg(&host->pd->dev, "%s: %s: got channel %p\n", __func__,
410 direction == DMA_MEM_TO_DEV ? "TX" : "RX", chan);
411
412 if (!chan)
413 return NULL;
414
415 res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
416
417 /* In the OF case the driver will get the slave ID from the DT */
418 cfg.slave_id = slave_id;
419 cfg.direction = direction;
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200420
Laurent Pincharte36152a2014-07-16 00:45:13 +0200421 if (direction == DMA_DEV_TO_MEM) {
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200422 cfg.src_addr = res->start + MMCIF_CE_DATA;
Laurent Pincharte36152a2014-07-16 00:45:13 +0200423 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
424 } else {
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200425 cfg.dst_addr = res->start + MMCIF_CE_DATA;
Laurent Pincharte36152a2014-07-16 00:45:13 +0200426 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
427 }
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200428
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100429 ret = dmaengine_slave_config(chan, &cfg);
430 if (ret < 0) {
431 dma_release_channel(chan);
432 return NULL;
433 }
434
435 return chan;
436}
437
438static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
439 struct sh_mmcif_plat_data *pdata)
440{
Linus Walleijf38f94c2011-02-10 16:09:50 +0100441 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000442
Guennadi Liakhovetskiacd6d772013-06-24 14:36:34 +0200443 if (pdata) {
444 if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
445 return;
446 } else if (!host->pd->dev.of_node) {
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200447 return;
Guennadi Liakhovetskiacd6d772013-06-24 14:36:34 +0200448 }
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200449
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000450 /* We can only either use DMA for both Tx and Rx or not use it at all */
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100451 host->chan_tx = sh_mmcif_request_dma_one(host, pdata, DMA_MEM_TO_DEV);
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200452 if (!host->chan_tx)
453 return;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000454
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100455 host->chan_rx = sh_mmcif_request_dma_one(host, pdata, DMA_DEV_TO_MEM);
456 if (!host->chan_rx) {
457 dma_release_channel(host->chan_tx);
458 host->chan_tx = NULL;
459 }
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000460}
461
462static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
463{
464 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
465 /* Descriptors are freed automatically */
466 if (host->chan_tx) {
467 struct dma_chan *chan = host->chan_tx;
468 host->chan_tx = NULL;
469 dma_release_channel(chan);
470 }
471 if (host->chan_rx) {
472 struct dma_chan *chan = host->chan_rx;
473 host->chan_rx = NULL;
474 dma_release_channel(chan);
475 }
476
Linus Walleijf38f94c2011-02-10 16:09:50 +0100477 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000478}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700479
480static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
481{
482 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200483 bool sup_pclk = p ? p->sup_pclk : false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700484
485 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
486 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
487
488 if (!clk)
489 return;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200490 if (sup_pclk && clk == host->clk)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700491 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
492 else
493 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
Simon Hormanf9388252012-03-28 18:01:09 +0900494 ((fls(DIV_ROUND_UP(host->clk,
495 clk) - 1) - 1) << 16));
Yusuke Godafdc50a92010-05-26 14:41:59 -0700496
497 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
498}
499
500static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
501{
502 u32 tmp;
503
Magnus Damm487d9fc2010-05-18 14:42:51 +0000504 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700505
Magnus Damm487d9fc2010-05-18 14:42:51 +0000506 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
507 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200508 if (host->ccs_enable)
509 tmp |= SCCSTO_29;
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200510 if (host->clk_ctrl2_enable)
511 sh_mmcif_writel(host->addr, MMCIF_CE_CLK_CTRL2, 0x0F0F0000);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700512 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200513 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700514 /* byte swap on */
515 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
516}
517
518static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
519{
520 u32 state1, state2;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100521 int ret, timeout;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700522
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000523 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700524
Magnus Damm487d9fc2010-05-18 14:42:51 +0000525 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
526 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000527 dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
528 dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700529
530 if (state1 & STS1_CMDSEQ) {
531 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
532 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100533 for (timeout = 10000000; timeout; timeout--) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000534 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100535 & STS1_CMDSEQ))
Yusuke Godafdc50a92010-05-26 14:41:59 -0700536 break;
537 mdelay(1);
538 }
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100539 if (!timeout) {
540 dev_err(&host->pd->dev,
541 "Forced end of command sequence timeout err\n");
542 return -EIO;
543 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700544 sh_mmcif_sync_reset(host);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000545 dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700546 return -EIO;
547 }
548
549 if (state2 & STS2_CRC_ERR) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100550 dev_err(&host->pd->dev, " CRC error: state %u, wait %u\n",
551 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700552 ret = -EIO;
553 } else if (state2 & STS2_TIMEOUT_ERR) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100554 dev_err(&host->pd->dev, " Timeout: state %u, wait %u\n",
555 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700556 ret = -ETIMEDOUT;
557 } else {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100558 dev_dbg(&host->pd->dev, " End/Index error: state %u, wait %u\n",
559 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700560 ret = -EIO;
561 }
562 return ret;
563}
564
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100565static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700566{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100567 struct mmc_data *data = host->mrq->data;
568
569 host->sg_blkidx += host->blocksize;
570
571 /* data->sg->length must be a multiple of host->blocksize? */
572 BUG_ON(host->sg_blkidx > data->sg->length);
573
574 if (host->sg_blkidx == data->sg->length) {
575 host->sg_blkidx = 0;
576 if (++host->sg_idx < data->sg_len)
577 host->pio_ptr = sg_virt(++data->sg);
578 } else {
579 host->pio_ptr = p;
580 }
581
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +0100582 return host->sg_idx != data->sg_len;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100583}
584
585static void sh_mmcif_single_read(struct sh_mmcif_host *host,
586 struct mmc_request *mrq)
587{
588 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
589 BLOCK_SIZE_MASK) + 3;
590
591 host->wait_for = MMCIF_WAIT_FOR_READ;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700592
Yusuke Godafdc50a92010-05-26 14:41:59 -0700593 /* buf read enable */
594 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100595}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700596
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100597static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
598{
599 struct mmc_data *data = host->mrq->data;
600 u32 *p = sg_virt(data->sg);
601 int i;
602
603 if (host->sd_error) {
604 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100605 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100606 return false;
607 }
608
609 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000610 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700611
612 /* buffer read end */
613 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100614 host->wait_for = MMCIF_WAIT_FOR_READ_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700615
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100616 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700617}
618
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100619static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
620 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700621{
622 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700623
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100624 if (!data->sg_len || !data->sg->length)
625 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700626
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100627 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
628 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700629
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100630 host->wait_for = MMCIF_WAIT_FOR_MREAD;
631 host->sg_idx = 0;
632 host->sg_blkidx = 0;
633 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100634
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100635 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
636}
637
638static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
639{
640 struct mmc_data *data = host->mrq->data;
641 u32 *p = host->pio_ptr;
642 int i;
643
644 if (host->sd_error) {
645 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100646 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100647 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700648 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100649
650 BUG_ON(!data->sg->length);
651
652 for (i = 0; i < host->blocksize / 4; i++)
653 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
654
655 if (!sh_mmcif_next_block(host, p))
656 return false;
657
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100658 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
659
660 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700661}
662
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100663static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700664 struct mmc_request *mrq)
665{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100666 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
667 BLOCK_SIZE_MASK) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700668
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100669 host->wait_for = MMCIF_WAIT_FOR_WRITE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700670
671 /* buf write enable */
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100672 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
673}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700674
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100675static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
676{
677 struct mmc_data *data = host->mrq->data;
678 u32 *p = sg_virt(data->sg);
679 int i;
680
681 if (host->sd_error) {
682 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100683 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100684 return false;
685 }
686
687 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000688 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700689
690 /* buffer write end */
691 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100692 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700693
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100694 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700695}
696
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100697static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
698 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700699{
700 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700701
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100702 if (!data->sg_len || !data->sg->length)
703 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700704
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100705 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
706 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700707
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100708 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
709 host->sg_idx = 0;
710 host->sg_blkidx = 0;
711 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100712
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100713 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
714}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700715
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100716static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
717{
718 struct mmc_data *data = host->mrq->data;
719 u32 *p = host->pio_ptr;
720 int i;
721
722 if (host->sd_error) {
723 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100724 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100725 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700726 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100727
728 BUG_ON(!data->sg->length);
729
730 for (i = 0; i < host->blocksize / 4; i++)
731 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
732
733 if (!sh_mmcif_next_block(host, p))
734 return false;
735
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100736 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
737
738 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700739}
740
741static void sh_mmcif_get_response(struct sh_mmcif_host *host,
742 struct mmc_command *cmd)
743{
744 if (cmd->flags & MMC_RSP_136) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000745 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
746 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
747 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
748 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700749 } else
Magnus Damm487d9fc2010-05-18 14:42:51 +0000750 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700751}
752
753static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
754 struct mmc_command *cmd)
755{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000756 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700757}
758
759static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500760 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700761{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500762 struct mmc_data *data = mrq->data;
763 struct mmc_command *cmd = mrq->cmd;
764 u32 opc = cmd->opcode;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700765 u32 tmp = 0;
766
767 /* Response Type check */
768 switch (mmc_resp_type(cmd)) {
769 case MMC_RSP_NONE:
770 tmp |= CMD_SET_RTYP_NO;
771 break;
772 case MMC_RSP_R1:
773 case MMC_RSP_R1B:
774 case MMC_RSP_R3:
775 tmp |= CMD_SET_RTYP_6B;
776 break;
777 case MMC_RSP_R2:
778 tmp |= CMD_SET_RTYP_17B;
779 break;
780 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000781 dev_err(&host->pd->dev, "Unsupported response type.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700782 break;
783 }
784 switch (opc) {
785 /* RBSY */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100786 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700787 case MMC_SWITCH:
788 case MMC_STOP_TRANSMISSION:
789 case MMC_SET_WRITE_PROT:
790 case MMC_CLR_WRITE_PROT:
791 case MMC_ERASE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700792 tmp |= CMD_SET_RBSY;
793 break;
794 }
795 /* WDAT / DATW */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500796 if (data) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700797 tmp |= CMD_SET_WDAT;
798 switch (host->bus_width) {
799 case MMC_BUS_WIDTH_1:
800 tmp |= CMD_SET_DATW_1;
801 break;
802 case MMC_BUS_WIDTH_4:
803 tmp |= CMD_SET_DATW_4;
804 break;
805 case MMC_BUS_WIDTH_8:
806 tmp |= CMD_SET_DATW_8;
807 break;
808 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000809 dev_err(&host->pd->dev, "Unsupported bus width.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700810 break;
811 }
Teppei Kamijou555061f2012-12-12 15:38:08 +0100812 switch (host->timing) {
Seungwon Jeon4039ff42014-03-14 21:12:33 +0900813 case MMC_TIMING_MMC_DDR52:
Teppei Kamijou555061f2012-12-12 15:38:08 +0100814 /*
815 * MMC core will only set this timing, if the host
Seungwon Jeon4039ff42014-03-14 21:12:33 +0900816 * advertises the MMC_CAP_1_8V_DDR/MMC_CAP_1_2V_DDR
817 * capability. MMCIF implementations with this
818 * capability, e.g. sh73a0, will have to set it
819 * in their platform data.
Teppei Kamijou555061f2012-12-12 15:38:08 +0100820 */
821 tmp |= CMD_SET_DARS;
822 break;
823 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700824 }
825 /* DWEN */
826 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
827 tmp |= CMD_SET_DWEN;
828 /* CMLTE/CMD12EN */
829 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
830 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
831 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500832 data->blocks << 16);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700833 }
834 /* RIDXC[1:0] check bits */
835 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
836 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
837 tmp |= CMD_SET_RIDXC_BITS;
838 /* RCRC7C[1:0] check bits */
839 if (opc == MMC_SEND_OP_COND)
840 tmp |= CMD_SET_CRC7C_BITS;
841 /* RCRC7C[1:0] internal CRC7 */
842 if (opc == MMC_ALL_SEND_CID ||
843 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
844 tmp |= CMD_SET_CRC7C_INTERNAL;
845
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500846 return (opc << 24) | tmp;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700847}
848
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000849static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100850 struct mmc_request *mrq, u32 opc)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700851{
Yusuke Godafdc50a92010-05-26 14:41:59 -0700852 switch (opc) {
853 case MMC_READ_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100854 sh_mmcif_multi_read(host, mrq);
855 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700856 case MMC_WRITE_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100857 sh_mmcif_multi_write(host, mrq);
858 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700859 case MMC_WRITE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100860 sh_mmcif_single_write(host, mrq);
861 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700862 case MMC_READ_SINGLE_BLOCK:
863 case MMC_SEND_EXT_CSD:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100864 sh_mmcif_single_read(host, mrq);
865 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700866 default:
Teppei Kamijoue475b272012-12-12 15:38:18 +0100867 dev_err(&host->pd->dev, "Unsupported CMD%d\n", opc);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100868 return -EINVAL;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700869 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700870}
871
872static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100873 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700874{
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100875 struct mmc_command *cmd = mrq->cmd;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100876 u32 opc = cmd->opcode;
877 u32 mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700878
Yusuke Godafdc50a92010-05-26 14:41:59 -0700879 switch (opc) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100880 /* response busy check */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100881 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700882 case MMC_SWITCH:
883 case MMC_STOP_TRANSMISSION:
884 case MMC_SET_WRITE_PROT:
885 case MMC_CLR_WRITE_PROT:
886 case MMC_ERASE:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100887 mask = MASK_START_CMD | MASK_MRBSYE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700888 break;
889 default:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100890 mask = MASK_START_CMD | MASK_MCRSPE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700891 break;
892 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700893
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200894 if (host->ccs_enable)
895 mask |= MASK_MCCSTO;
896
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500897 if (mrq->data) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000898 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
899 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
900 mrq->data->blksz);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700901 }
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500902 opc = sh_mmcif_set_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700903
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200904 if (host->ccs_enable)
905 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
906 else
907 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0 | INT_CCS);
Magnus Damm487d9fc2010-05-18 14:42:51 +0000908 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700909 /* set arg */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000910 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700911 /* set cmd */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000912 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700913
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100914 host->wait_for = MMCIF_WAIT_FOR_CMD;
915 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700916}
917
918static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100919 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700920{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500921 switch (mrq->cmd->opcode) {
922 case MMC_READ_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700923 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500924 break;
925 case MMC_WRITE_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700926 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500927 break;
928 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000929 dev_err(&host->pd->dev, "unsupported stop cmd\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500930 mrq->stop->error = sh_mmcif_error_manage(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700931 return;
932 }
933
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100934 host->wait_for = MMCIF_WAIT_FOR_STOP;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700935}
936
937static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
938{
939 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000940 unsigned long flags;
941
942 spin_lock_irqsave(&host->lock, flags);
943 if (host->state != STATE_IDLE) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100944 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000945 spin_unlock_irqrestore(&host->lock, flags);
946 mrq->cmd->error = -EAGAIN;
947 mmc_request_done(mmc, mrq);
948 return;
949 }
950
951 host->state = STATE_REQUEST;
952 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700953
954 switch (mrq->cmd->opcode) {
955 /* MMCIF does not support SD/SDIO command */
Laurent Pinchart7541ca92012-06-12 22:56:09 +0200956 case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
957 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
958 if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
959 break;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700960 case MMC_APP_CMD:
Teppei Kamijou92ff0c52012-12-12 15:38:05 +0100961 case SD_IO_RW_DIRECT:
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000962 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700963 mrq->cmd->error = -ETIMEDOUT;
964 mmc_request_done(mmc, mrq);
965 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700966 default:
967 break;
968 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700969
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100970 host->mrq = mrq;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100971
972 sh_mmcif_start_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700973}
974
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200975static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
976{
Ulf Hanssonac0a2e92013-10-01 14:56:57 +0200977 int ret = clk_prepare_enable(host->hclk);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200978
979 if (!ret) {
980 host->clk = clk_get_rate(host->hclk);
981 host->mmc->f_max = host->clk / 2;
982 host->mmc->f_min = host->clk / 512;
983 }
984
985 return ret;
986}
987
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200988static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
989{
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200990 struct mmc_host *mmc = host->mmc;
991
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200992 if (!IS_ERR(mmc->supply.vmmc))
993 /* Errors ignored... */
994 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
995 ios->power_mode ? ios->vdd : 0);
996}
997
Yusuke Godafdc50a92010-05-26 14:41:59 -0700998static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
999{
1000 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001001 unsigned long flags;
1002
1003 spin_lock_irqsave(&host->lock, flags);
1004 if (host->state != STATE_IDLE) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001005 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001006 spin_unlock_irqrestore(&host->lock, flags);
1007 return;
1008 }
1009
1010 host->state = STATE_IOS;
1011 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001012
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001013 if (ios->power_mode == MMC_POWER_UP) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001014 if (!host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001015 /* See if we also get DMA */
1016 sh_mmcif_request_dma(host, host->pd->dev.platform_data);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001017 host->card_present = true;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001018 }
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001019 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001020 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
1021 /* clock stop */
1022 sh_mmcif_clock_control(host, 0);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001023 if (ios->power_mode == MMC_POWER_OFF) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001024 if (host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001025 sh_mmcif_release_dma(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001026 host->card_present = false;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001027 }
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001028 }
1029 if (host->power) {
Teppei Kamijouf8a8ced2012-12-12 15:38:06 +01001030 pm_runtime_put_sync(&host->pd->dev);
Ulf Hanssonac0a2e92013-10-01 14:56:57 +02001031 clk_disable_unprepare(host->hclk);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001032 host->power = false;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001033 if (ios->power_mode == MMC_POWER_OFF)
1034 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001035 }
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001036 host->state = STATE_IDLE;
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001037 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001038 }
1039
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001040 if (ios->clock) {
1041 if (!host->power) {
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001042 sh_mmcif_clk_update(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001043 pm_runtime_get_sync(&host->pd->dev);
1044 host->power = true;
1045 sh_mmcif_sync_reset(host);
1046 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001047 sh_mmcif_clock_control(host, ios->clock);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001048 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001049
Teppei Kamijou555061f2012-12-12 15:38:08 +01001050 host->timing = ios->timing;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001051 host->bus_width = ios->bus_width;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001052 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001053}
1054
Arnd Hannemann777271d2010-08-24 17:27:01 +02001055static int sh_mmcif_get_cd(struct mmc_host *mmc)
1056{
1057 struct sh_mmcif_host *host = mmc_priv(mmc);
1058 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001059 int ret = mmc_gpio_get_cd(mmc);
1060
1061 if (ret >= 0)
1062 return ret;
Arnd Hannemann777271d2010-08-24 17:27:01 +02001063
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001064 if (!p || !p->get_cd)
Arnd Hannemann777271d2010-08-24 17:27:01 +02001065 return -ENOSYS;
1066 else
1067 return p->get_cd(host->pd);
1068}
1069
Yusuke Godafdc50a92010-05-26 14:41:59 -07001070static struct mmc_host_ops sh_mmcif_ops = {
1071 .request = sh_mmcif_request,
1072 .set_ios = sh_mmcif_set_ios,
Arnd Hannemann777271d2010-08-24 17:27:01 +02001073 .get_cd = sh_mmcif_get_cd,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001074};
1075
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001076static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1077{
1078 struct mmc_command *cmd = host->mrq->cmd;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001079 struct mmc_data *data = host->mrq->data;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001080 long time;
1081
1082 if (host->sd_error) {
1083 switch (cmd->opcode) {
1084 case MMC_ALL_SEND_CID:
1085 case MMC_SELECT_CARD:
1086 case MMC_APP_CMD:
1087 cmd->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001088 break;
1089 default:
1090 cmd->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001091 break;
1092 }
Teppei Kamijoue475b272012-12-12 15:38:18 +01001093 dev_dbg(&host->pd->dev, "CMD%d error %d\n",
1094 cmd->opcode, cmd->error);
Guennadi Liakhovetskiaba9d642012-12-12 15:38:15 +01001095 host->sd_error = false;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001096 return false;
1097 }
1098 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1099 cmd->error = 0;
1100 return false;
1101 }
1102
1103 sh_mmcif_get_response(host, cmd);
1104
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001105 if (!data)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001106 return false;
1107
Guennadi Liakhovetski90f1cb42012-12-12 15:38:16 +01001108 /*
1109 * Completion can be signalled from DMA callback and error, so, have to
1110 * reset here, before setting .dma_active
1111 */
1112 init_completion(&host->dma_complete);
1113
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001114 if (data->flags & MMC_DATA_READ) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001115 if (host->chan_rx)
1116 sh_mmcif_start_dma_rx(host);
1117 } else {
1118 if (host->chan_tx)
1119 sh_mmcif_start_dma_tx(host);
1120 }
1121
1122 if (!host->dma_active) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001123 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +01001124 return !data->error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001125 }
1126
1127 /* Running in the IRQ thread, can sleep */
1128 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1129 host->timeout);
Teppei Kamijoueae30982012-12-12 15:38:12 +01001130
1131 if (data->flags & MMC_DATA_READ)
1132 dma_unmap_sg(host->chan_rx->device->dev,
1133 data->sg, data->sg_len,
1134 DMA_FROM_DEVICE);
1135 else
1136 dma_unmap_sg(host->chan_tx->device->dev,
1137 data->sg, data->sg_len,
1138 DMA_TO_DEVICE);
1139
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001140 if (host->sd_error) {
1141 dev_err(host->mmc->parent,
1142 "Error IRQ while waiting for DMA completion!\n");
1143 /* Woken up by an error IRQ: abort DMA */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001144 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001145 } else if (!time) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001146 dev_err(host->mmc->parent, "DMA timeout!\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001147 data->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001148 } else if (time < 0) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001149 dev_err(host->mmc->parent,
1150 "wait_for_completion_...() error %ld!\n", time);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001151 data->error = time;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001152 }
1153 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1154 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1155 host->dma_active = false;
1156
Teppei Kamijoueae30982012-12-12 15:38:12 +01001157 if (data->error) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001158 data->bytes_xfered = 0;
Teppei Kamijoueae30982012-12-12 15:38:12 +01001159 /* Abort DMA */
1160 if (data->flags & MMC_DATA_READ)
1161 dmaengine_terminate_all(host->chan_rx);
1162 else
1163 dmaengine_terminate_all(host->chan_tx);
1164 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001165
1166 return false;
1167}
1168
1169static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1170{
1171 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001172 struct mmc_request *mrq;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001173 bool wait = false;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001174
1175 cancel_delayed_work_sync(&host->timeout_work);
1176
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001177 mutex_lock(&host->thread_lock);
1178
1179 mrq = host->mrq;
1180 if (!mrq) {
1181 dev_dbg(&host->pd->dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
1182 host->state, host->wait_for);
1183 mutex_unlock(&host->thread_lock);
1184 return IRQ_HANDLED;
1185 }
1186
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001187 /*
1188 * All handlers return true, if processing continues, and false, if the
1189 * request has to be completed - successfully or not
1190 */
1191 switch (host->wait_for) {
1192 case MMCIF_WAIT_FOR_REQUEST:
1193 /* We're too late, the timeout has already kicked in */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001194 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001195 return IRQ_HANDLED;
1196 case MMCIF_WAIT_FOR_CMD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001197 /* Wait for data? */
1198 wait = sh_mmcif_end_cmd(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001199 break;
1200 case MMCIF_WAIT_FOR_MREAD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001201 /* Wait for more data? */
1202 wait = sh_mmcif_mread_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001203 break;
1204 case MMCIF_WAIT_FOR_READ:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001205 /* Wait for data end? */
1206 wait = sh_mmcif_read_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001207 break;
1208 case MMCIF_WAIT_FOR_MWRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001209 /* Wait data to write? */
1210 wait = sh_mmcif_mwrite_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001211 break;
1212 case MMCIF_WAIT_FOR_WRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001213 /* Wait for data end? */
1214 wait = sh_mmcif_write_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001215 break;
1216 case MMCIF_WAIT_FOR_STOP:
1217 if (host->sd_error) {
1218 mrq->stop->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +01001219 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->stop->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001220 break;
1221 }
1222 sh_mmcif_get_cmd12response(host, mrq->stop);
1223 mrq->stop->error = 0;
1224 break;
1225 case MMCIF_WAIT_FOR_READ_END:
1226 case MMCIF_WAIT_FOR_WRITE_END:
Teppei Kamijoue475b272012-12-12 15:38:18 +01001227 if (host->sd_error) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001228 mrq->data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +01001229 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->data->error);
1230 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001231 break;
1232 default:
1233 BUG();
1234 }
1235
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001236 if (wait) {
1237 schedule_delayed_work(&host->timeout_work, host->timeout);
1238 /* Wait for more data */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001239 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001240 return IRQ_HANDLED;
1241 }
1242
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001243 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001244 struct mmc_data *data = mrq->data;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001245 if (!mrq->cmd->error && data && !data->error)
1246 data->bytes_xfered =
1247 data->blocks * data->blksz;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001248
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001249 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001250 sh_mmcif_stop_cmd(host, mrq);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001251 if (!mrq->stop->error) {
1252 schedule_delayed_work(&host->timeout_work, host->timeout);
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001253 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001254 return IRQ_HANDLED;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001255 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001256 }
1257 }
1258
1259 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1260 host->state = STATE_IDLE;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001261 host->mrq = NULL;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001262 mmc_request_done(host->mmc, mrq);
1263
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001264 mutex_unlock(&host->thread_lock);
1265
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001266 return IRQ_HANDLED;
1267}
1268
Yusuke Godafdc50a92010-05-26 14:41:59 -07001269static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1270{
1271 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001272 u32 state, mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001273
Magnus Damm487d9fc2010-05-18 14:42:51 +00001274 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001275 mask = sh_mmcif_readl(host->addr, MMCIF_CE_INT_MASK);
1276 if (host->ccs_enable)
1277 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~(state & mask));
1278 else
1279 sh_mmcif_writel(host->addr, MMCIF_CE_INT, INT_CCS | ~(state & mask));
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001280 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state & MASK_CLEAN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001281
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001282 if (state & ~MASK_CLEAN)
1283 dev_dbg(&host->pd->dev, "IRQ state = 0x%08x incompletely cleared\n",
1284 state);
1285
1286 if (state & INT_ERR_STS || state & ~INT_ALL) {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001287 host->sd_error = true;
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001288 dev_dbg(&host->pd->dev, "int err state = 0x%08x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001289 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001290 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001291 if (!host->mrq)
1292 dev_dbg(&host->pd->dev, "NULL IRQ state = 0x%08x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001293 if (!host->dma_active)
1294 return IRQ_WAKE_THREAD;
1295 else if (host->sd_error)
1296 mmcif_dma_complete(host);
1297 } else {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001298 dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001299 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001300
1301 return IRQ_HANDLED;
1302}
1303
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001304static void mmcif_timeout_work(struct work_struct *work)
1305{
1306 struct delayed_work *d = container_of(work, struct delayed_work, work);
1307 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1308 struct mmc_request *mrq = host->mrq;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001309 unsigned long flags;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001310
1311 if (host->dying)
1312 /* Don't run after mmc_remove_host() */
1313 return;
1314
Teppei Kamijoue475b272012-12-12 15:38:18 +01001315 dev_err(&host->pd->dev, "Timeout waiting for %u on CMD%u\n",
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001316 host->wait_for, mrq->cmd->opcode);
1317
1318 spin_lock_irqsave(&host->lock, flags);
1319 if (host->state == STATE_IDLE) {
1320 spin_unlock_irqrestore(&host->lock, flags);
1321 return;
1322 }
1323
1324 host->state = STATE_TIMEOUT;
1325 spin_unlock_irqrestore(&host->lock, flags);
1326
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001327 /*
1328 * Handle races with cancel_delayed_work(), unless
1329 * cancel_delayed_work_sync() is used
1330 */
1331 switch (host->wait_for) {
1332 case MMCIF_WAIT_FOR_CMD:
1333 mrq->cmd->error = sh_mmcif_error_manage(host);
1334 break;
1335 case MMCIF_WAIT_FOR_STOP:
1336 mrq->stop->error = sh_mmcif_error_manage(host);
1337 break;
1338 case MMCIF_WAIT_FOR_MREAD:
1339 case MMCIF_WAIT_FOR_MWRITE:
1340 case MMCIF_WAIT_FOR_READ:
1341 case MMCIF_WAIT_FOR_WRITE:
1342 case MMCIF_WAIT_FOR_READ_END:
1343 case MMCIF_WAIT_FOR_WRITE_END:
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001344 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001345 break;
1346 default:
1347 BUG();
1348 }
1349
1350 host->state = STATE_IDLE;
1351 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001352 host->mrq = NULL;
1353 mmc_request_done(host->mmc, mrq);
1354}
1355
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001356static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1357{
1358 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
1359 struct mmc_host *mmc = host->mmc;
1360
1361 mmc_regulator_get_supply(mmc);
1362
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001363 if (!pd)
1364 return;
1365
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001366 if (!mmc->ocr_avail)
1367 mmc->ocr_avail = pd->ocr;
1368 else if (pd->ocr)
1369 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1370}
1371
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001372static int sh_mmcif_probe(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001373{
1374 int ret = 0, irq[2];
1375 struct mmc_host *mmc;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001376 struct sh_mmcif_host *host;
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001377 struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001378 struct resource *res;
1379 void __iomem *reg;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001380 const char *name;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001381
1382 irq[0] = platform_get_irq(pdev, 0);
1383 irq[1] = platform_get_irq(pdev, 1);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001384 if (irq[0] < 0) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001385 dev_err(&pdev->dev, "Get irq error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -07001386 return -ENXIO;
1387 }
Ben Dooks18f55fc2014-06-04 12:42:09 +01001388
Yusuke Godafdc50a92010-05-26 14:41:59 -07001389 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Ben Dooks18f55fc2014-06-04 12:42:09 +01001390 reg = devm_ioremap_resource(&pdev->dev, res);
1391 if (IS_ERR(reg))
1392 return PTR_ERR(reg);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001393
Yusuke Godafdc50a92010-05-26 14:41:59 -07001394 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
Ben Dooks18f55fc2014-06-04 12:42:09 +01001395 if (!mmc)
1396 return -ENOMEM;
Simon Baatz2c9054d2013-06-09 22:14:12 +02001397
1398 ret = mmc_of_parse(mmc);
1399 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001400 goto err_host;
Simon Baatz2c9054d2013-06-09 22:14:12 +02001401
Yusuke Godafdc50a92010-05-26 14:41:59 -07001402 host = mmc_priv(mmc);
1403 host->mmc = mmc;
1404 host->addr = reg;
Teppei Kamijouf9fd54f2012-12-12 15:38:09 +01001405 host->timeout = msecs_to_jiffies(1000);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001406 host->ccs_enable = !pd || !pd->ccs_unsupported;
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +02001407 host->clk_ctrl2_enable = pd && pd->clk_ctrl2_present;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001408
Yusuke Godafdc50a92010-05-26 14:41:59 -07001409 host->pd = pdev;
1410
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001411 spin_lock_init(&host->lock);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001412
1413 mmc->ops = &sh_mmcif_ops;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001414 sh_mmcif_init_ocr(host);
1415
Guennadi Liakhovetskieca889f2013-02-15 16:13:54 +01001416 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001417 if (pd && pd->caps)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001418 mmc->caps |= pd->caps;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001419 mmc->max_segs = 32;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001420 mmc->max_blk_size = 512;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001421 mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
1422 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001423 mmc->max_seg_size = mmc->max_req_size;
1424
Yusuke Godafdc50a92010-05-26 14:41:59 -07001425 platform_set_drvdata(pdev, host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001426
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001427 pm_runtime_enable(&pdev->dev);
1428 host->power = false;
1429
Ben Dooks46991002014-06-04 12:42:10 +01001430 host->hclk = devm_clk_get(&pdev->dev, NULL);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001431 if (IS_ERR(host->hclk)) {
1432 ret = PTR_ERR(host->hclk);
Guennadi Liakhovetski047a9ce2012-11-28 10:24:27 +01001433 dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
Ben Dooks46991002014-06-04 12:42:10 +01001434 goto err_pm;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001435 }
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001436 ret = sh_mmcif_clk_update(host);
1437 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001438 goto err_pm;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001439
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001440 ret = pm_runtime_resume(&pdev->dev);
1441 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001442 goto err_clk;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001443
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001444 INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001445
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001446 sh_mmcif_sync_reset(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001447 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1448
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001449 name = irq[1] < 0 ? dev_name(&pdev->dev) : "sh_mmc:error";
Ben Dooks6f4789e2014-06-04 12:42:11 +01001450 ret = devm_request_threaded_irq(&pdev->dev, irq[0], sh_mmcif_intr,
1451 sh_mmcif_irqt, 0, name, host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001452 if (ret) {
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001453 dev_err(&pdev->dev, "request_irq error (%s)\n", name);
Ben Dooks11a80852014-06-04 12:42:12 +01001454 goto err_clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001455 }
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001456 if (irq[1] >= 0) {
Ben Dooks6f4789e2014-06-04 12:42:11 +01001457 ret = devm_request_threaded_irq(&pdev->dev, irq[1],
1458 sh_mmcif_intr, sh_mmcif_irqt,
1459 0, "sh_mmc:int", host);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001460 if (ret) {
1461 dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
Ben Dooks11a80852014-06-04 12:42:12 +01001462 goto err_clk;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001463 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001464 }
1465
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001466 if (pd && pd->use_cd_gpio) {
Laurent Pinchart214fc302013-08-08 12:38:31 +02001467 ret = mmc_gpio_request_cd(mmc, pd->cd_gpio, 0);
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001468 if (ret < 0)
Ben Dooks7f67f3a2014-06-04 12:42:13 +01001469 goto err_clk;
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001470 }
1471
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001472 mutex_init(&host->thread_lock);
1473
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001474 ret = mmc_add_host(mmc);
1475 if (ret < 0)
Ben Dooks7f67f3a2014-06-04 12:42:13 +01001476 goto err_clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001477
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001478 dev_pm_qos_expose_latency_limit(&pdev->dev, 100);
1479
Ben Dooksce7eb682014-06-04 12:42:08 +01001480 dev_info(&pdev->dev, "Chip version 0x%04x, clock rate %luMHz\n",
1481 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0xffff,
1482 clk_get_rate(host->hclk) / 1000000UL);
1483
1484 clk_disable_unprepare(host->hclk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001485 return ret;
1486
Ben Dooks46991002014-06-04 12:42:10 +01001487err_clk:
Ulf Hanssonac0a2e92013-10-01 14:56:57 +02001488 clk_disable_unprepare(host->hclk);
Ben Dooks46991002014-06-04 12:42:10 +01001489err_pm:
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001490 pm_runtime_disable(&pdev->dev);
Ben Dooks46991002014-06-04 12:42:10 +01001491err_host:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001492 mmc_free_host(mmc);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001493 return ret;
1494}
1495
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001496static int sh_mmcif_remove(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001497{
1498 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001499
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001500 host->dying = true;
Ulf Hanssonac0a2e92013-10-01 14:56:57 +02001501 clk_prepare_enable(host->hclk);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001502 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001503
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001504 dev_pm_qos_hide_latency_limit(&pdev->dev);
1505
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001506 mmc_remove_host(host->mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001507 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1508
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001509 /*
1510 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1511 * mmc_remove_host() call above. But swapping order doesn't help either
1512 * (a query on the linux-mmc mailing list didn't bring any replies).
1513 */
1514 cancel_delayed_work_sync(&host->timeout_work);
1515
Ulf Hanssonac0a2e92013-10-01 14:56:57 +02001516 clk_disable_unprepare(host->hclk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001517 mmc_free_host(host->mmc);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001518 pm_runtime_put_sync(&pdev->dev);
1519 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001520
1521 return 0;
1522}
1523
Ulf Hansson51129f32013-10-01 14:01:46 +02001524#ifdef CONFIG_PM_SLEEP
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001525static int sh_mmcif_suspend(struct device *dev)
1526{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001527 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001528
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001529 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001530
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001531 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001532}
1533
1534static int sh_mmcif_resume(struct device *dev)
1535{
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001536 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001537}
Ulf Hansson51129f32013-10-01 14:01:46 +02001538#endif
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001539
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001540static const struct of_device_id mmcif_of_match[] = {
1541 { .compatible = "renesas,sh-mmcif" },
1542 { }
1543};
1544MODULE_DEVICE_TABLE(of, mmcif_of_match);
1545
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001546static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
Ulf Hansson51129f32013-10-01 14:01:46 +02001547 SET_SYSTEM_SLEEP_PM_OPS(sh_mmcif_suspend, sh_mmcif_resume)
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001548};
1549
Yusuke Godafdc50a92010-05-26 14:41:59 -07001550static struct platform_driver sh_mmcif_driver = {
1551 .probe = sh_mmcif_probe,
1552 .remove = sh_mmcif_remove,
1553 .driver = {
1554 .name = DRIVER_NAME,
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001555 .pm = &sh_mmcif_dev_pm_ops,
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001556 .owner = THIS_MODULE,
1557 .of_match_table = mmcif_of_match,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001558 },
1559};
1560
Axel Lind1f81a62011-11-26 12:55:43 +08001561module_platform_driver(sh_mmcif_driver);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001562
1563MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1564MODULE_LICENSE("GPL");
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001565MODULE_ALIAS("platform:" DRIVER_NAME);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001566MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");