blob: 3a150d3a9d9fb5097e9dbb9fde014a2b629748cf [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Ivo van Doorn96481b22010-08-06 20:47:57 +02002 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003 Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01004 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01005 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01006
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01007 Based on the original rt2800pci.c and rt2800usb.c.
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01008 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
9 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
10 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
11 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
12 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
13 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010014 <http://rt2x00.serialmonkey.com>
15
16 This program is free software; you can redistribute it and/or modify
17 it under the terms of the GNU General Public License as published by
18 the Free Software Foundation; either version 2 of the License, or
19 (at your option) any later version.
20
21 This program is distributed in the hope that it will be useful,
22 but WITHOUT ANY WARRANTY; without even the implied warranty of
23 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 GNU General Public License for more details.
25
26 You should have received a copy of the GNU General Public License
27 along with this program; if not, write to the
28 Free Software Foundation, Inc.,
29 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
32/*
33 Module: rt2800lib
34 Abstract: rt2800 generic device routines.
35 */
36
Ivo van Doornf31c9a82010-07-11 12:30:37 +020037#include <linux/crc-ccitt.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010038#include <linux/kernel.h>
39#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010041
42#include "rt2x00.h"
43#include "rt2800lib.h"
44#include "rt2800.h"
45
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010046/*
47 * Register access.
48 * All access to the CSR registers will go through the methods
49 * rt2800_register_read and rt2800_register_write.
50 * BBP and RF register require indirect register access,
51 * and use the CSR registers BBPCSR and RFCSR to achieve this.
52 * These indirect registers work with busy bits,
53 * and we will try maximal REGISTER_BUSY_COUNT times to access
54 * the register while taking a REGISTER_BUSY_DELAY us delay
55 * between each attampt. When the busy bit is still set at that time,
56 * the access attempt is considered to have failed,
57 * and we will print an error.
58 * The _lock versions must be used if you already hold the csr_mutex
59 */
60#define WAIT_FOR_BBP(__dev, __reg) \
61 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
62#define WAIT_FOR_RFCSR(__dev, __reg) \
63 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
64#define WAIT_FOR_RF(__dev, __reg) \
65 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
66#define WAIT_FOR_MCU(__dev, __reg) \
67 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
68 H2M_MAILBOX_CSR_OWNER, (__reg))
69
Helmut Schaabaff8002010-04-28 09:58:59 +020070static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
71{
72 /* check for rt2872 on SoC */
73 if (!rt2x00_is_soc(rt2x00dev) ||
74 !rt2x00_rt(rt2x00dev, RT2872))
75 return false;
76
77 /* we know for sure that these rf chipsets are used on rt305x boards */
78 if (rt2x00_rf(rt2x00dev, RF3020) ||
79 rt2x00_rf(rt2x00dev, RF3021) ||
80 rt2x00_rf(rt2x00dev, RF3022))
81 return true;
82
83 NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
84 return false;
85}
86
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010087static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
88 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010089{
90 u32 reg;
91
92 mutex_lock(&rt2x00dev->csr_mutex);
93
94 /*
95 * Wait until the BBP becomes available, afterwards we
96 * can safely write the new data into the register.
97 */
98 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
99 reg = 0;
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
102 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
103 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200104 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100105
106 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
107 }
108
109 mutex_unlock(&rt2x00dev->csr_mutex);
110}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100111
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100112static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
113 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100114{
115 u32 reg;
116
117 mutex_lock(&rt2x00dev->csr_mutex);
118
119 /*
120 * Wait until the BBP becomes available, afterwards we
121 * can safely write the read request into the register.
122 * After the data has been written, we wait until hardware
123 * returns the correct value, if at any time the register
124 * doesn't become available in time, reg will be 0xffffffff
125 * which means we return 0xff to the caller.
126 */
127 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
128 reg = 0;
129 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
130 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
131 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200132 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100133
134 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
135
136 WAIT_FOR_BBP(rt2x00dev, &reg);
137 }
138
139 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
140
141 mutex_unlock(&rt2x00dev->csr_mutex);
142}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100143
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100144static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
145 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100146{
147 u32 reg;
148
149 mutex_lock(&rt2x00dev->csr_mutex);
150
151 /*
152 * Wait until the RFCSR becomes available, afterwards we
153 * can safely write the new data into the register.
154 */
155 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
156 reg = 0;
157 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
158 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
159 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
160 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
161
162 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
163 }
164
165 mutex_unlock(&rt2x00dev->csr_mutex);
166}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100167
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100168static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
169 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100170{
171 u32 reg;
172
173 mutex_lock(&rt2x00dev->csr_mutex);
174
175 /*
176 * Wait until the RFCSR becomes available, afterwards we
177 * can safely write the read request into the register.
178 * After the data has been written, we wait until hardware
179 * returns the correct value, if at any time the register
180 * doesn't become available in time, reg will be 0xffffffff
181 * which means we return 0xff to the caller.
182 */
183 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
184 reg = 0;
185 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
186 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
187 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
188
189 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
190
191 WAIT_FOR_RFCSR(rt2x00dev, &reg);
192 }
193
194 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
195
196 mutex_unlock(&rt2x00dev->csr_mutex);
197}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100198
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100199static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
200 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100201{
202 u32 reg;
203
204 mutex_lock(&rt2x00dev->csr_mutex);
205
206 /*
207 * Wait until the RF becomes available, afterwards we
208 * can safely write the new data into the register.
209 */
210 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
211 reg = 0;
212 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
213 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
214 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
215 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
216
217 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
218 rt2x00_rf_write(rt2x00dev, word, value);
219 }
220
221 mutex_unlock(&rt2x00dev->csr_mutex);
222}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100223
224void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
225 const u8 command, const u8 token,
226 const u8 arg0, const u8 arg1)
227{
228 u32 reg;
229
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100230 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100231 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100232 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100233 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100234 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100235
236 mutex_lock(&rt2x00dev->csr_mutex);
237
238 /*
239 * Wait until the MCU becomes available, afterwards we
240 * can safely write the new data into the register.
241 */
242 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
243 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
244 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
245 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
246 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
247 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
248
249 reg = 0;
250 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
251 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
252 }
253
254 mutex_unlock(&rt2x00dev->csr_mutex);
255}
256EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100257
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100258int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
259{
260 unsigned int i;
261 u32 reg;
262
263 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
264 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
265 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
266 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
267 return 0;
268
269 msleep(1);
270 }
271
272 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
273 return -EACCES;
274}
275EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
276
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200277static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
278{
279 u16 fw_crc;
280 u16 crc;
281
282 /*
283 * The last 2 bytes in the firmware array are the crc checksum itself,
284 * this means that we should never pass those 2 bytes to the crc
285 * algorithm.
286 */
287 fw_crc = (data[len - 2] << 8 | data[len - 1]);
288
289 /*
290 * Use the crc ccitt algorithm.
291 * This will return the same value as the legacy driver which
292 * used bit ordering reversion on the both the firmware bytes
293 * before input input as well as on the final output.
294 * Obviously using crc ccitt directly is much more efficient.
295 */
296 crc = crc_ccitt(~0, data, len - 2);
297
298 /*
299 * There is a small difference between the crc-itu-t + bitrev and
300 * the crc-ccitt crc calculation. In the latter method the 2 bytes
301 * will be swapped, use swab16 to convert the crc to the correct
302 * value.
303 */
304 crc = swab16(crc);
305
306 return fw_crc == crc;
307}
308
309int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
310 const u8 *data, const size_t len)
311{
312 size_t offset = 0;
313 size_t fw_len;
314 bool multiple;
315
316 /*
317 * PCI(e) & SOC devices require firmware with a length
318 * of 8kb. USB devices require firmware files with a length
319 * of 4kb. Certain USB chipsets however require different firmware,
320 * which Ralink only provides attached to the original firmware
321 * file. Thus for USB devices, firmware files have a length
322 * which is a multiple of 4kb.
323 */
324 if (rt2x00_is_usb(rt2x00dev)) {
325 fw_len = 4096;
326 multiple = true;
327 } else {
328 fw_len = 8192;
329 multiple = true;
330 }
331
332 /*
333 * Validate the firmware length
334 */
335 if (len != fw_len && (!multiple || (len % fw_len) != 0))
336 return FW_BAD_LENGTH;
337
338 /*
339 * Check if the chipset requires one of the upper parts
340 * of the firmware.
341 */
342 if (rt2x00_is_usb(rt2x00dev) &&
343 !rt2x00_rt(rt2x00dev, RT2860) &&
344 !rt2x00_rt(rt2x00dev, RT2872) &&
345 !rt2x00_rt(rt2x00dev, RT3070) &&
346 ((len / fw_len) == 1))
347 return FW_BAD_VERSION;
348
349 /*
350 * 8kb firmware files must be checked as if it were
351 * 2 separate firmware files.
352 */
353 while (offset < len) {
354 if (!rt2800_check_firmware_crc(data + offset, fw_len))
355 return FW_BAD_CRC;
356
357 offset += fw_len;
358 }
359
360 return FW_OK;
361}
362EXPORT_SYMBOL_GPL(rt2800_check_firmware);
363
364int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
365 const u8 *data, const size_t len)
366{
367 unsigned int i;
368 u32 reg;
369
370 /*
371 * Wait for stable hardware.
372 */
373 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
374 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
375 if (reg && reg != ~0)
376 break;
377 msleep(1);
378 }
379
380 if (i == REGISTER_BUSY_COUNT) {
381 ERROR(rt2x00dev, "Unstable hardware.\n");
382 return -EBUSY;
383 }
384
385 if (rt2x00_is_pci(rt2x00dev))
386 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
387
388 /*
389 * Disable DMA, will be reenabled later when enabling
390 * the radio.
391 */
392 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
393 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
394 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
395 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
396 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
397 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
398 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
399
400 /*
401 * Write firmware to the device.
402 */
403 rt2800_drv_write_firmware(rt2x00dev, data, len);
404
405 /*
406 * Wait for device to stabilize.
407 */
408 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
409 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
410 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
411 break;
412 msleep(1);
413 }
414
415 if (i == REGISTER_BUSY_COUNT) {
416 ERROR(rt2x00dev, "PBF system register not ready.\n");
417 return -EBUSY;
418 }
419
420 /*
421 * Initialize firmware.
422 */
423 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
424 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
425 msleep(1);
426
427 return 0;
428}
429EXPORT_SYMBOL_GPL(rt2800_load_firmware);
430
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200431void rt2800_write_tx_data(struct queue_entry *entry,
432 struct txentry_desc *txdesc)
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200433{
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200434 __le32 *txwi = rt2800_drv_get_txwi(entry);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200435 u32 word;
436
437 /*
438 * Initialize TX Info descriptor
439 */
440 rt2x00_desc_read(txwi, 0, &word);
441 rt2x00_set_field32(&word, TXWI_W0_FRAG,
442 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn84804cd2010-08-06 20:46:19 +0200443 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
444 test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200445 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
446 rt2x00_set_field32(&word, TXWI_W0_TS,
447 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
448 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
449 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
450 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
451 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
452 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
453 rt2x00_set_field32(&word, TXWI_W0_BW,
454 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
455 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
456 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
457 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
458 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
459 rt2x00_desc_write(txwi, 0, word);
460
461 rt2x00_desc_read(txwi, 1, &word);
462 rt2x00_set_field32(&word, TXWI_W1_ACK,
463 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
464 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
465 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
466 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
467 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
468 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
469 txdesc->key_idx : 0xff);
470 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
471 txdesc->length);
472 rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->queue + 1);
473 rt2x00_desc_write(txwi, 1, word);
474
475 /*
476 * Always write 0 to IV/EIV fields, hardware will insert the IV
477 * from the IVEIV register when TXD_W3_WIV is set to 0.
478 * When TXD_W3_WIV is set to 1 it will use the IV data
479 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
480 * crypto entry in the registers should be used to encrypt the frame.
481 */
482 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
483 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
484}
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200485EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200486
Ivo van Doorn74861922010-07-11 12:23:50 +0200487static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxwi_w2)
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200488{
Ivo van Doorn74861922010-07-11 12:23:50 +0200489 int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
490 int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
491 int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
492 u16 eeprom;
493 u8 offset0;
494 u8 offset1;
495 u8 offset2;
496
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +0200497 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Ivo van Doorn74861922010-07-11 12:23:50 +0200498 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
499 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
500 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
501 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
502 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
503 } else {
504 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
505 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
506 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
507 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
508 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
509 }
510
511 /*
512 * Convert the value from the descriptor into the RSSI value
513 * If the value in the descriptor is 0, it is considered invalid
514 * and the default (extremely low) rssi value is assumed
515 */
516 rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
517 rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
518 rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
519
520 /*
521 * mac80211 only accepts a single RSSI value. Calculating the
522 * average doesn't deliver a fair answer either since -60:-60 would
523 * be considered equally good as -50:-70 while the second is the one
524 * which gives less energy...
525 */
526 rssi0 = max(rssi0, rssi1);
527 return max(rssi0, rssi2);
528}
529
530void rt2800_process_rxwi(struct queue_entry *entry,
531 struct rxdone_entry_desc *rxdesc)
532{
533 __le32 *rxwi = (__le32 *) entry->skb->data;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200534 u32 word;
535
536 rt2x00_desc_read(rxwi, 0, &word);
537
538 rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
539 rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
540
541 rt2x00_desc_read(rxwi, 1, &word);
542
543 if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
544 rxdesc->flags |= RX_FLAG_SHORT_GI;
545
546 if (rt2x00_get_field32(word, RXWI_W1_BW))
547 rxdesc->flags |= RX_FLAG_40MHZ;
548
549 /*
550 * Detect RX rate, always use MCS as signal type.
551 */
552 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
553 rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
554 rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
555
556 /*
557 * Mask of 0x8 bit to remove the short preamble flag.
558 */
559 if (rxdesc->rate_mode == RATE_MODE_CCK)
560 rxdesc->signal &= ~0x8;
561
562 rt2x00_desc_read(rxwi, 2, &word);
563
Ivo van Doorn74861922010-07-11 12:23:50 +0200564 /*
565 * Convert descriptor AGC value to RSSI value.
566 */
567 rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200568
569 /*
570 * Remove RXWI descriptor from start of buffer.
571 */
Ivo van Doorn74861922010-07-11 12:23:50 +0200572 skb_pull(entry->skb, RXWI_DESC_SIZE);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200573}
574EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
575
Ivo van Doorn96481b22010-08-06 20:47:57 +0200576void rt2800_txdone(struct rt2x00_dev *rt2x00dev)
577{
578 struct data_queue *queue;
579 struct queue_entry *entry;
580 __le32 *txwi;
581 struct txdone_entry_desc txdesc;
582 u32 word;
583 u32 reg;
584 int wcid, ack, pid, tx_wcid, tx_ack, tx_pid;
585 u16 mcs, real_mcs;
586 int i;
587
588 /*
589 * TX_STA_FIFO is a stack of X entries, hence read TX_STA_FIFO
590 * at most X times and also stop processing once the TX_STA_FIFO_VALID
591 * flag is not set anymore.
592 *
593 * The legacy drivers use X=TX_RING_SIZE but state in a comment
594 * that the TX_STA_FIFO stack has a size of 16. We stick to our
595 * tx ring size for now.
596 */
597 for (i = 0; i < TX_ENTRIES; i++) {
598 rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
599 if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
600 break;
601
602 wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID);
603 ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED);
604 pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE);
605
606 /*
607 * Skip this entry when it contains an invalid
608 * queue identication number.
609 */
610 if (pid <= 0 || pid > QID_RX)
611 continue;
612
613 queue = rt2x00queue_get_queue(rt2x00dev, pid - 1);
614 if (unlikely(!queue))
615 continue;
616
617 /*
618 * Inside each queue, we process each entry in a chronological
619 * order. We first check that the queue is not empty.
620 */
621 entry = NULL;
622 while (!rt2x00queue_empty(queue)) {
623 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
624 if (!test_bit(ENTRY_DATA_IO_FAILED, &entry->flags))
625 break;
626
627 rt2x00lib_txdone_noinfo(entry, TXDONE_FAILURE);
628 }
629
630 if (!entry || rt2x00queue_empty(queue))
631 break;
632
633 /*
634 * Check if we got a match by looking at WCID/ACK/PID
635 * fields
636 */
637 txwi = rt2800_drv_get_txwi(entry);
638
639 rt2x00_desc_read(txwi, 1, &word);
640 tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID);
641 tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK);
642 tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID);
643
644 if ((wcid != tx_wcid) || (ack != tx_ack) || (pid != tx_pid))
645 WARNING(rt2x00dev, "invalid TX_STA_FIFO content");
646
647 /*
648 * Obtain the status about this packet.
649 */
650 txdesc.flags = 0;
651 rt2x00_desc_read(txwi, 0, &word);
652 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
653 mcs = rt2x00_get_field32(reg, TX_STA_FIFO_MCS);
654 real_mcs = rt2x00_get_field32(reg, TX_STA_FIFO_MCS);
655
656 /*
657 * Ralink has a retry mechanism using a global fallback
658 * table. We setup this fallback table to try the immediate
659 * lower rate for all rates. In the TX_STA_FIFO, the MCS field
660 * always contains the MCS used for the last transmission, be
661 * it successful or not.
662 */
663 if (rt2x00_get_field32(reg, TX_STA_FIFO_TX_SUCCESS)) {
664 /*
665 * Transmission succeeded. The number of retries is
666 * mcs - real_mcs
667 */
668 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
669 txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
670 } else {
671 /*
672 * Transmission failed. The number of retries is
673 * always 7 in this case (for a total number of 8
674 * frames sent).
675 */
676 __set_bit(TXDONE_FAILURE, &txdesc.flags);
677 txdesc.retry = rt2x00dev->long_retry;
678 }
679
680 /*
681 * the frame was retried at least once
682 * -> hw used fallback rates
683 */
684 if (txdesc.retry)
685 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
686
687 rt2x00lib_txdone(entry, &txdesc);
688 }
689}
690EXPORT_SYMBOL_GPL(rt2800_txdone);
691
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200692void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
693{
694 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
695 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
696 unsigned int beacon_base;
697 u32 reg;
698
699 /*
700 * Disable beaconing while we are reloading the beacon data,
701 * otherwise we might be sending out invalid data.
702 */
703 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
704 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
705 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
706
707 /*
708 * Add space for the TXWI in front of the skb.
709 */
710 skb_push(entry->skb, TXWI_DESC_SIZE);
711 memset(entry->skb, 0, TXWI_DESC_SIZE);
712
713 /*
714 * Register descriptor details in skb frame descriptor.
715 */
716 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
717 skbdesc->desc = entry->skb->data;
718 skbdesc->desc_len = TXWI_DESC_SIZE;
719
720 /*
721 * Add the TXWI for the beacon to the skb.
722 */
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200723 rt2800_write_tx_data(entry, txdesc);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200724
725 /*
726 * Dump beacon to userspace through debugfs.
727 */
728 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
729
730 /*
731 * Write entire beacon with TXWI to register.
732 */
733 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
734 rt2800_register_multiwrite(rt2x00dev, beacon_base,
735 entry->skb->data, entry->skb->len);
736
737 /*
738 * Enable beaconing again.
739 */
740 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
741 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
742 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
743 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
744
745 /*
746 * Clean up beacon skb.
747 */
748 dev_kfree_skb_any(entry->skb);
749 entry->skb = NULL;
750}
Ivo van Doorn50e888e2010-07-11 12:26:12 +0200751EXPORT_SYMBOL_GPL(rt2800_write_beacon);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200752
Helmut Schaafdb87252010-06-29 21:48:06 +0200753static void inline rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
754 unsigned int beacon_base)
755{
756 int i;
757
758 /*
759 * For the Beacon base registers we only need to clear
760 * the whole TXWI which (when set to 0) will invalidate
761 * the entire beacon.
762 */
763 for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
764 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
765}
766
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100767#ifdef CONFIG_RT2X00_LIB_DEBUGFS
768const struct rt2x00debug rt2800_rt2x00debug = {
769 .owner = THIS_MODULE,
770 .csr = {
771 .read = rt2800_register_read,
772 .write = rt2800_register_write,
773 .flags = RT2X00DEBUGFS_OFFSET,
774 .word_base = CSR_REG_BASE,
775 .word_size = sizeof(u32),
776 .word_count = CSR_REG_SIZE / sizeof(u32),
777 },
778 .eeprom = {
779 .read = rt2x00_eeprom_read,
780 .write = rt2x00_eeprom_write,
781 .word_base = EEPROM_BASE,
782 .word_size = sizeof(u16),
783 .word_count = EEPROM_SIZE / sizeof(u16),
784 },
785 .bbp = {
786 .read = rt2800_bbp_read,
787 .write = rt2800_bbp_write,
788 .word_base = BBP_BASE,
789 .word_size = sizeof(u8),
790 .word_count = BBP_SIZE / sizeof(u8),
791 },
792 .rf = {
793 .read = rt2x00_rf_read,
794 .write = rt2800_rf_write,
795 .word_base = RF_BASE,
796 .word_size = sizeof(u32),
797 .word_count = RF_SIZE / sizeof(u32),
798 },
799};
800EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
801#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
802
803int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
804{
805 u32 reg;
806
807 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
808 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
809}
810EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
811
812#ifdef CONFIG_RT2X00_LIB_LEDS
813static void rt2800_brightness_set(struct led_classdev *led_cdev,
814 enum led_brightness brightness)
815{
816 struct rt2x00_led *led =
817 container_of(led_cdev, struct rt2x00_led, led_dev);
818 unsigned int enabled = brightness != LED_OFF;
819 unsigned int bg_mode =
820 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
821 unsigned int polarity =
822 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
823 EEPROM_FREQ_LED_POLARITY);
824 unsigned int ledmode =
825 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
826 EEPROM_FREQ_LED_MODE);
827
828 if (led->type == LED_TYPE_RADIO) {
829 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
830 enabled ? 0x20 : 0);
831 } else if (led->type == LED_TYPE_ASSOC) {
832 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
833 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
834 } else if (led->type == LED_TYPE_QUALITY) {
835 /*
836 * The brightness is divided into 6 levels (0 - 5),
837 * The specs tell us the following levels:
838 * 0, 1 ,3, 7, 15, 31
839 * to determine the level in a simple way we can simply
840 * work with bitshifting:
841 * (1 << level) - 1
842 */
843 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
844 (1 << brightness / (LED_FULL / 6)) - 1,
845 polarity);
846 }
847}
848
849static int rt2800_blink_set(struct led_classdev *led_cdev,
850 unsigned long *delay_on, unsigned long *delay_off)
851{
852 struct rt2x00_led *led =
853 container_of(led_cdev, struct rt2x00_led, led_dev);
854 u32 reg;
855
856 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
857 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
858 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100859 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
860
861 return 0;
862}
863
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +0100864static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100865 struct rt2x00_led *led, enum led_type type)
866{
867 led->rt2x00dev = rt2x00dev;
868 led->type = type;
869 led->led_dev.brightness_set = rt2800_brightness_set;
870 led->led_dev.blink_set = rt2800_blink_set;
871 led->flags = LED_INITIALIZED;
872}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100873#endif /* CONFIG_RT2X00_LIB_LEDS */
874
875/*
876 * Configuration handlers.
877 */
878static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
879 struct rt2x00lib_crypto *crypto,
880 struct ieee80211_key_conf *key)
881{
882 struct mac_wcid_entry wcid_entry;
883 struct mac_iveiv_entry iveiv_entry;
884 u32 offset;
885 u32 reg;
886
887 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
888
Ivo van Doorne4a0ab32010-06-14 22:14:19 +0200889 if (crypto->cmd == SET_KEY) {
890 rt2800_register_read(rt2x00dev, offset, &reg);
891 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
892 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
893 /*
894 * Both the cipher as the BSS Idx numbers are split in a main
895 * value of 3 bits, and a extended field for adding one additional
896 * bit to the value.
897 */
898 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
899 (crypto->cipher & 0x7));
900 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
901 (crypto->cipher & 0x8) >> 3);
902 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
903 (crypto->bssidx & 0x7));
904 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
905 (crypto->bssidx & 0x8) >> 3);
906 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
907 rt2800_register_write(rt2x00dev, offset, reg);
908 } else {
909 rt2800_register_write(rt2x00dev, offset, 0);
910 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100911
912 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
913
914 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
915 if ((crypto->cipher == CIPHER_TKIP) ||
916 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
917 (crypto->cipher == CIPHER_AES))
918 iveiv_entry.iv[3] |= 0x20;
919 iveiv_entry.iv[3] |= key->keyidx << 6;
920 rt2800_register_multiwrite(rt2x00dev, offset,
921 &iveiv_entry, sizeof(iveiv_entry));
922
923 offset = MAC_WCID_ENTRY(key->hw_key_idx);
924
925 memset(&wcid_entry, 0, sizeof(wcid_entry));
926 if (crypto->cmd == SET_KEY)
927 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
928 rt2800_register_multiwrite(rt2x00dev, offset,
929 &wcid_entry, sizeof(wcid_entry));
930}
931
932int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
933 struct rt2x00lib_crypto *crypto,
934 struct ieee80211_key_conf *key)
935{
936 struct hw_key_entry key_entry;
937 struct rt2x00_field32 field;
938 u32 offset;
939 u32 reg;
940
941 if (crypto->cmd == SET_KEY) {
942 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
943
944 memcpy(key_entry.key, crypto->key,
945 sizeof(key_entry.key));
946 memcpy(key_entry.tx_mic, crypto->tx_mic,
947 sizeof(key_entry.tx_mic));
948 memcpy(key_entry.rx_mic, crypto->rx_mic,
949 sizeof(key_entry.rx_mic));
950
951 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
952 rt2800_register_multiwrite(rt2x00dev, offset,
953 &key_entry, sizeof(key_entry));
954 }
955
956 /*
957 * The cipher types are stored over multiple registers
958 * starting with SHARED_KEY_MODE_BASE each word will have
959 * 32 bits and contains the cipher types for 2 bssidx each.
960 * Using the correct defines correctly will cause overhead,
961 * so just calculate the correct offset.
962 */
963 field.bit_offset = 4 * (key->hw_key_idx % 8);
964 field.bit_mask = 0x7 << field.bit_offset;
965
966 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
967
968 rt2800_register_read(rt2x00dev, offset, &reg);
969 rt2x00_set_field32(&reg, field,
970 (crypto->cmd == SET_KEY) * crypto->cipher);
971 rt2800_register_write(rt2x00dev, offset, reg);
972
973 /*
974 * Update WCID information
975 */
976 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
977
978 return 0;
979}
980EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
981
982int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
983 struct rt2x00lib_crypto *crypto,
984 struct ieee80211_key_conf *key)
985{
986 struct hw_key_entry key_entry;
987 u32 offset;
988
989 if (crypto->cmd == SET_KEY) {
990 /*
991 * 1 pairwise key is possible per AID, this means that the AID
992 * equals our hw_key_idx. Make sure the WCID starts _after_ the
993 * last possible shared key entry.
994 */
995 if (crypto->aid > (256 - 32))
996 return -ENOSPC;
997
998 key->hw_key_idx = 32 + crypto->aid;
999
1000 memcpy(key_entry.key, crypto->key,
1001 sizeof(key_entry.key));
1002 memcpy(key_entry.tx_mic, crypto->tx_mic,
1003 sizeof(key_entry.tx_mic));
1004 memcpy(key_entry.rx_mic, crypto->rx_mic,
1005 sizeof(key_entry.rx_mic));
1006
1007 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
1008 rt2800_register_multiwrite(rt2x00dev, offset,
1009 &key_entry, sizeof(key_entry));
1010 }
1011
1012 /*
1013 * Update WCID information
1014 */
1015 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
1016
1017 return 0;
1018}
1019EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
1020
1021void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
1022 const unsigned int filter_flags)
1023{
1024 u32 reg;
1025
1026 /*
1027 * Start configuration steps.
1028 * Note that the version error will always be dropped
1029 * and broadcast frames will always be accepted since
1030 * there is no filter for it at this time.
1031 */
1032 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
1033 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
1034 !(filter_flags & FIF_FCSFAIL));
1035 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
1036 !(filter_flags & FIF_PLCPFAIL));
1037 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
1038 !(filter_flags & FIF_PROMISC_IN_BSS));
1039 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
1040 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
1041 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
1042 !(filter_flags & FIF_ALLMULTI));
1043 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
1044 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
1045 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
1046 !(filter_flags & FIF_CONTROL));
1047 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
1048 !(filter_flags & FIF_CONTROL));
1049 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
1050 !(filter_flags & FIF_CONTROL));
1051 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
1052 !(filter_flags & FIF_CONTROL));
1053 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
1054 !(filter_flags & FIF_CONTROL));
1055 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
1056 !(filter_flags & FIF_PSPOLL));
1057 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
1058 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
1059 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
1060 !(filter_flags & FIF_CONTROL));
1061 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
1062}
1063EXPORT_SYMBOL_GPL(rt2800_config_filter);
1064
1065void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
1066 struct rt2x00intf_conf *conf, const unsigned int flags)
1067{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001068 u32 reg;
1069
1070 if (flags & CONFIG_UPDATE_TYPE) {
1071 /*
1072 * Clear current synchronisation setup.
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001073 */
Helmut Schaafdb87252010-06-29 21:48:06 +02001074 rt2800_clear_beacon(rt2x00dev,
1075 HW_BEACON_OFFSET(intf->beacon->entry_idx));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001076 /*
1077 * Enable synchronisation.
1078 */
1079 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1080 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
1081 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Josef Bacik6a62e5ef2009-11-15 21:33:18 -05001082 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
Helmut Schaaab8966d2010-07-11 12:30:13 +02001083 (conf->sync == TSF_SYNC_ADHOC ||
1084 conf->sync == TSF_SYNC_AP_NONE));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001085 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Helmut Schaa9f926fb2010-07-11 12:28:23 +02001086
1087 /*
1088 * Enable pre tbtt interrupt for beaconing modes
1089 */
1090 rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
1091 rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER,
Helmut Schaaab8966d2010-07-11 12:30:13 +02001092 (conf->sync == TSF_SYNC_AP_NONE));
Helmut Schaa9f926fb2010-07-11 12:28:23 +02001093 rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
1094
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001095 }
1096
1097 if (flags & CONFIG_UPDATE_MAC) {
1098 reg = le32_to_cpu(conf->mac[1]);
1099 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
1100 conf->mac[1] = cpu_to_le32(reg);
1101
1102 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
1103 conf->mac, sizeof(conf->mac));
1104 }
1105
1106 if (flags & CONFIG_UPDATE_BSSID) {
1107 reg = le32_to_cpu(conf->bssid[1]);
Ivo van Doornd440cb92010-06-29 21:45:31 +02001108 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
1109 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001110 conf->bssid[1] = cpu_to_le32(reg);
1111
1112 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
1113 conf->bssid, sizeof(conf->bssid));
1114 }
1115}
1116EXPORT_SYMBOL_GPL(rt2800_config_intf);
1117
1118void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
1119{
1120 u32 reg;
1121
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001122 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1123 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
1124 !!erp->short_preamble);
1125 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
1126 !!erp->short_preamble);
1127 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1128
1129 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
1130 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
1131 erp->cts_protection ? 2 : 0);
1132 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1133
1134 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
1135 erp->basic_rates);
1136 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1137
1138 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1139 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001140 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
1141
1142 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001143 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001144 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1145
1146 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1147 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
1148 erp->beacon_int * 16);
1149 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1150}
1151EXPORT_SYMBOL_GPL(rt2800_config_erp);
1152
1153void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
1154{
1155 u8 r1;
1156 u8 r3;
1157
1158 rt2800_bbp_read(rt2x00dev, 1, &r1);
1159 rt2800_bbp_read(rt2x00dev, 3, &r3);
1160
1161 /*
1162 * Configure the TX antenna.
1163 */
1164 switch ((int)ant->tx) {
1165 case 1:
1166 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001167 break;
1168 case 2:
1169 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
1170 break;
1171 case 3:
Ivo van Doorne22557f2010-06-29 21:49:05 +02001172 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001173 break;
1174 }
1175
1176 /*
1177 * Configure the RX antenna.
1178 */
1179 switch ((int)ant->rx) {
1180 case 1:
1181 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
1182 break;
1183 case 2:
1184 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
1185 break;
1186 case 3:
1187 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
1188 break;
1189 }
1190
1191 rt2800_bbp_write(rt2x00dev, 3, r3);
1192 rt2800_bbp_write(rt2x00dev, 1, r1);
1193}
1194EXPORT_SYMBOL_GPL(rt2800_config_ant);
1195
1196static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
1197 struct rt2x00lib_conf *libconf)
1198{
1199 u16 eeprom;
1200 short lna_gain;
1201
1202 if (libconf->rf.channel <= 14) {
1203 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1204 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
1205 } else if (libconf->rf.channel <= 64) {
1206 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1207 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
1208 } else if (libconf->rf.channel <= 128) {
1209 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
1210 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
1211 } else {
1212 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
1213 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
1214 }
1215
1216 rt2x00dev->lna_gain = lna_gain;
1217}
1218
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001219static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
1220 struct ieee80211_conf *conf,
1221 struct rf_channel *rf,
1222 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001223{
1224 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
1225
1226 if (rt2x00dev->default_ant.tx == 1)
1227 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
1228
1229 if (rt2x00dev->default_ant.rx == 1) {
1230 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
1231 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1232 } else if (rt2x00dev->default_ant.rx == 2)
1233 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1234
1235 if (rf->channel > 14) {
1236 /*
1237 * When TX power is below 0, we should increase it by 7 to
1238 * make it a positive value (Minumum value is -7).
1239 * However this means that values between 0 and 7 have
1240 * double meaning, and we should set a 7DBm boost flag.
1241 */
1242 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
1243 (info->tx_power1 >= 0));
1244
1245 if (info->tx_power1 < 0)
1246 info->tx_power1 += 7;
1247
1248 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
1249 TXPOWER_A_TO_DEV(info->tx_power1));
1250
1251 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
1252 (info->tx_power2 >= 0));
1253
1254 if (info->tx_power2 < 0)
1255 info->tx_power2 += 7;
1256
1257 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
1258 TXPOWER_A_TO_DEV(info->tx_power2));
1259 } else {
1260 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
1261 TXPOWER_G_TO_DEV(info->tx_power1));
1262 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
1263 TXPOWER_G_TO_DEV(info->tx_power2));
1264 }
1265
1266 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
1267
1268 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1269 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1270 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1271 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1272
1273 udelay(200);
1274
1275 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1276 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1277 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
1278 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1279
1280 udelay(200);
1281
1282 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1283 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1284 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1285 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1286}
1287
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001288static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
1289 struct ieee80211_conf *conf,
1290 struct rf_channel *rf,
1291 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001292{
1293 u8 rfcsr;
1294
1295 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Gertjan van Wingerde41a26172009-11-09 22:59:04 +01001296 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001297
1298 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001299 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001300 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1301
1302 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
1303 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
1304 TXPOWER_G_TO_DEV(info->tx_power1));
1305 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
1306
Helmut Schaa5a673962010-04-23 15:54:43 +02001307 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
1308 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
1309 TXPOWER_G_TO_DEV(info->tx_power2));
1310 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
1311
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001312 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
1313 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
1314 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
1315
1316 rt2800_rfcsr_write(rt2x00dev, 24,
1317 rt2x00dev->calibration[conf_is_ht40(conf)]);
1318
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001319 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001320 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001321 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001322}
1323
1324static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
1325 struct ieee80211_conf *conf,
1326 struct rf_channel *rf,
1327 struct channel_info *info)
1328{
1329 u32 reg;
1330 unsigned int tx_pin;
1331 u8 bbp;
1332
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001333 if (rt2x00_rf(rt2x00dev, RF2020) ||
1334 rt2x00_rf(rt2x00dev, RF3020) ||
1335 rt2x00_rf(rt2x00dev, RF3021) ||
1336 rt2x00_rf(rt2x00dev, RF3022))
1337 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerdefa6f6322009-11-09 22:59:58 +01001338 else
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001339 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001340
1341 /*
1342 * Change BBP settings
1343 */
1344 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
1345 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
1346 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
1347 rt2800_bbp_write(rt2x00dev, 86, 0);
1348
1349 if (rf->channel <= 14) {
1350 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
1351 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1352 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1353 } else {
1354 rt2800_bbp_write(rt2x00dev, 82, 0x84);
1355 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1356 }
1357 } else {
1358 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
1359
1360 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
1361 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1362 else
1363 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1364 }
1365
1366 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001367 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001368 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
1369 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
1370 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
1371
1372 tx_pin = 0;
1373
1374 /* Turn on unused PA or LNA when not using 1T or 1R */
1375 if (rt2x00dev->default_ant.tx != 1) {
1376 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
1377 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
1378 }
1379
1380 /* Turn on unused PA or LNA when not using 1T or 1R */
1381 if (rt2x00dev->default_ant.rx != 1) {
1382 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
1383 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
1384 }
1385
1386 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
1387 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
1388 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
1389 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
1390 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
1391 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
1392
1393 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
1394
1395 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1396 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
1397 rt2800_bbp_write(rt2x00dev, 4, bbp);
1398
1399 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001400 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001401 rt2800_bbp_write(rt2x00dev, 3, bbp);
1402
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001403 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001404 if (conf_is_ht40(conf)) {
1405 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
1406 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1407 rt2800_bbp_write(rt2x00dev, 73, 0x16);
1408 } else {
1409 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1410 rt2800_bbp_write(rt2x00dev, 70, 0x08);
1411 rt2800_bbp_write(rt2x00dev, 73, 0x11);
1412 }
1413 }
1414
1415 msleep(1);
1416}
1417
1418static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
Helmut Schaa5e846002010-07-11 12:23:09 +02001419 const int max_txpower)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001420{
Helmut Schaa5e846002010-07-11 12:23:09 +02001421 u8 txpower;
1422 u8 max_value = (u8)max_txpower;
1423 u16 eeprom;
1424 int i;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001425 u32 reg;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001426 u8 r1;
Helmut Schaa5e846002010-07-11 12:23:09 +02001427 u32 offset;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001428
Helmut Schaa5e846002010-07-11 12:23:09 +02001429 /*
1430 * set to normal tx power mode: +/- 0dBm
1431 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001432 rt2800_bbp_read(rt2x00dev, 1, &r1);
Helmut Schaaa3f84ca2010-06-14 22:11:32 +02001433 rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001434 rt2800_bbp_write(rt2x00dev, 1, r1);
1435
Helmut Schaa5e846002010-07-11 12:23:09 +02001436 /*
1437 * The eeprom contains the tx power values for each rate. These
1438 * values map to 100% tx power. Each 16bit word contains four tx
1439 * power values and the order is the same as used in the TX_PWR_CFG
1440 * registers.
1441 */
1442 offset = TX_PWR_CFG_0;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001443
Helmut Schaa5e846002010-07-11 12:23:09 +02001444 for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
1445 /* just to be safe */
1446 if (offset > TX_PWR_CFG_4)
1447 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001448
Helmut Schaa5e846002010-07-11 12:23:09 +02001449 rt2800_register_read(rt2x00dev, offset, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001450
Helmut Schaa5e846002010-07-11 12:23:09 +02001451 /* read the next four txpower values */
1452 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
1453 &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001454
Helmut Schaa5e846002010-07-11 12:23:09 +02001455 /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
1456 * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
1457 * TX_PWR_CFG_4: unknown */
1458 txpower = rt2x00_get_field16(eeprom,
1459 EEPROM_TXPOWER_BYRATE_RATE0);
1460 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
1461 min(txpower, max_value));
1462
1463 /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
1464 * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
1465 * TX_PWR_CFG_4: unknown */
1466 txpower = rt2x00_get_field16(eeprom,
1467 EEPROM_TXPOWER_BYRATE_RATE1);
1468 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
1469 min(txpower, max_value));
1470
1471 /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
1472 * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
1473 * TX_PWR_CFG_4: unknown */
1474 txpower = rt2x00_get_field16(eeprom,
1475 EEPROM_TXPOWER_BYRATE_RATE2);
1476 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
1477 min(txpower, max_value));
1478
1479 /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
1480 * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
1481 * TX_PWR_CFG_4: unknown */
1482 txpower = rt2x00_get_field16(eeprom,
1483 EEPROM_TXPOWER_BYRATE_RATE3);
1484 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
1485 min(txpower, max_value));
1486
1487 /* read the next four txpower values */
1488 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
1489 &eeprom);
1490
1491 /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
1492 * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
1493 * TX_PWR_CFG_4: unknown */
1494 txpower = rt2x00_get_field16(eeprom,
1495 EEPROM_TXPOWER_BYRATE_RATE0);
1496 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
1497 min(txpower, max_value));
1498
1499 /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
1500 * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
1501 * TX_PWR_CFG_4: unknown */
1502 txpower = rt2x00_get_field16(eeprom,
1503 EEPROM_TXPOWER_BYRATE_RATE1);
1504 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
1505 min(txpower, max_value));
1506
1507 /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
1508 * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
1509 * TX_PWR_CFG_4: unknown */
1510 txpower = rt2x00_get_field16(eeprom,
1511 EEPROM_TXPOWER_BYRATE_RATE2);
1512 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
1513 min(txpower, max_value));
1514
1515 /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
1516 * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
1517 * TX_PWR_CFG_4: unknown */
1518 txpower = rt2x00_get_field16(eeprom,
1519 EEPROM_TXPOWER_BYRATE_RATE3);
1520 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
1521 min(txpower, max_value));
1522
1523 rt2800_register_write(rt2x00dev, offset, reg);
1524
1525 /* next TX_PWR_CFG register */
1526 offset += 4;
1527 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001528}
1529
1530static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
1531 struct rt2x00lib_conf *libconf)
1532{
1533 u32 reg;
1534
1535 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1536 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
1537 libconf->conf->short_frame_max_tx_count);
1538 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
1539 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001540 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1541}
1542
1543static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
1544 struct rt2x00lib_conf *libconf)
1545{
1546 enum dev_state state =
1547 (libconf->conf->flags & IEEE80211_CONF_PS) ?
1548 STATE_SLEEP : STATE_AWAKE;
1549 u32 reg;
1550
1551 if (state == STATE_SLEEP) {
1552 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
1553
1554 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1555 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1556 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1557 libconf->conf->listen_interval - 1);
1558 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
1559 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
1560
1561 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1562 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001563 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1564 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1565 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1566 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
1567 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02001568
1569 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001570 }
1571}
1572
1573void rt2800_config(struct rt2x00_dev *rt2x00dev,
1574 struct rt2x00lib_conf *libconf,
1575 const unsigned int flags)
1576{
1577 /* Always recalculate LNA gain before changing configuration */
1578 rt2800_config_lna_gain(rt2x00dev, libconf);
1579
1580 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1581 rt2800_config_channel(rt2x00dev, libconf->conf,
1582 &libconf->rf, &libconf->channel);
1583 if (flags & IEEE80211_CONF_CHANGE_POWER)
1584 rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
1585 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1586 rt2800_config_retry_limit(rt2x00dev, libconf);
1587 if (flags & IEEE80211_CONF_CHANGE_PS)
1588 rt2800_config_ps(rt2x00dev, libconf);
1589}
1590EXPORT_SYMBOL_GPL(rt2800_config);
1591
1592/*
1593 * Link tuning
1594 */
1595void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1596{
1597 u32 reg;
1598
1599 /*
1600 * Update FCS error count from register.
1601 */
1602 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1603 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1604}
1605EXPORT_SYMBOL_GPL(rt2800_link_stats);
1606
1607static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1608{
1609 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001610 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001611 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001612 rt2x00_rt(rt2x00dev, RT3090) ||
1613 rt2x00_rt(rt2x00dev, RT3390))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001614 return 0x1c + (2 * rt2x00dev->lna_gain);
1615 else
1616 return 0x2e + rt2x00dev->lna_gain;
1617 }
1618
1619 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1620 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1621 else
1622 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1623}
1624
1625static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
1626 struct link_qual *qual, u8 vgc_level)
1627{
1628 if (qual->vgc_level != vgc_level) {
1629 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
1630 qual->vgc_level = vgc_level;
1631 qual->vgc_level_reg = vgc_level;
1632 }
1633}
1634
1635void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1636{
1637 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
1638}
1639EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
1640
1641void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
1642 const u32 count)
1643{
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001644 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001645 return;
1646
1647 /*
1648 * When RSSI is better then -80 increase VGC level with 0x10
1649 */
1650 rt2800_set_vgc(rt2x00dev, qual,
1651 rt2800_get_default_vgc(rt2x00dev) +
1652 ((qual->rssi > -80) * 0x10));
1653}
1654EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001655
1656/*
1657 * Initialization functions.
1658 */
1659int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
1660{
1661 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001662 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001663 unsigned int i;
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02001664 int ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001665
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001666 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1667 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1668 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1669 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1670 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1671 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
1672 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1673
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02001674 ret = rt2800_drv_init_registers(rt2x00dev);
1675 if (ret)
1676 return ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001677
1678 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
1679 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1680 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1681 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1682 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
1683 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
1684
1685 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
1686 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1687 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1688 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1689 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
1690 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
1691
1692 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1693 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1694
1695 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
1696
1697 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Helmut Schaa8544df32010-07-11 12:29:49 +02001698 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001699 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1700 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1701 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1702 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1703 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
1704 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1705
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001706 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
1707
1708 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1709 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
1710 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
1711 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
1712
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001713 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001714 rt2x00_rt(rt2x00dev, RT3090) ||
1715 rt2x00_rt(rt2x00dev, RT3390)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001716 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1717 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001718 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001719 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
1720 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001721 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1722 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
1723 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1724 0x0000002c);
1725 else
1726 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1727 0x0000000f);
1728 } else {
1729 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1730 }
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001731 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001732 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001733
1734 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
1735 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1736 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
1737 } else {
1738 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1739 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1740 }
Helmut Schaac295a812010-06-03 10:52:13 +02001741 } else if (rt2800_is_305x_soc(rt2x00dev)) {
1742 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1743 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1744 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001745 } else {
1746 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1747 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1748 }
1749
1750 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
1751 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1752 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1753 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1754 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1755 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1756 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1757 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1758 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
1759 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
1760
1761 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
1762 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001763 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001764 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
1765 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
1766
1767 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
1768 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001769 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001770 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001771 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001772 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1773 else
1774 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1775 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1776 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
1777 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
1778
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001779 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1780 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
1781 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
1782 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
1783 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
1784 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
1785 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
1786 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
1787 rt2800_register_write(rt2x00dev, LED_CFG, reg);
1788
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001789 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
1790
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001791 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1792 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
1793 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
1794 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
1795 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
1796 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
1797 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
1798 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1799
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001800 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1801 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001802 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001803 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1804 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001805 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001806 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1807 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
1808 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1809
1810 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001811 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001812 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1813 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1814 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1815 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1816 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001817 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001818 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001819 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1820 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001821 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
1822
1823 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001824 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001825 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1826 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1827 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1828 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1829 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001830 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001831 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001832 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1833 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001834 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1835
1836 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1837 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1838 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1839 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1840 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1841 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1842 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1843 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1844 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1845 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001846 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001847 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1848
1849 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1850 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001851 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
1852 !rt2x00_is_usb(rt2x00dev));
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001853 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1854 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1855 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1856 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1857 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1858 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1859 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001860 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001861 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1862
1863 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1864 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1865 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1866 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1867 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1868 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1869 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1870 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1871 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1872 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001873 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001874 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1875
1876 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1877 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1878 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1879 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1880 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1881 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1882 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1883 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1884 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1885 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001886 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001887 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1888
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001889 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001890 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
1891
1892 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1893 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1894 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1895 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1896 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1897 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
1898 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
1899 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
1900 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
1901 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
1902 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1903 }
1904
1905 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1906 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
1907
1908 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
1909 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1910 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1911 IEEE80211_MAX_RTS_THRESHOLD);
1912 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
1913 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
1914
1915 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001916
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02001917 /*
1918 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
1919 * time should be set to 16. However, the original Ralink driver uses
1920 * 16 for both and indeed using a value of 10 for CCK SIFS results in
1921 * connection problems with 11g + CTS protection. Hence, use the same
1922 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
1923 */
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001924 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02001925 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
1926 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001927 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
1928 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
1929 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
1930 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1931
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001932 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
1933
1934 /*
1935 * ASIC will keep garbage value after boot, clear encryption keys.
1936 */
1937 for (i = 0; i < 4; i++)
1938 rt2800_register_write(rt2x00dev,
1939 SHARED_KEY_MODE_ENTRY(i), 0);
1940
1941 for (i = 0; i < 256; i++) {
1942 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
1943 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
1944 wcid, sizeof(wcid));
1945
1946 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1947 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
1948 }
1949
1950 /*
1951 * Clear all beacons
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001952 */
Helmut Schaafdb87252010-06-29 21:48:06 +02001953 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
1954 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
1955 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
1956 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
1957 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
1958 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
1959 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
1960 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001961
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001962 if (rt2x00_is_usb(rt2x00dev)) {
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +02001963 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
1964 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
1965 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001966 }
1967
1968 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
1969 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1970 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1971 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1972 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1973 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1974 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1975 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1976 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
1977 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
1978
1979 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
1980 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1981 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1982 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1983 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1984 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1985 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1986 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1987 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
1988 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
1989
1990 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
1991 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1992 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
1993 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
1994 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1995 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1996 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1997 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1998 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
1999 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
2000
2001 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
2002 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
2003 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
2004 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
2005 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
2006 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
2007
2008 /*
2009 * We must clear the error counters.
2010 * These registers are cleared on read,
2011 * so we may pass a useless variable to store the value.
2012 */
2013 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
2014 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
2015 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
2016 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
2017 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
2018 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
2019
Helmut Schaa9f926fb2010-07-11 12:28:23 +02002020 /*
2021 * Setup leadtime for pre tbtt interrupt to 6ms
2022 */
2023 rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
2024 rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
2025 rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
2026
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002027 return 0;
2028}
2029EXPORT_SYMBOL_GPL(rt2800_init_registers);
2030
2031static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
2032{
2033 unsigned int i;
2034 u32 reg;
2035
2036 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
2037 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
2038 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
2039 return 0;
2040
2041 udelay(REGISTER_BUSY_DELAY);
2042 }
2043
2044 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
2045 return -EACCES;
2046}
2047
2048static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
2049{
2050 unsigned int i;
2051 u8 value;
2052
2053 /*
2054 * BBP was enabled after firmware was loaded,
2055 * but we need to reactivate it now.
2056 */
2057 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
2058 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
2059 msleep(1);
2060
2061 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
2062 rt2800_bbp_read(rt2x00dev, 0, &value);
2063 if ((value != 0xff) && (value != 0x00))
2064 return 0;
2065 udelay(REGISTER_BUSY_DELAY);
2066 }
2067
2068 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
2069 return -EACCES;
2070}
2071
2072int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
2073{
2074 unsigned int i;
2075 u16 eeprom;
2076 u8 reg_id;
2077 u8 value;
2078
2079 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
2080 rt2800_wait_bbp_ready(rt2x00dev)))
2081 return -EACCES;
2082
Helmut Schaabaff8002010-04-28 09:58:59 +02002083 if (rt2800_is_305x_soc(rt2x00dev))
2084 rt2800_bbp_write(rt2x00dev, 31, 0x08);
2085
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002086 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
2087 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002088
2089 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
2090 rt2800_bbp_write(rt2x00dev, 69, 0x16);
2091 rt2800_bbp_write(rt2x00dev, 73, 0x12);
2092 } else {
2093 rt2800_bbp_write(rt2x00dev, 69, 0x12);
2094 rt2800_bbp_write(rt2x00dev, 73, 0x10);
2095 }
2096
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002097 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002098
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002099 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002100 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002101 rt2x00_rt(rt2x00dev, RT3090) ||
2102 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002103 rt2800_bbp_write(rt2x00dev, 79, 0x13);
2104 rt2800_bbp_write(rt2x00dev, 80, 0x05);
2105 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Helmut Schaabaff8002010-04-28 09:58:59 +02002106 } else if (rt2800_is_305x_soc(rt2x00dev)) {
2107 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
2108 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002109 } else {
2110 rt2800_bbp_write(rt2x00dev, 81, 0x37);
2111 }
2112
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002113 rt2800_bbp_write(rt2x00dev, 82, 0x62);
2114 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002115
Gertjan van Wingerde5ed8f452010-06-03 10:51:57 +02002116 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002117 rt2800_bbp_write(rt2x00dev, 84, 0x19);
2118 else
2119 rt2800_bbp_write(rt2x00dev, 84, 0x99);
2120
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002121 rt2800_bbp_write(rt2x00dev, 86, 0x00);
2122 rt2800_bbp_write(rt2x00dev, 91, 0x04);
2123 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002124
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002125 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002126 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002127 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
Helmut Schaabaff8002010-04-28 09:58:59 +02002128 rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
2129 rt2800_is_305x_soc(rt2x00dev))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002130 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
2131 else
2132 rt2800_bbp_write(rt2x00dev, 103, 0x00);
2133
Helmut Schaabaff8002010-04-28 09:58:59 +02002134 if (rt2800_is_305x_soc(rt2x00dev))
2135 rt2800_bbp_write(rt2x00dev, 105, 0x01);
2136 else
2137 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002138 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002139
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002140 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002141 rt2x00_rt(rt2x00dev, RT3090) ||
2142 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002143 rt2800_bbp_read(rt2x00dev, 138, &value);
2144
2145 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2146 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
2147 value |= 0x20;
2148 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
2149 value &= ~0x02;
2150
2151 rt2800_bbp_write(rt2x00dev, 138, value);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002152 }
2153
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002154
2155 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
2156 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
2157
2158 if (eeprom != 0xffff && eeprom != 0x0000) {
2159 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
2160 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
2161 rt2800_bbp_write(rt2x00dev, reg_id, value);
2162 }
2163 }
2164
2165 return 0;
2166}
2167EXPORT_SYMBOL_GPL(rt2800_init_bbp);
2168
2169static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
2170 bool bw40, u8 rfcsr24, u8 filter_target)
2171{
2172 unsigned int i;
2173 u8 bbp;
2174 u8 rfcsr;
2175 u8 passband;
2176 u8 stopband;
2177 u8 overtuned = 0;
2178
2179 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2180
2181 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2182 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
2183 rt2800_bbp_write(rt2x00dev, 4, bbp);
2184
2185 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
2186 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
2187 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
2188
2189 /*
2190 * Set power & frequency of passband test tone
2191 */
2192 rt2800_bbp_write(rt2x00dev, 24, 0);
2193
2194 for (i = 0; i < 100; i++) {
2195 rt2800_bbp_write(rt2x00dev, 25, 0x90);
2196 msleep(1);
2197
2198 rt2800_bbp_read(rt2x00dev, 55, &passband);
2199 if (passband)
2200 break;
2201 }
2202
2203 /*
2204 * Set power & frequency of stopband test tone
2205 */
2206 rt2800_bbp_write(rt2x00dev, 24, 0x06);
2207
2208 for (i = 0; i < 100; i++) {
2209 rt2800_bbp_write(rt2x00dev, 25, 0x90);
2210 msleep(1);
2211
2212 rt2800_bbp_read(rt2x00dev, 55, &stopband);
2213
2214 if ((passband - stopband) <= filter_target) {
2215 rfcsr24++;
2216 overtuned += ((passband - stopband) == filter_target);
2217 } else
2218 break;
2219
2220 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2221 }
2222
2223 rfcsr24 -= !!overtuned;
2224
2225 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2226 return rfcsr24;
2227}
2228
2229int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
2230{
2231 u8 rfcsr;
2232 u8 bbp;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002233 u32 reg;
2234 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002235
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002236 if (!rt2x00_rt(rt2x00dev, RT3070) &&
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002237 !rt2x00_rt(rt2x00dev, RT3071) &&
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002238 !rt2x00_rt(rt2x00dev, RT3090) &&
Helmut Schaa23812382010-04-26 13:48:45 +02002239 !rt2x00_rt(rt2x00dev, RT3390) &&
Helmut Schaabaff8002010-04-28 09:58:59 +02002240 !rt2800_is_305x_soc(rt2x00dev))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002241 return 0;
2242
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002243 /*
2244 * Init RF calibration.
2245 */
2246 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2247 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
2248 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2249 msleep(1);
2250 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
2251 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2252
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002253 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002254 rt2x00_rt(rt2x00dev, RT3071) ||
2255 rt2x00_rt(rt2x00dev, RT3090)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002256 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
2257 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
2258 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
2259 rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
2260 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002261 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002262 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
2263 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
2264 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
2265 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
2266 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
2267 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
2268 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
2269 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
2270 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
2271 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
2272 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
2273 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002274 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002275 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
2276 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
2277 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
2278 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
2279 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002280 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002281 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
2282 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
2283 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
2284 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
2285 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
2286 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002287 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002288 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
2289 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002290 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002291 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
2292 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
2293 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
2294 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
2295 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
2296 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
2297 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002298 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002299 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002300 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002301 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
2302 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
2303 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
2304 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
2305 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
2306 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
2307 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
Helmut Schaabaff8002010-04-28 09:58:59 +02002308 } else if (rt2800_is_305x_soc(rt2x00dev)) {
Helmut Schaa23812382010-04-26 13:48:45 +02002309 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
2310 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
2311 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
2312 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
2313 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
2314 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
2315 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
2316 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
2317 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
2318 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
2319 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
2320 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
2321 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
2322 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
2323 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
2324 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
2325 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
2326 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
2327 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
2328 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
2329 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
2330 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
2331 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
2332 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
2333 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
2334 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2335 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
2336 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
2337 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
2338 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
Helmut Schaabaff8002010-04-28 09:58:59 +02002339 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
2340 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
2341 return 0;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002342 }
2343
2344 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
2345 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2346 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
2347 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
2348 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002349 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
2350 rt2x00_rt(rt2x00dev, RT3090)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002351 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2352 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
2353 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2354
2355 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
2356
2357 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2358 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002359 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
2360 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002361 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2362 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
2363 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
2364 else
2365 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
2366 }
2367 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002368 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
2369 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
2370 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
2371 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002372 }
2373
2374 /*
2375 * Set RX Filter calibration for 20MHz and 40MHz
2376 */
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002377 if (rt2x00_rt(rt2x00dev, RT3070)) {
2378 rt2x00dev->calibration[0] =
2379 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
2380 rt2x00dev->calibration[1] =
2381 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002382 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002383 rt2x00_rt(rt2x00dev, RT3090) ||
2384 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002385 rt2x00dev->calibration[0] =
2386 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
2387 rt2x00dev->calibration[1] =
2388 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002389 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002390
2391 /*
2392 * Set back to initial state
2393 */
2394 rt2800_bbp_write(rt2x00dev, 24, 0);
2395
2396 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
2397 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
2398 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
2399
2400 /*
2401 * set BBP back to BW20
2402 */
2403 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2404 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
2405 rt2800_bbp_write(rt2x00dev, 4, bbp);
2406
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002407 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002408 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002409 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2410 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002411 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
2412
2413 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
2414 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
2415 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
2416
2417 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
2418 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002419 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002420 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2421 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerde8440c292010-06-03 10:52:02 +02002422 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002423 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
2424 }
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002425 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
2426 if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
2427 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
2428 rt2x00_get_field16(eeprom,
2429 EEPROM_TXMIXER_GAIN_BG_VAL));
2430 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
2431
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002432 if (rt2x00_rt(rt2x00dev, RT3090)) {
2433 rt2800_bbp_read(rt2x00dev, 138, &bbp);
2434
2435 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2436 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
2437 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
2438 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
2439 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
2440
2441 rt2800_bbp_write(rt2x00dev, 138, bbp);
2442 }
2443
2444 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002445 rt2x00_rt(rt2x00dev, RT3090) ||
2446 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002447 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2448 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2449 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2450 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2451 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2452 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2453 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2454
2455 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
2456 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
2457 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
2458
2459 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
2460 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
2461 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
2462
2463 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
2464 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
2465 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
2466 }
2467
2468 if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002469 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002470 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
2471 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002472 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
2473 else
2474 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
2475 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
2476 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
2477 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
2478 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
2479 }
2480
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002481 return 0;
2482}
2483EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002484
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002485int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
2486{
2487 u32 reg;
2488
2489 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
2490
2491 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
2492}
2493EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
2494
2495static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
2496{
2497 u32 reg;
2498
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002499 mutex_lock(&rt2x00dev->csr_mutex);
2500
2501 rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002502 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
2503 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
2504 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002505 rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002506
2507 /* Wait until the EEPROM has been loaded */
2508 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
2509
2510 /* Apparently the data is read from end to start */
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002511 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
2512 (u32 *)&rt2x00dev->eeprom[i]);
2513 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
2514 (u32 *)&rt2x00dev->eeprom[i + 2]);
2515 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
2516 (u32 *)&rt2x00dev->eeprom[i + 4]);
2517 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
2518 (u32 *)&rt2x00dev->eeprom[i + 6]);
2519
2520 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002521}
2522
2523void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
2524{
2525 unsigned int i;
2526
2527 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
2528 rt2800_efuse_read(rt2x00dev, i);
2529}
2530EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
2531
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002532int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2533{
2534 u16 word;
2535 u8 *mac;
2536 u8 default_lna_gain;
2537
2538 /*
2539 * Start validation of the data that has been read.
2540 */
2541 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2542 if (!is_valid_ether_addr(mac)) {
2543 random_ether_addr(mac);
2544 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
2545 }
2546
2547 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2548 if (word == 0xffff) {
2549 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2550 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2551 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2552 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2553 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002554 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02002555 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002556 /*
2557 * There is a max of 2 RX streams for RT28x0 series
2558 */
2559 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2560 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2561 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2562 }
2563
2564 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2565 if (word == 0xffff) {
2566 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2567 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2568 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2569 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2570 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2571 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2572 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2573 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2574 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2575 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002576 rt2x00_set_field16(&word, EEPROM_NIC_ANT_DIVERSITY, 0);
2577 rt2x00_set_field16(&word, EEPROM_NIC_DAC_TEST, 0);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002578 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2579 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2580 }
2581
2582 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2583 if ((word & 0x00ff) == 0x00ff) {
2584 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002585 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2586 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2587 }
2588 if ((word & 0xff00) == 0xff00) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002589 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2590 LED_MODE_TXRX_ACTIVITY);
2591 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2592 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2593 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2594 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2595 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002596 EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002597 }
2598
2599 /*
2600 * During the LNA validation we are going to use
2601 * lna0 as correct value. Note that EEPROM_LNA
2602 * is never validated.
2603 */
2604 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2605 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2606
2607 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2608 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2609 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2610 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2611 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2612 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2613
2614 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2615 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2616 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2617 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2618 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2619 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2620 default_lna_gain);
2621 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2622
2623 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2624 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2625 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2626 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2627 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2628 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2629
2630 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2631 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2632 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2633 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2634 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2635 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2636 default_lna_gain);
2637 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2638
2639 return 0;
2640}
2641EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
2642
2643int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
2644{
2645 u32 reg;
2646 u16 value;
2647 u16 eeprom;
2648
2649 /*
2650 * Read EEPROM word for configuration.
2651 */
2652 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2653
2654 /*
2655 * Identify RF chipset.
2656 */
2657 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
2658 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
2659
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002660 rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
2661 value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01002662
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002663 if (!rt2x00_rt(rt2x00dev, RT2860) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002664 !rt2x00_rt(rt2x00dev, RT2872) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002665 !rt2x00_rt(rt2x00dev, RT2883) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002666 !rt2x00_rt(rt2x00dev, RT3070) &&
2667 !rt2x00_rt(rt2x00dev, RT3071) &&
2668 !rt2x00_rt(rt2x00dev, RT3090) &&
2669 !rt2x00_rt(rt2x00dev, RT3390) &&
2670 !rt2x00_rt(rt2x00dev, RT3572)) {
2671 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
2672 return -ENODEV;
2673 }
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002674
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002675 if (!rt2x00_rf(rt2x00dev, RF2820) &&
2676 !rt2x00_rf(rt2x00dev, RF2850) &&
2677 !rt2x00_rf(rt2x00dev, RF2720) &&
2678 !rt2x00_rf(rt2x00dev, RF2750) &&
2679 !rt2x00_rf(rt2x00dev, RF3020) &&
2680 !rt2x00_rf(rt2x00dev, RF2020) &&
2681 !rt2x00_rf(rt2x00dev, RF3021) &&
Gertjan van Wingerde6c0fe262009-12-30 11:36:31 +01002682 !rt2x00_rf(rt2x00dev, RF3022) &&
2683 !rt2x00_rf(rt2x00dev, RF3052)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002684 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2685 return -ENODEV;
2686 }
2687
2688 /*
2689 * Identify default antenna configuration.
2690 */
2691 rt2x00dev->default_ant.tx =
2692 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2693 rt2x00dev->default_ant.rx =
2694 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2695
2696 /*
2697 * Read frequency offset and RF programming sequence.
2698 */
2699 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2700 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2701
2702 /*
2703 * Read external LNA informations.
2704 */
2705 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2706
2707 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2708 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2709 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2710 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2711
2712 /*
2713 * Detect if this device has an hardware controlled radio.
2714 */
2715 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2716 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
2717
2718 /*
2719 * Store led settings, for correct led behaviour.
2720 */
2721#ifdef CONFIG_RT2X00_LIB_LEDS
2722 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2723 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2724 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2725
2726 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
2727#endif /* CONFIG_RT2X00_LIB_LEDS */
2728
2729 return 0;
2730}
2731EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
2732
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002733/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02002734 * RF value list for rt28xx
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002735 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2736 */
2737static const struct rf_channel rf_vals[] = {
2738 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2739 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2740 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2741 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2742 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2743 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2744 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2745 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2746 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2747 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2748 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2749 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2750 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2751 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2752
2753 /* 802.11 UNI / HyperLan 2 */
2754 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2755 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2756 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2757 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2758 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2759 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2760 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2761 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2762 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2763 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2764 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2765 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2766
2767 /* 802.11 HyperLan 2 */
2768 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2769 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2770 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2771 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2772 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2773 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2774 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2775 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2776 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2777 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2778 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2779 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2780 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2781 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2782 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2783 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2784
2785 /* 802.11 UNII */
2786 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2787 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2788 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2789 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2790 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2791 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2792 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2793 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
2794 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
2795 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
2796 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
2797
2798 /* 802.11 Japan */
2799 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2800 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2801 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2802 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2803 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2804 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2805 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2806};
2807
2808/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02002809 * RF value list for rt3xxx
2810 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002811 */
Ivo van Doorn55f93212010-05-06 14:45:46 +02002812static const struct rf_channel rf_vals_3x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002813 {1, 241, 2, 2 },
2814 {2, 241, 2, 7 },
2815 {3, 242, 2, 2 },
2816 {4, 242, 2, 7 },
2817 {5, 243, 2, 2 },
2818 {6, 243, 2, 7 },
2819 {7, 244, 2, 2 },
2820 {8, 244, 2, 7 },
2821 {9, 245, 2, 2 },
2822 {10, 245, 2, 7 },
2823 {11, 246, 2, 2 },
2824 {12, 246, 2, 7 },
2825 {13, 247, 2, 2 },
2826 {14, 248, 2, 4 },
Ivo van Doorn55f93212010-05-06 14:45:46 +02002827
2828 /* 802.11 UNI / HyperLan 2 */
2829 {36, 0x56, 0, 4},
2830 {38, 0x56, 0, 6},
2831 {40, 0x56, 0, 8},
2832 {44, 0x57, 0, 0},
2833 {46, 0x57, 0, 2},
2834 {48, 0x57, 0, 4},
2835 {52, 0x57, 0, 8},
2836 {54, 0x57, 0, 10},
2837 {56, 0x58, 0, 0},
2838 {60, 0x58, 0, 4},
2839 {62, 0x58, 0, 6},
2840 {64, 0x58, 0, 8},
2841
2842 /* 802.11 HyperLan 2 */
2843 {100, 0x5b, 0, 8},
2844 {102, 0x5b, 0, 10},
2845 {104, 0x5c, 0, 0},
2846 {108, 0x5c, 0, 4},
2847 {110, 0x5c, 0, 6},
2848 {112, 0x5c, 0, 8},
2849 {116, 0x5d, 0, 0},
2850 {118, 0x5d, 0, 2},
2851 {120, 0x5d, 0, 4},
2852 {124, 0x5d, 0, 8},
2853 {126, 0x5d, 0, 10},
2854 {128, 0x5e, 0, 0},
2855 {132, 0x5e, 0, 4},
2856 {134, 0x5e, 0, 6},
2857 {136, 0x5e, 0, 8},
2858 {140, 0x5f, 0, 0},
2859
2860 /* 802.11 UNII */
2861 {149, 0x5f, 0, 9},
2862 {151, 0x5f, 0, 11},
2863 {153, 0x60, 0, 1},
2864 {157, 0x60, 0, 5},
2865 {159, 0x60, 0, 7},
2866 {161, 0x60, 0, 9},
2867 {165, 0x61, 0, 1},
2868 {167, 0x61, 0, 3},
2869 {169, 0x61, 0, 5},
2870 {171, 0x61, 0, 7},
2871 {173, 0x61, 0, 9},
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002872};
2873
2874int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2875{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002876 struct hw_mode_spec *spec = &rt2x00dev->spec;
2877 struct channel_info *info;
2878 char *tx_power1;
2879 char *tx_power2;
2880 unsigned int i;
2881 u16 eeprom;
2882
2883 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002884 * Disable powersaving as default on PCI devices.
2885 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01002886 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002887 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
2888
2889 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002890 * Initialize all hw fields.
2891 */
2892 rt2x00dev->hw->flags =
2893 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2894 IEEE80211_HW_SIGNAL_DBM |
2895 IEEE80211_HW_SUPPORTS_PS |
Helmut Schaa1df90802010-06-29 21:38:12 +02002896 IEEE80211_HW_PS_NULLFUNC_STACK |
2897 IEEE80211_HW_AMPDU_AGGREGATION;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002898
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002899 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2900 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2901 rt2x00_eeprom_addr(rt2x00dev,
2902 EEPROM_MAC_ADDR_0));
2903
Helmut Schaa3f2bee22010-06-14 22:12:01 +02002904 /*
2905 * As rt2800 has a global fallback table we cannot specify
2906 * more then one tx rate per frame but since the hw will
2907 * try several rates (based on the fallback table) we should
2908 * still initialize max_rates to the maximum number of rates
2909 * we are going to try. Otherwise mac80211 will truncate our
2910 * reported tx rates and the rc algortihm will end up with
2911 * incorrect data.
2912 */
2913 rt2x00dev->hw->max_rates = 7;
2914 rt2x00dev->hw->max_rate_tries = 1;
2915
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002916 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2917
2918 /*
2919 * Initialize hw_mode information.
2920 */
2921 spec->supported_bands = SUPPORT_BAND_2GHZ;
2922 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2923
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002924 if (rt2x00_rf(rt2x00dev, RF2820) ||
Ivo van Doorn55f93212010-05-06 14:45:46 +02002925 rt2x00_rf(rt2x00dev, RF2720)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002926 spec->num_channels = 14;
2927 spec->channels = rf_vals;
Ivo van Doorn55f93212010-05-06 14:45:46 +02002928 } else if (rt2x00_rf(rt2x00dev, RF2850) ||
2929 rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002930 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2931 spec->num_channels = ARRAY_SIZE(rf_vals);
2932 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002933 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
2934 rt2x00_rf(rt2x00dev, RF2020) ||
2935 rt2x00_rf(rt2x00dev, RF3021) ||
2936 rt2x00_rf(rt2x00dev, RF3022)) {
Ivo van Doorn55f93212010-05-06 14:45:46 +02002937 spec->num_channels = 14;
2938 spec->channels = rf_vals_3x;
2939 } else if (rt2x00_rf(rt2x00dev, RF3052)) {
2940 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2941 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
2942 spec->channels = rf_vals_3x;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002943 }
2944
2945 /*
2946 * Initialize HT information.
2947 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002948 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01002949 spec->ht.ht_supported = true;
2950 else
2951 spec->ht.ht_supported = false;
2952
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002953 spec->ht.cap =
Gertjan van Wingerde06443e42010-06-03 10:52:08 +02002954 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002955 IEEE80211_HT_CAP_GRN_FLD |
2956 IEEE80211_HT_CAP_SGI_20 |
Ivo van Doornaa674632010-06-29 21:48:37 +02002957 IEEE80211_HT_CAP_SGI_40;
Helmut Schaa22cabaa2010-06-03 10:52:10 +02002958
2959 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) >= 2)
2960 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
2961
Ivo van Doornaa674632010-06-29 21:48:37 +02002962 spec->ht.cap |=
2963 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) <<
2964 IEEE80211_HT_CAP_RX_STBC_SHIFT;
2965
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002966 spec->ht.ampdu_factor = 3;
2967 spec->ht.ampdu_density = 4;
2968 spec->ht.mcs.tx_params =
2969 IEEE80211_HT_MCS_TX_DEFINED |
2970 IEEE80211_HT_MCS_TX_RX_DIFF |
2971 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2972 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2973
2974 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2975 case 3:
2976 spec->ht.mcs.rx_mask[2] = 0xff;
2977 case 2:
2978 spec->ht.mcs.rx_mask[1] = 0xff;
2979 case 1:
2980 spec->ht.mcs.rx_mask[0] = 0xff;
2981 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2982 break;
2983 }
2984
2985 /*
2986 * Create channel information array
2987 */
2988 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2989 if (!info)
2990 return -ENOMEM;
2991
2992 spec->channels_info = info;
2993
2994 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2995 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2996
2997 for (i = 0; i < 14; i++) {
2998 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2999 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
3000 }
3001
3002 if (spec->num_channels > 14) {
3003 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
3004 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
3005
3006 for (i = 14; i < spec->num_channels; i++) {
3007 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
3008 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
3009 }
3010 }
3011
3012 return 0;
3013}
3014EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
3015
3016/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003017 * IEEE80211 stack callback functions.
3018 */
Helmut Schaae7836192010-07-11 12:28:54 +02003019void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
3020 u16 *iv16)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003021{
3022 struct rt2x00_dev *rt2x00dev = hw->priv;
3023 struct mac_iveiv_entry iveiv_entry;
3024 u32 offset;
3025
3026 offset = MAC_IVEIV_ENTRY(hw_key_idx);
3027 rt2800_register_multiread(rt2x00dev, offset,
3028 &iveiv_entry, sizeof(iveiv_entry));
3029
Julia Lawall855da5e2009-12-13 17:07:45 +01003030 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
3031 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003032}
Helmut Schaae7836192010-07-11 12:28:54 +02003033EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003034
Helmut Schaae7836192010-07-11 12:28:54 +02003035int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003036{
3037 struct rt2x00_dev *rt2x00dev = hw->priv;
3038 u32 reg;
3039 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
3040
3041 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
3042 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
3043 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
3044
3045 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
3046 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
3047 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
3048
3049 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
3050 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
3051 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
3052
3053 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
3054 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
3055 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
3056
3057 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
3058 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
3059 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
3060
3061 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
3062 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
3063 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
3064
3065 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
3066 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
3067 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
3068
3069 return 0;
3070}
Helmut Schaae7836192010-07-11 12:28:54 +02003071EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003072
Helmut Schaae7836192010-07-11 12:28:54 +02003073int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
3074 const struct ieee80211_tx_queue_params *params)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003075{
3076 struct rt2x00_dev *rt2x00dev = hw->priv;
3077 struct data_queue *queue;
3078 struct rt2x00_field32 field;
3079 int retval;
3080 u32 reg;
3081 u32 offset;
3082
3083 /*
3084 * First pass the configuration through rt2x00lib, that will
3085 * update the queue settings and validate the input. After that
3086 * we are free to update the registers based on the value
3087 * in the queue parameter.
3088 */
3089 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
3090 if (retval)
3091 return retval;
3092
3093 /*
3094 * We only need to perform additional register initialization
3095 * for WMM queues/
3096 */
3097 if (queue_idx >= 4)
3098 return 0;
3099
3100 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
3101
3102 /* Update WMM TXOP register */
3103 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
3104 field.bit_offset = (queue_idx & 1) * 16;
3105 field.bit_mask = 0xffff << field.bit_offset;
3106
3107 rt2800_register_read(rt2x00dev, offset, &reg);
3108 rt2x00_set_field32(&reg, field, queue->txop);
3109 rt2800_register_write(rt2x00dev, offset, reg);
3110
3111 /* Update WMM registers */
3112 field.bit_offset = queue_idx * 4;
3113 field.bit_mask = 0xf << field.bit_offset;
3114
3115 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
3116 rt2x00_set_field32(&reg, field, queue->aifs);
3117 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
3118
3119 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
3120 rt2x00_set_field32(&reg, field, queue->cw_min);
3121 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
3122
3123 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
3124 rt2x00_set_field32(&reg, field, queue->cw_max);
3125 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
3126
3127 /* Update EDCA registers */
3128 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
3129
3130 rt2800_register_read(rt2x00dev, offset, &reg);
3131 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
3132 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
3133 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
3134 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
3135 rt2800_register_write(rt2x00dev, offset, reg);
3136
3137 return 0;
3138}
Helmut Schaae7836192010-07-11 12:28:54 +02003139EXPORT_SYMBOL_GPL(rt2800_conf_tx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003140
Helmut Schaae7836192010-07-11 12:28:54 +02003141u64 rt2800_get_tsf(struct ieee80211_hw *hw)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003142{
3143 struct rt2x00_dev *rt2x00dev = hw->priv;
3144 u64 tsf;
3145 u32 reg;
3146
3147 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
3148 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
3149 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
3150 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
3151
3152 return tsf;
3153}
Helmut Schaae7836192010-07-11 12:28:54 +02003154EXPORT_SYMBOL_GPL(rt2800_get_tsf);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003155
Helmut Schaae7836192010-07-11 12:28:54 +02003156int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
3157 enum ieee80211_ampdu_mlme_action action,
3158 struct ieee80211_sta *sta, u16 tid, u16 *ssn)
Helmut Schaa1df90802010-06-29 21:38:12 +02003159{
Helmut Schaa1df90802010-06-29 21:38:12 +02003160 int ret = 0;
3161
3162 switch (action) {
3163 case IEEE80211_AMPDU_RX_START:
3164 case IEEE80211_AMPDU_RX_STOP:
3165 /* we don't support RX aggregation yet */
3166 ret = -ENOTSUPP;
3167 break;
3168 case IEEE80211_AMPDU_TX_START:
3169 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
3170 break;
3171 case IEEE80211_AMPDU_TX_STOP:
3172 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
3173 break;
3174 case IEEE80211_AMPDU_TX_OPERATIONAL:
3175 break;
3176 default:
Ivo van Doorn4e9e58c2010-06-29 21:49:50 +02003177 WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
Helmut Schaa1df90802010-06-29 21:38:12 +02003178 }
3179
3180 return ret;
3181}
Helmut Schaae7836192010-07-11 12:28:54 +02003182EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003183
3184MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
3185MODULE_VERSION(DRV_VERSION);
3186MODULE_DESCRIPTION("Ralink RT2800 library");
3187MODULE_LICENSE("GPL");