blob: 1ac8b4e872760419d73b62e7d4f750af354bf38f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf1405d322009-01-09 11:03:54 +000016 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * Known bugs:
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
41 */
Ayaz Abdulla3e1a3ce2009-03-05 08:02:38 +000042#define FORCEDETH_VERSION "0.64"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#define DRV_NAME "forcedeth"
44
45#include <linux/module.h>
46#include <linux/types.h>
47#include <linux/pci.h>
48#include <linux/interrupt.h>
49#include <linux/netdevice.h>
50#include <linux/etherdevice.h>
51#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040052#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <linux/spinlock.h>
54#include <linux/ethtool.h>
55#include <linux/timer.h>
56#include <linux/skbuff.h>
57#include <linux/mii.h>
58#include <linux/random.h>
59#include <linux/init.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020060#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080061#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090062#include <linux/slab.h>
Szymon Janc5504e132010-11-27 08:39:45 +000063#include <linux/uaccess.h>
64#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
66#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <asm/system.h>
68
69#if 0
70#define dprintk printk
71#else
72#define dprintk(x...) do { } while (0)
73#endif
74
Stephen Hemmingerbea33482007-10-03 16:41:36 -070075#define TX_WORK_PER_LOOP 64
76#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
78/*
79 * Hardware access:
80 */
81
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000082#define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
83#define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
84#define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
85#define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
86#define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
87#define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
88#define DEV_HAS_MSI 0x0000040 /* device supports MSI */
89#define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
90#define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
91#define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
Mike Ditto7b5e0782010-07-25 21:54:28 -070092#define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
93#define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
94#define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
95#define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000096#define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
97#define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
98#define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
99#define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
100#define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
101#define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
102#define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
103#define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
104#define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
105#define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
106#define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
107#define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
108#define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
110enum {
111 NvRegIrqStatus = 0x000,
112#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800113#define NVREG_IRQSTAT_MASK 0x83ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 NvRegIrqMask = 0x004,
115#define NVREG_IRQ_RX_ERROR 0x0001
116#define NVREG_IRQ_RX 0x0002
117#define NVREG_IRQ_RX_NOBUF 0x0004
118#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200119#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120#define NVREG_IRQ_TIMER 0x0020
121#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500122#define NVREG_IRQ_RX_FORCED 0x0080
123#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800124#define NVREG_IRQ_RECOVER_ERROR 0x8200
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500125#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400126#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500127#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
128#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500129#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 NvRegUnknownSetupReg6 = 0x008,
132#define NVREG_UNKSETUP6_VAL 3
133
134/*
135 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
136 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
137 */
138 NvRegPollingInterval = 0x00c,
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000139#define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500140#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500141 NvRegMSIMap0 = 0x020,
142 NvRegMSIMap1 = 0x024,
143 NvRegMSIIrqMask = 0x030,
144#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400146#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147#define NVREG_MISC1_HD 0x02
148#define NVREG_MISC1_FORCE 0x3b0f3c
149
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500150 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400151#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 NvRegTransmitterControl = 0x084,
153#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500154#define NVREG_XMITCTL_MGMT_ST 0x40000000
155#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
156#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
157#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
158#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
159#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
160#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
161#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
162#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500163#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800164#define NVREG_XMITCTL_DATA_START 0x00100000
165#define NVREG_XMITCTL_DATA_READY 0x00010000
166#define NVREG_XMITCTL_DATA_ERROR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 NvRegTransmitterStatus = 0x088,
168#define NVREG_XMITSTAT_BUSY 0x01
169
170 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400171#define NVREG_PFF_PAUSE_RX 0x08
172#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173#define NVREG_PFF_PROMISC 0x80
174#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400175#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
177 NvRegOffloadConfig = 0x90,
178#define NVREG_OFFLOAD_HOMEPHY 0x601
179#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
180 NvRegReceiverControl = 0x094,
181#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500182#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 NvRegReceiverStatus = 0x98,
184#define NVREG_RCVSTAT_BUSY 0x01
185
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700186 NvRegSlotTime = 0x9c,
187#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
188#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000189#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700190#define NVREG_SLOTTIME_HALF 0x0000ff00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000191#define NVREG_SLOTTIME_DEFAULT 0x00007f00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700192#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400194 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500195#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
196#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
197#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
198#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
199#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
200#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400201 NvRegRxDeferral = 0xA4,
202#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 NvRegMacAddrA = 0xA8,
204 NvRegMacAddrB = 0xAC,
205 NvRegMulticastAddrA = 0xB0,
206#define NVREG_MCASTADDRA_FORCE 0x01
207 NvRegMulticastAddrB = 0xB4,
208 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500209#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500211#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
213 NvRegPhyInterface = 0xC0,
214#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700215 NvRegBackOffControl = 0xC4,
216#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
217#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
218#define NVREG_BKOFFCTRL_SELECT 24
219#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
221 NvRegTxRingPhysAddr = 0x100,
222 NvRegRxRingPhysAddr = 0x104,
223 NvRegRingSizes = 0x108,
224#define NVREG_RINGSZ_TXSHIFT 0
225#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400226 NvRegTransmitPoll = 0x10c,
227#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 NvRegLinkSpeed = 0x110,
229#define NVREG_LINKSPEED_FORCE 0x10000
230#define NVREG_LINKSPEED_10 1000
231#define NVREG_LINKSPEED_100 100
232#define NVREG_LINKSPEED_1000 50
233#define NVREG_LINKSPEED_MASK (0xFFF)
234 NvRegUnknownSetupReg5 = 0x130,
235#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400236 NvRegTxWatermark = 0x13c,
237#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
238#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
239#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 NvRegTxRxControl = 0x144,
241#define NVREG_TXRXCTL_KICK 0x0001
242#define NVREG_TXRXCTL_BIT1 0x0002
243#define NVREG_TXRXCTL_BIT2 0x0004
244#define NVREG_TXRXCTL_IDLE 0x0008
245#define NVREG_TXRXCTL_RESET 0x0010
246#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400247#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500248#define NVREG_TXRXCTL_DESC_2 0x002100
249#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500250#define NVREG_TXRXCTL_VLANSTRIP 0x00040
251#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500252 NvRegTxRingPhysAddrHigh = 0x148,
253 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400254 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500255#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
256#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
257#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
258#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Ayaz Abdulla9a33e882008-08-06 12:12:34 -0400259 NvRegTxPauseFrameLimit = 0x174,
260#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 NvRegMIIStatus = 0x180,
262#define NVREG_MIISTAT_ERROR 0x0001
263#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500264#define NVREG_MIISTAT_MASK_RW 0x0007
265#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500266 NvRegMIIMask = 0x184,
267#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
269 NvRegAdapterControl = 0x188,
270#define NVREG_ADAPTCTL_START 0x02
271#define NVREG_ADAPTCTL_LINKUP 0x04
272#define NVREG_ADAPTCTL_PHYVALID 0x40000
273#define NVREG_ADAPTCTL_RUNNING 0x100000
274#define NVREG_ADAPTCTL_PHYSHIFT 24
275 NvRegMIISpeed = 0x18c,
276#define NVREG_MIISPEED_BIT8 (1<<8)
277#define NVREG_MIIDELAY 5
278 NvRegMIIControl = 0x190,
279#define NVREG_MIICTL_INUSE 0x08000
280#define NVREG_MIICTL_WRITE 0x00400
281#define NVREG_MIICTL_ADDRSHIFT 5
282 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400283 NvRegTxUnicast = 0x1a0,
284 NvRegTxMulticast = 0x1a4,
285 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 NvRegWakeUpFlags = 0x200,
287#define NVREG_WAKEUPFLAGS_VAL 0x7770
288#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
289#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
290#define NVREG_WAKEUPFLAGS_D3SHIFT 12
291#define NVREG_WAKEUPFLAGS_D2SHIFT 8
292#define NVREG_WAKEUPFLAGS_D1SHIFT 4
293#define NVREG_WAKEUPFLAGS_D0SHIFT 0
294#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
295#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
296#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
297#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
298
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800299 NvRegMgmtUnitGetVersion = 0x204,
Szymon Janc78aea4f2010-11-27 08:39:43 +0000300#define NVREG_MGMTUNITGETVERSION 0x01
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800301 NvRegMgmtUnitVersion = 0x208,
302#define NVREG_MGMTUNITVERSION 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 NvRegPowerCap = 0x268,
304#define NVREG_POWERCAP_D3SUPP (1<<30)
305#define NVREG_POWERCAP_D2SUPP (1<<26)
306#define NVREG_POWERCAP_D1SUPP (1<<25)
307 NvRegPowerState = 0x26c,
308#define NVREG_POWERSTATE_POWEREDUP 0x8000
309#define NVREG_POWERSTATE_VALID 0x0100
310#define NVREG_POWERSTATE_MASK 0x0003
311#define NVREG_POWERSTATE_D0 0x0000
312#define NVREG_POWERSTATE_D1 0x0001
313#define NVREG_POWERSTATE_D2 0x0002
314#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800315 NvRegMgmtUnitControl = 0x278,
316#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400317 NvRegTxCnt = 0x280,
318 NvRegTxZeroReXmt = 0x284,
319 NvRegTxOneReXmt = 0x288,
320 NvRegTxManyReXmt = 0x28c,
321 NvRegTxLateCol = 0x290,
322 NvRegTxUnderflow = 0x294,
323 NvRegTxLossCarrier = 0x298,
324 NvRegTxExcessDef = 0x29c,
325 NvRegTxRetryErr = 0x2a0,
326 NvRegRxFrameErr = 0x2a4,
327 NvRegRxExtraByte = 0x2a8,
328 NvRegRxLateCol = 0x2ac,
329 NvRegRxRunt = 0x2b0,
330 NvRegRxFrameTooLong = 0x2b4,
331 NvRegRxOverflow = 0x2b8,
332 NvRegRxFCSErr = 0x2bc,
333 NvRegRxFrameAlignErr = 0x2c0,
334 NvRegRxLenErr = 0x2c4,
335 NvRegRxUnicast = 0x2c8,
336 NvRegRxMulticast = 0x2cc,
337 NvRegRxBroadcast = 0x2d0,
338 NvRegTxDef = 0x2d4,
339 NvRegTxFrame = 0x2d8,
340 NvRegRxCnt = 0x2dc,
341 NvRegTxPause = 0x2e0,
342 NvRegRxPause = 0x2e4,
343 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500344 NvRegVlanControl = 0x300,
345#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500346 NvRegMSIXMap0 = 0x3e0,
347 NvRegMSIXMap1 = 0x3e4,
348 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400349
350 NvRegPowerState2 = 0x600,
Ayaz Abdulla1545e202008-09-22 09:55:35 -0400351#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400352#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400353#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +0000354#define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355};
356
357/* Big endian: should work, but is untested */
358struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700359 __le32 buf;
360 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361};
362
Manfred Spraulee733622005-07-31 18:32:26 +0200363struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700364 __le32 bufhigh;
365 __le32 buflow;
366 __le32 txvlan;
367 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200368};
369
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700370union ring_type {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000371 struct ring_desc *orig;
372 struct ring_desc_ex *ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700373};
Manfred Spraulee733622005-07-31 18:32:26 +0200374
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375#define FLAG_MASK_V1 0xffff0000
376#define FLAG_MASK_V2 0xffffc000
377#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
378#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
379
380#define NV_TX_LASTPACKET (1<<16)
381#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700382#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200383#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384#define NV_TX_DEFERRED (1<<26)
385#define NV_TX_CARRIERLOST (1<<27)
386#define NV_TX_LATECOLLISION (1<<28)
387#define NV_TX_UNDERFLOW (1<<29)
388#define NV_TX_ERROR (1<<30)
389#define NV_TX_VALID (1<<31)
390
391#define NV_TX2_LASTPACKET (1<<29)
392#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700393#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200394#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395#define NV_TX2_DEFERRED (1<<25)
396#define NV_TX2_CARRIERLOST (1<<26)
397#define NV_TX2_LATECOLLISION (1<<27)
398#define NV_TX2_UNDERFLOW (1<<28)
399/* error and valid are the same for both */
400#define NV_TX2_ERROR (1<<30)
401#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400402#define NV_TX2_TSO (1<<28)
403#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800404#define NV_TX2_TSO_MAX_SHIFT 14
405#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400406#define NV_TX2_CHECKSUM_L3 (1<<27)
407#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500409#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
410
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411#define NV_RX_DESCRIPTORVALID (1<<16)
412#define NV_RX_MISSEDFRAME (1<<17)
413#define NV_RX_SUBSTRACT1 (1<<18)
414#define NV_RX_ERROR1 (1<<23)
415#define NV_RX_ERROR2 (1<<24)
416#define NV_RX_ERROR3 (1<<25)
417#define NV_RX_ERROR4 (1<<26)
418#define NV_RX_CRCERR (1<<27)
419#define NV_RX_OVERFLOW (1<<28)
420#define NV_RX_FRAMINGERR (1<<29)
421#define NV_RX_ERROR (1<<30)
422#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400423#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
425#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500426#define NV_RX2_CHECKSUM_IP (0x10000000)
427#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
428#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429#define NV_RX2_DESCRIPTORVALID (1<<29)
430#define NV_RX2_SUBSTRACT1 (1<<25)
431#define NV_RX2_ERROR1 (1<<18)
432#define NV_RX2_ERROR2 (1<<19)
433#define NV_RX2_ERROR3 (1<<20)
434#define NV_RX2_ERROR4 (1<<21)
435#define NV_RX2_CRCERR (1<<22)
436#define NV_RX2_OVERFLOW (1<<23)
437#define NV_RX2_FRAMINGERR (1<<24)
438/* error and avail are the same for both */
439#define NV_RX2_ERROR (1<<30)
440#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400441#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500443#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
444#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
445
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446/* Miscelaneous hardware related defines: */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000447#define NV_PCI_REGSZ_VER1 0x270
448#define NV_PCI_REGSZ_VER2 0x2d4
449#define NV_PCI_REGSZ_VER3 0x604
450#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
452/* various timeout delays: all in usec */
453#define NV_TXRX_RESET_DELAY 4
454#define NV_TXSTOP_DELAY1 10
455#define NV_TXSTOP_DELAY1MAX 500000
456#define NV_TXSTOP_DELAY2 100
457#define NV_RXSTOP_DELAY1 10
458#define NV_RXSTOP_DELAY1MAX 500000
459#define NV_RXSTOP_DELAY2 100
460#define NV_SETUP5_DELAY 5
461#define NV_SETUP5_DELAYMAX 50000
462#define NV_POWERUP_DELAY 5
463#define NV_POWERUP_DELAYMAX 5000
464#define NV_MIIBUSY_DELAY 50
465#define NV_MIIPHY_DELAY 10
466#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400467#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
469#define NV_WAKEUPPATTERNS 5
470#define NV_WAKEUPMASKENTRIES 4
471
472/* General driver defaults */
473#define NV_WATCHDOG_TIMEO (5*HZ)
474
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000475#define RX_RING_DEFAULT 512
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400476#define TX_RING_DEFAULT 256
477#define RX_RING_MIN 128
478#define TX_RING_MIN 64
479#define RING_MAX_DESC_VER_1 1024
480#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200483#define NV_RX_HEADERS (64)
484/* even more slack. */
485#define NV_RX_ALLOC_PAD (64)
486
487/* maximum mtu size */
488#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
489#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
491#define OOM_REFILL (1+HZ/20)
492#define POLL_WAIT (1+HZ/100)
493#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400494#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400496/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400498 * The nic supports three different descriptor types:
499 * - DESC_VER_1: Original
500 * - DESC_VER_2: support for jumbo frames.
501 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400503#define DESC_VER_1 1
504#define DESC_VER_2 2
505#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
507/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400508#define PHY_OUI_MARVELL 0x5043
509#define PHY_OUI_CICADA 0x03f1
510#define PHY_OUI_VITESSE 0x01c1
511#define PHY_OUI_REALTEK 0x0732
512#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513#define PHYID1_OUI_MASK 0x03ff
514#define PHYID1_OUI_SHFT 6
515#define PHYID2_OUI_MASK 0xfc00
516#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400517#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400518#define PHY_MODEL_REALTEK_8211 0x0110
519#define PHY_REV_MASK 0x0001
520#define PHY_REV_REALTEK_8211B 0x0000
521#define PHY_REV_REALTEK_8211C 0x0001
522#define PHY_MODEL_REALTEK_8201 0x0200
523#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400524#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400525#define PHY_CICADA_INIT1 0x0f000
526#define PHY_CICADA_INIT2 0x0e00
527#define PHY_CICADA_INIT3 0x01000
528#define PHY_CICADA_INIT4 0x0200
529#define PHY_CICADA_INIT5 0x0004
530#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400531#define PHY_VITESSE_INIT_REG1 0x1f
532#define PHY_VITESSE_INIT_REG2 0x10
533#define PHY_VITESSE_INIT_REG3 0x11
534#define PHY_VITESSE_INIT_REG4 0x12
535#define PHY_VITESSE_INIT_MSK1 0xc
536#define PHY_VITESSE_INIT_MSK2 0x0180
537#define PHY_VITESSE_INIT1 0x52b5
538#define PHY_VITESSE_INIT2 0xaf8a
539#define PHY_VITESSE_INIT3 0x8
540#define PHY_VITESSE_INIT4 0x8f8a
541#define PHY_VITESSE_INIT5 0xaf86
542#define PHY_VITESSE_INIT6 0x8f86
543#define PHY_VITESSE_INIT7 0xaf82
544#define PHY_VITESSE_INIT8 0x0100
545#define PHY_VITESSE_INIT9 0x8f82
546#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400547#define PHY_REALTEK_INIT_REG1 0x1f
548#define PHY_REALTEK_INIT_REG2 0x19
549#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400550#define PHY_REALTEK_INIT_REG4 0x14
551#define PHY_REALTEK_INIT_REG5 0x18
552#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400553#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400554#define PHY_REALTEK_INIT1 0x0000
555#define PHY_REALTEK_INIT2 0x8e00
556#define PHY_REALTEK_INIT3 0x0001
557#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400558#define PHY_REALTEK_INIT5 0xfb54
559#define PHY_REALTEK_INIT6 0xf5c7
560#define PHY_REALTEK_INIT7 0x1000
561#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400562#define PHY_REALTEK_INIT9 0x0008
563#define PHY_REALTEK_INIT10 0x0005
564#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400565#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400566
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567#define PHY_GIGABIT 0x0100
568
569#define PHY_TIMEOUT 0x1
570#define PHY_ERROR 0x2
571
572#define PHY_100 0x1
573#define PHY_1000 0x2
574#define PHY_HALF 0x100
575
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400576#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
577#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
578#define NV_PAUSEFRAME_RX_ENABLE 0x0004
579#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400580#define NV_PAUSEFRAME_RX_REQ 0x0010
581#define NV_PAUSEFRAME_TX_REQ 0x0020
582#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500584/* MSI/MSI-X defines */
585#define NV_MSI_X_MAX_VECTORS 8
586#define NV_MSI_X_VECTORS_MASK 0x000f
587#define NV_MSI_CAPABLE 0x0010
588#define NV_MSI_X_CAPABLE 0x0020
589#define NV_MSI_ENABLED 0x0040
590#define NV_MSI_X_ENABLED 0x0080
591
592#define NV_MSI_X_VECTOR_ALL 0x0
593#define NV_MSI_X_VECTOR_RX 0x0
594#define NV_MSI_X_VECTOR_TX 0x1
595#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596
Ayaz Abdullab6e44052009-02-07 00:24:15 -0800597#define NV_MSI_PRIV_OFFSET 0x68
598#define NV_MSI_PRIV_VALUE 0xffffffff
599
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500600#define NV_RESTART_TX 0x1
601#define NV_RESTART_RX 0x2
602
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500603#define NV_TX_LIMIT_COUNT 16
604
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000605#define NV_DYNAMIC_THRESHOLD 4
606#define NV_DYNAMIC_MAX_QUIET_COUNT 2048
607
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400608/* statistics */
609struct nv_ethtool_str {
610 char name[ETH_GSTRING_LEN];
611};
612
613static const struct nv_ethtool_str nv_estats_str[] = {
614 { "tx_bytes" },
615 { "tx_zero_rexmt" },
616 { "tx_one_rexmt" },
617 { "tx_many_rexmt" },
618 { "tx_late_collision" },
619 { "tx_fifo_errors" },
620 { "tx_carrier_errors" },
621 { "tx_excess_deferral" },
622 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400623 { "rx_frame_error" },
624 { "rx_extra_byte" },
625 { "rx_late_collision" },
626 { "rx_runt" },
627 { "rx_frame_too_long" },
628 { "rx_over_errors" },
629 { "rx_crc_errors" },
630 { "rx_frame_align_error" },
631 { "rx_length_error" },
632 { "rx_unicast" },
633 { "rx_multicast" },
634 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400635 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500636 { "rx_errors_total" },
637 { "tx_errors_total" },
638
639 /* version 2 stats */
640 { "tx_deferral" },
641 { "tx_packets" },
642 { "rx_bytes" },
643 { "tx_pause" },
644 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400645 { "rx_drop_frame" },
646
647 /* version 3 stats */
648 { "tx_unicast" },
649 { "tx_multicast" },
650 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400651};
652
653struct nv_ethtool_stats {
654 u64 tx_bytes;
655 u64 tx_zero_rexmt;
656 u64 tx_one_rexmt;
657 u64 tx_many_rexmt;
658 u64 tx_late_collision;
659 u64 tx_fifo_errors;
660 u64 tx_carrier_errors;
661 u64 tx_excess_deferral;
662 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400663 u64 rx_frame_error;
664 u64 rx_extra_byte;
665 u64 rx_late_collision;
666 u64 rx_runt;
667 u64 rx_frame_too_long;
668 u64 rx_over_errors;
669 u64 rx_crc_errors;
670 u64 rx_frame_align_error;
671 u64 rx_length_error;
672 u64 rx_unicast;
673 u64 rx_multicast;
674 u64 rx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400675 u64 rx_packets;
676 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500677 u64 tx_errors_total;
678
679 /* version 2 stats */
680 u64 tx_deferral;
681 u64 tx_packets;
682 u64 rx_bytes;
683 u64 tx_pause;
684 u64 rx_pause;
685 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400686
687 /* version 3 stats */
688 u64 tx_unicast;
689 u64 tx_multicast;
690 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400691};
692
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400693#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
694#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500695#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
696
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400697/* diagnostics */
698#define NV_TEST_COUNT_BASE 3
699#define NV_TEST_COUNT_EXTENDED 4
700
701static const struct nv_ethtool_str nv_etests_str[] = {
702 { "link (online/offline)" },
703 { "register (offline) " },
704 { "interrupt (offline) " },
705 { "loopback (offline) " }
706};
707
708struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000709 __u32 reg;
710 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400711};
712
713static const struct register_test nv_registers_test[] = {
714 { NvRegUnknownSetupReg6, 0x01 },
715 { NvRegMisc1, 0x03c },
716 { NvRegOffloadConfig, 0x03ff },
717 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400718 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400719 { NvRegWakeUpFlags, 0x07777 },
Szymon Janc78aea4f2010-11-27 08:39:43 +0000720 { 0, 0 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400721};
722
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500723struct nv_skb_map {
724 struct sk_buff *skb;
725 dma_addr_t dma;
Eric Dumazet73a37072009-06-17 21:17:59 +0000726 unsigned int dma_len:31;
727 unsigned int dma_single:1;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500728 struct ring_desc_ex *first_tx_desc;
729 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500730};
731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732/*
733 * SMP locking:
Wang Chenb74ca3a2008-12-08 01:14:16 -0800734 * All hardware access under netdev_priv(dev)->lock, except the performance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 * critical parts:
736 * - rx is (pseudo-) lockless: it relies on the single-threading provided
737 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700738 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Wang Chenb74ca3a2008-12-08 01:14:16 -0800739 * needs netdev_priv(dev)->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700740 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 */
742
743/* in dev: base, irq */
744struct fe_priv {
745 spinlock_t lock;
746
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700747 struct net_device *dev;
748 struct napi_struct napi;
749
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 /* General data:
751 * Locking: spin_lock(&np->lock); */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400752 struct nv_ethtool_stats estats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 int in_shutdown;
754 u32 linkspeed;
755 int duplex;
756 int autoneg;
757 int fixed_mode;
758 int phyaddr;
759 int wolenabled;
760 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400761 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400762 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400764 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500765 int recover_error;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000766 int quiet_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
768 /* General data: RO fields */
769 dma_addr_t ring_addr;
770 struct pci_dev *pci_dev;
771 u32 orig_mac[2];
Ayaz Abdulla582806b2009-03-05 08:02:03 +0000772 u32 events;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 u32 irqmask;
774 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400775 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500776 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400777 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400778 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400779 u32 register_size;
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -0400780 int rx_csum;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500781 u32 mac_in_use;
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800782 int mgmt_version;
783 int mgmt_sema;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
785 void __iomem *base;
786
787 /* rx specific fields.
788 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
789 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500790 union ring_type get_rx, put_rx, first_rx, last_rx;
791 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
792 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
793 struct nv_skb_map *rx_skb;
794
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700795 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200797 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 struct timer_list oom_kick;
799 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400800 struct timer_list stats_poll;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500801 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400802 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803
804 /* media detection workaround.
805 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
806 */
807 int need_linktimer;
808 unsigned long link_timeout;
809 /*
810 * tx specific fields.
811 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500812 union ring_type get_tx, put_tx, first_tx, last_tx;
813 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
814 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
815 struct nv_skb_map *tx_skb;
816
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700817 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400819 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500820 int tx_limit;
821 u32 tx_pkts_in_progress;
822 struct nv_skb_map *tx_change_owner;
823 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500824 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500825
826 /* vlan fields */
827 struct vlan_group *vlangrp;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500828
829 /* msi/msi-x fields */
830 u32 msi_flags;
831 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400832
833 /* flow control */
834 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200835
836 /* power saved state */
837 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Yinghai Luddb213f2009-02-06 01:29:23 -0800838
839 /* for different msi-x irq type */
840 char name_rx[IFNAMSIZ + 3]; /* -rx */
841 char name_tx[IFNAMSIZ + 3]; /* -tx */
842 char name_other[IFNAMSIZ + 6]; /* -other */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843};
844
845/*
846 * Maximum number of loops until we assume that a bit in the irq mask
847 * is stuck. Overridable with module param.
848 */
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000849static int max_interrupt_work = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500851/*
852 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400853 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500854 * Throughput Mode: Every tx and rx packet will generate an interrupt.
855 * CPU Mode: Interrupts are controlled by a timer.
856 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400857enum {
858 NV_OPTIMIZATION_MODE_THROUGHPUT,
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000859 NV_OPTIMIZATION_MODE_CPU,
860 NV_OPTIMIZATION_MODE_DYNAMIC
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400861};
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000862static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500863
864/*
865 * Poll interval for timer irq
866 *
867 * This interval determines how frequent an interrupt is generated.
868 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
869 * Min = 0, and Max = 65535
870 */
871static int poll_interval = -1;
872
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500873/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400874 * MSI interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500875 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400876enum {
877 NV_MSI_INT_DISABLED,
878 NV_MSI_INT_ENABLED
879};
880static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500881
882/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400883 * MSIX interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500884 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400885enum {
886 NV_MSIX_INT_DISABLED,
887 NV_MSIX_INT_ENABLED
888};
Yinghai Lu39482792009-02-06 01:31:12 -0800889static int msix = NV_MSIX_INT_ENABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400890
891/*
892 * DMA 64bit
893 */
894enum {
895 NV_DMA_64BIT_DISABLED,
896 NV_DMA_64BIT_ENABLED
897};
898static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500899
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400900/*
901 * Crossover Detection
902 * Realtek 8201 phy + some OEM boards do not work properly.
903 */
904enum {
905 NV_CROSSOVER_DETECTION_DISABLED,
906 NV_CROSSOVER_DETECTION_ENABLED
907};
908static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
909
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700910/*
911 * Power down phy when interface is down (persists through reboot;
912 * older Linux and other OSes may not power it up again)
913 */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000914static int phy_power_down;
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700915
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916static inline struct fe_priv *get_nvpriv(struct net_device *dev)
917{
918 return netdev_priv(dev);
919}
920
921static inline u8 __iomem *get_hwbase(struct net_device *dev)
922{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400923 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924}
925
926static inline void pci_push(u8 __iomem *base)
927{
928 /* force out pending posted writes */
929 readl(base);
930}
931
932static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
933{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700934 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
936}
937
Manfred Spraulee733622005-07-31 18:32:26 +0200938static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
939{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700940 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200941}
942
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400943static bool nv_optimized(struct fe_priv *np)
944{
945 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
946 return false;
947 return true;
948}
949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
Joe Perches344d0dc2010-11-29 07:41:52 +0000951 int delay, int delaymax)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952{
953 u8 __iomem *base = get_hwbase(dev);
954
955 pci_push(base);
956 do {
957 udelay(delay);
958 delaymax -= delay;
Joe Perches344d0dc2010-11-29 07:41:52 +0000959 if (delaymax < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 } while ((readl(base + offset) & mask) != target);
962 return 0;
963}
964
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500965#define NV_SETUP_RX_RING 0x01
966#define NV_SETUP_TX_RING 0x02
967
Al Viro5bb7ea22007-12-09 16:06:41 +0000968static inline u32 dma_low(dma_addr_t addr)
969{
970 return addr;
971}
972
973static inline u32 dma_high(dma_addr_t addr)
974{
975 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
976}
977
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500978static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
979{
980 struct fe_priv *np = get_nvpriv(dev);
981 u8 __iomem *base = get_hwbase(dev);
982
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400983 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000984 if (rxtx_flags & NV_SETUP_RX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000985 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Szymon Janc78aea4f2010-11-27 08:39:43 +0000986 if (rxtx_flags & NV_SETUP_TX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000987 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500988 } else {
989 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000990 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
991 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500992 }
993 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000994 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
995 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500996 }
997 }
998}
999
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001000static void free_rings(struct net_device *dev)
1001{
1002 struct fe_priv *np = get_nvpriv(dev);
1003
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001004 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001005 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001006 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
1007 np->rx_ring.orig, np->ring_addr);
1008 } else {
1009 if (np->rx_ring.ex)
1010 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
1011 np->rx_ring.ex, np->ring_addr);
1012 }
Szymon Janc9b03b062010-11-27 08:39:44 +00001013 kfree(np->rx_skb);
1014 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001015}
1016
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001017static int using_multi_irqs(struct net_device *dev)
1018{
1019 struct fe_priv *np = get_nvpriv(dev);
1020
1021 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1022 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1023 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1024 return 0;
1025 else
1026 return 1;
1027}
1028
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00001029static void nv_txrx_gate(struct net_device *dev, bool gate)
1030{
1031 struct fe_priv *np = get_nvpriv(dev);
1032 u8 __iomem *base = get_hwbase(dev);
1033 u32 powerstate;
1034
1035 if (!np->mac_in_use &&
1036 (np->driver_data & DEV_HAS_POWER_CNTRL)) {
1037 powerstate = readl(base + NvRegPowerState2);
1038 if (gate)
1039 powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
1040 else
1041 powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
1042 writel(powerstate, base + NvRegPowerState2);
1043 }
1044}
1045
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001046static void nv_enable_irq(struct net_device *dev)
1047{
1048 struct fe_priv *np = get_nvpriv(dev);
1049
1050 if (!using_multi_irqs(dev)) {
1051 if (np->msi_flags & NV_MSI_X_ENABLED)
1052 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1053 else
Manfred Spraula7475902007-10-17 21:52:33 +02001054 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001055 } else {
1056 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1057 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1058 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1059 }
1060}
1061
1062static void nv_disable_irq(struct net_device *dev)
1063{
1064 struct fe_priv *np = get_nvpriv(dev);
1065
1066 if (!using_multi_irqs(dev)) {
1067 if (np->msi_flags & NV_MSI_X_ENABLED)
1068 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1069 else
Manfred Spraula7475902007-10-17 21:52:33 +02001070 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001071 } else {
1072 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1073 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1074 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1075 }
1076}
1077
1078/* In MSIX mode, a write to irqmask behaves as XOR */
1079static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1080{
1081 u8 __iomem *base = get_hwbase(dev);
1082
1083 writel(mask, base + NvRegIrqMask);
1084}
1085
1086static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1087{
1088 struct fe_priv *np = get_nvpriv(dev);
1089 u8 __iomem *base = get_hwbase(dev);
1090
1091 if (np->msi_flags & NV_MSI_X_ENABLED) {
1092 writel(mask, base + NvRegIrqMask);
1093 } else {
1094 if (np->msi_flags & NV_MSI_ENABLED)
1095 writel(0, base + NvRegMSIIrqMask);
1096 writel(0, base + NvRegIrqMask);
1097 }
1098}
1099
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001100static void nv_napi_enable(struct net_device *dev)
1101{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001102 struct fe_priv *np = get_nvpriv(dev);
1103
1104 napi_enable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001105}
1106
1107static void nv_napi_disable(struct net_device *dev)
1108{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001109 struct fe_priv *np = get_nvpriv(dev);
1110
1111 napi_disable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001112}
1113
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114#define MII_READ (-1)
1115/* mii_rw: read/write a register on the PHY.
1116 *
1117 * Caller must guarantee serialization
1118 */
1119static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1120{
1121 u8 __iomem *base = get_hwbase(dev);
1122 u32 reg;
1123 int retval;
1124
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001125 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126
1127 reg = readl(base + NvRegMIIControl);
1128 if (reg & NVREG_MIICTL_INUSE) {
1129 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1130 udelay(NV_MIIBUSY_DELAY);
1131 }
1132
1133 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1134 if (value != MII_READ) {
1135 writel(value, base + NvRegMIIData);
1136 reg |= NVREG_MIICTL_WRITE;
1137 }
1138 writel(reg, base + NvRegMIIControl);
1139
1140 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
Joe Perches344d0dc2010-11-29 07:41:52 +00001141 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
Joe Perches6b808582010-11-29 07:41:53 +00001142 netdev_dbg(dev, "mii_rw of reg %d at PHY %d timed out\n",
1143 miireg, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 retval = -1;
1145 } else if (value != MII_READ) {
1146 /* it was a write operation - fewer failures are detectable */
Joe Perches6b808582010-11-29 07:41:53 +00001147 netdev_dbg(dev, "mii_rw wrote 0x%x to reg %d at PHY %d\n",
1148 value, miireg, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 retval = 0;
1150 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
Joe Perches6b808582010-11-29 07:41:53 +00001151 netdev_dbg(dev, "mii_rw of reg %d at PHY %d failed\n",
1152 miireg, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 retval = -1;
1154 } else {
1155 retval = readl(base + NvRegMIIData);
Joe Perches6b808582010-11-29 07:41:53 +00001156 netdev_dbg(dev, "mii_rw read from reg %d at PHY %d: 0x%x\n",
1157 miireg, addr, retval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 }
1159
1160 return retval;
1161}
1162
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001163static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001165 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 u32 miicontrol;
1167 unsigned int tries = 0;
1168
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001169 miicontrol = BMCR_RESET | bmcr_setup;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001170 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
1173 /* wait for 500ms */
1174 msleep(500);
1175
1176 /* must wait till reset is deasserted */
1177 while (miicontrol & BMCR_RESET) {
Szymon Jancde855b92010-11-27 08:39:48 +00001178 usleep_range(10000, 20000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1180 /* FIXME: 100 tries seem excessive */
1181 if (tries++ > 100)
1182 return -1;
1183 }
1184 return 0;
1185}
1186
1187static int phy_init(struct net_device *dev)
1188{
1189 struct fe_priv *np = get_nvpriv(dev);
1190 u8 __iomem *base = get_hwbase(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001191 u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001193 /* phy errata for E3016 phy */
1194 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1195 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1196 reg &= ~PHY_MARVELL_E3016_INITMASK;
1197 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
1198 printk(KERN_INFO "%s: phy write to errata reg failed.\n", pci_name(np->pci_dev));
1199 return PHY_ERROR;
1200 }
1201 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001202 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001203 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1204 np->phy_rev == PHY_REV_REALTEK_8211B) {
1205 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1206 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1207 return PHY_ERROR;
1208 }
1209 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
1210 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1211 return PHY_ERROR;
1212 }
1213 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1214 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1215 return PHY_ERROR;
1216 }
1217 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
1218 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1219 return PHY_ERROR;
1220 }
1221 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
1222 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1223 return PHY_ERROR;
1224 }
1225 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
1226 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1227 return PHY_ERROR;
1228 }
1229 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1230 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1231 return PHY_ERROR;
1232 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001233 }
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001234 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1235 np->phy_rev == PHY_REV_REALTEK_8211C) {
1236 u32 powerstate = readl(base + NvRegPowerState2);
1237
1238 /* need to perform hw phy reset */
1239 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1240 writel(powerstate, base + NvRegPowerState2);
1241 msleep(25);
1242
1243 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1244 writel(powerstate, base + NvRegPowerState2);
1245 msleep(25);
1246
1247 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1248 reg |= PHY_REALTEK_INIT9;
1249 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg)) {
1250 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1251 return PHY_ERROR;
1252 }
1253 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10)) {
1254 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1255 return PHY_ERROR;
1256 }
1257 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1258 if (!(reg & PHY_REALTEK_INIT11)) {
1259 reg |= PHY_REALTEK_INIT11;
1260 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg)) {
1261 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1262 return PHY_ERROR;
1263 }
1264 }
1265 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1266 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1267 return PHY_ERROR;
1268 }
1269 }
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001270 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00001271 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001272 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1273 phy_reserved |= PHY_REALTEK_INIT7;
1274 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
1275 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1276 return PHY_ERROR;
1277 }
1278 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001279 }
1280 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001281
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 /* set advertise register */
1283 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001284 reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
1286 printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
1287 return PHY_ERROR;
1288 }
1289
1290 /* get phy interface type */
1291 phyinterface = readl(base + NvRegPhyInterface);
1292
1293 /* see if gigabit phy */
1294 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1295 if (mii_status & PHY_GIGABIT) {
1296 np->gigabit = PHY_GIGABIT;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001297 mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 mii_control_1000 &= ~ADVERTISE_1000HALF;
1299 if (phyinterface & PHY_RGMII)
1300 mii_control_1000 |= ADVERTISE_1000FULL;
1301 else
1302 mii_control_1000 &= ~ADVERTISE_1000FULL;
1303
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001304 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1306 return PHY_ERROR;
1307 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00001308 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 np->gigabit = 0;
1310
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001311 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1312 mii_control |= BMCR_ANENABLE;
1313
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001314 if (np->phy_oui == PHY_OUI_REALTEK &&
1315 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1316 np->phy_rev == PHY_REV_REALTEK_8211C) {
1317 /* start autoneg since we already performed hw reset above */
1318 mii_control |= BMCR_ANRESTART;
1319 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1320 printk(KERN_INFO "%s: phy init failed\n", pci_name(np->pci_dev));
1321 return PHY_ERROR;
1322 }
1323 } else {
1324 /* reset the phy
1325 * (certain phys need bmcr to be setup with reset)
1326 */
1327 if (phy_reset(dev, mii_control)) {
1328 printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
1329 return PHY_ERROR;
1330 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 }
1332
1333 /* phy vendor specific configuration */
Szymon Janc78aea4f2010-11-27 08:39:43 +00001334 if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001336 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1337 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
1339 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1340 return PHY_ERROR;
1341 }
1342 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001343 phy_reserved |= PHY_CICADA_INIT5;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
1345 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1346 return PHY_ERROR;
1347 }
1348 }
1349 if (np->phy_oui == PHY_OUI_CICADA) {
1350 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001351 phy_reserved |= PHY_CICADA_INIT6;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
1353 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1354 return PHY_ERROR;
1355 }
1356 }
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001357 if (np->phy_oui == PHY_OUI_VITESSE) {
1358 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1)) {
1359 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1360 return PHY_ERROR;
1361 }
1362 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2)) {
1363 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1364 return PHY_ERROR;
1365 }
1366 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1367 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1368 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1369 return PHY_ERROR;
1370 }
1371 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1372 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1373 phy_reserved |= PHY_VITESSE_INIT3;
1374 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1375 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1376 return PHY_ERROR;
1377 }
1378 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4)) {
1379 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1380 return PHY_ERROR;
1381 }
1382 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5)) {
1383 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1384 return PHY_ERROR;
1385 }
1386 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1387 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1388 phy_reserved |= PHY_VITESSE_INIT3;
1389 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1390 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1391 return PHY_ERROR;
1392 }
1393 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1394 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1395 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1396 return PHY_ERROR;
1397 }
1398 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6)) {
1399 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1400 return PHY_ERROR;
1401 }
1402 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7)) {
1403 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1404 return PHY_ERROR;
1405 }
1406 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1407 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1408 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1409 return PHY_ERROR;
1410 }
1411 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1412 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1413 phy_reserved |= PHY_VITESSE_INIT8;
1414 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1415 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1416 return PHY_ERROR;
1417 }
1418 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9)) {
1419 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1420 return PHY_ERROR;
1421 }
1422 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10)) {
1423 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1424 return PHY_ERROR;
1425 }
1426 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001427 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001428 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1429 np->phy_rev == PHY_REV_REALTEK_8211B) {
1430 /* reset could have cleared these out, set them back */
1431 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1432 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1433 return PHY_ERROR;
1434 }
1435 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
1436 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1437 return PHY_ERROR;
1438 }
1439 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1440 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1441 return PHY_ERROR;
1442 }
1443 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
1444 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1445 return PHY_ERROR;
1446 }
1447 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
1448 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1449 return PHY_ERROR;
1450 }
1451 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
1452 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1453 return PHY_ERROR;
1454 }
1455 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1456 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1457 return PHY_ERROR;
1458 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001459 }
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001460 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00001461 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001462 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1463 phy_reserved |= PHY_REALTEK_INIT7;
1464 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
1465 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1466 return PHY_ERROR;
1467 }
1468 }
1469 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1470 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1471 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1472 return PHY_ERROR;
1473 }
1474 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
1475 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1476 phy_reserved |= PHY_REALTEK_INIT3;
1477 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved)) {
1478 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1479 return PHY_ERROR;
1480 }
1481 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1482 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1483 return PHY_ERROR;
1484 }
1485 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001486 }
1487 }
1488
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001489 /* some phys clear out pause advertisment on reset, set it back */
1490 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491
Ed Swierkcb52deb2008-12-01 12:24:43 +00001492 /* restart auto negotiation, power down phy */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001494 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001495 if (phy_power_down)
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001496 mii_control |= BMCR_PDOWN;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001497 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 return PHY_ERROR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
1500 return 0;
1501}
1502
1503static void nv_start_rx(struct net_device *dev)
1504{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001505 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001507 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
Joe Perches6b808582010-11-29 07:41:53 +00001509 netdev_dbg(dev, "%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001511 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1512 rx_ctrl &= ~NVREG_RCVCTL_START;
1513 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 pci_push(base);
1515 }
1516 writel(np->linkspeed, base + NvRegLinkSpeed);
1517 pci_push(base);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001518 rx_ctrl |= NVREG_RCVCTL_START;
1519 if (np->mac_in_use)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001520 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1521 writel(rx_ctrl, base + NvRegReceiverControl);
Joe Perches6b808582010-11-29 07:41:53 +00001522 netdev_dbg(dev, "%s: duplex %d, speed 0x%08x\n",
1523 __func__, np->duplex, np->linkspeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524 pci_push(base);
1525}
1526
1527static void nv_stop_rx(struct net_device *dev)
1528{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001529 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001531 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532
Joe Perches6b808582010-11-29 07:41:53 +00001533 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001534 if (!np->mac_in_use)
1535 rx_ctrl &= ~NVREG_RCVCTL_START;
1536 else
1537 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1538 writel(rx_ctrl, base + NvRegReceiverControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001539 if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1540 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
1541 printk(KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542
1543 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001544 if (!np->mac_in_use)
1545 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546}
1547
1548static void nv_start_tx(struct net_device *dev)
1549{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001550 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001552 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553
Joe Perches6b808582010-11-29 07:41:53 +00001554 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001555 tx_ctrl |= NVREG_XMITCTL_START;
1556 if (np->mac_in_use)
1557 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1558 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 pci_push(base);
1560}
1561
1562static void nv_stop_tx(struct net_device *dev)
1563{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001564 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001566 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567
Joe Perches6b808582010-11-29 07:41:53 +00001568 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001569 if (!np->mac_in_use)
1570 tx_ctrl &= ~NVREG_XMITCTL_START;
1571 else
1572 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1573 writel(tx_ctrl, base + NvRegTransmitterControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001574 if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1575 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
1576 printk(KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577
1578 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001579 if (!np->mac_in_use)
1580 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1581 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582}
1583
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001584static void nv_start_rxtx(struct net_device *dev)
1585{
1586 nv_start_rx(dev);
1587 nv_start_tx(dev);
1588}
1589
1590static void nv_stop_rxtx(struct net_device *dev)
1591{
1592 nv_stop_rx(dev);
1593 nv_stop_tx(dev);
1594}
1595
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596static void nv_txrx_reset(struct net_device *dev)
1597{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001598 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599 u8 __iomem *base = get_hwbase(dev);
1600
Joe Perches6b808582010-11-29 07:41:53 +00001601 netdev_dbg(dev, "%s\n", __func__);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001602 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 pci_push(base);
1604 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001605 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606 pci_push(base);
1607}
1608
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001609static void nv_mac_reset(struct net_device *dev)
1610{
1611 struct fe_priv *np = netdev_priv(dev);
1612 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001613 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001614
Joe Perches6b808582010-11-29 07:41:53 +00001615 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001616
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001617 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1618 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001619
1620 /* save registers since they will be cleared on reset */
1621 temp1 = readl(base + NvRegMacAddrA);
1622 temp2 = readl(base + NvRegMacAddrB);
1623 temp3 = readl(base + NvRegTransmitPoll);
1624
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001625 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1626 pci_push(base);
1627 udelay(NV_MAC_RESET_DELAY);
1628 writel(0, base + NvRegMacReset);
1629 pci_push(base);
1630 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001631
1632 /* restore saved registers */
1633 writel(temp1, base + NvRegMacAddrA);
1634 writel(temp2, base + NvRegMacAddrB);
1635 writel(temp3, base + NvRegTransmitPoll);
1636
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001637 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1638 pci_push(base);
1639}
1640
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001641static void nv_get_hw_stats(struct net_device *dev)
1642{
1643 struct fe_priv *np = netdev_priv(dev);
1644 u8 __iomem *base = get_hwbase(dev);
1645
1646 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1647 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1648 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1649 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1650 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1651 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1652 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1653 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1654 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1655 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1656 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1657 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1658 np->estats.rx_runt += readl(base + NvRegRxRunt);
1659 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1660 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1661 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1662 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1663 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1664 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1665 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1666 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1667 np->estats.rx_packets =
1668 np->estats.rx_unicast +
1669 np->estats.rx_multicast +
1670 np->estats.rx_broadcast;
1671 np->estats.rx_errors_total =
1672 np->estats.rx_crc_errors +
1673 np->estats.rx_over_errors +
1674 np->estats.rx_frame_error +
1675 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1676 np->estats.rx_late_collision +
1677 np->estats.rx_runt +
1678 np->estats.rx_frame_too_long;
1679 np->estats.tx_errors_total =
1680 np->estats.tx_late_collision +
1681 np->estats.tx_fifo_errors +
1682 np->estats.tx_carrier_errors +
1683 np->estats.tx_excess_deferral +
1684 np->estats.tx_retry_error;
1685
1686 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1687 np->estats.tx_deferral += readl(base + NvRegTxDef);
1688 np->estats.tx_packets += readl(base + NvRegTxFrame);
1689 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1690 np->estats.tx_pause += readl(base + NvRegTxPause);
1691 np->estats.rx_pause += readl(base + NvRegRxPause);
1692 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
1693 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001694
1695 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1696 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1697 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1698 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1699 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001700}
1701
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702/*
1703 * nv_get_stats: dev->get_stats function
1704 * Get latest stats value from the nic.
1705 * Called with read_lock(&dev_base_lock) held for read -
1706 * only synchronized against unregister_netdevice.
1707 */
1708static struct net_device_stats *nv_get_stats(struct net_device *dev)
1709{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001710 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711
Ayaz Abdulla21828162007-01-23 12:27:21 -05001712 /* If the nic supports hw counters then retrieve latest values */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001713 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05001714 nv_get_hw_stats(dev);
1715
1716 /* copy to net_device stats */
Jeff Garzik8148ff42007-10-16 20:56:09 -04001717 dev->stats.tx_bytes = np->estats.tx_bytes;
1718 dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1719 dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1720 dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
1721 dev->stats.rx_over_errors = np->estats.rx_over_errors;
1722 dev->stats.rx_errors = np->estats.rx_errors_total;
1723 dev->stats.tx_errors = np->estats.tx_errors_total;
Ayaz Abdulla21828162007-01-23 12:27:21 -05001724 }
Jeff Garzik8148ff42007-10-16 20:56:09 -04001725
1726 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727}
1728
1729/*
1730 * nv_alloc_rx: fill rx ring entries.
1731 * Return 1 if the allocations for the skbs failed and the
1732 * rx engine is without Available descriptors
1733 */
1734static int nv_alloc_rx(struct net_device *dev)
1735{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001736 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001737 struct ring_desc *less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001739 less_rx = np->get_rx.orig;
1740 if (less_rx-- == np->first_rx.orig)
1741 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001742
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001743 while (np->put_rx.orig != less_rx) {
1744 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001745 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001746 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001747 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1748 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001749 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001750 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001751 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001752 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1753 wmb();
1754 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001755 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001756 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001757 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001758 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001759 } else
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001760 return 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001761 }
1762 return 0;
1763}
1764
1765static int nv_alloc_rx_optimized(struct net_device *dev)
1766{
1767 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001768 struct ring_desc_ex *less_rx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001769
1770 less_rx = np->get_rx.ex;
1771 if (less_rx-- == np->first_rx.ex)
1772 less_rx = np->last_rx.ex;
1773
1774 while (np->put_rx.ex != less_rx) {
1775 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1776 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001777 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001778 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1779 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001780 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001781 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001782 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001783 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1784 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001785 wmb();
1786 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001787 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001788 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001789 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001790 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001791 } else
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001792 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794 return 0;
1795}
1796
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001797/* If rx bufs are exhausted called after 50ms to attempt to refresh */
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001798static void nv_do_rx_refill(unsigned long data)
1799{
1800 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001801 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001802
1803 /* Just reschedule NAPI rx processing */
Ben Hutchings288379f2009-01-19 16:43:59 -08001804 napi_schedule(&np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001805}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001807static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001808{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001809 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001810 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001811
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001812 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001813
1814 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001815 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1816 else
1817 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1818 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1819 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001820
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001821 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001822 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001823 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001824 np->rx_ring.orig[i].buf = 0;
1825 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001826 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001827 np->rx_ring.ex[i].txvlan = 0;
1828 np->rx_ring.ex[i].bufhigh = 0;
1829 np->rx_ring.ex[i].buflow = 0;
1830 }
1831 np->rx_skb[i].skb = NULL;
1832 np->rx_skb[i].dma = 0;
1833 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001834}
1835
1836static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001838 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001840
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001841 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001842
1843 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001844 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1845 else
1846 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1847 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1848 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001849 np->tx_pkts_in_progress = 0;
1850 np->tx_change_owner = NULL;
1851 np->tx_end_flip = NULL;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00001852 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001854 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001855 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001856 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001857 np->tx_ring.orig[i].buf = 0;
1858 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001859 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001860 np->tx_ring.ex[i].txvlan = 0;
1861 np->tx_ring.ex[i].bufhigh = 0;
1862 np->tx_ring.ex[i].buflow = 0;
1863 }
1864 np->tx_skb[i].skb = NULL;
1865 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001866 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001867 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001868 np->tx_skb[i].first_tx_desc = NULL;
1869 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001870 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001871}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872
Manfred Sprauld81c0982005-07-31 18:20:30 +02001873static int nv_init_ring(struct net_device *dev)
1874{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001875 struct fe_priv *np = netdev_priv(dev);
1876
Manfred Sprauld81c0982005-07-31 18:20:30 +02001877 nv_init_tx(dev);
1878 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001879
1880 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001881 return nv_alloc_rx(dev);
1882 else
1883 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884}
1885
Eric Dumazet73a37072009-06-17 21:17:59 +00001886static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001887{
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001888 if (tx_skb->dma) {
Eric Dumazet73a37072009-06-17 21:17:59 +00001889 if (tx_skb->dma_single)
1890 pci_unmap_single(np->pci_dev, tx_skb->dma,
1891 tx_skb->dma_len,
1892 PCI_DMA_TODEVICE);
1893 else
1894 pci_unmap_page(np->pci_dev, tx_skb->dma,
1895 tx_skb->dma_len,
1896 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001897 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001898 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001899}
1900
1901static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
1902{
1903 nv_unmap_txskb(np, tx_skb);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001904 if (tx_skb->skb) {
1905 dev_kfree_skb_any(tx_skb->skb);
1906 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001907 return 1;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001908 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001909 return 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001910}
1911
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912static void nv_drain_tx(struct net_device *dev)
1913{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001914 struct fe_priv *np = netdev_priv(dev);
1915 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001916
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001917 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001918 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001919 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001920 np->tx_ring.orig[i].buf = 0;
1921 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001922 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001923 np->tx_ring.ex[i].txvlan = 0;
1924 np->tx_ring.ex[i].bufhigh = 0;
1925 np->tx_ring.ex[i].buflow = 0;
1926 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001927 if (nv_release_txskb(np, &np->tx_skb[i]))
Jeff Garzik8148ff42007-10-16 20:56:09 -04001928 dev->stats.tx_dropped++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001929 np->tx_skb[i].dma = 0;
1930 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001931 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001932 np->tx_skb[i].first_tx_desc = NULL;
1933 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001935 np->tx_pkts_in_progress = 0;
1936 np->tx_change_owner = NULL;
1937 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938}
1939
1940static void nv_drain_rx(struct net_device *dev)
1941{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001942 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001944
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001945 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001946 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001947 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001948 np->rx_ring.orig[i].buf = 0;
1949 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001950 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001951 np->rx_ring.ex[i].txvlan = 0;
1952 np->rx_ring.ex[i].bufhigh = 0;
1953 np->rx_ring.ex[i].buflow = 0;
1954 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001956 if (np->rx_skb[i].skb) {
1957 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001958 (skb_end_pointer(np->rx_skb[i].skb) -
1959 np->rx_skb[i].skb->data),
1960 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001961 dev_kfree_skb(np->rx_skb[i].skb);
1962 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 }
1964 }
1965}
1966
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001967static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968{
1969 nv_drain_tx(dev);
1970 nv_drain_rx(dev);
1971}
1972
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001973static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1974{
1975 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1976}
1977
Ayaz Abdullaa4336862008-04-18 13:50:43 -07001978static void nv_legacybackoff_reseed(struct net_device *dev)
1979{
1980 u8 __iomem *base = get_hwbase(dev);
1981 u32 reg;
1982 u32 low;
1983 int tx_status = 0;
1984
1985 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
1986 get_random_bytes(&low, sizeof(low));
1987 reg |= low & NVREG_SLOTTIME_MASK;
1988
1989 /* Need to stop tx before change takes effect.
1990 * Caller has already gained np->lock.
1991 */
1992 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
1993 if (tx_status)
1994 nv_stop_tx(dev);
1995 nv_stop_rx(dev);
1996 writel(reg, base + NvRegSlotTime);
1997 if (tx_status)
1998 nv_start_tx(dev);
1999 nv_start_rx(dev);
2000}
2001
2002/* Gear Backoff Seeds */
2003#define BACKOFF_SEEDSET_ROWS 8
2004#define BACKOFF_SEEDSET_LFSRS 15
2005
2006/* Known Good seed sets */
2007static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002008 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2009 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2010 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2011 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2012 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2013 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2014 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2015 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002016
2017static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002018 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2019 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2020 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2021 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2022 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2023 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2024 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2025 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002026
2027static void nv_gear_backoff_reseed(struct net_device *dev)
2028{
2029 u8 __iomem *base = get_hwbase(dev);
2030 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2031 u32 temp, seedset, combinedSeed;
2032 int i;
2033
2034 /* Setup seed for free running LFSR */
2035 /* We are going to read the time stamp counter 3 times
2036 and swizzle bits around to increase randomness */
2037 get_random_bytes(&miniseed1, sizeof(miniseed1));
2038 miniseed1 &= 0x0fff;
2039 if (miniseed1 == 0)
2040 miniseed1 = 0xabc;
2041
2042 get_random_bytes(&miniseed2, sizeof(miniseed2));
2043 miniseed2 &= 0x0fff;
2044 if (miniseed2 == 0)
2045 miniseed2 = 0xabc;
2046 miniseed2_reversed =
2047 ((miniseed2 & 0xF00) >> 8) |
2048 (miniseed2 & 0x0F0) |
2049 ((miniseed2 & 0x00F) << 8);
2050
2051 get_random_bytes(&miniseed3, sizeof(miniseed3));
2052 miniseed3 &= 0x0fff;
2053 if (miniseed3 == 0)
2054 miniseed3 = 0xabc;
2055 miniseed3_reversed =
2056 ((miniseed3 & 0xF00) >> 8) |
2057 (miniseed3 & 0x0F0) |
2058 ((miniseed3 & 0x00F) << 8);
2059
2060 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2061 (miniseed2 ^ miniseed3_reversed);
2062
2063 /* Seeds can not be zero */
2064 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2065 combinedSeed |= 0x08;
2066 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2067 combinedSeed |= 0x8000;
2068
2069 /* No need to disable tx here */
2070 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2071 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2072 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002073 writel(temp, base + NvRegBackOffControl);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002074
Szymon Janc78aea4f2010-11-27 08:39:43 +00002075 /* Setup seeds for all gear LFSRs. */
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002076 get_random_bytes(&seedset, sizeof(seedset));
2077 seedset = seedset % BACKOFF_SEEDSET_ROWS;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002078 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002079 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2080 temp |= main_seedset[seedset][i-1] & 0x3ff;
2081 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2082 writel(temp, base + NvRegBackOffControl);
2083 }
2084}
2085
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086/*
2087 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002088 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002090static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002092 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002093 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002094 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2095 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002096 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002097 u32 offset = 0;
2098 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002099 u32 size = skb_headlen(skb);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002100 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002101 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002102 struct ring_desc *put_tx;
2103 struct ring_desc *start_tx;
2104 struct ring_desc *prev_tx;
2105 struct nv_skb_map *prev_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002106 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002107
2108 /* add fragments to entries count */
2109 for (i = 0; i < fragments; i++) {
2110 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2111 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2112 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002114 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002115 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002116 if (unlikely(empty_slots <= entries)) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002117 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002118 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002119 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002120 return NETDEV_TX_BUSY;
2121 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002122 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002123
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002124 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002125
Ayaz Abdullafa454592006-01-05 22:45:45 -08002126 /* setup the header buffer */
2127 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002128 prev_tx = put_tx;
2129 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002130 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002131 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08002132 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002133 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002134 np->put_tx_ctx->dma_single = 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002135 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2136 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002137
Ayaz Abdullafa454592006-01-05 22:45:45 -08002138 tx_flags = np->tx_flags;
2139 offset += bcnt;
2140 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002141 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002142 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002143 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002144 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002145 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002146
2147 /* setup the fragments */
2148 for (i = 0; i < fragments; i++) {
2149 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2150 u32 size = frag->size;
2151 offset = 0;
2152
2153 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002154 prev_tx = put_tx;
2155 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002156 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002157 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2158 PCI_DMA_TODEVICE);
2159 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002160 np->put_tx_ctx->dma_single = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002161 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2162 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002163
Ayaz Abdullafa454592006-01-05 22:45:45 -08002164 offset += bcnt;
2165 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002166 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002167 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002168 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002169 np->put_tx_ctx = np->first_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002170 } while (size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002171 }
2172
Ayaz Abdullafa454592006-01-05 22:45:45 -08002173 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002174 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002175
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002176 /* save skb in this slot's context area */
2177 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002178
Herbert Xu89114af2006-07-08 13:34:32 -07002179 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002180 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002181 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002182 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002183 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002184
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002185 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002186
Ayaz Abdullafa454592006-01-05 22:45:45 -08002187 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002188 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2189 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002190
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002191 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002192
Joe Perches6b808582010-11-29 07:41:53 +00002193 netdev_dbg(dev, "%s: entries %d queued for transmission. tx_flags_extra: %x\n",
2194 __func__, entries, tx_flags_extra);
Joe Perchese6499852010-11-29 07:41:54 +00002195#ifdef DEBUG
2196 print_hex_dump(KERN_DEBUG, "", DUMP_PREFIX_OFFSET, 16, 1,
2197 skb->data, 64, true);
2198#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002200 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002201 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002202}
2203
Stephen Hemminger613573252009-08-31 19:50:58 +00002204static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
2205 struct net_device *dev)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002206{
2207 struct fe_priv *np = netdev_priv(dev);
2208 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002209 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002210 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2211 unsigned int i;
2212 u32 offset = 0;
2213 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002214 u32 size = skb_headlen(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002215 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2216 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002217 struct ring_desc_ex *put_tx;
2218 struct ring_desc_ex *start_tx;
2219 struct ring_desc_ex *prev_tx;
2220 struct nv_skb_map *prev_tx_ctx;
2221 struct nv_skb_map *start_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002222 unsigned long flags;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002223
2224 /* add fragments to entries count */
2225 for (i = 0; i < fragments; i++) {
2226 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2227 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2228 }
2229
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002230 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002231 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002232 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002233 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002234 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002235 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002236 return NETDEV_TX_BUSY;
2237 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002238 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002239
2240 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002241 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002242
2243 /* setup the header buffer */
2244 do {
2245 prev_tx = put_tx;
2246 prev_tx_ctx = np->put_tx_ctx;
2247 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2248 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2249 PCI_DMA_TODEVICE);
2250 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002251 np->put_tx_ctx->dma_single = 1;
Al Viro5bb7ea22007-12-09 16:06:41 +00002252 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2253 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002254 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002255
2256 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002257 offset += bcnt;
2258 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002259 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002260 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002261 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002262 np->put_tx_ctx = np->first_tx_ctx;
2263 } while (size);
2264
2265 /* setup the fragments */
2266 for (i = 0; i < fragments; i++) {
2267 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2268 u32 size = frag->size;
2269 offset = 0;
2270
2271 do {
2272 prev_tx = put_tx;
2273 prev_tx_ctx = np->put_tx_ctx;
2274 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2275 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2276 PCI_DMA_TODEVICE);
2277 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002278 np->put_tx_ctx->dma_single = 0;
Al Viro5bb7ea22007-12-09 16:06:41 +00002279 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2280 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002281 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002282
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002283 offset += bcnt;
2284 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002285 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002286 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002287 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002288 np->put_tx_ctx = np->first_tx_ctx;
2289 } while (size);
2290 }
2291
2292 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002293 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002294
2295 /* save skb in this slot's context area */
2296 prev_tx_ctx->skb = skb;
2297
2298 if (skb_is_gso(skb))
2299 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2300 else
2301 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2302 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2303
2304 /* vlan tag */
Jesse Grosseab6d182010-10-20 13:56:03 +00002305 if (vlan_tx_tag_present(skb))
2306 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
2307 vlan_tx_tag_get(skb));
2308 else
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002309 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002310
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002311 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002312
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002313 if (np->tx_limit) {
2314 /* Limit the number of outstanding tx. Setup all fragments, but
2315 * do not set the VALID bit on the first descriptor. Save a pointer
2316 * to that descriptor and also for next skb_map element.
2317 */
2318
2319 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2320 if (!np->tx_change_owner)
2321 np->tx_change_owner = start_tx_ctx;
2322
2323 /* remove VALID bit */
2324 tx_flags &= ~NV_TX2_VALID;
2325 start_tx_ctx->first_tx_desc = start_tx;
2326 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2327 np->tx_end_flip = np->put_tx_ctx;
2328 } else {
2329 np->tx_pkts_in_progress++;
2330 }
2331 }
2332
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002333 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002334 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2335 np->put_tx.ex = put_tx;
2336
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002337 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002338
Joe Perches6b808582010-11-29 07:41:53 +00002339 netdev_dbg(dev, "%s: entries %d queued for transmission. tx_flags_extra: %x\n",
2340 __func__, entries, tx_flags_extra);
Joe Perchese6499852010-11-29 07:41:54 +00002341#ifdef DEBUG
2342 print_hex_dump(KERN_DEBUG, "", DUMP_PREFIX_OFFSET, 16, 1,
2343 skb->data, 64, true);
2344#endif
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002345
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002346 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002347 return NETDEV_TX_OK;
2348}
2349
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002350static inline void nv_tx_flip_ownership(struct net_device *dev)
2351{
2352 struct fe_priv *np = netdev_priv(dev);
2353
2354 np->tx_pkts_in_progress--;
2355 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002356 np->tx_change_owner->first_tx_desc->flaglen |=
2357 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002358 np->tx_pkts_in_progress++;
2359
2360 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2361 if (np->tx_change_owner == np->tx_end_flip)
2362 np->tx_change_owner = NULL;
2363
2364 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2365 }
2366}
2367
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368/*
2369 * nv_tx_done: check for completed packets, release the skbs.
2370 *
2371 * Caller must own np->lock.
2372 */
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002373static int nv_tx_done(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002375 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002376 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002377 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002378 struct ring_desc *orig_get_tx = np->get_tx.orig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002379
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002380 while ((np->get_tx.orig != np->put_tx.orig) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002381 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2382 (tx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383
Joe Perches6b808582010-11-29 07:41:53 +00002384 netdev_dbg(dev, "%s: flags 0x%x\n", __func__, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002385
Eric Dumazet73a37072009-06-17 21:17:59 +00002386 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002387
Linus Torvalds1da177e2005-04-16 15:20:36 -07002388 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002389 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002390 if (flags & NV_TX_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002391 if (flags & NV_TX_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002392 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002393 if (flags & NV_TX_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002394 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002395 if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
2396 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002397 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002398 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002399 dev->stats.tx_packets++;
2400 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002401 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002402 dev_kfree_skb_any(np->get_tx_ctx->skb);
2403 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002404 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002405 }
2406 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002407 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002408 if (flags & NV_TX2_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002409 if (flags & NV_TX2_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002410 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002411 if (flags & NV_TX2_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002412 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002413 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
2414 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002415 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002416 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002417 dev->stats.tx_packets++;
2418 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002419 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002420 dev_kfree_skb_any(np->get_tx_ctx->skb);
2421 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002422 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423 }
2424 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002425 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002426 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002427 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002428 np->get_tx_ctx = np->first_tx_ctx;
2429 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002430 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002431 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002432 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002433 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002434 return tx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002435}
2436
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002437static int nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002438{
2439 struct fe_priv *np = netdev_priv(dev);
2440 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002441 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002442 struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002443
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002444 while ((np->get_tx.ex != np->put_tx.ex) &&
Julia Lawall217d32d2010-07-05 22:15:47 -07002445 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002446 (tx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002447
Joe Perches6b808582010-11-29 07:41:53 +00002448 netdev_dbg(dev, "%s: flags 0x%x\n", __func__, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002449
Eric Dumazet73a37072009-06-17 21:17:59 +00002450 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002451
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002452 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05002453 if (!(flags & NV_TX2_ERROR))
Jeff Garzik8148ff42007-10-16 20:56:09 -04002454 dev->stats.tx_packets++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002455 else {
2456 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2457 if (np->driver_data & DEV_HAS_GEAR_MODE)
2458 nv_gear_backoff_reseed(dev);
2459 else
2460 nv_legacybackoff_reseed(dev);
2461 }
2462 }
2463
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002464 dev_kfree_skb_any(np->get_tx_ctx->skb);
2465 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002466 tx_work++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002467
Szymon Janc78aea4f2010-11-27 08:39:43 +00002468 if (np->tx_limit)
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002469 nv_tx_flip_ownership(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002470 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002471 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002472 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002473 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002474 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002475 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002476 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002477 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002479 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002480 return tx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481}
2482
2483/*
2484 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002485 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486 */
2487static void nv_tx_timeout(struct net_device *dev)
2488{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002489 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002491 u32 status;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002492 union ring_type put_tx;
2493 int saved_tx_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002494
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002495 if (np->msi_flags & NV_MSI_X_ENABLED)
2496 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2497 else
2498 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2499
2500 printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501
Manfred Spraulc2dba062005-07-31 18:29:47 +02002502 {
2503 int i;
2504
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002505 printk(KERN_INFO "%s: Ring at %lx\n",
2506 dev->name, (unsigned long)np->ring_addr);
Manfred Spraulc2dba062005-07-31 18:29:47 +02002507 printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002508 for (i = 0; i <= np->register_size; i += 32) {
Manfred Spraulc2dba062005-07-31 18:29:47 +02002509 printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2510 i,
2511 readl(base + i + 0), readl(base + i + 4),
2512 readl(base + i + 8), readl(base + i + 12),
2513 readl(base + i + 16), readl(base + i + 20),
2514 readl(base + i + 24), readl(base + i + 28));
2515 }
2516 printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002517 for (i = 0; i < np->tx_ring_size; i += 4) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002518 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02002519 printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002520 i,
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002521 le32_to_cpu(np->tx_ring.orig[i].buf),
2522 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2523 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2524 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2525 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2526 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2527 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2528 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
Manfred Spraulee733622005-07-31 18:32:26 +02002529 } else {
2530 printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002531 i,
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002532 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2533 le32_to_cpu(np->tx_ring.ex[i].buflow),
2534 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2535 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2536 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2537 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2538 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2539 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2540 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2541 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2542 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2543 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
Manfred Spraulee733622005-07-31 18:32:26 +02002544 }
Manfred Spraulc2dba062005-07-31 18:29:47 +02002545 }
2546 }
2547
Linus Torvalds1da177e2005-04-16 15:20:36 -07002548 spin_lock_irq(&np->lock);
2549
2550 /* 1) stop tx engine */
2551 nv_stop_tx(dev);
2552
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002553 /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2554 saved_tx_limit = np->tx_limit;
2555 np->tx_limit = 0; /* prevent giving HW any limited pkts */
2556 np->tx_stop = 0; /* prevent waking tx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002557 if (!nv_optimized(np))
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002558 nv_tx_done(dev, np->tx_ring_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002559 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002560 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002561
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002562 /* save current HW postion */
2563 if (np->tx_change_owner)
2564 put_tx.ex = np->tx_change_owner->first_tx_desc;
2565 else
2566 put_tx = np->put_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002568 /* 3) clear all tx state */
2569 nv_drain_tx(dev);
2570 nv_init_tx(dev);
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002571
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002572 /* 4) restore state to current HW position */
2573 np->get_tx = np->put_tx = put_tx;
2574 np->tx_limit = saved_tx_limit;
2575
2576 /* 5) restart tx engine */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002577 nv_start_tx(dev);
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002578 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579 spin_unlock_irq(&np->lock);
2580}
2581
Manfred Spraul22c6d142005-04-19 21:17:09 +02002582/*
2583 * Called when the nic notices a mismatch between the actual data len on the
2584 * wire and the len indicated in the 802 header
2585 */
2586static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2587{
2588 int hdrlen; /* length of the 802 header */
2589 int protolen; /* length as stored in the proto field */
2590
2591 /* 1) calculate len according to header */
Szymon Janc78aea4f2010-11-27 08:39:43 +00002592 if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
2593 protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002594 hdrlen = VLAN_HLEN;
2595 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002596 protolen = ntohs(((struct ethhdr *)packet)->h_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002597 hdrlen = ETH_HLEN;
2598 }
Joe Perches6b808582010-11-29 07:41:53 +00002599 netdev_dbg(dev, "%s: datalen %d, protolen %d, hdrlen %d\n",
2600 __func__, datalen, protolen, hdrlen);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002601 if (protolen > ETH_DATA_LEN)
2602 return datalen; /* Value in proto field not a len, no checks possible */
2603
2604 protolen += hdrlen;
2605 /* consistency checks: */
2606 if (datalen > ETH_ZLEN) {
2607 if (datalen >= protolen) {
2608 /* more data on wire than in 802 header, trim of
2609 * additional data.
2610 */
Joe Perches6b808582010-11-29 07:41:53 +00002611 netdev_dbg(dev, "%s: accepting %d bytes\n",
2612 __func__, protolen);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002613 return protolen;
2614 } else {
2615 /* less data on wire than mentioned in header.
2616 * Discard the packet.
2617 */
Joe Perches6b808582010-11-29 07:41:53 +00002618 netdev_dbg(dev, "%s: discarding long packet\n",
2619 __func__);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002620 return -1;
2621 }
2622 } else {
2623 /* short packet. Accept only if 802 values are also short */
2624 if (protolen > ETH_ZLEN) {
Joe Perches6b808582010-11-29 07:41:53 +00002625 netdev_dbg(dev, "%s: discarding short packet\n",
2626 __func__);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002627 return -1;
2628 }
Joe Perches6b808582010-11-29 07:41:53 +00002629 netdev_dbg(dev, "%s: accepting %d bytes\n", __func__, datalen);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002630 return datalen;
2631 }
2632}
2633
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002634static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002636 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002637 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002638 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002639 struct sk_buff *skb;
2640 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002641
Szymon Janc78aea4f2010-11-27 08:39:43 +00002642 while ((np->get_rx.orig != np->put_rx.orig) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002643 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002644 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645
Joe Perches6b808582010-11-29 07:41:53 +00002646 netdev_dbg(dev, "%s: flags 0x%x\n", __func__, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002647
Linus Torvalds1da177e2005-04-16 15:20:36 -07002648 /*
2649 * the packet is for us - immediately tear down the pci mapping.
2650 * TODO: check if a prefetch of the first cacheline improves
2651 * the performance.
2652 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002653 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2654 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002656 skb = np->get_rx_ctx->skb;
2657 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658
Joe Perches6b808582010-11-29 07:41:53 +00002659 netdev_dbg(dev, "Dumping packet (flags 0x%x)\n", flags);
Joe Perchese6499852010-11-29 07:41:54 +00002660#ifdef DEBUG
2661 print_hex_dump(KERN_DEBUG, "", DUMP_PREFIX_OFFSET,
2662 16, 1, skb->data, 64, true);
2663#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664 /* look at what we actually got: */
2665 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002666 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2667 len = flags & LEN_MASK_V1;
2668 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002669 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002670 len = nv_getlen(dev, skb->data, len);
2671 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002672 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002673 dev_kfree_skb(skb);
2674 goto next_pkt;
2675 }
2676 }
2677 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002678 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002679 if (flags & NV_RX_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002680 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002681 }
2682 /* the rest are hard errors */
2683 else {
2684 if (flags & NV_RX_MISSEDFRAME)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002685 dev->stats.rx_missed_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002686 if (flags & NV_RX_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002687 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002688 if (flags & NV_RX_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002689 dev->stats.rx_over_errors++;
2690 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002691 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002692 goto next_pkt;
2693 }
2694 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002695 } else {
2696 dev_kfree_skb(skb);
2697 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002698 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002699 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002700 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2701 len = flags & LEN_MASK_V2;
2702 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002703 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002704 len = nv_getlen(dev, skb->data, len);
2705 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002706 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002707 dev_kfree_skb(skb);
2708 goto next_pkt;
2709 }
2710 }
2711 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002712 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002713 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002714 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002715 }
2716 /* the rest are hard errors */
2717 else {
2718 if (flags & NV_RX2_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002719 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002720 if (flags & NV_RX2_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002721 dev->stats.rx_over_errors++;
2722 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002723 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002724 goto next_pkt;
2725 }
2726 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002727 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2728 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002729 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002730 } else {
2731 dev_kfree_skb(skb);
2732 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002733 }
2734 }
2735 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002736 skb_put(skb, len);
2737 skb->protocol = eth_type_trans(skb, dev);
Joe Perches6b808582010-11-29 07:41:53 +00002738 netdev_dbg(dev, "%s: %d bytes, proto %d accepted\n",
2739 __func__, len, skb->protocol);
Tom Herbert53f224c2010-05-03 19:08:45 +00002740 napi_gro_receive(&np->napi, skb);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002741 dev->stats.rx_packets++;
2742 dev->stats.rx_bytes += len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002744 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002745 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002746 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002747 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002748
2749 rx_work++;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002750 }
2751
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002752 return rx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002753}
2754
2755static int nv_rx_process_optimized(struct net_device *dev, int limit)
2756{
2757 struct fe_priv *np = netdev_priv(dev);
2758 u32 flags;
2759 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002760 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002761 struct sk_buff *skb;
2762 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002763
Szymon Janc78aea4f2010-11-27 08:39:43 +00002764 while ((np->get_rx.ex != np->put_rx.ex) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002765 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002766 (rx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002767
Joe Perches6b808582010-11-29 07:41:53 +00002768 netdev_dbg(dev, "%s: flags 0x%x\n", __func__, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002769
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002770 /*
2771 * the packet is for us - immediately tear down the pci mapping.
2772 * TODO: check if a prefetch of the first cacheline improves
2773 * the performance.
2774 */
2775 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2776 np->get_rx_ctx->dma_len,
2777 PCI_DMA_FROMDEVICE);
2778 skb = np->get_rx_ctx->skb;
2779 np->get_rx_ctx->skb = NULL;
2780
Joe Perchese6499852010-11-29 07:41:54 +00002781 netdev_dbg(dev, "Dumping packet (flags 0x%x)\n", flags);
2782#ifdef DEBUG
2783 print_hex_dump(KERN_DEBUG, "", DUMP_PREFIX_OFFSET, 16, 1,
2784 skb->data, 64, true);
2785#endif
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002786 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002787 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2788 len = flags & LEN_MASK_V2;
2789 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002790 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002791 len = nv_getlen(dev, skb->data, len);
2792 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002793 dev_kfree_skb(skb);
2794 goto next_pkt;
2795 }
2796 }
2797 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002798 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002799 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002800 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002801 }
2802 /* the rest are hard errors */
2803 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002804 dev_kfree_skb(skb);
2805 goto next_pkt;
2806 }
2807 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002808
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002809 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2810 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002811 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002812
2813 /* got a valid packet - forward it to the network core */
2814 skb_put(skb, len);
2815 skb->protocol = eth_type_trans(skb, dev);
2816 prefetch(skb->data);
2817
Joe Perches6b808582010-11-29 07:41:53 +00002818 netdev_dbg(dev, "%s: %d bytes, proto %d accepted\n",
2819 __func__, len, skb->protocol);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002820
2821 if (likely(!np->vlangrp)) {
Tom Herbert53f224c2010-05-03 19:08:45 +00002822 napi_gro_receive(&np->napi, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002823 } else {
2824 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
2825 if (vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
Tom Herbert53f224c2010-05-03 19:08:45 +00002826 vlan_gro_receive(&np->napi, np->vlangrp,
2827 vlanflags & NV_RX3_VLAN_TAG_MASK, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002828 } else {
Tom Herbert53f224c2010-05-03 19:08:45 +00002829 napi_gro_receive(&np->napi, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002830 }
2831 }
2832
Jeff Garzik8148ff42007-10-16 20:56:09 -04002833 dev->stats.rx_packets++;
2834 dev->stats.rx_bytes += len;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002835 } else {
2836 dev_kfree_skb(skb);
2837 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002838next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002839 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002840 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002841 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002842 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002843
2844 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002845 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002846
Ingo Molnarc1b71512007-10-17 12:18:23 +02002847 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848}
2849
Manfred Sprauld81c0982005-07-31 18:20:30 +02002850static void set_bufsize(struct net_device *dev)
2851{
2852 struct fe_priv *np = netdev_priv(dev);
2853
2854 if (dev->mtu <= ETH_DATA_LEN)
2855 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2856 else
2857 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2858}
2859
Linus Torvalds1da177e2005-04-16 15:20:36 -07002860/*
2861 * nv_change_mtu: dev->change_mtu function
2862 * Called with dev_base_lock held for read.
2863 */
2864static int nv_change_mtu(struct net_device *dev, int new_mtu)
2865{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002866 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002867 int old_mtu;
2868
2869 if (new_mtu < 64 || new_mtu > np->pkt_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870 return -EINVAL;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002871
2872 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002873 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002874
2875 /* return early if the buffer sizes will not change */
2876 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2877 return 0;
2878 if (old_mtu == new_mtu)
2879 return 0;
2880
2881 /* synchronized against open : rtnl_lock() held by caller */
2882 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002883 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002884 /*
2885 * It seems that the nic preloads valid ring entries into an
2886 * internal buffer. The procedure for flushing everything is
2887 * guessed, there is probably a simpler approach.
2888 * Changing the MTU is a rare event, it shouldn't matter.
2889 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002890 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002891 nv_napi_disable(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002892 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002893 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002894 spin_lock(&np->lock);
2895 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002896 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002897 nv_txrx_reset(dev);
2898 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002899 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002900 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02002901 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002902 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02002903 if (!np->in_shutdown)
2904 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2905 }
2906 /* reinit nic view of the rx queue */
2907 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002908 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002909 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02002910 base + NvRegRingSizes);
2911 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002912 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002913 pci_push(base);
2914
2915 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002916 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002917 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002918 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002919 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002920 nv_napi_enable(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002921 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002922 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002923 return 0;
2924}
2925
Manfred Spraul72b31782005-07-31 18:33:34 +02002926static void nv_copy_mac_to_hw(struct net_device *dev)
2927{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002928 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002929 u32 mac[2];
2930
2931 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2932 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2933 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2934
2935 writel(mac[0], base + NvRegMacAddrA);
2936 writel(mac[1], base + NvRegMacAddrB);
2937}
2938
2939/*
2940 * nv_set_mac_address: dev->set_mac_address function
2941 * Called with rtnl_lock() held.
2942 */
2943static int nv_set_mac_address(struct net_device *dev, void *addr)
2944{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002945 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002946 struct sockaddr *macaddr = (struct sockaddr *)addr;
Manfred Spraul72b31782005-07-31 18:33:34 +02002947
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002948 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02002949 return -EADDRNOTAVAIL;
2950
2951 /* synchronized against open : rtnl_lock() held by caller */
2952 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
2953
2954 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07002955 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002956 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002957 spin_lock_irq(&np->lock);
2958
2959 /* stop rx engine */
2960 nv_stop_rx(dev);
2961
2962 /* set mac address */
2963 nv_copy_mac_to_hw(dev);
2964
2965 /* restart rx engine */
2966 nv_start_rx(dev);
2967 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002968 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002969 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002970 } else {
2971 nv_copy_mac_to_hw(dev);
2972 }
2973 return 0;
2974}
2975
Linus Torvalds1da177e2005-04-16 15:20:36 -07002976/*
2977 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07002978 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979 */
2980static void nv_set_multicast(struct net_device *dev)
2981{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002982 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002983 u8 __iomem *base = get_hwbase(dev);
2984 u32 addr[2];
2985 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002986 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987
2988 memset(addr, 0, sizeof(addr));
2989 memset(mask, 0, sizeof(mask));
2990
2991 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002992 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002993 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002994 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002995
Jiri Pirko48e2f182010-02-22 09:22:26 +00002996 if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002997 u32 alwaysOff[2];
2998 u32 alwaysOn[2];
2999
3000 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
3001 if (dev->flags & IFF_ALLMULTI) {
3002 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
3003 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +00003004 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003005
Jiri Pirko22bedad32010-04-01 21:22:57 +00003006 netdev_for_each_mc_addr(ha, dev) {
3007 unsigned char *addr = ha->addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003008 u32 a, b;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003009
3010 a = le32_to_cpu(*(__le32 *) addr);
3011 b = le16_to_cpu(*(__le16 *) (&addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003012 alwaysOn[0] &= a;
3013 alwaysOff[0] &= ~a;
3014 alwaysOn[1] &= b;
3015 alwaysOff[1] &= ~b;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003016 }
3017 }
3018 addr[0] = alwaysOn[0];
3019 addr[1] = alwaysOn[1];
3020 mask[0] = alwaysOn[0] | alwaysOff[0];
3021 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05003022 } else {
3023 mask[0] = NVREG_MCASTMASKA_NONE;
3024 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003025 }
3026 }
3027 addr[0] |= NVREG_MCASTADDRA_FORCE;
3028 pff |= NVREG_PFF_ALWAYS;
3029 spin_lock_irq(&np->lock);
3030 nv_stop_rx(dev);
3031 writel(addr[0], base + NvRegMulticastAddrA);
3032 writel(addr[1], base + NvRegMulticastAddrB);
3033 writel(mask[0], base + NvRegMulticastMaskA);
3034 writel(mask[1], base + NvRegMulticastMaskB);
3035 writel(pff, base + NvRegPacketFilterFlags);
3036 dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
3037 dev->name);
3038 nv_start_rx(dev);
3039 spin_unlock_irq(&np->lock);
3040}
3041
Adrian Bunkc7985052006-06-22 12:03:29 +02003042static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003043{
3044 struct fe_priv *np = netdev_priv(dev);
3045 u8 __iomem *base = get_hwbase(dev);
3046
3047 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
3048
3049 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
3050 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
3051 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
3052 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
3053 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3054 } else {
3055 writel(pff, base + NvRegPacketFilterFlags);
3056 }
3057 }
3058 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3059 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3060 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003061 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3062 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3063 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003064 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003065 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003066 /* limit the number of tx pause frames to a default of 8 */
3067 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3068 }
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003069 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003070 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3071 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3072 } else {
3073 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3074 writel(regmisc, base + NvRegMisc1);
3075 }
3076 }
3077}
3078
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003079/**
3080 * nv_update_linkspeed: Setup the MAC according to the link partner
3081 * @dev: Network device to be configured
3082 *
3083 * The function queries the PHY and checks if there is a link partner.
3084 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3085 * set to 10 MBit HD.
3086 *
3087 * The function returns 0 if there is no link partner and 1 if there is
3088 * a good link partner.
3089 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003090static int nv_update_linkspeed(struct net_device *dev)
3091{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003092 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003093 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003094 int adv = 0;
3095 int lpa = 0;
3096 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003097 int newls = np->linkspeed;
3098 int newdup = np->duplex;
3099 int mii_status;
3100 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003101 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003102 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003103 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003104
3105 /* BMSR_LSTATUS is latched, read it twice:
3106 * we want the current value.
3107 */
3108 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3109 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3110
3111 if (!(mii_status & BMSR_LSTATUS)) {
Joe Perches6b808582010-11-29 07:41:53 +00003112 netdev_dbg(dev,
3113 "no link detected by phy - falling back to 10HD\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003114 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3115 newdup = 0;
3116 retval = 0;
3117 goto set_speed;
3118 }
3119
3120 if (np->autoneg == 0) {
Joe Perches6b808582010-11-29 07:41:53 +00003121 netdev_dbg(dev, "%s: autoneg off, PHY set to 0x%04x\n",
3122 __func__, np->fixed_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003123 if (np->fixed_mode & LPA_100FULL) {
3124 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3125 newdup = 1;
3126 } else if (np->fixed_mode & LPA_100HALF) {
3127 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3128 newdup = 0;
3129 } else if (np->fixed_mode & LPA_10FULL) {
3130 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3131 newdup = 1;
3132 } else {
3133 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3134 newdup = 0;
3135 }
3136 retval = 1;
3137 goto set_speed;
3138 }
3139 /* check auto negotiation is complete */
3140 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3141 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3142 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3143 newdup = 0;
3144 retval = 0;
Joe Perches6b808582010-11-29 07:41:53 +00003145 netdev_dbg(dev,
3146 "autoneg not completed - falling back to 10HD\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003147 goto set_speed;
3148 }
3149
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003150 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3151 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
Joe Perches6b808582010-11-29 07:41:53 +00003152 netdev_dbg(dev, "%s: PHY advertises 0x%04x, lpa 0x%04x\n",
3153 __func__, adv, lpa);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003154
Linus Torvalds1da177e2005-04-16 15:20:36 -07003155 retval = 1;
3156 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003157 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3158 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003159
3160 if ((control_1000 & ADVERTISE_1000FULL) &&
3161 (status_1000 & LPA_1000FULL)) {
Joe Perches6b808582010-11-29 07:41:53 +00003162 netdev_dbg(dev, "%s: GBit ethernet detected\n",
3163 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003164 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3165 newdup = 1;
3166 goto set_speed;
3167 }
3168 }
3169
Linus Torvalds1da177e2005-04-16 15:20:36 -07003170 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003171 adv_lpa = lpa & adv;
3172 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003173 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3174 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003175 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003176 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3177 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003178 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003179 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3180 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003181 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003182 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3183 newdup = 0;
3184 } else {
Joe Perches6b808582010-11-29 07:41:53 +00003185 netdev_dbg(dev, "bad ability %04x - falling back to 10HD\n",
3186 adv_lpa);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003187 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3188 newdup = 0;
3189 }
3190
3191set_speed:
3192 if (np->duplex == newdup && np->linkspeed == newls)
3193 return retval;
3194
3195 dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
3196 dev->name, np->linkspeed, np->duplex, newls, newdup);
3197
3198 np->duplex = newdup;
3199 np->linkspeed = newls;
3200
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003201 /* The transmitter and receiver must be restarted for safe update */
3202 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3203 txrxFlags |= NV_RESTART_TX;
3204 nv_stop_tx(dev);
3205 }
3206 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3207 txrxFlags |= NV_RESTART_RX;
3208 nv_stop_rx(dev);
3209 }
3210
Linus Torvalds1da177e2005-04-16 15:20:36 -07003211 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003212 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003213 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003214 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3215 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3216 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003217 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003218 phyreg |= NVREG_SLOTTIME_1000_FULL;
3219 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003220 }
3221
3222 phyreg = readl(base + NvRegPhyInterface);
3223 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3224 if (np->duplex == 0)
3225 phyreg |= PHY_HALF;
3226 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3227 phyreg |= PHY_100;
3228 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3229 phyreg |= PHY_1000;
3230 writel(phyreg, base + NvRegPhyInterface);
3231
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003232 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003233 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003234 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003235 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003236 } else {
3237 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3238 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3239 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3240 else
3241 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3242 } else {
3243 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3244 }
3245 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003246 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003247 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3248 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3249 else
3250 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003251 }
3252 writel(txreg, base + NvRegTxDeferral);
3253
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003254 if (np->desc_ver == DESC_VER_1) {
3255 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3256 } else {
3257 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3258 txreg = NVREG_TX_WM_DESC2_3_1000;
3259 else
3260 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3261 }
3262 writel(txreg, base + NvRegTxWatermark);
3263
Szymon Janc78aea4f2010-11-27 08:39:43 +00003264 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
Linus Torvalds1da177e2005-04-16 15:20:36 -07003265 base + NvRegMisc1);
3266 pci_push(base);
3267 writel(np->linkspeed, base + NvRegLinkSpeed);
3268 pci_push(base);
3269
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003270 pause_flags = 0;
3271 /* setup pause frame */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003272 if (np->duplex != 0) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003273 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003274 adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3275 lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003276
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003277 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003278 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003279 if (lpa_pause & LPA_PAUSE_CAP) {
3280 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3281 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3282 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3283 }
3284 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003285 case ADVERTISE_PAUSE_ASYM:
Szymon Janc78aea4f2010-11-27 08:39:43 +00003286 if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003287 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003288 break;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003289 case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
3290 if (lpa_pause & LPA_PAUSE_CAP) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003291 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3292 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3293 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3294 }
3295 if (lpa_pause == LPA_PAUSE_ASYM)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003296 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003297 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003298 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003299 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003300 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003301 }
3302 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003303 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003304
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003305 if (txrxFlags & NV_RESTART_TX)
3306 nv_start_tx(dev);
3307 if (txrxFlags & NV_RESTART_RX)
3308 nv_start_rx(dev);
3309
Linus Torvalds1da177e2005-04-16 15:20:36 -07003310 return retval;
3311}
3312
3313static void nv_linkchange(struct net_device *dev)
3314{
3315 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003316 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003317 netif_carrier_on(dev);
3318 printk(KERN_INFO "%s: link up.\n", dev->name);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003319 nv_txrx_gate(dev, false);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003320 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003321 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003322 } else {
3323 if (netif_carrier_ok(dev)) {
3324 netif_carrier_off(dev);
3325 printk(KERN_INFO "%s: link down.\n", dev->name);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003326 nv_txrx_gate(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003327 nv_stop_rx(dev);
3328 }
3329 }
3330}
3331
3332static void nv_link_irq(struct net_device *dev)
3333{
3334 u8 __iomem *base = get_hwbase(dev);
3335 u32 miistat;
3336
3337 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003338 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003339 dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
3340
3341 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3342 nv_linkchange(dev);
Joe Perches6b808582010-11-29 07:41:53 +00003343 netdev_dbg(dev, "link change notification done\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003344}
3345
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003346static void nv_msi_workaround(struct fe_priv *np)
3347{
3348
3349 /* Need to toggle the msi irq mask within the ethernet device,
3350 * otherwise, future interrupts will not be detected.
3351 */
3352 if (np->msi_flags & NV_MSI_ENABLED) {
3353 u8 __iomem *base = np->base;
3354
3355 writel(0, base + NvRegMSIIrqMask);
3356 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3357 }
3358}
3359
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003360static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3361{
3362 struct fe_priv *np = netdev_priv(dev);
3363
3364 if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3365 if (total_work > NV_DYNAMIC_THRESHOLD) {
3366 /* transition to poll based interrupts */
3367 np->quiet_count = 0;
3368 if (np->irqmask != NVREG_IRQMASK_CPU) {
3369 np->irqmask = NVREG_IRQMASK_CPU;
3370 return 1;
3371 }
3372 } else {
3373 if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3374 np->quiet_count++;
3375 } else {
3376 /* reached a period of low activity, switch
3377 to per tx/rx packet interrupts */
3378 if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3379 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3380 return 1;
3381 }
3382 }
3383 }
3384 }
3385 return 0;
3386}
3387
David Howells7d12e782006-10-05 14:55:46 +01003388static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003389{
3390 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003391 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003392 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003393
Joe Perches6b808582010-11-29 07:41:53 +00003394 netdev_dbg(dev, "%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003395
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003396 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3397 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003398 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003399 } else {
3400 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003401 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003402 }
Joe Perches6b808582010-11-29 07:41:53 +00003403 netdev_dbg(dev, "irq: %08x\n", np->events);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003404 if (!(np->events & np->irqmask))
3405 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003406
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003407 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003408
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003409 if (napi_schedule_prep(&np->napi)) {
3410 /*
3411 * Disable further irq's (msix not enabled with napi)
3412 */
3413 writel(0, base + NvRegIrqMask);
3414 __napi_schedule(&np->napi);
3415 }
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003416
Joe Perches6b808582010-11-29 07:41:53 +00003417 netdev_dbg(dev, "%s: completed\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003418
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003419 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003420}
3421
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003422/**
3423 * All _optimized functions are used to help increase performance
3424 * (reduce CPU and increase throughput). They use descripter version 3,
3425 * compiler directives, and reduce memory accesses.
3426 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003427static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3428{
3429 struct net_device *dev = (struct net_device *) data;
3430 struct fe_priv *np = netdev_priv(dev);
3431 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003432
Joe Perches6b808582010-11-29 07:41:53 +00003433 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003434
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003435 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3436 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003437 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003438 } else {
3439 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003440 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003441 }
Joe Perches6b808582010-11-29 07:41:53 +00003442 netdev_dbg(dev, "irq: %08x\n", np->events);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003443 if (!(np->events & np->irqmask))
3444 return IRQ_NONE;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003445
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003446 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003447
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003448 if (napi_schedule_prep(&np->napi)) {
3449 /*
3450 * Disable further irq's (msix not enabled with napi)
3451 */
3452 writel(0, base + NvRegIrqMask);
3453 __napi_schedule(&np->napi);
3454 }
Joe Perches6b808582010-11-29 07:41:53 +00003455 netdev_dbg(dev, "%s: completed\n", __func__);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003456
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003457 return IRQ_HANDLED;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003458}
3459
David Howells7d12e782006-10-05 14:55:46 +01003460static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003461{
3462 struct net_device *dev = (struct net_device *) data;
3463 struct fe_priv *np = netdev_priv(dev);
3464 u8 __iomem *base = get_hwbase(dev);
3465 u32 events;
3466 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003467 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003468
Joe Perches6b808582010-11-29 07:41:53 +00003469 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003470
Szymon Janc78aea4f2010-11-27 08:39:43 +00003471 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003472 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
3473 writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
Joe Perches6b808582010-11-29 07:41:53 +00003474 netdev_dbg(dev, "tx irq: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003475 if (!(events & np->irqmask))
3476 break;
3477
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003478 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003479 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003480 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003481
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003482 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003483 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003484 /* disable interrupts on the nic */
3485 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3486 pci_push(base);
3487
3488 if (!np->in_shutdown) {
3489 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3490 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3491 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003492 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003493 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003494 break;
3495 }
3496
3497 }
Joe Perches6b808582010-11-29 07:41:53 +00003498 netdev_dbg(dev, "%s: completed\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003499
3500 return IRQ_RETVAL(i);
3501}
3502
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003503static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003504{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003505 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3506 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003507 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003508 unsigned long flags;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003509 int retcode;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003510 int rx_count, tx_work = 0, rx_work = 0;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003511
stephen hemminger81a2e362010-04-28 08:25:28 +00003512 do {
3513 if (!nv_optimized(np)) {
3514 spin_lock_irqsave(&np->lock, flags);
3515 tx_work += nv_tx_done(dev, np->tx_ring_size);
3516 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003517
Tom Herbertd951f722010-05-05 18:15:21 +00003518 rx_count = nv_rx_process(dev, budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003519 retcode = nv_alloc_rx(dev);
3520 } else {
3521 spin_lock_irqsave(&np->lock, flags);
3522 tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
3523 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003524
Tom Herbertd951f722010-05-05 18:15:21 +00003525 rx_count = nv_rx_process_optimized(dev,
3526 budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003527 retcode = nv_alloc_rx_optimized(dev);
3528 }
3529 } while (retcode == 0 &&
3530 rx_count > 0 && (rx_work += rx_count) < budget);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003531
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003532 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003533 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003534 if (!np->in_shutdown)
3535 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003536 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003537 }
3538
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003539 nv_change_interrupt_mode(dev, tx_work + rx_work);
3540
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003541 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3542 spin_lock_irqsave(&np->lock, flags);
3543 nv_link_irq(dev);
3544 spin_unlock_irqrestore(&np->lock, flags);
3545 }
3546 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3547 spin_lock_irqsave(&np->lock, flags);
3548 nv_linkchange(dev);
3549 spin_unlock_irqrestore(&np->lock, flags);
3550 np->link_timeout = jiffies + LINK_TIMEOUT;
3551 }
3552 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3553 spin_lock_irqsave(&np->lock, flags);
3554 if (!np->in_shutdown) {
3555 np->nic_poll_irq = np->irqmask;
3556 np->recover_error = 1;
3557 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3558 }
3559 spin_unlock_irqrestore(&np->lock, flags);
David S. Miller6c2da9c2009-04-09 01:09:33 -07003560 napi_complete(napi);
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003561 return rx_work;
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003562 }
3563
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003564 if (rx_work < budget) {
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003565 /* re-enable interrupts
3566 (msix not enabled in napi) */
David S. Miller6c2da9c2009-04-09 01:09:33 -07003567 napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003568
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003569 writel(np->irqmask, base + NvRegIrqMask);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003570 }
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003571 return rx_work;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003572}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003573
David Howells7d12e782006-10-05 14:55:46 +01003574static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003575{
3576 struct net_device *dev = (struct net_device *) data;
3577 struct fe_priv *np = netdev_priv(dev);
3578 u8 __iomem *base = get_hwbase(dev);
3579 u32 events;
3580 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003581 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003582
Joe Perches6b808582010-11-29 07:41:53 +00003583 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003584
Szymon Janc78aea4f2010-11-27 08:39:43 +00003585 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003586 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3587 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
Joe Perches6b808582010-11-29 07:41:53 +00003588 netdev_dbg(dev, "rx irq: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003589 if (!(events & np->irqmask))
3590 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003591
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003592 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003593 if (unlikely(nv_alloc_rx_optimized(dev))) {
3594 spin_lock_irqsave(&np->lock, flags);
3595 if (!np->in_shutdown)
3596 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3597 spin_unlock_irqrestore(&np->lock, flags);
3598 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003599 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003600
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003601 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003602 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003603 /* disable interrupts on the nic */
3604 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3605 pci_push(base);
3606
3607 if (!np->in_shutdown) {
3608 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3609 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3610 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003611 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003612 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003613 break;
3614 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003615 }
Joe Perches6b808582010-11-29 07:41:53 +00003616 netdev_dbg(dev, "%s: completed\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003617
3618 return IRQ_RETVAL(i);
3619}
3620
David Howells7d12e782006-10-05 14:55:46 +01003621static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003622{
3623 struct net_device *dev = (struct net_device *) data;
3624 struct fe_priv *np = netdev_priv(dev);
3625 u8 __iomem *base = get_hwbase(dev);
3626 u32 events;
3627 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003628 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003629
Joe Perches6b808582010-11-29 07:41:53 +00003630 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003631
Szymon Janc78aea4f2010-11-27 08:39:43 +00003632 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003633 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
3634 writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
Joe Perches6b808582010-11-29 07:41:53 +00003635 netdev_dbg(dev, "irq: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003636 if (!(events & np->irqmask))
3637 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003638
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003639 /* check tx in case we reached max loop limit in tx isr */
3640 spin_lock_irqsave(&np->lock, flags);
3641 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3642 spin_unlock_irqrestore(&np->lock, flags);
3643
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003644 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003645 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003646 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003647 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003648 }
3649 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003650 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003651 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003652 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003653 np->link_timeout = jiffies + LINK_TIMEOUT;
3654 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003655 if (events & NVREG_IRQ_RECOVER_ERROR) {
3656 spin_lock_irq(&np->lock);
3657 /* disable interrupts on the nic */
3658 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3659 pci_push(base);
3660
3661 if (!np->in_shutdown) {
3662 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3663 np->recover_error = 1;
3664 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3665 }
3666 spin_unlock_irq(&np->lock);
3667 break;
3668 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003669 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003670 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003671 /* disable interrupts on the nic */
3672 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3673 pci_push(base);
3674
3675 if (!np->in_shutdown) {
3676 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3677 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3678 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003679 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003680 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003681 break;
3682 }
3683
3684 }
Joe Perches6b808582010-11-29 07:41:53 +00003685 netdev_dbg(dev, "%s: completed\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003686
3687 return IRQ_RETVAL(i);
3688}
3689
David Howells7d12e782006-10-05 14:55:46 +01003690static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003691{
3692 struct net_device *dev = (struct net_device *) data;
3693 struct fe_priv *np = netdev_priv(dev);
3694 u8 __iomem *base = get_hwbase(dev);
3695 u32 events;
3696
Joe Perches6b808582010-11-29 07:41:53 +00003697 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003698
3699 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3700 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3701 writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
3702 } else {
3703 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3704 writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
3705 }
3706 pci_push(base);
Joe Perches6b808582010-11-29 07:41:53 +00003707 netdev_dbg(dev, "irq: %08x\n", events);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003708 if (!(events & NVREG_IRQ_TIMER))
3709 return IRQ_RETVAL(0);
3710
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003711 nv_msi_workaround(np);
3712
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003713 spin_lock(&np->lock);
3714 np->intr_test = 1;
3715 spin_unlock(&np->lock);
3716
Joe Perches6b808582010-11-29 07:41:53 +00003717 netdev_dbg(dev, "%s: completed\n", __func__);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003718
3719 return IRQ_RETVAL(1);
3720}
3721
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003722static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3723{
3724 u8 __iomem *base = get_hwbase(dev);
3725 int i;
3726 u32 msixmap = 0;
3727
3728 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3729 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3730 * the remaining 8 interrupts.
3731 */
3732 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003733 if ((irqmask >> i) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003734 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003735 }
3736 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3737
3738 msixmap = 0;
3739 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003740 if ((irqmask >> (i + 8)) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003741 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003742 }
3743 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3744}
3745
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003746static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003747{
3748 struct fe_priv *np = get_nvpriv(dev);
3749 u8 __iomem *base = get_hwbase(dev);
3750 int ret = 1;
3751 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003752 irqreturn_t (*handler)(int foo, void *data);
3753
3754 if (intr_test) {
3755 handler = nv_nic_irq_test;
3756 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003757 if (nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003758 handler = nv_nic_irq_optimized;
3759 else
3760 handler = nv_nic_irq;
3761 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003762
3763 if (np->msi_flags & NV_MSI_X_CAPABLE) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003764 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003765 np->msi_x_entry[i].entry = i;
Szymon Janc34cf97e2010-11-27 08:39:46 +00003766 ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
3767 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003768 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003769 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003770 /* Request irq for rx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003771 sprintf(np->name_rx, "%s-rx", dev->name);
3772 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003773 nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003774 printk(KERN_INFO "forcedeth: request_irq failed for rx %d\n", ret);
3775 pci_disable_msix(np->pci_dev);
3776 np->msi_flags &= ~NV_MSI_X_ENABLED;
3777 goto out_err;
3778 }
3779 /* Request irq for tx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003780 sprintf(np->name_tx, "%s-tx", dev->name);
3781 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003782 nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003783 printk(KERN_INFO "forcedeth: request_irq failed for tx %d\n", ret);
3784 pci_disable_msix(np->pci_dev);
3785 np->msi_flags &= ~NV_MSI_X_ENABLED;
3786 goto out_free_rx;
3787 }
3788 /* Request irq for link and timer handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003789 sprintf(np->name_other, "%s-other", dev->name);
3790 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003791 nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003792 printk(KERN_INFO "forcedeth: request_irq failed for link %d\n", ret);
3793 pci_disable_msix(np->pci_dev);
3794 np->msi_flags &= ~NV_MSI_X_ENABLED;
3795 goto out_free_tx;
3796 }
3797 /* map interrupts to their respective vector */
3798 writel(0, base + NvRegMSIXMap0);
3799 writel(0, base + NvRegMSIXMap1);
3800 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3801 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3802 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3803 } else {
3804 /* Request irq for all interrupts */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003805 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003806 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
3807 pci_disable_msix(np->pci_dev);
3808 np->msi_flags &= ~NV_MSI_X_ENABLED;
3809 goto out_err;
3810 }
3811
3812 /* map interrupts to vector 0 */
3813 writel(0, base + NvRegMSIXMap0);
3814 writel(0, base + NvRegMSIXMap1);
3815 }
3816 }
3817 }
3818 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
Szymon Janc34cf97e2010-11-27 08:39:46 +00003819 ret = pci_enable_msi(np->pci_dev);
3820 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003821 np->msi_flags |= NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003822 dev->irq = np->pci_dev->irq;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003823 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003824 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
3825 pci_disable_msi(np->pci_dev);
3826 np->msi_flags &= ~NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003827 dev->irq = np->pci_dev->irq;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003828 goto out_err;
3829 }
3830
3831 /* map interrupts to vector 0 */
3832 writel(0, base + NvRegMSIMap0);
3833 writel(0, base + NvRegMSIMap1);
3834 /* enable msi vector 0 */
3835 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3836 }
3837 }
3838 if (ret != 0) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003839 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003840 goto out_err;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003841
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003842 }
3843
3844 return 0;
3845out_free_tx:
3846 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
3847out_free_rx:
3848 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
3849out_err:
3850 return 1;
3851}
3852
3853static void nv_free_irq(struct net_device *dev)
3854{
3855 struct fe_priv *np = get_nvpriv(dev);
3856 int i;
3857
3858 if (np->msi_flags & NV_MSI_X_ENABLED) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003859 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003860 free_irq(np->msi_x_entry[i].vector, dev);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003861 pci_disable_msix(np->pci_dev);
3862 np->msi_flags &= ~NV_MSI_X_ENABLED;
3863 } else {
3864 free_irq(np->pci_dev->irq, dev);
3865 if (np->msi_flags & NV_MSI_ENABLED) {
3866 pci_disable_msi(np->pci_dev);
3867 np->msi_flags &= ~NV_MSI_ENABLED;
3868 }
3869 }
3870}
3871
Linus Torvalds1da177e2005-04-16 15:20:36 -07003872static void nv_do_nic_poll(unsigned long data)
3873{
3874 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003875 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003876 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003877 u32 mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003878
Linus Torvalds1da177e2005-04-16 15:20:36 -07003879 /*
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003880 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07003881 * reenable interrupts on the nic, we have to do this before calling
3882 * nv_nic_irq because that may decide to do otherwise
3883 */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003884
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003885 if (!using_multi_irqs(dev)) {
3886 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003887 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003888 else
Manfred Spraula7475902007-10-17 21:52:33 +02003889 disable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003890 mask = np->irqmask;
3891 } else {
3892 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003893 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003894 mask |= NVREG_IRQ_RX_ALL;
3895 }
3896 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003897 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003898 mask |= NVREG_IRQ_TX_ALL;
3899 }
3900 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003901 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003902 mask |= NVREG_IRQ_OTHER;
3903 }
3904 }
Manfred Spraula7475902007-10-17 21:52:33 +02003905 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
3906
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003907 if (np->recover_error) {
3908 np->recover_error = 0;
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003909 printk(KERN_INFO "%s: MAC in recoverable error state\n", dev->name);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003910 if (netif_running(dev)) {
3911 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003912 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003913 spin_lock(&np->lock);
3914 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003915 nv_stop_rxtx(dev);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003916 if (np->driver_data & DEV_HAS_POWER_CNTRL)
3917 nv_mac_reset(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003918 nv_txrx_reset(dev);
3919 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003920 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003921 /* reinit driver view of the rx queue */
3922 set_bufsize(dev);
3923 if (nv_init_ring(dev)) {
3924 if (!np->in_shutdown)
3925 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3926 }
3927 /* reinit nic view of the rx queue */
3928 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3929 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00003930 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003931 base + NvRegRingSizes);
3932 pci_push(base);
3933 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
3934 pci_push(base);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003935 /* clear interrupts */
3936 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3937 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3938 else
3939 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003940
3941 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003942 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003943 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003944 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003945 netif_tx_unlock_bh(dev);
3946 }
3947 }
3948
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003949 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003950 pci_push(base);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003951
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003952 if (!using_multi_irqs(dev)) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003953 np->nic_poll_irq = 0;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003954 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05003955 nv_nic_irq_optimized(0, dev);
3956 else
3957 nv_nic_irq(0, dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003958 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003959 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003960 else
Manfred Spraula7475902007-10-17 21:52:33 +02003961 enable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003962 } else {
3963 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003964 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003965 nv_nic_irq_rx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003966 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003967 }
3968 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003969 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003970 nv_nic_irq_tx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003971 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003972 }
3973 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003974 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
David Howells7d12e782006-10-05 14:55:46 +01003975 nv_nic_irq_other(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003976 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003977 }
3978 }
Yinghai Lu79d30a52009-02-06 01:30:01 -08003979
Linus Torvalds1da177e2005-04-16 15:20:36 -07003980}
3981
Michal Schmidt2918c352005-05-12 19:42:06 -04003982#ifdef CONFIG_NET_POLL_CONTROLLER
3983static void nv_poll_controller(struct net_device *dev)
3984{
3985 nv_do_nic_poll((unsigned long) dev);
3986}
3987#endif
3988
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003989static void nv_do_stats_poll(unsigned long data)
3990{
3991 struct net_device *dev = (struct net_device *) data;
3992 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003993
Ayaz Abdulla57fff692007-01-23 12:27:00 -05003994 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003995
3996 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00003997 mod_timer(&np->stats_poll,
3998 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003999}
4000
Linus Torvalds1da177e2005-04-16 15:20:36 -07004001static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
4002{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004003 struct fe_priv *np = netdev_priv(dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04004004 strcpy(info->driver, DRV_NAME);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004005 strcpy(info->version, FORCEDETH_VERSION);
4006 strcpy(info->bus_info, pci_name(np->pci_dev));
4007}
4008
4009static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4010{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004011 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004012 wolinfo->supported = WAKE_MAGIC;
4013
4014 spin_lock_irq(&np->lock);
4015 if (np->wolenabled)
4016 wolinfo->wolopts = WAKE_MAGIC;
4017 spin_unlock_irq(&np->lock);
4018}
4019
4020static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4021{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004022 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004023 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004024 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004025
Linus Torvalds1da177e2005-04-16 15:20:36 -07004026 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004027 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004028 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004029 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004030 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004031 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004032 if (netif_running(dev)) {
4033 spin_lock_irq(&np->lock);
4034 writel(flags, base + NvRegWakeUpFlags);
4035 spin_unlock_irq(&np->lock);
4036 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004037 return 0;
4038}
4039
4040static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4041{
4042 struct fe_priv *np = netdev_priv(dev);
4043 int adv;
4044
4045 spin_lock_irq(&np->lock);
4046 ecmd->port = PORT_MII;
4047 if (!netif_running(dev)) {
4048 /* We do not track link speed / duplex setting if the
4049 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004050 if (nv_update_linkspeed(dev)) {
4051 if (!netif_carrier_ok(dev))
4052 netif_carrier_on(dev);
4053 } else {
4054 if (netif_carrier_ok(dev))
4055 netif_carrier_off(dev);
4056 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004057 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004058
4059 if (netif_carrier_ok(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004060 switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004061 case NVREG_LINKSPEED_10:
4062 ecmd->speed = SPEED_10;
4063 break;
4064 case NVREG_LINKSPEED_100:
4065 ecmd->speed = SPEED_100;
4066 break;
4067 case NVREG_LINKSPEED_1000:
4068 ecmd->speed = SPEED_1000;
4069 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004070 }
4071 ecmd->duplex = DUPLEX_HALF;
4072 if (np->duplex)
4073 ecmd->duplex = DUPLEX_FULL;
4074 } else {
4075 ecmd->speed = -1;
4076 ecmd->duplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004077 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004078
4079 ecmd->autoneg = np->autoneg;
4080
4081 ecmd->advertising = ADVERTISED_MII;
4082 if (np->autoneg) {
4083 ecmd->advertising |= ADVERTISED_Autoneg;
4084 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004085 if (adv & ADVERTISE_10HALF)
4086 ecmd->advertising |= ADVERTISED_10baseT_Half;
4087 if (adv & ADVERTISE_10FULL)
4088 ecmd->advertising |= ADVERTISED_10baseT_Full;
4089 if (adv & ADVERTISE_100HALF)
4090 ecmd->advertising |= ADVERTISED_100baseT_Half;
4091 if (adv & ADVERTISE_100FULL)
4092 ecmd->advertising |= ADVERTISED_100baseT_Full;
4093 if (np->gigabit == PHY_GIGABIT) {
4094 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4095 if (adv & ADVERTISE_1000FULL)
4096 ecmd->advertising |= ADVERTISED_1000baseT_Full;
4097 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004098 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004099 ecmd->supported = (SUPPORTED_Autoneg |
4100 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4101 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4102 SUPPORTED_MII);
4103 if (np->gigabit == PHY_GIGABIT)
4104 ecmd->supported |= SUPPORTED_1000baseT_Full;
4105
4106 ecmd->phy_address = np->phyaddr;
4107 ecmd->transceiver = XCVR_EXTERNAL;
4108
4109 /* ignore maxtxpkt, maxrxpkt for now */
4110 spin_unlock_irq(&np->lock);
4111 return 0;
4112}
4113
4114static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4115{
4116 struct fe_priv *np = netdev_priv(dev);
4117
4118 if (ecmd->port != PORT_MII)
4119 return -EINVAL;
4120 if (ecmd->transceiver != XCVR_EXTERNAL)
4121 return -EINVAL;
4122 if (ecmd->phy_address != np->phyaddr) {
4123 /* TODO: support switching between multiple phys. Should be
4124 * trivial, but not enabled due to lack of test hardware. */
4125 return -EINVAL;
4126 }
4127 if (ecmd->autoneg == AUTONEG_ENABLE) {
4128 u32 mask;
4129
4130 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4131 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4132 if (np->gigabit == PHY_GIGABIT)
4133 mask |= ADVERTISED_1000baseT_Full;
4134
4135 if ((ecmd->advertising & mask) == 0)
4136 return -EINVAL;
4137
4138 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4139 /* Note: autonegotiation disable, speed 1000 intentionally
4140 * forbidden - noone should need that. */
4141
4142 if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
4143 return -EINVAL;
4144 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4145 return -EINVAL;
4146 } else {
4147 return -EINVAL;
4148 }
4149
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004150 netif_carrier_off(dev);
4151 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004152 unsigned long flags;
4153
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004154 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004155 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004156 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004157 /* with plain spinlock lockdep complains */
4158 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004159 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004160 /* FIXME:
4161 * this can take some time, and interrupts are disabled
4162 * due to spin_lock_irqsave, but let's hope no daemon
4163 * is going to change the settings very often...
4164 * Worst case:
4165 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4166 * + some minor delays, which is up to a second approximately
4167 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004168 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004169 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004170 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004171 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004172 }
4173
Linus Torvalds1da177e2005-04-16 15:20:36 -07004174 if (ecmd->autoneg == AUTONEG_ENABLE) {
4175 int adv, bmcr;
4176
4177 np->autoneg = 1;
4178
4179 /* advertise only what has been requested */
4180 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004181 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004182 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4183 adv |= ADVERTISE_10HALF;
4184 if (ecmd->advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004185 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004186 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4187 adv |= ADVERTISE_100HALF;
4188 if (ecmd->advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004189 adv |= ADVERTISE_100FULL;
4190 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4191 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4192 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4193 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004194 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4195
4196 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004197 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004198 adv &= ~ADVERTISE_1000FULL;
4199 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4200 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004201 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004202 }
4203
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004204 if (netif_running(dev))
4205 printk(KERN_INFO "%s: link down.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004206 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004207 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4208 bmcr |= BMCR_ANENABLE;
4209 /* reset the phy in order for settings to stick,
4210 * and cause autoneg to start */
4211 if (phy_reset(dev, bmcr)) {
4212 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4213 return -EINVAL;
4214 }
4215 } else {
4216 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4217 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4218 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004219 } else {
4220 int adv, bmcr;
4221
4222 np->autoneg = 0;
4223
4224 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004225 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004226 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
4227 adv |= ADVERTISE_10HALF;
4228 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004229 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004230 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
4231 adv |= ADVERTISE_100HALF;
4232 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004233 adv |= ADVERTISE_100FULL;
4234 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4235 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisments but disable tx pause */
4236 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4237 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4238 }
4239 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4240 adv |= ADVERTISE_PAUSE_ASYM;
4241 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4242 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004243 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4244 np->fixed_mode = adv;
4245
4246 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004247 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004248 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004249 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004250 }
4251
4252 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004253 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4254 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004255 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004256 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004257 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004258 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004259 /* reset the phy in order for forced mode settings to stick */
4260 if (phy_reset(dev, bmcr)) {
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004261 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4262 return -EINVAL;
4263 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004264 } else {
4265 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4266 if (netif_running(dev)) {
4267 /* Wait a bit and then reconfigure the nic. */
4268 udelay(10);
4269 nv_linkchange(dev);
4270 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004271 }
4272 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004273
4274 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004275 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004276 nv_enable_irq(dev);
4277 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004278
4279 return 0;
4280}
4281
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004282#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004283
4284static int nv_get_regs_len(struct net_device *dev)
4285{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004286 struct fe_priv *np = netdev_priv(dev);
4287 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004288}
4289
4290static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4291{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004292 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004293 u8 __iomem *base = get_hwbase(dev);
4294 u32 *rbuf = buf;
4295 int i;
4296
4297 regs->version = FORCEDETH_REGS_VER;
4298 spin_lock_irq(&np->lock);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004299 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004300 rbuf[i] = readl(base + i*sizeof(u32));
4301 spin_unlock_irq(&np->lock);
4302}
4303
4304static int nv_nway_reset(struct net_device *dev)
4305{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004306 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004307 int ret;
4308
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004309 if (np->autoneg) {
4310 int bmcr;
4311
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004312 netif_carrier_off(dev);
4313 if (netif_running(dev)) {
4314 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004315 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004316 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004317 spin_lock(&np->lock);
4318 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004319 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004320 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004321 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004322 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004323 printk(KERN_INFO "%s: link down.\n", dev->name);
4324 }
4325
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004326 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004327 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4328 bmcr |= BMCR_ANENABLE;
4329 /* reset the phy in order for settings to stick*/
4330 if (phy_reset(dev, bmcr)) {
4331 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4332 return -EINVAL;
4333 }
4334 } else {
4335 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4336 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4337 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004338
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004339 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004340 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004341 nv_enable_irq(dev);
4342 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004343 ret = 0;
4344 } else {
4345 ret = -EINVAL;
4346 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004347
4348 return ret;
4349}
4350
Zachary Amsden0674d592006-06-04 02:51:38 -07004351static int nv_set_tso(struct net_device *dev, u32 value)
4352{
4353 struct fe_priv *np = netdev_priv(dev);
4354
4355 if ((np->driver_data & DEV_HAS_CHECKSUM))
4356 return ethtool_op_set_tso(dev, value);
4357 else
Ayaz Abdulla6a788142006-06-10 22:47:26 -04004358 return -EOPNOTSUPP;
Zachary Amsden0674d592006-06-04 02:51:38 -07004359}
Zachary Amsden0674d592006-06-04 02:51:38 -07004360
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004361static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4362{
4363 struct fe_priv *np = netdev_priv(dev);
4364
4365 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4366 ring->rx_mini_max_pending = 0;
4367 ring->rx_jumbo_max_pending = 0;
4368 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4369
4370 ring->rx_pending = np->rx_ring_size;
4371 ring->rx_mini_pending = 0;
4372 ring->rx_jumbo_pending = 0;
4373 ring->tx_pending = np->tx_ring_size;
4374}
4375
4376static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4377{
4378 struct fe_priv *np = netdev_priv(dev);
4379 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004380 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004381 dma_addr_t ring_addr;
4382
4383 if (ring->rx_pending < RX_RING_MIN ||
4384 ring->tx_pending < TX_RING_MIN ||
4385 ring->rx_mini_pending != 0 ||
4386 ring->rx_jumbo_pending != 0 ||
4387 (np->desc_ver == DESC_VER_1 &&
4388 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4389 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4390 (np->desc_ver != DESC_VER_1 &&
4391 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4392 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4393 return -EINVAL;
4394 }
4395
4396 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004397 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004398 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4399 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4400 &ring_addr);
4401 } else {
4402 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4403 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4404 &ring_addr);
4405 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004406 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4407 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4408 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004409 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004410 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004411 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004412 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4413 rxtx_ring, ring_addr);
4414 } else {
4415 if (rxtx_ring)
4416 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4417 rxtx_ring, ring_addr);
4418 }
Szymon Janc9b03b062010-11-27 08:39:44 +00004419
4420 kfree(rx_skbuff);
4421 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004422 goto exit;
4423 }
4424
4425 if (netif_running(dev)) {
4426 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004427 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004428 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004429 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004430 spin_lock(&np->lock);
4431 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004432 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004433 nv_txrx_reset(dev);
4434 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004435 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004436 /* delete queues */
4437 free_rings(dev);
4438 }
4439
4440 /* set new values */
4441 np->rx_ring_size = ring->rx_pending;
4442 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004443
4444 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004445 np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004446 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4447 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004448 np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004449 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4450 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00004451 np->rx_skb = (struct nv_skb_map *)rx_skbuff;
4452 np->tx_skb = (struct nv_skb_map *)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004453 np->ring_addr = ring_addr;
4454
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004455 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4456 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004457
4458 if (netif_running(dev)) {
4459 /* reinit driver view of the queues */
4460 set_bufsize(dev);
4461 if (nv_init_ring(dev)) {
4462 if (!np->in_shutdown)
4463 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4464 }
4465
4466 /* reinit nic view of the queues */
4467 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4468 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004469 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004470 base + NvRegRingSizes);
4471 pci_push(base);
4472 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4473 pci_push(base);
4474
4475 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004476 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004477 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004478 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004479 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004480 nv_napi_enable(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004481 nv_enable_irq(dev);
4482 }
4483 return 0;
4484exit:
4485 return -ENOMEM;
4486}
4487
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004488static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4489{
4490 struct fe_priv *np = netdev_priv(dev);
4491
4492 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4493 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4494 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4495}
4496
4497static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4498{
4499 struct fe_priv *np = netdev_priv(dev);
4500 int adv, bmcr;
4501
4502 if ((!np->autoneg && np->duplex == 0) ||
4503 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
4504 printk(KERN_INFO "%s: can not set pause settings when forced link is in half duplex.\n",
4505 dev->name);
4506 return -EINVAL;
4507 }
4508 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
4509 printk(KERN_INFO "%s: hardware does not support tx pause frames.\n", dev->name);
4510 return -EINVAL;
4511 }
4512
4513 netif_carrier_off(dev);
4514 if (netif_running(dev)) {
4515 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004516 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004517 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004518 spin_lock(&np->lock);
4519 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004520 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004521 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004522 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004523 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004524 }
4525
4526 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4527 if (pause->rx_pause)
4528 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4529 if (pause->tx_pause)
4530 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4531
4532 if (np->autoneg && pause->autoneg) {
4533 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4534
4535 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4536 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
4537 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4538 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4539 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4540 adv |= ADVERTISE_PAUSE_ASYM;
4541 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4542
4543 if (netif_running(dev))
4544 printk(KERN_INFO "%s: link down.\n", dev->name);
4545 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4546 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4547 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4548 } else {
4549 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4550 if (pause->rx_pause)
4551 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4552 if (pause->tx_pause)
4553 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4554
4555 if (!netif_running(dev))
4556 nv_update_linkspeed(dev);
4557 else
4558 nv_update_pause(dev, np->pause_flags);
4559 }
4560
4561 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004562 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004563 nv_enable_irq(dev);
4564 }
4565 return 0;
4566}
4567
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004568static u32 nv_get_rx_csum(struct net_device *dev)
4569{
4570 struct fe_priv *np = netdev_priv(dev);
Eric Dumazet807540b2010-09-23 05:40:09 +00004571 return np->rx_csum != 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004572}
4573
4574static int nv_set_rx_csum(struct net_device *dev, u32 data)
4575{
4576 struct fe_priv *np = netdev_priv(dev);
4577 u8 __iomem *base = get_hwbase(dev);
4578 int retcode = 0;
4579
4580 if (np->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004581 if (data) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004582 np->rx_csum = 1;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004583 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004584 } else {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004585 np->rx_csum = 0;
4586 /* vlan is dependent on rx checksum offload */
4587 if (!(np->vlanctl_bits & NVREG_VLANCONTROL_ENABLE))
4588 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004589 }
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004590 if (netif_running(dev)) {
4591 spin_lock_irq(&np->lock);
4592 writel(np->txrxctl_bits, base + NvRegTxRxControl);
4593 spin_unlock_irq(&np->lock);
4594 }
4595 } else {
4596 return -EINVAL;
4597 }
4598
4599 return retcode;
4600}
4601
4602static int nv_set_tx_csum(struct net_device *dev, u32 data)
4603{
4604 struct fe_priv *np = netdev_priv(dev);
4605
4606 if (np->driver_data & DEV_HAS_CHECKSUM)
Ayaz Abdullac1086cd2009-02-07 00:24:39 -08004607 return ethtool_op_set_tx_csum(dev, data);
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004608 else
4609 return -EOPNOTSUPP;
4610}
4611
4612static int nv_set_sg(struct net_device *dev, u32 data)
4613{
4614 struct fe_priv *np = netdev_priv(dev);
4615
4616 if (np->driver_data & DEV_HAS_CHECKSUM)
4617 return ethtool_op_set_sg(dev, data);
4618 else
4619 return -EOPNOTSUPP;
4620}
4621
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004622static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004623{
4624 struct fe_priv *np = netdev_priv(dev);
4625
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004626 switch (sset) {
4627 case ETH_SS_TEST:
4628 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4629 return NV_TEST_COUNT_EXTENDED;
4630 else
4631 return NV_TEST_COUNT_BASE;
4632 case ETH_SS_STATS:
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004633 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4634 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004635 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4636 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004637 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4638 return NV_DEV_STATISTICS_V1_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004639 else
4640 return 0;
4641 default:
4642 return -EOPNOTSUPP;
4643 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004644}
4645
4646static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4647{
4648 struct fe_priv *np = netdev_priv(dev);
4649
4650 /* update stats */
4651 nv_do_stats_poll((unsigned long)dev);
4652
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004653 memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004654}
4655
4656static int nv_link_test(struct net_device *dev)
4657{
4658 struct fe_priv *np = netdev_priv(dev);
4659 int mii_status;
4660
4661 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4662 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4663
4664 /* check phy link status */
4665 if (!(mii_status & BMSR_LSTATUS))
4666 return 0;
4667 else
4668 return 1;
4669}
4670
4671static int nv_register_test(struct net_device *dev)
4672{
4673 u8 __iomem *base = get_hwbase(dev);
4674 int i = 0;
4675 u32 orig_read, new_read;
4676
4677 do {
4678 orig_read = readl(base + nv_registers_test[i].reg);
4679
4680 /* xor with mask to toggle bits */
4681 orig_read ^= nv_registers_test[i].mask;
4682
4683 writel(orig_read, base + nv_registers_test[i].reg);
4684
4685 new_read = readl(base + nv_registers_test[i].reg);
4686
4687 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4688 return 0;
4689
4690 /* restore original value */
4691 orig_read ^= nv_registers_test[i].mask;
4692 writel(orig_read, base + nv_registers_test[i].reg);
4693
4694 } while (nv_registers_test[++i].reg != 0);
4695
4696 return 1;
4697}
4698
4699static int nv_interrupt_test(struct net_device *dev)
4700{
4701 struct fe_priv *np = netdev_priv(dev);
4702 u8 __iomem *base = get_hwbase(dev);
4703 int ret = 1;
4704 int testcnt;
4705 u32 save_msi_flags, save_poll_interval = 0;
4706
4707 if (netif_running(dev)) {
4708 /* free current irq */
4709 nv_free_irq(dev);
4710 save_poll_interval = readl(base+NvRegPollingInterval);
4711 }
4712
4713 /* flag to test interrupt handler */
4714 np->intr_test = 0;
4715
4716 /* setup test irq */
4717 save_msi_flags = np->msi_flags;
4718 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4719 np->msi_flags |= 0x001; /* setup 1 vector */
4720 if (nv_request_irq(dev, 1))
4721 return 0;
4722
4723 /* setup timer interrupt */
4724 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4725 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4726
4727 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4728
4729 /* wait for at least one interrupt */
4730 msleep(100);
4731
4732 spin_lock_irq(&np->lock);
4733
4734 /* flag should be set within ISR */
4735 testcnt = np->intr_test;
4736 if (!testcnt)
4737 ret = 2;
4738
4739 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4740 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4741 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4742 else
4743 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4744
4745 spin_unlock_irq(&np->lock);
4746
4747 nv_free_irq(dev);
4748
4749 np->msi_flags = save_msi_flags;
4750
4751 if (netif_running(dev)) {
4752 writel(save_poll_interval, base + NvRegPollingInterval);
4753 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4754 /* restore original irq */
4755 if (nv_request_irq(dev, 0))
4756 return 0;
4757 }
4758
4759 return ret;
4760}
4761
4762static int nv_loopback_test(struct net_device *dev)
4763{
4764 struct fe_priv *np = netdev_priv(dev);
4765 u8 __iomem *base = get_hwbase(dev);
4766 struct sk_buff *tx_skb, *rx_skb;
4767 dma_addr_t test_dma_addr;
4768 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004769 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004770 int len, i, pkt_len;
4771 u8 *pkt_data;
4772 u32 filter_flags = 0;
4773 u32 misc1_flags = 0;
4774 int ret = 1;
4775
4776 if (netif_running(dev)) {
4777 nv_disable_irq(dev);
4778 filter_flags = readl(base + NvRegPacketFilterFlags);
4779 misc1_flags = readl(base + NvRegMisc1);
4780 } else {
4781 nv_txrx_reset(dev);
4782 }
4783
4784 /* reinit driver view of the rx queue */
4785 set_bufsize(dev);
4786 nv_init_ring(dev);
4787
4788 /* setup hardware for loopback */
4789 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4790 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4791
4792 /* reinit nic view of the rx queue */
4793 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4794 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004795 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004796 base + NvRegRingSizes);
4797 pci_push(base);
4798
4799 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004800 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004801
4802 /* setup packet for tx */
4803 pkt_len = ETH_DATA_LEN;
4804 tx_skb = dev_alloc_skb(pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07004805 if (!tx_skb) {
4806 printk(KERN_ERR "dev_alloc_skb() failed during loopback test"
4807 " of %s\n", dev->name);
4808 ret = 0;
4809 goto out;
4810 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03004811 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4812 skb_tailroom(tx_skb),
4813 PCI_DMA_FROMDEVICE);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004814 pkt_data = skb_put(tx_skb, pkt_len);
4815 for (i = 0; i < pkt_len; i++)
4816 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004817
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004818 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004819 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4820 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004821 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00004822 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
4823 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004824 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004825 }
4826 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4827 pci_push(get_hwbase(dev));
4828
4829 msleep(500);
4830
4831 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004832 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004833 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004834 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
4835
4836 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004837 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004838 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
4839 }
4840
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004841 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004842 ret = 0;
4843 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004844 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004845 ret = 0;
4846 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004847 if (flags & NV_RX2_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004848 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004849 }
4850
4851 if (ret) {
4852 if (len != pkt_len) {
4853 ret = 0;
Joe Perches6b808582010-11-29 07:41:53 +00004854 netdev_dbg(dev, "loopback len mismatch %d vs %d\n",
4855 len, pkt_len);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004856 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004857 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004858 for (i = 0; i < pkt_len; i++) {
4859 if (rx_skb->data[i] != (u8)(i & 0xff)) {
4860 ret = 0;
Joe Perches6b808582010-11-29 07:41:53 +00004861 netdev_dbg(dev, "loopback pattern check failed on byte %d\n",
4862 i);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004863 break;
4864 }
4865 }
4866 }
4867 } else {
Joe Perches6b808582010-11-29 07:41:53 +00004868 netdev_dbg(dev, "loopback - did not receive test packet\n");
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004869 }
4870
Eric Dumazet73a37072009-06-17 21:17:59 +00004871 pci_unmap_single(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07004872 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004873 PCI_DMA_TODEVICE);
4874 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07004875 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004876 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004877 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004878 nv_txrx_reset(dev);
4879 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004880 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004881
4882 if (netif_running(dev)) {
4883 writel(misc1_flags, base + NvRegMisc1);
4884 writel(filter_flags, base + NvRegPacketFilterFlags);
4885 nv_enable_irq(dev);
4886 }
4887
4888 return ret;
4889}
4890
4891static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
4892{
4893 struct fe_priv *np = netdev_priv(dev);
4894 u8 __iomem *base = get_hwbase(dev);
4895 int result;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004896 memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004897
4898 if (!nv_link_test(dev)) {
4899 test->flags |= ETH_TEST_FL_FAILED;
4900 buffer[0] = 1;
4901 }
4902
4903 if (test->flags & ETH_TEST_FL_OFFLINE) {
4904 if (netif_running(dev)) {
4905 netif_stop_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004906 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004907 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004908 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004909 spin_lock_irq(&np->lock);
4910 nv_disable_hw_interrupts(dev, np->irqmask);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004911 if (!(np->msi_flags & NV_MSI_X_ENABLED))
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004912 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004913 else
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004914 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004915 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004916 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004917 nv_txrx_reset(dev);
4918 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004919 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004920 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004921 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004922 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004923 }
4924
4925 if (!nv_register_test(dev)) {
4926 test->flags |= ETH_TEST_FL_FAILED;
4927 buffer[1] = 1;
4928 }
4929
4930 result = nv_interrupt_test(dev);
4931 if (result != 1) {
4932 test->flags |= ETH_TEST_FL_FAILED;
4933 buffer[2] = 1;
4934 }
4935 if (result == 0) {
4936 /* bail out */
4937 return;
4938 }
4939
4940 if (!nv_loopback_test(dev)) {
4941 test->flags |= ETH_TEST_FL_FAILED;
4942 buffer[3] = 1;
4943 }
4944
4945 if (netif_running(dev)) {
4946 /* reinit driver view of the rx queue */
4947 set_bufsize(dev);
4948 if (nv_init_ring(dev)) {
4949 if (!np->in_shutdown)
4950 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4951 }
4952 /* reinit nic view of the rx queue */
4953 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4954 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004955 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004956 base + NvRegRingSizes);
4957 pci_push(base);
4958 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4959 pci_push(base);
4960 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004961 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004962 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004963 nv_napi_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004964 nv_enable_hw_interrupts(dev, np->irqmask);
4965 }
4966 }
4967}
4968
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004969static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
4970{
4971 switch (stringset) {
4972 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004973 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004974 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004975 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004976 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004977 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004978 }
4979}
4980
Jeff Garzik7282d492006-09-13 14:30:00 -04004981static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004982 .get_drvinfo = nv_get_drvinfo,
4983 .get_link = ethtool_op_get_link,
4984 .get_wol = nv_get_wol,
4985 .set_wol = nv_set_wol,
4986 .get_settings = nv_get_settings,
4987 .set_settings = nv_set_settings,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004988 .get_regs_len = nv_get_regs_len,
4989 .get_regs = nv_get_regs,
4990 .nway_reset = nv_nway_reset,
Ayaz Abdulla6a788142006-06-10 22:47:26 -04004991 .set_tso = nv_set_tso,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004992 .get_ringparam = nv_get_ringparam,
4993 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004994 .get_pauseparam = nv_get_pauseparam,
4995 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004996 .get_rx_csum = nv_get_rx_csum,
4997 .set_rx_csum = nv_set_rx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004998 .set_tx_csum = nv_set_tx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004999 .set_sg = nv_set_sg,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005000 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005001 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005002 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005003 .self_test = nv_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005004};
5005
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005006static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
5007{
5008 struct fe_priv *np = get_nvpriv(dev);
5009
5010 spin_lock_irq(&np->lock);
5011
5012 /* save vlan group */
5013 np->vlangrp = grp;
5014
5015 if (grp) {
5016 /* enable vlan on MAC */
5017 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
5018 } else {
5019 /* disable vlan on MAC */
5020 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
5021 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
5022 }
5023
5024 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5025
5026 spin_unlock_irq(&np->lock);
Stephen Hemminger25805dc2007-06-01 09:44:01 -07005027}
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005028
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005029/* The mgmt unit and driver use a semaphore to access the phy during init */
5030static int nv_mgmt_acquire_sema(struct net_device *dev)
5031{
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005032 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005033 u8 __iomem *base = get_hwbase(dev);
5034 int i;
5035 u32 tx_ctrl, mgmt_sema;
5036
5037 for (i = 0; i < 10; i++) {
5038 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
5039 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
5040 break;
5041 msleep(500);
5042 }
5043
5044 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
5045 return 0;
5046
5047 for (i = 0; i < 2; i++) {
5048 tx_ctrl = readl(base + NvRegTransmitterControl);
5049 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
5050 writel(tx_ctrl, base + NvRegTransmitterControl);
5051
5052 /* verify that semaphore was acquired */
5053 tx_ctrl = readl(base + NvRegTransmitterControl);
5054 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005055 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
5056 np->mgmt_sema = 1;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005057 return 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005058 } else
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005059 udelay(50);
5060 }
5061
5062 return 0;
5063}
5064
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005065static void nv_mgmt_release_sema(struct net_device *dev)
5066{
5067 struct fe_priv *np = netdev_priv(dev);
5068 u8 __iomem *base = get_hwbase(dev);
5069 u32 tx_ctrl;
5070
5071 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
5072 if (np->mgmt_sema) {
5073 tx_ctrl = readl(base + NvRegTransmitterControl);
5074 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
5075 writel(tx_ctrl, base + NvRegTransmitterControl);
5076 }
5077 }
5078}
5079
5080
5081static int nv_mgmt_get_version(struct net_device *dev)
5082{
5083 struct fe_priv *np = netdev_priv(dev);
5084 u8 __iomem *base = get_hwbase(dev);
5085 u32 data_ready = readl(base + NvRegTransmitterControl);
5086 u32 data_ready2 = 0;
5087 unsigned long start;
5088 int ready = 0;
5089
5090 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
5091 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
5092 start = jiffies;
5093 while (time_before(jiffies, start + 5*HZ)) {
5094 data_ready2 = readl(base + NvRegTransmitterControl);
5095 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
5096 ready = 1;
5097 break;
5098 }
5099 schedule_timeout_uninterruptible(1);
5100 }
5101
5102 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
5103 return 0;
5104
5105 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
5106
5107 return 1;
5108}
5109
Linus Torvalds1da177e2005-04-16 15:20:36 -07005110static int nv_open(struct net_device *dev)
5111{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005112 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005113 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005114 int ret = 1;
5115 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005116 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005117
Joe Perches6b808582010-11-29 07:41:53 +00005118 netdev_dbg(dev, "%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005119
Ed Swierkcb52deb2008-12-01 12:24:43 +00005120 /* power up phy */
5121 mii_rw(dev, np->phyaddr, MII_BMCR,
5122 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5123
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005124 nv_txrx_gate(dev, false);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005125 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005126 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5127 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005128 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5129 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005130 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5131 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005132 writel(0, base + NvRegPacketFilterFlags);
5133
5134 writel(0, base + NvRegTransmitterControl);
5135 writel(0, base + NvRegReceiverControl);
5136
5137 writel(0, base + NvRegAdapterControl);
5138
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005139 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5140 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5141
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005142 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02005143 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005144 oom = nv_init_ring(dev);
5145
5146 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005147 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005148 nv_txrx_reset(dev);
5149 writel(0, base + NvRegUnknownSetupReg6);
5150
5151 np->in_shutdown = 0;
5152
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005153 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005154 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005155 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005156 base + NvRegRingSizes);
5157
Linus Torvalds1da177e2005-04-16 15:20:36 -07005158 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005159 if (np->desc_ver == DESC_VER_1)
5160 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5161 else
5162 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005163 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005164 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005165 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005166 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00005167 if (reg_delay(dev, NvRegUnknownSetupReg5,
5168 NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5169 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
5170 printk(KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005171
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005172 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005173 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005174 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005175
Linus Torvalds1da177e2005-04-16 15:20:36 -07005176 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5177 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5178 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005179 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005180
5181 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005182
5183 get_random_bytes(&low, sizeof(low));
5184 low &= NVREG_SLOTTIME_MASK;
5185 if (np->desc_ver == DESC_VER_1) {
5186 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5187 } else {
5188 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5189 /* setup legacy backoff */
5190 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5191 } else {
5192 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5193 nv_gear_backoff_reseed(dev);
5194 }
5195 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005196 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5197 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005198 if (poll_interval == -1) {
5199 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5200 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5201 else
5202 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005203 } else
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005204 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005205 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5206 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5207 base + NvRegAdapterControl);
5208 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005209 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005210 if (np->wolenabled)
5211 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005212
5213 i = readl(base + NvRegPowerState);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005214 if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005215 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5216
5217 pci_push(base);
5218 udelay(10);
5219 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5220
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005221 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005222 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005223 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005224 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5225 pci_push(base);
5226
Szymon Janc78aea4f2010-11-27 08:39:43 +00005227 if (nv_request_irq(dev, 0))
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005228 goto out_drain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005229
5230 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005231 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005232
5233 spin_lock_irq(&np->lock);
5234 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5235 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005236 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5237 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005238 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5239 /* One manual link speed update: Interrupts are enabled, future link
5240 * speed changes cause interrupts and are handled by nv_link_irq().
5241 */
5242 {
5243 u32 miistat;
5244 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005245 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005246 dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
5247 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005248 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5249 * to init hw */
5250 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005251 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005252 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005253 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005254 nv_napi_enable(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005255
Linus Torvalds1da177e2005-04-16 15:20:36 -07005256 if (ret) {
5257 netif_carrier_on(dev);
5258 } else {
Ed Swierkf7ab6972007-09-28 22:42:13 -07005259 printk(KERN_INFO "%s: no link during initialization.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005260 netif_carrier_off(dev);
5261 }
5262 if (oom)
5263 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005264
5265 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005266 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005267 mod_timer(&np->stats_poll,
5268 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005269
Linus Torvalds1da177e2005-04-16 15:20:36 -07005270 spin_unlock_irq(&np->lock);
5271
5272 return 0;
5273out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005274 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005275 return ret;
5276}
5277
5278static int nv_close(struct net_device *dev)
5279{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005280 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005281 u8 __iomem *base;
5282
5283 spin_lock_irq(&np->lock);
5284 np->in_shutdown = 1;
5285 spin_unlock_irq(&np->lock);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005286 nv_napi_disable(dev);
Manfred Spraula7475902007-10-17 21:52:33 +02005287 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005288
5289 del_timer_sync(&np->oom_kick);
5290 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005291 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005292
5293 netif_stop_queue(dev);
5294 spin_lock_irq(&np->lock);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005295 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005296 nv_txrx_reset(dev);
5297
5298 /* disable interrupts on the nic or we will lock up */
5299 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005300 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005301 pci_push(base);
5302 dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
5303
5304 spin_unlock_irq(&np->lock);
5305
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005306 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005307
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005308 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005309
Ed Swierk5a9a8e32009-06-02 00:19:52 -07005310 if (np->wolenabled || !phy_power_down) {
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005311 nv_txrx_gate(dev, false);
Tim Mann2cc49a52007-06-14 13:16:38 -07005312 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005313 nv_start_rx(dev);
Ed Swierkcb52deb2008-12-01 12:24:43 +00005314 } else {
5315 /* power down phy */
5316 mii_rw(dev, np->phyaddr, MII_BMCR,
5317 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005318 nv_txrx_gate(dev, true);
Tim Mann2cc49a52007-06-14 13:16:38 -07005319 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005320
5321 /* FIXME: power down nic */
5322
5323 return 0;
5324}
5325
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005326static const struct net_device_ops nv_netdev_ops = {
5327 .ndo_open = nv_open,
5328 .ndo_stop = nv_close,
5329 .ndo_get_stats = nv_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08005330 .ndo_start_xmit = nv_start_xmit,
5331 .ndo_tx_timeout = nv_tx_timeout,
5332 .ndo_change_mtu = nv_change_mtu,
5333 .ndo_validate_addr = eth_validate_addr,
5334 .ndo_set_mac_address = nv_set_mac_address,
5335 .ndo_set_multicast_list = nv_set_multicast,
5336 .ndo_vlan_rx_register = nv_vlan_rx_register,
5337#ifdef CONFIG_NET_POLL_CONTROLLER
5338 .ndo_poll_controller = nv_poll_controller,
5339#endif
5340};
5341
5342static const struct net_device_ops nv_netdev_ops_optimized = {
5343 .ndo_open = nv_open,
5344 .ndo_stop = nv_close,
5345 .ndo_get_stats = nv_get_stats,
5346 .ndo_start_xmit = nv_start_xmit_optimized,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005347 .ndo_tx_timeout = nv_tx_timeout,
5348 .ndo_change_mtu = nv_change_mtu,
5349 .ndo_validate_addr = eth_validate_addr,
5350 .ndo_set_mac_address = nv_set_mac_address,
5351 .ndo_set_multicast_list = nv_set_multicast,
5352 .ndo_vlan_rx_register = nv_vlan_rx_register,
5353#ifdef CONFIG_NET_POLL_CONTROLLER
5354 .ndo_poll_controller = nv_poll_controller,
5355#endif
5356};
5357
Linus Torvalds1da177e2005-04-16 15:20:36 -07005358static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5359{
5360 struct net_device *dev;
5361 struct fe_priv *np;
5362 unsigned long addr;
5363 u8 __iomem *base;
5364 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005365 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005366 u32 phystate_orig = 0, phystate;
5367 int phyinitialized = 0;
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005368 static int printed_version;
5369
5370 if (!printed_version++)
5371 printk(KERN_INFO "%s: Reverse Engineered nForce ethernet"
5372 " driver. Version %s.\n", DRV_NAME, FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005373
5374 dev = alloc_etherdev(sizeof(struct fe_priv));
5375 err = -ENOMEM;
5376 if (!dev)
5377 goto out;
5378
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005379 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005380 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005381 np->pci_dev = pci_dev;
5382 spin_lock_init(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005383 SET_NETDEV_DEV(dev, &pci_dev->dev);
5384
5385 init_timer(&np->oom_kick);
5386 np->oom_kick.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005387 np->oom_kick.function = nv_do_rx_refill; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005388 init_timer(&np->nic_poll);
5389 np->nic_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005390 np->nic_poll.function = nv_do_nic_poll; /* timer handler */
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005391 init_timer(&np->stats_poll);
5392 np->stats_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005393 np->stats_poll.function = nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005394
5395 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005396 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005397 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005398
5399 pci_set_master(pci_dev);
5400
5401 err = pci_request_regions(pci_dev, DRV_NAME);
5402 if (err < 0)
5403 goto out_disable;
5404
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005405 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005406 np->register_size = NV_PCI_REGSZ_VER3;
5407 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005408 np->register_size = NV_PCI_REGSZ_VER2;
5409 else
5410 np->register_size = NV_PCI_REGSZ_VER1;
5411
Linus Torvalds1da177e2005-04-16 15:20:36 -07005412 err = -EINVAL;
5413 addr = 0;
5414 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
Joe Perches6b808582010-11-29 07:41:53 +00005415 netdev_dbg(dev, "%s: resource %d start %p len %lld flags 0x%08lx\n",
5416 pci_name(pci_dev), i,
5417 (void *)(unsigned long)pci_resource_start(pci_dev, i),
5418 (long long)pci_resource_len(pci_dev, i),
5419 pci_resource_flags(pci_dev, i));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005420 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005421 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005422 addr = pci_resource_start(pci_dev, i);
5423 break;
5424 }
5425 }
5426 if (i == DEVICE_COUNT_RESOURCE) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005427 dev_printk(KERN_INFO, &pci_dev->dev,
5428 "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005429 goto out_relreg;
5430 }
5431
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005432 /* copy of driver data */
5433 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005434 /* copy of device id */
5435 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005436
Linus Torvalds1da177e2005-04-16 15:20:36 -07005437 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005438 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5439 /* packet format 3: supports 40-bit addressing */
5440 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005441 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005442 if (dma_64bit) {
Yang Hongyang6afd1422009-04-06 19:01:15 -07005443 if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005444 dev_printk(KERN_INFO, &pci_dev->dev,
5445 "64-bit DMA failed, using 32-bit addressing\n");
5446 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005447 dev->features |= NETIF_F_HIGHDMA;
Yang Hongyang6afd1422009-04-06 19:01:15 -07005448 if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005449 dev_printk(KERN_INFO, &pci_dev->dev,
5450 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005451 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005452 }
Manfred Spraulee733622005-07-31 18:32:26 +02005453 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5454 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005455 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005456 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005457 } else {
5458 /* original packet format */
5459 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005460 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005461 }
Manfred Spraulee733622005-07-31 18:32:26 +02005462
5463 np->pkt_limit = NV_PKTLIMIT_1;
5464 if (id->driver_data & DEV_HAS_LARGEDESC)
5465 np->pkt_limit = NV_PKTLIMIT_2;
5466
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005467 if (id->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04005468 np->rx_csum = 1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005469 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdullaedcfe5f2008-08-20 16:34:37 -07005470 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Ayaz Abdullafa454592006-01-05 22:45:45 -08005471 dev->features |= NETIF_F_TSO;
Tom Herbert53f224c2010-05-03 19:08:45 +00005472 dev->features |= NETIF_F_GRO;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005473 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005474
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005475 np->vlanctl_bits = 0;
5476 if (id->driver_data & DEV_HAS_VLAN) {
5477 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
5478 dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005479 }
5480
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005481 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005482 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5483 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5484 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005485 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005486 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005487
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005488
Linus Torvalds1da177e2005-04-16 15:20:36 -07005489 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005490 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005491 if (!np->base)
5492 goto out_relreg;
5493 dev->base_addr = (unsigned long)np->base;
Manfred Spraulee733622005-07-31 18:32:26 +02005494
Linus Torvalds1da177e2005-04-16 15:20:36 -07005495 dev->irq = pci_dev->irq;
Manfred Spraulee733622005-07-31 18:32:26 +02005496
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005497 np->rx_ring_size = RX_RING_DEFAULT;
5498 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005499
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005500 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02005501 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005502 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005503 &np->ring_addr);
5504 if (!np->rx_ring.orig)
5505 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005506 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005507 } else {
5508 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005509 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005510 &np->ring_addr);
5511 if (!np->rx_ring.ex)
5512 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005513 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005514 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005515 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5516 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005517 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005518 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005519
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005520 if (!nv_optimized(np))
Stephen Hemminger00829822008-11-20 20:14:53 -08005521 dev->netdev_ops = &nv_netdev_ops;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005522 else
Stephen Hemminger00829822008-11-20 20:14:53 -08005523 dev->netdev_ops = &nv_netdev_ops_optimized;
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005524
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005525 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005526 SET_ETHTOOL_OPS(dev, &ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005527 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5528
5529 pci_set_drvdata(pci_dev, dev);
5530
5531 /* read the mac address */
5532 base = get_hwbase(dev);
5533 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5534 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5535
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005536 /* check the workaround bit for correct mac address order */
5537 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005538 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005539 /* mac address is already in correct order */
5540 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5541 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5542 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5543 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5544 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5545 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005546 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5547 /* mac address is already in correct order */
5548 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5549 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5550 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5551 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5552 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5553 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5554 /*
5555 * Set orig mac address back to the reversed version.
5556 * This flag will be cleared during low power transition.
5557 * Therefore, we should always put back the reversed address.
5558 */
5559 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5560 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5561 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005562 } else {
5563 /* need to reverse mac address to correct order */
5564 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5565 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5566 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5567 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5568 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5569 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005570 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005571 printk(KERN_DEBUG "nv_probe: set workaround bit for reversed mac addr\n");
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005572 }
John W. Linvillec704b852005-09-12 10:48:56 -04005573 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005574
John W. Linvillec704b852005-09-12 10:48:56 -04005575 if (!is_valid_ether_addr(dev->perm_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005576 /*
5577 * Bad mac address. At least one bios sets the mac address
5578 * to 01:23:45:67:89:ab
5579 */
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005580 dev_printk(KERN_ERR, &pci_dev->dev,
Johannes Berge1749612008-10-27 15:59:26 -07005581 "Invalid Mac address detected: %pM\n",
Szymon Janc78aea4f2010-11-27 08:39:43 +00005582 dev->dev_addr);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005583 dev_printk(KERN_ERR, &pci_dev->dev,
5584 "Please complain to your hardware vendor. Switching to a random MAC.\n");
Stanislav O. Bezzubtsev655a6592009-11-15 21:17:02 -08005585 random_ether_addr(dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005586 }
5587
Joe Perches6b808582010-11-29 07:41:53 +00005588 netdev_dbg(dev, "%s: MAC Address %pM\n",
5589 pci_name(pci_dev), dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005590
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005591 /* set mac address */
5592 nv_copy_mac_to_hw(dev);
5593
Tobias Diedrich9a60a822008-06-01 00:54:42 +02005594 /* Workaround current PCI init glitch: wakeup bits aren't
5595 * being set from PCI PM capability.
5596 */
5597 device_init_wakeup(&pci_dev->dev, 1);
5598
Linus Torvalds1da177e2005-04-16 15:20:36 -07005599 /* disable WOL */
5600 writel(0, base + NvRegWakeUpFlags);
5601 np->wolenabled = 0;
5602
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005603 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005604
5605 /* take phy and nic out of low power mode */
5606 powerstate = readl(base + NvRegPowerState2);
5607 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005608 if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
Auke Kok44c10132007-06-08 15:46:36 -07005609 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005610 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5611 writel(powerstate, base + NvRegPowerState2);
5612 }
5613
Szymon Janc78aea4f2010-11-27 08:39:43 +00005614 if (np->desc_ver == DESC_VER_1)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005615 np->tx_flags = NV_TX_VALID;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005616 else
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005617 np->tx_flags = NV_TX2_VALID;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005618
5619 np->msi_flags = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005620 if ((id->driver_data & DEV_HAS_MSI) && msi)
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005621 np->msi_flags |= NV_MSI_CAPABLE;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005622
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005623 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5624 /* msix has had reported issues when modifying irqmask
5625 as in the case of napi, therefore, disable for now
5626 */
David S. Miller0a127612010-05-03 23:33:05 -07005627#if 0
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005628 np->msi_flags |= NV_MSI_X_CAPABLE;
5629#endif
5630 }
5631
5632 if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005633 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005634 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5635 np->msi_flags |= 0x0001;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005636 } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5637 !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5638 /* start off in throughput mode */
5639 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5640 /* remove support for msix mode */
5641 np->msi_flags &= ~NV_MSI_X_CAPABLE;
5642 } else {
5643 optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5644 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5645 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5646 np->msi_flags |= 0x0003;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005647 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005648
Linus Torvalds1da177e2005-04-16 15:20:36 -07005649 if (id->driver_data & DEV_NEED_TIMERIRQ)
5650 np->irqmask |= NVREG_IRQ_TIMER;
5651 if (id->driver_data & DEV_NEED_LINKTIMER) {
5652 dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
5653 np->need_linktimer = 1;
5654 np->link_timeout = jiffies + LINK_TIMEOUT;
5655 } else {
5656 dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
5657 np->need_linktimer = 0;
5658 }
5659
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005660 /* Limit the number of tx's outstanding for hw bug */
5661 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5662 np->tx_limit = 1;
Ayaz Abdulla5c659322010-04-13 18:49:51 -07005663 if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005664 pci_dev->revision >= 0xA2)
5665 np->tx_limit = 0;
5666 }
5667
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005668 /* clear phy state and temporarily halt phy interrupts */
5669 writel(0, base + NvRegMIIMask);
5670 phystate = readl(base + NvRegAdapterControl);
5671 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5672 phystate_orig = 1;
5673 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5674 writel(phystate, base + NvRegAdapterControl);
5675 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005676 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005677
5678 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005679 /* management unit running on the mac? */
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005680 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5681 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5682 nv_mgmt_acquire_sema(dev) &&
5683 nv_mgmt_get_version(dev)) {
5684 np->mac_in_use = 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005685 if (np->mgmt_version > 0)
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005686 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005687 dprintk(KERN_INFO "%s: mgmt unit is running. mac in use %x.\n",
5688 pci_name(pci_dev), np->mac_in_use);
5689 /* management unit setup the phy already? */
5690 if (np->mac_in_use &&
5691 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5692 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5693 /* phy is inited by mgmt unit */
5694 phyinitialized = 1;
5695 dprintk(KERN_INFO "%s: Phy already initialized by mgmt unit.\n",
5696 pci_name(pci_dev));
5697 } else {
5698 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005699 }
5700 }
5701 }
5702
Linus Torvalds1da177e2005-04-16 15:20:36 -07005703 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005704 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005705 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005706 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005707
5708 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005709 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005710 spin_unlock_irq(&np->lock);
5711 if (id1 < 0 || id1 == 0xffff)
5712 continue;
5713 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005714 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005715 spin_unlock_irq(&np->lock);
5716 if (id2 < 0 || id2 == 0xffff)
5717 continue;
5718
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005719 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005720 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5721 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
Joe Perches6b808582010-11-29 07:41:53 +00005722 netdev_dbg(dev, "%s: %s: Found PHY %04x:%04x at address %d\n",
5723 pci_name(pci_dev), __func__, id1, id2, phyaddr);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005724 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005725 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005726
5727 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5728 if (np->phy_oui == PHY_OUI_REALTEK2)
5729 np->phy_oui = PHY_OUI_REALTEK;
5730 /* Setup phy revision for Realtek */
5731 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5732 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5733
Linus Torvalds1da177e2005-04-16 15:20:36 -07005734 break;
5735 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005736 if (i == 33) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005737 dev_printk(KERN_INFO, &pci_dev->dev,
5738 "open: Could not find a valid PHY.\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005739 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005740 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005741
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005742 if (!phyinitialized) {
5743 /* reset it */
5744 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005745 } else {
5746 /* see if it is a gigabit phy */
5747 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005748 if (mii_status & PHY_GIGABIT)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005749 np->gigabit = PHY_GIGABIT;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005750 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005751
5752 /* set default link speed settings */
5753 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5754 np->duplex = 0;
5755 np->autoneg = 1;
5756
5757 err = register_netdev(dev);
5758 if (err) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005759 dev_printk(KERN_INFO, &pci_dev->dev,
5760 "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005761 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005762 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005763
5764 dev_printk(KERN_INFO, &pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, "
5765 "addr %2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x\n",
5766 dev->name,
5767 np->phy_oui,
5768 np->phyaddr,
5769 dev->dev_addr[0],
5770 dev->dev_addr[1],
5771 dev->dev_addr[2],
5772 dev->dev_addr[3],
5773 dev->dev_addr[4],
5774 dev->dev_addr[5]);
5775
5776 dev_printk(KERN_INFO, &pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
Szymon Janc78aea4f2010-11-27 08:39:43 +00005777 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
5778 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
5779 "csum " : "",
5780 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
5781 "vlan " : "",
5782 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
5783 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
5784 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
5785 np->gigabit == PHY_GIGABIT ? "gbit " : "",
5786 np->need_linktimer ? "lnktim " : "",
5787 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
5788 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
5789 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005790
5791 return 0;
5792
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005793out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005794 if (phystate_orig)
5795 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005796 pci_set_drvdata(pci_dev, NULL);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005797out_freering:
5798 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005799out_unmap:
5800 iounmap(get_hwbase(dev));
5801out_relreg:
5802 pci_release_regions(pci_dev);
5803out_disable:
5804 pci_disable_device(pci_dev);
5805out_free:
5806 free_netdev(dev);
5807out:
5808 return err;
5809}
5810
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005811static void nv_restore_phy(struct net_device *dev)
5812{
5813 struct fe_priv *np = netdev_priv(dev);
5814 u16 phy_reserved, mii_control;
5815
5816 if (np->phy_oui == PHY_OUI_REALTEK &&
5817 np->phy_model == PHY_MODEL_REALTEK_8201 &&
5818 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
5819 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
5820 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
5821 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
5822 phy_reserved |= PHY_REALTEK_INIT8;
5823 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
5824 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
5825
5826 /* restart auto negotiation */
5827 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
5828 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
5829 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
5830 }
5831}
5832
Yinghai Luf55c21f2008-09-13 13:10:31 -07005833static void nv_restore_mac_addr(struct pci_dev *pci_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005834{
5835 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005836 struct fe_priv *np = netdev_priv(dev);
5837 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005838
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005839 /* special op: write back the misordered MAC address - otherwise
5840 * the next nv_probe would see a wrong address.
5841 */
5842 writel(np->orig_mac[0], base + NvRegMacAddrA);
5843 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08005844 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
5845 base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005846}
5847
5848static void __devexit nv_remove(struct pci_dev *pci_dev)
5849{
5850 struct net_device *dev = pci_get_drvdata(pci_dev);
5851
5852 unregister_netdev(dev);
5853
5854 nv_restore_mac_addr(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005855
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005856 /* restore any phy related changes */
5857 nv_restore_phy(dev);
5858
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005859 nv_mgmt_release_sema(dev);
5860
Linus Torvalds1da177e2005-04-16 15:20:36 -07005861 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005862 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005863 iounmap(get_hwbase(dev));
5864 pci_release_regions(pci_dev);
5865 pci_disable_device(pci_dev);
5866 free_netdev(dev);
5867 pci_set_drvdata(pci_dev, NULL);
5868}
5869
Francois Romieua1893172006-10-10 14:33:27 -07005870#ifdef CONFIG_PM
5871static int nv_suspend(struct pci_dev *pdev, pm_message_t state)
5872{
5873 struct net_device *dev = pci_get_drvdata(pdev);
5874 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005875 u8 __iomem *base = get_hwbase(dev);
5876 int i;
Francois Romieua1893172006-10-10 14:33:27 -07005877
Tobias Diedrich25d90812008-05-18 15:04:29 +02005878 if (netif_running(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00005879 /* Gross. */
Tobias Diedrich25d90812008-05-18 15:04:29 +02005880 nv_close(dev);
5881 }
Francois Romieua1893172006-10-10 14:33:27 -07005882 netif_device_detach(dev);
5883
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005884 /* save non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005885 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005886 np->saved_config_space[i] = readl(base + i*sizeof(u32));
5887
Francois Romieua1893172006-10-10 14:33:27 -07005888 pci_save_state(pdev);
5889 pci_enable_wake(pdev, pci_choose_state(pdev, state), np->wolenabled);
Tobias Diedrich25d90812008-05-18 15:04:29 +02005890 pci_disable_device(pdev);
Francois Romieua1893172006-10-10 14:33:27 -07005891 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Francois Romieua1893172006-10-10 14:33:27 -07005892 return 0;
5893}
5894
5895static int nv_resume(struct pci_dev *pdev)
5896{
5897 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005898 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005899 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005900 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07005901
Francois Romieua1893172006-10-10 14:33:27 -07005902 pci_set_power_state(pdev, PCI_D0);
5903 pci_restore_state(pdev);
Tobias Diedrich25d90812008-05-18 15:04:29 +02005904 /* ack any pending wake events, disable PME */
Francois Romieua1893172006-10-10 14:33:27 -07005905 pci_enable_wake(pdev, PCI_D0, 0);
5906
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005907 /* restore non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005908 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005909 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005910
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005911 if (np->driver_data & DEV_NEED_MSI_FIX)
5912 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
Ayaz Abdullab6e44052009-02-07 00:24:15 -08005913
Ed Swierk35a74332009-04-06 17:49:12 -07005914 /* restore phy state, including autoneg */
5915 phy_init(dev);
5916
Tobias Diedrich25d90812008-05-18 15:04:29 +02005917 netif_device_attach(dev);
5918 if (netif_running(dev)) {
5919 rc = nv_open(dev);
5920 nv_set_multicast(dev);
5921 }
Francois Romieua1893172006-10-10 14:33:27 -07005922 return rc;
5923}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005924
5925static void nv_shutdown(struct pci_dev *pdev)
5926{
5927 struct net_device *dev = pci_get_drvdata(pdev);
5928 struct fe_priv *np = netdev_priv(dev);
5929
5930 if (netif_running(dev))
5931 nv_close(dev);
5932
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005933 /*
5934 * Restore the MAC so a kernel started by kexec won't get confused.
5935 * If we really go for poweroff, we must not restore the MAC,
5936 * otherwise the MAC for WOL will be reversed at least on some boards.
5937 */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005938 if (system_state != SYSTEM_POWER_OFF)
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005939 nv_restore_mac_addr(pdev);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005940
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005941 pci_disable_device(pdev);
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005942 /*
5943 * Apparently it is not possible to reinitialise from D3 hot,
5944 * only put the device into D3 if we really go for poweroff.
5945 */
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07005946 if (system_state == SYSTEM_POWER_OFF) {
5947 if (pci_enable_wake(pdev, PCI_D3cold, np->wolenabled))
5948 pci_enable_wake(pdev, PCI_D3hot, np->wolenabled);
5949 pci_set_power_state(pdev, PCI_D3hot);
5950 }
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005951}
Francois Romieua1893172006-10-10 14:33:27 -07005952#else
5953#define nv_suspend NULL
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005954#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07005955#define nv_resume NULL
5956#endif /* CONFIG_PM */
5957
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00005958static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005959 { /* nForce Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005960 PCI_DEVICE(0x10DE, 0x01C3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005961 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005962 },
5963 { /* nForce2 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005964 PCI_DEVICE(0x10DE, 0x0066),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005965 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005966 },
5967 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005968 PCI_DEVICE(0x10DE, 0x00D6),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005969 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005970 },
5971 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005972 PCI_DEVICE(0x10DE, 0x0086),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005973 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005974 },
5975 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005976 PCI_DEVICE(0x10DE, 0x008C),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005977 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005978 },
5979 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005980 PCI_DEVICE(0x10DE, 0x00E6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005981 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005982 },
5983 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005984 PCI_DEVICE(0x10DE, 0x00DF),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005985 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005986 },
5987 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005988 PCI_DEVICE(0x10DE, 0x0056),
Yinghai Lu033e97b2009-02-06 01:30:56 -08005989 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005990 },
5991 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005992 PCI_DEVICE(0x10DE, 0x0057),
Yinghai Lu033e97b2009-02-06 01:30:56 -08005993 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005994 },
5995 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005996 PCI_DEVICE(0x10DE, 0x0037),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005997 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005998 },
5999 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006000 PCI_DEVICE(0x10DE, 0x0038),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006001 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006002 },
6003 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006004 PCI_DEVICE(0x10DE, 0x0268),
6005 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006006 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006007 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006008 PCI_DEVICE(0x10DE, 0x0269),
6009 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006010 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006011 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006012 PCI_DEVICE(0x10DE, 0x0372),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006013 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006014 },
6015 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006016 PCI_DEVICE(0x10DE, 0x0373),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006017 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006018 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006019 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006020 PCI_DEVICE(0x10DE, 0x03E5),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006021 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006022 },
6023 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006024 PCI_DEVICE(0x10DE, 0x03E6),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006025 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006026 },
6027 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006028 PCI_DEVICE(0x10DE, 0x03EE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006029 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006030 },
6031 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006032 PCI_DEVICE(0x10DE, 0x03EF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006033 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006034 },
6035 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006036 PCI_DEVICE(0x10DE, 0x0450),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006037 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006038 },
6039 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006040 PCI_DEVICE(0x10DE, 0x0451),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006041 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006042 },
6043 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006044 PCI_DEVICE(0x10DE, 0x0452),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006045 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006046 },
6047 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006048 PCI_DEVICE(0x10DE, 0x0453),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006049 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006050 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006051 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006052 PCI_DEVICE(0x10DE, 0x054C),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006053 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006054 },
6055 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006056 PCI_DEVICE(0x10DE, 0x054D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006057 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006058 },
6059 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006060 PCI_DEVICE(0x10DE, 0x054E),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006061 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006062 },
6063 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006064 PCI_DEVICE(0x10DE, 0x054F),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006065 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006066 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04006067 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006068 PCI_DEVICE(0x10DE, 0x07DC),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006069 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006070 },
6071 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006072 PCI_DEVICE(0x10DE, 0x07DD),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006073 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006074 },
6075 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006076 PCI_DEVICE(0x10DE, 0x07DE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006077 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006078 },
6079 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006080 PCI_DEVICE(0x10DE, 0x07DF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006081 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006082 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006083 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006084 PCI_DEVICE(0x10DE, 0x0760),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006085 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006086 },
6087 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006088 PCI_DEVICE(0x10DE, 0x0761),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006089 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006090 },
6091 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006092 PCI_DEVICE(0x10DE, 0x0762),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006093 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006094 },
6095 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006096 PCI_DEVICE(0x10DE, 0x0763),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006097 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006098 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006099 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006100 PCI_DEVICE(0x10DE, 0x0AB0),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006101 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006102 },
6103 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006104 PCI_DEVICE(0x10DE, 0x0AB1),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006105 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006106 },
6107 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006108 PCI_DEVICE(0x10DE, 0x0AB2),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006109 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006110 },
6111 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006112 PCI_DEVICE(0x10DE, 0x0AB3),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006113 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006114 },
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006115 { /* MCP89 Ethernet Controller */
6116 PCI_DEVICE(0x10DE, 0x0D7D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006117 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006118 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07006119 {0,},
6120};
6121
6122static struct pci_driver driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006123 .name = DRV_NAME,
6124 .id_table = pci_tbl,
6125 .probe = nv_probe,
6126 .remove = __devexit_p(nv_remove),
6127 .suspend = nv_suspend,
6128 .resume = nv_resume,
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006129 .shutdown = nv_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006130};
6131
Linus Torvalds1da177e2005-04-16 15:20:36 -07006132static int __init init_nic(void)
6133{
Jeff Garzik29917622006-08-19 17:48:59 -04006134 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006135}
6136
6137static void __exit exit_nic(void)
6138{
6139 pci_unregister_driver(&driver);
6140}
6141
6142module_param(max_interrupt_work, int, 0);
6143MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006144module_param(optimization_mode, int, 0);
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006145MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006146module_param(poll_interval, int, 0);
6147MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04006148module_param(msi, int, 0);
6149MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6150module_param(msix, int, 0);
6151MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6152module_param(dma_64bit, int, 0);
6153MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006154module_param(phy_cross, int, 0);
6155MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Ed Swierk5a9a8e32009-06-02 00:19:52 -07006156module_param(phy_power_down, int, 0);
6157MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006158
6159MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6160MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6161MODULE_LICENSE("GPL");
6162
6163MODULE_DEVICE_TABLE(pci, pci_tbl);
6164
6165module_init(init_nic);
6166module_exit(exit_nic);