blob: faa95d15fe0a7ac49ad287a851c0155aa2844e65 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
22
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070023#include <linux/init.h>
24#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080025#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040026#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080035#include <linux/memory.h>
mark gross5e0d2a62008-03-04 15:22:08 -080036#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030037#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010038#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010040#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070041#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100042#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020043#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080044#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070045#include <linux/dma-contiguous.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020046#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070047#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070048#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070050
Joerg Roedel078e1ee2012-09-26 12:44:43 +020051#include "irq_remapping.h"
52
Fenghua Yu5b6985c2008-10-16 18:02:32 -070053#define ROOT_SIZE VTD_PAGE_SIZE
54#define CONTEXT_SIZE VTD_PAGE_SIZE
55
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070056#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000057#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070059#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060
61#define IOAPIC_RANGE_START (0xfee00000)
62#define IOAPIC_RANGE_END (0xfeefffff)
63#define IOVA_START_ADDR (0x1000)
64
65#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
66
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070067#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080068#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070069
David Woodhouse2ebe3152009-09-19 07:34:04 -070070#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
71#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
72
73/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
74 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
75#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
76 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
77#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070078
Robin Murphy1b722502015-01-12 17:51:15 +000079/* IO virtual address start page frame number */
80#define IOVA_START_PFN (1)
81
Mark McLoughlinf27be032008-11-20 15:49:43 +000082#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070083#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070084#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080085
Andrew Mortondf08cdc2010-09-22 13:05:11 -070086/* page table handling */
87#define LEVEL_STRIDE (9)
88#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
89
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020090/*
91 * This bitmap is used to advertise the page sizes our hardware support
92 * to the IOMMU core, which will then use this information to split
93 * physically contiguous memory regions it is mapping into page sizes
94 * that we support.
95 *
96 * Traditionally the IOMMU core just handed us the mappings directly,
97 * after making sure the size is an order of a 4KiB page and that the
98 * mapping has natural alignment.
99 *
100 * To retain this behavior, we currently advertise that we support
101 * all page sizes that are an order of 4KiB.
102 *
103 * If at some point we'd like to utilize the IOMMU core's new behavior,
104 * we could change this to advertise the real page sizes we support.
105 */
106#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
107
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700108static inline int agaw_to_level(int agaw)
109{
110 return agaw + 2;
111}
112
113static inline int agaw_to_width(int agaw)
114{
Jiang Liu5c645b32014-01-06 14:18:12 +0800115 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700116}
117
118static inline int width_to_agaw(int width)
119{
Jiang Liu5c645b32014-01-06 14:18:12 +0800120 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700121}
122
123static inline unsigned int level_to_offset_bits(int level)
124{
125 return (level - 1) * LEVEL_STRIDE;
126}
127
128static inline int pfn_level_offset(unsigned long pfn, int level)
129{
130 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
131}
132
133static inline unsigned long level_mask(int level)
134{
135 return -1UL << level_to_offset_bits(level);
136}
137
138static inline unsigned long level_size(int level)
139{
140 return 1UL << level_to_offset_bits(level);
141}
142
143static inline unsigned long align_to_level(unsigned long pfn, int level)
144{
145 return (pfn + level_size(level) - 1) & level_mask(level);
146}
David Woodhousefd18de52009-05-10 23:57:41 +0100147
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100148static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
149{
Jiang Liu5c645b32014-01-06 14:18:12 +0800150 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100151}
152
David Woodhousedd4e8312009-06-27 16:21:20 +0100153/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
154 are never going to work. */
155static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
156{
157 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
158}
159
160static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
161{
162 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
163}
164static inline unsigned long page_to_dma_pfn(struct page *pg)
165{
166 return mm_to_dma_pfn(page_to_pfn(pg));
167}
168static inline unsigned long virt_to_dma_pfn(void *p)
169{
170 return page_to_dma_pfn(virt_to_page(p));
171}
172
Weidong Hand9630fe2008-12-08 11:06:32 +0800173/* global iommu list, set NULL for ignored DMAR units */
174static struct intel_iommu **g_iommus;
175
David Woodhousee0fc7e02009-09-30 09:12:17 -0700176static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000177static int rwbf_quirk;
178
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000179/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700180 * set to 1 to panic kernel if can't successfully enable VT-d
181 * (used when kernel is launched w/ TXT)
182 */
183static int force_on = 0;
184
185/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000186 * 0: Present
187 * 1-11: Reserved
188 * 12-63: Context Ptr (12 - (haw-1))
189 * 64-127: Reserved
190 */
191struct root_entry {
David Woodhouse03ecc322015-02-13 14:35:21 +0000192 u64 lo;
193 u64 hi;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000194};
195#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000196
Joerg Roedel091d42e2015-06-12 11:56:10 +0200197/*
198 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
199 * if marked present.
200 */
201static phys_addr_t root_entry_lctp(struct root_entry *re)
202{
203 if (!(re->lo & 1))
204 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000205
Joerg Roedel091d42e2015-06-12 11:56:10 +0200206 return re->lo & VTD_PAGE_MASK;
207}
208
209/*
210 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
211 * if marked present.
212 */
213static phys_addr_t root_entry_uctp(struct root_entry *re)
214{
215 if (!(re->hi & 1))
216 return 0;
217
218 return re->hi & VTD_PAGE_MASK;
219}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000220/*
221 * low 64 bits:
222 * 0: present
223 * 1: fault processing disable
224 * 2-3: translation type
225 * 12-63: address space root
226 * high 64 bits:
227 * 0-2: address width
228 * 3-6: aval
229 * 8-23: domain id
230 */
231struct context_entry {
232 u64 lo;
233 u64 hi;
234};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000235
Joerg Roedelcf484d02015-06-12 12:21:46 +0200236static inline void context_clear_pasid_enable(struct context_entry *context)
237{
238 context->lo &= ~(1ULL << 11);
239}
240
241static inline bool context_pasid_enabled(struct context_entry *context)
242{
243 return !!(context->lo & (1ULL << 11));
244}
245
246static inline void context_set_copied(struct context_entry *context)
247{
248 context->hi |= (1ull << 3);
249}
250
251static inline bool context_copied(struct context_entry *context)
252{
253 return !!(context->hi & (1ULL << 3));
254}
255
256static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000257{
258 return (context->lo & 1);
259}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200260
261static inline bool context_present(struct context_entry *context)
262{
263 return context_pasid_enabled(context) ?
264 __context_present(context) :
265 __context_present(context) && !context_copied(context);
266}
267
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000268static inline void context_set_present(struct context_entry *context)
269{
270 context->lo |= 1;
271}
272
273static inline void context_set_fault_enable(struct context_entry *context)
274{
275 context->lo &= (((u64)-1) << 2) | 1;
276}
277
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000278static inline void context_set_translation_type(struct context_entry *context,
279 unsigned long value)
280{
281 context->lo &= (((u64)-1) << 4) | 3;
282 context->lo |= (value & 3) << 2;
283}
284
285static inline void context_set_address_root(struct context_entry *context,
286 unsigned long value)
287{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800288 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000289 context->lo |= value & VTD_PAGE_MASK;
290}
291
292static inline void context_set_address_width(struct context_entry *context,
293 unsigned long value)
294{
295 context->hi |= value & 7;
296}
297
298static inline void context_set_domain_id(struct context_entry *context,
299 unsigned long value)
300{
301 context->hi |= (value & ((1 << 16) - 1)) << 8;
302}
303
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200304static inline int context_domain_id(struct context_entry *c)
305{
306 return((c->hi >> 8) & 0xffff);
307}
308
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000309static inline void context_clear_entry(struct context_entry *context)
310{
311 context->lo = 0;
312 context->hi = 0;
313}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000314
Mark McLoughlin622ba122008-11-20 15:49:46 +0000315/*
316 * 0: readable
317 * 1: writable
318 * 2-6: reserved
319 * 7: super page
Sheng Yang9cf066972009-03-18 15:33:07 +0800320 * 8-10: available
321 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000322 * 12-63: Host physcial address
323 */
324struct dma_pte {
325 u64 val;
326};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000327
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000328static inline void dma_clear_pte(struct dma_pte *pte)
329{
330 pte->val = 0;
331}
332
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000333static inline u64 dma_pte_addr(struct dma_pte *pte)
334{
David Woodhousec85994e2009-07-01 19:21:24 +0100335#ifdef CONFIG_64BIT
336 return pte->val & VTD_PAGE_MASK;
337#else
338 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100339 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100340#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000341}
342
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000343static inline bool dma_pte_present(struct dma_pte *pte)
344{
345 return (pte->val & 3) != 0;
346}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000347
Allen Kay4399c8b2011-10-14 12:32:46 -0700348static inline bool dma_pte_superpage(struct dma_pte *pte)
349{
Joerg Roedelc3c75eb2014-07-04 11:19:10 +0200350 return (pte->val & DMA_PTE_LARGE_PAGE);
Allen Kay4399c8b2011-10-14 12:32:46 -0700351}
352
David Woodhouse75e6bf92009-07-02 11:21:16 +0100353static inline int first_pte_in_page(struct dma_pte *pte)
354{
355 return !((unsigned long)pte & ~VTD_PAGE_MASK);
356}
357
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700358/*
359 * This domain is a statically identity mapping domain.
360 * 1. This domain creats a static 1:1 mapping to all usable memory.
361 * 2. It maps to each iommu if successful.
362 * 3. Each iommu mapps to this domain if successful.
363 */
David Woodhouse19943b02009-08-04 16:19:20 +0100364static struct dmar_domain *si_domain;
365static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700366
Joerg Roedel28ccce02015-07-21 14:45:31 +0200367/*
368 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800369 * across iommus may be owned in one domain, e.g. kvm guest.
370 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800371#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800372
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700373/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800374#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700375
Joerg Roedel29a27712015-07-21 17:17:12 +0200376#define for_each_domain_iommu(idx, domain) \
377 for (idx = 0; idx < g_num_of_iommus; idx++) \
378 if (domain->iommu_refcnt[idx])
379
Mark McLoughlin99126f72008-11-20 15:49:47 +0000380struct dmar_domain {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700381 int nid; /* node id */
Joerg Roedel29a27712015-07-21 17:17:12 +0200382
383 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
384 /* Refcount of devices per iommu */
385
Mark McLoughlin99126f72008-11-20 15:49:47 +0000386
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +0200387 u16 iommu_did[DMAR_UNITS_SUPPORTED];
388 /* Domain ids per IOMMU. Use u16 since
389 * domain ids are 16 bit wide according
390 * to VT-d spec, section 9.3 */
391
Joerg Roedel00a77de2015-03-26 13:43:08 +0100392 struct list_head devices; /* all devices' list */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000393 struct iova_domain iovad; /* iova's that belong to this domain */
394
395 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000396 int gaw; /* max guest address width */
397
398 /* adjusted guest address width, 0 is level 2 30-bit */
399 int agaw;
400
Weidong Han3b5410e2008-12-08 09:17:15 +0800401 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800402
403 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800404 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800405 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100406 int iommu_superpage;/* Level of superpages supported:
407 0 == 4KiB (no superpages), 1 == 2MiB,
408 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanc7151a82008-12-08 22:51:37 +0800409 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800410 u64 max_addr; /* maximum mapped address */
Joerg Roedel00a77de2015-03-26 13:43:08 +0100411
412 struct iommu_domain domain; /* generic domain data structure for
413 iommu core */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000414};
415
Mark McLoughlina647dac2008-11-20 15:49:48 +0000416/* PCI domain-device relationship */
417struct device_domain_info {
418 struct list_head link; /* link to domain siblings */
419 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100420 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000421 u8 devfn; /* PCI devfn number */
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000422 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800423 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000424 struct dmar_domain *domain; /* pointer to domain */
425};
426
Jiang Liub94e4112014-02-19 14:07:25 +0800427struct dmar_rmrr_unit {
428 struct list_head list; /* list of rmrr units */
429 struct acpi_dmar_header *hdr; /* ACPI header */
430 u64 base_address; /* reserved base address*/
431 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000432 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800433 int devices_cnt; /* target device count */
434};
435
436struct dmar_atsr_unit {
437 struct list_head list; /* list of ATSR units */
438 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000439 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800440 int devices_cnt; /* target device count */
441 u8 include_all:1; /* include all ports */
442};
443
444static LIST_HEAD(dmar_atsr_units);
445static LIST_HEAD(dmar_rmrr_units);
446
447#define for_each_rmrr_units(rmrr) \
448 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
449
mark gross5e0d2a62008-03-04 15:22:08 -0800450static void flush_unmaps_timeout(unsigned long data);
451
Jiang Liub707cb02014-01-06 14:18:26 +0800452static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
mark gross5e0d2a62008-03-04 15:22:08 -0800453
mark gross80b20dd2008-04-18 13:53:58 -0700454#define HIGH_WATER_MARK 250
455struct deferred_flush_tables {
456 int next;
457 struct iova *iova[HIGH_WATER_MARK];
458 struct dmar_domain *domain[HIGH_WATER_MARK];
David Woodhouseea8ea462014-03-05 17:09:32 +0000459 struct page *freelist[HIGH_WATER_MARK];
mark gross80b20dd2008-04-18 13:53:58 -0700460};
461
462static struct deferred_flush_tables *deferred_flush;
463
mark gross5e0d2a62008-03-04 15:22:08 -0800464/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800465static int g_num_of_iommus;
466
467static DEFINE_SPINLOCK(async_umap_flush_lock);
468static LIST_HEAD(unmaps_to_do);
469
470static int timer_on;
471static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800472
Jiang Liu92d03cc2014-02-19 14:07:28 +0800473static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700474static void domain_remove_dev_info(struct dmar_domain *domain);
Joerg Roedele6de0f82015-07-22 16:30:36 +0200475static void dmar_remove_one_dev_info(struct dmar_domain *domain,
476 struct device *dev);
Jiang Liu92d03cc2014-02-19 14:07:28 +0800477static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000478 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800479static int domain_detach_iommu(struct dmar_domain *domain,
480 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700481
Suresh Siddhad3f13812011-08-23 17:05:25 -0700482#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800483int dmar_disabled = 0;
484#else
485int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700486#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800487
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200488int intel_iommu_enabled = 0;
489EXPORT_SYMBOL_GPL(intel_iommu_enabled);
490
David Woodhouse2d9e6672010-06-15 10:57:57 +0100491static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700492static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800493static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100494static int intel_iommu_superpage = 1;
David Woodhousec83b2f22015-06-12 10:15:49 +0100495static int intel_iommu_ecs = 1;
496
497/* We only actually use ECS when PASID support (on the new bit 40)
498 * is also advertised. Some early implementations — the ones with
499 * PASID support on bit 28 — have issues even when we *only* use
500 * extended root/context tables. */
501#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
502 ecap_pasid(iommu->ecap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700503
David Woodhousec0771df2011-10-14 20:59:46 +0100504int intel_iommu_gfx_mapped;
505EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
506
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700507#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
508static DEFINE_SPINLOCK(device_domain_lock);
509static LIST_HEAD(device_domain_list);
510
Thierry Redingb22f6432014-06-27 09:03:12 +0200511static const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100512
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200513static bool translation_pre_enabled(struct intel_iommu *iommu)
514{
515 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
516}
517
Joerg Roedel091d42e2015-06-12 11:56:10 +0200518static void clear_translation_pre_enabled(struct intel_iommu *iommu)
519{
520 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
521}
522
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200523static void init_translation_status(struct intel_iommu *iommu)
524{
525 u32 gsts;
526
527 gsts = readl(iommu->reg + DMAR_GSTS_REG);
528 if (gsts & DMA_GSTS_TES)
529 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
530}
531
Joerg Roedel00a77de2015-03-26 13:43:08 +0100532/* Convert generic 'struct iommu_domain to private struct dmar_domain */
533static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
534{
535 return container_of(dom, struct dmar_domain, domain);
536}
537
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700538static int __init intel_iommu_setup(char *str)
539{
540 if (!str)
541 return -EINVAL;
542 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800543 if (!strncmp(str, "on", 2)) {
544 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200545 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800546 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700547 dmar_disabled = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200548 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700549 } else if (!strncmp(str, "igfx_off", 8)) {
550 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200551 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700552 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200553 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700554 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800555 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200556 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800557 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100558 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200559 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100560 intel_iommu_superpage = 0;
David Woodhousec83b2f22015-06-12 10:15:49 +0100561 } else if (!strncmp(str, "ecs_off", 7)) {
562 printk(KERN_INFO
563 "Intel-IOMMU: disable extended context table support\n");
564 intel_iommu_ecs = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700565 }
566
567 str += strcspn(str, ",");
568 while (*str == ',')
569 str++;
570 }
571 return 0;
572}
573__setup("intel_iommu=", intel_iommu_setup);
574
575static struct kmem_cache *iommu_domain_cache;
576static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700577
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200578static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
579{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200580 struct dmar_domain **domains;
581 int idx = did >> 8;
582
583 domains = iommu->domains[idx];
584 if (!domains)
585 return NULL;
586
587 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200588}
589
590static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
591 struct dmar_domain *domain)
592{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200593 struct dmar_domain **domains;
594 int idx = did >> 8;
595
596 if (!iommu->domains[idx]) {
597 size_t size = 256 * sizeof(struct dmar_domain *);
598 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
599 }
600
601 domains = iommu->domains[idx];
602 if (WARN_ON(!domains))
603 return;
604 else
605 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200606}
607
Suresh Siddha4c923d42009-10-02 11:01:24 -0700608static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700609{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700610 struct page *page;
611 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700612
Suresh Siddha4c923d42009-10-02 11:01:24 -0700613 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
614 if (page)
615 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700616 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700617}
618
619static inline void free_pgtable_page(void *vaddr)
620{
621 free_page((unsigned long)vaddr);
622}
623
624static inline void *alloc_domain_mem(void)
625{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900626 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700627}
628
Kay, Allen M38717942008-09-09 18:37:29 +0300629static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700630{
631 kmem_cache_free(iommu_domain_cache, vaddr);
632}
633
634static inline void * alloc_devinfo_mem(void)
635{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900636 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700637}
638
639static inline void free_devinfo_mem(void *vaddr)
640{
641 kmem_cache_free(iommu_devinfo_cache, vaddr);
642}
643
Jiang Liuab8dfe22014-07-11 14:19:27 +0800644static inline int domain_type_is_vm(struct dmar_domain *domain)
645{
646 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
647}
648
Joerg Roedel28ccce02015-07-21 14:45:31 +0200649static inline int domain_type_is_si(struct dmar_domain *domain)
650{
651 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
652}
653
Jiang Liuab8dfe22014-07-11 14:19:27 +0800654static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
655{
656 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
657 DOMAIN_FLAG_STATIC_IDENTITY);
658}
Weidong Han1b573682008-12-08 15:34:06 +0800659
Jiang Liu162d1b12014-07-11 14:19:35 +0800660static inline int domain_pfn_supported(struct dmar_domain *domain,
661 unsigned long pfn)
662{
663 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
664
665 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
666}
667
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700668static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800669{
670 unsigned long sagaw;
671 int agaw = -1;
672
673 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700674 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800675 agaw >= 0; agaw--) {
676 if (test_bit(agaw, &sagaw))
677 break;
678 }
679
680 return agaw;
681}
682
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700683/*
684 * Calculate max SAGAW for each iommu.
685 */
686int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
687{
688 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
689}
690
691/*
692 * calculate agaw for each iommu.
693 * "SAGAW" may be different across iommus, use a default agaw, and
694 * get a supported less agaw for iommus that don't support the default agaw.
695 */
696int iommu_calculate_agaw(struct intel_iommu *iommu)
697{
698 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
699}
700
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700701/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800702static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
703{
704 int iommu_id;
705
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700706 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800707 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200708 for_each_domain_iommu(iommu_id, domain)
709 break;
710
Weidong Han8c11e792008-12-08 15:29:22 +0800711 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
712 return NULL;
713
714 return g_iommus[iommu_id];
715}
716
Weidong Han8e6040972008-12-08 15:49:06 +0800717static void domain_update_iommu_coherency(struct dmar_domain *domain)
718{
David Woodhoused0501962014-03-11 17:10:29 -0700719 struct dmar_drhd_unit *drhd;
720 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100721 bool found = false;
722 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800723
David Woodhoused0501962014-03-11 17:10:29 -0700724 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800725
Joerg Roedel29a27712015-07-21 17:17:12 +0200726 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100727 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800728 if (!ecap_coherent(g_iommus[i]->ecap)) {
729 domain->iommu_coherency = 0;
730 break;
731 }
Weidong Han8e6040972008-12-08 15:49:06 +0800732 }
David Woodhoused0501962014-03-11 17:10:29 -0700733 if (found)
734 return;
735
736 /* No hardware attached; use lowest common denominator */
737 rcu_read_lock();
738 for_each_active_iommu(iommu, drhd) {
739 if (!ecap_coherent(iommu->ecap)) {
740 domain->iommu_coherency = 0;
741 break;
742 }
743 }
744 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800745}
746
Jiang Liu161f6932014-07-11 14:19:37 +0800747static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100748{
Allen Kay8140a952011-10-14 12:32:17 -0700749 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800750 struct intel_iommu *iommu;
751 int ret = 1;
752
753 rcu_read_lock();
754 for_each_active_iommu(iommu, drhd) {
755 if (iommu != skip) {
756 if (!ecap_sc_support(iommu->ecap)) {
757 ret = 0;
758 break;
759 }
760 }
761 }
762 rcu_read_unlock();
763
764 return ret;
765}
766
767static int domain_update_iommu_superpage(struct intel_iommu *skip)
768{
769 struct dmar_drhd_unit *drhd;
770 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700771 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100772
773 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800774 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100775 }
776
Allen Kay8140a952011-10-14 12:32:17 -0700777 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800778 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700779 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800780 if (iommu != skip) {
781 mask &= cap_super_page_val(iommu->cap);
782 if (!mask)
783 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100784 }
785 }
Jiang Liu0e242612014-02-19 14:07:34 +0800786 rcu_read_unlock();
787
Jiang Liu161f6932014-07-11 14:19:37 +0800788 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100789}
790
Sheng Yang58c610b2009-03-18 15:33:05 +0800791/* Some capabilities may be different across iommus */
792static void domain_update_iommu_cap(struct dmar_domain *domain)
793{
794 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800795 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
796 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800797}
798
David Woodhouse03ecc322015-02-13 14:35:21 +0000799static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
800 u8 bus, u8 devfn, int alloc)
801{
802 struct root_entry *root = &iommu->root_entry[bus];
803 struct context_entry *context;
804 u64 *entry;
805
David Woodhousec83b2f22015-06-12 10:15:49 +0100806 if (ecs_enabled(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000807 if (devfn >= 0x80) {
808 devfn -= 0x80;
809 entry = &root->hi;
810 }
811 devfn *= 2;
812 }
813 entry = &root->lo;
814 if (*entry & 1)
815 context = phys_to_virt(*entry & VTD_PAGE_MASK);
816 else {
817 unsigned long phy_addr;
818 if (!alloc)
819 return NULL;
820
821 context = alloc_pgtable_page(iommu->node);
822 if (!context)
823 return NULL;
824
825 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
826 phy_addr = virt_to_phys((void *)context);
827 *entry = phy_addr | 1;
828 __iommu_flush_cache(iommu, entry, sizeof(*entry));
829 }
830 return &context[devfn];
831}
832
David Woodhouse4ed6a542015-05-11 14:59:20 +0100833static int iommu_dummy(struct device *dev)
834{
835 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
836}
837
David Woodhouse156baca2014-03-09 14:00:57 -0700838static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800839{
840 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800841 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700842 struct device *tmp;
843 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800844 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800845 int i;
846
David Woodhouse4ed6a542015-05-11 14:59:20 +0100847 if (iommu_dummy(dev))
848 return NULL;
849
David Woodhouse156baca2014-03-09 14:00:57 -0700850 if (dev_is_pci(dev)) {
851 pdev = to_pci_dev(dev);
852 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100853 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700854 dev = &ACPI_COMPANION(dev)->dev;
855
Jiang Liu0e242612014-02-19 14:07:34 +0800856 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800857 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700858 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100859 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800860
Jiang Liub683b232014-02-19 14:07:32 +0800861 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700862 drhd->devices_cnt, i, tmp) {
863 if (tmp == dev) {
864 *bus = drhd->devices[i].bus;
865 *devfn = drhd->devices[i].devfn;
866 goto out;
867 }
868
869 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000870 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700871
872 ptmp = to_pci_dev(tmp);
873 if (ptmp->subordinate &&
874 ptmp->subordinate->number <= pdev->bus->number &&
875 ptmp->subordinate->busn_res.end >= pdev->bus->number)
876 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100877 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800878
David Woodhouse156baca2014-03-09 14:00:57 -0700879 if (pdev && drhd->include_all) {
880 got_pdev:
881 *bus = pdev->bus->number;
882 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800883 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700884 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800885 }
Jiang Liub683b232014-02-19 14:07:32 +0800886 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700887 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800888 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800889
Jiang Liub683b232014-02-19 14:07:32 +0800890 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800891}
892
Weidong Han5331fe62008-12-08 23:00:00 +0800893static void domain_flush_cache(struct dmar_domain *domain,
894 void *addr, int size)
895{
896 if (!domain->iommu_coherency)
897 clflush_cache_range(addr, size);
898}
899
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700900static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
901{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700902 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000903 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700904 unsigned long flags;
905
906 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000907 context = iommu_context_addr(iommu, bus, devfn, 0);
908 if (context)
909 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700910 spin_unlock_irqrestore(&iommu->lock, flags);
911 return ret;
912}
913
914static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
915{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700916 struct context_entry *context;
917 unsigned long flags;
918
919 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000920 context = iommu_context_addr(iommu, bus, devfn, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700921 if (context) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000922 context_clear_entry(context);
923 __iommu_flush_cache(iommu, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700924 }
925 spin_unlock_irqrestore(&iommu->lock, flags);
926}
927
928static void free_context_table(struct intel_iommu *iommu)
929{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700930 int i;
931 unsigned long flags;
932 struct context_entry *context;
933
934 spin_lock_irqsave(&iommu->lock, flags);
935 if (!iommu->root_entry) {
936 goto out;
937 }
938 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000939 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700940 if (context)
941 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +0000942
David Woodhousec83b2f22015-06-12 10:15:49 +0100943 if (!ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +0000944 continue;
945
946 context = iommu_context_addr(iommu, i, 0x80, 0);
947 if (context)
948 free_pgtable_page(context);
949
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700950 }
951 free_pgtable_page(iommu->root_entry);
952 iommu->root_entry = NULL;
953out:
954 spin_unlock_irqrestore(&iommu->lock, flags);
955}
956
David Woodhouseb026fd22009-06-28 10:37:25 +0100957static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000958 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700959{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700960 struct dma_pte *parent, *pte = NULL;
961 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700962 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700963
964 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200965
Jiang Liu162d1b12014-07-11 14:19:35 +0800966 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +0200967 /* Address beyond IOMMU's addressing capabilities. */
968 return NULL;
969
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700970 parent = domain->pgd;
971
David Woodhouse5cf0a762014-03-19 16:07:49 +0000972 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973 void *tmp_page;
974
David Woodhouseb026fd22009-06-28 10:37:25 +0100975 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700976 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +0000977 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100978 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +0000979 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700980 break;
981
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000982 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100983 uint64_t pteval;
984
Suresh Siddha4c923d42009-10-02 11:01:24 -0700985 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700986
David Woodhouse206a73c12009-07-01 19:30:28 +0100987 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700988 return NULL;
David Woodhouse206a73c12009-07-01 19:30:28 +0100989
David Woodhousec85994e2009-07-01 19:21:24 +0100990 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400991 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +0800992 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +0100993 /* Someone else set it while we were thinking; use theirs. */
994 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +0800995 else
David Woodhousec85994e2009-07-01 19:21:24 +0100996 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700997 }
David Woodhouse5cf0a762014-03-19 16:07:49 +0000998 if (level == 1)
999 break;
1000
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001001 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001002 level--;
1003 }
1004
David Woodhouse5cf0a762014-03-19 16:07:49 +00001005 if (!*target_level)
1006 *target_level = level;
1007
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001008 return pte;
1009}
1010
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001011
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001012/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +01001013static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1014 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001015 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001016{
1017 struct dma_pte *parent, *pte = NULL;
1018 int total = agaw_to_level(domain->agaw);
1019 int offset;
1020
1021 parent = domain->pgd;
1022 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +01001023 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001024 pte = &parent[offset];
1025 if (level == total)
1026 return pte;
1027
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001028 if (!dma_pte_present(pte)) {
1029 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001030 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001031 }
1032
Yijing Wange16922a2014-05-20 20:37:51 +08001033 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001034 *large_page = total;
1035 return pte;
1036 }
1037
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001038 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001039 total--;
1040 }
1041 return NULL;
1042}
1043
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001044/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +00001045static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +01001046 unsigned long start_pfn,
1047 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001048{
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001049 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +01001050 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001051
Jiang Liu162d1b12014-07-11 14:19:35 +08001052 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1053 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001054 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +01001055
David Woodhouse04b18e62009-06-27 19:15:01 +01001056 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -07001057 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001058 large_page = 1;
1059 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001060 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001061 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001062 continue;
1063 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001064 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +01001065 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001066 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001067 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001068 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1069
David Woodhouse310a5ab2009-06-28 18:52:20 +01001070 domain_flush_cache(domain, first_pte,
1071 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -07001072
1073 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001074}
1075
Alex Williamson3269ee02013-06-15 10:27:19 -06001076static void dma_pte_free_level(struct dmar_domain *domain, int level,
1077 struct dma_pte *pte, unsigned long pfn,
1078 unsigned long start_pfn, unsigned long last_pfn)
1079{
1080 pfn = max(start_pfn, pfn);
1081 pte = &pte[pfn_level_offset(pfn, level)];
1082
1083 do {
1084 unsigned long level_pfn;
1085 struct dma_pte *level_pte;
1086
1087 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1088 goto next;
1089
1090 level_pfn = pfn & level_mask(level - 1);
1091 level_pte = phys_to_virt(dma_pte_addr(pte));
1092
1093 if (level > 2)
1094 dma_pte_free_level(domain, level - 1, level_pte,
1095 level_pfn, start_pfn, last_pfn);
1096
1097 /* If range covers entire pagetable, free it */
1098 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001099 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001100 dma_clear_pte(pte);
1101 domain_flush_cache(domain, pte, sizeof(*pte));
1102 free_pgtable_page(level_pte);
1103 }
1104next:
1105 pfn += level_size(level);
1106 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1107}
1108
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001109/* free page table pages. last level pte should already be cleared */
1110static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001111 unsigned long start_pfn,
1112 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001113{
Jiang Liu162d1b12014-07-11 14:19:35 +08001114 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1115 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001116 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001117
Jiang Liud41a4ad2014-07-11 14:19:34 +08001118 dma_pte_clear_range(domain, start_pfn, last_pfn);
1119
David Woodhousef3a0a522009-06-30 03:40:07 +01001120 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -06001121 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
1122 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001123
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001124 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001125 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001126 free_pgtable_page(domain->pgd);
1127 domain->pgd = NULL;
1128 }
1129}
1130
David Woodhouseea8ea462014-03-05 17:09:32 +00001131/* When a page at a given level is being unlinked from its parent, we don't
1132 need to *modify* it at all. All we need to do is make a list of all the
1133 pages which can be freed just as soon as we've flushed the IOTLB and we
1134 know the hardware page-walk will no longer touch them.
1135 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1136 be freed. */
1137static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1138 int level, struct dma_pte *pte,
1139 struct page *freelist)
1140{
1141 struct page *pg;
1142
1143 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1144 pg->freelist = freelist;
1145 freelist = pg;
1146
1147 if (level == 1)
1148 return freelist;
1149
Jiang Liuadeb2592014-04-09 10:20:39 +08001150 pte = page_address(pg);
1151 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001152 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1153 freelist = dma_pte_list_pagetables(domain, level - 1,
1154 pte, freelist);
Jiang Liuadeb2592014-04-09 10:20:39 +08001155 pte++;
1156 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001157
1158 return freelist;
1159}
1160
1161static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1162 struct dma_pte *pte, unsigned long pfn,
1163 unsigned long start_pfn,
1164 unsigned long last_pfn,
1165 struct page *freelist)
1166{
1167 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1168
1169 pfn = max(start_pfn, pfn);
1170 pte = &pte[pfn_level_offset(pfn, level)];
1171
1172 do {
1173 unsigned long level_pfn;
1174
1175 if (!dma_pte_present(pte))
1176 goto next;
1177
1178 level_pfn = pfn & level_mask(level);
1179
1180 /* If range covers entire pagetable, free it */
1181 if (start_pfn <= level_pfn &&
1182 last_pfn >= level_pfn + level_size(level) - 1) {
1183 /* These suborbinate page tables are going away entirely. Don't
1184 bother to clear them; we're just going to *free* them. */
1185 if (level > 1 && !dma_pte_superpage(pte))
1186 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1187
1188 dma_clear_pte(pte);
1189 if (!first_pte)
1190 first_pte = pte;
1191 last_pte = pte;
1192 } else if (level > 1) {
1193 /* Recurse down into a level that isn't *entirely* obsolete */
1194 freelist = dma_pte_clear_level(domain, level - 1,
1195 phys_to_virt(dma_pte_addr(pte)),
1196 level_pfn, start_pfn, last_pfn,
1197 freelist);
1198 }
1199next:
1200 pfn += level_size(level);
1201 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1202
1203 if (first_pte)
1204 domain_flush_cache(domain, first_pte,
1205 (void *)++last_pte - (void *)first_pte);
1206
1207 return freelist;
1208}
1209
1210/* We can't just free the pages because the IOMMU may still be walking
1211 the page tables, and may have cached the intermediate levels. The
1212 pages can only be freed after the IOTLB flush has been done. */
1213struct page *domain_unmap(struct dmar_domain *domain,
1214 unsigned long start_pfn,
1215 unsigned long last_pfn)
1216{
David Woodhouseea8ea462014-03-05 17:09:32 +00001217 struct page *freelist = NULL;
1218
Jiang Liu162d1b12014-07-11 14:19:35 +08001219 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1220 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001221 BUG_ON(start_pfn > last_pfn);
1222
1223 /* we don't need lock here; nobody else touches the iova range */
1224 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1225 domain->pgd, 0, start_pfn, last_pfn, NULL);
1226
1227 /* free pgd */
1228 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1229 struct page *pgd_page = virt_to_page(domain->pgd);
1230 pgd_page->freelist = freelist;
1231 freelist = pgd_page;
1232
1233 domain->pgd = NULL;
1234 }
1235
1236 return freelist;
1237}
1238
1239void dma_free_pagelist(struct page *freelist)
1240{
1241 struct page *pg;
1242
1243 while ((pg = freelist)) {
1244 freelist = pg->freelist;
1245 free_pgtable_page(page_address(pg));
1246 }
1247}
1248
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001249/* iommu handling */
1250static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1251{
1252 struct root_entry *root;
1253 unsigned long flags;
1254
Suresh Siddha4c923d42009-10-02 11:01:24 -07001255 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001256 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001257 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001258 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001259 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001260 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001261
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001262 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001263
1264 spin_lock_irqsave(&iommu->lock, flags);
1265 iommu->root_entry = root;
1266 spin_unlock_irqrestore(&iommu->lock, flags);
1267
1268 return 0;
1269}
1270
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001271static void iommu_set_root_entry(struct intel_iommu *iommu)
1272{
David Woodhouse03ecc322015-02-13 14:35:21 +00001273 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001274 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001275 unsigned long flag;
1276
David Woodhouse03ecc322015-02-13 14:35:21 +00001277 addr = virt_to_phys(iommu->root_entry);
David Woodhousec83b2f22015-06-12 10:15:49 +01001278 if (ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001279 addr |= DMA_RTADDR_RTT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001280
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001281 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001282 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001283
David Woodhousec416daa2009-05-10 20:30:58 +01001284 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001285
1286 /* Make sure hardware complete it */
1287 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001288 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001289
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001290 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001291}
1292
1293static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1294{
1295 u32 val;
1296 unsigned long flag;
1297
David Woodhouse9af88142009-02-13 23:18:03 +00001298 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001299 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001300
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001301 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001302 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001303
1304 /* Make sure hardware complete it */
1305 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001306 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001307
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001308 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001309}
1310
1311/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001312static void __iommu_flush_context(struct intel_iommu *iommu,
1313 u16 did, u16 source_id, u8 function_mask,
1314 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001315{
1316 u64 val = 0;
1317 unsigned long flag;
1318
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001319 switch (type) {
1320 case DMA_CCMD_GLOBAL_INVL:
1321 val = DMA_CCMD_GLOBAL_INVL;
1322 break;
1323 case DMA_CCMD_DOMAIN_INVL:
1324 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1325 break;
1326 case DMA_CCMD_DEVICE_INVL:
1327 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1328 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1329 break;
1330 default:
1331 BUG();
1332 }
1333 val |= DMA_CCMD_ICC;
1334
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001335 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001336 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1337
1338 /* Make sure hardware complete it */
1339 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1340 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1341
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001342 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001343}
1344
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001345/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001346static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1347 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001348{
1349 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1350 u64 val = 0, val_iva = 0;
1351 unsigned long flag;
1352
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001353 switch (type) {
1354 case DMA_TLB_GLOBAL_FLUSH:
1355 /* global flush doesn't need set IVA_REG */
1356 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1357 break;
1358 case DMA_TLB_DSI_FLUSH:
1359 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1360 break;
1361 case DMA_TLB_PSI_FLUSH:
1362 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001363 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001364 val_iva = size_order | addr;
1365 break;
1366 default:
1367 BUG();
1368 }
1369 /* Note: set drain read/write */
1370#if 0
1371 /*
1372 * This is probably to be super secure.. Looks like we can
1373 * ignore it without any impact.
1374 */
1375 if (cap_read_drain(iommu->cap))
1376 val |= DMA_TLB_READ_DRAIN;
1377#endif
1378 if (cap_write_drain(iommu->cap))
1379 val |= DMA_TLB_WRITE_DRAIN;
1380
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001381 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001382 /* Note: Only uses first TLB reg currently */
1383 if (val_iva)
1384 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1385 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1386
1387 /* Make sure hardware complete it */
1388 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1389 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1390
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001391 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001392
1393 /* check IOTLB invalidation granularity */
1394 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001395 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001396 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001397 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001398 (unsigned long long)DMA_TLB_IIRG(type),
1399 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001400}
1401
David Woodhouse64ae8922014-03-09 12:52:30 -07001402static struct device_domain_info *
1403iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1404 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001405{
Quentin Lambert2f119c72015-02-06 10:59:53 +01001406 bool found = false;
Yu Zhao93a23a72009-05-18 13:51:37 +08001407 unsigned long flags;
1408 struct device_domain_info *info;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001409 struct pci_dev *pdev;
Yu Zhao93a23a72009-05-18 13:51:37 +08001410
1411 if (!ecap_dev_iotlb_support(iommu->ecap))
1412 return NULL;
1413
1414 if (!iommu->qi)
1415 return NULL;
1416
1417 spin_lock_irqsave(&device_domain_lock, flags);
1418 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001419 if (info->iommu == iommu && info->bus == bus &&
1420 info->devfn == devfn) {
Quentin Lambert2f119c72015-02-06 10:59:53 +01001421 found = true;
Yu Zhao93a23a72009-05-18 13:51:37 +08001422 break;
1423 }
1424 spin_unlock_irqrestore(&device_domain_lock, flags);
1425
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001426 if (!found || !info->dev || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001427 return NULL;
1428
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001429 pdev = to_pci_dev(info->dev);
1430
1431 if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Yu Zhao93a23a72009-05-18 13:51:37 +08001432 return NULL;
1433
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001434 if (!dmar_find_matched_atsr_unit(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001435 return NULL;
1436
Yu Zhao93a23a72009-05-18 13:51:37 +08001437 return info;
1438}
1439
1440static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1441{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001442 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001443 return;
1444
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001445 pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Yu Zhao93a23a72009-05-18 13:51:37 +08001446}
1447
1448static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1449{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001450 if (!info->dev || !dev_is_pci(info->dev) ||
1451 !pci_ats_enabled(to_pci_dev(info->dev)))
Yu Zhao93a23a72009-05-18 13:51:37 +08001452 return;
1453
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001454 pci_disable_ats(to_pci_dev(info->dev));
Yu Zhao93a23a72009-05-18 13:51:37 +08001455}
1456
1457static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1458 u64 addr, unsigned mask)
1459{
1460 u16 sid, qdep;
1461 unsigned long flags;
1462 struct device_domain_info *info;
1463
1464 spin_lock_irqsave(&device_domain_lock, flags);
1465 list_for_each_entry(info, &domain->devices, link) {
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001466 struct pci_dev *pdev;
1467 if (!info->dev || !dev_is_pci(info->dev))
1468 continue;
1469
1470 pdev = to_pci_dev(info->dev);
1471 if (!pci_ats_enabled(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001472 continue;
1473
1474 sid = info->bus << 8 | info->devfn;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001475 qdep = pci_ats_queue_depth(pdev);
Yu Zhao93a23a72009-05-18 13:51:37 +08001476 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1477 }
1478 spin_unlock_irqrestore(&device_domain_lock, flags);
1479}
1480
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001481static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1482 struct dmar_domain *domain,
1483 unsigned long pfn, unsigned int pages,
1484 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001485{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001486 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001487 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001488 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001489
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001490 BUG_ON(pages == 0);
1491
David Woodhouseea8ea462014-03-05 17:09:32 +00001492 if (ih)
1493 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001494 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001495 * Fallback to domain selective flush if no PSI support or the size is
1496 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001497 * PSI requires page size to be 2 ^ x, and the base address is naturally
1498 * aligned to the size
1499 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001500 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1501 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001502 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001503 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001504 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001505 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001506
1507 /*
Nadav Amit82653632010-04-01 13:24:40 +03001508 * In caching mode, changes of pages from non-present to present require
1509 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001510 */
Nadav Amit82653632010-04-01 13:24:40 +03001511 if (!cap_caching_mode(iommu->cap) || !map)
Joerg Roedel9452d5b2015-07-21 10:00:56 +02001512 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1513 addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001514}
1515
mark grossf8bab732008-02-08 04:18:38 -08001516static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1517{
1518 u32 pmen;
1519 unsigned long flags;
1520
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001521 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001522 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1523 pmen &= ~DMA_PMEN_EPM;
1524 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1525
1526 /* wait for the protected region status bit to clear */
1527 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1528 readl, !(pmen & DMA_PMEN_PRS), pmen);
1529
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001530 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001531}
1532
Jiang Liu2a41cce2014-07-11 14:19:33 +08001533static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001534{
1535 u32 sts;
1536 unsigned long flags;
1537
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001538 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001539 iommu->gcmd |= DMA_GCMD_TE;
1540 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001541
1542 /* Make sure hardware complete it */
1543 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001544 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001545
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001546 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001547}
1548
Jiang Liu2a41cce2014-07-11 14:19:33 +08001549static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001550{
1551 u32 sts;
1552 unsigned long flag;
1553
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001554 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001555 iommu->gcmd &= ~DMA_GCMD_TE;
1556 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1557
1558 /* Make sure hardware complete it */
1559 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001560 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001561
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001562 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001563}
1564
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001565
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001566static int iommu_init_domains(struct intel_iommu *iommu)
1567{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001568 u32 ndomains, nlongs;
1569 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001570
1571 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001572 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001573 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001574 nlongs = BITS_TO_LONGS(ndomains);
1575
Donald Dutile94a91b52009-08-20 16:51:34 -04001576 spin_lock_init(&iommu->lock);
1577
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001578 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1579 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001580 pr_err("%s: Allocating domain id array failed\n",
1581 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001582 return -ENOMEM;
1583 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001584
1585 size = ((ndomains >> 8) + 1) * sizeof(struct dmar_domain **);
1586 iommu->domains = kzalloc(size, GFP_KERNEL);
1587
1588 if (iommu->domains) {
1589 size = 256 * sizeof(struct dmar_domain *);
1590 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1591 }
1592
1593 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001594 pr_err("%s: Allocating domain array failed\n",
1595 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001596 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001597 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001598 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001599 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001600 return -ENOMEM;
1601 }
1602
Joerg Roedel8bf47812015-07-21 10:41:21 +02001603
1604
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001605 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001606 * If Caching mode is set, then invalid translations are tagged
1607 * with domain-id 0, hence we need to pre-allocate it. We also
1608 * use domain-id 0 as a marker for non-allocated domain-id, so
1609 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001610 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001611 set_bit(0, iommu->domain_ids);
1612
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001613 return 0;
1614}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001615
Jiang Liuffebeb42014-11-09 22:48:02 +08001616static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001617{
Joerg Roedel29a27712015-07-21 17:17:12 +02001618 struct device_domain_info *info, *tmp;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001619
Joerg Roedel29a27712015-07-21 17:17:12 +02001620 if (!iommu->domains || !iommu->domain_ids)
1621 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001622
Joerg Roedel29a27712015-07-21 17:17:12 +02001623 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1624 struct dmar_domain *domain;
1625
1626 if (info->iommu != iommu)
1627 continue;
1628
1629 if (!info->dev || !info->domain)
1630 continue;
1631
1632 domain = info->domain;
1633
Joerg Roedele6de0f82015-07-22 16:30:36 +02001634 dmar_remove_one_dev_info(domain, info->dev);
Joerg Roedel29a27712015-07-21 17:17:12 +02001635
1636 if (!domain_type_is_vm_or_si(domain))
1637 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001638 }
1639
1640 if (iommu->gcmd & DMA_GCMD_TE)
1641 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001642}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001643
Jiang Liuffebeb42014-11-09 22:48:02 +08001644static void free_dmar_iommu(struct intel_iommu *iommu)
1645{
1646 if ((iommu->domains) && (iommu->domain_ids)) {
Joerg Roedel8bf47812015-07-21 10:41:21 +02001647 int elems = (cap_ndoms(iommu->cap) >> 8) + 1;
1648 int i;
1649
1650 for (i = 0; i < elems; i++)
1651 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001652 kfree(iommu->domains);
1653 kfree(iommu->domain_ids);
1654 iommu->domains = NULL;
1655 iommu->domain_ids = NULL;
1656 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001657
Weidong Hand9630fe2008-12-08 11:06:32 +08001658 g_iommus[iommu->seq_id] = NULL;
1659
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001660 /* free context mapping */
1661 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001662}
1663
Jiang Liuab8dfe22014-07-11 14:19:27 +08001664static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001665{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001666 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001667
1668 domain = alloc_domain_mem();
1669 if (!domain)
1670 return NULL;
1671
Jiang Liuab8dfe22014-07-11 14:19:27 +08001672 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001673 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001674 domain->flags = flags;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001675 spin_lock_init(&domain->iommu_lock);
1676 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001677
1678 return domain;
1679}
1680
Jiang Liufb170fb2014-07-11 14:19:28 +08001681static int __iommu_attach_domain(struct dmar_domain *domain,
1682 struct intel_iommu *iommu)
1683{
1684 int num;
1685 unsigned long ndomains;
1686
Joerg Roedele2411422015-07-21 11:18:21 +02001687 num = domain->iommu_did[iommu->seq_id];
1688 if (num)
1689 return num;
1690
Jiang Liufb170fb2014-07-11 14:19:28 +08001691 ndomains = cap_ndoms(iommu->cap);
Joerg Roedele2411422015-07-21 11:18:21 +02001692 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1693
Jiang Liufb170fb2014-07-11 14:19:28 +08001694 if (num < ndomains) {
1695 set_bit(num, iommu->domain_ids);
Joerg Roedel9452d5b2015-07-21 10:00:56 +02001696 set_iommu_domain(iommu, num, domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001697 domain->iommu_did[iommu->seq_id] = num;
Jiang Liufb170fb2014-07-11 14:19:28 +08001698 } else {
1699 num = -ENOSPC;
1700 }
1701
Joerg Roedele2411422015-07-21 11:18:21 +02001702 if (num < 0)
1703 pr_err("%s: No free domain ids\n", iommu->name);
1704
Jiang Liufb170fb2014-07-11 14:19:28 +08001705 return num;
1706}
1707
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001708static int iommu_attach_domain(struct dmar_domain *domain,
1709 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001710{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001711 int num;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001712 unsigned long flags;
1713
Weidong Han8c11e792008-12-08 15:29:22 +08001714 spin_lock_irqsave(&iommu->lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08001715 num = __iommu_attach_domain(domain, iommu);
Jiang Liu44bde612014-07-11 14:19:29 +08001716 spin_unlock_irqrestore(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001717
Jiang Liufb170fb2014-07-11 14:19:28 +08001718 return num;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001719}
1720
1721static void iommu_detach_domain(struct dmar_domain *domain,
1722 struct intel_iommu *iommu)
1723{
1724 unsigned long flags;
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001725 int num;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001726
1727 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001728
1729 num = domain->iommu_did[iommu->seq_id];
1730
1731 if (num == 0)
1732 return;
1733
1734 clear_bit(num, iommu->domain_ids);
Joerg Roedel9452d5b2015-07-21 10:00:56 +02001735 set_iommu_domain(iommu, num, NULL);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001736
Weidong Han8c11e792008-12-08 15:29:22 +08001737 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001738}
1739
Jiang Liufb170fb2014-07-11 14:19:28 +08001740static void domain_attach_iommu(struct dmar_domain *domain,
1741 struct intel_iommu *iommu)
1742{
1743 unsigned long flags;
1744
1745 spin_lock_irqsave(&domain->iommu_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001746 domain->iommu_refcnt[iommu->seq_id] += 1;
1747 domain->iommu_count += 1;
1748 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
1749 domain->nid = iommu->node;
Jiang Liufb170fb2014-07-11 14:19:28 +08001750 domain_update_iommu_cap(domain);
1751 }
1752 spin_unlock_irqrestore(&domain->iommu_lock, flags);
1753}
1754
1755static int domain_detach_iommu(struct dmar_domain *domain,
1756 struct intel_iommu *iommu)
1757{
1758 unsigned long flags;
1759 int count = INT_MAX;
1760
1761 spin_lock_irqsave(&domain->iommu_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001762 domain->iommu_refcnt[iommu->seq_id] -= 1;
1763 count = --domain->iommu_count;
1764 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001765 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001766 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001767 }
1768 spin_unlock_irqrestore(&domain->iommu_lock, flags);
1769
1770 return count;
1771}
1772
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001773static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001774static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001775
Joseph Cihula51a63e62011-03-21 11:04:24 -07001776static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001777{
1778 struct pci_dev *pdev = NULL;
1779 struct iova *iova;
1780 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001781
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001782 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
1783 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001784
Mark Gross8a443df2008-03-04 14:59:31 -08001785 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1786 &reserved_rbtree_key);
1787
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001788 /* IOAPIC ranges shouldn't be accessed by DMA */
1789 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1790 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001791 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001792 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001793 return -ENODEV;
1794 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001795
1796 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1797 for_each_pci_dev(pdev) {
1798 struct resource *r;
1799
1800 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1801 r = &pdev->resource[i];
1802 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1803 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001804 iova = reserve_iova(&reserved_iova_list,
1805 IOVA_PFN(r->start),
1806 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001807 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001808 pr_err("Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001809 return -ENODEV;
1810 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001811 }
1812 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001813 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001814}
1815
1816static void domain_reserve_special_ranges(struct dmar_domain *domain)
1817{
1818 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1819}
1820
1821static inline int guestwidth_to_adjustwidth(int gaw)
1822{
1823 int agaw;
1824 int r = (gaw - 12) % 9;
1825
1826 if (r == 0)
1827 agaw = gaw;
1828 else
1829 agaw = gaw + 9 - r;
1830 if (agaw > 64)
1831 agaw = 64;
1832 return agaw;
1833}
1834
1835static int domain_init(struct dmar_domain *domain, int guest_width)
1836{
1837 struct intel_iommu *iommu;
1838 int adjust_width, agaw;
1839 unsigned long sagaw;
1840
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001841 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
1842 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001843 domain_reserve_special_ranges(domain);
1844
1845 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001846 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001847 if (guest_width > cap_mgaw(iommu->cap))
1848 guest_width = cap_mgaw(iommu->cap);
1849 domain->gaw = guest_width;
1850 adjust_width = guestwidth_to_adjustwidth(guest_width);
1851 agaw = width_to_agaw(adjust_width);
1852 sagaw = cap_sagaw(iommu->cap);
1853 if (!test_bit(agaw, &sagaw)) {
1854 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001855 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001856 agaw = find_next_bit(&sagaw, 5, agaw);
1857 if (agaw >= 5)
1858 return -ENODEV;
1859 }
1860 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001861
Weidong Han8e6040972008-12-08 15:49:06 +08001862 if (ecap_coherent(iommu->ecap))
1863 domain->iommu_coherency = 1;
1864 else
1865 domain->iommu_coherency = 0;
1866
Sheng Yang58c610b2009-03-18 15:33:05 +08001867 if (ecap_sc_support(iommu->ecap))
1868 domain->iommu_snooping = 1;
1869 else
1870 domain->iommu_snooping = 0;
1871
David Woodhouse214e39a2014-03-19 10:38:49 +00001872 if (intel_iommu_superpage)
1873 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1874 else
1875 domain->iommu_superpage = 0;
1876
Suresh Siddha4c923d42009-10-02 11:01:24 -07001877 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001878
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001879 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001880 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001881 if (!domain->pgd)
1882 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001883 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001884 return 0;
1885}
1886
1887static void domain_exit(struct dmar_domain *domain)
1888{
David Woodhouseea8ea462014-03-05 17:09:32 +00001889 struct page *freelist = NULL;
Joerg Roedel29a27712015-07-21 17:17:12 +02001890 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001891
1892 /* Domain 0 is reserved, so dont process it */
1893 if (!domain)
1894 return;
1895
Alex Williamson7b668352011-05-24 12:02:41 +01001896 /* Flush any lazy unmaps that may reference this domain */
1897 if (!intel_iommu_strict)
1898 flush_unmaps_timeout(0);
1899
Jiang Liu92d03cc2014-02-19 14:07:28 +08001900 /* remove associated devices */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001901 domain_remove_dev_info(domain);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001902
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001903 /* destroy iovas */
1904 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001905
David Woodhouseea8ea462014-03-05 17:09:32 +00001906 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001907
Jiang Liu92d03cc2014-02-19 14:07:28 +08001908 /* clear attached or cached domains */
Jiang Liu0e242612014-02-19 14:07:34 +08001909 rcu_read_lock();
Joerg Roedel29a27712015-07-21 17:17:12 +02001910 for_each_domain_iommu(i, domain)
1911 iommu_detach_domain(domain, g_iommus[i]);
Jiang Liu0e242612014-02-19 14:07:34 +08001912 rcu_read_unlock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001913
David Woodhouseea8ea462014-03-05 17:09:32 +00001914 dma_free_pagelist(freelist);
1915
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001916 free_domain_mem(domain);
1917}
1918
David Woodhouse64ae8922014-03-09 12:52:30 -07001919static int domain_context_mapping_one(struct dmar_domain *domain,
1920 struct intel_iommu *iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02001921 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001922{
Joerg Roedel28ccce02015-07-21 14:45:31 +02001923 int translation = CONTEXT_TT_MULTI_LEVEL;
1924 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001925 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001926 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08001927 struct dma_pte *pgd;
Weidong Hanea6606b2008-12-08 23:08:15 +08001928 int id;
1929 int agaw;
Joerg Roedel28ccce02015-07-21 14:45:31 +02001930
1931 if (hw_pass_through && domain_type_is_si(domain))
1932 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001933
1934 pr_debug("Set context mapping for %02x:%02x.%d\n",
1935 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001936
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001937 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08001938
David Woodhouse03ecc322015-02-13 14:35:21 +00001939 spin_lock_irqsave(&iommu->lock, flags);
1940 context = iommu_context_addr(iommu, bus, devfn, 1);
1941 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001942 if (!context)
1943 return -ENOMEM;
1944 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001945 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001946 spin_unlock_irqrestore(&iommu->lock, flags);
1947 return 0;
1948 }
1949
Weidong Hanea6606b2008-12-08 23:08:15 +08001950 pgd = domain->pgd;
1951
Joerg Roedelde24e552015-07-21 14:53:04 +02001952 id = __iommu_attach_domain(domain, iommu);
1953 if (id < 0) {
1954 spin_unlock_irqrestore(&iommu->lock, flags);
1955 pr_err("%s: No free domain ids\n", iommu->name);
1956 return -EFAULT;
Weidong Hanea6606b2008-12-08 23:08:15 +08001957 }
1958
Joerg Roedelde24e552015-07-21 14:53:04 +02001959 context_clear_entry(context);
Weidong Hanea6606b2008-12-08 23:08:15 +08001960 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001961
Joerg Roedelde24e552015-07-21 14:53:04 +02001962 /*
1963 * Skip top levels of page tables for iommu which has less agaw
1964 * than default. Unnecessary for PT mode.
1965 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001966 if (translation != CONTEXT_TT_PASS_THROUGH) {
Joerg Roedelde24e552015-07-21 14:53:04 +02001967 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1968 pgd = phys_to_virt(dma_pte_addr(pgd));
1969 if (!dma_pte_present(pgd)) {
1970 spin_unlock_irqrestore(&iommu->lock, flags);
1971 return -ENOMEM;
1972 }
1973 }
1974
David Woodhouse64ae8922014-03-09 12:52:30 -07001975 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Yu Zhao93a23a72009-05-18 13:51:37 +08001976 translation = info ? CONTEXT_TT_DEV_IOTLB :
1977 CONTEXT_TT_MULTI_LEVEL;
Joerg Roedelde24e552015-07-21 14:53:04 +02001978
Yu Zhao93a23a72009-05-18 13:51:37 +08001979 context_set_address_root(context, virt_to_phys(pgd));
1980 context_set_address_width(context, iommu->agaw);
Joerg Roedelde24e552015-07-21 14:53:04 +02001981 } else {
1982 /*
1983 * In pass through mode, AW must be programmed to
1984 * indicate the largest AGAW value supported by
1985 * hardware. And ASR is ignored by hardware.
1986 */
1987 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001988 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001989
1990 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001991 context_set_fault_enable(context);
1992 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001993 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001994
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001995 /*
1996 * It's a non-present to present mapping. If hardware doesn't cache
1997 * non-present entry we only need to flush the write-buffer. If the
1998 * _does_ cache non-present entries, then it does so in the special
1999 * domain #0, which we have to flush:
2000 */
2001 if (cap_caching_mode(iommu->cap)) {
2002 iommu->flush.flush_context(iommu, 0,
2003 (((u16)bus) << 8) | devfn,
2004 DMA_CCMD_MASK_NOBIT,
2005 DMA_CCMD_DEVICE_INVL);
Jiang Liu18fd7792014-07-11 14:19:26 +08002006 iommu->flush.flush_iotlb(iommu, id, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002007 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002008 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002009 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002010 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002011 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08002012
Jiang Liufb170fb2014-07-11 14:19:28 +08002013 domain_attach_iommu(domain, iommu);
2014
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002015 return 0;
2016}
2017
Alex Williamson579305f2014-07-03 09:51:43 -06002018struct domain_context_mapping_data {
2019 struct dmar_domain *domain;
2020 struct intel_iommu *iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002021};
2022
2023static int domain_context_mapping_cb(struct pci_dev *pdev,
2024 u16 alias, void *opaque)
2025{
2026 struct domain_context_mapping_data *data = opaque;
2027
2028 return domain_context_mapping_one(data->domain, data->iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002029 PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06002030}
2031
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002032static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02002033domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002034{
David Woodhouse64ae8922014-03-09 12:52:30 -07002035 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002036 u8 bus, devfn;
Alex Williamson579305f2014-07-03 09:51:43 -06002037 struct domain_context_mapping_data data;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002038
David Woodhousee1f167f2014-03-09 15:24:46 -07002039 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002040 if (!iommu)
2041 return -ENODEV;
2042
Alex Williamson579305f2014-07-03 09:51:43 -06002043 if (!dev_is_pci(dev))
Joerg Roedel28ccce02015-07-21 14:45:31 +02002044 return domain_context_mapping_one(domain, iommu, bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002045
2046 data.domain = domain;
2047 data.iommu = iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002048
2049 return pci_for_each_dma_alias(to_pci_dev(dev),
2050 &domain_context_mapping_cb, &data);
2051}
2052
2053static int domain_context_mapped_cb(struct pci_dev *pdev,
2054 u16 alias, void *opaque)
2055{
2056 struct intel_iommu *iommu = opaque;
2057
2058 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002059}
2060
David Woodhousee1f167f2014-03-09 15:24:46 -07002061static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002062{
Weidong Han5331fe62008-12-08 23:00:00 +08002063 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002064 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002065
David Woodhousee1f167f2014-03-09 15:24:46 -07002066 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002067 if (!iommu)
2068 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002069
Alex Williamson579305f2014-07-03 09:51:43 -06002070 if (!dev_is_pci(dev))
2071 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002072
Alex Williamson579305f2014-07-03 09:51:43 -06002073 return !pci_for_each_dma_alias(to_pci_dev(dev),
2074 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002075}
2076
Fenghua Yuf5329592009-08-04 15:09:37 -07002077/* Returns a number of VTD pages, but aligned to MM page size */
2078static inline unsigned long aligned_nrpages(unsigned long host_addr,
2079 size_t size)
2080{
2081 host_addr &= ~PAGE_MASK;
2082 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2083}
2084
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002085/* Return largest possible superpage level for a given mapping */
2086static inline int hardware_largepage_caps(struct dmar_domain *domain,
2087 unsigned long iov_pfn,
2088 unsigned long phy_pfn,
2089 unsigned long pages)
2090{
2091 int support, level = 1;
2092 unsigned long pfnmerge;
2093
2094 support = domain->iommu_superpage;
2095
2096 /* To use a large page, the virtual *and* physical addresses
2097 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2098 of them will mean we have to use smaller pages. So just
2099 merge them and check both at once. */
2100 pfnmerge = iov_pfn | phy_pfn;
2101
2102 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2103 pages >>= VTD_STRIDE_SHIFT;
2104 if (!pages)
2105 break;
2106 pfnmerge >>= VTD_STRIDE_SHIFT;
2107 level++;
2108 support--;
2109 }
2110 return level;
2111}
2112
David Woodhouse9051aa02009-06-29 12:30:54 +01002113static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2114 struct scatterlist *sg, unsigned long phys_pfn,
2115 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002116{
2117 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002118 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002119 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002120 unsigned int largepage_lvl = 0;
2121 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002122
Jiang Liu162d1b12014-07-11 14:19:35 +08002123 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002124
2125 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2126 return -EINVAL;
2127
2128 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2129
Jiang Liucc4f14a2014-11-26 09:42:10 +08002130 if (!sg) {
2131 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002132 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2133 }
2134
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002135 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002136 uint64_t tmp;
2137
David Woodhousee1605492009-06-29 11:17:38 +01002138 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07002139 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01002140 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
2141 sg->dma_length = sg->length;
2142 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002143 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002144 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002145
David Woodhousee1605492009-06-29 11:17:38 +01002146 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002147 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2148
David Woodhouse5cf0a762014-03-19 16:07:49 +00002149 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002150 if (!pte)
2151 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002152 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002153 if (largepage_lvl > 1) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002154 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002155 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2156 /*
2157 * Ensure that old small page tables are
2158 * removed to make room for superpage,
2159 * if they exist.
2160 */
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002161 dma_pte_free_pagetable(domain, iov_pfn,
Jiang Liud41a4ad2014-07-11 14:19:34 +08002162 iov_pfn + lvl_pages - 1);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002163 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002164 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002165 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002166
David Woodhousee1605492009-06-29 11:17:38 +01002167 }
2168 /* We don't need lock here, nobody else
2169 * touches the iova range
2170 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002171 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002172 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002173 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002174 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2175 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002176 if (dumps) {
2177 dumps--;
2178 debug_dma_dump_mappings(NULL);
2179 }
2180 WARN_ON(1);
2181 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002182
2183 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2184
2185 BUG_ON(nr_pages < lvl_pages);
2186 BUG_ON(sg_res < lvl_pages);
2187
2188 nr_pages -= lvl_pages;
2189 iov_pfn += lvl_pages;
2190 phys_pfn += lvl_pages;
2191 pteval += lvl_pages * VTD_PAGE_SIZE;
2192 sg_res -= lvl_pages;
2193
2194 /* If the next PTE would be the first in a new page, then we
2195 need to flush the cache on the entries we've just written.
2196 And then we'll need to recalculate 'pte', so clear it and
2197 let it get set again in the if (!pte) block above.
2198
2199 If we're done (!nr_pages) we need to flush the cache too.
2200
2201 Also if we've been setting superpages, we may need to
2202 recalculate 'pte' and switch back to smaller pages for the
2203 end of the mapping, if the trailing size is not enough to
2204 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002205 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002206 if (!nr_pages || first_pte_in_page(pte) ||
2207 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002208 domain_flush_cache(domain, first_pte,
2209 (void *)pte - (void *)first_pte);
2210 pte = NULL;
2211 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002212
2213 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002214 sg = sg_next(sg);
2215 }
2216 return 0;
2217}
2218
David Woodhouse9051aa02009-06-29 12:30:54 +01002219static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2220 struct scatterlist *sg, unsigned long nr_pages,
2221 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002222{
David Woodhouse9051aa02009-06-29 12:30:54 +01002223 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2224}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002225
David Woodhouse9051aa02009-06-29 12:30:54 +01002226static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2227 unsigned long phys_pfn, unsigned long nr_pages,
2228 int prot)
2229{
2230 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002231}
2232
Weidong Hanc7151a82008-12-08 22:51:37 +08002233static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002234{
Weidong Hanc7151a82008-12-08 22:51:37 +08002235 if (!iommu)
2236 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002237
2238 clear_context_table(iommu, bus, devfn);
2239 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002240 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002241 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002242}
2243
David Woodhouse109b9b02012-05-25 17:43:02 +01002244static inline void unlink_domain_info(struct device_domain_info *info)
2245{
2246 assert_spin_locked(&device_domain_lock);
2247 list_del(&info->link);
2248 list_del(&info->global);
2249 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002250 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002251}
2252
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002253static void domain_remove_dev_info(struct dmar_domain *domain)
2254{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002255 struct device_domain_info *info, *tmp;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002256
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002257 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedele6de0f82015-07-22 16:30:36 +02002258 dmar_remove_one_dev_info(domain, info->dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002259}
2260
2261/*
2262 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002263 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002264 */
David Woodhouse1525a292014-03-06 16:19:30 +00002265static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002266{
2267 struct device_domain_info *info;
2268
2269 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002270 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002271 if (info)
2272 return info->domain;
2273 return NULL;
2274}
2275
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002276static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002277dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2278{
2279 struct device_domain_info *info;
2280
2281 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002282 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002283 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002284 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002285
2286 return NULL;
2287}
2288
Joerg Roedel5db31562015-07-22 12:40:43 +02002289static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2290 int bus, int devfn,
2291 struct device *dev,
2292 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002293{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002294 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002295 struct device_domain_info *info;
2296 unsigned long flags;
2297
2298 info = alloc_devinfo_mem();
2299 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002300 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002301
Jiang Liu745f2582014-02-19 14:07:26 +08002302 info->bus = bus;
2303 info->devfn = devfn;
2304 info->dev = dev;
2305 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002306 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002307
2308 spin_lock_irqsave(&device_domain_lock, flags);
2309 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002310 found = find_domain(dev);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002311 else {
2312 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002313 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002314 if (info2)
2315 found = info2->domain;
2316 }
Jiang Liu745f2582014-02-19 14:07:26 +08002317 if (found) {
2318 spin_unlock_irqrestore(&device_domain_lock, flags);
2319 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002320 /* Caller must free the original domain */
2321 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002322 }
2323
David Woodhouseb718cd32014-03-09 13:11:33 -07002324 list_add(&info->link, &domain->devices);
2325 list_add(&info->global, &device_domain_list);
2326 if (dev)
2327 dev->archdata.iommu = info;
2328 spin_unlock_irqrestore(&device_domain_lock, flags);
2329
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002330 if (dev && domain_context_mapping(domain, dev)) {
2331 pr_err("Domain context map for %s failed\n", dev_name(dev));
Joerg Roedele6de0f82015-07-22 16:30:36 +02002332 dmar_remove_one_dev_info(domain, dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002333 return NULL;
2334 }
2335
David Woodhouseb718cd32014-03-09 13:11:33 -07002336 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002337}
2338
Alex Williamson579305f2014-07-03 09:51:43 -06002339static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2340{
2341 *(u16 *)opaque = alias;
2342 return 0;
2343}
2344
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002345/* domain is initialized */
David Woodhouse146922e2014-03-09 15:44:17 -07002346static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002347{
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002348 struct device_domain_info *info = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002349 struct dmar_domain *domain, *tmp;
2350 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002351 unsigned long flags;
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002352 u16 dma_alias;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002353 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002354
David Woodhouse146922e2014-03-09 15:44:17 -07002355 domain = find_domain(dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002356 if (domain)
2357 return domain;
2358
David Woodhouse146922e2014-03-09 15:44:17 -07002359 iommu = device_to_iommu(dev, &bus, &devfn);
2360 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002361 return NULL;
2362
2363 if (dev_is_pci(dev)) {
2364 struct pci_dev *pdev = to_pci_dev(dev);
2365
2366 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2367
2368 spin_lock_irqsave(&device_domain_lock, flags);
2369 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2370 PCI_BUS_NUM(dma_alias),
2371 dma_alias & 0xff);
2372 if (info) {
2373 iommu = info->iommu;
2374 domain = info->domain;
2375 }
2376 spin_unlock_irqrestore(&device_domain_lock, flags);
2377
2378 /* DMA alias already has a domain, uses it */
2379 if (info)
2380 goto found_domain;
2381 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002382
David Woodhouse146922e2014-03-09 15:44:17 -07002383 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002384 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002385 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002386 return NULL;
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002387 if (iommu_attach_domain(domain, iommu) < 0) {
Alex Williamson2fe9723d2011-03-04 14:52:30 -07002388 free_domain_mem(domain);
Alex Williamson579305f2014-07-03 09:51:43 -06002389 return NULL;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002390 }
Jiang Liufb170fb2014-07-11 14:19:28 +08002391 domain_attach_iommu(domain, iommu);
Alex Williamson579305f2014-07-03 09:51:43 -06002392 if (domain_init(domain, gaw)) {
2393 domain_exit(domain);
2394 return NULL;
2395 }
2396
2397 /* register PCI DMA alias device */
2398 if (dev_is_pci(dev)) {
Joerg Roedel5db31562015-07-22 12:40:43 +02002399 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2400 dma_alias & 0xff, NULL, domain);
Alex Williamson579305f2014-07-03 09:51:43 -06002401
2402 if (!tmp || tmp != domain) {
2403 domain_exit(domain);
2404 domain = tmp;
2405 }
2406
David Woodhouseb718cd32014-03-09 13:11:33 -07002407 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002408 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002409 }
2410
2411found_domain:
Joerg Roedel5db31562015-07-22 12:40:43 +02002412 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Alex Williamson579305f2014-07-03 09:51:43 -06002413
2414 if (!tmp || tmp != domain) {
2415 domain_exit(domain);
2416 domain = tmp;
2417 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002418
2419 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002420}
2421
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002422static int iommu_identity_mapping;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002423#define IDENTMAP_ALL 1
2424#define IDENTMAP_GFX 2
2425#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002426
David Woodhouseb2132032009-06-26 18:50:28 +01002427static int iommu_domain_identity_map(struct dmar_domain *domain,
2428 unsigned long long start,
2429 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002430{
David Woodhousec5395d52009-06-28 16:35:56 +01002431 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2432 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002433
David Woodhousec5395d52009-06-28 16:35:56 +01002434 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2435 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002436 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002437 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002438 }
2439
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002440 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002441 /*
2442 * RMRR range might have overlap with physical memory range,
2443 * clear it first
2444 */
David Woodhousec5395d52009-06-28 16:35:56 +01002445 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002446
David Woodhousec5395d52009-06-28 16:35:56 +01002447 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2448 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002449 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002450}
2451
David Woodhouse0b9d9752014-03-09 15:48:15 -07002452static int iommu_prepare_identity_map(struct device *dev,
David Woodhouseb2132032009-06-26 18:50:28 +01002453 unsigned long long start,
2454 unsigned long long end)
2455{
2456 struct dmar_domain *domain;
2457 int ret;
2458
David Woodhouse0b9d9752014-03-09 15:48:15 -07002459 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002460 if (!domain)
2461 return -ENOMEM;
2462
David Woodhouse19943b02009-08-04 16:19:20 +01002463 /* For _hardware_ passthrough, don't bother. But for software
2464 passthrough, we do it anyway -- it may indicate a memory
2465 range which is reserved in E820, so which didn't get set
2466 up to start with in si_domain */
2467 if (domain == si_domain && hw_pass_through) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002468 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2469 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002470 return 0;
2471 }
2472
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002473 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2474 dev_name(dev), start, end);
2475
David Woodhouse5595b522009-12-02 09:21:55 +00002476 if (end < start) {
2477 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2478 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2479 dmi_get_system_info(DMI_BIOS_VENDOR),
2480 dmi_get_system_info(DMI_BIOS_VERSION),
2481 dmi_get_system_info(DMI_PRODUCT_VERSION));
2482 ret = -EIO;
2483 goto error;
2484 }
2485
David Woodhouse2ff729f2009-08-26 14:25:41 +01002486 if (end >> agaw_to_width(domain->agaw)) {
2487 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2488 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2489 agaw_to_width(domain->agaw),
2490 dmi_get_system_info(DMI_BIOS_VENDOR),
2491 dmi_get_system_info(DMI_BIOS_VERSION),
2492 dmi_get_system_info(DMI_PRODUCT_VERSION));
2493 ret = -EIO;
2494 goto error;
2495 }
David Woodhouse19943b02009-08-04 16:19:20 +01002496
David Woodhouseb2132032009-06-26 18:50:28 +01002497 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002498 if (ret)
2499 goto error;
2500
David Woodhouseb2132032009-06-26 18:50:28 +01002501 return 0;
2502
2503 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002504 domain_exit(domain);
2505 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002506}
2507
2508static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002509 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002510{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002511 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002512 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002513 return iommu_prepare_identity_map(dev, rmrr->base_address,
2514 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002515}
2516
Suresh Siddhad3f13812011-08-23 17:05:25 -07002517#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002518static inline void iommu_prepare_isa(void)
2519{
2520 struct pci_dev *pdev;
2521 int ret;
2522
2523 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2524 if (!pdev)
2525 return;
2526
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002527 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002528 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002529
2530 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002531 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002532
Yijing Wang9b27e822014-05-20 20:37:52 +08002533 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002534}
2535#else
2536static inline void iommu_prepare_isa(void)
2537{
2538 return;
2539}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002540#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002541
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002542static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002543
Matt Kraai071e1372009-08-23 22:30:22 -07002544static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002545{
David Woodhousec7ab48d2009-06-26 19:10:36 +01002546 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002547
Jiang Liuab8dfe22014-07-11 14:19:27 +08002548 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002549 if (!si_domain)
2550 return -EFAULT;
2551
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002552 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2553 domain_exit(si_domain);
2554 return -EFAULT;
2555 }
2556
Joerg Roedel0dc79712015-07-21 15:40:06 +02002557 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002558
David Woodhouse19943b02009-08-04 16:19:20 +01002559 if (hw)
2560 return 0;
2561
David Woodhousec7ab48d2009-06-26 19:10:36 +01002562 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002563 unsigned long start_pfn, end_pfn;
2564 int i;
2565
2566 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2567 ret = iommu_domain_identity_map(si_domain,
2568 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2569 if (ret)
2570 return ret;
2571 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002572 }
2573
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002574 return 0;
2575}
2576
David Woodhouse9b226622014-03-09 14:03:28 -07002577static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002578{
2579 struct device_domain_info *info;
2580
2581 if (likely(!iommu_identity_mapping))
2582 return 0;
2583
David Woodhouse9b226622014-03-09 14:03:28 -07002584 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002585 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2586 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002587
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002588 return 0;
2589}
2590
Joerg Roedel28ccce02015-07-21 14:45:31 +02002591static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002592{
David Woodhouse0ac72662014-03-09 13:19:22 -07002593 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002594 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002595 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002596
David Woodhouse5913c9b2014-03-09 16:27:31 -07002597 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002598 if (!iommu)
2599 return -ENODEV;
2600
Joerg Roedel5db31562015-07-22 12:40:43 +02002601 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002602 if (ndomain != domain)
2603 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002604
2605 return 0;
2606}
2607
David Woodhouse0b9d9752014-03-09 15:48:15 -07002608static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002609{
2610 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002611 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002612 int i;
2613
Jiang Liu0e242612014-02-19 14:07:34 +08002614 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002615 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002616 /*
2617 * Return TRUE if this RMRR contains the device that
2618 * is passed in.
2619 */
2620 for_each_active_dev_scope(rmrr->devices,
2621 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002622 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002623 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002624 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002625 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002626 }
Jiang Liu0e242612014-02-19 14:07:34 +08002627 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002628 return false;
2629}
2630
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002631/*
2632 * There are a couple cases where we need to restrict the functionality of
2633 * devices associated with RMRRs. The first is when evaluating a device for
2634 * identity mapping because problems exist when devices are moved in and out
2635 * of domains and their respective RMRR information is lost. This means that
2636 * a device with associated RMRRs will never be in a "passthrough" domain.
2637 * The second is use of the device through the IOMMU API. This interface
2638 * expects to have full control of the IOVA space for the device. We cannot
2639 * satisfy both the requirement that RMRR access is maintained and have an
2640 * unencumbered IOVA space. We also have no ability to quiesce the device's
2641 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2642 * We therefore prevent devices associated with an RMRR from participating in
2643 * the IOMMU API, which eliminates them from device assignment.
2644 *
2645 * In both cases we assume that PCI USB devices with RMRRs have them largely
2646 * for historical reasons and that the RMRR space is not actively used post
2647 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002648 *
2649 * The same exception is made for graphics devices, with the requirement that
2650 * any use of the RMRR regions will be torn down before assigning the device
2651 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002652 */
2653static bool device_is_rmrr_locked(struct device *dev)
2654{
2655 if (!device_has_rmrr(dev))
2656 return false;
2657
2658 if (dev_is_pci(dev)) {
2659 struct pci_dev *pdev = to_pci_dev(dev);
2660
David Woodhouse18436af2015-03-25 15:05:47 +00002661 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002662 return false;
2663 }
2664
2665 return true;
2666}
2667
David Woodhouse3bdb2592014-03-09 16:03:08 -07002668static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002669{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002670
David Woodhouse3bdb2592014-03-09 16:03:08 -07002671 if (dev_is_pci(dev)) {
2672 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002673
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002674 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002675 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002676
David Woodhouse3bdb2592014-03-09 16:03:08 -07002677 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2678 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002679
David Woodhouse3bdb2592014-03-09 16:03:08 -07002680 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2681 return 1;
2682
2683 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2684 return 0;
2685
2686 /*
2687 * We want to start off with all devices in the 1:1 domain, and
2688 * take them out later if we find they can't access all of memory.
2689 *
2690 * However, we can't do this for PCI devices behind bridges,
2691 * because all PCI devices behind the same bridge will end up
2692 * with the same source-id on their transactions.
2693 *
2694 * Practically speaking, we can't change things around for these
2695 * devices at run-time, because we can't be sure there'll be no
2696 * DMA transactions in flight for any of their siblings.
2697 *
2698 * So PCI devices (unless they're on the root bus) as well as
2699 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2700 * the 1:1 domain, just in _case_ one of their siblings turns out
2701 * not to be able to map all of memory.
2702 */
2703 if (!pci_is_pcie(pdev)) {
2704 if (!pci_is_root_bus(pdev->bus))
2705 return 0;
2706 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2707 return 0;
2708 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2709 return 0;
2710 } else {
2711 if (device_has_rmrr(dev))
2712 return 0;
2713 }
David Woodhouse6941af22009-07-04 18:24:27 +01002714
David Woodhouse3dfc8132009-07-04 19:11:08 +01002715 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002716 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002717 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002718 * take them out of the 1:1 domain later.
2719 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002720 if (!startup) {
2721 /*
2722 * If the device's dma_mask is less than the system's memory
2723 * size then this is not a candidate for identity mapping.
2724 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002725 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002726
David Woodhouse3bdb2592014-03-09 16:03:08 -07002727 if (dev->coherent_dma_mask &&
2728 dev->coherent_dma_mask < dma_mask)
2729 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002730
David Woodhouse3bdb2592014-03-09 16:03:08 -07002731 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002732 }
David Woodhouse6941af22009-07-04 18:24:27 +01002733
2734 return 1;
2735}
2736
David Woodhousecf04eee2014-03-21 16:49:04 +00002737static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2738{
2739 int ret;
2740
2741 if (!iommu_should_identity_map(dev, 1))
2742 return 0;
2743
Joerg Roedel28ccce02015-07-21 14:45:31 +02002744 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00002745 if (!ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002746 pr_info("%s identity mapping for device %s\n",
2747 hw ? "Hardware" : "Software", dev_name(dev));
David Woodhousecf04eee2014-03-21 16:49:04 +00002748 else if (ret == -ENODEV)
2749 /* device not associated with an iommu */
2750 ret = 0;
2751
2752 return ret;
2753}
2754
2755
Matt Kraai071e1372009-08-23 22:30:22 -07002756static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002757{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002758 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00002759 struct dmar_drhd_unit *drhd;
2760 struct intel_iommu *iommu;
2761 struct device *dev;
2762 int i;
2763 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002764
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002765 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00002766 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2767 if (ret)
2768 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002769 }
2770
David Woodhousecf04eee2014-03-21 16:49:04 +00002771 for_each_active_iommu(iommu, drhd)
2772 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2773 struct acpi_device_physical_node *pn;
2774 struct acpi_device *adev;
2775
2776 if (dev->bus != &acpi_bus_type)
2777 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02002778
David Woodhousecf04eee2014-03-21 16:49:04 +00002779 adev= to_acpi_device(dev);
2780 mutex_lock(&adev->physical_node_lock);
2781 list_for_each_entry(pn, &adev->physical_node_list, node) {
2782 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2783 if (ret)
2784 break;
2785 }
2786 mutex_unlock(&adev->physical_node_lock);
2787 if (ret)
2788 return ret;
2789 }
2790
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002791 return 0;
2792}
2793
Jiang Liuffebeb42014-11-09 22:48:02 +08002794static void intel_iommu_init_qi(struct intel_iommu *iommu)
2795{
2796 /*
2797 * Start from the sane iommu hardware state.
2798 * If the queued invalidation is already initialized by us
2799 * (for example, while enabling interrupt-remapping) then
2800 * we got the things already rolling from a sane state.
2801 */
2802 if (!iommu->qi) {
2803 /*
2804 * Clear any previous faults.
2805 */
2806 dmar_fault(-1, iommu);
2807 /*
2808 * Disable queued invalidation if supported and already enabled
2809 * before OS handover.
2810 */
2811 dmar_disable_qi(iommu);
2812 }
2813
2814 if (dmar_enable_qi(iommu)) {
2815 /*
2816 * Queued Invalidate not enabled, use Register Based Invalidate
2817 */
2818 iommu->flush.flush_context = __iommu_flush_context;
2819 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002820 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08002821 iommu->name);
2822 } else {
2823 iommu->flush.flush_context = qi_flush_context;
2824 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002825 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08002826 }
2827}
2828
Joerg Roedel091d42e2015-06-12 11:56:10 +02002829static int copy_context_table(struct intel_iommu *iommu,
2830 struct root_entry *old_re,
2831 struct context_entry **tbl,
2832 int bus, bool ext)
2833{
2834 struct context_entry *old_ce = NULL, *new_ce = NULL, ce;
Joerg Roedeldbcd8612015-06-12 12:02:09 +02002835 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel091d42e2015-06-12 11:56:10 +02002836 phys_addr_t old_ce_phys;
2837
2838 tbl_idx = ext ? bus * 2 : bus;
2839
2840 for (devfn = 0; devfn < 256; devfn++) {
2841 /* First calculate the correct index */
2842 idx = (ext ? devfn * 2 : devfn) % 256;
2843
2844 if (idx == 0) {
2845 /* First save what we may have and clean up */
2846 if (new_ce) {
2847 tbl[tbl_idx] = new_ce;
2848 __iommu_flush_cache(iommu, new_ce,
2849 VTD_PAGE_SIZE);
2850 pos = 1;
2851 }
2852
2853 if (old_ce)
2854 iounmap(old_ce);
2855
2856 ret = 0;
2857 if (devfn < 0x80)
2858 old_ce_phys = root_entry_lctp(old_re);
2859 else
2860 old_ce_phys = root_entry_uctp(old_re);
2861
2862 if (!old_ce_phys) {
2863 if (ext && devfn == 0) {
2864 /* No LCTP, try UCTP */
2865 devfn = 0x7f;
2866 continue;
2867 } else {
2868 goto out;
2869 }
2870 }
2871
2872 ret = -ENOMEM;
2873 old_ce = ioremap_cache(old_ce_phys, PAGE_SIZE);
2874 if (!old_ce)
2875 goto out;
2876
2877 new_ce = alloc_pgtable_page(iommu->node);
2878 if (!new_ce)
2879 goto out_unmap;
2880
2881 ret = 0;
2882 }
2883
2884 /* Now copy the context entry */
2885 ce = old_ce[idx];
2886
Joerg Roedelcf484d02015-06-12 12:21:46 +02002887 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02002888 continue;
2889
Joerg Roedeldbcd8612015-06-12 12:02:09 +02002890 did = context_domain_id(&ce);
2891 if (did >= 0 && did < cap_ndoms(iommu->cap))
2892 set_bit(did, iommu->domain_ids);
2893
Joerg Roedelcf484d02015-06-12 12:21:46 +02002894 /*
2895 * We need a marker for copied context entries. This
2896 * marker needs to work for the old format as well as
2897 * for extended context entries.
2898 *
2899 * Bit 67 of the context entry is used. In the old
2900 * format this bit is available to software, in the
2901 * extended format it is the PGE bit, but PGE is ignored
2902 * by HW if PASIDs are disabled (and thus still
2903 * available).
2904 *
2905 * So disable PASIDs first and then mark the entry
2906 * copied. This means that we don't copy PASID
2907 * translations from the old kernel, but this is fine as
2908 * faults there are not fatal.
2909 */
2910 context_clear_pasid_enable(&ce);
2911 context_set_copied(&ce);
2912
Joerg Roedel091d42e2015-06-12 11:56:10 +02002913 new_ce[idx] = ce;
2914 }
2915
2916 tbl[tbl_idx + pos] = new_ce;
2917
2918 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
2919
2920out_unmap:
2921 iounmap(old_ce);
2922
2923out:
2924 return ret;
2925}
2926
2927static int copy_translation_tables(struct intel_iommu *iommu)
2928{
2929 struct context_entry **ctxt_tbls;
2930 struct root_entry *old_rt;
2931 phys_addr_t old_rt_phys;
2932 int ctxt_table_entries;
2933 unsigned long flags;
2934 u64 rtaddr_reg;
2935 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02002936 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02002937
2938 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
2939 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02002940 new_ext = !!ecap_ecs(iommu->ecap);
2941
2942 /*
2943 * The RTT bit can only be changed when translation is disabled,
2944 * but disabling translation means to open a window for data
2945 * corruption. So bail out and don't copy anything if we would
2946 * have to change the bit.
2947 */
2948 if (new_ext != ext)
2949 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02002950
2951 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
2952 if (!old_rt_phys)
2953 return -EINVAL;
2954
2955 old_rt = ioremap_cache(old_rt_phys, PAGE_SIZE);
2956 if (!old_rt)
2957 return -ENOMEM;
2958
2959 /* This is too big for the stack - allocate it from slab */
2960 ctxt_table_entries = ext ? 512 : 256;
2961 ret = -ENOMEM;
2962 ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
2963 if (!ctxt_tbls)
2964 goto out_unmap;
2965
2966 for (bus = 0; bus < 256; bus++) {
2967 ret = copy_context_table(iommu, &old_rt[bus],
2968 ctxt_tbls, bus, ext);
2969 if (ret) {
2970 pr_err("%s: Failed to copy context table for bus %d\n",
2971 iommu->name, bus);
2972 continue;
2973 }
2974 }
2975
2976 spin_lock_irqsave(&iommu->lock, flags);
2977
2978 /* Context tables are copied, now write them to the root_entry table */
2979 for (bus = 0; bus < 256; bus++) {
2980 int idx = ext ? bus * 2 : bus;
2981 u64 val;
2982
2983 if (ctxt_tbls[idx]) {
2984 val = virt_to_phys(ctxt_tbls[idx]) | 1;
2985 iommu->root_entry[bus].lo = val;
2986 }
2987
2988 if (!ext || !ctxt_tbls[idx + 1])
2989 continue;
2990
2991 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
2992 iommu->root_entry[bus].hi = val;
2993 }
2994
2995 spin_unlock_irqrestore(&iommu->lock, flags);
2996
2997 kfree(ctxt_tbls);
2998
2999 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3000
3001 ret = 0;
3002
3003out_unmap:
3004 iounmap(old_rt);
3005
3006 return ret;
3007}
3008
Joseph Cihulab7792602011-05-03 00:08:37 -07003009static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003010{
3011 struct dmar_drhd_unit *drhd;
3012 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02003013 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00003014 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003015 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07003016 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003017
3018 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003019 * for each drhd
3020 * allocate root
3021 * initialize and program root entry to not present
3022 * endfor
3023 */
3024 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003025 /*
3026 * lock not needed as this is only incremented in the single
3027 * threaded kernel __init code path all other access are read
3028 * only
3029 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003030 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003031 g_num_of_iommus++;
3032 continue;
3033 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003034 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003035 }
3036
Jiang Liuffebeb42014-11-09 22:48:02 +08003037 /* Preallocate enough resources for IOMMU hot-addition */
3038 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3039 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3040
Weidong Hand9630fe2008-12-08 11:06:32 +08003041 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3042 GFP_KERNEL);
3043 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003044 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003045 ret = -ENOMEM;
3046 goto error;
3047 }
3048
mark gross80b20dd2008-04-18 13:53:58 -07003049 deferred_flush = kzalloc(g_num_of_iommus *
3050 sizeof(struct deferred_flush_tables), GFP_KERNEL);
3051 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08003052 ret = -ENOMEM;
Jiang Liu989d51f2014-02-19 14:07:21 +08003053 goto free_g_iommus;
mark gross5e0d2a62008-03-04 15:22:08 -08003054 }
3055
Jiang Liu7c919772014-01-06 14:18:18 +08003056 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08003057 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003058
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003059 intel_iommu_init_qi(iommu);
3060
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003061 ret = iommu_init_domains(iommu);
3062 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003063 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003064
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003065 init_translation_status(iommu);
3066
Joerg Roedel091d42e2015-06-12 11:56:10 +02003067 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3068 iommu_disable_translation(iommu);
3069 clear_translation_pre_enabled(iommu);
3070 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3071 iommu->name);
3072 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003073
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003074 /*
3075 * TBD:
3076 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003077 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003078 */
3079 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003080 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003081 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003082
Joerg Roedel091d42e2015-06-12 11:56:10 +02003083 if (translation_pre_enabled(iommu)) {
3084 pr_info("Translation already enabled - trying to copy translation structures\n");
3085
3086 ret = copy_translation_tables(iommu);
3087 if (ret) {
3088 /*
3089 * We found the IOMMU with translation
3090 * enabled - but failed to copy over the
3091 * old root-entry table. Try to proceed
3092 * by disabling translation now and
3093 * allocating a clean root-entry table.
3094 * This might cause DMAR faults, but
3095 * probably the dump will still succeed.
3096 */
3097 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3098 iommu->name);
3099 iommu_disable_translation(iommu);
3100 clear_translation_pre_enabled(iommu);
3101 } else {
3102 pr_info("Copied translation tables from previous kernel for %s\n",
3103 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003104 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003105 }
3106 }
3107
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003108 iommu_flush_write_buffer(iommu);
3109 iommu_set_root_entry(iommu);
3110 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3111 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3112
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003113 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003114 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003115 }
3116
David Woodhouse19943b02009-08-04 16:19:20 +01003117 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003118 iommu_identity_mapping |= IDENTMAP_ALL;
3119
Suresh Siddhad3f13812011-08-23 17:05:25 -07003120#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003121 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003122#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003123
Joerg Roedel86080cc2015-06-12 12:27:16 +02003124 if (iommu_identity_mapping) {
3125 ret = si_domain_init(hw_pass_through);
3126 if (ret)
3127 goto free_iommu;
3128 }
3129
David Woodhousee0fc7e02009-09-30 09:12:17 -07003130 check_tylersburg_isoch();
3131
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003132 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003133 * If we copied translations from a previous kernel in the kdump
3134 * case, we can not assign the devices to domains now, as that
3135 * would eliminate the old mappings. So skip this part and defer
3136 * the assignment to device driver initialization time.
3137 */
3138 if (copied_tables)
3139 goto domains_done;
3140
3141 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003142 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003143 * identity mappings for rmrr, gfx, and isa and may fall back to static
3144 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003145 */
David Woodhouse19943b02009-08-04 16:19:20 +01003146 if (iommu_identity_mapping) {
3147 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3148 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003149 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003150 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003151 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003152 }
David Woodhouse19943b02009-08-04 16:19:20 +01003153 /*
3154 * For each rmrr
3155 * for each dev attached to rmrr
3156 * do
3157 * locate drhd for dev, alloc domain for dev
3158 * allocate free domain
3159 * allocate page table entries for rmrr
3160 * if context not allocated for bus
3161 * allocate and init context
3162 * set present in root table for this bus
3163 * init context with domain, translation etc
3164 * endfor
3165 * endfor
3166 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003167 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003168 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003169 /* some BIOS lists non-exist devices in DMAR table. */
3170 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003171 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003172 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003173 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003174 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003175 }
3176 }
3177
3178 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003179
Joerg Roedela87f4912015-06-12 12:32:54 +02003180domains_done:
3181
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003182 /*
3183 * for each drhd
3184 * enable fault log
3185 * global invalidate context cache
3186 * global invalidate iotlb
3187 * enable translation
3188 */
Jiang Liu7c919772014-01-06 14:18:18 +08003189 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003190 if (drhd->ignored) {
3191 /*
3192 * we always have to disable PMRs or DMA may fail on
3193 * this device
3194 */
3195 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003196 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003197 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003198 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003199
3200 iommu_flush_write_buffer(iommu);
3201
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003202 ret = dmar_set_interrupt(iommu);
3203 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003204 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003205
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003206 if (!translation_pre_enabled(iommu))
3207 iommu_enable_translation(iommu);
3208
David Woodhouseb94996c2009-09-19 15:28:12 -07003209 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003210 }
3211
3212 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003213
3214free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003215 for_each_active_iommu(iommu, drhd) {
3216 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003217 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003218 }
Jiang Liu9bdc5312014-01-06 14:18:27 +08003219 kfree(deferred_flush);
Jiang Liu989d51f2014-02-19 14:07:21 +08003220free_g_iommus:
Weidong Hand9630fe2008-12-08 11:06:32 +08003221 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08003222error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003223 return ret;
3224}
3225
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003226/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01003227static struct iova *intel_alloc_iova(struct device *dev,
3228 struct dmar_domain *domain,
3229 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003230{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003231 struct iova *iova = NULL;
3232
David Woodhouse875764d2009-06-28 21:20:51 +01003233 /* Restrict dma_mask to the width that the iommu can handle */
3234 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
3235
3236 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003237 /*
3238 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003239 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003240 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003241 */
David Woodhouse875764d2009-06-28 21:20:51 +01003242 iova = alloc_iova(&domain->iovad, nrpages,
3243 IOVA_PFN(DMA_BIT_MASK(32)), 1);
3244 if (iova)
3245 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003246 }
David Woodhouse875764d2009-06-28 21:20:51 +01003247 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
3248 if (unlikely(!iova)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003249 pr_err("Allocating %ld-page iova for %s failed",
David Woodhouse207e3592014-03-09 16:12:32 -07003250 nrpages, dev_name(dev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003251 return NULL;
3252 }
3253
3254 return iova;
3255}
3256
David Woodhoused4b709f2014-03-09 16:07:40 -07003257static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003258{
3259 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003260
David Woodhoused4b709f2014-03-09 16:07:40 -07003261 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003262 if (!domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003263 pr_err("Allocating domain for %s failed\n",
David Woodhoused4b709f2014-03-09 16:07:40 -07003264 dev_name(dev));
Al Viro4fe05bb2007-10-29 04:51:16 +00003265 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003266 }
3267
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003268 return domain;
3269}
3270
David Woodhoused4b709f2014-03-09 16:07:40 -07003271static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
David Woodhouse147202a2009-07-07 19:43:20 +01003272{
3273 struct device_domain_info *info;
3274
3275 /* No lock here, assumes no domain exit in normal case */
David Woodhoused4b709f2014-03-09 16:07:40 -07003276 info = dev->archdata.iommu;
David Woodhouse147202a2009-07-07 19:43:20 +01003277 if (likely(info))
3278 return info->domain;
3279
3280 return __get_valid_domain_for_dev(dev);
3281}
3282
David Woodhouseecb509e2014-03-09 16:29:55 -07003283/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003284static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003285{
3286 int found;
3287
David Woodhouse3d891942014-03-06 15:59:26 +00003288 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003289 return 1;
3290
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003291 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003292 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003293
David Woodhouse9b226622014-03-09 14:03:28 -07003294 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003295 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003296 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003297 return 1;
3298 else {
3299 /*
3300 * 32 bit DMA is removed from si_domain and fall back
3301 * to non-identity mapping.
3302 */
Joerg Roedele6de0f82015-07-22 16:30:36 +02003303 dmar_remove_one_dev_info(si_domain, dev);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003304 pr_info("32bit %s uses non-identity mapping\n",
3305 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003306 return 0;
3307 }
3308 } else {
3309 /*
3310 * In case of a detached 64 bit DMA device from vm, the device
3311 * is put into si_domain for identity mapping.
3312 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003313 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003314 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003315 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003316 if (!ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003317 pr_info("64bit %s uses identity mapping\n",
3318 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003319 return 1;
3320 }
3321 }
3322 }
3323
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003324 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003325}
3326
David Woodhouse5040a912014-03-09 16:14:00 -07003327static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003328 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003329{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003330 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003331 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003332 struct iova *iova;
3333 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003334 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003335 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003336 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003337
3338 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003339
David Woodhouse5040a912014-03-09 16:14:00 -07003340 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003341 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003342
David Woodhouse5040a912014-03-09 16:14:00 -07003343 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003344 if (!domain)
3345 return 0;
3346
Weidong Han8c11e792008-12-08 15:29:22 +08003347 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003348 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003349
David Woodhouse5040a912014-03-09 16:14:00 -07003350 iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003351 if (!iova)
3352 goto error;
3353
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003354 /*
3355 * Check if DMAR supports zero-length reads on write only
3356 * mappings..
3357 */
3358 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003359 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003360 prot |= DMA_PTE_READ;
3361 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3362 prot |= DMA_PTE_WRITE;
3363 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003364 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003365 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003366 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003367 * is not a big problem
3368 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01003369 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003370 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003371 if (ret)
3372 goto error;
3373
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003374 /* it's a non-present to present mapping. Only flush if caching mode */
3375 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003376 iommu_flush_iotlb_psi(iommu, domain,
3377 mm_to_dma_pfn(iova->pfn_lo),
3378 size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003379 else
Weidong Han8c11e792008-12-08 15:29:22 +08003380 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003381
David Woodhouse03d6a242009-06-28 15:33:46 +01003382 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
3383 start_paddr += paddr & ~PAGE_MASK;
3384 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003385
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003386error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003387 if (iova)
3388 __free_iova(&domain->iovad, iova);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003389 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
David Woodhouse5040a912014-03-09 16:14:00 -07003390 dev_name(dev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003391 return 0;
3392}
3393
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003394static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3395 unsigned long offset, size_t size,
3396 enum dma_data_direction dir,
3397 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003398{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003399 return __intel_map_single(dev, page_to_phys(page) + offset, size,
David Woodhouse46333e32014-03-10 20:01:21 -07003400 dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003401}
3402
mark gross5e0d2a62008-03-04 15:22:08 -08003403static void flush_unmaps(void)
3404{
mark gross80b20dd2008-04-18 13:53:58 -07003405 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003406
mark gross5e0d2a62008-03-04 15:22:08 -08003407 timer_on = 0;
3408
3409 /* just flush them all */
3410 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003411 struct intel_iommu *iommu = g_iommus[i];
3412 if (!iommu)
3413 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003414
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003415 if (!deferred_flush[i].next)
3416 continue;
3417
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003418 /* In caching mode, global flushes turn emulation expensive */
3419 if (!cap_caching_mode(iommu->cap))
3420 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003421 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003422 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003423 unsigned long mask;
3424 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003425 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08003426
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003427 /* On real hardware multiple invalidations are expensive */
3428 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003429 iommu_flush_iotlb_psi(iommu, domain,
Jiang Liua156ef92014-07-11 14:19:36 +08003430 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00003431 !deferred_flush[i].freelist[j], 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003432 else {
Jiang Liua156ef92014-07-11 14:19:36 +08003433 mask = ilog2(mm_to_dma_pfn(iova_size(iova)));
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003434 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
3435 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
3436 }
Yu Zhao93a23a72009-05-18 13:51:37 +08003437 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003438 if (deferred_flush[i].freelist[j])
3439 dma_free_pagelist(deferred_flush[i].freelist[j]);
mark gross80b20dd2008-04-18 13:53:58 -07003440 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003441 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003442 }
3443
mark gross5e0d2a62008-03-04 15:22:08 -08003444 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003445}
3446
3447static void flush_unmaps_timeout(unsigned long data)
3448{
mark gross80b20dd2008-04-18 13:53:58 -07003449 unsigned long flags;
3450
3451 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003452 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07003453 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003454}
3455
David Woodhouseea8ea462014-03-05 17:09:32 +00003456static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003457{
3458 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07003459 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003460 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08003461
3462 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003463 if (list_size == HIGH_WATER_MARK)
3464 flush_unmaps();
3465
Weidong Han8c11e792008-12-08 15:29:22 +08003466 iommu = domain_get_iommu(dom);
3467 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003468
mark gross80b20dd2008-04-18 13:53:58 -07003469 next = deferred_flush[iommu_id].next;
3470 deferred_flush[iommu_id].domain[next] = dom;
3471 deferred_flush[iommu_id].iova[next] = iova;
David Woodhouseea8ea462014-03-05 17:09:32 +00003472 deferred_flush[iommu_id].freelist[next] = freelist;
mark gross80b20dd2008-04-18 13:53:58 -07003473 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08003474
3475 if (!timer_on) {
3476 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
3477 timer_on = 1;
3478 }
3479 list_size++;
3480 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
3481}
3482
Jiang Liud41a4ad2014-07-11 14:19:34 +08003483static void intel_unmap(struct device *dev, dma_addr_t dev_addr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003484{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003485 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003486 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003487 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003488 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003489 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003490
David Woodhouse73676832009-07-04 14:08:36 +01003491 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003492 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003493
David Woodhouse1525a292014-03-06 16:19:30 +00003494 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003495 BUG_ON(!domain);
3496
Weidong Han8c11e792008-12-08 15:29:22 +08003497 iommu = domain_get_iommu(domain);
3498
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003499 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01003500 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
3501 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003502 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003503
David Woodhoused794dc92009-06-28 00:27:49 +01003504 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3505 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003506
David Woodhoused794dc92009-06-28 00:27:49 +01003507 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
David Woodhouse207e3592014-03-09 16:12:32 -07003508 dev_name(dev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003509
David Woodhouseea8ea462014-03-05 17:09:32 +00003510 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003511
mark gross5e0d2a62008-03-04 15:22:08 -08003512 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003513 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003514 last_pfn - start_pfn + 1, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003515 /* free iova */
3516 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003517 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003518 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003519 add_unmap(domain, iova, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003520 /*
3521 * queue up the release of the unmap to save the 1/6th of the
3522 * cpu used up by the iotlb flush operation...
3523 */
mark gross5e0d2a62008-03-04 15:22:08 -08003524 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003525}
3526
Jiang Liud41a4ad2014-07-11 14:19:34 +08003527static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3528 size_t size, enum dma_data_direction dir,
3529 struct dma_attrs *attrs)
3530{
3531 intel_unmap(dev, dev_addr);
3532}
3533
David Woodhouse5040a912014-03-09 16:14:00 -07003534static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003535 dma_addr_t *dma_handle, gfp_t flags,
3536 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003537{
Akinobu Mita36746432014-06-04 16:06:51 -07003538 struct page *page = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003539 int order;
3540
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003541 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003542 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003543
David Woodhouse5040a912014-03-09 16:14:00 -07003544 if (!iommu_no_mapping(dev))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003545 flags &= ~(GFP_DMA | GFP_DMA32);
David Woodhouse5040a912014-03-09 16:14:00 -07003546 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3547 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003548 flags |= GFP_DMA;
3549 else
3550 flags |= GFP_DMA32;
3551 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003552
Akinobu Mita36746432014-06-04 16:06:51 -07003553 if (flags & __GFP_WAIT) {
3554 unsigned int count = size >> PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003555
Akinobu Mita36746432014-06-04 16:06:51 -07003556 page = dma_alloc_from_contiguous(dev, count, order);
3557 if (page && iommu_no_mapping(dev) &&
3558 page_to_phys(page) + size > dev->coherent_dma_mask) {
3559 dma_release_from_contiguous(dev, page, count);
3560 page = NULL;
3561 }
3562 }
3563
3564 if (!page)
3565 page = alloc_pages(flags, order);
3566 if (!page)
3567 return NULL;
3568 memset(page_address(page), 0, size);
3569
3570 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003571 DMA_BIDIRECTIONAL,
David Woodhouse5040a912014-03-09 16:14:00 -07003572 dev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003573 if (*dma_handle)
Akinobu Mita36746432014-06-04 16:06:51 -07003574 return page_address(page);
3575 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3576 __free_pages(page, order);
3577
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003578 return NULL;
3579}
3580
David Woodhouse5040a912014-03-09 16:14:00 -07003581static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003582 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003583{
3584 int order;
Akinobu Mita36746432014-06-04 16:06:51 -07003585 struct page *page = virt_to_page(vaddr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003586
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003587 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003588 order = get_order(size);
3589
Jiang Liud41a4ad2014-07-11 14:19:34 +08003590 intel_unmap(dev, dma_handle);
Akinobu Mita36746432014-06-04 16:06:51 -07003591 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3592 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003593}
3594
David Woodhouse5040a912014-03-09 16:14:00 -07003595static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003596 int nelems, enum dma_data_direction dir,
3597 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003598{
Jiang Liud41a4ad2014-07-11 14:19:34 +08003599 intel_unmap(dev, sglist[0].dma_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003600}
3601
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003602static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003603 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003604{
3605 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003606 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003607
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003608 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003609 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00003610 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003611 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003612 }
3613 return nelems;
3614}
3615
David Woodhouse5040a912014-03-09 16:14:00 -07003616static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003617 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003618{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003619 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003620 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003621 size_t size = 0;
3622 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003623 struct iova *iova = NULL;
3624 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003625 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003626 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003627 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003628
3629 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003630 if (iommu_no_mapping(dev))
3631 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003632
David Woodhouse5040a912014-03-09 16:14:00 -07003633 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003634 if (!domain)
3635 return 0;
3636
Weidong Han8c11e792008-12-08 15:29:22 +08003637 iommu = domain_get_iommu(domain);
3638
David Woodhouseb536d242009-06-28 14:49:31 +01003639 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003640 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003641
David Woodhouse5040a912014-03-09 16:14:00 -07003642 iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
3643 *dev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003644 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003645 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003646 return 0;
3647 }
3648
3649 /*
3650 * Check if DMAR supports zero-length reads on write only
3651 * mappings..
3652 */
3653 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003654 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003655 prot |= DMA_PTE_READ;
3656 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3657 prot |= DMA_PTE_WRITE;
3658
David Woodhouseb536d242009-06-28 14:49:31 +01003659 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003660
Fenghua Yuf5329592009-08-04 15:09:37 -07003661 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003662 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003663 dma_pte_free_pagetable(domain, start_vpfn,
3664 start_vpfn + size - 1);
David Woodhousee1605492009-06-29 11:17:38 +01003665 __free_iova(&domain->iovad, iova);
3666 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003667 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003668
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003669 /* it's a non-present to present mapping. Only flush if caching mode */
3670 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003671 iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003672 else
Weidong Han8c11e792008-12-08 15:29:22 +08003673 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003674
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003675 return nelems;
3676}
3677
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003678static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3679{
3680 return !dma_addr;
3681}
3682
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003683struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003684 .alloc = intel_alloc_coherent,
3685 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003686 .map_sg = intel_map_sg,
3687 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003688 .map_page = intel_map_page,
3689 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003690 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003691};
3692
3693static inline int iommu_domain_cache_init(void)
3694{
3695 int ret = 0;
3696
3697 iommu_domain_cache = kmem_cache_create("iommu_domain",
3698 sizeof(struct dmar_domain),
3699 0,
3700 SLAB_HWCACHE_ALIGN,
3701
3702 NULL);
3703 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003704 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003705 ret = -ENOMEM;
3706 }
3707
3708 return ret;
3709}
3710
3711static inline int iommu_devinfo_cache_init(void)
3712{
3713 int ret = 0;
3714
3715 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3716 sizeof(struct device_domain_info),
3717 0,
3718 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003719 NULL);
3720 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003721 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003722 ret = -ENOMEM;
3723 }
3724
3725 return ret;
3726}
3727
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003728static int __init iommu_init_mempool(void)
3729{
3730 int ret;
3731 ret = iommu_iova_cache_init();
3732 if (ret)
3733 return ret;
3734
3735 ret = iommu_domain_cache_init();
3736 if (ret)
3737 goto domain_error;
3738
3739 ret = iommu_devinfo_cache_init();
3740 if (!ret)
3741 return ret;
3742
3743 kmem_cache_destroy(iommu_domain_cache);
3744domain_error:
Robin Murphy85b45452015-01-12 17:51:14 +00003745 iommu_iova_cache_destroy();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003746
3747 return -ENOMEM;
3748}
3749
3750static void __init iommu_exit_mempool(void)
3751{
3752 kmem_cache_destroy(iommu_devinfo_cache);
3753 kmem_cache_destroy(iommu_domain_cache);
Robin Murphy85b45452015-01-12 17:51:14 +00003754 iommu_iova_cache_destroy();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003755}
3756
Dan Williams556ab452010-07-23 15:47:56 -07003757static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3758{
3759 struct dmar_drhd_unit *drhd;
3760 u32 vtbar;
3761 int rc;
3762
3763 /* We know that this device on this chipset has its own IOMMU.
3764 * If we find it under a different IOMMU, then the BIOS is lying
3765 * to us. Hope that the IOMMU for this device is actually
3766 * disabled, and it needs no translation...
3767 */
3768 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3769 if (rc) {
3770 /* "can't" happen */
3771 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3772 return;
3773 }
3774 vtbar &= 0xffff0000;
3775
3776 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3777 drhd = dmar_find_matched_drhd_unit(pdev);
3778 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3779 TAINT_FIRMWARE_WORKAROUND,
3780 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3781 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3782}
3783DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3784
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003785static void __init init_no_remapping_devices(void)
3786{
3787 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00003788 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08003789 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003790
3791 for_each_drhd_unit(drhd) {
3792 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08003793 for_each_active_dev_scope(drhd->devices,
3794 drhd->devices_cnt, i, dev)
3795 break;
David Woodhouse832bd852014-03-07 15:08:36 +00003796 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003797 if (i == drhd->devices_cnt)
3798 drhd->ignored = 1;
3799 }
3800 }
3801
Jiang Liu7c919772014-01-06 14:18:18 +08003802 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08003803 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003804 continue;
3805
Jiang Liub683b232014-02-19 14:07:32 +08003806 for_each_active_dev_scope(drhd->devices,
3807 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003808 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003809 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003810 if (i < drhd->devices_cnt)
3811 continue;
3812
David Woodhousec0771df2011-10-14 20:59:46 +01003813 /* This IOMMU has *only* gfx devices. Either bypass it or
3814 set the gfx_mapped flag, as appropriate */
3815 if (dmar_map_gfx) {
3816 intel_iommu_gfx_mapped = 1;
3817 } else {
3818 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08003819 for_each_active_dev_scope(drhd->devices,
3820 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003821 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003822 }
3823 }
3824}
3825
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003826#ifdef CONFIG_SUSPEND
3827static int init_iommu_hw(void)
3828{
3829 struct dmar_drhd_unit *drhd;
3830 struct intel_iommu *iommu = NULL;
3831
3832 for_each_active_iommu(iommu, drhd)
3833 if (iommu->qi)
3834 dmar_reenable_qi(iommu);
3835
Joseph Cihulab7792602011-05-03 00:08:37 -07003836 for_each_iommu(iommu, drhd) {
3837 if (drhd->ignored) {
3838 /*
3839 * we always have to disable PMRs or DMA may fail on
3840 * this device
3841 */
3842 if (force_on)
3843 iommu_disable_protect_mem_regions(iommu);
3844 continue;
3845 }
3846
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003847 iommu_flush_write_buffer(iommu);
3848
3849 iommu_set_root_entry(iommu);
3850
3851 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003852 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08003853 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3854 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07003855 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003856 }
3857
3858 return 0;
3859}
3860
3861static void iommu_flush_all(void)
3862{
3863 struct dmar_drhd_unit *drhd;
3864 struct intel_iommu *iommu;
3865
3866 for_each_active_iommu(iommu, drhd) {
3867 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003868 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003869 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003870 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003871 }
3872}
3873
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003874static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003875{
3876 struct dmar_drhd_unit *drhd;
3877 struct intel_iommu *iommu = NULL;
3878 unsigned long flag;
3879
3880 for_each_active_iommu(iommu, drhd) {
3881 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3882 GFP_ATOMIC);
3883 if (!iommu->iommu_state)
3884 goto nomem;
3885 }
3886
3887 iommu_flush_all();
3888
3889 for_each_active_iommu(iommu, drhd) {
3890 iommu_disable_translation(iommu);
3891
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003892 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003893
3894 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3895 readl(iommu->reg + DMAR_FECTL_REG);
3896 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3897 readl(iommu->reg + DMAR_FEDATA_REG);
3898 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3899 readl(iommu->reg + DMAR_FEADDR_REG);
3900 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3901 readl(iommu->reg + DMAR_FEUADDR_REG);
3902
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003903 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003904 }
3905 return 0;
3906
3907nomem:
3908 for_each_active_iommu(iommu, drhd)
3909 kfree(iommu->iommu_state);
3910
3911 return -ENOMEM;
3912}
3913
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003914static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003915{
3916 struct dmar_drhd_unit *drhd;
3917 struct intel_iommu *iommu = NULL;
3918 unsigned long flag;
3919
3920 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003921 if (force_on)
3922 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3923 else
3924 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003925 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003926 }
3927
3928 for_each_active_iommu(iommu, drhd) {
3929
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003930 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003931
3932 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3933 iommu->reg + DMAR_FECTL_REG);
3934 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3935 iommu->reg + DMAR_FEDATA_REG);
3936 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3937 iommu->reg + DMAR_FEADDR_REG);
3938 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3939 iommu->reg + DMAR_FEUADDR_REG);
3940
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003941 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003942 }
3943
3944 for_each_active_iommu(iommu, drhd)
3945 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003946}
3947
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003948static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003949 .resume = iommu_resume,
3950 .suspend = iommu_suspend,
3951};
3952
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003953static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003954{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003955 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003956}
3957
3958#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003959static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003960#endif /* CONFIG_PM */
3961
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003962
Jiang Liuc2a0b532014-11-09 22:47:56 +08003963int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003964{
3965 struct acpi_dmar_reserved_memory *rmrr;
3966 struct dmar_rmrr_unit *rmrru;
3967
3968 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3969 if (!rmrru)
3970 return -ENOMEM;
3971
3972 rmrru->hdr = header;
3973 rmrr = (struct acpi_dmar_reserved_memory *)header;
3974 rmrru->base_address = rmrr->base_address;
3975 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08003976 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
3977 ((void *)rmrr) + rmrr->header.length,
3978 &rmrru->devices_cnt);
3979 if (rmrru->devices_cnt && rmrru->devices == NULL) {
3980 kfree(rmrru);
3981 return -ENOMEM;
3982 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003983
Jiang Liu2e455282014-02-19 14:07:36 +08003984 list_add(&rmrru->list, &dmar_rmrr_units);
3985
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003986 return 0;
3987}
3988
Jiang Liu6b197242014-11-09 22:47:58 +08003989static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
3990{
3991 struct dmar_atsr_unit *atsru;
3992 struct acpi_dmar_atsr *tmp;
3993
3994 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
3995 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
3996 if (atsr->segment != tmp->segment)
3997 continue;
3998 if (atsr->header.length != tmp->header.length)
3999 continue;
4000 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4001 return atsru;
4002 }
4003
4004 return NULL;
4005}
4006
4007int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004008{
4009 struct acpi_dmar_atsr *atsr;
4010 struct dmar_atsr_unit *atsru;
4011
Jiang Liu6b197242014-11-09 22:47:58 +08004012 if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
4013 return 0;
4014
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004015 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08004016 atsru = dmar_find_atsr(atsr);
4017 if (atsru)
4018 return 0;
4019
4020 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004021 if (!atsru)
4022 return -ENOMEM;
4023
Jiang Liu6b197242014-11-09 22:47:58 +08004024 /*
4025 * If memory is allocated from slab by ACPI _DSM method, we need to
4026 * copy the memory content because the memory buffer will be freed
4027 * on return.
4028 */
4029 atsru->hdr = (void *)(atsru + 1);
4030 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004031 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004032 if (!atsru->include_all) {
4033 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4034 (void *)atsr + atsr->header.length,
4035 &atsru->devices_cnt);
4036 if (atsru->devices_cnt && atsru->devices == NULL) {
4037 kfree(atsru);
4038 return -ENOMEM;
4039 }
4040 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004041
Jiang Liu0e242612014-02-19 14:07:34 +08004042 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004043
4044 return 0;
4045}
4046
Jiang Liu9bdc5312014-01-06 14:18:27 +08004047static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4048{
4049 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4050 kfree(atsru);
4051}
4052
Jiang Liu6b197242014-11-09 22:47:58 +08004053int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4054{
4055 struct acpi_dmar_atsr *atsr;
4056 struct dmar_atsr_unit *atsru;
4057
4058 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4059 atsru = dmar_find_atsr(atsr);
4060 if (atsru) {
4061 list_del_rcu(&atsru->list);
4062 synchronize_rcu();
4063 intel_iommu_free_atsr(atsru);
4064 }
4065
4066 return 0;
4067}
4068
4069int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4070{
4071 int i;
4072 struct device *dev;
4073 struct acpi_dmar_atsr *atsr;
4074 struct dmar_atsr_unit *atsru;
4075
4076 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4077 atsru = dmar_find_atsr(atsr);
4078 if (!atsru)
4079 return 0;
4080
4081 if (!atsru->include_all && atsru->devices && atsru->devices_cnt)
4082 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4083 i, dev)
4084 return -EBUSY;
4085
4086 return 0;
4087}
4088
Jiang Liuffebeb42014-11-09 22:48:02 +08004089static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4090{
4091 int sp, ret = 0;
4092 struct intel_iommu *iommu = dmaru->iommu;
4093
4094 if (g_iommus[iommu->seq_id])
4095 return 0;
4096
4097 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004098 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004099 iommu->name);
4100 return -ENXIO;
4101 }
4102 if (!ecap_sc_support(iommu->ecap) &&
4103 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004104 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004105 iommu->name);
4106 return -ENXIO;
4107 }
4108 sp = domain_update_iommu_superpage(iommu) - 1;
4109 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004110 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004111 iommu->name);
4112 return -ENXIO;
4113 }
4114
4115 /*
4116 * Disable translation if already enabled prior to OS handover.
4117 */
4118 if (iommu->gcmd & DMA_GCMD_TE)
4119 iommu_disable_translation(iommu);
4120
4121 g_iommus[iommu->seq_id] = iommu;
4122 ret = iommu_init_domains(iommu);
4123 if (ret == 0)
4124 ret = iommu_alloc_root_entry(iommu);
4125 if (ret)
4126 goto out;
4127
4128 if (dmaru->ignored) {
4129 /*
4130 * we always have to disable PMRs or DMA may fail on this device
4131 */
4132 if (force_on)
4133 iommu_disable_protect_mem_regions(iommu);
4134 return 0;
4135 }
4136
4137 intel_iommu_init_qi(iommu);
4138 iommu_flush_write_buffer(iommu);
4139 ret = dmar_set_interrupt(iommu);
4140 if (ret)
4141 goto disable_iommu;
4142
4143 iommu_set_root_entry(iommu);
4144 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4145 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4146 iommu_enable_translation(iommu);
4147
Jiang Liuffebeb42014-11-09 22:48:02 +08004148 iommu_disable_protect_mem_regions(iommu);
4149 return 0;
4150
4151disable_iommu:
4152 disable_dmar_iommu(iommu);
4153out:
4154 free_dmar_iommu(iommu);
4155 return ret;
4156}
4157
Jiang Liu6b197242014-11-09 22:47:58 +08004158int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4159{
Jiang Liuffebeb42014-11-09 22:48:02 +08004160 int ret = 0;
4161 struct intel_iommu *iommu = dmaru->iommu;
4162
4163 if (!intel_iommu_enabled)
4164 return 0;
4165 if (iommu == NULL)
4166 return -EINVAL;
4167
4168 if (insert) {
4169 ret = intel_iommu_add(dmaru);
4170 } else {
4171 disable_dmar_iommu(iommu);
4172 free_dmar_iommu(iommu);
4173 }
4174
4175 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004176}
4177
Jiang Liu9bdc5312014-01-06 14:18:27 +08004178static void intel_iommu_free_dmars(void)
4179{
4180 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4181 struct dmar_atsr_unit *atsru, *atsr_n;
4182
4183 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4184 list_del(&rmrru->list);
4185 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4186 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004187 }
4188
Jiang Liu9bdc5312014-01-06 14:18:27 +08004189 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4190 list_del(&atsru->list);
4191 intel_iommu_free_atsr(atsru);
4192 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004193}
4194
4195int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4196{
Jiang Liub683b232014-02-19 14:07:32 +08004197 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004198 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004199 struct pci_dev *bridge = NULL;
4200 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004201 struct acpi_dmar_atsr *atsr;
4202 struct dmar_atsr_unit *atsru;
4203
4204 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004205 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004206 bridge = bus->self;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004207 if (!bridge || !pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004208 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004209 return 0;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004210 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004211 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004212 }
Jiang Liub5f82dd2014-02-19 14:07:31 +08004213 if (!bridge)
4214 return 0;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004215
Jiang Liu0e242612014-02-19 14:07:34 +08004216 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004217 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4218 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4219 if (atsr->segment != pci_domain_nr(dev->bus))
4220 continue;
4221
Jiang Liub683b232014-02-19 14:07:32 +08004222 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004223 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004224 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004225
4226 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004227 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004228 }
Jiang Liub683b232014-02-19 14:07:32 +08004229 ret = 0;
4230out:
Jiang Liu0e242612014-02-19 14:07:34 +08004231 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004232
Jiang Liub683b232014-02-19 14:07:32 +08004233 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004234}
4235
Jiang Liu59ce0512014-02-19 14:07:35 +08004236int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4237{
4238 int ret = 0;
4239 struct dmar_rmrr_unit *rmrru;
4240 struct dmar_atsr_unit *atsru;
4241 struct acpi_dmar_atsr *atsr;
4242 struct acpi_dmar_reserved_memory *rmrr;
4243
4244 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
4245 return 0;
4246
4247 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4248 rmrr = container_of(rmrru->hdr,
4249 struct acpi_dmar_reserved_memory, header);
4250 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4251 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4252 ((void *)rmrr) + rmrr->header.length,
4253 rmrr->segment, rmrru->devices,
4254 rmrru->devices_cnt);
Jiang Liu27e24952014-06-20 15:08:06 +08004255 if(ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004256 return ret;
4257 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004258 dmar_remove_dev_scope(info, rmrr->segment,
4259 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004260 }
4261 }
4262
4263 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4264 if (atsru->include_all)
4265 continue;
4266
4267 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4268 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4269 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4270 (void *)atsr + atsr->header.length,
4271 atsr->segment, atsru->devices,
4272 atsru->devices_cnt);
4273 if (ret > 0)
4274 break;
4275 else if(ret < 0)
4276 return ret;
4277 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
4278 if (dmar_remove_dev_scope(info, atsr->segment,
4279 atsru->devices, atsru->devices_cnt))
4280 break;
4281 }
4282 }
4283
4284 return 0;
4285}
4286
Fenghua Yu99dcade2009-11-11 07:23:06 -08004287/*
4288 * Here we only respond to action of unbound device from driver.
4289 *
4290 * Added device is not attached to its DMAR domain here yet. That will happen
4291 * when mapping the device to iova.
4292 */
4293static int device_notifier(struct notifier_block *nb,
4294 unsigned long action, void *data)
4295{
4296 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004297 struct dmar_domain *domain;
4298
David Woodhouse3d891942014-03-06 15:59:26 +00004299 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004300 return 0;
4301
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004302 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004303 return 0;
4304
David Woodhouse1525a292014-03-06 16:19:30 +00004305 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004306 if (!domain)
4307 return 0;
4308
Jiang Liu3a5670e2014-02-19 14:07:33 +08004309 down_read(&dmar_global_lock);
Joerg Roedele6de0f82015-07-22 16:30:36 +02004310 dmar_remove_one_dev_info(domain, dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004311 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004312 domain_exit(domain);
Jiang Liu3a5670e2014-02-19 14:07:33 +08004313 up_read(&dmar_global_lock);
Alex Williamsona97590e2011-03-04 14:52:16 -07004314
Fenghua Yu99dcade2009-11-11 07:23:06 -08004315 return 0;
4316}
4317
4318static struct notifier_block device_nb = {
4319 .notifier_call = device_notifier,
4320};
4321
Jiang Liu75f05562014-02-19 14:07:37 +08004322static int intel_iommu_memory_notifier(struct notifier_block *nb,
4323 unsigned long val, void *v)
4324{
4325 struct memory_notify *mhp = v;
4326 unsigned long long start, end;
4327 unsigned long start_vpfn, last_vpfn;
4328
4329 switch (val) {
4330 case MEM_GOING_ONLINE:
4331 start = mhp->start_pfn << PAGE_SHIFT;
4332 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4333 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004334 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004335 start, end);
4336 return NOTIFY_BAD;
4337 }
4338 break;
4339
4340 case MEM_OFFLINE:
4341 case MEM_CANCEL_ONLINE:
4342 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4343 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4344 while (start_vpfn <= last_vpfn) {
4345 struct iova *iova;
4346 struct dmar_drhd_unit *drhd;
4347 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004348 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004349
4350 iova = find_iova(&si_domain->iovad, start_vpfn);
4351 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004352 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004353 start_vpfn);
4354 break;
4355 }
4356
4357 iova = split_and_remove_iova(&si_domain->iovad, iova,
4358 start_vpfn, last_vpfn);
4359 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004360 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004361 start_vpfn, last_vpfn);
4362 return NOTIFY_BAD;
4363 }
4364
David Woodhouseea8ea462014-03-05 17:09:32 +00004365 freelist = domain_unmap(si_domain, iova->pfn_lo,
4366 iova->pfn_hi);
4367
Jiang Liu75f05562014-02-19 14:07:37 +08004368 rcu_read_lock();
4369 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004370 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004371 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004372 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004373 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004374 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004375
4376 start_vpfn = iova->pfn_hi + 1;
4377 free_iova_mem(iova);
4378 }
4379 break;
4380 }
4381
4382 return NOTIFY_OK;
4383}
4384
4385static struct notifier_block intel_iommu_memory_nb = {
4386 .notifier_call = intel_iommu_memory_notifier,
4387 .priority = 0
4388};
4389
Alex Williamsona5459cf2014-06-12 16:12:31 -06004390
4391static ssize_t intel_iommu_show_version(struct device *dev,
4392 struct device_attribute *attr,
4393 char *buf)
4394{
4395 struct intel_iommu *iommu = dev_get_drvdata(dev);
4396 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4397 return sprintf(buf, "%d:%d\n",
4398 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4399}
4400static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4401
4402static ssize_t intel_iommu_show_address(struct device *dev,
4403 struct device_attribute *attr,
4404 char *buf)
4405{
4406 struct intel_iommu *iommu = dev_get_drvdata(dev);
4407 return sprintf(buf, "%llx\n", iommu->reg_phys);
4408}
4409static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4410
4411static ssize_t intel_iommu_show_cap(struct device *dev,
4412 struct device_attribute *attr,
4413 char *buf)
4414{
4415 struct intel_iommu *iommu = dev_get_drvdata(dev);
4416 return sprintf(buf, "%llx\n", iommu->cap);
4417}
4418static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4419
4420static ssize_t intel_iommu_show_ecap(struct device *dev,
4421 struct device_attribute *attr,
4422 char *buf)
4423{
4424 struct intel_iommu *iommu = dev_get_drvdata(dev);
4425 return sprintf(buf, "%llx\n", iommu->ecap);
4426}
4427static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4428
Alex Williamson2238c082015-07-14 15:24:53 -06004429static ssize_t intel_iommu_show_ndoms(struct device *dev,
4430 struct device_attribute *attr,
4431 char *buf)
4432{
4433 struct intel_iommu *iommu = dev_get_drvdata(dev);
4434 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4435}
4436static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4437
4438static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4439 struct device_attribute *attr,
4440 char *buf)
4441{
4442 struct intel_iommu *iommu = dev_get_drvdata(dev);
4443 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4444 cap_ndoms(iommu->cap)));
4445}
4446static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4447
Alex Williamsona5459cf2014-06-12 16:12:31 -06004448static struct attribute *intel_iommu_attrs[] = {
4449 &dev_attr_version.attr,
4450 &dev_attr_address.attr,
4451 &dev_attr_cap.attr,
4452 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004453 &dev_attr_domains_supported.attr,
4454 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004455 NULL,
4456};
4457
4458static struct attribute_group intel_iommu_group = {
4459 .name = "intel-iommu",
4460 .attrs = intel_iommu_attrs,
4461};
4462
4463const struct attribute_group *intel_iommu_groups[] = {
4464 &intel_iommu_group,
4465 NULL,
4466};
4467
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004468int __init intel_iommu_init(void)
4469{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004470 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004471 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004472 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004473
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004474 /* VT-d is required for a TXT/tboot launch, so enforce that */
4475 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004476
Jiang Liu3a5670e2014-02-19 14:07:33 +08004477 if (iommu_init_mempool()) {
4478 if (force_on)
4479 panic("tboot: Failed to initialize iommu memory\n");
4480 return -ENOMEM;
4481 }
4482
4483 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004484 if (dmar_table_init()) {
4485 if (force_on)
4486 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004487 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004488 }
4489
Suresh Siddhac2c72862011-08-23 17:05:19 -07004490 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004491 if (force_on)
4492 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004493 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004494 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004495
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004496 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08004497 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07004498
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004499 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004500 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004501
4502 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004503 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004504
Joseph Cihula51a63e62011-03-21 11:04:24 -07004505 if (dmar_init_reserved_ranges()) {
4506 if (force_on)
4507 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004508 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004509 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004510
4511 init_no_remapping_devices();
4512
Joseph Cihulab7792602011-05-03 00:08:37 -07004513 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004514 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004515 if (force_on)
4516 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004517 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004518 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004519 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004520 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004521 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004522
mark gross5e0d2a62008-03-04 15:22:08 -08004523 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004524#ifdef CONFIG_SWIOTLB
4525 swiotlb = 0;
4526#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004527 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004528
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004529 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004530
Alex Williamsona5459cf2014-06-12 16:12:31 -06004531 for_each_active_iommu(iommu, drhd)
4532 iommu->iommu_dev = iommu_device_create(NULL, iommu,
4533 intel_iommu_groups,
Kees Cook2439d4a2015-07-24 16:27:57 -07004534 "%s", iommu->name);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004535
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004536 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004537 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004538 if (si_domain && !hw_pass_through)
4539 register_memory_notifier(&intel_iommu_memory_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004540
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004541 intel_iommu_enabled = 1;
4542
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004543 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004544
4545out_free_reserved_range:
4546 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004547out_free_dmar:
4548 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004549 up_write(&dmar_global_lock);
4550 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004551 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004552}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004553
Alex Williamson579305f2014-07-03 09:51:43 -06004554static int iommu_detach_dev_cb(struct pci_dev *pdev, u16 alias, void *opaque)
4555{
4556 struct intel_iommu *iommu = opaque;
4557
4558 iommu_detach_dev(iommu, PCI_BUS_NUM(alias), alias & 0xff);
4559 return 0;
4560}
4561
4562/*
4563 * NB - intel-iommu lacks any sort of reference counting for the users of
4564 * dependent devices. If multiple endpoints have intersecting dependent
4565 * devices, unbinding the driver from any one of them will possibly leave
4566 * the others unable to operate.
4567 */
Han, Weidong3199aa62009-02-26 17:31:12 +08004568static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004569 struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004570{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004571 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004572 return;
4573
Alex Williamson579305f2014-07-03 09:51:43 -06004574 pci_for_each_dma_alias(to_pci_dev(dev), &iommu_detach_dev_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004575}
4576
Joerg Roedele6de0f82015-07-22 16:30:36 +02004577static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4578 struct device *dev)
Weidong Hanc7151a82008-12-08 22:51:37 +08004579{
Joerg Roedelb608ac32015-07-21 18:19:08 +02004580 struct device_domain_info *info;
Weidong Hanc7151a82008-12-08 22:51:37 +08004581 struct intel_iommu *iommu;
4582 unsigned long flags;
David Woodhouse156baca2014-03-09 14:00:57 -07004583 u8 bus, devfn;
Weidong Hanc7151a82008-12-08 22:51:37 +08004584
David Woodhousebf9c9ed2014-03-09 16:19:13 -07004585 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08004586 if (!iommu)
4587 return;
4588
Joerg Roedelb608ac32015-07-21 18:19:08 +02004589 info = dev->archdata.iommu;
4590
4591 if (WARN_ON(!info))
4592 return;
4593
Weidong Hanc7151a82008-12-08 22:51:37 +08004594 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedelb608ac32015-07-21 18:19:08 +02004595 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004596 spin_unlock_irqrestore(&device_domain_lock, flags);
4597
Joerg Roedelb608ac32015-07-21 18:19:08 +02004598 iommu_disable_dev_iotlb(info);
4599 iommu_detach_dev(iommu, info->bus, info->devfn);
4600 iommu_detach_dependent_devices(iommu, dev);
4601 free_devinfo_mem(info);
4602 domain_detach_iommu(domain, iommu);
4603
4604 spin_lock_irqsave(&domain->iommu_lock, flags);
4605 if (!domain->iommu_refcnt[iommu->seq_id])
4606 iommu_detach_domain(domain, iommu);
4607 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08004608}
4609
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004610static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08004611{
4612 int adjust_width;
4613
Robin Murphy0fb5fe82015-01-12 17:51:16 +00004614 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
4615 DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004616 domain_reserve_special_ranges(domain);
4617
4618 /* calculate AGAW */
4619 domain->gaw = guest_width;
4620 adjust_width = guestwidth_to_adjustwidth(guest_width);
4621 domain->agaw = width_to_agaw(adjust_width);
4622
Weidong Han5e98c4b2008-12-08 23:03:27 +08004623 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004624 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004625 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004626 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004627
4628 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004629 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004630 if (!domain->pgd)
4631 return -ENOMEM;
4632 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4633 return 0;
4634}
4635
Joerg Roedel00a77de2015-03-26 13:43:08 +01004636static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03004637{
Joerg Roedel5d450802008-12-03 14:52:32 +01004638 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01004639 struct iommu_domain *domain;
4640
4641 if (type != IOMMU_DOMAIN_UNMANAGED)
4642 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004643
Jiang Liuab8dfe22014-07-11 14:19:27 +08004644 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01004645 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004646 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01004647 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004648 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004649 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004650 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004651 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01004652 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004653 }
Allen Kay8140a952011-10-14 12:32:17 -07004654 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004655
Joerg Roedel00a77de2015-03-26 13:43:08 +01004656 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004657 domain->geometry.aperture_start = 0;
4658 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4659 domain->geometry.force_aperture = true;
4660
Joerg Roedel00a77de2015-03-26 13:43:08 +01004661 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004662}
Kay, Allen M38717942008-09-09 18:37:29 +03004663
Joerg Roedel00a77de2015-03-26 13:43:08 +01004664static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004665{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004666 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03004667}
Kay, Allen M38717942008-09-09 18:37:29 +03004668
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004669static int intel_iommu_attach_device(struct iommu_domain *domain,
4670 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004671{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004672 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004673 struct intel_iommu *iommu;
4674 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07004675 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03004676
Alex Williamsonc875d2c2014-07-03 09:57:02 -06004677 if (device_is_rmrr_locked(dev)) {
4678 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
4679 return -EPERM;
4680 }
4681
David Woodhouse7207d8f2014-03-09 16:31:06 -07004682 /* normally dev is not mapped */
4683 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004684 struct dmar_domain *old_domain;
4685
David Woodhouse1525a292014-03-06 16:19:30 +00004686 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004687 if (old_domain) {
Jiang Liuab8dfe22014-07-11 14:19:27 +08004688 if (domain_type_is_vm_or_si(dmar_domain))
Joerg Roedele6de0f82015-07-22 16:30:36 +02004689 dmar_remove_one_dev_info(old_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004690 else
4691 domain_remove_dev_info(old_domain);
Joerg Roedel62c22162014-12-09 12:56:45 +01004692
4693 if (!domain_type_is_vm_or_si(old_domain) &&
4694 list_empty(&old_domain->devices))
4695 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004696 }
4697 }
4698
David Woodhouse156baca2014-03-09 14:00:57 -07004699 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004700 if (!iommu)
4701 return -ENODEV;
4702
4703 /* check if this iommu agaw is sufficient for max mapped address */
4704 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01004705 if (addr_width > cap_mgaw(iommu->cap))
4706 addr_width = cap_mgaw(iommu->cap);
4707
4708 if (dmar_domain->max_addr > (1LL << addr_width)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004709 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004710 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01004711 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004712 return -EFAULT;
4713 }
Tom Lyona99c47a2010-05-17 08:20:45 +01004714 dmar_domain->gaw = addr_width;
4715
4716 /*
4717 * Knock out extra levels of page tables if necessary
4718 */
4719 while (iommu->agaw < dmar_domain->agaw) {
4720 struct dma_pte *pte;
4721
4722 pte = dmar_domain->pgd;
4723 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004724 dmar_domain->pgd = (struct dma_pte *)
4725 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004726 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004727 }
4728 dmar_domain->agaw--;
4729 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004730
Joerg Roedel28ccce02015-07-21 14:45:31 +02004731 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004732}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004733
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004734static void intel_iommu_detach_device(struct iommu_domain *domain,
4735 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004736{
Joerg Roedele6de0f82015-07-22 16:30:36 +02004737 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
Kay, Allen M38717942008-09-09 18:37:29 +03004738}
Kay, Allen M38717942008-09-09 18:37:29 +03004739
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004740static int intel_iommu_map(struct iommu_domain *domain,
4741 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004742 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004743{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004744 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004745 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004746 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004747 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004748
Joerg Roedeldde57a22008-12-03 15:04:09 +01004749 if (iommu_prot & IOMMU_READ)
4750 prot |= DMA_PTE_READ;
4751 if (iommu_prot & IOMMU_WRITE)
4752 prot |= DMA_PTE_WRITE;
Sheng Yang9cf066972009-03-18 15:33:07 +08004753 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4754 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004755
David Woodhouse163cc522009-06-28 00:51:17 +01004756 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004757 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004758 u64 end;
4759
4760 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004761 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004762 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004763 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004764 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004765 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004766 return -EFAULT;
4767 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004768 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004769 }
David Woodhousead051222009-06-28 14:22:28 +01004770 /* Round up size to next multiple of PAGE_SIZE, if it and
4771 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004772 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004773 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4774 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004775 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004776}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004777
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004778static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00004779 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004780{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004781 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00004782 struct page *freelist = NULL;
4783 struct intel_iommu *iommu;
4784 unsigned long start_pfn, last_pfn;
4785 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02004786 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01004787
David Woodhouse5cf0a762014-03-19 16:07:49 +00004788 /* Cope with horrid API which requires us to unmap more than the
4789 size argument if it happens to be a large-page mapping. */
4790 if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
4791 BUG();
4792
4793 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
4794 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4795
David Woodhouseea8ea462014-03-05 17:09:32 +00004796 start_pfn = iova >> VTD_PAGE_SHIFT;
4797 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
4798
4799 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
4800
4801 npages = last_pfn - start_pfn + 1;
4802
Joerg Roedel29a27712015-07-21 17:17:12 +02004803 for_each_domain_iommu(iommu_id, dmar_domain) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004804 iommu = g_iommus[iommu_id];
David Woodhouseea8ea462014-03-05 17:09:32 +00004805
Joerg Roedel42e8c182015-07-21 15:50:02 +02004806 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
4807 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00004808 }
4809
4810 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004811
David Woodhouse163cc522009-06-28 00:51:17 +01004812 if (dmar_domain->max_addr == iova + size)
4813 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004814
David Woodhouse5cf0a762014-03-19 16:07:49 +00004815 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004816}
Kay, Allen M38717942008-09-09 18:37:29 +03004817
Joerg Roedeld14d6572008-12-03 15:06:57 +01004818static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547ac2013-03-29 01:23:58 +05304819 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004820{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004821 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03004822 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00004823 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004824 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004825
David Woodhouse5cf0a762014-03-19 16:07:49 +00004826 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03004827 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004828 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004829
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004830 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004831}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004832
Joerg Roedel5d587b82014-09-05 10:50:45 +02004833static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004834{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004835 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02004836 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04004837 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02004838 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004839
Joerg Roedel5d587b82014-09-05 10:50:45 +02004840 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004841}
4842
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004843static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004844{
Alex Williamsona5459cf2014-06-12 16:12:31 -06004845 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004846 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07004847 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04004848
Alex Williamsona5459cf2014-06-12 16:12:31 -06004849 iommu = device_to_iommu(dev, &bus, &devfn);
4850 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004851 return -ENODEV;
4852
Alex Williamsona5459cf2014-06-12 16:12:31 -06004853 iommu_device_link(iommu->iommu_dev, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004854
Alex Williamsone17f9ff2014-07-03 09:51:37 -06004855 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06004856
Alex Williamsone17f9ff2014-07-03 09:51:37 -06004857 if (IS_ERR(group))
4858 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004859
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004860 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06004861 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004862}
4863
4864static void intel_iommu_remove_device(struct device *dev)
4865{
Alex Williamsona5459cf2014-06-12 16:12:31 -06004866 struct intel_iommu *iommu;
4867 u8 bus, devfn;
4868
4869 iommu = device_to_iommu(dev, &bus, &devfn);
4870 if (!iommu)
4871 return;
4872
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004873 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004874
4875 iommu_device_unlink(iommu->iommu_dev, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004876}
4877
Thierry Redingb22f6432014-06-27 09:03:12 +02004878static const struct iommu_ops intel_iommu_ops = {
Joerg Roedel5d587b82014-09-05 10:50:45 +02004879 .capable = intel_iommu_capable,
Joerg Roedel00a77de2015-03-26 13:43:08 +01004880 .domain_alloc = intel_iommu_domain_alloc,
4881 .domain_free = intel_iommu_domain_free,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004882 .attach_dev = intel_iommu_attach_device,
4883 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004884 .map = intel_iommu_map,
4885 .unmap = intel_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07004886 .map_sg = default_iommu_map_sg,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004887 .iova_to_phys = intel_iommu_iova_to_phys,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004888 .add_device = intel_iommu_add_device,
4889 .remove_device = intel_iommu_remove_device,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004890 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004891};
David Woodhouse9af88142009-02-13 23:18:03 +00004892
Daniel Vetter94526182013-01-20 23:50:13 +01004893static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4894{
4895 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004896 pr_info("Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01004897 dmar_map_gfx = 0;
4898}
4899
4900DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4901DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4902DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4903DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4904DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4905DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4906DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4907
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004908static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00004909{
4910 /*
4911 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01004912 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00004913 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004914 pr_info("Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00004915 rwbf_quirk = 1;
4916}
4917
4918DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01004919DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4920DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4921DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4922DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4923DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4924DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07004925
Adam Jacksoneecfd572010-08-25 21:17:34 +01004926#define GGC 0x52
4927#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4928#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4929#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4930#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4931#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4932#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4933#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4934#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4935
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004936static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01004937{
4938 unsigned short ggc;
4939
Adam Jacksoneecfd572010-08-25 21:17:34 +01004940 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004941 return;
4942
Adam Jacksoneecfd572010-08-25 21:17:34 +01004943 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004944 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01004945 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004946 } else if (dmar_map_gfx) {
4947 /* we have to ensure the gfx device is idle before we flush */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004948 pr_info("Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004949 intel_iommu_strict = 1;
4950 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004951}
4952DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4953DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4954DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4955DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4956
David Woodhousee0fc7e02009-09-30 09:12:17 -07004957/* On Tylersburg chipsets, some BIOSes have been known to enable the
4958 ISOCH DMAR unit for the Azalia sound device, but not give it any
4959 TLB entries, which causes it to deadlock. Check for that. We do
4960 this in a function called from init_dmars(), instead of in a PCI
4961 quirk, because we don't want to print the obnoxious "BIOS broken"
4962 message if VT-d is actually disabled.
4963*/
4964static void __init check_tylersburg_isoch(void)
4965{
4966 struct pci_dev *pdev;
4967 uint32_t vtisochctrl;
4968
4969 /* If there's no Azalia in the system anyway, forget it. */
4970 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4971 if (!pdev)
4972 return;
4973 pci_dev_put(pdev);
4974
4975 /* System Management Registers. Might be hidden, in which case
4976 we can't do the sanity check. But that's OK, because the
4977 known-broken BIOSes _don't_ actually hide it, so far. */
4978 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4979 if (!pdev)
4980 return;
4981
4982 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4983 pci_dev_put(pdev);
4984 return;
4985 }
4986
4987 pci_dev_put(pdev);
4988
4989 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4990 if (vtisochctrl & 1)
4991 return;
4992
4993 /* Drop all bits other than the number of TLB entries */
4994 vtisochctrl &= 0x1c;
4995
4996 /* If we have the recommended number of TLB entries (16), fine. */
4997 if (vtisochctrl == 0x10)
4998 return;
4999
5000 /* Zero TLB entries? You get to ride the short bus to school. */
5001 if (!vtisochctrl) {
5002 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5003 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5004 dmi_get_system_info(DMI_BIOS_VENDOR),
5005 dmi_get_system_info(DMI_BIOS_VERSION),
5006 dmi_get_system_info(DMI_PRODUCT_VERSION));
5007 iommu_identity_mapping |= IDENTMAP_AZALIA;
5008 return;
5009 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005010
5011 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07005012 vtisochctrl);
5013}