blob: 5b4e9384717a17257ea20ef47031dd5f158273a2 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040031#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010034#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030036#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040037
Avi Kivity6aa8b732006-12-10 02:21:36 -080038#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080039#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020040#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020041#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080042#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020043#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010045#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080046#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010047#include <asm/apic.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080048
Marcelo Tosatti229456f2009-06-17 09:22:14 -030049#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020050#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030051
Avi Kivity4ecac3f2008-05-13 13:23:38 +030052#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040053#define __ex_clear(x, reg) \
54 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055
Avi Kivity6aa8b732006-12-10 02:21:36 -080056MODULE_AUTHOR("Qumranet");
57MODULE_LICENSE("GPL");
58
Josh Triplette9bda3b2012-03-20 23:33:51 -070059static const struct x86_cpu_id vmx_cpu_id[] = {
60 X86_FEATURE_MATCH(X86_FEATURE_VMX),
61 {}
62};
63MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
64
Rusty Russell476bc002012-01-13 09:32:18 +103065static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020066module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080067
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070075module_param_named(unrestricted_guest,
76 enable_unrestricted_guest, bool, S_IRUGO);
77
Xudong Hao83c3a332012-05-28 19:33:35 +080078static bool __read_mostly enable_ept_ad_bits = 1;
79module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
80
Avi Kivitya27685c2012-06-12 20:30:18 +030081static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020082module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030083
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080085module_param(vmm_exclusive, bool, S_IRUGO);
86
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030088module_param(fasteoi, bool, S_IRUGO);
89
Yang Zhang5a717852013-04-11 19:25:16 +080090static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080091module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080092
Abel Gordonabc4fc52013-04-18 14:35:25 +030093static bool __read_mostly enable_shadow_vmcs = 1;
94module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030095/*
96 * If nested=1, nested virtualization is supported, i.e., guests may use
97 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
98 * use VMX instructions.
99 */
Rusty Russell476bc002012-01-13 09:32:18 +1030100static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300101module_param(nested, bool, S_IRUGO);
102
Wanpeng Li20300092014-12-02 19:14:59 +0800103static u64 __read_mostly host_xss;
104
Kai Huang843e4332015-01-28 10:54:28 +0800105static bool __read_mostly enable_pml = 1;
106module_param_named(pml, enable_pml, bool, S_IRUGO);
107
Gleb Natapov50378782013-02-04 16:00:28 +0200108#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
109#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200110#define KVM_VM_CR0_ALWAYS_ON \
111 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200112#define KVM_CR4_GUEST_OWNED_BITS \
113 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700114 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200115
Avi Kivitycdc0e242009-12-06 17:21:14 +0200116#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
117#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
118
Avi Kivity78ac8b42010-04-08 18:19:35 +0300119#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
120
Jan Kiszkaf4124502014-03-07 20:03:13 +0100121#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
122
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800123/*
124 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
125 * ple_gap: upper bound on the amount of time between two successive
126 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500127 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800128 * ple_window: upper bound on the amount of time a guest is allowed to execute
129 * in a PAUSE loop. Tests indicate that most spinlocks are held for
130 * less than 2^12 cycles
131 * Time is measured based on a counter that runs at the same rate as the TSC,
132 * refer SDM volume 3b section 21.6.13 & 22.1.3.
133 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200134#define KVM_VMX_DEFAULT_PLE_GAP 128
135#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
136#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
137#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
138#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
139 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
140
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800141static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
142module_param(ple_gap, int, S_IRUGO);
143
144static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
145module_param(ple_window, int, S_IRUGO);
146
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200147/* Default doubles per-vcpu window every exit. */
148static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
149module_param(ple_window_grow, int, S_IRUGO);
150
151/* Default resets per-vcpu window every exit to ple_window. */
152static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
153module_param(ple_window_shrink, int, S_IRUGO);
154
155/* Default is to compute the maximum so we can never overflow. */
156static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
157static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
158module_param(ple_window_max, int, S_IRUGO);
159
Avi Kivity83287ea422012-09-16 15:10:57 +0300160extern const ulong vmx_return;
161
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200162#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300163#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300164
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400165struct vmcs {
166 u32 revision_id;
167 u32 abort;
168 char data[0];
169};
170
Nadav Har'Eld462b812011-05-24 15:26:10 +0300171/*
172 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
173 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
174 * loaded on this CPU (so we can clear them if the CPU goes down).
175 */
176struct loaded_vmcs {
177 struct vmcs *vmcs;
178 int cpu;
179 int launched;
180 struct list_head loaded_vmcss_on_cpu_link;
181};
182
Avi Kivity26bb0982009-09-07 11:14:12 +0300183struct shared_msr_entry {
184 unsigned index;
185 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200186 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300187};
188
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300189/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300190 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
191 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
192 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
193 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
194 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
195 * More than one of these structures may exist, if L1 runs multiple L2 guests.
196 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
197 * underlying hardware which will be used to run L2.
198 * This structure is packed to ensure that its layout is identical across
199 * machines (necessary for live migration).
200 * If there are changes in this struct, VMCS12_REVISION must be changed.
201 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300202typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300203struct __packed vmcs12 {
204 /* According to the Intel spec, a VMCS region must start with the
205 * following two fields. Then follow implementation-specific data.
206 */
207 u32 revision_id;
208 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300209
Nadav Har'El27d6c862011-05-25 23:06:59 +0300210 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
211 u32 padding[7]; /* room for future expansion */
212
Nadav Har'El22bd0352011-05-25 23:05:57 +0300213 u64 io_bitmap_a;
214 u64 io_bitmap_b;
215 u64 msr_bitmap;
216 u64 vm_exit_msr_store_addr;
217 u64 vm_exit_msr_load_addr;
218 u64 vm_entry_msr_load_addr;
219 u64 tsc_offset;
220 u64 virtual_apic_page_addr;
221 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800222 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300223 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800224 u64 eoi_exit_bitmap0;
225 u64 eoi_exit_bitmap1;
226 u64 eoi_exit_bitmap2;
227 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800228 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300229 u64 guest_physical_address;
230 u64 vmcs_link_pointer;
231 u64 guest_ia32_debugctl;
232 u64 guest_ia32_pat;
233 u64 guest_ia32_efer;
234 u64 guest_ia32_perf_global_ctrl;
235 u64 guest_pdptr0;
236 u64 guest_pdptr1;
237 u64 guest_pdptr2;
238 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100239 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300240 u64 host_ia32_pat;
241 u64 host_ia32_efer;
242 u64 host_ia32_perf_global_ctrl;
243 u64 padding64[8]; /* room for future expansion */
244 /*
245 * To allow migration of L1 (complete with its L2 guests) between
246 * machines of different natural widths (32 or 64 bit), we cannot have
247 * unsigned long fields with no explict size. We use u64 (aliased
248 * natural_width) instead. Luckily, x86 is little-endian.
249 */
250 natural_width cr0_guest_host_mask;
251 natural_width cr4_guest_host_mask;
252 natural_width cr0_read_shadow;
253 natural_width cr4_read_shadow;
254 natural_width cr3_target_value0;
255 natural_width cr3_target_value1;
256 natural_width cr3_target_value2;
257 natural_width cr3_target_value3;
258 natural_width exit_qualification;
259 natural_width guest_linear_address;
260 natural_width guest_cr0;
261 natural_width guest_cr3;
262 natural_width guest_cr4;
263 natural_width guest_es_base;
264 natural_width guest_cs_base;
265 natural_width guest_ss_base;
266 natural_width guest_ds_base;
267 natural_width guest_fs_base;
268 natural_width guest_gs_base;
269 natural_width guest_ldtr_base;
270 natural_width guest_tr_base;
271 natural_width guest_gdtr_base;
272 natural_width guest_idtr_base;
273 natural_width guest_dr7;
274 natural_width guest_rsp;
275 natural_width guest_rip;
276 natural_width guest_rflags;
277 natural_width guest_pending_dbg_exceptions;
278 natural_width guest_sysenter_esp;
279 natural_width guest_sysenter_eip;
280 natural_width host_cr0;
281 natural_width host_cr3;
282 natural_width host_cr4;
283 natural_width host_fs_base;
284 natural_width host_gs_base;
285 natural_width host_tr_base;
286 natural_width host_gdtr_base;
287 natural_width host_idtr_base;
288 natural_width host_ia32_sysenter_esp;
289 natural_width host_ia32_sysenter_eip;
290 natural_width host_rsp;
291 natural_width host_rip;
292 natural_width paddingl[8]; /* room for future expansion */
293 u32 pin_based_vm_exec_control;
294 u32 cpu_based_vm_exec_control;
295 u32 exception_bitmap;
296 u32 page_fault_error_code_mask;
297 u32 page_fault_error_code_match;
298 u32 cr3_target_count;
299 u32 vm_exit_controls;
300 u32 vm_exit_msr_store_count;
301 u32 vm_exit_msr_load_count;
302 u32 vm_entry_controls;
303 u32 vm_entry_msr_load_count;
304 u32 vm_entry_intr_info_field;
305 u32 vm_entry_exception_error_code;
306 u32 vm_entry_instruction_len;
307 u32 tpr_threshold;
308 u32 secondary_vm_exec_control;
309 u32 vm_instruction_error;
310 u32 vm_exit_reason;
311 u32 vm_exit_intr_info;
312 u32 vm_exit_intr_error_code;
313 u32 idt_vectoring_info_field;
314 u32 idt_vectoring_error_code;
315 u32 vm_exit_instruction_len;
316 u32 vmx_instruction_info;
317 u32 guest_es_limit;
318 u32 guest_cs_limit;
319 u32 guest_ss_limit;
320 u32 guest_ds_limit;
321 u32 guest_fs_limit;
322 u32 guest_gs_limit;
323 u32 guest_ldtr_limit;
324 u32 guest_tr_limit;
325 u32 guest_gdtr_limit;
326 u32 guest_idtr_limit;
327 u32 guest_es_ar_bytes;
328 u32 guest_cs_ar_bytes;
329 u32 guest_ss_ar_bytes;
330 u32 guest_ds_ar_bytes;
331 u32 guest_fs_ar_bytes;
332 u32 guest_gs_ar_bytes;
333 u32 guest_ldtr_ar_bytes;
334 u32 guest_tr_ar_bytes;
335 u32 guest_interruptibility_info;
336 u32 guest_activity_state;
337 u32 guest_sysenter_cs;
338 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100339 u32 vmx_preemption_timer_value;
340 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300341 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800342 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300343 u16 guest_es_selector;
344 u16 guest_cs_selector;
345 u16 guest_ss_selector;
346 u16 guest_ds_selector;
347 u16 guest_fs_selector;
348 u16 guest_gs_selector;
349 u16 guest_ldtr_selector;
350 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800351 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300352 u16 host_es_selector;
353 u16 host_cs_selector;
354 u16 host_ss_selector;
355 u16 host_ds_selector;
356 u16 host_fs_selector;
357 u16 host_gs_selector;
358 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300359};
360
361/*
362 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
363 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
364 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
365 */
366#define VMCS12_REVISION 0x11e57ed0
367
368/*
369 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
370 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
371 * current implementation, 4K are reserved to avoid future complications.
372 */
373#define VMCS12_SIZE 0x1000
374
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300375/* Used to remember the last vmcs02 used for some recently used vmcs12s */
376struct vmcs02_list {
377 struct list_head list;
378 gpa_t vmptr;
379 struct loaded_vmcs vmcs02;
380};
381
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300382/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300383 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
384 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
385 */
386struct nested_vmx {
387 /* Has the level1 guest done vmxon? */
388 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400389 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300390
391 /* The guest-physical address of the current VMCS L1 keeps for L2 */
392 gpa_t current_vmptr;
393 /* The host-usable pointer to the above */
394 struct page *current_vmcs12_page;
395 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300396 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300397 /*
398 * Indicates if the shadow vmcs must be updated with the
399 * data hold by vmcs12
400 */
401 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300402
403 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
404 struct list_head vmcs02_pool;
405 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300406 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300407 /* L2 must run next, and mustn't decide to exit to L1. */
408 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300409 /*
410 * Guest pages referred to in vmcs02 with host-physical pointers, so
411 * we must keep them pinned while L2 runs.
412 */
413 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800414 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800415 struct page *pi_desc_page;
416 struct pi_desc *pi_desc;
417 bool pi_pending;
418 u16 posted_intr_nv;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800419 u64 msr_ia32_feature_control;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100420
421 struct hrtimer preemption_timer;
422 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200423
424 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
425 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800426
427 u32 nested_vmx_procbased_ctls_low;
428 u32 nested_vmx_procbased_ctls_high;
429 u32 nested_vmx_true_procbased_ctls_low;
430 u32 nested_vmx_secondary_ctls_low;
431 u32 nested_vmx_secondary_ctls_high;
432 u32 nested_vmx_pinbased_ctls_low;
433 u32 nested_vmx_pinbased_ctls_high;
434 u32 nested_vmx_exit_ctls_low;
435 u32 nested_vmx_exit_ctls_high;
436 u32 nested_vmx_true_exit_ctls_low;
437 u32 nested_vmx_entry_ctls_low;
438 u32 nested_vmx_entry_ctls_high;
439 u32 nested_vmx_true_entry_ctls_low;
440 u32 nested_vmx_misc_low;
441 u32 nested_vmx_misc_high;
442 u32 nested_vmx_ept_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300443};
444
Yang Zhang01e439b2013-04-11 19:25:12 +0800445#define POSTED_INTR_ON 0
446/* Posted-Interrupt Descriptor */
447struct pi_desc {
448 u32 pir[8]; /* Posted interrupt requested */
449 u32 control; /* bit 0 of control is outstanding notification bit */
450 u32 rsvd[7];
451} __aligned(64);
452
Yang Zhanga20ed542013-04-11 19:25:15 +0800453static bool pi_test_and_set_on(struct pi_desc *pi_desc)
454{
455 return test_and_set_bit(POSTED_INTR_ON,
456 (unsigned long *)&pi_desc->control);
457}
458
459static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
460{
461 return test_and_clear_bit(POSTED_INTR_ON,
462 (unsigned long *)&pi_desc->control);
463}
464
465static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
466{
467 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
468}
469
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400470struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000471 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300472 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300473 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200474 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300475 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200476 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200477 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300478 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400479 int nmsrs;
480 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800481 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400482#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300483 u64 msr_host_kernel_gs_base;
484 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400485#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200486 u32 vm_entry_controls_shadow;
487 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300488 /*
489 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
490 * non-nested (L1) guest, it always points to vmcs01. For a nested
491 * guest (L2), it points to a different VMCS.
492 */
493 struct loaded_vmcs vmcs01;
494 struct loaded_vmcs *loaded_vmcs;
495 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300496 struct msr_autoload {
497 unsigned nr;
498 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
499 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
500 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400501 struct {
502 int loaded;
503 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300504#ifdef CONFIG_X86_64
505 u16 ds_sel, es_sel;
506#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200507 int gs_ldt_reload_needed;
508 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000509 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700510 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400511 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200512 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300513 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300514 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300515 struct kvm_segment segs[8];
516 } rmode;
517 struct {
518 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300519 struct kvm_save_segment {
520 u16 selector;
521 unsigned long base;
522 u32 limit;
523 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300524 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300525 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800526 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300527 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200528
529 /* Support for vnmi-less CPUs */
530 int soft_vnmi_blocked;
531 ktime_t entry_time;
532 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800533 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800534
535 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300536
Yang Zhang01e439b2013-04-11 19:25:12 +0800537 /* Posted interrupt descriptor */
538 struct pi_desc pi_desc;
539
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300540 /* Support for a guest hypervisor (nested VMX) */
541 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200542
543 /* Dynamic PLE window. */
544 int ple_window;
545 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800546
547 /* Support for PML */
548#define PML_ENTITY_NUM 512
549 struct page *pml_pg;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400550};
551
Avi Kivity2fb92db2011-04-27 19:42:18 +0300552enum segment_cache_field {
553 SEG_FIELD_SEL = 0,
554 SEG_FIELD_BASE = 1,
555 SEG_FIELD_LIMIT = 2,
556 SEG_FIELD_AR = 3,
557
558 SEG_FIELD_NR = 4
559};
560
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400561static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
562{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000563 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400564}
565
Nadav Har'El22bd0352011-05-25 23:05:57 +0300566#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
567#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
568#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
569 [number##_HIGH] = VMCS12_OFFSET(name)+4
570
Abel Gordon4607c2d2013-04-18 14:35:55 +0300571
Bandan Dasfe2b2012014-04-21 15:20:14 -0400572static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300573 /*
574 * We do NOT shadow fields that are modified when L0
575 * traps and emulates any vmx instruction (e.g. VMPTRLD,
576 * VMXON...) executed by L1.
577 * For example, VM_INSTRUCTION_ERROR is read
578 * by L1 if a vmx instruction fails (part of the error path).
579 * Note the code assumes this logic. If for some reason
580 * we start shadowing these fields then we need to
581 * force a shadow sync when L0 emulates vmx instructions
582 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
583 * by nested_vmx_failValid)
584 */
585 VM_EXIT_REASON,
586 VM_EXIT_INTR_INFO,
587 VM_EXIT_INSTRUCTION_LEN,
588 IDT_VECTORING_INFO_FIELD,
589 IDT_VECTORING_ERROR_CODE,
590 VM_EXIT_INTR_ERROR_CODE,
591 EXIT_QUALIFICATION,
592 GUEST_LINEAR_ADDRESS,
593 GUEST_PHYSICAL_ADDRESS
594};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400595static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300596 ARRAY_SIZE(shadow_read_only_fields);
597
Bandan Dasfe2b2012014-04-21 15:20:14 -0400598static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800599 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300600 GUEST_RIP,
601 GUEST_RSP,
602 GUEST_CR0,
603 GUEST_CR3,
604 GUEST_CR4,
605 GUEST_INTERRUPTIBILITY_INFO,
606 GUEST_RFLAGS,
607 GUEST_CS_SELECTOR,
608 GUEST_CS_AR_BYTES,
609 GUEST_CS_LIMIT,
610 GUEST_CS_BASE,
611 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100612 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300613 CR0_GUEST_HOST_MASK,
614 CR0_READ_SHADOW,
615 CR4_READ_SHADOW,
616 TSC_OFFSET,
617 EXCEPTION_BITMAP,
618 CPU_BASED_VM_EXEC_CONTROL,
619 VM_ENTRY_EXCEPTION_ERROR_CODE,
620 VM_ENTRY_INTR_INFO_FIELD,
621 VM_ENTRY_INSTRUCTION_LEN,
622 VM_ENTRY_EXCEPTION_ERROR_CODE,
623 HOST_FS_BASE,
624 HOST_GS_BASE,
625 HOST_FS_SELECTOR,
626 HOST_GS_SELECTOR
627};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400628static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300629 ARRAY_SIZE(shadow_read_write_fields);
630
Mathias Krause772e0312012-08-30 01:30:19 +0200631static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300632 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800633 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300634 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
635 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
636 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
637 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
638 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
639 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
640 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
641 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800642 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300643 FIELD(HOST_ES_SELECTOR, host_es_selector),
644 FIELD(HOST_CS_SELECTOR, host_cs_selector),
645 FIELD(HOST_SS_SELECTOR, host_ss_selector),
646 FIELD(HOST_DS_SELECTOR, host_ds_selector),
647 FIELD(HOST_FS_SELECTOR, host_fs_selector),
648 FIELD(HOST_GS_SELECTOR, host_gs_selector),
649 FIELD(HOST_TR_SELECTOR, host_tr_selector),
650 FIELD64(IO_BITMAP_A, io_bitmap_a),
651 FIELD64(IO_BITMAP_B, io_bitmap_b),
652 FIELD64(MSR_BITMAP, msr_bitmap),
653 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
654 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
655 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
656 FIELD64(TSC_OFFSET, tsc_offset),
657 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
658 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800659 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300660 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800661 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
662 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
663 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
664 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800665 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300666 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
667 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
668 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
669 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
670 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
671 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
672 FIELD64(GUEST_PDPTR0, guest_pdptr0),
673 FIELD64(GUEST_PDPTR1, guest_pdptr1),
674 FIELD64(GUEST_PDPTR2, guest_pdptr2),
675 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100676 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300677 FIELD64(HOST_IA32_PAT, host_ia32_pat),
678 FIELD64(HOST_IA32_EFER, host_ia32_efer),
679 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
680 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
681 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
682 FIELD(EXCEPTION_BITMAP, exception_bitmap),
683 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
684 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
685 FIELD(CR3_TARGET_COUNT, cr3_target_count),
686 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
687 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
688 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
689 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
690 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
691 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
692 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
693 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
694 FIELD(TPR_THRESHOLD, tpr_threshold),
695 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
696 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
697 FIELD(VM_EXIT_REASON, vm_exit_reason),
698 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
699 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
700 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
701 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
702 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
703 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
704 FIELD(GUEST_ES_LIMIT, guest_es_limit),
705 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
706 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
707 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
708 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
709 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
710 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
711 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
712 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
713 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
714 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
715 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
716 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
717 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
718 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
719 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
720 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
721 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
722 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
723 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
724 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
725 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100726 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300727 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
728 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
729 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
730 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
731 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
732 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
733 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
734 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
735 FIELD(EXIT_QUALIFICATION, exit_qualification),
736 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
737 FIELD(GUEST_CR0, guest_cr0),
738 FIELD(GUEST_CR3, guest_cr3),
739 FIELD(GUEST_CR4, guest_cr4),
740 FIELD(GUEST_ES_BASE, guest_es_base),
741 FIELD(GUEST_CS_BASE, guest_cs_base),
742 FIELD(GUEST_SS_BASE, guest_ss_base),
743 FIELD(GUEST_DS_BASE, guest_ds_base),
744 FIELD(GUEST_FS_BASE, guest_fs_base),
745 FIELD(GUEST_GS_BASE, guest_gs_base),
746 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
747 FIELD(GUEST_TR_BASE, guest_tr_base),
748 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
749 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
750 FIELD(GUEST_DR7, guest_dr7),
751 FIELD(GUEST_RSP, guest_rsp),
752 FIELD(GUEST_RIP, guest_rip),
753 FIELD(GUEST_RFLAGS, guest_rflags),
754 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
755 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
756 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
757 FIELD(HOST_CR0, host_cr0),
758 FIELD(HOST_CR3, host_cr3),
759 FIELD(HOST_CR4, host_cr4),
760 FIELD(HOST_FS_BASE, host_fs_base),
761 FIELD(HOST_GS_BASE, host_gs_base),
762 FIELD(HOST_TR_BASE, host_tr_base),
763 FIELD(HOST_GDTR_BASE, host_gdtr_base),
764 FIELD(HOST_IDTR_BASE, host_idtr_base),
765 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
766 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
767 FIELD(HOST_RSP, host_rsp),
768 FIELD(HOST_RIP, host_rip),
769};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300770
771static inline short vmcs_field_to_offset(unsigned long field)
772{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100773 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
774
775 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
776 vmcs_field_to_offset_table[field] == 0)
777 return -ENOENT;
778
Nadav Har'El22bd0352011-05-25 23:05:57 +0300779 return vmcs_field_to_offset_table[field];
780}
781
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300782static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
783{
784 return to_vmx(vcpu)->nested.current_vmcs12;
785}
786
787static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
788{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200789 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800790 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300791 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800792
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300793 return page;
794}
795
796static void nested_release_page(struct page *page)
797{
798 kvm_release_page_dirty(page);
799}
800
801static void nested_release_page_clean(struct page *page)
802{
803 kvm_release_page_clean(page);
804}
805
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300806static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800807static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800808static void kvm_cpu_vmxon(u64 addr);
809static void kvm_cpu_vmxoff(void);
Paolo Bonzini93c4adc2014-03-05 23:19:52 +0100810static bool vmx_mpx_supported(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800811static bool vmx_xsaves_supported(void);
Wincy Van705699a2015-02-03 23:58:17 +0800812static int vmx_vm_has_apicv(struct kvm *kvm);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200813static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300814static void vmx_set_segment(struct kvm_vcpu *vcpu,
815 struct kvm_segment *var, int seg);
816static void vmx_get_segment(struct kvm_vcpu *vcpu,
817 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200818static bool guest_state_valid(struct kvm_vcpu *vcpu);
819static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800820static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300821static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300822static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800823static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300824
Avi Kivity6aa8b732006-12-10 02:21:36 -0800825static DEFINE_PER_CPU(struct vmcs *, vmxarea);
826static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300827/*
828 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
829 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
830 */
831static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300832static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800833
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200834static unsigned long *vmx_io_bitmap_a;
835static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200836static unsigned long *vmx_msr_bitmap_legacy;
837static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800838static unsigned long *vmx_msr_bitmap_legacy_x2apic;
839static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wincy Van3af18d92015-02-03 23:49:31 +0800840static unsigned long *vmx_msr_bitmap_nested;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300841static unsigned long *vmx_vmread_bitmap;
842static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300843
Avi Kivity110312c2010-12-21 12:54:20 +0200844static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200845static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200846
Sheng Yang2384d2b2008-01-17 15:14:33 +0800847static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
848static DEFINE_SPINLOCK(vmx_vpid_lock);
849
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300850static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800851 int size;
852 int order;
853 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300854 u32 pin_based_exec_ctrl;
855 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800856 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300857 u32 vmexit_ctrl;
858 u32 vmentry_ctrl;
859} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800860
Hannes Ederefff9e52008-11-28 17:02:06 +0100861static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800862 u32 ept;
863 u32 vpid;
864} vmx_capability;
865
Avi Kivity6aa8b732006-12-10 02:21:36 -0800866#define VMX_SEGMENT_FIELD(seg) \
867 [VCPU_SREG_##seg] = { \
868 .selector = GUEST_##seg##_SELECTOR, \
869 .base = GUEST_##seg##_BASE, \
870 .limit = GUEST_##seg##_LIMIT, \
871 .ar_bytes = GUEST_##seg##_AR_BYTES, \
872 }
873
Mathias Krause772e0312012-08-30 01:30:19 +0200874static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800875 unsigned selector;
876 unsigned base;
877 unsigned limit;
878 unsigned ar_bytes;
879} kvm_vmx_segment_fields[] = {
880 VMX_SEGMENT_FIELD(CS),
881 VMX_SEGMENT_FIELD(DS),
882 VMX_SEGMENT_FIELD(ES),
883 VMX_SEGMENT_FIELD(FS),
884 VMX_SEGMENT_FIELD(GS),
885 VMX_SEGMENT_FIELD(SS),
886 VMX_SEGMENT_FIELD(TR),
887 VMX_SEGMENT_FIELD(LDTR),
888};
889
Avi Kivity26bb0982009-09-07 11:14:12 +0300890static u64 host_efer;
891
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300892static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
893
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300894/*
Brian Gerst8c065852010-07-17 09:03:26 -0400895 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300896 * away by decrementing the array size.
897 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800898static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800899#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300900 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800901#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400902 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800903};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800904
Gui Jianfeng31299942010-03-15 17:29:09 +0800905static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800906{
907 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
908 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100909 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800910}
911
Gui Jianfeng31299942010-03-15 17:29:09 +0800912static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300913{
914 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
915 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100916 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300917}
918
Gui Jianfeng31299942010-03-15 17:29:09 +0800919static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500920{
921 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
922 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100923 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500924}
925
Gui Jianfeng31299942010-03-15 17:29:09 +0800926static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800927{
928 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
929 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
930}
931
Gui Jianfeng31299942010-03-15 17:29:09 +0800932static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800933{
934 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
935 INTR_INFO_VALID_MASK)) ==
936 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
937}
938
Gui Jianfeng31299942010-03-15 17:29:09 +0800939static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800940{
Sheng Yang04547152009-04-01 15:52:31 +0800941 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800942}
943
Gui Jianfeng31299942010-03-15 17:29:09 +0800944static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800945{
Sheng Yang04547152009-04-01 15:52:31 +0800946 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800947}
948
Gui Jianfeng31299942010-03-15 17:29:09 +0800949static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800950{
Sheng Yang04547152009-04-01 15:52:31 +0800951 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800952}
953
Gui Jianfeng31299942010-03-15 17:29:09 +0800954static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800955{
Sheng Yang04547152009-04-01 15:52:31 +0800956 return vmcs_config.cpu_based_exec_ctrl &
957 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800958}
959
Avi Kivity774ead32007-12-26 13:57:04 +0200960static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800961{
Sheng Yang04547152009-04-01 15:52:31 +0800962 return vmcs_config.cpu_based_2nd_exec_ctrl &
963 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
964}
965
Yang Zhang8d146952013-01-25 10:18:50 +0800966static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
967{
968 return vmcs_config.cpu_based_2nd_exec_ctrl &
969 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
970}
971
Yang Zhang83d4c282013-01-25 10:18:49 +0800972static inline bool cpu_has_vmx_apic_register_virt(void)
973{
974 return vmcs_config.cpu_based_2nd_exec_ctrl &
975 SECONDARY_EXEC_APIC_REGISTER_VIRT;
976}
977
Yang Zhangc7c9c562013-01-25 10:18:51 +0800978static inline bool cpu_has_vmx_virtual_intr_delivery(void)
979{
980 return vmcs_config.cpu_based_2nd_exec_ctrl &
981 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
982}
983
Yang Zhang01e439b2013-04-11 19:25:12 +0800984static inline bool cpu_has_vmx_posted_intr(void)
985{
986 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
987}
988
989static inline bool cpu_has_vmx_apicv(void)
990{
991 return cpu_has_vmx_apic_register_virt() &&
992 cpu_has_vmx_virtual_intr_delivery() &&
993 cpu_has_vmx_posted_intr();
994}
995
Sheng Yang04547152009-04-01 15:52:31 +0800996static inline bool cpu_has_vmx_flexpriority(void)
997{
998 return cpu_has_vmx_tpr_shadow() &&
999 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001000}
1001
Marcelo Tosattie7997942009-06-11 12:07:40 -03001002static inline bool cpu_has_vmx_ept_execute_only(void)
1003{
Gui Jianfeng31299942010-03-15 17:29:09 +08001004 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001005}
1006
Marcelo Tosattie7997942009-06-11 12:07:40 -03001007static inline bool cpu_has_vmx_ept_2m_page(void)
1008{
Gui Jianfeng31299942010-03-15 17:29:09 +08001009 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001010}
1011
Sheng Yang878403b2010-01-05 19:02:29 +08001012static inline bool cpu_has_vmx_ept_1g_page(void)
1013{
Gui Jianfeng31299942010-03-15 17:29:09 +08001014 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001015}
1016
Sheng Yang4bc9b982010-06-02 14:05:24 +08001017static inline bool cpu_has_vmx_ept_4levels(void)
1018{
1019 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1020}
1021
Xudong Hao83c3a332012-05-28 19:33:35 +08001022static inline bool cpu_has_vmx_ept_ad_bits(void)
1023{
1024 return vmx_capability.ept & VMX_EPT_AD_BIT;
1025}
1026
Gui Jianfeng31299942010-03-15 17:29:09 +08001027static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001028{
Gui Jianfeng31299942010-03-15 17:29:09 +08001029 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001030}
1031
Gui Jianfeng31299942010-03-15 17:29:09 +08001032static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001033{
Gui Jianfeng31299942010-03-15 17:29:09 +08001034 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001035}
1036
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001037static inline bool cpu_has_vmx_invvpid_single(void)
1038{
1039 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1040}
1041
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001042static inline bool cpu_has_vmx_invvpid_global(void)
1043{
1044 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1045}
1046
Gui Jianfeng31299942010-03-15 17:29:09 +08001047static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001048{
Sheng Yang04547152009-04-01 15:52:31 +08001049 return vmcs_config.cpu_based_2nd_exec_ctrl &
1050 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001051}
1052
Gui Jianfeng31299942010-03-15 17:29:09 +08001053static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001054{
1055 return vmcs_config.cpu_based_2nd_exec_ctrl &
1056 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1057}
1058
Gui Jianfeng31299942010-03-15 17:29:09 +08001059static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001060{
1061 return vmcs_config.cpu_based_2nd_exec_ctrl &
1062 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1063}
1064
Gui Jianfeng31299942010-03-15 17:29:09 +08001065static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001066{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +08001067 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001068}
1069
Gui Jianfeng31299942010-03-15 17:29:09 +08001070static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001071{
Sheng Yang04547152009-04-01 15:52:31 +08001072 return vmcs_config.cpu_based_2nd_exec_ctrl &
1073 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001074}
1075
Gui Jianfeng31299942010-03-15 17:29:09 +08001076static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001077{
1078 return vmcs_config.cpu_based_2nd_exec_ctrl &
1079 SECONDARY_EXEC_RDTSCP;
1080}
1081
Mao, Junjiead756a12012-07-02 01:18:48 +00001082static inline bool cpu_has_vmx_invpcid(void)
1083{
1084 return vmcs_config.cpu_based_2nd_exec_ctrl &
1085 SECONDARY_EXEC_ENABLE_INVPCID;
1086}
1087
Gui Jianfeng31299942010-03-15 17:29:09 +08001088static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001089{
1090 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1091}
1092
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001093static inline bool cpu_has_vmx_wbinvd_exit(void)
1094{
1095 return vmcs_config.cpu_based_2nd_exec_ctrl &
1096 SECONDARY_EXEC_WBINVD_EXITING;
1097}
1098
Abel Gordonabc4fc52013-04-18 14:35:25 +03001099static inline bool cpu_has_vmx_shadow_vmcs(void)
1100{
1101 u64 vmx_msr;
1102 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1103 /* check if the cpu supports writing r/o exit information fields */
1104 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1105 return false;
1106
1107 return vmcs_config.cpu_based_2nd_exec_ctrl &
1108 SECONDARY_EXEC_SHADOW_VMCS;
1109}
1110
Kai Huang843e4332015-01-28 10:54:28 +08001111static inline bool cpu_has_vmx_pml(void)
1112{
1113 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1114}
1115
Sheng Yang04547152009-04-01 15:52:31 +08001116static inline bool report_flexpriority(void)
1117{
1118 return flexpriority_enabled;
1119}
1120
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001121static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1122{
1123 return vmcs12->cpu_based_vm_exec_control & bit;
1124}
1125
1126static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1127{
1128 return (vmcs12->cpu_based_vm_exec_control &
1129 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1130 (vmcs12->secondary_vm_exec_control & bit);
1131}
1132
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001133static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001134{
1135 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1136}
1137
Jan Kiszkaf4124502014-03-07 20:03:13 +01001138static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1139{
1140 return vmcs12->pin_based_vm_exec_control &
1141 PIN_BASED_VMX_PREEMPTION_TIMER;
1142}
1143
Nadav Har'El155a97a2013-08-05 11:07:16 +03001144static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1145{
1146 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1147}
1148
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001149static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1150{
1151 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1152 vmx_xsaves_supported();
1153}
1154
Wincy Vanf2b93282015-02-03 23:56:03 +08001155static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1156{
1157 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1158}
1159
Wincy Van82f0dd42015-02-03 23:57:18 +08001160static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1161{
1162 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1163}
1164
Wincy Van608406e2015-02-03 23:57:51 +08001165static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1166{
1167 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1168}
1169
Wincy Van705699a2015-02-03 23:58:17 +08001170static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1171{
1172 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1173}
1174
Nadav Har'El644d7112011-05-25 23:12:35 +03001175static inline bool is_exception(u32 intr_info)
1176{
1177 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1178 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1179}
1180
Jan Kiszka533558b2014-01-04 18:47:20 +01001181static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1182 u32 exit_intr_info,
1183 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001184static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1185 struct vmcs12 *vmcs12,
1186 u32 reason, unsigned long qualification);
1187
Rusty Russell8b9cf982007-07-30 16:31:43 +10001188static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001189{
1190 int i;
1191
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001192 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001193 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001194 return i;
1195 return -1;
1196}
1197
Sheng Yang2384d2b2008-01-17 15:14:33 +08001198static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1199{
1200 struct {
1201 u64 vpid : 16;
1202 u64 rsvd : 48;
1203 u64 gva;
1204 } operand = { vpid, 0, gva };
1205
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001206 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001207 /* CF==1 or ZF==1 --> rc = -1 */
1208 "; ja 1f ; ud2 ; 1:"
1209 : : "a"(&operand), "c"(ext) : "cc", "memory");
1210}
1211
Sheng Yang14394422008-04-28 12:24:45 +08001212static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1213{
1214 struct {
1215 u64 eptp, gpa;
1216 } operand = {eptp, gpa};
1217
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001218 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001219 /* CF==1 or ZF==1 --> rc = -1 */
1220 "; ja 1f ; ud2 ; 1:\n"
1221 : : "a" (&operand), "c" (ext) : "cc", "memory");
1222}
1223
Avi Kivity26bb0982009-09-07 11:14:12 +03001224static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001225{
1226 int i;
1227
Rusty Russell8b9cf982007-07-30 16:31:43 +10001228 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001229 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001230 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001231 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001232}
1233
Avi Kivity6aa8b732006-12-10 02:21:36 -08001234static void vmcs_clear(struct vmcs *vmcs)
1235{
1236 u64 phys_addr = __pa(vmcs);
1237 u8 error;
1238
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001239 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001240 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001241 : "cc", "memory");
1242 if (error)
1243 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1244 vmcs, phys_addr);
1245}
1246
Nadav Har'Eld462b812011-05-24 15:26:10 +03001247static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1248{
1249 vmcs_clear(loaded_vmcs->vmcs);
1250 loaded_vmcs->cpu = -1;
1251 loaded_vmcs->launched = 0;
1252}
1253
Dongxiao Xu7725b892010-05-11 18:29:38 +08001254static void vmcs_load(struct vmcs *vmcs)
1255{
1256 u64 phys_addr = __pa(vmcs);
1257 u8 error;
1258
1259 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001260 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001261 : "cc", "memory");
1262 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001263 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001264 vmcs, phys_addr);
1265}
1266
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001267#ifdef CONFIG_KEXEC
1268/*
1269 * This bitmap is used to indicate whether the vmclear
1270 * operation is enabled on all cpus. All disabled by
1271 * default.
1272 */
1273static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1274
1275static inline void crash_enable_local_vmclear(int cpu)
1276{
1277 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1278}
1279
1280static inline void crash_disable_local_vmclear(int cpu)
1281{
1282 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1283}
1284
1285static inline int crash_local_vmclear_enabled(int cpu)
1286{
1287 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1288}
1289
1290static void crash_vmclear_local_loaded_vmcss(void)
1291{
1292 int cpu = raw_smp_processor_id();
1293 struct loaded_vmcs *v;
1294
1295 if (!crash_local_vmclear_enabled(cpu))
1296 return;
1297
1298 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1299 loaded_vmcss_on_cpu_link)
1300 vmcs_clear(v->vmcs);
1301}
1302#else
1303static inline void crash_enable_local_vmclear(int cpu) { }
1304static inline void crash_disable_local_vmclear(int cpu) { }
1305#endif /* CONFIG_KEXEC */
1306
Nadav Har'Eld462b812011-05-24 15:26:10 +03001307static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001308{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001309 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001310 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001311
Nadav Har'Eld462b812011-05-24 15:26:10 +03001312 if (loaded_vmcs->cpu != cpu)
1313 return; /* vcpu migration can race with cpu offline */
1314 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001315 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001316 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001317 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001318
1319 /*
1320 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1321 * is before setting loaded_vmcs->vcpu to -1 which is done in
1322 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1323 * then adds the vmcs into percpu list before it is deleted.
1324 */
1325 smp_wmb();
1326
Nadav Har'Eld462b812011-05-24 15:26:10 +03001327 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001328 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001329}
1330
Nadav Har'Eld462b812011-05-24 15:26:10 +03001331static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001332{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001333 int cpu = loaded_vmcs->cpu;
1334
1335 if (cpu != -1)
1336 smp_call_function_single(cpu,
1337 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001338}
1339
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001340static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001341{
1342 if (vmx->vpid == 0)
1343 return;
1344
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001345 if (cpu_has_vmx_invvpid_single())
1346 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001347}
1348
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001349static inline void vpid_sync_vcpu_global(void)
1350{
1351 if (cpu_has_vmx_invvpid_global())
1352 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1353}
1354
1355static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1356{
1357 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001358 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001359 else
1360 vpid_sync_vcpu_global();
1361}
1362
Sheng Yang14394422008-04-28 12:24:45 +08001363static inline void ept_sync_global(void)
1364{
1365 if (cpu_has_vmx_invept_global())
1366 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1367}
1368
1369static inline void ept_sync_context(u64 eptp)
1370{
Avi Kivity089d0342009-03-23 18:26:32 +02001371 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001372 if (cpu_has_vmx_invept_context())
1373 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1374 else
1375 ept_sync_global();
1376 }
1377}
1378
Avi Kivity96304212011-05-15 10:13:13 -04001379static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001380{
Avi Kivity5e520e62011-05-15 10:13:12 -04001381 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001382
Avi Kivity5e520e62011-05-15 10:13:12 -04001383 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1384 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001385 return value;
1386}
1387
Avi Kivity96304212011-05-15 10:13:13 -04001388static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001389{
1390 return vmcs_readl(field);
1391}
1392
Avi Kivity96304212011-05-15 10:13:13 -04001393static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001394{
1395 return vmcs_readl(field);
1396}
1397
Avi Kivity96304212011-05-15 10:13:13 -04001398static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001399{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001400#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001401 return vmcs_readl(field);
1402#else
1403 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1404#endif
1405}
1406
Avi Kivitye52de1b2007-01-05 16:36:56 -08001407static noinline void vmwrite_error(unsigned long field, unsigned long value)
1408{
1409 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1410 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1411 dump_stack();
1412}
1413
Avi Kivity6aa8b732006-12-10 02:21:36 -08001414static void vmcs_writel(unsigned long field, unsigned long value)
1415{
1416 u8 error;
1417
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001418 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001419 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001420 if (unlikely(error))
1421 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001422}
1423
1424static void vmcs_write16(unsigned long field, u16 value)
1425{
1426 vmcs_writel(field, value);
1427}
1428
1429static void vmcs_write32(unsigned long field, u32 value)
1430{
1431 vmcs_writel(field, value);
1432}
1433
1434static void vmcs_write64(unsigned long field, u64 value)
1435{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001436 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001437#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001438 asm volatile ("");
1439 vmcs_writel(field+1, value >> 32);
1440#endif
1441}
1442
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001443static void vmcs_clear_bits(unsigned long field, u32 mask)
1444{
1445 vmcs_writel(field, vmcs_readl(field) & ~mask);
1446}
1447
1448static void vmcs_set_bits(unsigned long field, u32 mask)
1449{
1450 vmcs_writel(field, vmcs_readl(field) | mask);
1451}
1452
Gleb Natapov2961e8762013-11-25 15:37:13 +02001453static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1454{
1455 vmcs_write32(VM_ENTRY_CONTROLS, val);
1456 vmx->vm_entry_controls_shadow = val;
1457}
1458
1459static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1460{
1461 if (vmx->vm_entry_controls_shadow != val)
1462 vm_entry_controls_init(vmx, val);
1463}
1464
1465static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1466{
1467 return vmx->vm_entry_controls_shadow;
1468}
1469
1470
1471static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1472{
1473 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1474}
1475
1476static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1477{
1478 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1479}
1480
1481static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1482{
1483 vmcs_write32(VM_EXIT_CONTROLS, val);
1484 vmx->vm_exit_controls_shadow = val;
1485}
1486
1487static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1488{
1489 if (vmx->vm_exit_controls_shadow != val)
1490 vm_exit_controls_init(vmx, val);
1491}
1492
1493static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1494{
1495 return vmx->vm_exit_controls_shadow;
1496}
1497
1498
1499static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1500{
1501 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1502}
1503
1504static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1505{
1506 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1507}
1508
Avi Kivity2fb92db2011-04-27 19:42:18 +03001509static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1510{
1511 vmx->segment_cache.bitmask = 0;
1512}
1513
1514static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1515 unsigned field)
1516{
1517 bool ret;
1518 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1519
1520 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1521 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1522 vmx->segment_cache.bitmask = 0;
1523 }
1524 ret = vmx->segment_cache.bitmask & mask;
1525 vmx->segment_cache.bitmask |= mask;
1526 return ret;
1527}
1528
1529static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1530{
1531 u16 *p = &vmx->segment_cache.seg[seg].selector;
1532
1533 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1534 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1535 return *p;
1536}
1537
1538static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1539{
1540 ulong *p = &vmx->segment_cache.seg[seg].base;
1541
1542 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1543 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1544 return *p;
1545}
1546
1547static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1548{
1549 u32 *p = &vmx->segment_cache.seg[seg].limit;
1550
1551 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1552 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1553 return *p;
1554}
1555
1556static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1557{
1558 u32 *p = &vmx->segment_cache.seg[seg].ar;
1559
1560 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1561 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1562 return *p;
1563}
1564
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001565static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1566{
1567 u32 eb;
1568
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001569 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1570 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1571 if ((vcpu->guest_debug &
1572 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1573 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1574 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001575 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001576 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001577 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001578 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001579 if (vcpu->fpu_active)
1580 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001581
1582 /* When we are running a nested L2 guest and L1 specified for it a
1583 * certain exception bitmap, we must trap the same exceptions and pass
1584 * them to L1. When running L2, we will only handle the exceptions
1585 * specified above if L1 did not want them.
1586 */
1587 if (is_guest_mode(vcpu))
1588 eb |= get_vmcs12(vcpu)->exception_bitmap;
1589
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001590 vmcs_write32(EXCEPTION_BITMAP, eb);
1591}
1592
Gleb Natapov2961e8762013-11-25 15:37:13 +02001593static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1594 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001595{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001596 vm_entry_controls_clearbit(vmx, entry);
1597 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001598}
1599
Avi Kivity61d2ef22010-04-28 16:40:38 +03001600static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1601{
1602 unsigned i;
1603 struct msr_autoload *m = &vmx->msr_autoload;
1604
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001605 switch (msr) {
1606 case MSR_EFER:
1607 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001608 clear_atomic_switch_msr_special(vmx,
1609 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001610 VM_EXIT_LOAD_IA32_EFER);
1611 return;
1612 }
1613 break;
1614 case MSR_CORE_PERF_GLOBAL_CTRL:
1615 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001616 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001617 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1618 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1619 return;
1620 }
1621 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001622 }
1623
Avi Kivity61d2ef22010-04-28 16:40:38 +03001624 for (i = 0; i < m->nr; ++i)
1625 if (m->guest[i].index == msr)
1626 break;
1627
1628 if (i == m->nr)
1629 return;
1630 --m->nr;
1631 m->guest[i] = m->guest[m->nr];
1632 m->host[i] = m->host[m->nr];
1633 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1634 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1635}
1636
Gleb Natapov2961e8762013-11-25 15:37:13 +02001637static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1638 unsigned long entry, unsigned long exit,
1639 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1640 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001641{
1642 vmcs_write64(guest_val_vmcs, guest_val);
1643 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001644 vm_entry_controls_setbit(vmx, entry);
1645 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001646}
1647
Avi Kivity61d2ef22010-04-28 16:40:38 +03001648static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1649 u64 guest_val, u64 host_val)
1650{
1651 unsigned i;
1652 struct msr_autoload *m = &vmx->msr_autoload;
1653
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001654 switch (msr) {
1655 case MSR_EFER:
1656 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001657 add_atomic_switch_msr_special(vmx,
1658 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001659 VM_EXIT_LOAD_IA32_EFER,
1660 GUEST_IA32_EFER,
1661 HOST_IA32_EFER,
1662 guest_val, host_val);
1663 return;
1664 }
1665 break;
1666 case MSR_CORE_PERF_GLOBAL_CTRL:
1667 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001668 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001669 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1670 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1671 GUEST_IA32_PERF_GLOBAL_CTRL,
1672 HOST_IA32_PERF_GLOBAL_CTRL,
1673 guest_val, host_val);
1674 return;
1675 }
1676 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001677 }
1678
Avi Kivity61d2ef22010-04-28 16:40:38 +03001679 for (i = 0; i < m->nr; ++i)
1680 if (m->guest[i].index == msr)
1681 break;
1682
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001683 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001684 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001685 "Can't add msr %x\n", msr);
1686 return;
1687 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001688 ++m->nr;
1689 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1690 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1691 }
1692
1693 m->guest[i].index = msr;
1694 m->guest[i].value = guest_val;
1695 m->host[i].index = msr;
1696 m->host[i].value = host_val;
1697}
1698
Avi Kivity33ed6322007-05-02 16:54:03 +03001699static void reload_tss(void)
1700{
Avi Kivity33ed6322007-05-02 16:54:03 +03001701 /*
1702 * VT restores TR but not its size. Useless.
1703 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001704 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001705 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001706
Avi Kivityd3591922010-07-26 18:32:39 +03001707 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001708 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1709 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001710}
1711
Avi Kivity92c0d902009-10-29 11:00:16 +02001712static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001713{
Roel Kluin3a34a882009-08-04 02:08:45 -07001714 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001715 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001716
Avi Kivityf6801df2010-01-21 15:31:50 +02001717 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001718
Avi Kivity51c6cf62007-08-29 03:48:05 +03001719 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001720 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001721 * outside long mode
1722 */
1723 ignore_bits = EFER_NX | EFER_SCE;
1724#ifdef CONFIG_X86_64
1725 ignore_bits |= EFER_LMA | EFER_LME;
1726 /* SCE is meaningful only in long mode on Intel */
1727 if (guest_efer & EFER_LMA)
1728 ignore_bits &= ~(u64)EFER_SCE;
1729#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001730 guest_efer &= ~ignore_bits;
1731 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001732 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001733 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001734
1735 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001736
1737 /*
1738 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1739 * On CPUs that support "load IA32_EFER", always switch EFER
1740 * atomically, since it's faster than switching it manually.
1741 */
1742 if (cpu_has_load_ia32_efer ||
1743 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001744 guest_efer = vmx->vcpu.arch.efer;
1745 if (!(guest_efer & EFER_LMA))
1746 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001747 if (guest_efer != host_efer)
1748 add_atomic_switch_msr(vmx, MSR_EFER,
1749 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001750 return false;
1751 }
1752
Avi Kivity26bb0982009-09-07 11:14:12 +03001753 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001754}
1755
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001756static unsigned long segment_base(u16 selector)
1757{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001758 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001759 struct desc_struct *d;
1760 unsigned long table_base;
1761 unsigned long v;
1762
1763 if (!(selector & ~3))
1764 return 0;
1765
Avi Kivityd3591922010-07-26 18:32:39 +03001766 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001767
1768 if (selector & 4) { /* from ldt */
1769 u16 ldt_selector = kvm_read_ldt();
1770
1771 if (!(ldt_selector & ~3))
1772 return 0;
1773
1774 table_base = segment_base(ldt_selector);
1775 }
1776 d = (struct desc_struct *)(table_base + (selector & ~7));
1777 v = get_desc_base(d);
1778#ifdef CONFIG_X86_64
1779 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1780 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1781#endif
1782 return v;
1783}
1784
1785static inline unsigned long kvm_read_tr_base(void)
1786{
1787 u16 tr;
1788 asm("str %0" : "=g"(tr));
1789 return segment_base(tr);
1790}
1791
Avi Kivity04d2cc72007-09-10 18:10:54 +03001792static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001793{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001794 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001795 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001796
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001797 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001798 return;
1799
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001800 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001801 /*
1802 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1803 * allow segment selectors with cpl > 0 or ti == 1.
1804 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001805 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001806 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001807 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001808 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001809 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001810 vmx->host_state.fs_reload_needed = 0;
1811 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001812 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001813 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001814 }
Avi Kivity9581d442010-10-19 16:46:55 +02001815 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001816 if (!(vmx->host_state.gs_sel & 7))
1817 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001818 else {
1819 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001820 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001821 }
1822
1823#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001824 savesegment(ds, vmx->host_state.ds_sel);
1825 savesegment(es, vmx->host_state.es_sel);
1826#endif
1827
1828#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001829 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1830 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1831#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001832 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1833 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001834#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001835
1836#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001837 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1838 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001839 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001840#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001841 if (boot_cpu_has(X86_FEATURE_MPX))
1842 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03001843 for (i = 0; i < vmx->save_nmsrs; ++i)
1844 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001845 vmx->guest_msrs[i].data,
1846 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001847}
1848
Avi Kivitya9b21b62008-06-24 11:48:49 +03001849static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001850{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001851 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001852 return;
1853
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001854 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001855 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001856#ifdef CONFIG_X86_64
1857 if (is_long_mode(&vmx->vcpu))
1858 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1859#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001860 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001861 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001862#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001863 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001864#else
1865 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001866#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001867 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001868 if (vmx->host_state.fs_reload_needed)
1869 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001870#ifdef CONFIG_X86_64
1871 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1872 loadsegment(ds, vmx->host_state.ds_sel);
1873 loadsegment(es, vmx->host_state.es_sel);
1874 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001875#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001876 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001877#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001878 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001879#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001880 if (vmx->host_state.msr_host_bndcfgs)
1881 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001882 /*
1883 * If the FPU is not active (through the host task or
1884 * the guest vcpu), then restore the cr0.TS bit.
1885 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02001886 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001887 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05001888 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001889}
1890
Avi Kivitya9b21b62008-06-24 11:48:49 +03001891static void vmx_load_host_state(struct vcpu_vmx *vmx)
1892{
1893 preempt_disable();
1894 __vmx_load_host_state(vmx);
1895 preempt_enable();
1896}
1897
Avi Kivity6aa8b732006-12-10 02:21:36 -08001898/*
1899 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1900 * vcpu mutex is already taken.
1901 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001902static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001903{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001904 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001905 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001906
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001907 if (!vmm_exclusive)
1908 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001909 else if (vmx->loaded_vmcs->cpu != cpu)
1910 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001911
Nadav Har'Eld462b812011-05-24 15:26:10 +03001912 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1913 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1914 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001915 }
1916
Nadav Har'Eld462b812011-05-24 15:26:10 +03001917 if (vmx->loaded_vmcs->cpu != cpu) {
Christoph Lameter89cbc762014-08-17 12:30:40 -05001918 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001919 unsigned long sysenter_esp;
1920
Avi Kivitya8eeb042010-05-10 12:34:53 +03001921 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001922 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001923 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001924
1925 /*
1926 * Read loaded_vmcs->cpu should be before fetching
1927 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1928 * See the comments in __loaded_vmcs_clear().
1929 */
1930 smp_rmb();
1931
Nadav Har'Eld462b812011-05-24 15:26:10 +03001932 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1933 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001934 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001935 local_irq_enable();
1936
Avi Kivity6aa8b732006-12-10 02:21:36 -08001937 /*
1938 * Linux uses per-cpu TSS and GDT, so set these when switching
1939 * processors.
1940 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001941 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001942 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001943
1944 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1945 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001946 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001947 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001948}
1949
1950static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1951{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001952 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001953 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001954 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1955 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001956 kvm_cpu_vmxoff();
1957 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001958}
1959
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001960static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1961{
Avi Kivity81231c62010-01-24 16:26:40 +02001962 ulong cr0;
1963
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001964 if (vcpu->fpu_active)
1965 return;
1966 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001967 cr0 = vmcs_readl(GUEST_CR0);
1968 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1969 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1970 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001971 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001972 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001973 if (is_guest_mode(vcpu))
1974 vcpu->arch.cr0_guest_owned_bits &=
1975 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001976 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001977}
1978
Avi Kivityedcafe32009-12-30 18:07:40 +02001979static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1980
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001981/*
1982 * Return the cr0 value that a nested guest would read. This is a combination
1983 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1984 * its hypervisor (cr0_read_shadow).
1985 */
1986static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1987{
1988 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1989 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1990}
1991static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1992{
1993 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1994 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1995}
1996
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001997static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1998{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001999 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2000 * set this *before* calling this function.
2001 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002002 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002003 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002004 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002005 vcpu->arch.cr0_guest_owned_bits = 0;
2006 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002007 if (is_guest_mode(vcpu)) {
2008 /*
2009 * L1's specified read shadow might not contain the TS bit,
2010 * so now that we turned on shadowing of this bit, we need to
2011 * set this bit of the shadow. Like in nested_vmx_run we need
2012 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2013 * up-to-date here because we just decached cr0.TS (and we'll
2014 * only update vmcs12->guest_cr0 on nested exit).
2015 */
2016 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2017 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2018 (vcpu->arch.cr0 & X86_CR0_TS);
2019 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2020 } else
2021 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002022}
2023
Avi Kivity6aa8b732006-12-10 02:21:36 -08002024static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2025{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002026 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002027
Avi Kivity6de12732011-03-07 12:51:22 +02002028 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2029 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2030 rflags = vmcs_readl(GUEST_RFLAGS);
2031 if (to_vmx(vcpu)->rmode.vm86_active) {
2032 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2033 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2034 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2035 }
2036 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002037 }
Avi Kivity6de12732011-03-07 12:51:22 +02002038 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002039}
2040
2041static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2042{
Avi Kivity6de12732011-03-07 12:51:22 +02002043 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2044 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002045 if (to_vmx(vcpu)->rmode.vm86_active) {
2046 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002047 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002048 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002049 vmcs_writel(GUEST_RFLAGS, rflags);
2050}
2051
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002052static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002053{
2054 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2055 int ret = 0;
2056
2057 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002058 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002059 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002060 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002061
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002062 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002063}
2064
2065static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2066{
2067 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2068 u32 interruptibility = interruptibility_old;
2069
2070 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2071
Jan Kiszka48005f62010-02-19 19:38:07 +01002072 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002073 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002074 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002075 interruptibility |= GUEST_INTR_STATE_STI;
2076
2077 if ((interruptibility != interruptibility_old))
2078 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2079}
2080
Avi Kivity6aa8b732006-12-10 02:21:36 -08002081static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2082{
2083 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002084
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002085 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002086 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002087 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002088
Glauber Costa2809f5d2009-05-12 16:21:05 -04002089 /* skipping an emulated instruction also counts */
2090 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002091}
2092
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002093/*
2094 * KVM wants to inject page-faults which it got to the guest. This function
2095 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002096 */
Gleb Natapove011c662013-09-25 12:51:35 +03002097static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002098{
2099 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2100
Gleb Natapove011c662013-09-25 12:51:35 +03002101 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002102 return 0;
2103
Jan Kiszka533558b2014-01-04 18:47:20 +01002104 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2105 vmcs_read32(VM_EXIT_INTR_INFO),
2106 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002107 return 1;
2108}
2109
Avi Kivity298101d2007-11-25 13:41:11 +02002110static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002111 bool has_error_code, u32 error_code,
2112 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002113{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002114 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002115 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002116
Gleb Natapove011c662013-09-25 12:51:35 +03002117 if (!reinject && is_guest_mode(vcpu) &&
2118 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002119 return;
2120
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002121 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002122 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002123 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2124 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002125
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002126 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002127 int inc_eip = 0;
2128 if (kvm_exception_is_soft(nr))
2129 inc_eip = vcpu->arch.event_exit_inst_len;
2130 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002131 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002132 return;
2133 }
2134
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002135 if (kvm_exception_is_soft(nr)) {
2136 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2137 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002138 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2139 } else
2140 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2141
2142 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002143}
2144
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002145static bool vmx_rdtscp_supported(void)
2146{
2147 return cpu_has_vmx_rdtscp();
2148}
2149
Mao, Junjiead756a12012-07-02 01:18:48 +00002150static bool vmx_invpcid_supported(void)
2151{
2152 return cpu_has_vmx_invpcid() && enable_ept;
2153}
2154
Avi Kivity6aa8b732006-12-10 02:21:36 -08002155/*
Eddie Donga75beee2007-05-17 18:55:15 +03002156 * Swap MSR entry in host/guest MSR entry array.
2157 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002158static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002159{
Avi Kivity26bb0982009-09-07 11:14:12 +03002160 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002161
2162 tmp = vmx->guest_msrs[to];
2163 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2164 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002165}
2166
Yang Zhang8d146952013-01-25 10:18:50 +08002167static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2168{
2169 unsigned long *msr_bitmap;
2170
Wincy Van670125b2015-03-04 14:31:56 +08002171 if (is_guest_mode(vcpu))
2172 msr_bitmap = vmx_msr_bitmap_nested;
Jan Kiszka8a9781f2015-05-04 08:32:32 +02002173 else if (vcpu->arch.apic_base & X2APIC_ENABLE) {
Yang Zhang8d146952013-01-25 10:18:50 +08002174 if (is_long_mode(vcpu))
2175 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2176 else
2177 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2178 } else {
2179 if (is_long_mode(vcpu))
2180 msr_bitmap = vmx_msr_bitmap_longmode;
2181 else
2182 msr_bitmap = vmx_msr_bitmap_legacy;
2183 }
2184
2185 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2186}
2187
Eddie Donga75beee2007-05-17 18:55:15 +03002188/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002189 * Set up the vmcs to automatically save and restore system
2190 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2191 * mode, as fiddling with msrs is very expensive.
2192 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002193static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002194{
Avi Kivity26bb0982009-09-07 11:14:12 +03002195 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002196
Eddie Donga75beee2007-05-17 18:55:15 +03002197 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002198#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002199 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002200 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002201 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002202 move_msr_up(vmx, index, save_nmsrs++);
2203 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002204 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002205 move_msr_up(vmx, index, save_nmsrs++);
2206 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002207 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002208 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002209 index = __find_msr_index(vmx, MSR_TSC_AUX);
2210 if (index >= 0 && vmx->rdtscp_enabled)
2211 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002212 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002213 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002214 * if efer.sce is enabled.
2215 */
Brian Gerst8c065852010-07-17 09:03:26 -04002216 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002217 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002218 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002219 }
Eddie Donga75beee2007-05-17 18:55:15 +03002220#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002221 index = __find_msr_index(vmx, MSR_EFER);
2222 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002223 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002224
Avi Kivity26bb0982009-09-07 11:14:12 +03002225 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002226
Yang Zhang8d146952013-01-25 10:18:50 +08002227 if (cpu_has_vmx_msr_bitmap())
2228 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002229}
2230
2231/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002232 * reads and returns guest's timestamp counter "register"
2233 * guest_tsc = host_tsc + tsc_offset -- 21.3
2234 */
2235static u64 guest_read_tsc(void)
2236{
2237 u64 host_tsc, tsc_offset;
2238
2239 rdtscll(host_tsc);
2240 tsc_offset = vmcs_read64(TSC_OFFSET);
2241 return host_tsc + tsc_offset;
2242}
2243
2244/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002245 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2246 * counter, even if a nested guest (L2) is currently running.
2247 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002248static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002249{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002250 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002251
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002252 tsc_offset = is_guest_mode(vcpu) ?
2253 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2254 vmcs_read64(TSC_OFFSET);
2255 return host_tsc + tsc_offset;
2256}
2257
2258/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002259 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2260 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002261 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002262static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002263{
Zachary Amsdencc578282012-02-03 15:43:50 -02002264 if (!scale)
2265 return;
2266
2267 if (user_tsc_khz > tsc_khz) {
2268 vcpu->arch.tsc_catchup = 1;
2269 vcpu->arch.tsc_always_catchup = 1;
2270 } else
2271 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002272}
2273
Will Auldba904632012-11-29 12:42:50 -08002274static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2275{
2276 return vmcs_read64(TSC_OFFSET);
2277}
2278
Joerg Roedel4051b182011-03-25 09:44:49 +01002279/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002280 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002281 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002282static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002283{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002284 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002285 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002286 * We're here if L1 chose not to trap WRMSR to TSC. According
2287 * to the spec, this should set L1's TSC; The offset that L1
2288 * set for L2 remains unchanged, and still needs to be added
2289 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002290 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002291 struct vmcs12 *vmcs12;
2292 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2293 /* recalculate vmcs02.TSC_OFFSET: */
2294 vmcs12 = get_vmcs12(vcpu);
2295 vmcs_write64(TSC_OFFSET, offset +
2296 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2297 vmcs12->tsc_offset : 0));
2298 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002299 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2300 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002301 vmcs_write64(TSC_OFFSET, offset);
2302 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002303}
2304
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002305static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002306{
2307 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002308
Zachary Amsdene48672f2010-08-19 22:07:23 -10002309 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002310 if (is_guest_mode(vcpu)) {
2311 /* Even when running L2, the adjustment needs to apply to L1 */
2312 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002313 } else
2314 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2315 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002316}
2317
Joerg Roedel857e4092011-03-25 09:44:50 +01002318static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2319{
2320 return target_tsc - native_read_tsc();
2321}
2322
Nadav Har'El801d3422011-05-25 23:02:23 +03002323static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2324{
2325 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2326 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2327}
2328
2329/*
2330 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2331 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2332 * all guests if the "nested" module option is off, and can also be disabled
2333 * for a single guest by disabling its VMX cpuid bit.
2334 */
2335static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2336{
2337 return nested && guest_cpuid_has_vmx(vcpu);
2338}
2339
Avi Kivity6aa8b732006-12-10 02:21:36 -08002340/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002341 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2342 * returned for the various VMX controls MSRs when nested VMX is enabled.
2343 * The same values should also be used to verify that vmcs12 control fields are
2344 * valid during nested entry from L1 to L2.
2345 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2346 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2347 * bit in the high half is on if the corresponding bit in the control field
2348 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002349 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002350static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002351{
2352 /*
2353 * Note that as a general rule, the high half of the MSRs (bits in
2354 * the control fields which may be 1) should be initialized by the
2355 * intersection of the underlying hardware's MSR (i.e., features which
2356 * can be supported) and the list of features we want to expose -
2357 * because they are known to be properly supported in our code.
2358 * Also, usually, the low half of the MSRs (bits which must be 1) can
2359 * be set to 0, meaning that L1 may turn off any of these bits. The
2360 * reason is that if one of these bits is necessary, it will appear
2361 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2362 * fields of vmcs01 and vmcs02, will turn these bits off - and
2363 * nested_vmx_exit_handled() will not pass related exits to L1.
2364 * These rules have exceptions below.
2365 */
2366
2367 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002368 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002369 vmx->nested.nested_vmx_pinbased_ctls_low,
2370 vmx->nested.nested_vmx_pinbased_ctls_high);
2371 vmx->nested.nested_vmx_pinbased_ctls_low |=
2372 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2373 vmx->nested.nested_vmx_pinbased_ctls_high &=
2374 PIN_BASED_EXT_INTR_MASK |
2375 PIN_BASED_NMI_EXITING |
2376 PIN_BASED_VIRTUAL_NMIS;
2377 vmx->nested.nested_vmx_pinbased_ctls_high |=
2378 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002379 PIN_BASED_VMX_PREEMPTION_TIMER;
Wincy Van705699a2015-02-03 23:58:17 +08002380 if (vmx_vm_has_apicv(vmx->vcpu.kvm))
2381 vmx->nested.nested_vmx_pinbased_ctls_high |=
2382 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002383
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002384 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002385 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002386 vmx->nested.nested_vmx_exit_ctls_low,
2387 vmx->nested.nested_vmx_exit_ctls_high);
2388 vmx->nested.nested_vmx_exit_ctls_low =
2389 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002390
Wincy Vanb9c237b2015-02-03 23:56:30 +08002391 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002392#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002393 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002394#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002395 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002396 vmx->nested.nested_vmx_exit_ctls_high |=
2397 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002398 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002399 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2400
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002401 if (vmx_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002402 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002403
Jan Kiszka2996fca2014-06-16 13:59:43 +02002404 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002405 vmx->nested.nested_vmx_true_exit_ctls_low =
2406 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002407 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2408
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002409 /* entry controls */
2410 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002411 vmx->nested.nested_vmx_entry_ctls_low,
2412 vmx->nested.nested_vmx_entry_ctls_high);
2413 vmx->nested.nested_vmx_entry_ctls_low =
2414 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2415 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002416#ifdef CONFIG_X86_64
2417 VM_ENTRY_IA32E_MODE |
2418#endif
2419 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002420 vmx->nested.nested_vmx_entry_ctls_high |=
2421 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002422 if (vmx_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002423 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002424
Jan Kiszka2996fca2014-06-16 13:59:43 +02002425 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002426 vmx->nested.nested_vmx_true_entry_ctls_low =
2427 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002428 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2429
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002430 /* cpu-based controls */
2431 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002432 vmx->nested.nested_vmx_procbased_ctls_low,
2433 vmx->nested.nested_vmx_procbased_ctls_high);
2434 vmx->nested.nested_vmx_procbased_ctls_low =
2435 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2436 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002437 CPU_BASED_VIRTUAL_INTR_PENDING |
2438 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002439 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2440 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2441 CPU_BASED_CR3_STORE_EXITING |
2442#ifdef CONFIG_X86_64
2443 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2444#endif
2445 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2446 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002447 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Wanpeng Lia7c0b072014-08-21 19:46:50 +08002448 CPU_BASED_PAUSE_EXITING | CPU_BASED_TPR_SHADOW |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002449 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2450 /*
2451 * We can allow some features even when not supported by the
2452 * hardware. For example, L1 can specify an MSR bitmap - and we
2453 * can use it to avoid exits to L1 - even when L0 runs L2
2454 * without MSR bitmaps.
2455 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002456 vmx->nested.nested_vmx_procbased_ctls_high |=
2457 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002458 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002459
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002460 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002461 vmx->nested.nested_vmx_true_procbased_ctls_low =
2462 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002463 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2464
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002465 /* secondary cpu-based controls */
2466 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002467 vmx->nested.nested_vmx_secondary_ctls_low,
2468 vmx->nested.nested_vmx_secondary_ctls_high);
2469 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2470 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002471 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002472 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002473 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002474 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002475 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002476 SECONDARY_EXEC_WBINVD_EXITING |
2477 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002478
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002479 if (enable_ept) {
2480 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002481 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002482 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002483 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002484 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2485 VMX_EPT_INVEPT_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002486 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002487 /*
Bandan Das4b855072014-04-19 18:17:44 -04002488 * For nested guests, we don't do anything specific
2489 * for single context invalidation. Hence, only advertise
2490 * support for global context invalidation.
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002491 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002492 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002493 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002494 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002495
Radim Krčmář0790ec12015-03-17 14:02:32 +01002496 if (enable_unrestricted_guest)
2497 vmx->nested.nested_vmx_secondary_ctls_high |=
2498 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2499
Jan Kiszkac18911a2013-03-13 16:06:41 +01002500 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002501 rdmsr(MSR_IA32_VMX_MISC,
2502 vmx->nested.nested_vmx_misc_low,
2503 vmx->nested.nested_vmx_misc_high);
2504 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2505 vmx->nested.nested_vmx_misc_low |=
2506 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002507 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002508 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002509}
2510
2511static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2512{
2513 /*
2514 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2515 */
2516 return ((control & high) | low) == control;
2517}
2518
2519static inline u64 vmx_control_msr(u32 low, u32 high)
2520{
2521 return low | ((u64)high << 32);
2522}
2523
Jan Kiszkacae50132014-01-04 18:47:22 +01002524/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002525static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2526{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002527 struct vcpu_vmx *vmx = to_vmx(vcpu);
2528
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002529 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002530 case MSR_IA32_VMX_BASIC:
2531 /*
2532 * This MSR reports some information about VMX support. We
2533 * should return information about the VMX we emulate for the
2534 * guest, and the VMCS structure we give it - not about the
2535 * VMX support of the underlying hardware.
2536 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002537 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002538 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2539 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2540 break;
2541 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2542 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002543 *pdata = vmx_control_msr(
2544 vmx->nested.nested_vmx_pinbased_ctls_low,
2545 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002546 break;
2547 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002548 *pdata = vmx_control_msr(
2549 vmx->nested.nested_vmx_true_procbased_ctls_low,
2550 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002551 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002552 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002553 *pdata = vmx_control_msr(
2554 vmx->nested.nested_vmx_procbased_ctls_low,
2555 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002556 break;
2557 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002558 *pdata = vmx_control_msr(
2559 vmx->nested.nested_vmx_true_exit_ctls_low,
2560 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002561 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002562 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002563 *pdata = vmx_control_msr(
2564 vmx->nested.nested_vmx_exit_ctls_low,
2565 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002566 break;
2567 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002568 *pdata = vmx_control_msr(
2569 vmx->nested.nested_vmx_true_entry_ctls_low,
2570 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002571 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002572 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002573 *pdata = vmx_control_msr(
2574 vmx->nested.nested_vmx_entry_ctls_low,
2575 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002576 break;
2577 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002578 *pdata = vmx_control_msr(
2579 vmx->nested.nested_vmx_misc_low,
2580 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002581 break;
2582 /*
2583 * These MSRs specify bits which the guest must keep fixed (on or off)
2584 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2585 * We picked the standard core2 setting.
2586 */
2587#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2588#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2589 case MSR_IA32_VMX_CR0_FIXED0:
2590 *pdata = VMXON_CR0_ALWAYSON;
2591 break;
2592 case MSR_IA32_VMX_CR0_FIXED1:
2593 *pdata = -1ULL;
2594 break;
2595 case MSR_IA32_VMX_CR4_FIXED0:
2596 *pdata = VMXON_CR4_ALWAYSON;
2597 break;
2598 case MSR_IA32_VMX_CR4_FIXED1:
2599 *pdata = -1ULL;
2600 break;
2601 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002602 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002603 break;
2604 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002605 *pdata = vmx_control_msr(
2606 vmx->nested.nested_vmx_secondary_ctls_low,
2607 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002608 break;
2609 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002610 /* Currently, no nested vpid support */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002611 *pdata = vmx->nested.nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002612 break;
2613 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002614 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002615 }
2616
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002617 return 0;
2618}
2619
2620/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002621 * Reads an msr value (of 'msr_index') into 'pdata'.
2622 * Returns 0 on success, non-0 otherwise.
2623 * Assumes vcpu_load() was already called.
2624 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002625static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002626{
Avi Kivity26bb0982009-09-07 11:14:12 +03002627 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002628
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002629 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002630#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002631 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002632 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002633 break;
2634 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002635 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002636 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002637 case MSR_KERNEL_GS_BASE:
2638 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002639 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002640 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002641#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002642 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002643 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302644 case MSR_IA32_TSC:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002645 msr_info->data = guest_read_tsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002646 break;
2647 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002648 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002649 break;
2650 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002651 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002652 break;
2653 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002654 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002655 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002656 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002657 if (!vmx_mpx_supported())
2658 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002659 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002660 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002661 case MSR_IA32_FEATURE_CONTROL:
2662 if (!nested_vmx_allowed(vcpu))
2663 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002664 msr_info->data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01002665 break;
2666 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2667 if (!nested_vmx_allowed(vcpu))
2668 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002669 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08002670 case MSR_IA32_XSS:
2671 if (!vmx_xsaves_supported())
2672 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002673 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08002674 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002675 case MSR_TSC_AUX:
2676 if (!to_vmx(vcpu)->rdtscp_enabled)
2677 return 1;
2678 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002679 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002680 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002681 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002682 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002683 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002684 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002685 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002686 }
2687
Avi Kivity6aa8b732006-12-10 02:21:36 -08002688 return 0;
2689}
2690
Jan Kiszkacae50132014-01-04 18:47:22 +01002691static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2692
Avi Kivity6aa8b732006-12-10 02:21:36 -08002693/*
2694 * Writes msr value into into the appropriate "register".
2695 * Returns 0 on success, non-0 otherwise.
2696 * Assumes vcpu_load() was already called.
2697 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002698static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002699{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002700 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002701 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002702 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002703 u32 msr_index = msr_info->index;
2704 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002705
Avi Kivity6aa8b732006-12-10 02:21:36 -08002706 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002707 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002708 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002709 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002710#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002711 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002712 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002713 vmcs_writel(GUEST_FS_BASE, data);
2714 break;
2715 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002716 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002717 vmcs_writel(GUEST_GS_BASE, data);
2718 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002719 case MSR_KERNEL_GS_BASE:
2720 vmx_load_host_state(vmx);
2721 vmx->msr_guest_kernel_gs_base = data;
2722 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002723#endif
2724 case MSR_IA32_SYSENTER_CS:
2725 vmcs_write32(GUEST_SYSENTER_CS, data);
2726 break;
2727 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002728 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002729 break;
2730 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002731 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002732 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002733 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002734 if (!vmx_mpx_supported())
2735 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002736 vmcs_write64(GUEST_BNDCFGS, data);
2737 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302738 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002739 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002740 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002741 case MSR_IA32_CR_PAT:
2742 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03002743 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
2744 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002745 vmcs_write64(GUEST_IA32_PAT, data);
2746 vcpu->arch.pat = data;
2747 break;
2748 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002749 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002750 break;
Will Auldba904632012-11-29 12:42:50 -08002751 case MSR_IA32_TSC_ADJUST:
2752 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002753 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002754 case MSR_IA32_FEATURE_CONTROL:
2755 if (!nested_vmx_allowed(vcpu) ||
2756 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2757 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2758 return 1;
2759 vmx->nested.msr_ia32_feature_control = data;
2760 if (msr_info->host_initiated && data == 0)
2761 vmx_leave_nested(vcpu);
2762 break;
2763 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2764 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08002765 case MSR_IA32_XSS:
2766 if (!vmx_xsaves_supported())
2767 return 1;
2768 /*
2769 * The only supported bit as of Skylake is bit 8, but
2770 * it is not supported on KVM.
2771 */
2772 if (data != 0)
2773 return 1;
2774 vcpu->arch.ia32_xss = data;
2775 if (vcpu->arch.ia32_xss != host_xss)
2776 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
2777 vcpu->arch.ia32_xss, host_xss);
2778 else
2779 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
2780 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002781 case MSR_TSC_AUX:
2782 if (!vmx->rdtscp_enabled)
2783 return 1;
2784 /* Check reserved bit, higher 32 bits should be zero */
2785 if ((data >> 32) != 0)
2786 return 1;
2787 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002788 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002789 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002790 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002791 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002792 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002793 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2794 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002795 ret = kvm_set_shared_msr(msr->index, msr->data,
2796 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002797 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002798 if (ret)
2799 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002800 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002801 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002802 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002803 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002804 }
2805
Eddie Dong2cc51562007-05-21 07:28:09 +03002806 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002807}
2808
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002809static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002810{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002811 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2812 switch (reg) {
2813 case VCPU_REGS_RSP:
2814 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2815 break;
2816 case VCPU_REGS_RIP:
2817 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2818 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002819 case VCPU_EXREG_PDPTR:
2820 if (enable_ept)
2821 ept_save_pdptrs(vcpu);
2822 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002823 default:
2824 break;
2825 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002826}
2827
Avi Kivity6aa8b732006-12-10 02:21:36 -08002828static __init int cpu_has_kvm_support(void)
2829{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002830 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002831}
2832
2833static __init int vmx_disabled_by_bios(void)
2834{
2835 u64 msr;
2836
2837 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002838 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002839 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002840 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2841 && tboot_enabled())
2842 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002843 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002844 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002845 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002846 && !tboot_enabled()) {
2847 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002848 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002849 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002850 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002851 /* launched w/o TXT and VMX disabled */
2852 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2853 && !tboot_enabled())
2854 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002855 }
2856
2857 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002858}
2859
Dongxiao Xu7725b892010-05-11 18:29:38 +08002860static void kvm_cpu_vmxon(u64 addr)
2861{
2862 asm volatile (ASM_VMX_VMXON_RAX
2863 : : "a"(&addr), "m"(addr)
2864 : "memory", "cc");
2865}
2866
Radim Krčmář13a34e02014-08-28 15:13:03 +02002867static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002868{
2869 int cpu = raw_smp_processor_id();
2870 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002871 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002872
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002873 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002874 return -EBUSY;
2875
Nadav Har'Eld462b812011-05-24 15:26:10 +03002876 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002877
2878 /*
2879 * Now we can enable the vmclear operation in kdump
2880 * since the loaded_vmcss_on_cpu list on this cpu
2881 * has been initialized.
2882 *
2883 * Though the cpu is not in VMX operation now, there
2884 * is no problem to enable the vmclear operation
2885 * for the loaded_vmcss_on_cpu list is empty!
2886 */
2887 crash_enable_local_vmclear(cpu);
2888
Avi Kivity6aa8b732006-12-10 02:21:36 -08002889 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002890
2891 test_bits = FEATURE_CONTROL_LOCKED;
2892 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2893 if (tboot_enabled())
2894 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2895
2896 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002897 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002898 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2899 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07002900 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02002901
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002902 if (vmm_exclusive) {
2903 kvm_cpu_vmxon(phys_addr);
2904 ept_sync_global();
2905 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002906
Christoph Lameter89cbc762014-08-17 12:30:40 -05002907 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002908
Alexander Graf10474ae2009-09-15 11:37:46 +02002909 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002910}
2911
Nadav Har'Eld462b812011-05-24 15:26:10 +03002912static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002913{
2914 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002915 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002916
Nadav Har'Eld462b812011-05-24 15:26:10 +03002917 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2918 loaded_vmcss_on_cpu_link)
2919 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002920}
2921
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002922
2923/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2924 * tricks.
2925 */
2926static void kvm_cpu_vmxoff(void)
2927{
2928 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002929}
2930
Radim Krčmář13a34e02014-08-28 15:13:03 +02002931static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002932{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002933 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002934 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002935 kvm_cpu_vmxoff();
2936 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07002937 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002938}
2939
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002940static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002941 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002942{
2943 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002944 u32 ctl = ctl_min | ctl_opt;
2945
2946 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2947
2948 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2949 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2950
2951 /* Ensure minimum (required) set of control bits are supported. */
2952 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002953 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002954
2955 *result = ctl;
2956 return 0;
2957}
2958
Avi Kivity110312c2010-12-21 12:54:20 +02002959static __init bool allow_1_setting(u32 msr, u32 ctl)
2960{
2961 u32 vmx_msr_low, vmx_msr_high;
2962
2963 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2964 return vmx_msr_high & ctl;
2965}
2966
Yang, Sheng002c7f72007-07-31 14:23:01 +03002967static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002968{
2969 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002970 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002971 u32 _pin_based_exec_control = 0;
2972 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002973 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002974 u32 _vmexit_control = 0;
2975 u32 _vmentry_control = 0;
2976
Raghavendra K T10166742012-02-07 23:19:20 +05302977 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002978#ifdef CONFIG_X86_64
2979 CPU_BASED_CR8_LOAD_EXITING |
2980 CPU_BASED_CR8_STORE_EXITING |
2981#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002982 CPU_BASED_CR3_LOAD_EXITING |
2983 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002984 CPU_BASED_USE_IO_BITMAPS |
2985 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002986 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002987 CPU_BASED_MWAIT_EXITING |
2988 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002989 CPU_BASED_INVLPG_EXITING |
2990 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002991
Sheng Yangf78e0e22007-10-29 09:40:42 +08002992 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002993 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002994 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002995 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2996 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002997 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002998#ifdef CONFIG_X86_64
2999 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3000 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3001 ~CPU_BASED_CR8_STORE_EXITING;
3002#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003003 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003004 min2 = 0;
3005 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003006 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003007 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003008 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003009 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003010 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003011 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003012 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003013 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003014 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003015 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003016 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003017 SECONDARY_EXEC_XSAVES |
3018 SECONDARY_EXEC_ENABLE_PML;
Sheng Yangd56f5462008-04-25 10:13:16 +08003019 if (adjust_vmx_controls(min2, opt2,
3020 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003021 &_cpu_based_2nd_exec_control) < 0)
3022 return -EIO;
3023 }
3024#ifndef CONFIG_X86_64
3025 if (!(_cpu_based_2nd_exec_control &
3026 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3027 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3028#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003029
3030 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3031 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003032 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003033 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3034 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003035
Sheng Yangd56f5462008-04-25 10:13:16 +08003036 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003037 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3038 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003039 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3040 CPU_BASED_CR3_STORE_EXITING |
3041 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003042 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3043 vmx_capability.ept, vmx_capability.vpid);
3044 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003045
Paolo Bonzini81908bf2014-02-21 10:32:27 +01003046 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003047#ifdef CONFIG_X86_64
3048 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3049#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003050 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003051 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003052 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3053 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003054 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003055
Yang Zhang01e439b2013-04-11 19:25:12 +08003056 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
3057 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
3058 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3059 &_pin_based_exec_control) < 0)
3060 return -EIO;
3061
3062 if (!(_cpu_based_2nd_exec_control &
3063 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
3064 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
3065 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3066
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003067 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003068 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003069 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3070 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003071 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003072
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003073 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003074
3075 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3076 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003077 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003078
3079#ifdef CONFIG_X86_64
3080 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3081 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003082 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003083#endif
3084
3085 /* Require Write-Back (WB) memory type for VMCS accesses. */
3086 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003087 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003088
Yang, Sheng002c7f72007-07-31 14:23:01 +03003089 vmcs_conf->size = vmx_msr_high & 0x1fff;
3090 vmcs_conf->order = get_order(vmcs_config.size);
3091 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003092
Yang, Sheng002c7f72007-07-31 14:23:01 +03003093 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3094 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003095 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003096 vmcs_conf->vmexit_ctrl = _vmexit_control;
3097 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003098
Avi Kivity110312c2010-12-21 12:54:20 +02003099 cpu_has_load_ia32_efer =
3100 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3101 VM_ENTRY_LOAD_IA32_EFER)
3102 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3103 VM_EXIT_LOAD_IA32_EFER);
3104
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003105 cpu_has_load_perf_global_ctrl =
3106 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3107 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3108 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3109 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3110
3111 /*
3112 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
3113 * but due to arrata below it can't be used. Workaround is to use
3114 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3115 *
3116 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3117 *
3118 * AAK155 (model 26)
3119 * AAP115 (model 30)
3120 * AAT100 (model 37)
3121 * BC86,AAY89,BD102 (model 44)
3122 * BA97 (model 46)
3123 *
3124 */
3125 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3126 switch (boot_cpu_data.x86_model) {
3127 case 26:
3128 case 30:
3129 case 37:
3130 case 44:
3131 case 46:
3132 cpu_has_load_perf_global_ctrl = false;
3133 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3134 "does not work properly. Using workaround\n");
3135 break;
3136 default:
3137 break;
3138 }
3139 }
3140
Wanpeng Li20300092014-12-02 19:14:59 +08003141 if (cpu_has_xsaves)
3142 rdmsrl(MSR_IA32_XSS, host_xss);
3143
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003144 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003145}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003146
3147static struct vmcs *alloc_vmcs_cpu(int cpu)
3148{
3149 int node = cpu_to_node(cpu);
3150 struct page *pages;
3151 struct vmcs *vmcs;
3152
Mel Gorman6484eb32009-06-16 15:31:54 -07003153 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003154 if (!pages)
3155 return NULL;
3156 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003157 memset(vmcs, 0, vmcs_config.size);
3158 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003159 return vmcs;
3160}
3161
3162static struct vmcs *alloc_vmcs(void)
3163{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003164 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003165}
3166
3167static void free_vmcs(struct vmcs *vmcs)
3168{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003169 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003170}
3171
Nadav Har'Eld462b812011-05-24 15:26:10 +03003172/*
3173 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3174 */
3175static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3176{
3177 if (!loaded_vmcs->vmcs)
3178 return;
3179 loaded_vmcs_clear(loaded_vmcs);
3180 free_vmcs(loaded_vmcs->vmcs);
3181 loaded_vmcs->vmcs = NULL;
3182}
3183
Sam Ravnborg39959582007-06-01 00:47:13 -07003184static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003185{
3186 int cpu;
3187
Zachary Amsden3230bb42009-09-29 11:38:37 -10003188 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003189 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003190 per_cpu(vmxarea, cpu) = NULL;
3191 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003192}
3193
Bandan Dasfe2b2012014-04-21 15:20:14 -04003194static void init_vmcs_shadow_fields(void)
3195{
3196 int i, j;
3197
3198 /* No checks for read only fields yet */
3199
3200 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3201 switch (shadow_read_write_fields[i]) {
3202 case GUEST_BNDCFGS:
3203 if (!vmx_mpx_supported())
3204 continue;
3205 break;
3206 default:
3207 break;
3208 }
3209
3210 if (j < i)
3211 shadow_read_write_fields[j] =
3212 shadow_read_write_fields[i];
3213 j++;
3214 }
3215 max_shadow_read_write_fields = j;
3216
3217 /* shadowed fields guest access without vmexit */
3218 for (i = 0; i < max_shadow_read_write_fields; i++) {
3219 clear_bit(shadow_read_write_fields[i],
3220 vmx_vmwrite_bitmap);
3221 clear_bit(shadow_read_write_fields[i],
3222 vmx_vmread_bitmap);
3223 }
3224 for (i = 0; i < max_shadow_read_only_fields; i++)
3225 clear_bit(shadow_read_only_fields[i],
3226 vmx_vmread_bitmap);
3227}
3228
Avi Kivity6aa8b732006-12-10 02:21:36 -08003229static __init int alloc_kvm_area(void)
3230{
3231 int cpu;
3232
Zachary Amsden3230bb42009-09-29 11:38:37 -10003233 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003234 struct vmcs *vmcs;
3235
3236 vmcs = alloc_vmcs_cpu(cpu);
3237 if (!vmcs) {
3238 free_kvm_area();
3239 return -ENOMEM;
3240 }
3241
3242 per_cpu(vmxarea, cpu) = vmcs;
3243 }
3244 return 0;
3245}
3246
Gleb Natapov14168782013-01-21 15:36:49 +02003247static bool emulation_required(struct kvm_vcpu *vcpu)
3248{
3249 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3250}
3251
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003252static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003253 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003254{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003255 if (!emulate_invalid_guest_state) {
3256 /*
3257 * CS and SS RPL should be equal during guest entry according
3258 * to VMX spec, but in reality it is not always so. Since vcpu
3259 * is in the middle of the transition from real mode to
3260 * protected mode it is safe to assume that RPL 0 is a good
3261 * default value.
3262 */
3263 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003264 save->selector &= ~SEGMENT_RPL_MASK;
3265 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003266 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003267 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003268 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003269}
3270
3271static void enter_pmode(struct kvm_vcpu *vcpu)
3272{
3273 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003274 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003275
Gleb Natapovd99e4152012-12-20 16:57:45 +02003276 /*
3277 * Update real mode segment cache. It may be not up-to-date if sement
3278 * register was written while vcpu was in a guest mode.
3279 */
3280 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3281 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3282 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3283 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3284 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3285 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3286
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003287 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003288
Avi Kivity2fb92db2011-04-27 19:42:18 +03003289 vmx_segment_cache_clear(vmx);
3290
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003291 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003292
3293 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003294 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3295 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003296 vmcs_writel(GUEST_RFLAGS, flags);
3297
Rusty Russell66aee912007-07-17 23:34:16 +10003298 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3299 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003300
3301 update_exception_bitmap(vcpu);
3302
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003303 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3304 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3305 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3306 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3307 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3308 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003309}
3310
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003311static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312{
Mathias Krause772e0312012-08-30 01:30:19 +02003313 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003314 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003315
Gleb Natapovd99e4152012-12-20 16:57:45 +02003316 var.dpl = 0x3;
3317 if (seg == VCPU_SREG_CS)
3318 var.type = 0x3;
3319
3320 if (!emulate_invalid_guest_state) {
3321 var.selector = var.base >> 4;
3322 var.base = var.base & 0xffff0;
3323 var.limit = 0xffff;
3324 var.g = 0;
3325 var.db = 0;
3326 var.present = 1;
3327 var.s = 1;
3328 var.l = 0;
3329 var.unusable = 0;
3330 var.type = 0x3;
3331 var.avl = 0;
3332 if (save->base & 0xf)
3333 printk_once(KERN_WARNING "kvm: segment base is not "
3334 "paragraph aligned when entering "
3335 "protected mode (seg=%d)", seg);
3336 }
3337
3338 vmcs_write16(sf->selector, var.selector);
3339 vmcs_write32(sf->base, var.base);
3340 vmcs_write32(sf->limit, var.limit);
3341 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003342}
3343
3344static void enter_rmode(struct kvm_vcpu *vcpu)
3345{
3346 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003347 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003348
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003349 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3350 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3351 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3352 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3353 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003354 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3355 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003356
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003357 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003358
Gleb Natapov776e58e2011-03-13 12:34:27 +02003359 /*
3360 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003361 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003362 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003363 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003364 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3365 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003366
Avi Kivity2fb92db2011-04-27 19:42:18 +03003367 vmx_segment_cache_clear(vmx);
3368
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003369 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003370 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003371 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3372
3373 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003374 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003375
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003376 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003377
3378 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003379 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003380 update_exception_bitmap(vcpu);
3381
Gleb Natapovd99e4152012-12-20 16:57:45 +02003382 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3383 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3384 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3385 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3386 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3387 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003388
Eddie Dong8668a3c2007-10-10 14:26:45 +08003389 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003390}
3391
Amit Shah401d10d2009-02-20 22:53:37 +05303392static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3393{
3394 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003395 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3396
3397 if (!msr)
3398 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303399
Avi Kivity44ea2b12009-09-06 15:55:37 +03003400 /*
3401 * Force kernel_gs_base reloading before EFER changes, as control
3402 * of this msr depends on is_long_mode().
3403 */
3404 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003405 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303406 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003407 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303408 msr->data = efer;
3409 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003410 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303411
3412 msr->data = efer & ~EFER_LME;
3413 }
3414 setup_msrs(vmx);
3415}
3416
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003417#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003418
3419static void enter_lmode(struct kvm_vcpu *vcpu)
3420{
3421 u32 guest_tr_ar;
3422
Avi Kivity2fb92db2011-04-27 19:42:18 +03003423 vmx_segment_cache_clear(to_vmx(vcpu));
3424
Avi Kivity6aa8b732006-12-10 02:21:36 -08003425 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3426 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003427 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3428 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003429 vmcs_write32(GUEST_TR_AR_BYTES,
3430 (guest_tr_ar & ~AR_TYPE_MASK)
3431 | AR_TYPE_BUSY_64_TSS);
3432 }
Avi Kivityda38f432010-07-06 11:30:49 +03003433 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003434}
3435
3436static void exit_lmode(struct kvm_vcpu *vcpu)
3437{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003438 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003439 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003440}
3441
3442#endif
3443
Sheng Yang2384d2b2008-01-17 15:14:33 +08003444static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3445{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003446 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003447 if (enable_ept) {
3448 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3449 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003450 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003451 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003452}
3453
Avi Kivitye8467fd2009-12-29 18:43:06 +02003454static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3455{
3456 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3457
3458 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3459 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3460}
3461
Avi Kivityaff48ba2010-12-05 18:56:11 +02003462static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3463{
3464 if (enable_ept && is_paging(vcpu))
3465 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3466 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3467}
3468
Anthony Liguori25c4c272007-04-27 09:29:21 +03003469static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003470{
Avi Kivityfc78f512009-12-07 12:16:48 +02003471 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3472
3473 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3474 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003475}
3476
Sheng Yang14394422008-04-28 12:24:45 +08003477static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3478{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003479 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3480
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003481 if (!test_bit(VCPU_EXREG_PDPTR,
3482 (unsigned long *)&vcpu->arch.regs_dirty))
3483 return;
3484
Sheng Yang14394422008-04-28 12:24:45 +08003485 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003486 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3487 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3488 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3489 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003490 }
3491}
3492
Avi Kivity8f5d5492009-05-31 18:41:29 +03003493static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3494{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003495 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3496
Avi Kivity8f5d5492009-05-31 18:41:29 +03003497 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003498 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3499 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3500 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3501 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003502 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003503
3504 __set_bit(VCPU_EXREG_PDPTR,
3505 (unsigned long *)&vcpu->arch.regs_avail);
3506 __set_bit(VCPU_EXREG_PDPTR,
3507 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003508}
3509
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003510static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003511
3512static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3513 unsigned long cr0,
3514 struct kvm_vcpu *vcpu)
3515{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003516 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3517 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003518 if (!(cr0 & X86_CR0_PG)) {
3519 /* From paging/starting to nonpaging */
3520 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003521 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003522 (CPU_BASED_CR3_LOAD_EXITING |
3523 CPU_BASED_CR3_STORE_EXITING));
3524 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003525 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003526 } else if (!is_paging(vcpu)) {
3527 /* From nonpaging to paging */
3528 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003529 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003530 ~(CPU_BASED_CR3_LOAD_EXITING |
3531 CPU_BASED_CR3_STORE_EXITING));
3532 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003533 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003534 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003535
3536 if (!(cr0 & X86_CR0_WP))
3537 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003538}
3539
Avi Kivity6aa8b732006-12-10 02:21:36 -08003540static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3541{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003542 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003543 unsigned long hw_cr0;
3544
Gleb Natapov50378782013-02-04 16:00:28 +02003545 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003546 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003547 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003548 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003549 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003550
Gleb Natapov218e7632013-01-21 15:36:45 +02003551 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3552 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003553
Gleb Natapov218e7632013-01-21 15:36:45 +02003554 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3555 enter_rmode(vcpu);
3556 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003557
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003558#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003559 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003560 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003561 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003562 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003563 exit_lmode(vcpu);
3564 }
3565#endif
3566
Avi Kivity089d0342009-03-23 18:26:32 +02003567 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003568 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3569
Avi Kivity02daab22009-12-30 12:40:26 +02003570 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003571 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003572
Avi Kivity6aa8b732006-12-10 02:21:36 -08003573 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003574 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003575 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003576
3577 /* depends on vcpu->arch.cr0 to be set to a new value */
3578 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003579}
3580
Sheng Yang14394422008-04-28 12:24:45 +08003581static u64 construct_eptp(unsigned long root_hpa)
3582{
3583 u64 eptp;
3584
3585 /* TODO write the value reading from MSR */
3586 eptp = VMX_EPT_DEFAULT_MT |
3587 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003588 if (enable_ept_ad_bits)
3589 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003590 eptp |= (root_hpa & PAGE_MASK);
3591
3592 return eptp;
3593}
3594
Avi Kivity6aa8b732006-12-10 02:21:36 -08003595static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3596{
Sheng Yang14394422008-04-28 12:24:45 +08003597 unsigned long guest_cr3;
3598 u64 eptp;
3599
3600 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003601 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003602 eptp = construct_eptp(cr3);
3603 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003604 if (is_paging(vcpu) || is_guest_mode(vcpu))
3605 guest_cr3 = kvm_read_cr3(vcpu);
3606 else
3607 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003608 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003609 }
3610
Sheng Yang2384d2b2008-01-17 15:14:33 +08003611 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003612 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003613}
3614
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003615static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003616{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003617 /*
3618 * Pass through host's Machine Check Enable value to hw_cr4, which
3619 * is in force while we are in guest mode. Do not let guests control
3620 * this bit, even if host CR4.MCE == 0.
3621 */
3622 unsigned long hw_cr4 =
3623 (cr4_read_shadow() & X86_CR4_MCE) |
3624 (cr4 & ~X86_CR4_MCE) |
3625 (to_vmx(vcpu)->rmode.vm86_active ?
3626 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003627
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003628 if (cr4 & X86_CR4_VMXE) {
3629 /*
3630 * To use VMXON (and later other VMX instructions), a guest
3631 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3632 * So basically the check on whether to allow nested VMX
3633 * is here.
3634 */
3635 if (!nested_vmx_allowed(vcpu))
3636 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003637 }
3638 if (to_vmx(vcpu)->nested.vmxon &&
3639 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003640 return 1;
3641
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003642 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003643 if (enable_ept) {
3644 if (!is_paging(vcpu)) {
3645 hw_cr4 &= ~X86_CR4_PAE;
3646 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003647 /*
Feng Wue1e746b2014-04-01 17:46:35 +08003648 * SMEP/SMAP is disabled if CPU is in non-paging mode
3649 * in hardware. However KVM always uses paging mode to
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003650 * emulate guest non-paging mode with TDP.
Feng Wue1e746b2014-04-01 17:46:35 +08003651 * To emulate this behavior, SMEP/SMAP needs to be
3652 * manually disabled when guest switches to non-paging
3653 * mode.
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003654 */
Feng Wue1e746b2014-04-01 17:46:35 +08003655 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP);
Avi Kivitybc230082009-12-08 12:14:42 +02003656 } else if (!(cr4 & X86_CR4_PAE)) {
3657 hw_cr4 &= ~X86_CR4_PAE;
3658 }
3659 }
Sheng Yang14394422008-04-28 12:24:45 +08003660
3661 vmcs_writel(CR4_READ_SHADOW, cr4);
3662 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003663 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003664}
3665
Avi Kivity6aa8b732006-12-10 02:21:36 -08003666static void vmx_get_segment(struct kvm_vcpu *vcpu,
3667 struct kvm_segment *var, int seg)
3668{
Avi Kivitya9179492011-01-03 14:28:52 +02003669 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003670 u32 ar;
3671
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003672 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003673 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003674 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003675 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003676 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003677 var->base = vmx_read_guest_seg_base(vmx, seg);
3678 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3679 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003680 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003681 var->base = vmx_read_guest_seg_base(vmx, seg);
3682 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3683 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3684 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003685 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003686 var->type = ar & 15;
3687 var->s = (ar >> 4) & 1;
3688 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003689 /*
3690 * Some userspaces do not preserve unusable property. Since usable
3691 * segment has to be present according to VMX spec we can use present
3692 * property to amend userspace bug by making unusable segment always
3693 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3694 * segment as unusable.
3695 */
3696 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003697 var->avl = (ar >> 12) & 1;
3698 var->l = (ar >> 13) & 1;
3699 var->db = (ar >> 14) & 1;
3700 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003701}
3702
Avi Kivitya9179492011-01-03 14:28:52 +02003703static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3704{
Avi Kivitya9179492011-01-03 14:28:52 +02003705 struct kvm_segment s;
3706
3707 if (to_vmx(vcpu)->rmode.vm86_active) {
3708 vmx_get_segment(vcpu, &s, seg);
3709 return s.base;
3710 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003711 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003712}
3713
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003714static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003715{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003716 struct vcpu_vmx *vmx = to_vmx(vcpu);
3717
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003718 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003719 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003720 else {
3721 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
3722 return AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003723 }
Avi Kivity69c73022011-03-07 15:26:44 +02003724}
3725
Avi Kivity653e3102007-05-07 10:55:37 +03003726static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003727{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003728 u32 ar;
3729
Avi Kivityf0495f92012-06-07 17:06:10 +03003730 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003731 ar = 1 << 16;
3732 else {
3733 ar = var->type & 15;
3734 ar |= (var->s & 1) << 4;
3735 ar |= (var->dpl & 3) << 5;
3736 ar |= (var->present & 1) << 7;
3737 ar |= (var->avl & 1) << 12;
3738 ar |= (var->l & 1) << 13;
3739 ar |= (var->db & 1) << 14;
3740 ar |= (var->g & 1) << 15;
3741 }
Avi Kivity653e3102007-05-07 10:55:37 +03003742
3743 return ar;
3744}
3745
3746static void vmx_set_segment(struct kvm_vcpu *vcpu,
3747 struct kvm_segment *var, int seg)
3748{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003749 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003750 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003751
Avi Kivity2fb92db2011-04-27 19:42:18 +03003752 vmx_segment_cache_clear(vmx);
3753
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003754 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3755 vmx->rmode.segs[seg] = *var;
3756 if (seg == VCPU_SREG_TR)
3757 vmcs_write16(sf->selector, var->selector);
3758 else if (var->s)
3759 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003760 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003761 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003762
Avi Kivity653e3102007-05-07 10:55:37 +03003763 vmcs_writel(sf->base, var->base);
3764 vmcs_write32(sf->limit, var->limit);
3765 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003766
3767 /*
3768 * Fix the "Accessed" bit in AR field of segment registers for older
3769 * qemu binaries.
3770 * IA32 arch specifies that at the time of processor reset the
3771 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003772 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003773 * state vmexit when "unrestricted guest" mode is turned on.
3774 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3775 * tree. Newer qemu binaries with that qemu fix would not need this
3776 * kvm hack.
3777 */
3778 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003779 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003780
Gleb Natapovf924d662012-12-12 19:10:55 +02003781 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003782
3783out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003784 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003785}
3786
Avi Kivity6aa8b732006-12-10 02:21:36 -08003787static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3788{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003789 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003790
3791 *db = (ar >> 14) & 1;
3792 *l = (ar >> 13) & 1;
3793}
3794
Gleb Natapov89a27f42010-02-16 10:51:48 +02003795static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003796{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003797 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3798 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003799}
3800
Gleb Natapov89a27f42010-02-16 10:51:48 +02003801static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003802{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003803 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3804 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003805}
3806
Gleb Natapov89a27f42010-02-16 10:51:48 +02003807static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003808{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003809 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3810 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003811}
3812
Gleb Natapov89a27f42010-02-16 10:51:48 +02003813static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003814{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003815 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3816 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003817}
3818
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003819static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3820{
3821 struct kvm_segment var;
3822 u32 ar;
3823
3824 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003825 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003826 if (seg == VCPU_SREG_CS)
3827 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003828 ar = vmx_segment_access_rights(&var);
3829
3830 if (var.base != (var.selector << 4))
3831 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003832 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003833 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003834 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003835 return false;
3836
3837 return true;
3838}
3839
3840static bool code_segment_valid(struct kvm_vcpu *vcpu)
3841{
3842 struct kvm_segment cs;
3843 unsigned int cs_rpl;
3844
3845 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003846 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003847
Avi Kivity1872a3f2009-01-04 23:26:52 +02003848 if (cs.unusable)
3849 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003850 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3851 return false;
3852 if (!cs.s)
3853 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003854 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003855 if (cs.dpl > cs_rpl)
3856 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003857 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003858 if (cs.dpl != cs_rpl)
3859 return false;
3860 }
3861 if (!cs.present)
3862 return false;
3863
3864 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3865 return true;
3866}
3867
3868static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3869{
3870 struct kvm_segment ss;
3871 unsigned int ss_rpl;
3872
3873 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003874 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003875
Avi Kivity1872a3f2009-01-04 23:26:52 +02003876 if (ss.unusable)
3877 return true;
3878 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003879 return false;
3880 if (!ss.s)
3881 return false;
3882 if (ss.dpl != ss_rpl) /* DPL != RPL */
3883 return false;
3884 if (!ss.present)
3885 return false;
3886
3887 return true;
3888}
3889
3890static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3891{
3892 struct kvm_segment var;
3893 unsigned int rpl;
3894
3895 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003896 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003897
Avi Kivity1872a3f2009-01-04 23:26:52 +02003898 if (var.unusable)
3899 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003900 if (!var.s)
3901 return false;
3902 if (!var.present)
3903 return false;
3904 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3905 if (var.dpl < rpl) /* DPL < RPL */
3906 return false;
3907 }
3908
3909 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3910 * rights flags
3911 */
3912 return true;
3913}
3914
3915static bool tr_valid(struct kvm_vcpu *vcpu)
3916{
3917 struct kvm_segment tr;
3918
3919 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3920
Avi Kivity1872a3f2009-01-04 23:26:52 +02003921 if (tr.unusable)
3922 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003923 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003924 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003925 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003926 return false;
3927 if (!tr.present)
3928 return false;
3929
3930 return true;
3931}
3932
3933static bool ldtr_valid(struct kvm_vcpu *vcpu)
3934{
3935 struct kvm_segment ldtr;
3936
3937 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3938
Avi Kivity1872a3f2009-01-04 23:26:52 +02003939 if (ldtr.unusable)
3940 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003941 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003942 return false;
3943 if (ldtr.type != 2)
3944 return false;
3945 if (!ldtr.present)
3946 return false;
3947
3948 return true;
3949}
3950
3951static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3952{
3953 struct kvm_segment cs, ss;
3954
3955 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3956 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3957
Nadav Amitb32a9912015-03-29 16:33:04 +03003958 return ((cs.selector & SEGMENT_RPL_MASK) ==
3959 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003960}
3961
3962/*
3963 * Check if guest state is valid. Returns true if valid, false if
3964 * not.
3965 * We assume that registers are always usable
3966 */
3967static bool guest_state_valid(struct kvm_vcpu *vcpu)
3968{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003969 if (enable_unrestricted_guest)
3970 return true;
3971
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003972 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003973 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003974 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3975 return false;
3976 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3977 return false;
3978 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3979 return false;
3980 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3981 return false;
3982 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3983 return false;
3984 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3985 return false;
3986 } else {
3987 /* protected mode guest state checks */
3988 if (!cs_ss_rpl_check(vcpu))
3989 return false;
3990 if (!code_segment_valid(vcpu))
3991 return false;
3992 if (!stack_segment_valid(vcpu))
3993 return false;
3994 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3995 return false;
3996 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3997 return false;
3998 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3999 return false;
4000 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4001 return false;
4002 if (!tr_valid(vcpu))
4003 return false;
4004 if (!ldtr_valid(vcpu))
4005 return false;
4006 }
4007 /* TODO:
4008 * - Add checks on RIP
4009 * - Add checks on RFLAGS
4010 */
4011
4012 return true;
4013}
4014
Mike Dayd77c26f2007-10-08 09:02:08 -04004015static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004016{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004017 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004018 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004019 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004020
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004021 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004022 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004023 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4024 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004025 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004026 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004027 r = kvm_write_guest_page(kvm, fn++, &data,
4028 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004029 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004030 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004031 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4032 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004033 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004034 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4035 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004036 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004037 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004038 r = kvm_write_guest_page(kvm, fn, &data,
4039 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4040 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004041out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004042 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004043 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004044}
4045
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004046static int init_rmode_identity_map(struct kvm *kvm)
4047{
Tang Chenf51770e2014-09-16 18:41:59 +08004048 int i, idx, r = 0;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004049 pfn_t identity_map_pfn;
4050 u32 tmp;
4051
Avi Kivity089d0342009-03-23 18:26:32 +02004052 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004053 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004054
4055 /* Protect kvm->arch.ept_identity_pagetable_done. */
4056 mutex_lock(&kvm->slots_lock);
4057
Tang Chenf51770e2014-09-16 18:41:59 +08004058 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004059 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004060
Sheng Yangb927a3c2009-07-21 10:42:48 +08004061 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004062
4063 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004064 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004065 goto out2;
4066
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004067 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004068 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4069 if (r < 0)
4070 goto out;
4071 /* Set up identity-mapping pagetable for EPT in real mode */
4072 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4073 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4074 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4075 r = kvm_write_guest_page(kvm, identity_map_pfn,
4076 &tmp, i * sizeof(tmp), sizeof(tmp));
4077 if (r < 0)
4078 goto out;
4079 }
4080 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004081
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004082out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004083 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004084
4085out2:
4086 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004087 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004088}
4089
Avi Kivity6aa8b732006-12-10 02:21:36 -08004090static void seg_setup(int seg)
4091{
Mathias Krause772e0312012-08-30 01:30:19 +02004092 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004093 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004094
4095 vmcs_write16(sf->selector, 0);
4096 vmcs_writel(sf->base, 0);
4097 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004098 ar = 0x93;
4099 if (seg == VCPU_SREG_CS)
4100 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004101
4102 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004103}
4104
Sheng Yangf78e0e22007-10-29 09:40:42 +08004105static int alloc_apic_access_page(struct kvm *kvm)
4106{
Xiao Guangrong44841412012-09-07 14:14:20 +08004107 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004108 struct kvm_userspace_memory_region kvm_userspace_mem;
4109 int r = 0;
4110
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004111 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004112 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004113 goto out;
4114 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
4115 kvm_userspace_mem.flags = 0;
Tang Chen73a6d942014-09-11 13:38:00 +08004116 kvm_userspace_mem.guest_phys_addr = APIC_DEFAULT_PHYS_BASE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004117 kvm_userspace_mem.memory_size = PAGE_SIZE;
Paolo Bonzini9da0e4d2015-05-18 13:33:16 +02004118 r = __x86_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004119 if (r)
4120 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004121
Tang Chen73a6d942014-09-11 13:38:00 +08004122 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004123 if (is_error_page(page)) {
4124 r = -EFAULT;
4125 goto out;
4126 }
4127
Tang Chenc24ae0d2014-09-24 15:57:58 +08004128 /*
4129 * Do not pin the page in memory, so that memory hot-unplug
4130 * is able to migrate it.
4131 */
4132 put_page(page);
4133 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004134out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004135 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004136 return r;
4137}
4138
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004139static int alloc_identity_pagetable(struct kvm *kvm)
4140{
Tang Chena255d472014-09-16 18:41:58 +08004141 /* Called with kvm->slots_lock held. */
4142
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004143 struct kvm_userspace_memory_region kvm_userspace_mem;
4144 int r = 0;
4145
Tang Chena255d472014-09-16 18:41:58 +08004146 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4147
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004148 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
4149 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08004150 kvm_userspace_mem.guest_phys_addr =
4151 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004152 kvm_userspace_mem.memory_size = PAGE_SIZE;
Paolo Bonzini9da0e4d2015-05-18 13:33:16 +02004153 r = __x86_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004154
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004155 return r;
4156}
4157
Sheng Yang2384d2b2008-01-17 15:14:33 +08004158static void allocate_vpid(struct vcpu_vmx *vmx)
4159{
4160 int vpid;
4161
4162 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02004163 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004164 return;
4165 spin_lock(&vmx_vpid_lock);
4166 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
4167 if (vpid < VMX_NR_VPIDS) {
4168 vmx->vpid = vpid;
4169 __set_bit(vpid, vmx_vpid_bitmap);
4170 }
4171 spin_unlock(&vmx_vpid_lock);
4172}
4173
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004174static void free_vpid(struct vcpu_vmx *vmx)
4175{
4176 if (!enable_vpid)
4177 return;
4178 spin_lock(&vmx_vpid_lock);
4179 if (vmx->vpid != 0)
4180 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
4181 spin_unlock(&vmx_vpid_lock);
4182}
4183
Yang Zhang8d146952013-01-25 10:18:50 +08004184#define MSR_TYPE_R 1
4185#define MSR_TYPE_W 2
4186static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4187 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004188{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004189 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004190
4191 if (!cpu_has_vmx_msr_bitmap())
4192 return;
4193
4194 /*
4195 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4196 * have the write-low and read-high bitmap offsets the wrong way round.
4197 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4198 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004199 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004200 if (type & MSR_TYPE_R)
4201 /* read-low */
4202 __clear_bit(msr, msr_bitmap + 0x000 / f);
4203
4204 if (type & MSR_TYPE_W)
4205 /* write-low */
4206 __clear_bit(msr, msr_bitmap + 0x800 / f);
4207
Sheng Yang25c5f222008-03-28 13:18:56 +08004208 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4209 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004210 if (type & MSR_TYPE_R)
4211 /* read-high */
4212 __clear_bit(msr, msr_bitmap + 0x400 / f);
4213
4214 if (type & MSR_TYPE_W)
4215 /* write-high */
4216 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4217
4218 }
4219}
4220
4221static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4222 u32 msr, int type)
4223{
4224 int f = sizeof(unsigned long);
4225
4226 if (!cpu_has_vmx_msr_bitmap())
4227 return;
4228
4229 /*
4230 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4231 * have the write-low and read-high bitmap offsets the wrong way round.
4232 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4233 */
4234 if (msr <= 0x1fff) {
4235 if (type & MSR_TYPE_R)
4236 /* read-low */
4237 __set_bit(msr, msr_bitmap + 0x000 / f);
4238
4239 if (type & MSR_TYPE_W)
4240 /* write-low */
4241 __set_bit(msr, msr_bitmap + 0x800 / f);
4242
4243 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4244 msr &= 0x1fff;
4245 if (type & MSR_TYPE_R)
4246 /* read-high */
4247 __set_bit(msr, msr_bitmap + 0x400 / f);
4248
4249 if (type & MSR_TYPE_W)
4250 /* write-high */
4251 __set_bit(msr, msr_bitmap + 0xc00 / f);
4252
Sheng Yang25c5f222008-03-28 13:18:56 +08004253 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004254}
4255
Wincy Vanf2b93282015-02-03 23:56:03 +08004256/*
4257 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4258 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4259 */
4260static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4261 unsigned long *msr_bitmap_nested,
4262 u32 msr, int type)
4263{
4264 int f = sizeof(unsigned long);
4265
4266 if (!cpu_has_vmx_msr_bitmap()) {
4267 WARN_ON(1);
4268 return;
4269 }
4270
4271 /*
4272 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4273 * have the write-low and read-high bitmap offsets the wrong way round.
4274 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4275 */
4276 if (msr <= 0x1fff) {
4277 if (type & MSR_TYPE_R &&
4278 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4279 /* read-low */
4280 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4281
4282 if (type & MSR_TYPE_W &&
4283 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4284 /* write-low */
4285 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4286
4287 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4288 msr &= 0x1fff;
4289 if (type & MSR_TYPE_R &&
4290 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4291 /* read-high */
4292 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4293
4294 if (type & MSR_TYPE_W &&
4295 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4296 /* write-high */
4297 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4298
4299 }
4300}
4301
Avi Kivity58972972009-02-24 22:26:47 +02004302static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4303{
4304 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004305 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4306 msr, MSR_TYPE_R | MSR_TYPE_W);
4307 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4308 msr, MSR_TYPE_R | MSR_TYPE_W);
4309}
4310
4311static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4312{
4313 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4314 msr, MSR_TYPE_R);
4315 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4316 msr, MSR_TYPE_R);
4317}
4318
4319static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4320{
4321 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4322 msr, MSR_TYPE_R);
4323 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4324 msr, MSR_TYPE_R);
4325}
4326
4327static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4328{
4329 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4330 msr, MSR_TYPE_W);
4331 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4332 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004333}
4334
Yang Zhang01e439b2013-04-11 19:25:12 +08004335static int vmx_vm_has_apicv(struct kvm *kvm)
4336{
4337 return enable_apicv && irqchip_in_kernel(kvm);
4338}
4339
Wincy Van705699a2015-02-03 23:58:17 +08004340static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4341{
4342 struct vcpu_vmx *vmx = to_vmx(vcpu);
4343 int max_irr;
4344 void *vapic_page;
4345 u16 status;
4346
4347 if (vmx->nested.pi_desc &&
4348 vmx->nested.pi_pending) {
4349 vmx->nested.pi_pending = false;
4350 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4351 return 0;
4352
4353 max_irr = find_last_bit(
4354 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4355
4356 if (max_irr == 256)
4357 return 0;
4358
4359 vapic_page = kmap(vmx->nested.virtual_apic_page);
4360 if (!vapic_page) {
4361 WARN_ON(1);
4362 return -ENOMEM;
4363 }
4364 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4365 kunmap(vmx->nested.virtual_apic_page);
4366
4367 status = vmcs_read16(GUEST_INTR_STATUS);
4368 if ((u8)max_irr > ((u8)status & 0xff)) {
4369 status &= ~0xff;
4370 status |= (u8)max_irr;
4371 vmcs_write16(GUEST_INTR_STATUS, status);
4372 }
4373 }
4374 return 0;
4375}
4376
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004377static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4378{
4379#ifdef CONFIG_SMP
4380 if (vcpu->mode == IN_GUEST_MODE) {
4381 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4382 POSTED_INTR_VECTOR);
4383 return true;
4384 }
4385#endif
4386 return false;
4387}
4388
Wincy Van705699a2015-02-03 23:58:17 +08004389static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4390 int vector)
4391{
4392 struct vcpu_vmx *vmx = to_vmx(vcpu);
4393
4394 if (is_guest_mode(vcpu) &&
4395 vector == vmx->nested.posted_intr_nv) {
4396 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004397 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004398 /*
4399 * If a posted intr is not recognized by hardware,
4400 * we will accomplish it in the next vmentry.
4401 */
4402 vmx->nested.pi_pending = true;
4403 kvm_make_request(KVM_REQ_EVENT, vcpu);
4404 return 0;
4405 }
4406 return -1;
4407}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004408/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004409 * Send interrupt to vcpu via posted interrupt way.
4410 * 1. If target vcpu is running(non-root mode), send posted interrupt
4411 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4412 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4413 * interrupt from PIR in next vmentry.
4414 */
4415static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4416{
4417 struct vcpu_vmx *vmx = to_vmx(vcpu);
4418 int r;
4419
Wincy Van705699a2015-02-03 23:58:17 +08004420 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4421 if (!r)
4422 return;
4423
Yang Zhanga20ed542013-04-11 19:25:15 +08004424 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4425 return;
4426
4427 r = pi_test_and_set_on(&vmx->pi_desc);
4428 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004429 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004430 kvm_vcpu_kick(vcpu);
4431}
4432
4433static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4434{
4435 struct vcpu_vmx *vmx = to_vmx(vcpu);
4436
4437 if (!pi_test_and_clear_on(&vmx->pi_desc))
4438 return;
4439
4440 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4441}
4442
4443static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4444{
4445 return;
4446}
4447
Avi Kivity6aa8b732006-12-10 02:21:36 -08004448/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004449 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4450 * will not change in the lifetime of the guest.
4451 * Note that host-state that does change is set elsewhere. E.g., host-state
4452 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4453 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004454static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004455{
4456 u32 low32, high32;
4457 unsigned long tmpl;
4458 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004459 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004460
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004461 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004462 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4463
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004464 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004465 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004466 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4467 vmx->host_state.vmcs_host_cr4 = cr4;
4468
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004469 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004470#ifdef CONFIG_X86_64
4471 /*
4472 * Load null selectors, so we can avoid reloading them in
4473 * __vmx_load_host_state(), in case userspace uses the null selectors
4474 * too (the expected case).
4475 */
4476 vmcs_write16(HOST_DS_SELECTOR, 0);
4477 vmcs_write16(HOST_ES_SELECTOR, 0);
4478#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004479 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4480 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004481#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004482 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4483 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4484
4485 native_store_idt(&dt);
4486 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004487 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004488
Avi Kivity83287ea422012-09-16 15:10:57 +03004489 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004490
4491 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4492 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4493 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4494 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4495
4496 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4497 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4498 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4499 }
4500}
4501
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004502static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4503{
4504 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4505 if (enable_ept)
4506 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004507 if (is_guest_mode(&vmx->vcpu))
4508 vmx->vcpu.arch.cr4_guest_owned_bits &=
4509 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004510 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4511}
4512
Yang Zhang01e439b2013-04-11 19:25:12 +08004513static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4514{
4515 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4516
4517 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4518 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4519 return pin_based_exec_ctrl;
4520}
4521
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004522static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4523{
4524 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004525
4526 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4527 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4528
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004529 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
4530 exec_control &= ~CPU_BASED_TPR_SHADOW;
4531#ifdef CONFIG_X86_64
4532 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4533 CPU_BASED_CR8_LOAD_EXITING;
4534#endif
4535 }
4536 if (!enable_ept)
4537 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4538 CPU_BASED_CR3_LOAD_EXITING |
4539 CPU_BASED_INVLPG_EXITING;
4540 return exec_control;
4541}
4542
4543static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4544{
4545 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4546 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4547 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4548 if (vmx->vpid == 0)
4549 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4550 if (!enable_ept) {
4551 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4552 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004553 /* Enable INVPCID for non-ept guests may cause performance regression. */
4554 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004555 }
4556 if (!enable_unrestricted_guest)
4557 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4558 if (!ple_gap)
4559 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Yang Zhangc7c9c562013-01-25 10:18:51 +08004560 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4561 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4562 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004563 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004564 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4565 (handle_vmptrld).
4566 We can NOT enable shadow_vmcs here because we don't have yet
4567 a current VMCS12
4568 */
4569 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huang843e4332015-01-28 10:54:28 +08004570 /* PML is enabled/disabled in creating/destorying vcpu */
4571 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
4572
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004573 return exec_control;
4574}
4575
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004576static void ept_set_mmio_spte_mask(void)
4577{
4578 /*
4579 * EPT Misconfigurations can be generated if the value of bits 2:0
4580 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004581 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004582 * spte.
4583 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004584 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004585}
4586
Wanpeng Lif53cd632014-12-02 19:14:58 +08004587#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004588/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004589 * Sets up the vmcs for emulated real mode.
4590 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004591static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004592{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004593#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004594 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004595#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004596 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004597
Avi Kivity6aa8b732006-12-10 02:21:36 -08004598 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004599 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4600 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004601
Abel Gordon4607c2d2013-04-18 14:35:55 +03004602 if (enable_shadow_vmcs) {
4603 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4604 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4605 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004606 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004607 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004608
Avi Kivity6aa8b732006-12-10 02:21:36 -08004609 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4610
Avi Kivity6aa8b732006-12-10 02:21:36 -08004611 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004612 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004613
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004614 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004615
Sheng Yang83ff3b92007-11-21 14:33:25 +08004616 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004617 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4618 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004619 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004620
Yang Zhang01e439b2013-04-11 19:25:12 +08004621 if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004622 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4623 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4624 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4625 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4626
4627 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004628
4629 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4630 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004631 }
4632
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004633 if (ple_gap) {
4634 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004635 vmx->ple_window = ple_window;
4636 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004637 }
4638
Xiao Guangrongc3707952011-07-12 03:28:04 +08004639 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4640 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004641 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4642
Avi Kivity9581d442010-10-19 16:46:55 +02004643 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4644 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004645 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004646#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004647 rdmsrl(MSR_FS_BASE, a);
4648 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4649 rdmsrl(MSR_GS_BASE, a);
4650 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4651#else
4652 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4653 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4654#endif
4655
Eddie Dong2cc51562007-05-21 07:28:09 +03004656 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4657 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004658 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004659 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004660 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004661
Radim Krčmář74545702015-04-27 15:11:25 +02004662 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4663 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004664
Paolo Bonzini03916db2014-07-24 14:21:57 +02004665 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004666 u32 index = vmx_msr_index[i];
4667 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004668 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004669
4670 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4671 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004672 if (wrmsr_safe(index, data_low, data_high) < 0)
4673 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004674 vmx->guest_msrs[j].index = i;
4675 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004676 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004677 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004678 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004679
Gleb Natapov2961e8762013-11-25 15:37:13 +02004680
4681 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004682
4683 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004684 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004685
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004686 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004687 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004688
Wanpeng Lif53cd632014-12-02 19:14:58 +08004689 if (vmx_xsaves_supported())
4690 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4691
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004692 return 0;
4693}
4694
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004695static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004696{
4697 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004698 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004699 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004700
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004701 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004702
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004703 vmx->soft_vnmi_blocked = 0;
4704
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004705 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004706 kvm_set_cr8(vcpu, 0);
4707
4708 if (!init_event) {
4709 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4710 MSR_IA32_APICBASE_ENABLE;
4711 if (kvm_vcpu_is_reset_bsp(vcpu))
4712 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4713 apic_base_msr.host_initiated = true;
4714 kvm_set_apic_base(vcpu, &apic_base_msr);
4715 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004716
Avi Kivity2fb92db2011-04-27 19:42:18 +03004717 vmx_segment_cache_clear(vmx);
4718
Avi Kivity5706be02008-08-20 15:07:31 +03004719 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004720 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004721 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004722
4723 seg_setup(VCPU_SREG_DS);
4724 seg_setup(VCPU_SREG_ES);
4725 seg_setup(VCPU_SREG_FS);
4726 seg_setup(VCPU_SREG_GS);
4727 seg_setup(VCPU_SREG_SS);
4728
4729 vmcs_write16(GUEST_TR_SELECTOR, 0);
4730 vmcs_writel(GUEST_TR_BASE, 0);
4731 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4732 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4733
4734 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4735 vmcs_writel(GUEST_LDTR_BASE, 0);
4736 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4737 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4738
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004739 if (!init_event) {
4740 vmcs_write32(GUEST_SYSENTER_CS, 0);
4741 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4742 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4743 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4744 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004745
4746 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004747 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004748
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004749 vmcs_writel(GUEST_GDTR_BASE, 0);
4750 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4751
4752 vmcs_writel(GUEST_IDTR_BASE, 0);
4753 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4754
Anthony Liguori443381a2010-12-06 10:53:38 -06004755 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004756 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4757 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4758
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004759 setup_msrs(vmx);
4760
Avi Kivity6aa8b732006-12-10 02:21:36 -08004761 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4762
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004763 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004764 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004765 if (vm_need_tpr_shadow(vcpu->kvm))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004766 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004767 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004768 vmcs_write32(TPR_THRESHOLD, 0);
4769 }
4770
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004771 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004772
Yang Zhang01e439b2013-04-11 19:25:12 +08004773 if (vmx_vm_has_apicv(vcpu->kvm))
4774 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4775
Sheng Yang2384d2b2008-01-17 15:14:33 +08004776 if (vmx->vpid != 0)
4777 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4778
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004779 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
4780 vmx_set_cr0(vcpu, cr0); /* enter rmode */
4781 vmx->vcpu.arch.cr0 = cr0;
4782 vmx_set_cr4(vcpu, 0);
4783 if (!init_event)
4784 vmx_set_efer(vcpu, 0);
4785 vmx_fpu_activate(vcpu);
4786 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004787
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004788 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004789}
4790
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004791/*
4792 * In nested virtualization, check if L1 asked to exit on external interrupts.
4793 * For most existing hypervisors, this will always return true.
4794 */
4795static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4796{
4797 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4798 PIN_BASED_EXT_INTR_MASK;
4799}
4800
Bandan Das77b0f5d2014-04-19 18:17:45 -04004801/*
4802 * In nested virtualization, check if L1 has set
4803 * VM_EXIT_ACK_INTR_ON_EXIT
4804 */
4805static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
4806{
4807 return get_vmcs12(vcpu)->vm_exit_controls &
4808 VM_EXIT_ACK_INTR_ON_EXIT;
4809}
4810
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004811static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4812{
4813 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4814 PIN_BASED_NMI_EXITING;
4815}
4816
Jan Kiszkac9a79532014-03-07 20:03:15 +01004817static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004818{
4819 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004820
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004821 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4822 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4823 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4824}
4825
Jan Kiszkac9a79532014-03-07 20:03:15 +01004826static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004827{
4828 u32 cpu_based_vm_exec_control;
4829
Jan Kiszkac9a79532014-03-07 20:03:15 +01004830 if (!cpu_has_virtual_nmis() ||
4831 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4832 enable_irq_window(vcpu);
4833 return;
4834 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004835
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004836 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4837 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4838 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4839}
4840
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004841static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004842{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004843 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004844 uint32_t intr;
4845 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004846
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004847 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004848
Avi Kivityfa89a812008-09-01 15:57:51 +03004849 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004850 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004851 int inc_eip = 0;
4852 if (vcpu->arch.interrupt.soft)
4853 inc_eip = vcpu->arch.event_exit_inst_len;
4854 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004855 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004856 return;
4857 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004858 intr = irq | INTR_INFO_VALID_MASK;
4859 if (vcpu->arch.interrupt.soft) {
4860 intr |= INTR_TYPE_SOFT_INTR;
4861 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4862 vmx->vcpu.arch.event_exit_inst_len);
4863 } else
4864 intr |= INTR_TYPE_EXT_INTR;
4865 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004866}
4867
Sheng Yangf08864b2008-05-15 18:23:25 +08004868static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4869{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004870 struct vcpu_vmx *vmx = to_vmx(vcpu);
4871
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004872 if (is_guest_mode(vcpu))
4873 return;
4874
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004875 if (!cpu_has_virtual_nmis()) {
4876 /*
4877 * Tracking the NMI-blocked state in software is built upon
4878 * finding the next open IRQ window. This, in turn, depends on
4879 * well-behaving guests: They have to keep IRQs disabled at
4880 * least as long as the NMI handler runs. Otherwise we may
4881 * cause NMI nesting, maybe breaking the guest. But as this is
4882 * highly unlikely, we can live with the residual risk.
4883 */
4884 vmx->soft_vnmi_blocked = 1;
4885 vmx->vnmi_blocked_time = 0;
4886 }
4887
Jan Kiszka487b3912008-09-26 09:30:56 +02004888 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004889 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004890 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004891 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004892 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004893 return;
4894 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004895 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4896 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004897}
4898
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004899static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4900{
4901 if (!cpu_has_virtual_nmis())
4902 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004903 if (to_vmx(vcpu)->nmi_known_unmasked)
4904 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004905 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004906}
4907
4908static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4909{
4910 struct vcpu_vmx *vmx = to_vmx(vcpu);
4911
4912 if (!cpu_has_virtual_nmis()) {
4913 if (vmx->soft_vnmi_blocked != masked) {
4914 vmx->soft_vnmi_blocked = masked;
4915 vmx->vnmi_blocked_time = 0;
4916 }
4917 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004918 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004919 if (masked)
4920 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4921 GUEST_INTR_STATE_NMI);
4922 else
4923 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4924 GUEST_INTR_STATE_NMI);
4925 }
4926}
4927
Jan Kiszka2505dc92013-04-14 12:12:47 +02004928static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4929{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004930 if (to_vmx(vcpu)->nested.nested_run_pending)
4931 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004932
Jan Kiszka2505dc92013-04-14 12:12:47 +02004933 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4934 return 0;
4935
4936 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4937 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4938 | GUEST_INTR_STATE_NMI));
4939}
4940
Gleb Natapov78646122009-03-23 12:12:11 +02004941static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4942{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004943 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4944 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004945 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4946 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004947}
4948
Izik Eiduscbc94022007-10-25 00:29:55 +02004949static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4950{
4951 int ret;
4952 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004953 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004954 .guest_phys_addr = addr,
4955 .memory_size = PAGE_SIZE * 3,
4956 .flags = 0,
4957 };
4958
Paolo Bonzini9da0e4d2015-05-18 13:33:16 +02004959 ret = x86_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004960 if (ret)
4961 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004962 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004963 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004964}
4965
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004966static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004967{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004968 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004969 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004970 /*
4971 * Update instruction length as we may reinject the exception
4972 * from user space while in guest debugging mode.
4973 */
4974 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4975 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004976 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004977 return false;
4978 /* fall through */
4979 case DB_VECTOR:
4980 if (vcpu->guest_debug &
4981 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4982 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004983 /* fall through */
4984 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004985 case OF_VECTOR:
4986 case BR_VECTOR:
4987 case UD_VECTOR:
4988 case DF_VECTOR:
4989 case SS_VECTOR:
4990 case GP_VECTOR:
4991 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004992 return true;
4993 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004994 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004995 return false;
4996}
4997
4998static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4999 int vec, u32 err_code)
5000{
5001 /*
5002 * Instruction with address size override prefix opcode 0x67
5003 * Cause the #SS fault with 0 error code in VM86 mode.
5004 */
5005 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5006 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5007 if (vcpu->arch.halt_request) {
5008 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005009 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005010 }
5011 return 1;
5012 }
5013 return 0;
5014 }
5015
5016 /*
5017 * Forward all other exceptions that are valid in real mode.
5018 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5019 * the required debugging infrastructure rework.
5020 */
5021 kvm_queue_exception(vcpu, vec);
5022 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005023}
5024
Andi Kleena0861c02009-06-08 17:37:09 +08005025/*
5026 * Trigger machine check on the host. We assume all the MSRs are already set up
5027 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5028 * We pass a fake environment to the machine check handler because we want
5029 * the guest to be always treated like user space, no matter what context
5030 * it used internally.
5031 */
5032static void kvm_machine_check(void)
5033{
5034#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5035 struct pt_regs regs = {
5036 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5037 .flags = X86_EFLAGS_IF,
5038 };
5039
5040 do_machine_check(&regs, 0);
5041#endif
5042}
5043
Avi Kivity851ba692009-08-24 11:10:17 +03005044static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005045{
5046 /* already handled by vcpu_run */
5047 return 1;
5048}
5049
Avi Kivity851ba692009-08-24 11:10:17 +03005050static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005051{
Avi Kivity1155f762007-11-22 11:30:47 +02005052 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005053 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005054 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005055 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005056 u32 vect_info;
5057 enum emulation_result er;
5058
Avi Kivity1155f762007-11-22 11:30:47 +02005059 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005060 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005061
Andi Kleena0861c02009-06-08 17:37:09 +08005062 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005063 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005064
Jan Kiszkae4a41882008-09-26 09:30:46 +02005065 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005066 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005067
5068 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005069 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005070 return 1;
5071 }
5072
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005073 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005074 if (is_guest_mode(vcpu)) {
5075 kvm_queue_exception(vcpu, UD_VECTOR);
5076 return 1;
5077 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005078 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005079 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005080 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005081 return 1;
5082 }
5083
Avi Kivity6aa8b732006-12-10 02:21:36 -08005084 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005085 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005086 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005087
5088 /*
5089 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5090 * MMIO, it is better to report an internal error.
5091 * See the comments in vmx_handle_exit.
5092 */
5093 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5094 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5095 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5096 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005097 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005098 vcpu->run->internal.data[0] = vect_info;
5099 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005100 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005101 return 0;
5102 }
5103
Avi Kivity6aa8b732006-12-10 02:21:36 -08005104 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005105 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005106 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005107 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005108 trace_kvm_page_fault(cr2, error_code);
5109
Gleb Natapov3298b752009-05-11 13:35:46 +03005110 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005111 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005112 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005113 }
5114
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005115 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005116
5117 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5118 return handle_rmode_exception(vcpu, ex_no, error_code);
5119
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005120 switch (ex_no) {
5121 case DB_VECTOR:
5122 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5123 if (!(vcpu->guest_debug &
5124 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005125 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005126 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005127 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5128 skip_emulated_instruction(vcpu);
5129
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005130 kvm_queue_exception(vcpu, DB_VECTOR);
5131 return 1;
5132 }
5133 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5134 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5135 /* fall through */
5136 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005137 /*
5138 * Update instruction length as we may reinject #BP from
5139 * user space while in guest debugging mode. Reading it for
5140 * #DB as well causes no harm, it is not used in that case.
5141 */
5142 vmx->vcpu.arch.event_exit_inst_len =
5143 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005144 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005145 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005146 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5147 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005148 break;
5149 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005150 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5151 kvm_run->ex.exception = ex_no;
5152 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005153 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005154 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005155 return 0;
5156}
5157
Avi Kivity851ba692009-08-24 11:10:17 +03005158static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005159{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005160 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005161 return 1;
5162}
5163
Avi Kivity851ba692009-08-24 11:10:17 +03005164static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005165{
Avi Kivity851ba692009-08-24 11:10:17 +03005166 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005167 return 0;
5168}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005169
Avi Kivity851ba692009-08-24 11:10:17 +03005170static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005171{
He, Qingbfdaab02007-09-12 14:18:28 +08005172 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005173 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005174 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005175
He, Qingbfdaab02007-09-12 14:18:28 +08005176 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005177 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005178 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005179
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005180 ++vcpu->stat.io_exits;
5181
5182 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005183 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005184
5185 port = exit_qualification >> 16;
5186 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005187 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005188
5189 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005190}
5191
Ingo Molnar102d8322007-02-19 14:37:47 +02005192static void
5193vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5194{
5195 /*
5196 * Patch in the VMCALL instruction:
5197 */
5198 hypercall[0] = 0x0f;
5199 hypercall[1] = 0x01;
5200 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005201}
5202
Wincy Vanb9c237b2015-02-03 23:56:30 +08005203static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005204{
5205 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005206 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005207
Wincy Vanb9c237b2015-02-03 23:56:30 +08005208 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005209 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5210 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5211 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5212 return (val & always_on) == always_on;
5213}
5214
Guo Chao0fa06072012-06-28 15:16:19 +08005215/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005216static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5217{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005218 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005219 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5220 unsigned long orig_val = val;
5221
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005222 /*
5223 * We get here when L2 changed cr0 in a way that did not change
5224 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005225 * but did change L0 shadowed bits. So we first calculate the
5226 * effective cr0 value that L1 would like to write into the
5227 * hardware. It consists of the L2-owned bits from the new
5228 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005229 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005230 val = (val & ~vmcs12->cr0_guest_host_mask) |
5231 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5232
Wincy Vanb9c237b2015-02-03 23:56:30 +08005233 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005234 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005235
5236 if (kvm_set_cr0(vcpu, val))
5237 return 1;
5238 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005239 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005240 } else {
5241 if (to_vmx(vcpu)->nested.vmxon &&
5242 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5243 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005244 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005245 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005246}
5247
5248static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5249{
5250 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005251 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5252 unsigned long orig_val = val;
5253
5254 /* analogously to handle_set_cr0 */
5255 val = (val & ~vmcs12->cr4_guest_host_mask) |
5256 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5257 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005258 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005259 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005260 return 0;
5261 } else
5262 return kvm_set_cr4(vcpu, val);
5263}
5264
5265/* called to set cr0 as approriate for clts instruction exit. */
5266static void handle_clts(struct kvm_vcpu *vcpu)
5267{
5268 if (is_guest_mode(vcpu)) {
5269 /*
5270 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5271 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5272 * just pretend it's off (also in arch.cr0 for fpu_activate).
5273 */
5274 vmcs_writel(CR0_READ_SHADOW,
5275 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5276 vcpu->arch.cr0 &= ~X86_CR0_TS;
5277 } else
5278 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5279}
5280
Avi Kivity851ba692009-08-24 11:10:17 +03005281static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005282{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005283 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005284 int cr;
5285 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005286 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005287
He, Qingbfdaab02007-09-12 14:18:28 +08005288 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005289 cr = exit_qualification & 15;
5290 reg = (exit_qualification >> 8) & 15;
5291 switch ((exit_qualification >> 4) & 3) {
5292 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005293 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005294 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005295 switch (cr) {
5296 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005297 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005298 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005299 return 1;
5300 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005301 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005302 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005303 return 1;
5304 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005305 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005306 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005307 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005308 case 8: {
5309 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005310 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005311 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005312 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005313 if (irqchip_in_kernel(vcpu->kvm))
5314 return 1;
5315 if (cr8_prev <= cr8)
5316 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005317 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005318 return 0;
5319 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005320 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005321 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005322 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005323 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005324 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005325 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005326 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005327 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005328 case 1: /*mov from cr*/
5329 switch (cr) {
5330 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005331 val = kvm_read_cr3(vcpu);
5332 kvm_register_write(vcpu, reg, val);
5333 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005334 skip_emulated_instruction(vcpu);
5335 return 1;
5336 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005337 val = kvm_get_cr8(vcpu);
5338 kvm_register_write(vcpu, reg, val);
5339 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005340 skip_emulated_instruction(vcpu);
5341 return 1;
5342 }
5343 break;
5344 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005345 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005346 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005347 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005348
5349 skip_emulated_instruction(vcpu);
5350 return 1;
5351 default:
5352 break;
5353 }
Avi Kivity851ba692009-08-24 11:10:17 +03005354 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005355 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005356 (int)(exit_qualification >> 4) & 3, cr);
5357 return 0;
5358}
5359
Avi Kivity851ba692009-08-24 11:10:17 +03005360static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005361{
He, Qingbfdaab02007-09-12 14:18:28 +08005362 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005363 int dr, dr7, reg;
5364
5365 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5366 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5367
5368 /* First, if DR does not exist, trigger UD */
5369 if (!kvm_require_dr(vcpu, dr))
5370 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005371
Jan Kiszkaf2483412010-01-20 18:20:20 +01005372 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005373 if (!kvm_require_cpl(vcpu, 0))
5374 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005375 dr7 = vmcs_readl(GUEST_DR7);
5376 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005377 /*
5378 * As the vm-exit takes precedence over the debug trap, we
5379 * need to emulate the latter, either for the host or the
5380 * guest debugging itself.
5381 */
5382 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005383 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005384 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005385 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005386 vcpu->run->debug.arch.exception = DB_VECTOR;
5387 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005388 return 0;
5389 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005390 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005391 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005392 kvm_queue_exception(vcpu, DB_VECTOR);
5393 return 1;
5394 }
5395 }
5396
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005397 if (vcpu->guest_debug == 0) {
5398 u32 cpu_based_vm_exec_control;
5399
5400 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5401 cpu_based_vm_exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5402 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5403
5404 /*
5405 * No more DR vmexits; force a reload of the debug registers
5406 * and reenter on this instruction. The next vmexit will
5407 * retrieve the full state of the debug registers.
5408 */
5409 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5410 return 1;
5411 }
5412
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005413 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5414 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005415 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005416
5417 if (kvm_get_dr(vcpu, dr, &val))
5418 return 1;
5419 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005420 } else
Nadav Amit57773922014-06-18 17:19:23 +03005421 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005422 return 1;
5423
Avi Kivity6aa8b732006-12-10 02:21:36 -08005424 skip_emulated_instruction(vcpu);
5425 return 1;
5426}
5427
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005428static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5429{
5430 return vcpu->arch.dr6;
5431}
5432
5433static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5434{
5435}
5436
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005437static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5438{
5439 u32 cpu_based_vm_exec_control;
5440
5441 get_debugreg(vcpu->arch.db[0], 0);
5442 get_debugreg(vcpu->arch.db[1], 1);
5443 get_debugreg(vcpu->arch.db[2], 2);
5444 get_debugreg(vcpu->arch.db[3], 3);
5445 get_debugreg(vcpu->arch.dr6, 6);
5446 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5447
5448 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5449
5450 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5451 cpu_based_vm_exec_control |= CPU_BASED_MOV_DR_EXITING;
5452 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5453}
5454
Gleb Natapov020df072010-04-13 10:05:23 +03005455static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5456{
5457 vmcs_writel(GUEST_DR7, val);
5458}
5459
Avi Kivity851ba692009-08-24 11:10:17 +03005460static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005461{
Avi Kivity06465c52007-02-28 20:46:53 +02005462 kvm_emulate_cpuid(vcpu);
5463 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005464}
5465
Avi Kivity851ba692009-08-24 11:10:17 +03005466static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005467{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005468 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005469 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005470
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005471 msr_info.index = ecx;
5472 msr_info.host_initiated = false;
5473 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005474 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005475 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005476 return 1;
5477 }
5478
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005479 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005480
Avi Kivity6aa8b732006-12-10 02:21:36 -08005481 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005482 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5483 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005484 skip_emulated_instruction(vcpu);
5485 return 1;
5486}
5487
Avi Kivity851ba692009-08-24 11:10:17 +03005488static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005489{
Will Auld8fe8ab42012-11-29 12:42:12 -08005490 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005491 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5492 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5493 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005494
Will Auld8fe8ab42012-11-29 12:42:12 -08005495 msr.data = data;
5496 msr.index = ecx;
5497 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005498 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005499 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005500 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005501 return 1;
5502 }
5503
Avi Kivity59200272010-01-25 19:47:02 +02005504 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005505 skip_emulated_instruction(vcpu);
5506 return 1;
5507}
5508
Avi Kivity851ba692009-08-24 11:10:17 +03005509static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005510{
Avi Kivity3842d132010-07-27 12:30:24 +03005511 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005512 return 1;
5513}
5514
Avi Kivity851ba692009-08-24 11:10:17 +03005515static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005516{
Eddie Dong85f455f2007-07-06 12:20:49 +03005517 u32 cpu_based_vm_exec_control;
5518
5519 /* clear pending irq */
5520 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5521 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5522 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005523
Avi Kivity3842d132010-07-27 12:30:24 +03005524 kvm_make_request(KVM_REQ_EVENT, vcpu);
5525
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005526 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005527
Dor Laorc1150d82007-01-05 16:36:24 -08005528 /*
5529 * If the user space waits to inject interrupts, exit as soon as
5530 * possible
5531 */
Gleb Natapov80618232009-04-21 17:44:56 +03005532 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03005533 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03005534 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005535 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08005536 return 0;
5537 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005538 return 1;
5539}
5540
Avi Kivity851ba692009-08-24 11:10:17 +03005541static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005542{
Avi Kivityd3bef152007-06-05 15:53:05 +03005543 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005544}
5545
Avi Kivity851ba692009-08-24 11:10:17 +03005546static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005547{
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005548 kvm_emulate_hypercall(vcpu);
5549 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005550}
5551
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005552static int handle_invd(struct kvm_vcpu *vcpu)
5553{
Andre Przywara51d8b662010-12-21 11:12:02 +01005554 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005555}
5556
Avi Kivity851ba692009-08-24 11:10:17 +03005557static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005558{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005559 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005560
5561 kvm_mmu_invlpg(vcpu, exit_qualification);
5562 skip_emulated_instruction(vcpu);
5563 return 1;
5564}
5565
Avi Kivityfee84b02011-11-10 14:57:25 +02005566static int handle_rdpmc(struct kvm_vcpu *vcpu)
5567{
5568 int err;
5569
5570 err = kvm_rdpmc(vcpu);
5571 kvm_complete_insn_gp(vcpu, err);
5572
5573 return 1;
5574}
5575
Avi Kivity851ba692009-08-24 11:10:17 +03005576static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005577{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005578 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005579 return 1;
5580}
5581
Dexuan Cui2acf9232010-06-10 11:27:12 +08005582static int handle_xsetbv(struct kvm_vcpu *vcpu)
5583{
5584 u64 new_bv = kvm_read_edx_eax(vcpu);
5585 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5586
5587 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5588 skip_emulated_instruction(vcpu);
5589 return 1;
5590}
5591
Wanpeng Lif53cd632014-12-02 19:14:58 +08005592static int handle_xsaves(struct kvm_vcpu *vcpu)
5593{
5594 skip_emulated_instruction(vcpu);
5595 WARN(1, "this should never happen\n");
5596 return 1;
5597}
5598
5599static int handle_xrstors(struct kvm_vcpu *vcpu)
5600{
5601 skip_emulated_instruction(vcpu);
5602 WARN(1, "this should never happen\n");
5603 return 1;
5604}
5605
Avi Kivity851ba692009-08-24 11:10:17 +03005606static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005607{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005608 if (likely(fasteoi)) {
5609 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5610 int access_type, offset;
5611
5612 access_type = exit_qualification & APIC_ACCESS_TYPE;
5613 offset = exit_qualification & APIC_ACCESS_OFFSET;
5614 /*
5615 * Sane guest uses MOV to write EOI, with written value
5616 * not cared. So make a short-circuit here by avoiding
5617 * heavy instruction emulation.
5618 */
5619 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5620 (offset == APIC_EOI)) {
5621 kvm_lapic_set_eoi(vcpu);
5622 skip_emulated_instruction(vcpu);
5623 return 1;
5624 }
5625 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005626 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005627}
5628
Yang Zhangc7c9c562013-01-25 10:18:51 +08005629static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5630{
5631 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5632 int vector = exit_qualification & 0xff;
5633
5634 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5635 kvm_apic_set_eoi_accelerated(vcpu, vector);
5636 return 1;
5637}
5638
Yang Zhang83d4c282013-01-25 10:18:49 +08005639static int handle_apic_write(struct kvm_vcpu *vcpu)
5640{
5641 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5642 u32 offset = exit_qualification & 0xfff;
5643
5644 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5645 kvm_apic_write_nodecode(vcpu, offset);
5646 return 1;
5647}
5648
Avi Kivity851ba692009-08-24 11:10:17 +03005649static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005650{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005651 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005652 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005653 bool has_error_code = false;
5654 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005655 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005656 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005657
5658 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005659 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005660 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005661
5662 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5663
5664 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005665 if (reason == TASK_SWITCH_GATE && idt_v) {
5666 switch (type) {
5667 case INTR_TYPE_NMI_INTR:
5668 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005669 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005670 break;
5671 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005672 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005673 kvm_clear_interrupt_queue(vcpu);
5674 break;
5675 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005676 if (vmx->idt_vectoring_info &
5677 VECTORING_INFO_DELIVER_CODE_MASK) {
5678 has_error_code = true;
5679 error_code =
5680 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5681 }
5682 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005683 case INTR_TYPE_SOFT_EXCEPTION:
5684 kvm_clear_exception_queue(vcpu);
5685 break;
5686 default:
5687 break;
5688 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005689 }
Izik Eidus37817f22008-03-24 23:14:53 +02005690 tss_selector = exit_qualification;
5691
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005692 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5693 type != INTR_TYPE_EXT_INTR &&
5694 type != INTR_TYPE_NMI_INTR))
5695 skip_emulated_instruction(vcpu);
5696
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005697 if (kvm_task_switch(vcpu, tss_selector,
5698 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5699 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005700 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5701 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5702 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005703 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005704 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005705
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005706 /*
5707 * TODO: What about debug traps on tss switch?
5708 * Are we supposed to inject them and update dr6?
5709 */
5710
5711 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005712}
5713
Avi Kivity851ba692009-08-24 11:10:17 +03005714static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005715{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005716 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005717 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005718 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005719 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005720
Sheng Yangf9c617f2009-03-25 10:08:52 +08005721 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005722
Sheng Yang14394422008-04-28 12:24:45 +08005723 gla_validity = (exit_qualification >> 7) & 0x3;
5724 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5725 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5726 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5727 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005728 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005729 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5730 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005731 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5732 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005733 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005734 }
5735
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005736 /*
5737 * EPT violation happened while executing iret from NMI,
5738 * "blocked by NMI" bit has to be set before next VM entry.
5739 * There are errata that may cause this bit to not be set:
5740 * AAK134, BY25.
5741 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005742 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5743 cpu_has_virtual_nmis() &&
5744 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005745 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5746
Sheng Yang14394422008-04-28 12:24:45 +08005747 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005748 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005749
5750 /* It is a write fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005751 error_code = exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005752 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005753 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005754 /* ept page table is present? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005755 error_code |= (exit_qualification >> 3) & PFERR_PRESENT_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005756
Yang Zhang25d92082013-08-06 12:00:32 +03005757 vcpu->arch.exit_qualification = exit_qualification;
5758
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005759 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005760}
5761
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005762static u64 ept_rsvd_mask(u64 spte, int level)
5763{
5764 int i;
5765 u64 mask = 0;
5766
5767 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
5768 mask |= (1ULL << i);
5769
Wanpeng Lia32e8452014-08-20 15:31:53 +08005770 if (level == 4)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005771 /* bits 7:3 reserved */
5772 mask |= 0xf8;
Wanpeng Lia32e8452014-08-20 15:31:53 +08005773 else if (spte & (1ULL << 7))
5774 /*
5775 * 1GB/2MB page, bits 29:12 or 20:12 reserved respectively,
5776 * level == 1 if the hypervisor is using the ignored bit 7.
5777 */
5778 mask |= (PAGE_SIZE << ((level - 1) * 9)) - PAGE_SIZE;
5779 else if (level > 1)
5780 /* bits 6:3 reserved */
5781 mask |= 0x78;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005782
5783 return mask;
5784}
5785
5786static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
5787 int level)
5788{
5789 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
5790
5791 /* 010b (write-only) */
5792 WARN_ON((spte & 0x7) == 0x2);
5793
5794 /* 110b (write/execute) */
5795 WARN_ON((spte & 0x7) == 0x6);
5796
5797 /* 100b (execute-only) and value not supported by logical processor */
5798 if (!cpu_has_vmx_ept_execute_only())
5799 WARN_ON((spte & 0x7) == 0x4);
5800
5801 /* not 000b */
5802 if ((spte & 0x7)) {
5803 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
5804
5805 if (rsvd_bits != 0) {
5806 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
5807 __func__, rsvd_bits);
5808 WARN_ON(1);
5809 }
5810
Wanpeng Lia32e8452014-08-20 15:31:53 +08005811 /* bits 5:3 are _not_ reserved for large page or leaf page */
5812 if ((rsvd_bits & 0x38) == 0) {
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005813 u64 ept_mem_type = (spte & 0x38) >> 3;
5814
5815 if (ept_mem_type == 2 || ept_mem_type == 3 ||
5816 ept_mem_type == 7) {
5817 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
5818 __func__, ept_mem_type);
5819 WARN_ON(1);
5820 }
5821 }
5822 }
5823}
5824
Avi Kivity851ba692009-08-24 11:10:17 +03005825static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005826{
5827 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005828 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005829 gpa_t gpa;
5830
5831 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00005832 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005833 skip_emulated_instruction(vcpu);
5834 return 1;
5835 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005836
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005837 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005838 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005839 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5840 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005841
5842 if (unlikely(ret == RET_MMIO_PF_INVALID))
5843 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5844
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005845 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005846 return 1;
5847
5848 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005849 printk(KERN_ERR "EPT: Misconfiguration.\n");
5850 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
5851
5852 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
5853
5854 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
5855 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
5856
Avi Kivity851ba692009-08-24 11:10:17 +03005857 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5858 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005859
5860 return 0;
5861}
5862
Avi Kivity851ba692009-08-24 11:10:17 +03005863static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005864{
5865 u32 cpu_based_vm_exec_control;
5866
5867 /* clear pending NMI */
5868 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5869 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5870 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5871 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005872 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005873
5874 return 1;
5875}
5876
Mohammed Gamal80ced182009-09-01 12:48:18 +02005877static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005878{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005879 struct vcpu_vmx *vmx = to_vmx(vcpu);
5880 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005881 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005882 u32 cpu_exec_ctrl;
5883 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005884 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005885
5886 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5887 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005888
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005889 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005890 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005891 return handle_interrupt_window(&vmx->vcpu);
5892
Avi Kivityde87dcd2012-06-12 20:21:38 +03005893 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5894 return 1;
5895
Gleb Natapov991eebf2013-04-11 12:10:51 +03005896 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005897
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005898 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005899 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005900 ret = 0;
5901 goto out;
5902 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005903
Avi Kivityde5f70e2012-06-12 20:22:28 +03005904 if (err != EMULATE_DONE) {
5905 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5906 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5907 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005908 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005909 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005910
Gleb Natapov8d76c492013-05-08 18:38:44 +03005911 if (vcpu->arch.halt_request) {
5912 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005913 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005914 goto out;
5915 }
5916
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005917 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005918 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005919 if (need_resched())
5920 schedule();
5921 }
5922
Mohammed Gamal80ced182009-09-01 12:48:18 +02005923out:
5924 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005925}
5926
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005927static int __grow_ple_window(int val)
5928{
5929 if (ple_window_grow < 1)
5930 return ple_window;
5931
5932 val = min(val, ple_window_actual_max);
5933
5934 if (ple_window_grow < ple_window)
5935 val *= ple_window_grow;
5936 else
5937 val += ple_window_grow;
5938
5939 return val;
5940}
5941
5942static int __shrink_ple_window(int val, int modifier, int minimum)
5943{
5944 if (modifier < 1)
5945 return ple_window;
5946
5947 if (modifier < ple_window)
5948 val /= modifier;
5949 else
5950 val -= modifier;
5951
5952 return max(val, minimum);
5953}
5954
5955static void grow_ple_window(struct kvm_vcpu *vcpu)
5956{
5957 struct vcpu_vmx *vmx = to_vmx(vcpu);
5958 int old = vmx->ple_window;
5959
5960 vmx->ple_window = __grow_ple_window(old);
5961
5962 if (vmx->ple_window != old)
5963 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005964
5965 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005966}
5967
5968static void shrink_ple_window(struct kvm_vcpu *vcpu)
5969{
5970 struct vcpu_vmx *vmx = to_vmx(vcpu);
5971 int old = vmx->ple_window;
5972
5973 vmx->ple_window = __shrink_ple_window(old,
5974 ple_window_shrink, ple_window);
5975
5976 if (vmx->ple_window != old)
5977 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005978
5979 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005980}
5981
5982/*
5983 * ple_window_actual_max is computed to be one grow_ple_window() below
5984 * ple_window_max. (See __grow_ple_window for the reason.)
5985 * This prevents overflows, because ple_window_max is int.
5986 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
5987 * this process.
5988 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
5989 */
5990static void update_ple_window_actual_max(void)
5991{
5992 ple_window_actual_max =
5993 __shrink_ple_window(max(ple_window_max, ple_window),
5994 ple_window_grow, INT_MIN);
5995}
5996
Tiejun Chenf2c76482014-10-28 10:14:47 +08005997static __init int hardware_setup(void)
5998{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005999 int r = -ENOMEM, i, msr;
6000
6001 rdmsrl_safe(MSR_EFER, &host_efer);
6002
6003 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6004 kvm_define_shared_msr(i, vmx_msr_index[i]);
6005
6006 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
6007 if (!vmx_io_bitmap_a)
6008 return r;
6009
6010 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
6011 if (!vmx_io_bitmap_b)
6012 goto out;
6013
6014 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
6015 if (!vmx_msr_bitmap_legacy)
6016 goto out1;
6017
6018 vmx_msr_bitmap_legacy_x2apic =
6019 (unsigned long *)__get_free_page(GFP_KERNEL);
6020 if (!vmx_msr_bitmap_legacy_x2apic)
6021 goto out2;
6022
6023 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
6024 if (!vmx_msr_bitmap_longmode)
6025 goto out3;
6026
6027 vmx_msr_bitmap_longmode_x2apic =
6028 (unsigned long *)__get_free_page(GFP_KERNEL);
6029 if (!vmx_msr_bitmap_longmode_x2apic)
6030 goto out4;
Wincy Van3af18d92015-02-03 23:49:31 +08006031
6032 if (nested) {
6033 vmx_msr_bitmap_nested =
6034 (unsigned long *)__get_free_page(GFP_KERNEL);
6035 if (!vmx_msr_bitmap_nested)
6036 goto out5;
6037 }
6038
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006039 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6040 if (!vmx_vmread_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006041 goto out6;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006042
6043 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6044 if (!vmx_vmwrite_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006045 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006046
6047 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6048 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6049
6050 /*
6051 * Allow direct access to the PC debug port (it is often used for I/O
6052 * delays, but the vmexits simply slow things down).
6053 */
6054 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6055 clear_bit(0x80, vmx_io_bitmap_a);
6056
6057 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6058
6059 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6060 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Wincy Van3af18d92015-02-03 23:49:31 +08006061 if (nested)
6062 memset(vmx_msr_bitmap_nested, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006063
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006064 if (setup_vmcs_config(&vmcs_config) < 0) {
6065 r = -EIO;
Wincy Van3af18d92015-02-03 23:49:31 +08006066 goto out8;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006067 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006068
6069 if (boot_cpu_has(X86_FEATURE_NX))
6070 kvm_enable_efer_bits(EFER_NX);
6071
6072 if (!cpu_has_vmx_vpid())
6073 enable_vpid = 0;
6074 if (!cpu_has_vmx_shadow_vmcs())
6075 enable_shadow_vmcs = 0;
6076 if (enable_shadow_vmcs)
6077 init_vmcs_shadow_fields();
6078
6079 if (!cpu_has_vmx_ept() ||
6080 !cpu_has_vmx_ept_4levels()) {
6081 enable_ept = 0;
6082 enable_unrestricted_guest = 0;
6083 enable_ept_ad_bits = 0;
6084 }
6085
6086 if (!cpu_has_vmx_ept_ad_bits())
6087 enable_ept_ad_bits = 0;
6088
6089 if (!cpu_has_vmx_unrestricted_guest())
6090 enable_unrestricted_guest = 0;
6091
Paolo Bonziniad15a292015-01-30 16:18:49 +01006092 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006093 flexpriority_enabled = 0;
6094
Paolo Bonziniad15a292015-01-30 16:18:49 +01006095 /*
6096 * set_apic_access_page_addr() is used to reload apic access
6097 * page upon invalidation. No need to do anything if not
6098 * using the APIC_ACCESS_ADDR VMCS field.
6099 */
6100 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006101 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006102
6103 if (!cpu_has_vmx_tpr_shadow())
6104 kvm_x86_ops->update_cr8_intercept = NULL;
6105
6106 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6107 kvm_disable_largepages();
6108
6109 if (!cpu_has_vmx_ple())
6110 ple_gap = 0;
6111
6112 if (!cpu_has_vmx_apicv())
6113 enable_apicv = 0;
6114
6115 if (enable_apicv)
6116 kvm_x86_ops->update_cr8_intercept = NULL;
6117 else {
6118 kvm_x86_ops->hwapic_irr_update = NULL;
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01006119 kvm_x86_ops->hwapic_isr_update = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006120 kvm_x86_ops->deliver_posted_interrupt = NULL;
6121 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
6122 }
6123
Tiejun Chenbaa03522014-12-23 16:21:11 +08006124 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6125 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6126 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6127 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6128 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6129 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6130 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6131
6132 memcpy(vmx_msr_bitmap_legacy_x2apic,
6133 vmx_msr_bitmap_legacy, PAGE_SIZE);
6134 memcpy(vmx_msr_bitmap_longmode_x2apic,
6135 vmx_msr_bitmap_longmode, PAGE_SIZE);
6136
6137 if (enable_apicv) {
6138 for (msr = 0x800; msr <= 0x8ff; msr++)
6139 vmx_disable_intercept_msr_read_x2apic(msr);
6140
6141 /* According SDM, in x2apic mode, the whole id reg is used.
6142 * But in KVM, it only use the highest eight bits. Need to
6143 * intercept it */
6144 vmx_enable_intercept_msr_read_x2apic(0x802);
6145 /* TMCCT */
6146 vmx_enable_intercept_msr_read_x2apic(0x839);
6147 /* TPR */
6148 vmx_disable_intercept_msr_write_x2apic(0x808);
6149 /* EOI */
6150 vmx_disable_intercept_msr_write_x2apic(0x80b);
6151 /* SELF-IPI */
6152 vmx_disable_intercept_msr_write_x2apic(0x83f);
6153 }
6154
6155 if (enable_ept) {
6156 kvm_mmu_set_mask_ptes(0ull,
6157 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6158 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
6159 0ull, VMX_EPT_EXECUTABLE_MASK);
6160 ept_set_mmio_spte_mask();
6161 kvm_enable_tdp();
6162 } else
6163 kvm_disable_tdp();
6164
6165 update_ple_window_actual_max();
6166
Kai Huang843e4332015-01-28 10:54:28 +08006167 /*
6168 * Only enable PML when hardware supports PML feature, and both EPT
6169 * and EPT A/D bit features are enabled -- PML depends on them to work.
6170 */
6171 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6172 enable_pml = 0;
6173
6174 if (!enable_pml) {
6175 kvm_x86_ops->slot_enable_log_dirty = NULL;
6176 kvm_x86_ops->slot_disable_log_dirty = NULL;
6177 kvm_x86_ops->flush_log_dirty = NULL;
6178 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6179 }
6180
Tiejun Chenf2c76482014-10-28 10:14:47 +08006181 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006182
Wincy Van3af18d92015-02-03 23:49:31 +08006183out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006184 free_page((unsigned long)vmx_vmwrite_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006185out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006186 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006187out6:
6188 if (nested)
6189 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006190out5:
6191 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6192out4:
6193 free_page((unsigned long)vmx_msr_bitmap_longmode);
6194out3:
6195 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6196out2:
6197 free_page((unsigned long)vmx_msr_bitmap_legacy);
6198out1:
6199 free_page((unsigned long)vmx_io_bitmap_b);
6200out:
6201 free_page((unsigned long)vmx_io_bitmap_a);
6202
6203 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006204}
6205
6206static __exit void hardware_unsetup(void)
6207{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006208 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6209 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6210 free_page((unsigned long)vmx_msr_bitmap_legacy);
6211 free_page((unsigned long)vmx_msr_bitmap_longmode);
6212 free_page((unsigned long)vmx_io_bitmap_b);
6213 free_page((unsigned long)vmx_io_bitmap_a);
6214 free_page((unsigned long)vmx_vmwrite_bitmap);
6215 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006216 if (nested)
6217 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006218
Tiejun Chenf2c76482014-10-28 10:14:47 +08006219 free_kvm_area();
6220}
6221
Avi Kivity6aa8b732006-12-10 02:21:36 -08006222/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006223 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6224 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6225 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006226static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006227{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006228 if (ple_gap)
6229 grow_ple_window(vcpu);
6230
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006231 skip_emulated_instruction(vcpu);
6232 kvm_vcpu_on_spin(vcpu);
6233
6234 return 1;
6235}
6236
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006237static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006238{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006239 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006240 return 1;
6241}
6242
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006243static int handle_mwait(struct kvm_vcpu *vcpu)
6244{
6245 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6246 return handle_nop(vcpu);
6247}
6248
6249static int handle_monitor(struct kvm_vcpu *vcpu)
6250{
6251 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6252 return handle_nop(vcpu);
6253}
6254
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006255/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006256 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6257 * We could reuse a single VMCS for all the L2 guests, but we also want the
6258 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6259 * allows keeping them loaded on the processor, and in the future will allow
6260 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6261 * every entry if they never change.
6262 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6263 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6264 *
6265 * The following functions allocate and free a vmcs02 in this pool.
6266 */
6267
6268/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6269static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6270{
6271 struct vmcs02_list *item;
6272 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6273 if (item->vmptr == vmx->nested.current_vmptr) {
6274 list_move(&item->list, &vmx->nested.vmcs02_pool);
6275 return &item->vmcs02;
6276 }
6277
6278 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6279 /* Recycle the least recently used VMCS. */
6280 item = list_entry(vmx->nested.vmcs02_pool.prev,
6281 struct vmcs02_list, list);
6282 item->vmptr = vmx->nested.current_vmptr;
6283 list_move(&item->list, &vmx->nested.vmcs02_pool);
6284 return &item->vmcs02;
6285 }
6286
6287 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006288 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006289 if (!item)
6290 return NULL;
6291 item->vmcs02.vmcs = alloc_vmcs();
6292 if (!item->vmcs02.vmcs) {
6293 kfree(item);
6294 return NULL;
6295 }
6296 loaded_vmcs_init(&item->vmcs02);
6297 item->vmptr = vmx->nested.current_vmptr;
6298 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6299 vmx->nested.vmcs02_num++;
6300 return &item->vmcs02;
6301}
6302
6303/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6304static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6305{
6306 struct vmcs02_list *item;
6307 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6308 if (item->vmptr == vmptr) {
6309 free_loaded_vmcs(&item->vmcs02);
6310 list_del(&item->list);
6311 kfree(item);
6312 vmx->nested.vmcs02_num--;
6313 return;
6314 }
6315}
6316
6317/*
6318 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006319 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6320 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006321 */
6322static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6323{
6324 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006325
6326 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006327 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006328 /*
6329 * Something will leak if the above WARN triggers. Better than
6330 * a use-after-free.
6331 */
6332 if (vmx->loaded_vmcs == &item->vmcs02)
6333 continue;
6334
6335 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006336 list_del(&item->list);
6337 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006338 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006339 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006340}
6341
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006342/*
6343 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6344 * set the success or error code of an emulated VMX instruction, as specified
6345 * by Vol 2B, VMX Instruction Reference, "Conventions".
6346 */
6347static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6348{
6349 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6350 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6351 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6352}
6353
6354static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6355{
6356 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6357 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6358 X86_EFLAGS_SF | X86_EFLAGS_OF))
6359 | X86_EFLAGS_CF);
6360}
6361
Abel Gordon145c28d2013-04-18 14:36:55 +03006362static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006363 u32 vm_instruction_error)
6364{
6365 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6366 /*
6367 * failValid writes the error number to the current VMCS, which
6368 * can't be done there isn't a current VMCS.
6369 */
6370 nested_vmx_failInvalid(vcpu);
6371 return;
6372 }
6373 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6374 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6375 X86_EFLAGS_SF | X86_EFLAGS_OF))
6376 | X86_EFLAGS_ZF);
6377 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6378 /*
6379 * We don't need to force a shadow sync because
6380 * VM_INSTRUCTION_ERROR is not shadowed
6381 */
6382}
Abel Gordon145c28d2013-04-18 14:36:55 +03006383
Wincy Vanff651cb2014-12-11 08:52:58 +03006384static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6385{
6386 /* TODO: not to reset guest simply here. */
6387 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6388 pr_warn("kvm: nested vmx abort, indicator %d\n", indicator);
6389}
6390
Jan Kiszkaf4124502014-03-07 20:03:13 +01006391static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6392{
6393 struct vcpu_vmx *vmx =
6394 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6395
6396 vmx->nested.preemption_timer_expired = true;
6397 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6398 kvm_vcpu_kick(&vmx->vcpu);
6399
6400 return HRTIMER_NORESTART;
6401}
6402
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006403/*
Bandan Das19677e32014-05-06 02:19:15 -04006404 * Decode the memory-address operand of a vmx instruction, as recorded on an
6405 * exit caused by such an instruction (run by a guest hypervisor).
6406 * On success, returns 0. When the operand is invalid, returns 1 and throws
6407 * #UD or #GP.
6408 */
6409static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6410 unsigned long exit_qualification,
6411 u32 vmx_instruction_info, gva_t *ret)
6412{
6413 /*
6414 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6415 * Execution", on an exit, vmx_instruction_info holds most of the
6416 * addressing components of the operand. Only the displacement part
6417 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6418 * For how an actual address is calculated from all these components,
6419 * refer to Vol. 1, "Operand Addressing".
6420 */
6421 int scaling = vmx_instruction_info & 3;
6422 int addr_size = (vmx_instruction_info >> 7) & 7;
6423 bool is_reg = vmx_instruction_info & (1u << 10);
6424 int seg_reg = (vmx_instruction_info >> 15) & 7;
6425 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6426 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6427 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6428 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6429
6430 if (is_reg) {
6431 kvm_queue_exception(vcpu, UD_VECTOR);
6432 return 1;
6433 }
6434
6435 /* Addr = segment_base + offset */
6436 /* offset = base + [index * scale] + displacement */
6437 *ret = vmx_get_segment_base(vcpu, seg_reg);
6438 if (base_is_valid)
6439 *ret += kvm_register_read(vcpu, base_reg);
6440 if (index_is_valid)
6441 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
6442 *ret += exit_qualification; /* holds the displacement */
6443
6444 if (addr_size == 1) /* 32 bit */
6445 *ret &= 0xffffffff;
6446
6447 /*
6448 * TODO: throw #GP (and return 1) in various cases that the VM*
6449 * instructions require it - e.g., offset beyond segment limit,
6450 * unusable or unreadable/unwritable segment, non-canonical 64-bit
6451 * address, and so on. Currently these are not checked.
6452 */
6453 return 0;
6454}
6455
6456/*
Bandan Das3573e222014-05-06 02:19:16 -04006457 * This function performs the various checks including
6458 * - if it's 4KB aligned
6459 * - No bits beyond the physical address width are set
6460 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006461 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006462 */
Bandan Das4291b582014-05-06 02:19:18 -04006463static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6464 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006465{
6466 gva_t gva;
6467 gpa_t vmptr;
6468 struct x86_exception e;
6469 struct page *page;
6470 struct vcpu_vmx *vmx = to_vmx(vcpu);
6471 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6472
6473 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6474 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
6475 return 1;
6476
6477 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6478 sizeof(vmptr), &e)) {
6479 kvm_inject_page_fault(vcpu, &e);
6480 return 1;
6481 }
6482
6483 switch (exit_reason) {
6484 case EXIT_REASON_VMON:
6485 /*
6486 * SDM 3: 24.11.5
6487 * The first 4 bytes of VMXON region contain the supported
6488 * VMCS revision identifier
6489 *
6490 * Note - IA32_VMX_BASIC[48] will never be 1
6491 * for the nested case;
6492 * which replaces physical address width with 32
6493 *
6494 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006495 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006496 nested_vmx_failInvalid(vcpu);
6497 skip_emulated_instruction(vcpu);
6498 return 1;
6499 }
6500
6501 page = nested_get_page(vcpu, vmptr);
6502 if (page == NULL ||
6503 *(u32 *)kmap(page) != VMCS12_REVISION) {
6504 nested_vmx_failInvalid(vcpu);
6505 kunmap(page);
6506 skip_emulated_instruction(vcpu);
6507 return 1;
6508 }
6509 kunmap(page);
6510 vmx->nested.vmxon_ptr = vmptr;
6511 break;
Bandan Das4291b582014-05-06 02:19:18 -04006512 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006513 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006514 nested_vmx_failValid(vcpu,
6515 VMXERR_VMCLEAR_INVALID_ADDRESS);
6516 skip_emulated_instruction(vcpu);
6517 return 1;
6518 }
Bandan Das3573e222014-05-06 02:19:16 -04006519
Bandan Das4291b582014-05-06 02:19:18 -04006520 if (vmptr == vmx->nested.vmxon_ptr) {
6521 nested_vmx_failValid(vcpu,
6522 VMXERR_VMCLEAR_VMXON_POINTER);
6523 skip_emulated_instruction(vcpu);
6524 return 1;
6525 }
6526 break;
6527 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006528 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006529 nested_vmx_failValid(vcpu,
6530 VMXERR_VMPTRLD_INVALID_ADDRESS);
6531 skip_emulated_instruction(vcpu);
6532 return 1;
6533 }
6534
6535 if (vmptr == vmx->nested.vmxon_ptr) {
6536 nested_vmx_failValid(vcpu,
6537 VMXERR_VMCLEAR_VMXON_POINTER);
6538 skip_emulated_instruction(vcpu);
6539 return 1;
6540 }
6541 break;
Bandan Das3573e222014-05-06 02:19:16 -04006542 default:
6543 return 1; /* shouldn't happen */
6544 }
6545
Bandan Das4291b582014-05-06 02:19:18 -04006546 if (vmpointer)
6547 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006548 return 0;
6549}
6550
6551/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006552 * Emulate the VMXON instruction.
6553 * Currently, we just remember that VMX is active, and do not save or even
6554 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6555 * do not currently need to store anything in that guest-allocated memory
6556 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6557 * argument is different from the VMXON pointer (which the spec says they do).
6558 */
6559static int handle_vmon(struct kvm_vcpu *vcpu)
6560{
6561 struct kvm_segment cs;
6562 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006563 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006564 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6565 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006566
6567 /* The Intel VMX Instruction Reference lists a bunch of bits that
6568 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6569 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6570 * Otherwise, we should fail with #UD. We test these now:
6571 */
6572 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6573 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6574 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6575 kvm_queue_exception(vcpu, UD_VECTOR);
6576 return 1;
6577 }
6578
6579 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6580 if (is_long_mode(vcpu) && !cs.l) {
6581 kvm_queue_exception(vcpu, UD_VECTOR);
6582 return 1;
6583 }
6584
6585 if (vmx_get_cpl(vcpu)) {
6586 kvm_inject_gp(vcpu, 0);
6587 return 1;
6588 }
Bandan Das3573e222014-05-06 02:19:16 -04006589
Bandan Das4291b582014-05-06 02:19:18 -04006590 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006591 return 1;
6592
Abel Gordon145c28d2013-04-18 14:36:55 +03006593 if (vmx->nested.vmxon) {
6594 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6595 skip_emulated_instruction(vcpu);
6596 return 1;
6597 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006598
6599 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
6600 != VMXON_NEEDED_FEATURES) {
6601 kvm_inject_gp(vcpu, 0);
6602 return 1;
6603 }
6604
Abel Gordon8de48832013-04-18 14:37:25 +03006605 if (enable_shadow_vmcs) {
6606 shadow_vmcs = alloc_vmcs();
6607 if (!shadow_vmcs)
6608 return -ENOMEM;
6609 /* mark vmcs as shadow */
6610 shadow_vmcs->revision_id |= (1u << 31);
6611 /* init shadow vmcs */
6612 vmcs_clear(shadow_vmcs);
6613 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6614 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006615
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006616 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6617 vmx->nested.vmcs02_num = 0;
6618
Jan Kiszkaf4124502014-03-07 20:03:13 +01006619 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6620 HRTIMER_MODE_REL);
6621 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6622
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006623 vmx->nested.vmxon = true;
6624
6625 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006626 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006627 return 1;
6628}
6629
6630/*
6631 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6632 * for running VMX instructions (except VMXON, whose prerequisites are
6633 * slightly different). It also specifies what exception to inject otherwise.
6634 */
6635static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6636{
6637 struct kvm_segment cs;
6638 struct vcpu_vmx *vmx = to_vmx(vcpu);
6639
6640 if (!vmx->nested.vmxon) {
6641 kvm_queue_exception(vcpu, UD_VECTOR);
6642 return 0;
6643 }
6644
6645 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6646 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6647 (is_long_mode(vcpu) && !cs.l)) {
6648 kvm_queue_exception(vcpu, UD_VECTOR);
6649 return 0;
6650 }
6651
6652 if (vmx_get_cpl(vcpu)) {
6653 kvm_inject_gp(vcpu, 0);
6654 return 0;
6655 }
6656
6657 return 1;
6658}
6659
Abel Gordone7953d72013-04-18 14:37:55 +03006660static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
6661{
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006662 u32 exec_control;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006663 if (vmx->nested.current_vmptr == -1ull)
6664 return;
6665
6666 /* current_vmptr and current_vmcs12 are always set/reset together */
6667 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
6668 return;
6669
Abel Gordon012f83c2013-04-18 14:39:25 +03006670 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006671 /* copy to memory all shadowed fields in case
6672 they were modified */
6673 copy_shadow_to_vmcs12(vmx);
6674 vmx->nested.sync_shadow_vmcs = false;
6675 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6676 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
6677 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6678 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03006679 }
Wincy Van705699a2015-02-03 23:58:17 +08006680 vmx->nested.posted_intr_nv = -1;
Abel Gordone7953d72013-04-18 14:37:55 +03006681 kunmap(vmx->nested.current_vmcs12_page);
6682 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006683 vmx->nested.current_vmptr = -1ull;
6684 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03006685}
6686
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006687/*
6688 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
6689 * just stops using VMX.
6690 */
6691static void free_nested(struct vcpu_vmx *vmx)
6692{
6693 if (!vmx->nested.vmxon)
6694 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006695
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006696 vmx->nested.vmxon = false;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006697 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03006698 if (enable_shadow_vmcs)
6699 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006700 /* Unpin physical memory we referred to in current vmcs02 */
6701 if (vmx->nested.apic_access_page) {
6702 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006703 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006704 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006705 if (vmx->nested.virtual_apic_page) {
6706 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006707 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006708 }
Wincy Van705699a2015-02-03 23:58:17 +08006709 if (vmx->nested.pi_desc_page) {
6710 kunmap(vmx->nested.pi_desc_page);
6711 nested_release_page(vmx->nested.pi_desc_page);
6712 vmx->nested.pi_desc_page = NULL;
6713 vmx->nested.pi_desc = NULL;
6714 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006715
6716 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006717}
6718
6719/* Emulate the VMXOFF instruction */
6720static int handle_vmoff(struct kvm_vcpu *vcpu)
6721{
6722 if (!nested_vmx_check_permission(vcpu))
6723 return 1;
6724 free_nested(to_vmx(vcpu));
6725 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006726 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006727 return 1;
6728}
6729
Nadav Har'El27d6c862011-05-25 23:06:59 +03006730/* Emulate the VMCLEAR instruction */
6731static int handle_vmclear(struct kvm_vcpu *vcpu)
6732{
6733 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006734 gpa_t vmptr;
6735 struct vmcs12 *vmcs12;
6736 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03006737
6738 if (!nested_vmx_check_permission(vcpu))
6739 return 1;
6740
Bandan Das4291b582014-05-06 02:19:18 -04006741 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03006742 return 1;
6743
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006744 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03006745 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006746
6747 page = nested_get_page(vcpu, vmptr);
6748 if (page == NULL) {
6749 /*
6750 * For accurate processor emulation, VMCLEAR beyond available
6751 * physical memory should do nothing at all. However, it is
6752 * possible that a nested vmx bug, not a guest hypervisor bug,
6753 * resulted in this case, so let's shut down before doing any
6754 * more damage:
6755 */
6756 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6757 return 1;
6758 }
6759 vmcs12 = kmap(page);
6760 vmcs12->launch_state = 0;
6761 kunmap(page);
6762 nested_release_page(page);
6763
6764 nested_free_vmcs02(vmx, vmptr);
6765
6766 skip_emulated_instruction(vcpu);
6767 nested_vmx_succeed(vcpu);
6768 return 1;
6769}
6770
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006771static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
6772
6773/* Emulate the VMLAUNCH instruction */
6774static int handle_vmlaunch(struct kvm_vcpu *vcpu)
6775{
6776 return nested_vmx_run(vcpu, true);
6777}
6778
6779/* Emulate the VMRESUME instruction */
6780static int handle_vmresume(struct kvm_vcpu *vcpu)
6781{
6782
6783 return nested_vmx_run(vcpu, false);
6784}
6785
Nadav Har'El49f705c2011-05-25 23:08:30 +03006786enum vmcs_field_type {
6787 VMCS_FIELD_TYPE_U16 = 0,
6788 VMCS_FIELD_TYPE_U64 = 1,
6789 VMCS_FIELD_TYPE_U32 = 2,
6790 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
6791};
6792
6793static inline int vmcs_field_type(unsigned long field)
6794{
6795 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
6796 return VMCS_FIELD_TYPE_U32;
6797 return (field >> 13) & 0x3 ;
6798}
6799
6800static inline int vmcs_field_readonly(unsigned long field)
6801{
6802 return (((field >> 10) & 0x3) == 1);
6803}
6804
6805/*
6806 * Read a vmcs12 field. Since these can have varying lengths and we return
6807 * one type, we chose the biggest type (u64) and zero-extend the return value
6808 * to that size. Note that the caller, handle_vmread, might need to use only
6809 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
6810 * 64-bit fields are to be returned).
6811 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006812static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
6813 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03006814{
6815 short offset = vmcs_field_to_offset(field);
6816 char *p;
6817
6818 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006819 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006820
6821 p = ((char *)(get_vmcs12(vcpu))) + offset;
6822
6823 switch (vmcs_field_type(field)) {
6824 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6825 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006826 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006827 case VMCS_FIELD_TYPE_U16:
6828 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006829 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006830 case VMCS_FIELD_TYPE_U32:
6831 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006832 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006833 case VMCS_FIELD_TYPE_U64:
6834 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006835 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006836 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006837 WARN_ON(1);
6838 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006839 }
6840}
6841
Abel Gordon20b97fe2013-04-18 14:36:25 +03006842
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006843static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
6844 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03006845 short offset = vmcs_field_to_offset(field);
6846 char *p = ((char *) get_vmcs12(vcpu)) + offset;
6847 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006848 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006849
6850 switch (vmcs_field_type(field)) {
6851 case VMCS_FIELD_TYPE_U16:
6852 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006853 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006854 case VMCS_FIELD_TYPE_U32:
6855 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006856 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006857 case VMCS_FIELD_TYPE_U64:
6858 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006859 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006860 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6861 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006862 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006863 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006864 WARN_ON(1);
6865 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006866 }
6867
6868}
6869
Abel Gordon16f5b902013-04-18 14:38:25 +03006870static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
6871{
6872 int i;
6873 unsigned long field;
6874 u64 field_value;
6875 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02006876 const unsigned long *fields = shadow_read_write_fields;
6877 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006878
Jan Kiszka282da872014-10-08 18:05:39 +02006879 preempt_disable();
6880
Abel Gordon16f5b902013-04-18 14:38:25 +03006881 vmcs_load(shadow_vmcs);
6882
6883 for (i = 0; i < num_fields; i++) {
6884 field = fields[i];
6885 switch (vmcs_field_type(field)) {
6886 case VMCS_FIELD_TYPE_U16:
6887 field_value = vmcs_read16(field);
6888 break;
6889 case VMCS_FIELD_TYPE_U32:
6890 field_value = vmcs_read32(field);
6891 break;
6892 case VMCS_FIELD_TYPE_U64:
6893 field_value = vmcs_read64(field);
6894 break;
6895 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6896 field_value = vmcs_readl(field);
6897 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006898 default:
6899 WARN_ON(1);
6900 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03006901 }
6902 vmcs12_write_any(&vmx->vcpu, field, field_value);
6903 }
6904
6905 vmcs_clear(shadow_vmcs);
6906 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02006907
6908 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03006909}
6910
Abel Gordonc3114422013-04-18 14:38:55 +03006911static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6912{
Mathias Krausec2bae892013-06-26 20:36:21 +02006913 const unsigned long *fields[] = {
6914 shadow_read_write_fields,
6915 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03006916 };
Mathias Krausec2bae892013-06-26 20:36:21 +02006917 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03006918 max_shadow_read_write_fields,
6919 max_shadow_read_only_fields
6920 };
6921 int i, q;
6922 unsigned long field;
6923 u64 field_value = 0;
6924 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6925
6926 vmcs_load(shadow_vmcs);
6927
Mathias Krausec2bae892013-06-26 20:36:21 +02006928 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03006929 for (i = 0; i < max_fields[q]; i++) {
6930 field = fields[q][i];
6931 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6932
6933 switch (vmcs_field_type(field)) {
6934 case VMCS_FIELD_TYPE_U16:
6935 vmcs_write16(field, (u16)field_value);
6936 break;
6937 case VMCS_FIELD_TYPE_U32:
6938 vmcs_write32(field, (u32)field_value);
6939 break;
6940 case VMCS_FIELD_TYPE_U64:
6941 vmcs_write64(field, (u64)field_value);
6942 break;
6943 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6944 vmcs_writel(field, (long)field_value);
6945 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006946 default:
6947 WARN_ON(1);
6948 break;
Abel Gordonc3114422013-04-18 14:38:55 +03006949 }
6950 }
6951 }
6952
6953 vmcs_clear(shadow_vmcs);
6954 vmcs_load(vmx->loaded_vmcs->vmcs);
6955}
6956
Nadav Har'El49f705c2011-05-25 23:08:30 +03006957/*
6958 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6959 * used before) all generate the same failure when it is missing.
6960 */
6961static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6962{
6963 struct vcpu_vmx *vmx = to_vmx(vcpu);
6964 if (vmx->nested.current_vmptr == -1ull) {
6965 nested_vmx_failInvalid(vcpu);
6966 skip_emulated_instruction(vcpu);
6967 return 0;
6968 }
6969 return 1;
6970}
6971
6972static int handle_vmread(struct kvm_vcpu *vcpu)
6973{
6974 unsigned long field;
6975 u64 field_value;
6976 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6977 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6978 gva_t gva = 0;
6979
6980 if (!nested_vmx_check_permission(vcpu) ||
6981 !nested_vmx_check_vmcs12(vcpu))
6982 return 1;
6983
6984 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03006985 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03006986 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006987 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006988 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6989 skip_emulated_instruction(vcpu);
6990 return 1;
6991 }
6992 /*
6993 * Now copy part of this value to register or memory, as requested.
6994 * Note that the number of bits actually copied is 32 or 64 depending
6995 * on the guest's mode (32 or 64 bit), not on the given field's length.
6996 */
6997 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03006998 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03006999 field_value);
7000 } else {
7001 if (get_vmx_mem_address(vcpu, exit_qualification,
7002 vmx_instruction_info, &gva))
7003 return 1;
7004 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7005 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7006 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7007 }
7008
7009 nested_vmx_succeed(vcpu);
7010 skip_emulated_instruction(vcpu);
7011 return 1;
7012}
7013
7014
7015static int handle_vmwrite(struct kvm_vcpu *vcpu)
7016{
7017 unsigned long field;
7018 gva_t gva;
7019 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7020 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007021 /* The value to write might be 32 or 64 bits, depending on L1's long
7022 * mode, and eventually we need to write that into a field of several
7023 * possible lengths. The code below first zero-extends the value to 64
7024 * bit (field_value), and then copies only the approriate number of
7025 * bits into the vmcs12 field.
7026 */
7027 u64 field_value = 0;
7028 struct x86_exception e;
7029
7030 if (!nested_vmx_check_permission(vcpu) ||
7031 !nested_vmx_check_vmcs12(vcpu))
7032 return 1;
7033
7034 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007035 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007036 (((vmx_instruction_info) >> 3) & 0xf));
7037 else {
7038 if (get_vmx_mem_address(vcpu, exit_qualification,
7039 vmx_instruction_info, &gva))
7040 return 1;
7041 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007042 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007043 kvm_inject_page_fault(vcpu, &e);
7044 return 1;
7045 }
7046 }
7047
7048
Nadav Amit27e6fb52014-06-18 17:19:26 +03007049 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007050 if (vmcs_field_readonly(field)) {
7051 nested_vmx_failValid(vcpu,
7052 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7053 skip_emulated_instruction(vcpu);
7054 return 1;
7055 }
7056
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007057 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007058 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7059 skip_emulated_instruction(vcpu);
7060 return 1;
7061 }
7062
7063 nested_vmx_succeed(vcpu);
7064 skip_emulated_instruction(vcpu);
7065 return 1;
7066}
7067
Nadav Har'El63846662011-05-25 23:07:29 +03007068/* Emulate the VMPTRLD instruction */
7069static int handle_vmptrld(struct kvm_vcpu *vcpu)
7070{
7071 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007072 gpa_t vmptr;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007073 u32 exec_control;
Nadav Har'El63846662011-05-25 23:07:29 +03007074
7075 if (!nested_vmx_check_permission(vcpu))
7076 return 1;
7077
Bandan Das4291b582014-05-06 02:19:18 -04007078 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007079 return 1;
7080
Nadav Har'El63846662011-05-25 23:07:29 +03007081 if (vmx->nested.current_vmptr != vmptr) {
7082 struct vmcs12 *new_vmcs12;
7083 struct page *page;
7084 page = nested_get_page(vcpu, vmptr);
7085 if (page == NULL) {
7086 nested_vmx_failInvalid(vcpu);
7087 skip_emulated_instruction(vcpu);
7088 return 1;
7089 }
7090 new_vmcs12 = kmap(page);
7091 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7092 kunmap(page);
7093 nested_release_page_clean(page);
7094 nested_vmx_failValid(vcpu,
7095 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7096 skip_emulated_instruction(vcpu);
7097 return 1;
7098 }
Nadav Har'El63846662011-05-25 23:07:29 +03007099
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007100 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007101 vmx->nested.current_vmptr = vmptr;
7102 vmx->nested.current_vmcs12 = new_vmcs12;
7103 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03007104 if (enable_shadow_vmcs) {
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007105 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7106 exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
7107 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7108 vmcs_write64(VMCS_LINK_POINTER,
7109 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007110 vmx->nested.sync_shadow_vmcs = true;
7111 }
Nadav Har'El63846662011-05-25 23:07:29 +03007112 }
7113
7114 nested_vmx_succeed(vcpu);
7115 skip_emulated_instruction(vcpu);
7116 return 1;
7117}
7118
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007119/* Emulate the VMPTRST instruction */
7120static int handle_vmptrst(struct kvm_vcpu *vcpu)
7121{
7122 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7123 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7124 gva_t vmcs_gva;
7125 struct x86_exception e;
7126
7127 if (!nested_vmx_check_permission(vcpu))
7128 return 1;
7129
7130 if (get_vmx_mem_address(vcpu, exit_qualification,
7131 vmx_instruction_info, &vmcs_gva))
7132 return 1;
7133 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7134 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7135 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7136 sizeof(u64), &e)) {
7137 kvm_inject_page_fault(vcpu, &e);
7138 return 1;
7139 }
7140 nested_vmx_succeed(vcpu);
7141 skip_emulated_instruction(vcpu);
7142 return 1;
7143}
7144
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007145/* Emulate the INVEPT instruction */
7146static int handle_invept(struct kvm_vcpu *vcpu)
7147{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007148 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007149 u32 vmx_instruction_info, types;
7150 unsigned long type;
7151 gva_t gva;
7152 struct x86_exception e;
7153 struct {
7154 u64 eptp, gpa;
7155 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007156
Wincy Vanb9c237b2015-02-03 23:56:30 +08007157 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7158 SECONDARY_EXEC_ENABLE_EPT) ||
7159 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007160 kvm_queue_exception(vcpu, UD_VECTOR);
7161 return 1;
7162 }
7163
7164 if (!nested_vmx_check_permission(vcpu))
7165 return 1;
7166
7167 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7168 kvm_queue_exception(vcpu, UD_VECTOR);
7169 return 1;
7170 }
7171
7172 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007173 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007174
Wincy Vanb9c237b2015-02-03 23:56:30 +08007175 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007176
7177 if (!(types & (1UL << type))) {
7178 nested_vmx_failValid(vcpu,
7179 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7180 return 1;
7181 }
7182
7183 /* According to the Intel VMX instruction reference, the memory
7184 * operand is read even if it isn't needed (e.g., for type==global)
7185 */
7186 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7187 vmx_instruction_info, &gva))
7188 return 1;
7189 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7190 sizeof(operand), &e)) {
7191 kvm_inject_page_fault(vcpu, &e);
7192 return 1;
7193 }
7194
7195 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007196 case VMX_EPT_EXTENT_GLOBAL:
7197 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007198 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007199 nested_vmx_succeed(vcpu);
7200 break;
7201 default:
Bandan Das4b855072014-04-19 18:17:44 -04007202 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007203 BUG_ON(1);
7204 break;
7205 }
7206
7207 skip_emulated_instruction(vcpu);
7208 return 1;
7209}
7210
Petr Matouseka642fc32014-09-23 20:22:30 +02007211static int handle_invvpid(struct kvm_vcpu *vcpu)
7212{
7213 kvm_queue_exception(vcpu, UD_VECTOR);
7214 return 1;
7215}
7216
Kai Huang843e4332015-01-28 10:54:28 +08007217static int handle_pml_full(struct kvm_vcpu *vcpu)
7218{
7219 unsigned long exit_qualification;
7220
7221 trace_kvm_pml_full(vcpu->vcpu_id);
7222
7223 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7224
7225 /*
7226 * PML buffer FULL happened while executing iret from NMI,
7227 * "blocked by NMI" bit has to be set before next VM entry.
7228 */
7229 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7230 cpu_has_virtual_nmis() &&
7231 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7232 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7233 GUEST_INTR_STATE_NMI);
7234
7235 /*
7236 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7237 * here.., and there's no userspace involvement needed for PML.
7238 */
7239 return 1;
7240}
7241
Nadav Har'El0140cae2011-05-25 23:06:28 +03007242/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007243 * The exit handlers return 1 if the exit was handled fully and guest execution
7244 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7245 * to be done to userspace and return 0.
7246 */
Mathias Krause772e0312012-08-30 01:30:19 +02007247static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007248 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7249 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007250 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007251 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007252 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007253 [EXIT_REASON_CR_ACCESS] = handle_cr,
7254 [EXIT_REASON_DR_ACCESS] = handle_dr,
7255 [EXIT_REASON_CPUID] = handle_cpuid,
7256 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7257 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7258 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7259 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007260 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007261 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007262 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007263 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007264 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007265 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007266 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007267 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007268 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007269 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007270 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007271 [EXIT_REASON_VMOFF] = handle_vmoff,
7272 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007273 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7274 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007275 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007276 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007277 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007278 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007279 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007280 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007281 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7282 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007283 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007284 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
7285 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007286 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007287 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007288 [EXIT_REASON_XSAVES] = handle_xsaves,
7289 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007290 [EXIT_REASON_PML_FULL] = handle_pml_full,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007291};
7292
7293static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007294 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007295
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007296static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7297 struct vmcs12 *vmcs12)
7298{
7299 unsigned long exit_qualification;
7300 gpa_t bitmap, last_bitmap;
7301 unsigned int port;
7302 int size;
7303 u8 b;
7304
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007305 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007306 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007307
7308 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7309
7310 port = exit_qualification >> 16;
7311 size = (exit_qualification & 7) + 1;
7312
7313 last_bitmap = (gpa_t)-1;
7314 b = -1;
7315
7316 while (size > 0) {
7317 if (port < 0x8000)
7318 bitmap = vmcs12->io_bitmap_a;
7319 else if (port < 0x10000)
7320 bitmap = vmcs12->io_bitmap_b;
7321 else
Joe Perches1d804d02015-03-30 16:46:09 -07007322 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007323 bitmap += (port & 0x7fff) / 8;
7324
7325 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007326 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007327 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007328 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007329 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007330
7331 port++;
7332 size--;
7333 last_bitmap = bitmap;
7334 }
7335
Joe Perches1d804d02015-03-30 16:46:09 -07007336 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007337}
7338
Nadav Har'El644d7112011-05-25 23:12:35 +03007339/*
7340 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7341 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7342 * disinterest in the current event (read or write a specific MSR) by using an
7343 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7344 */
7345static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7346 struct vmcs12 *vmcs12, u32 exit_reason)
7347{
7348 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7349 gpa_t bitmap;
7350
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007351 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007352 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007353
7354 /*
7355 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7356 * for the four combinations of read/write and low/high MSR numbers.
7357 * First we need to figure out which of the four to use:
7358 */
7359 bitmap = vmcs12->msr_bitmap;
7360 if (exit_reason == EXIT_REASON_MSR_WRITE)
7361 bitmap += 2048;
7362 if (msr_index >= 0xc0000000) {
7363 msr_index -= 0xc0000000;
7364 bitmap += 1024;
7365 }
7366
7367 /* Then read the msr_index'th bit from this bitmap: */
7368 if (msr_index < 1024*8) {
7369 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007370 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007371 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007372 return 1 & (b >> (msr_index & 7));
7373 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007374 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007375}
7376
7377/*
7378 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7379 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7380 * intercept (via guest_host_mask etc.) the current event.
7381 */
7382static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7383 struct vmcs12 *vmcs12)
7384{
7385 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7386 int cr = exit_qualification & 15;
7387 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007388 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007389
7390 switch ((exit_qualification >> 4) & 3) {
7391 case 0: /* mov to cr */
7392 switch (cr) {
7393 case 0:
7394 if (vmcs12->cr0_guest_host_mask &
7395 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007396 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007397 break;
7398 case 3:
7399 if ((vmcs12->cr3_target_count >= 1 &&
7400 vmcs12->cr3_target_value0 == val) ||
7401 (vmcs12->cr3_target_count >= 2 &&
7402 vmcs12->cr3_target_value1 == val) ||
7403 (vmcs12->cr3_target_count >= 3 &&
7404 vmcs12->cr3_target_value2 == val) ||
7405 (vmcs12->cr3_target_count >= 4 &&
7406 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007407 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007408 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007409 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007410 break;
7411 case 4:
7412 if (vmcs12->cr4_guest_host_mask &
7413 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007414 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007415 break;
7416 case 8:
7417 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007418 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007419 break;
7420 }
7421 break;
7422 case 2: /* clts */
7423 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7424 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007425 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007426 break;
7427 case 1: /* mov from cr */
7428 switch (cr) {
7429 case 3:
7430 if (vmcs12->cpu_based_vm_exec_control &
7431 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007432 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007433 break;
7434 case 8:
7435 if (vmcs12->cpu_based_vm_exec_control &
7436 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007437 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007438 break;
7439 }
7440 break;
7441 case 3: /* lmsw */
7442 /*
7443 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7444 * cr0. Other attempted changes are ignored, with no exit.
7445 */
7446 if (vmcs12->cr0_guest_host_mask & 0xe &
7447 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007448 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007449 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7450 !(vmcs12->cr0_read_shadow & 0x1) &&
7451 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007452 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007453 break;
7454 }
Joe Perches1d804d02015-03-30 16:46:09 -07007455 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007456}
7457
7458/*
7459 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7460 * should handle it ourselves in L0 (and then continue L2). Only call this
7461 * when in is_guest_mode (L2).
7462 */
7463static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7464{
Nadav Har'El644d7112011-05-25 23:12:35 +03007465 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7466 struct vcpu_vmx *vmx = to_vmx(vcpu);
7467 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007468 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007469
Jan Kiszka542060e2014-01-04 18:47:21 +01007470 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7471 vmcs_readl(EXIT_QUALIFICATION),
7472 vmx->idt_vectoring_info,
7473 intr_info,
7474 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7475 KVM_ISA_VMX);
7476
Nadav Har'El644d7112011-05-25 23:12:35 +03007477 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007478 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007479
7480 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007481 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7482 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007483 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007484 }
7485
7486 switch (exit_reason) {
7487 case EXIT_REASON_EXCEPTION_NMI:
7488 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007489 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007490 else if (is_page_fault(intr_info))
7491 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007492 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007493 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007494 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007495 return vmcs12->exception_bitmap &
7496 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7497 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007498 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007499 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007500 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007501 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007502 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007503 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007504 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007505 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007506 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007507 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007508 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007509 return false;
7510 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007511 case EXIT_REASON_HLT:
7512 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7513 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007514 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007515 case EXIT_REASON_INVLPG:
7516 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7517 case EXIT_REASON_RDPMC:
7518 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007519 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007520 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7521 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7522 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7523 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7524 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7525 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007526 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007527 /*
7528 * VMX instructions trap unconditionally. This allows L1 to
7529 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7530 */
Joe Perches1d804d02015-03-30 16:46:09 -07007531 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007532 case EXIT_REASON_CR_ACCESS:
7533 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7534 case EXIT_REASON_DR_ACCESS:
7535 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7536 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007537 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007538 case EXIT_REASON_MSR_READ:
7539 case EXIT_REASON_MSR_WRITE:
7540 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7541 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07007542 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007543 case EXIT_REASON_MWAIT_INSTRUCTION:
7544 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
7545 case EXIT_REASON_MONITOR_INSTRUCTION:
7546 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7547 case EXIT_REASON_PAUSE_INSTRUCTION:
7548 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
7549 nested_cpu_has2(vmcs12,
7550 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
7551 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07007552 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007553 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007554 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03007555 case EXIT_REASON_APIC_ACCESS:
7556 return nested_cpu_has2(vmcs12,
7557 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08007558 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08007559 case EXIT_REASON_EOI_INDUCED:
7560 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07007561 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007562 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007563 /*
7564 * L0 always deals with the EPT violation. If nested EPT is
7565 * used, and the nested mmu code discovers that the address is
7566 * missing in the guest EPT table (EPT12), the EPT violation
7567 * will be injected with nested_ept_inject_page_fault()
7568 */
Joe Perches1d804d02015-03-30 16:46:09 -07007569 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007570 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007571 /*
7572 * L2 never uses directly L1's EPT, but rather L0's own EPT
7573 * table (shadow on EPT) or a merged EPT table that L0 built
7574 * (EPT on EPT). So any problems with the structure of the
7575 * table is L0's fault.
7576 */
Joe Perches1d804d02015-03-30 16:46:09 -07007577 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007578 case EXIT_REASON_WBINVD:
7579 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
7580 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07007581 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08007582 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
7583 /*
7584 * This should never happen, since it is not possible to
7585 * set XSS to a non-zero value---neither in L1 nor in L2.
7586 * If if it were, XSS would have to be checked against
7587 * the XSS exit bitmap in vmcs12.
7588 */
7589 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Nadav Har'El644d7112011-05-25 23:12:35 +03007590 default:
Joe Perches1d804d02015-03-30 16:46:09 -07007591 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007592 }
7593}
7594
Avi Kivity586f9602010-11-18 13:09:54 +02007595static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
7596{
7597 *info1 = vmcs_readl(EXIT_QUALIFICATION);
7598 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
7599}
7600
Kai Huang843e4332015-01-28 10:54:28 +08007601static int vmx_enable_pml(struct vcpu_vmx *vmx)
7602{
7603 struct page *pml_pg;
7604 u32 exec_control;
7605
7606 pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
7607 if (!pml_pg)
7608 return -ENOMEM;
7609
7610 vmx->pml_pg = pml_pg;
7611
7612 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
7613 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7614
7615 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7616 exec_control |= SECONDARY_EXEC_ENABLE_PML;
7617 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7618
7619 return 0;
7620}
7621
7622static void vmx_disable_pml(struct vcpu_vmx *vmx)
7623{
7624 u32 exec_control;
7625
7626 ASSERT(vmx->pml_pg);
7627 __free_page(vmx->pml_pg);
7628 vmx->pml_pg = NULL;
7629
7630 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7631 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
7632 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7633}
7634
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007635static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08007636{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007637 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08007638 u64 *pml_buf;
7639 u16 pml_idx;
7640
7641 pml_idx = vmcs_read16(GUEST_PML_INDEX);
7642
7643 /* Do nothing if PML buffer is empty */
7644 if (pml_idx == (PML_ENTITY_NUM - 1))
7645 return;
7646
7647 /* PML index always points to next available PML buffer entity */
7648 if (pml_idx >= PML_ENTITY_NUM)
7649 pml_idx = 0;
7650 else
7651 pml_idx++;
7652
7653 pml_buf = page_address(vmx->pml_pg);
7654 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
7655 u64 gpa;
7656
7657 gpa = pml_buf[pml_idx];
7658 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007659 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08007660 }
7661
7662 /* reset PML index */
7663 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7664}
7665
7666/*
7667 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
7668 * Called before reporting dirty_bitmap to userspace.
7669 */
7670static void kvm_flush_pml_buffers(struct kvm *kvm)
7671{
7672 int i;
7673 struct kvm_vcpu *vcpu;
7674 /*
7675 * We only need to kick vcpu out of guest mode here, as PML buffer
7676 * is flushed at beginning of all VMEXITs, and it's obvious that only
7677 * vcpus running in guest are possible to have unflushed GPAs in PML
7678 * buffer.
7679 */
7680 kvm_for_each_vcpu(i, vcpu, kvm)
7681 kvm_vcpu_kick(vcpu);
7682}
7683
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02007684static void vmx_dump_sel(char *name, uint32_t sel)
7685{
7686 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
7687 name, vmcs_read32(sel),
7688 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
7689 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
7690 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
7691}
7692
7693static void vmx_dump_dtsel(char *name, uint32_t limit)
7694{
7695 pr_err("%s limit=0x%08x, base=0x%016lx\n",
7696 name, vmcs_read32(limit),
7697 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
7698}
7699
7700static void dump_vmcs(void)
7701{
7702 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
7703 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
7704 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
7705 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
7706 u32 secondary_exec_control = 0;
7707 unsigned long cr4 = vmcs_readl(GUEST_CR4);
7708 u64 efer = vmcs_readl(GUEST_IA32_EFER);
7709 int i, n;
7710
7711 if (cpu_has_secondary_exec_ctrls())
7712 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7713
7714 pr_err("*** Guest State ***\n");
7715 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
7716 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
7717 vmcs_readl(CR0_GUEST_HOST_MASK));
7718 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
7719 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
7720 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
7721 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
7722 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
7723 {
7724 pr_err("PDPTR0 = 0x%016lx PDPTR1 = 0x%016lx\n",
7725 vmcs_readl(GUEST_PDPTR0), vmcs_readl(GUEST_PDPTR1));
7726 pr_err("PDPTR2 = 0x%016lx PDPTR3 = 0x%016lx\n",
7727 vmcs_readl(GUEST_PDPTR2), vmcs_readl(GUEST_PDPTR3));
7728 }
7729 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
7730 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
7731 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
7732 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
7733 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
7734 vmcs_readl(GUEST_SYSENTER_ESP),
7735 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
7736 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
7737 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
7738 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
7739 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
7740 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
7741 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
7742 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
7743 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
7744 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
7745 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
7746 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
7747 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
7748 pr_err("EFER = 0x%016llx PAT = 0x%016lx\n",
7749 efer, vmcs_readl(GUEST_IA32_PAT));
7750 pr_err("DebugCtl = 0x%016lx DebugExceptions = 0x%016lx\n",
7751 vmcs_readl(GUEST_IA32_DEBUGCTL),
7752 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
7753 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
7754 pr_err("PerfGlobCtl = 0x%016lx\n",
7755 vmcs_readl(GUEST_IA32_PERF_GLOBAL_CTRL));
7756 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
7757 pr_err("BndCfgS = 0x%016lx\n", vmcs_readl(GUEST_BNDCFGS));
7758 pr_err("Interruptibility = %08x ActivityState = %08x\n",
7759 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
7760 vmcs_read32(GUEST_ACTIVITY_STATE));
7761 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
7762 pr_err("InterruptStatus = %04x\n",
7763 vmcs_read16(GUEST_INTR_STATUS));
7764
7765 pr_err("*** Host State ***\n");
7766 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
7767 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
7768 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
7769 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
7770 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
7771 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
7772 vmcs_read16(HOST_TR_SELECTOR));
7773 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
7774 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
7775 vmcs_readl(HOST_TR_BASE));
7776 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
7777 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
7778 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
7779 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
7780 vmcs_readl(HOST_CR4));
7781 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
7782 vmcs_readl(HOST_IA32_SYSENTER_ESP),
7783 vmcs_read32(HOST_IA32_SYSENTER_CS),
7784 vmcs_readl(HOST_IA32_SYSENTER_EIP));
7785 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
7786 pr_err("EFER = 0x%016lx PAT = 0x%016lx\n",
7787 vmcs_readl(HOST_IA32_EFER), vmcs_readl(HOST_IA32_PAT));
7788 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7789 pr_err("PerfGlobCtl = 0x%016lx\n",
7790 vmcs_readl(HOST_IA32_PERF_GLOBAL_CTRL));
7791
7792 pr_err("*** Control State ***\n");
7793 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
7794 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
7795 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
7796 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
7797 vmcs_read32(EXCEPTION_BITMAP),
7798 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
7799 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
7800 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
7801 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
7802 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
7803 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
7804 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
7805 vmcs_read32(VM_EXIT_INTR_INFO),
7806 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7807 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
7808 pr_err(" reason=%08x qualification=%016lx\n",
7809 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
7810 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
7811 vmcs_read32(IDT_VECTORING_INFO_FIELD),
7812 vmcs_read32(IDT_VECTORING_ERROR_CODE));
7813 pr_err("TSC Offset = 0x%016lx\n", vmcs_readl(TSC_OFFSET));
7814 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
7815 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
7816 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
7817 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
7818 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
7819 pr_err("EPT pointer = 0x%016lx\n", vmcs_readl(EPT_POINTER));
7820 n = vmcs_read32(CR3_TARGET_COUNT);
7821 for (i = 0; i + 1 < n; i += 4)
7822 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
7823 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
7824 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
7825 if (i < n)
7826 pr_err("CR3 target%u=%016lx\n",
7827 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
7828 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
7829 pr_err("PLE Gap=%08x Window=%08x\n",
7830 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
7831 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
7832 pr_err("Virtual processor ID = 0x%04x\n",
7833 vmcs_read16(VIRTUAL_PROCESSOR_ID));
7834}
7835
Avi Kivity6aa8b732006-12-10 02:21:36 -08007836/*
7837 * The guest has exited. See if we can fix it or if we need userspace
7838 * assistance.
7839 */
Avi Kivity851ba692009-08-24 11:10:17 +03007840static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007841{
Avi Kivity29bd8a72007-09-10 17:27:03 +03007842 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08007843 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02007844 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03007845
Kai Huang843e4332015-01-28 10:54:28 +08007846 /*
7847 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
7848 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
7849 * querying dirty_bitmap, we only need to kick all vcpus out of guest
7850 * mode as if vcpus is in root mode, the PML buffer must has been
7851 * flushed already.
7852 */
7853 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007854 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08007855
Mohammed Gamal80ced182009-09-01 12:48:18 +02007856 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02007857 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02007858 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01007859
Nadav Har'El644d7112011-05-25 23:12:35 +03007860 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01007861 nested_vmx_vmexit(vcpu, exit_reason,
7862 vmcs_read32(VM_EXIT_INTR_INFO),
7863 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03007864 return 1;
7865 }
7866
Mohammed Gamal51207022010-05-31 22:40:54 +03007867 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02007868 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03007869 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7870 vcpu->run->fail_entry.hardware_entry_failure_reason
7871 = exit_reason;
7872 return 0;
7873 }
7874
Avi Kivity29bd8a72007-09-10 17:27:03 +03007875 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03007876 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7877 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03007878 = vmcs_read32(VM_INSTRUCTION_ERROR);
7879 return 0;
7880 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007881
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007882 /*
7883 * Note:
7884 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
7885 * delivery event since it indicates guest is accessing MMIO.
7886 * The vm-exit can be triggered again after return to guest that
7887 * will cause infinite loop.
7888 */
Mike Dayd77c26f2007-10-08 09:02:08 -04007889 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08007890 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02007891 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007892 exit_reason != EXIT_REASON_TASK_SWITCH)) {
7893 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7894 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
7895 vcpu->run->internal.ndata = 2;
7896 vcpu->run->internal.data[0] = vectoring_info;
7897 vcpu->run->internal.data[1] = exit_reason;
7898 return 0;
7899 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007900
Nadav Har'El644d7112011-05-25 23:12:35 +03007901 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
7902 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03007903 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03007904 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007905 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007906 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01007907 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007908 /*
7909 * This CPU don't support us in finding the end of an
7910 * NMI-blocked window if the guest runs with IRQs
7911 * disabled. So we pull the trigger after 1 s of
7912 * futile waiting, but inform the user about this.
7913 */
7914 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
7915 "state on VCPU %d after 1 s timeout\n",
7916 __func__, vcpu->vcpu_id);
7917 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007918 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007919 }
7920
Avi Kivity6aa8b732006-12-10 02:21:36 -08007921 if (exit_reason < kvm_vmx_max_exit_handlers
7922 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03007923 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007924 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03007925 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
7926 kvm_queue_exception(vcpu, UD_VECTOR);
7927 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007928 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007929}
7930
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007931static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007932{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007933 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7934
7935 if (is_guest_mode(vcpu) &&
7936 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
7937 return;
7938
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007939 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007940 vmcs_write32(TPR_THRESHOLD, 0);
7941 return;
7942 }
7943
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007944 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007945}
7946
Yang Zhang8d146952013-01-25 10:18:50 +08007947static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
7948{
7949 u32 sec_exec_control;
7950
7951 /*
7952 * There is not point to enable virtualize x2apic without enable
7953 * apicv
7954 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08007955 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
7956 !vmx_vm_has_apicv(vcpu->kvm))
Yang Zhang8d146952013-01-25 10:18:50 +08007957 return;
7958
7959 if (!vm_need_tpr_shadow(vcpu->kvm))
7960 return;
7961
7962 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7963
7964 if (set) {
7965 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7966 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7967 } else {
7968 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7969 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7970 }
7971 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
7972
7973 vmx_set_msr_bitmap(vcpu);
7974}
7975
Tang Chen38b99172014-09-24 15:57:54 +08007976static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
7977{
7978 struct vcpu_vmx *vmx = to_vmx(vcpu);
7979
7980 /*
7981 * Currently we do not handle the nested case where L2 has an
7982 * APIC access page of its own; that page is still pinned.
7983 * Hence, we skip the case where the VCPU is in guest mode _and_
7984 * L1 prepared an APIC access page for L2.
7985 *
7986 * For the case where L1 and L2 share the same APIC access page
7987 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
7988 * in the vmcs12), this function will only update either the vmcs01
7989 * or the vmcs02. If the former, the vmcs02 will be updated by
7990 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
7991 * the next L2->L1 exit.
7992 */
7993 if (!is_guest_mode(vcpu) ||
7994 !nested_cpu_has2(vmx->nested.current_vmcs12,
7995 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
7996 vmcs_write64(APIC_ACCESS_ADDR, hpa);
7997}
7998
Yang Zhangc7c9c562013-01-25 10:18:51 +08007999static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
8000{
8001 u16 status;
8002 u8 old;
8003
Yang Zhangc7c9c562013-01-25 10:18:51 +08008004 if (isr == -1)
8005 isr = 0;
8006
8007 status = vmcs_read16(GUEST_INTR_STATUS);
8008 old = status >> 8;
8009 if (isr != old) {
8010 status &= 0xff;
8011 status |= isr << 8;
8012 vmcs_write16(GUEST_INTR_STATUS, status);
8013 }
8014}
8015
8016static void vmx_set_rvi(int vector)
8017{
8018 u16 status;
8019 u8 old;
8020
Wei Wang4114c272014-11-05 10:53:43 +08008021 if (vector == -1)
8022 vector = 0;
8023
Yang Zhangc7c9c562013-01-25 10:18:51 +08008024 status = vmcs_read16(GUEST_INTR_STATUS);
8025 old = (u8)status & 0xff;
8026 if ((u8)vector != old) {
8027 status &= ~0xff;
8028 status |= (u8)vector;
8029 vmcs_write16(GUEST_INTR_STATUS, status);
8030 }
8031}
8032
8033static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8034{
Wanpeng Li963fee12014-07-17 19:03:00 +08008035 if (!is_guest_mode(vcpu)) {
8036 vmx_set_rvi(max_irr);
8037 return;
8038 }
8039
Wei Wang4114c272014-11-05 10:53:43 +08008040 if (max_irr == -1)
8041 return;
8042
Wanpeng Li963fee12014-07-17 19:03:00 +08008043 /*
Wei Wang4114c272014-11-05 10:53:43 +08008044 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8045 * handles it.
8046 */
8047 if (nested_exit_on_intr(vcpu))
8048 return;
8049
8050 /*
8051 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008052 * is run without virtual interrupt delivery.
8053 */
8054 if (!kvm_event_needs_reinjection(vcpu) &&
8055 vmx_interrupt_allowed(vcpu)) {
8056 kvm_queue_interrupt(vcpu, max_irr, false);
8057 vmx_inject_irq(vcpu);
8058 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008059}
8060
8061static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
8062{
Yang Zhang3d81bc72013-04-11 19:25:13 +08008063 if (!vmx_vm_has_apicv(vcpu->kvm))
8064 return;
8065
Yang Zhangc7c9c562013-01-25 10:18:51 +08008066 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8067 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8068 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8069 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8070}
8071
Avi Kivity51aa01d2010-07-20 14:31:20 +03008072static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008073{
Avi Kivity00eba012011-03-07 17:24:54 +02008074 u32 exit_intr_info;
8075
8076 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8077 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8078 return;
8079
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008080 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008081 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008082
8083 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008084 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008085 kvm_machine_check();
8086
Gleb Natapov20f65982009-05-11 13:35:55 +03008087 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008088 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008089 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8090 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008091 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008092 kvm_after_handle_nmi(&vmx->vcpu);
8093 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008094}
Gleb Natapov20f65982009-05-11 13:35:55 +03008095
Yang Zhanga547c6d2013-04-11 19:25:10 +08008096static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8097{
8098 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8099
8100 /*
8101 * If external interrupt exists, IF bit is set in rflags/eflags on the
8102 * interrupt stack frame, and interrupt will be enabled on a return
8103 * from interrupt handler.
8104 */
8105 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8106 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8107 unsigned int vector;
8108 unsigned long entry;
8109 gate_desc *desc;
8110 struct vcpu_vmx *vmx = to_vmx(vcpu);
8111#ifdef CONFIG_X86_64
8112 unsigned long tmp;
8113#endif
8114
8115 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8116 desc = (gate_desc *)vmx->host_idt_base + vector;
8117 entry = gate_offset(*desc);
8118 asm volatile(
8119#ifdef CONFIG_X86_64
8120 "mov %%" _ASM_SP ", %[sp]\n\t"
8121 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8122 "push $%c[ss]\n\t"
8123 "push %[sp]\n\t"
8124#endif
8125 "pushf\n\t"
8126 "orl $0x200, (%%" _ASM_SP ")\n\t"
8127 __ASM_SIZE(push) " $%c[cs]\n\t"
8128 "call *%[entry]\n\t"
8129 :
8130#ifdef CONFIG_X86_64
8131 [sp]"=&r"(tmp)
8132#endif
8133 :
8134 [entry]"r"(entry),
8135 [ss]"i"(__KERNEL_DS),
8136 [cs]"i"(__KERNEL_CS)
8137 );
8138 } else
8139 local_irq_enable();
8140}
8141
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008142static bool vmx_has_high_real_mode_segbase(void)
8143{
8144 return enable_unrestricted_guest || emulate_invalid_guest_state;
8145}
8146
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008147static bool vmx_mpx_supported(void)
8148{
8149 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8150 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8151}
8152
Wanpeng Li55412b22014-12-02 19:21:30 +08008153static bool vmx_xsaves_supported(void)
8154{
8155 return vmcs_config.cpu_based_2nd_exec_ctrl &
8156 SECONDARY_EXEC_XSAVES;
8157}
8158
Avi Kivity51aa01d2010-07-20 14:31:20 +03008159static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8160{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008161 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008162 bool unblock_nmi;
8163 u8 vector;
8164 bool idtv_info_valid;
8165
8166 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008167
Avi Kivitycf393f72008-07-01 16:20:21 +03008168 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008169 if (vmx->nmi_known_unmasked)
8170 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008171 /*
8172 * Can't use vmx->exit_intr_info since we're not sure what
8173 * the exit reason is.
8174 */
8175 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008176 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8177 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8178 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008179 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008180 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8181 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008182 * SDM 3: 23.2.2 (September 2008)
8183 * Bit 12 is undefined in any of the following cases:
8184 * If the VM exit sets the valid bit in the IDT-vectoring
8185 * information field.
8186 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008187 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008188 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8189 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008190 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8191 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008192 else
8193 vmx->nmi_known_unmasked =
8194 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8195 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008196 } else if (unlikely(vmx->soft_vnmi_blocked))
8197 vmx->vnmi_blocked_time +=
8198 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008199}
8200
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008201static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008202 u32 idt_vectoring_info,
8203 int instr_len_field,
8204 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008205{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008206 u8 vector;
8207 int type;
8208 bool idtv_info_valid;
8209
8210 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008211
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008212 vcpu->arch.nmi_injected = false;
8213 kvm_clear_exception_queue(vcpu);
8214 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008215
8216 if (!idtv_info_valid)
8217 return;
8218
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008219 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008220
Avi Kivity668f6122008-07-02 09:28:55 +03008221 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8222 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008223
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008224 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008225 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008226 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008227 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008228 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008229 * Clear bit "block by NMI" before VM entry if a NMI
8230 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008231 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008232 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008233 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008234 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008235 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008236 /* fall through */
8237 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008238 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008239 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008240 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008241 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008242 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008243 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008244 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008245 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008246 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008247 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008248 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008249 break;
8250 default:
8251 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008252 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008253}
8254
Avi Kivity83422e12010-07-20 14:43:23 +03008255static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8256{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008257 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008258 VM_EXIT_INSTRUCTION_LEN,
8259 IDT_VECTORING_ERROR_CODE);
8260}
8261
Avi Kivityb463a6f2010-07-20 15:06:17 +03008262static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8263{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008264 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008265 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8266 VM_ENTRY_INSTRUCTION_LEN,
8267 VM_ENTRY_EXCEPTION_ERROR_CODE);
8268
8269 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8270}
8271
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008272static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8273{
8274 int i, nr_msrs;
8275 struct perf_guest_switch_msr *msrs;
8276
8277 msrs = perf_guest_get_msrs(&nr_msrs);
8278
8279 if (!msrs)
8280 return;
8281
8282 for (i = 0; i < nr_msrs; i++)
8283 if (msrs[i].host == msrs[i].guest)
8284 clear_atomic_switch_msr(vmx, msrs[i].msr);
8285 else
8286 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8287 msrs[i].host);
8288}
8289
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008290static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008291{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008292 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008293 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008294
8295 /* Record the guest's net vcpu time for enforced NMI injections. */
8296 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8297 vmx->entry_time = ktime_get();
8298
8299 /* Don't enter VMX if guest state is invalid, let the exit handler
8300 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008301 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008302 return;
8303
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008304 if (vmx->ple_window_dirty) {
8305 vmx->ple_window_dirty = false;
8306 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8307 }
8308
Abel Gordon012f83c2013-04-18 14:39:25 +03008309 if (vmx->nested.sync_shadow_vmcs) {
8310 copy_vmcs12_to_shadow(vmx);
8311 vmx->nested.sync_shadow_vmcs = false;
8312 }
8313
Avi Kivity104f2262010-11-18 13:12:52 +02008314 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8315 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8316 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8317 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8318
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008319 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008320 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8321 vmcs_writel(HOST_CR4, cr4);
8322 vmx->host_state.vmcs_host_cr4 = cr4;
8323 }
8324
Avi Kivity104f2262010-11-18 13:12:52 +02008325 /* When single-stepping over STI and MOV SS, we must clear the
8326 * corresponding interruptibility bits in the guest state. Otherwise
8327 * vmentry fails as it then expects bit 14 (BS) in pending debug
8328 * exceptions being set, but that's not correct for the guest debugging
8329 * case. */
8330 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8331 vmx_set_interrupt_shadow(vcpu, 0);
8332
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008333 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008334 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008335
Nadav Har'Eld462b812011-05-24 15:26:10 +03008336 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008337 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008338 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008339 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8340 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8341 "push %%" _ASM_CX " \n\t"
8342 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008343 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008344 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008345 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008346 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008347 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008348 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8349 "mov %%cr2, %%" _ASM_DX " \n\t"
8350 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008351 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008352 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008353 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008354 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008355 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008356 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008357 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8358 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8359 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8360 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8361 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8362 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008363#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008364 "mov %c[r8](%0), %%r8 \n\t"
8365 "mov %c[r9](%0), %%r9 \n\t"
8366 "mov %c[r10](%0), %%r10 \n\t"
8367 "mov %c[r11](%0), %%r11 \n\t"
8368 "mov %c[r12](%0), %%r12 \n\t"
8369 "mov %c[r13](%0), %%r13 \n\t"
8370 "mov %c[r14](%0), %%r14 \n\t"
8371 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008372#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008373 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008374
Avi Kivity6aa8b732006-12-10 02:21:36 -08008375 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008376 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008377 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008378 "jmp 2f \n\t"
8379 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8380 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008381 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008382 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008383 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008384 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8385 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8386 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8387 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8388 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8389 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8390 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008391#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008392 "mov %%r8, %c[r8](%0) \n\t"
8393 "mov %%r9, %c[r9](%0) \n\t"
8394 "mov %%r10, %c[r10](%0) \n\t"
8395 "mov %%r11, %c[r11](%0) \n\t"
8396 "mov %%r12, %c[r12](%0) \n\t"
8397 "mov %%r13, %c[r13](%0) \n\t"
8398 "mov %%r14, %c[r14](%0) \n\t"
8399 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008400#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008401 "mov %%cr2, %%" _ASM_AX " \n\t"
8402 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008403
Avi Kivityb188c81f2012-09-16 15:10:58 +03008404 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008405 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008406 ".pushsection .rodata \n\t"
8407 ".global vmx_return \n\t"
8408 "vmx_return: " _ASM_PTR " 2b \n\t"
8409 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008410 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008411 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008412 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008413 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008414 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8415 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8416 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8417 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8418 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8419 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8420 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008421#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008422 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8423 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8424 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8425 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8426 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8427 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8428 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8429 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008430#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008431 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8432 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008433 : "cc", "memory"
8434#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008435 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008436 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008437#else
8438 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008439#endif
8440 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008441
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008442 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8443 if (debugctlmsr)
8444 update_debugctlmsr(debugctlmsr);
8445
Avi Kivityaa67f602012-08-01 16:48:03 +03008446#ifndef CONFIG_X86_64
8447 /*
8448 * The sysexit path does not restore ds/es, so we must set them to
8449 * a reasonable value ourselves.
8450 *
8451 * We can't defer this to vmx_load_host_state() since that function
8452 * may be executed in interrupt context, which saves and restore segments
8453 * around it, nullifying its effect.
8454 */
8455 loadsegment(ds, __USER_DS);
8456 loadsegment(es, __USER_DS);
8457#endif
8458
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008459 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008460 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008461 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008462 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008463 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008464 vcpu->arch.regs_dirty = 0;
8465
Avi Kivity1155f762007-11-22 11:30:47 +02008466 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8467
Nadav Har'Eld462b812011-05-24 15:26:10 +03008468 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008469
Avi Kivity51aa01d2010-07-20 14:31:20 +03008470 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02008471 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008472
Gleb Natapove0b890d2013-09-25 12:51:33 +03008473 /*
8474 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8475 * we did not inject a still-pending event to L1 now because of
8476 * nested_run_pending, we need to re-enable this bit.
8477 */
8478 if (vmx->nested.nested_run_pending)
8479 kvm_make_request(KVM_REQ_EVENT, vcpu);
8480
8481 vmx->nested.nested_run_pending = 0;
8482
Avi Kivity51aa01d2010-07-20 14:31:20 +03008483 vmx_complete_atomic_exit(vmx);
8484 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008485 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008486}
8487
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008488static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8489{
8490 struct vcpu_vmx *vmx = to_vmx(vcpu);
8491 int cpu;
8492
8493 if (vmx->loaded_vmcs == &vmx->vmcs01)
8494 return;
8495
8496 cpu = get_cpu();
8497 vmx->loaded_vmcs = &vmx->vmcs01;
8498 vmx_vcpu_put(vcpu);
8499 vmx_vcpu_load(vcpu, cpu);
8500 vcpu->cpu = cpu;
8501 put_cpu();
8502}
8503
Avi Kivity6aa8b732006-12-10 02:21:36 -08008504static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
8505{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008506 struct vcpu_vmx *vmx = to_vmx(vcpu);
8507
Kai Huang843e4332015-01-28 10:54:28 +08008508 if (enable_pml)
8509 vmx_disable_pml(vmx);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08008510 free_vpid(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008511 leave_guest_mode(vcpu);
8512 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02008513 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008514 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008515 kfree(vmx->guest_msrs);
8516 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10008517 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008518}
8519
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008520static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008521{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008522 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10008523 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03008524 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008525
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008526 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008527 return ERR_PTR(-ENOMEM);
8528
Sheng Yang2384d2b2008-01-17 15:14:33 +08008529 allocate_vpid(vmx);
8530
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008531 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
8532 if (err)
8533 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008534
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008535 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02008536 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
8537 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03008538
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008539 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008540 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008541 goto uninit_vcpu;
8542 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008543
Nadav Har'Eld462b812011-05-24 15:26:10 +03008544 vmx->loaded_vmcs = &vmx->vmcs01;
8545 vmx->loaded_vmcs->vmcs = alloc_vmcs();
8546 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008547 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03008548 if (!vmm_exclusive)
8549 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
8550 loaded_vmcs_init(vmx->loaded_vmcs);
8551 if (!vmm_exclusive)
8552 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008553
Avi Kivity15ad7142007-07-11 18:17:21 +03008554 cpu = get_cpu();
8555 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10008556 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10008557 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008558 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03008559 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008560 if (err)
8561 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02008562 if (vm_need_virtualize_apic_accesses(kvm)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008563 err = alloc_apic_access_page(kvm);
8564 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02008565 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02008566 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008567
Sheng Yangb927a3c2009-07-21 10:42:48 +08008568 if (enable_ept) {
8569 if (!kvm->arch.ept_identity_map_addr)
8570 kvm->arch.ept_identity_map_addr =
8571 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08008572 err = init_rmode_identity_map(kvm);
8573 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02008574 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08008575 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08008576
Wincy Vanb9c237b2015-02-03 23:56:30 +08008577 if (nested)
8578 nested_vmx_setup_ctls_msrs(vmx);
8579
Wincy Van705699a2015-02-03 23:58:17 +08008580 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03008581 vmx->nested.current_vmptr = -1ull;
8582 vmx->nested.current_vmcs12 = NULL;
8583
Kai Huang843e4332015-01-28 10:54:28 +08008584 /*
8585 * If PML is turned on, failure on enabling PML just results in failure
8586 * of creating the vcpu, therefore we can simplify PML logic (by
8587 * avoiding dealing with cases, such as enabling PML partially on vcpus
8588 * for the guest, etc.
8589 */
8590 if (enable_pml) {
8591 err = vmx_enable_pml(vmx);
8592 if (err)
8593 goto free_vmcs;
8594 }
8595
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008596 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008597
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008598free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08008599 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008600free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008601 kfree(vmx->guest_msrs);
8602uninit_vcpu:
8603 kvm_vcpu_uninit(&vmx->vcpu);
8604free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08008605 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10008606 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008607 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008608}
8609
Yang, Sheng002c7f72007-07-31 14:23:01 +03008610static void __init vmx_check_processor_compat(void *rtn)
8611{
8612 struct vmcs_config vmcs_conf;
8613
8614 *(int *)rtn = 0;
8615 if (setup_vmcs_config(&vmcs_conf) < 0)
8616 *(int *)rtn = -EIO;
8617 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
8618 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
8619 smp_processor_id());
8620 *(int *)rtn = -EIO;
8621 }
8622}
8623
Sheng Yang67253af2008-04-25 10:20:22 +08008624static int get_ept_level(void)
8625{
8626 return VMX_EPT_DEFAULT_GAW + 1;
8627}
8628
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008629static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08008630{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008631 u8 cache;
8632 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008633
Sheng Yang522c68c2009-04-27 20:35:43 +08008634 /* For VT-d and EPT combination
Paolo Bonzinifd717f12015-07-07 14:38:13 +02008635 * 1. MMIO: guest may want to apply WC, trust it.
Sheng Yang522c68c2009-04-27 20:35:43 +08008636 * 2. EPT with VT-d:
8637 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzinifd717f12015-07-07 14:38:13 +02008638 * result, try to trust guest. So the same as item 1.
Sheng Yang522c68c2009-04-27 20:35:43 +08008639 * b. VT-d with snooping control feature: snooping control feature of
8640 * VT-d engine can guarantee the cache correctness. Just set it
8641 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08008642 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08008643 * consistent with host MTRR
8644 */
Paolo Bonzinifd717f12015-07-07 14:38:13 +02008645 if (!is_mmio && !kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008646 ipat = VMX_EPT_IPAT_BIT;
8647 cache = MTRR_TYPE_WRBACK;
8648 goto exit;
8649 }
8650
8651 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
8652 ipat = VMX_EPT_IPAT_BIT;
8653 cache = MTRR_TYPE_UNCACHABLE;
8654 goto exit;
8655 }
8656
Xiao Guangrongff536042015-06-15 16:55:22 +08008657 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008658
8659exit:
8660 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08008661}
8662
Sheng Yang17cc3932010-01-05 19:02:27 +08008663static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02008664{
Sheng Yang878403b2010-01-05 19:02:29 +08008665 if (enable_ept && !cpu_has_vmx_ept_1g_page())
8666 return PT_DIRECTORY_LEVEL;
8667 else
8668 /* For shadow and EPT supported 1GB page */
8669 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02008670}
8671
Sheng Yang0e851882009-12-18 16:48:46 +08008672static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
8673{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008674 struct kvm_cpuid_entry2 *best;
8675 struct vcpu_vmx *vmx = to_vmx(vcpu);
8676 u32 exec_control;
8677
8678 vmx->rdtscp_enabled = false;
8679 if (vmx_rdtscp_supported()) {
8680 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8681 if (exec_control & SECONDARY_EXEC_RDTSCP) {
8682 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
8683 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
8684 vmx->rdtscp_enabled = true;
8685 else {
8686 exec_control &= ~SECONDARY_EXEC_RDTSCP;
8687 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8688 exec_control);
8689 }
8690 }
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008691 if (nested && !vmx->rdtscp_enabled)
8692 vmx->nested.nested_vmx_secondary_ctls_high &=
8693 ~SECONDARY_EXEC_RDTSCP;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008694 }
Mao, Junjiead756a12012-07-02 01:18:48 +00008695
Mao, Junjiead756a12012-07-02 01:18:48 +00008696 /* Exposing INVPCID only when PCID is exposed */
8697 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
8698 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00008699 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00008700 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01008701 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00008702 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
8703 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8704 exec_control);
8705 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01008706 if (cpu_has_secondary_exec_ctrls()) {
8707 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8708 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
8709 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8710 exec_control);
8711 }
Mao, Junjiead756a12012-07-02 01:18:48 +00008712 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00008713 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00008714 }
Sheng Yang0e851882009-12-18 16:48:46 +08008715}
8716
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008717static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
8718{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03008719 if (func == 1 && nested)
8720 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008721}
8722
Yang Zhang25d92082013-08-06 12:00:32 +03008723static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
8724 struct x86_exception *fault)
8725{
Jan Kiszka533558b2014-01-04 18:47:20 +01008726 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8727 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03008728
8729 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01008730 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03008731 else
Jan Kiszka533558b2014-01-04 18:47:20 +01008732 exit_reason = EXIT_REASON_EPT_VIOLATION;
8733 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03008734 vmcs12->guest_physical_address = fault->address;
8735}
8736
Nadav Har'El155a97a2013-08-05 11:07:16 +03008737/* Callbacks for nested_ept_init_mmu_context: */
8738
8739static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
8740{
8741 /* return the page table to be shadowed - in our case, EPT12 */
8742 return get_vmcs12(vcpu)->ept_pointer;
8743}
8744
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02008745static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03008746{
Paolo Bonziniad896af2013-10-02 16:56:14 +02008747 WARN_ON(mmu_is_nested(vcpu));
8748 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08008749 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
8750 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03008751 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
8752 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
8753 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
8754
8755 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03008756}
8757
8758static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
8759{
8760 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
8761}
8762
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03008763static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
8764 u16 error_code)
8765{
8766 bool inequality, bit;
8767
8768 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
8769 inequality =
8770 (error_code & vmcs12->page_fault_error_code_mask) !=
8771 vmcs12->page_fault_error_code_match;
8772 return inequality ^ bit;
8773}
8774
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008775static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
8776 struct x86_exception *fault)
8777{
8778 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8779
8780 WARN_ON(!is_guest_mode(vcpu));
8781
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03008782 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01008783 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
8784 vmcs_read32(VM_EXIT_INTR_INFO),
8785 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008786 else
8787 kvm_inject_page_fault(vcpu, fault);
8788}
8789
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008790static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
8791 struct vmcs12 *vmcs12)
8792{
8793 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03008794 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008795
8796 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03008797 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
8798 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008799 return false;
8800
8801 /*
8802 * Translate L1 physical address to host physical
8803 * address for vmcs02. Keep the page pinned, so this
8804 * physical address remains valid. We keep a reference
8805 * to it so we can release it later.
8806 */
8807 if (vmx->nested.apic_access_page) /* shouldn't happen */
8808 nested_release_page(vmx->nested.apic_access_page);
8809 vmx->nested.apic_access_page =
8810 nested_get_page(vcpu, vmcs12->apic_access_addr);
8811 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008812
8813 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03008814 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
8815 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008816 return false;
8817
8818 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
8819 nested_release_page(vmx->nested.virtual_apic_page);
8820 vmx->nested.virtual_apic_page =
8821 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
8822
8823 /*
8824 * Failing the vm entry is _not_ what the processor does
8825 * but it's basically the only possibility we have.
8826 * We could still enter the guest if CR8 load exits are
8827 * enabled, CR8 store exits are enabled, and virtualize APIC
8828 * access is disabled; in this case the processor would never
8829 * use the TPR shadow and we could simply clear the bit from
8830 * the execution control. But such a configuration is useless,
8831 * so let's keep the code simple.
8832 */
8833 if (!vmx->nested.virtual_apic_page)
8834 return false;
8835 }
8836
Wincy Van705699a2015-02-03 23:58:17 +08008837 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03008838 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
8839 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08008840 return false;
8841
8842 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
8843 kunmap(vmx->nested.pi_desc_page);
8844 nested_release_page(vmx->nested.pi_desc_page);
8845 }
8846 vmx->nested.pi_desc_page =
8847 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
8848 if (!vmx->nested.pi_desc_page)
8849 return false;
8850
8851 vmx->nested.pi_desc =
8852 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
8853 if (!vmx->nested.pi_desc) {
8854 nested_release_page_clean(vmx->nested.pi_desc_page);
8855 return false;
8856 }
8857 vmx->nested.pi_desc =
8858 (struct pi_desc *)((void *)vmx->nested.pi_desc +
8859 (unsigned long)(vmcs12->posted_intr_desc_addr &
8860 (PAGE_SIZE - 1)));
8861 }
8862
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008863 return true;
8864}
8865
Jan Kiszkaf4124502014-03-07 20:03:13 +01008866static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
8867{
8868 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
8869 struct vcpu_vmx *vmx = to_vmx(vcpu);
8870
8871 if (vcpu->arch.virtual_tsc_khz == 0)
8872 return;
8873
8874 /* Make sure short timeouts reliably trigger an immediate vmexit.
8875 * hrtimer_start does not guarantee this. */
8876 if (preemption_timeout <= 1) {
8877 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
8878 return;
8879 }
8880
8881 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
8882 preemption_timeout *= 1000000;
8883 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
8884 hrtimer_start(&vmx->nested.preemption_timer,
8885 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
8886}
8887
Wincy Van3af18d92015-02-03 23:49:31 +08008888static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
8889 struct vmcs12 *vmcs12)
8890{
8891 int maxphyaddr;
8892 u64 addr;
8893
8894 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
8895 return 0;
8896
8897 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
8898 WARN_ON(1);
8899 return -EINVAL;
8900 }
8901 maxphyaddr = cpuid_maxphyaddr(vcpu);
8902
8903 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
8904 ((addr + PAGE_SIZE) >> maxphyaddr))
8905 return -EINVAL;
8906
8907 return 0;
8908}
8909
8910/*
8911 * Merge L0's and L1's MSR bitmap, return false to indicate that
8912 * we do not use the hardware.
8913 */
8914static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
8915 struct vmcs12 *vmcs12)
8916{
Wincy Van82f0dd42015-02-03 23:57:18 +08008917 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08008918 struct page *page;
8919 unsigned long *msr_bitmap;
8920
8921 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
8922 return false;
8923
8924 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
8925 if (!page) {
8926 WARN_ON(1);
8927 return false;
8928 }
8929 msr_bitmap = (unsigned long *)kmap(page);
8930 if (!msr_bitmap) {
8931 nested_release_page_clean(page);
8932 WARN_ON(1);
8933 return false;
8934 }
8935
8936 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08008937 if (nested_cpu_has_apic_reg_virt(vmcs12))
8938 for (msr = 0x800; msr <= 0x8ff; msr++)
8939 nested_vmx_disable_intercept_for_msr(
8940 msr_bitmap,
8941 vmx_msr_bitmap_nested,
8942 msr, MSR_TYPE_R);
Wincy Vanf2b93282015-02-03 23:56:03 +08008943 /* TPR is allowed */
8944 nested_vmx_disable_intercept_for_msr(msr_bitmap,
8945 vmx_msr_bitmap_nested,
8946 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
8947 MSR_TYPE_R | MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08008948 if (nested_cpu_has_vid(vmcs12)) {
8949 /* EOI and self-IPI are allowed */
8950 nested_vmx_disable_intercept_for_msr(
8951 msr_bitmap,
8952 vmx_msr_bitmap_nested,
8953 APIC_BASE_MSR + (APIC_EOI >> 4),
8954 MSR_TYPE_W);
8955 nested_vmx_disable_intercept_for_msr(
8956 msr_bitmap,
8957 vmx_msr_bitmap_nested,
8958 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
8959 MSR_TYPE_W);
8960 }
Wincy Van82f0dd42015-02-03 23:57:18 +08008961 } else {
8962 /*
8963 * Enable reading intercept of all the x2apic
8964 * MSRs. We should not rely on vmcs12 to do any
8965 * optimizations here, it may have been modified
8966 * by L1.
8967 */
8968 for (msr = 0x800; msr <= 0x8ff; msr++)
8969 __vmx_enable_intercept_for_msr(
8970 vmx_msr_bitmap_nested,
8971 msr,
8972 MSR_TYPE_R);
8973
Wincy Vanf2b93282015-02-03 23:56:03 +08008974 __vmx_enable_intercept_for_msr(
8975 vmx_msr_bitmap_nested,
8976 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
Wincy Van82f0dd42015-02-03 23:57:18 +08008977 MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08008978 __vmx_enable_intercept_for_msr(
8979 vmx_msr_bitmap_nested,
8980 APIC_BASE_MSR + (APIC_EOI >> 4),
8981 MSR_TYPE_W);
8982 __vmx_enable_intercept_for_msr(
8983 vmx_msr_bitmap_nested,
8984 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
8985 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +08008986 }
Wincy Vanf2b93282015-02-03 23:56:03 +08008987 kunmap(page);
8988 nested_release_page_clean(page);
8989
8990 return true;
8991}
8992
8993static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
8994 struct vmcs12 *vmcs12)
8995{
Wincy Van82f0dd42015-02-03 23:57:18 +08008996 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08008997 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08008998 !nested_cpu_has_vid(vmcs12) &&
8999 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009000 return 0;
9001
9002 /*
9003 * If virtualize x2apic mode is enabled,
9004 * virtualize apic access must be disabled.
9005 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009006 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9007 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009008 return -EINVAL;
9009
Wincy Van608406e2015-02-03 23:57:51 +08009010 /*
9011 * If virtual interrupt delivery is enabled,
9012 * we must exit on external interrupts.
9013 */
9014 if (nested_cpu_has_vid(vmcs12) &&
9015 !nested_exit_on_intr(vcpu))
9016 return -EINVAL;
9017
Wincy Van705699a2015-02-03 23:58:17 +08009018 /*
9019 * bits 15:8 should be zero in posted_intr_nv,
9020 * the descriptor address has been already checked
9021 * in nested_get_vmcs12_pages.
9022 */
9023 if (nested_cpu_has_posted_intr(vmcs12) &&
9024 (!nested_cpu_has_vid(vmcs12) ||
9025 !nested_exit_intr_ack_set(vcpu) ||
9026 vmcs12->posted_intr_nv & 0xff00))
9027 return -EINVAL;
9028
Wincy Vanf2b93282015-02-03 23:56:03 +08009029 /* tpr shadow is needed by all apicv features. */
9030 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9031 return -EINVAL;
9032
9033 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009034}
9035
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009036static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9037 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009038 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009039{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009040 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009041 u64 count, addr;
9042
9043 if (vmcs12_read_any(vcpu, count_field, &count) ||
9044 vmcs12_read_any(vcpu, addr_field, &addr)) {
9045 WARN_ON(1);
9046 return -EINVAL;
9047 }
9048 if (count == 0)
9049 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009050 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009051 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9052 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9053 pr_warn_ratelimited(
9054 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9055 addr_field, maxphyaddr, count, addr);
9056 return -EINVAL;
9057 }
9058 return 0;
9059}
9060
9061static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9062 struct vmcs12 *vmcs12)
9063{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009064 if (vmcs12->vm_exit_msr_load_count == 0 &&
9065 vmcs12->vm_exit_msr_store_count == 0 &&
9066 vmcs12->vm_entry_msr_load_count == 0)
9067 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009068 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009069 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009070 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009071 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009072 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009073 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009074 return -EINVAL;
9075 return 0;
9076}
9077
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009078static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9079 struct vmx_msr_entry *e)
9080{
9081 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009082 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009083 return -EINVAL;
9084 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9085 e->index == MSR_IA32_UCODE_REV)
9086 return -EINVAL;
9087 if (e->reserved != 0)
9088 return -EINVAL;
9089 return 0;
9090}
9091
9092static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9093 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009094{
9095 if (e->index == MSR_FS_BASE ||
9096 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009097 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9098 nested_vmx_msr_check_common(vcpu, e))
9099 return -EINVAL;
9100 return 0;
9101}
9102
9103static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9104 struct vmx_msr_entry *e)
9105{
9106 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9107 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009108 return -EINVAL;
9109 return 0;
9110}
9111
9112/*
9113 * Load guest's/host's msr at nested entry/exit.
9114 * return 0 for success, entry index for failure.
9115 */
9116static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9117{
9118 u32 i;
9119 struct vmx_msr_entry e;
9120 struct msr_data msr;
9121
9122 msr.host_initiated = false;
9123 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009124 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9125 &e, sizeof(e))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009126 pr_warn_ratelimited(
9127 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9128 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009129 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009130 }
9131 if (nested_vmx_load_msr_check(vcpu, &e)) {
9132 pr_warn_ratelimited(
9133 "%s check failed (%u, 0x%x, 0x%x)\n",
9134 __func__, i, e.index, e.reserved);
9135 goto fail;
9136 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009137 msr.index = e.index;
9138 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009139 if (kvm_set_msr(vcpu, &msr)) {
9140 pr_warn_ratelimited(
9141 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9142 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009143 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009144 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009145 }
9146 return 0;
9147fail:
9148 return i + 1;
9149}
9150
9151static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9152{
9153 u32 i;
9154 struct vmx_msr_entry e;
9155
9156 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009157 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009158 if (kvm_vcpu_read_guest(vcpu,
9159 gpa + i * sizeof(e),
9160 &e, 2 * sizeof(u32))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009161 pr_warn_ratelimited(
9162 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9163 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009164 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009165 }
9166 if (nested_vmx_store_msr_check(vcpu, &e)) {
9167 pr_warn_ratelimited(
9168 "%s check failed (%u, 0x%x, 0x%x)\n",
9169 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009170 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009171 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009172 msr_info.host_initiated = false;
9173 msr_info.index = e.index;
9174 if (kvm_get_msr(vcpu, &msr_info)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009175 pr_warn_ratelimited(
9176 "%s cannot read MSR (%u, 0x%x)\n",
9177 __func__, i, e.index);
9178 return -EINVAL;
9179 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009180 if (kvm_vcpu_write_guest(vcpu,
9181 gpa + i * sizeof(e) +
9182 offsetof(struct vmx_msr_entry, value),
9183 &msr_info.data, sizeof(msr_info.data))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009184 pr_warn_ratelimited(
9185 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009186 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009187 return -EINVAL;
9188 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009189 }
9190 return 0;
9191}
9192
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009193/*
9194 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9195 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009196 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009197 * guest in a way that will both be appropriate to L1's requests, and our
9198 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9199 * function also has additional necessary side-effects, like setting various
9200 * vcpu->arch fields.
9201 */
9202static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9203{
9204 struct vcpu_vmx *vmx = to_vmx(vcpu);
9205 u32 exec_control;
9206
9207 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9208 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9209 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9210 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9211 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9212 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9213 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9214 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9215 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9216 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9217 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9218 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9219 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9220 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9221 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9222 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9223 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9224 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9225 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9226 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9227 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9228 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9229 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9230 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9231 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9232 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9233 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9234 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9235 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9236 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9237 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9238 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9239 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9240 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9241 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9242 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9243
Jan Kiszka2996fca2014-06-16 13:59:43 +02009244 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9245 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9246 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9247 } else {
9248 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9249 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9250 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009251 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9252 vmcs12->vm_entry_intr_info_field);
9253 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9254 vmcs12->vm_entry_exception_error_code);
9255 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9256 vmcs12->vm_entry_instruction_len);
9257 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9258 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009259 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009260 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009261 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9262 vmcs12->guest_pending_dbg_exceptions);
9263 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9264 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9265
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009266 if (nested_cpu_has_xsaves(vmcs12))
9267 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009268 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9269
Jan Kiszkaf4124502014-03-07 20:03:13 +01009270 exec_control = vmcs12->pin_based_vm_exec_control;
9271 exec_control |= vmcs_config.pin_based_exec_ctrl;
Wincy Van705699a2015-02-03 23:58:17 +08009272 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9273
9274 if (nested_cpu_has_posted_intr(vmcs12)) {
9275 /*
9276 * Note that we use L0's vector here and in
9277 * vmx_deliver_nested_posted_interrupt.
9278 */
9279 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9280 vmx->nested.pi_pending = false;
9281 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
9282 vmcs_write64(POSTED_INTR_DESC_ADDR,
9283 page_to_phys(vmx->nested.pi_desc_page) +
9284 (unsigned long)(vmcs12->posted_intr_desc_addr &
9285 (PAGE_SIZE - 1)));
9286 } else
9287 exec_control &= ~PIN_BASED_POSTED_INTR;
9288
Jan Kiszkaf4124502014-03-07 20:03:13 +01009289 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009290
Jan Kiszkaf4124502014-03-07 20:03:13 +01009291 vmx->nested.preemption_timer_expired = false;
9292 if (nested_cpu_has_preemption_timer(vmcs12))
9293 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009294
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009295 /*
9296 * Whether page-faults are trapped is determined by a combination of
9297 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9298 * If enable_ept, L0 doesn't care about page faults and we should
9299 * set all of these to L1's desires. However, if !enable_ept, L0 does
9300 * care about (at least some) page faults, and because it is not easy
9301 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9302 * to exit on each and every L2 page fault. This is done by setting
9303 * MASK=MATCH=0 and (see below) EB.PF=1.
9304 * Note that below we don't need special code to set EB.PF beyond the
9305 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9306 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9307 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9308 *
9309 * A problem with this approach (when !enable_ept) is that L1 may be
9310 * injected with more page faults than it asked for. This could have
9311 * caused problems, but in practice existing hypervisors don't care.
9312 * To fix this, we will need to emulate the PFEC checking (on the L1
9313 * page tables), using walk_addr(), when injecting PFs to L1.
9314 */
9315 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9316 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9317 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9318 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9319
9320 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009321 exec_control = vmx_secondary_exec_control(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009322 if (!vmx->rdtscp_enabled)
9323 exec_control &= ~SECONDARY_EXEC_RDTSCP;
9324 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009325 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009326 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009327 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009328 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009329 if (nested_cpu_has(vmcs12,
9330 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9331 exec_control |= vmcs12->secondary_vm_exec_control;
9332
9333 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9334 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009335 * If translation failed, no matter: This feature asks
9336 * to exit when accessing the given address, and if it
9337 * can never be accessed, this feature won't do
9338 * anything anyway.
9339 */
9340 if (!vmx->nested.apic_access_page)
9341 exec_control &=
9342 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9343 else
9344 vmcs_write64(APIC_ACCESS_ADDR,
9345 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009346 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9347 (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009348 exec_control |=
9349 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009350 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009351 }
9352
Wincy Van608406e2015-02-03 23:57:51 +08009353 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9354 vmcs_write64(EOI_EXIT_BITMAP0,
9355 vmcs12->eoi_exit_bitmap0);
9356 vmcs_write64(EOI_EXIT_BITMAP1,
9357 vmcs12->eoi_exit_bitmap1);
9358 vmcs_write64(EOI_EXIT_BITMAP2,
9359 vmcs12->eoi_exit_bitmap2);
9360 vmcs_write64(EOI_EXIT_BITMAP3,
9361 vmcs12->eoi_exit_bitmap3);
9362 vmcs_write16(GUEST_INTR_STATUS,
9363 vmcs12->guest_intr_status);
9364 }
9365
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009366 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9367 }
9368
9369
9370 /*
9371 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9372 * Some constant fields are set here by vmx_set_constant_host_state().
9373 * Other fields are different per CPU, and will be set later when
9374 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9375 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009376 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009377
9378 /*
9379 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9380 * entry, but only if the current (host) sp changed from the value
9381 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9382 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9383 * here we just force the write to happen on entry.
9384 */
9385 vmx->host_rsp = 0;
9386
9387 exec_control = vmx_exec_control(vmx); /* L0's desires */
9388 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9389 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9390 exec_control &= ~CPU_BASED_TPR_SHADOW;
9391 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009392
9393 if (exec_control & CPU_BASED_TPR_SHADOW) {
9394 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9395 page_to_phys(vmx->nested.virtual_apic_page));
9396 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9397 }
9398
Wincy Van3af18d92015-02-03 23:49:31 +08009399 if (cpu_has_vmx_msr_bitmap() &&
Wincy Van670125b2015-03-04 14:31:56 +08009400 exec_control & CPU_BASED_USE_MSR_BITMAPS) {
9401 nested_vmx_merge_msr_bitmap(vcpu, vmcs12);
9402 /* MSR_BITMAP will be set by following vmx_set_efer. */
Wincy Van3af18d92015-02-03 23:49:31 +08009403 } else
9404 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9405
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009406 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009407 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009408 * Rather, exit every time.
9409 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009410 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9411 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9412
9413 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9414
9415 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9416 * bitwise-or of what L1 wants to trap for L2, and what we want to
9417 * trap. Note that CR0.TS also needs updating - we do this later.
9418 */
9419 update_exception_bitmap(vcpu);
9420 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9421 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9422
Nadav Har'El8049d652013-08-05 11:07:06 +03009423 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9424 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9425 * bits are further modified by vmx_set_efer() below.
9426 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01009427 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009428
9429 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9430 * emulated by vmx_set_efer(), below.
9431 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009432 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009433 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9434 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009435 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9436
Jan Kiszka44811c02013-08-04 17:17:27 +02009437 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009438 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009439 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9440 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009441 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9442
9443
9444 set_cr4_guest_host_mask(vmx);
9445
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009446 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9447 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9448
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009449 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9450 vmcs_write64(TSC_OFFSET,
9451 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
9452 else
9453 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009454
9455 if (enable_vpid) {
9456 /*
9457 * Trivially support vpid by letting L2s share their parent
9458 * L1's vpid. TODO: move to a more elaborate solution, giving
9459 * each L2 its own vpid and exposing the vpid feature to L1.
9460 */
9461 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
9462 vmx_flush_tlb(vcpu);
9463 }
9464
Nadav Har'El155a97a2013-08-05 11:07:16 +03009465 if (nested_cpu_has_ept(vmcs12)) {
9466 kvm_mmu_unload(vcpu);
9467 nested_ept_init_mmu_context(vcpu);
9468 }
9469
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009470 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
9471 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02009472 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009473 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
9474 else
9475 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
9476 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
9477 vmx_set_efer(vcpu, vcpu->arch.efer);
9478
9479 /*
9480 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
9481 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
9482 * The CR0_READ_SHADOW is what L2 should have expected to read given
9483 * the specifications by L1; It's not enough to take
9484 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
9485 * have more bits than L1 expected.
9486 */
9487 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
9488 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
9489
9490 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
9491 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
9492
9493 /* shadow page tables on either EPT or shadow page tables */
9494 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
9495 kvm_mmu_reset_context(vcpu);
9496
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009497 if (!enable_ept)
9498 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
9499
Nadav Har'El3633cfc2013-08-05 11:07:07 +03009500 /*
9501 * L1 may access the L2's PDPTR, so save them to construct vmcs12
9502 */
9503 if (enable_ept) {
9504 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
9505 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
9506 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
9507 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
9508 }
9509
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009510 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
9511 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
9512}
9513
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009514/*
9515 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
9516 * for running an L2 nested guest.
9517 */
9518static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
9519{
9520 struct vmcs12 *vmcs12;
9521 struct vcpu_vmx *vmx = to_vmx(vcpu);
9522 int cpu;
9523 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02009524 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +03009525 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009526
9527 if (!nested_vmx_check_permission(vcpu) ||
9528 !nested_vmx_check_vmcs12(vcpu))
9529 return 1;
9530
9531 skip_emulated_instruction(vcpu);
9532 vmcs12 = get_vmcs12(vcpu);
9533
Abel Gordon012f83c2013-04-18 14:39:25 +03009534 if (enable_shadow_vmcs)
9535 copy_shadow_to_vmcs12(vmx);
9536
Nadav Har'El7c177932011-05-25 23:12:04 +03009537 /*
9538 * The nested entry process starts with enforcing various prerequisites
9539 * on vmcs12 as required by the Intel SDM, and act appropriately when
9540 * they fail: As the SDM explains, some conditions should cause the
9541 * instruction to fail, while others will cause the instruction to seem
9542 * to succeed, but return an EXIT_REASON_INVALID_STATE.
9543 * To speed up the normal (success) code path, we should avoid checking
9544 * for misconfigurations which will anyway be caught by the processor
9545 * when using the merged vmcs02.
9546 */
9547 if (vmcs12->launch_state == launch) {
9548 nested_vmx_failValid(vcpu,
9549 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
9550 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
9551 return 1;
9552 }
9553
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009554 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
9555 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02009556 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9557 return 1;
9558 }
9559
Wincy Van3af18d92015-02-03 23:49:31 +08009560 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009561 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9562 return 1;
9563 }
9564
Wincy Van3af18d92015-02-03 23:49:31 +08009565 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009566 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9567 return 1;
9568 }
9569
Wincy Vanf2b93282015-02-03 23:56:03 +08009570 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
9571 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9572 return 1;
9573 }
9574
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009575 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
9576 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9577 return 1;
9578 }
9579
Nadav Har'El7c177932011-05-25 23:12:04 +03009580 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009581 vmx->nested.nested_vmx_true_procbased_ctls_low,
9582 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009583 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009584 vmx->nested.nested_vmx_secondary_ctls_low,
9585 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009586 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009587 vmx->nested.nested_vmx_pinbased_ctls_low,
9588 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009589 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009590 vmx->nested.nested_vmx_true_exit_ctls_low,
9591 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009592 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009593 vmx->nested.nested_vmx_true_entry_ctls_low,
9594 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +03009595 {
9596 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9597 return 1;
9598 }
9599
9600 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
9601 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9602 nested_vmx_failValid(vcpu,
9603 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
9604 return 1;
9605 }
9606
Wincy Vanb9c237b2015-02-03 23:56:30 +08009607 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009608 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9609 nested_vmx_entry_failure(vcpu, vmcs12,
9610 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9611 return 1;
9612 }
9613 if (vmcs12->vmcs_link_pointer != -1ull) {
9614 nested_vmx_entry_failure(vcpu, vmcs12,
9615 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
9616 return 1;
9617 }
9618
9619 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02009620 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02009621 * are performed on the field for the IA32_EFER MSR:
9622 * - Bits reserved in the IA32_EFER MSR must be 0.
9623 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
9624 * the IA-32e mode guest VM-exit control. It must also be identical
9625 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
9626 * CR0.PG) is 1.
9627 */
9628 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
9629 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
9630 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
9631 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
9632 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
9633 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
9634 nested_vmx_entry_failure(vcpu, vmcs12,
9635 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9636 return 1;
9637 }
9638 }
9639
9640 /*
9641 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
9642 * IA32_EFER MSR must be 0 in the field for that register. In addition,
9643 * the values of the LMA and LME bits in the field must each be that of
9644 * the host address-space size VM-exit control.
9645 */
9646 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
9647 ia32e = (vmcs12->vm_exit_controls &
9648 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
9649 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
9650 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
9651 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
9652 nested_vmx_entry_failure(vcpu, vmcs12,
9653 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9654 return 1;
9655 }
9656 }
9657
9658 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03009659 * We're finally done with prerequisite checking, and can start with
9660 * the nested entry.
9661 */
9662
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009663 vmcs02 = nested_get_current_vmcs02(vmx);
9664 if (!vmcs02)
9665 return -ENOMEM;
9666
9667 enter_guest_mode(vcpu);
9668
9669 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
9670
Jan Kiszka2996fca2014-06-16 13:59:43 +02009671 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
9672 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
9673
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009674 cpu = get_cpu();
9675 vmx->loaded_vmcs = vmcs02;
9676 vmx_vcpu_put(vcpu);
9677 vmx_vcpu_load(vcpu, cpu);
9678 vcpu->cpu = cpu;
9679 put_cpu();
9680
Jan Kiszka36c3cc42013-02-23 22:35:37 +01009681 vmx_segment_cache_clear(vmx);
9682
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009683 prepare_vmcs02(vcpu, vmcs12);
9684
Wincy Vanff651cb2014-12-11 08:52:58 +03009685 msr_entry_idx = nested_vmx_load_msr(vcpu,
9686 vmcs12->vm_entry_msr_load_addr,
9687 vmcs12->vm_entry_msr_load_count);
9688 if (msr_entry_idx) {
9689 leave_guest_mode(vcpu);
9690 vmx_load_vmcs01(vcpu);
9691 nested_vmx_entry_failure(vcpu, vmcs12,
9692 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
9693 return 1;
9694 }
9695
9696 vmcs12->launch_state = 1;
9697
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009698 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -06009699 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009700
Jan Kiszka7af40ad32014-01-04 18:47:23 +01009701 vmx->nested.nested_run_pending = 1;
9702
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009703 /*
9704 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
9705 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
9706 * returned as far as L1 is concerned. It will only return (and set
9707 * the success flag) when L2 exits (see nested_vmx_vmexit()).
9708 */
9709 return 1;
9710}
9711
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009712/*
9713 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
9714 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
9715 * This function returns the new value we should put in vmcs12.guest_cr0.
9716 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
9717 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
9718 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
9719 * didn't trap the bit, because if L1 did, so would L0).
9720 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
9721 * been modified by L2, and L1 knows it. So just leave the old value of
9722 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
9723 * isn't relevant, because if L0 traps this bit it can set it to anything.
9724 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
9725 * changed these bits, and therefore they need to be updated, but L0
9726 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
9727 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
9728 */
9729static inline unsigned long
9730vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9731{
9732 return
9733 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
9734 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
9735 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
9736 vcpu->arch.cr0_guest_owned_bits));
9737}
9738
9739static inline unsigned long
9740vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9741{
9742 return
9743 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
9744 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
9745 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
9746 vcpu->arch.cr4_guest_owned_bits));
9747}
9748
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009749static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
9750 struct vmcs12 *vmcs12)
9751{
9752 u32 idt_vectoring;
9753 unsigned int nr;
9754
Gleb Natapov851eb6672013-09-25 12:51:34 +03009755 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009756 nr = vcpu->arch.exception.nr;
9757 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
9758
9759 if (kvm_exception_is_soft(nr)) {
9760 vmcs12->vm_exit_instruction_len =
9761 vcpu->arch.event_exit_inst_len;
9762 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
9763 } else
9764 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
9765
9766 if (vcpu->arch.exception.has_error_code) {
9767 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
9768 vmcs12->idt_vectoring_error_code =
9769 vcpu->arch.exception.error_code;
9770 }
9771
9772 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +01009773 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009774 vmcs12->idt_vectoring_info_field =
9775 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
9776 } else if (vcpu->arch.interrupt.pending) {
9777 nr = vcpu->arch.interrupt.nr;
9778 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
9779
9780 if (vcpu->arch.interrupt.soft) {
9781 idt_vectoring |= INTR_TYPE_SOFT_INTR;
9782 vmcs12->vm_entry_instruction_len =
9783 vcpu->arch.event_exit_inst_len;
9784 } else
9785 idt_vectoring |= INTR_TYPE_EXT_INTR;
9786
9787 vmcs12->idt_vectoring_info_field = idt_vectoring;
9788 }
9789}
9790
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009791static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
9792{
9793 struct vcpu_vmx *vmx = to_vmx(vcpu);
9794
Jan Kiszkaf4124502014-03-07 20:03:13 +01009795 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
9796 vmx->nested.preemption_timer_expired) {
9797 if (vmx->nested.nested_run_pending)
9798 return -EBUSY;
9799 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
9800 return 0;
9801 }
9802
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009803 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +01009804 if (vmx->nested.nested_run_pending ||
9805 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009806 return -EBUSY;
9807 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
9808 NMI_VECTOR | INTR_TYPE_NMI_INTR |
9809 INTR_INFO_VALID_MASK, 0);
9810 /*
9811 * The NMI-triggered VM exit counts as injection:
9812 * clear this one and block further NMIs.
9813 */
9814 vcpu->arch.nmi_pending = 0;
9815 vmx_set_nmi_mask(vcpu, true);
9816 return 0;
9817 }
9818
9819 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
9820 nested_exit_on_intr(vcpu)) {
9821 if (vmx->nested.nested_run_pending)
9822 return -EBUSY;
9823 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +08009824 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009825 }
9826
Wincy Van705699a2015-02-03 23:58:17 +08009827 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009828}
9829
Jan Kiszkaf4124502014-03-07 20:03:13 +01009830static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
9831{
9832 ktime_t remaining =
9833 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
9834 u64 value;
9835
9836 if (ktime_to_ns(remaining) <= 0)
9837 return 0;
9838
9839 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
9840 do_div(value, 1000000);
9841 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9842}
9843
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009844/*
9845 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
9846 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
9847 * and this function updates it to reflect the changes to the guest state while
9848 * L2 was running (and perhaps made some exits which were handled directly by L0
9849 * without going back to L1), and to reflect the exit reason.
9850 * Note that we do not have to copy here all VMCS fields, just those that
9851 * could have changed by the L2 guest or the exit - i.e., the guest-state and
9852 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
9853 * which already writes to vmcs12 directly.
9854 */
Jan Kiszka533558b2014-01-04 18:47:20 +01009855static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
9856 u32 exit_reason, u32 exit_intr_info,
9857 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009858{
9859 /* update guest state fields: */
9860 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
9861 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
9862
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009863 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
9864 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
9865 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
9866
9867 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
9868 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
9869 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
9870 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
9871 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
9872 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
9873 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
9874 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
9875 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
9876 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
9877 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
9878 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
9879 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
9880 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
9881 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
9882 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
9883 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
9884 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
9885 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
9886 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
9887 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
9888 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
9889 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
9890 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
9891 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
9892 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
9893 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
9894 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
9895 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
9896 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
9897 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
9898 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
9899 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
9900 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
9901 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
9902 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
9903
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009904 vmcs12->guest_interruptibility_info =
9905 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
9906 vmcs12->guest_pending_dbg_exceptions =
9907 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +01009908 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
9909 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
9910 else
9911 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009912
Jan Kiszkaf4124502014-03-07 20:03:13 +01009913 if (nested_cpu_has_preemption_timer(vmcs12)) {
9914 if (vmcs12->vm_exit_controls &
9915 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
9916 vmcs12->vmx_preemption_timer_value =
9917 vmx_get_preemption_timer_value(vcpu);
9918 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
9919 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +08009920
Nadav Har'El3633cfc2013-08-05 11:07:07 +03009921 /*
9922 * In some cases (usually, nested EPT), L2 is allowed to change its
9923 * own CR3 without exiting. If it has changed it, we must keep it.
9924 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
9925 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
9926 *
9927 * Additionally, restore L2's PDPTR to vmcs12.
9928 */
9929 if (enable_ept) {
9930 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
9931 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
9932 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
9933 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
9934 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
9935 }
9936
Wincy Van608406e2015-02-03 23:57:51 +08009937 if (nested_cpu_has_vid(vmcs12))
9938 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
9939
Jan Kiszkac18911a2013-03-13 16:06:41 +01009940 vmcs12->vm_entry_controls =
9941 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +02009942 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +01009943
Jan Kiszka2996fca2014-06-16 13:59:43 +02009944 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
9945 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
9946 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
9947 }
9948
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009949 /* TODO: These cannot have changed unless we have MSR bitmaps and
9950 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +02009951 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009952 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +02009953 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
9954 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009955 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
9956 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
9957 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009958 if (vmx_mpx_supported())
9959 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009960 if (nested_cpu_has_xsaves(vmcs12))
9961 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009962
9963 /* update exit information fields: */
9964
Jan Kiszka533558b2014-01-04 18:47:20 +01009965 vmcs12->vm_exit_reason = exit_reason;
9966 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009967
Jan Kiszka533558b2014-01-04 18:47:20 +01009968 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +02009969 if ((vmcs12->vm_exit_intr_info &
9970 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
9971 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
9972 vmcs12->vm_exit_intr_error_code =
9973 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009974 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009975 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
9976 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
9977
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009978 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
9979 /* vm_entry_intr_info_field is cleared on exit. Emulate this
9980 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009981 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009982
9983 /*
9984 * Transfer the event that L0 or L1 may wanted to inject into
9985 * L2 to IDT_VECTORING_INFO_FIELD.
9986 */
9987 vmcs12_save_pending_event(vcpu, vmcs12);
9988 }
9989
9990 /*
9991 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
9992 * preserved above and would only end up incorrectly in L1.
9993 */
9994 vcpu->arch.nmi_injected = false;
9995 kvm_clear_exception_queue(vcpu);
9996 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009997}
9998
9999/*
10000 * A part of what we need to when the nested L2 guest exits and we want to
10001 * run its L1 parent, is to reset L1's guest state to the host state specified
10002 * in vmcs12.
10003 * This function is to be called not only on normal nested exit, but also on
10004 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10005 * Failures During or After Loading Guest State").
10006 * This function should be called when the active VMCS is L1's (vmcs01).
10007 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010008static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10009 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010010{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010011 struct kvm_segment seg;
10012
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010013 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10014 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010015 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010016 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10017 else
10018 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10019 vmx_set_efer(vcpu, vcpu->arch.efer);
10020
10021 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10022 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010023 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010024 /*
10025 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10026 * actually changed, because it depends on the current state of
10027 * fpu_active (which may have changed).
10028 * Note that vmx_set_cr0 refers to efer set above.
10029 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010030 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010031 /*
10032 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10033 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10034 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10035 */
10036 update_exception_bitmap(vcpu);
10037 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10038 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10039
10040 /*
10041 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10042 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10043 */
10044 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10045 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10046
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010047 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010048
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010049 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10050 kvm_mmu_reset_context(vcpu);
10051
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010052 if (!enable_ept)
10053 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10054
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010055 if (enable_vpid) {
10056 /*
10057 * Trivially support vpid by letting L2s share their parent
10058 * L1's vpid. TODO: move to a more elaborate solution, giving
10059 * each L2 its own vpid and exposing the vpid feature to L1.
10060 */
10061 vmx_flush_tlb(vcpu);
10062 }
10063
10064
10065 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10066 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10067 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10068 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10069 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010070
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010071 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10072 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10073 vmcs_write64(GUEST_BNDCFGS, 0);
10074
Jan Kiszka44811c02013-08-04 17:17:27 +020010075 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010076 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010077 vcpu->arch.pat = vmcs12->host_ia32_pat;
10078 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010079 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10080 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10081 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010082
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010083 /* Set L1 segment info according to Intel SDM
10084 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10085 seg = (struct kvm_segment) {
10086 .base = 0,
10087 .limit = 0xFFFFFFFF,
10088 .selector = vmcs12->host_cs_selector,
10089 .type = 11,
10090 .present = 1,
10091 .s = 1,
10092 .g = 1
10093 };
10094 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10095 seg.l = 1;
10096 else
10097 seg.db = 1;
10098 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10099 seg = (struct kvm_segment) {
10100 .base = 0,
10101 .limit = 0xFFFFFFFF,
10102 .type = 3,
10103 .present = 1,
10104 .s = 1,
10105 .db = 1,
10106 .g = 1
10107 };
10108 seg.selector = vmcs12->host_ds_selector;
10109 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10110 seg.selector = vmcs12->host_es_selector;
10111 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10112 seg.selector = vmcs12->host_ss_selector;
10113 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10114 seg.selector = vmcs12->host_fs_selector;
10115 seg.base = vmcs12->host_fs_base;
10116 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10117 seg.selector = vmcs12->host_gs_selector;
10118 seg.base = vmcs12->host_gs_base;
10119 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10120 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010121 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010122 .limit = 0x67,
10123 .selector = vmcs12->host_tr_selector,
10124 .type = 11,
10125 .present = 1
10126 };
10127 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10128
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010129 kvm_set_dr(vcpu, 7, 0x400);
10130 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010131
Wincy Van3af18d92015-02-03 23:49:31 +080010132 if (cpu_has_vmx_msr_bitmap())
10133 vmx_set_msr_bitmap(vcpu);
10134
Wincy Vanff651cb2014-12-11 08:52:58 +030010135 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10136 vmcs12->vm_exit_msr_load_count))
10137 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010138}
10139
10140/*
10141 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10142 * and modify vmcs12 to make it see what it would expect to see there if
10143 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10144 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010145static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10146 u32 exit_intr_info,
10147 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010148{
10149 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010150 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10151
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010152 /* trying to cancel vmlaunch/vmresume is a bug */
10153 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10154
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010155 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010156 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10157 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010158
Wincy Vanff651cb2014-12-11 08:52:58 +030010159 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10160 vmcs12->vm_exit_msr_store_count))
10161 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10162
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010163 vmx_load_vmcs01(vcpu);
10164
Bandan Das77b0f5d2014-04-19 18:17:45 -040010165 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10166 && nested_exit_intr_ack_set(vcpu)) {
10167 int irq = kvm_cpu_get_interrupt(vcpu);
10168 WARN_ON(irq < 0);
10169 vmcs12->vm_exit_intr_info = irq |
10170 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10171 }
10172
Jan Kiszka542060e2014-01-04 18:47:21 +010010173 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10174 vmcs12->exit_qualification,
10175 vmcs12->idt_vectoring_info_field,
10176 vmcs12->vm_exit_intr_info,
10177 vmcs12->vm_exit_intr_error_code,
10178 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010179
Gleb Natapov2961e8762013-11-25 15:37:13 +020010180 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
10181 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010182 vmx_segment_cache_clear(vmx);
10183
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010184 /* if no vmcs02 cache requested, remove the one we used */
10185 if (VMCS02_POOL_SIZE == 0)
10186 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10187
10188 load_vmcs12_host_state(vcpu, vmcs12);
10189
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010190 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010191 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
10192
10193 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10194 vmx->host_rsp = 0;
10195
10196 /* Unpin physical memory we referred to in vmcs02 */
10197 if (vmx->nested.apic_access_page) {
10198 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010199 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010200 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010201 if (vmx->nested.virtual_apic_page) {
10202 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010203 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010204 }
Wincy Van705699a2015-02-03 23:58:17 +080010205 if (vmx->nested.pi_desc_page) {
10206 kunmap(vmx->nested.pi_desc_page);
10207 nested_release_page(vmx->nested.pi_desc_page);
10208 vmx->nested.pi_desc_page = NULL;
10209 vmx->nested.pi_desc = NULL;
10210 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010211
10212 /*
Tang Chen38b99172014-09-24 15:57:54 +080010213 * We are now running in L2, mmu_notifier will force to reload the
10214 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10215 */
10216 kvm_vcpu_reload_apic_access_page(vcpu);
10217
10218 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010219 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10220 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10221 * success or failure flag accordingly.
10222 */
10223 if (unlikely(vmx->fail)) {
10224 vmx->fail = 0;
10225 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10226 } else
10227 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010228 if (enable_shadow_vmcs)
10229 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010230
10231 /* in case we halted in L2 */
10232 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010233}
10234
Nadav Har'El7c177932011-05-25 23:12:04 +030010235/*
Jan Kiszka42124922014-01-04 18:47:19 +010010236 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10237 */
10238static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10239{
10240 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010241 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010242 free_nested(to_vmx(vcpu));
10243}
10244
10245/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010246 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10247 * 23.7 "VM-entry failures during or after loading guest state" (this also
10248 * lists the acceptable exit-reason and exit-qualification parameters).
10249 * It should only be called before L2 actually succeeded to run, and when
10250 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10251 */
10252static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10253 struct vmcs12 *vmcs12,
10254 u32 reason, unsigned long qualification)
10255{
10256 load_vmcs12_host_state(vcpu, vmcs12);
10257 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10258 vmcs12->exit_qualification = qualification;
10259 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010260 if (enable_shadow_vmcs)
10261 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010262}
10263
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010264static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10265 struct x86_instruction_info *info,
10266 enum x86_intercept_stage stage)
10267{
10268 return X86EMUL_CONTINUE;
10269}
10270
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010271static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010272{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010273 if (ple_gap)
10274 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010275}
10276
Kai Huang843e4332015-01-28 10:54:28 +080010277static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10278 struct kvm_memory_slot *slot)
10279{
10280 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10281 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10282}
10283
10284static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10285 struct kvm_memory_slot *slot)
10286{
10287 kvm_mmu_slot_set_dirty(kvm, slot);
10288}
10289
10290static void vmx_flush_log_dirty(struct kvm *kvm)
10291{
10292 kvm_flush_pml_buffers(kvm);
10293}
10294
10295static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10296 struct kvm_memory_slot *memslot,
10297 gfn_t offset, unsigned long mask)
10298{
10299 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10300}
10301
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +030010302static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080010303 .cpu_has_kvm_support = cpu_has_kvm_support,
10304 .disabled_by_bios = vmx_disabled_by_bios,
10305 .hardware_setup = hardware_setup,
10306 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030010307 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010308 .hardware_enable = hardware_enable,
10309 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080010310 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020010311 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010312
10313 .vcpu_create = vmx_create_vcpu,
10314 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030010315 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010316
Avi Kivity04d2cc72007-09-10 18:10:54 +030010317 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010318 .vcpu_load = vmx_vcpu_load,
10319 .vcpu_put = vmx_vcpu_put,
10320
Jan Kiszkac8639012012-09-21 05:42:55 +020010321 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010322 .get_msr = vmx_get_msr,
10323 .set_msr = vmx_set_msr,
10324 .get_segment_base = vmx_get_segment_base,
10325 .get_segment = vmx_get_segment,
10326 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020010327 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010328 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020010329 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020010330 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030010331 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010332 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010333 .set_cr3 = vmx_set_cr3,
10334 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010335 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010336 .get_idt = vmx_get_idt,
10337 .set_idt = vmx_set_idt,
10338 .get_gdt = vmx_get_gdt,
10339 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010010340 .get_dr6 = vmx_get_dr6,
10341 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030010342 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010010343 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030010344 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010345 .get_rflags = vmx_get_rflags,
10346 .set_rflags = vmx_set_rflags,
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020010347 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020010348 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010349
10350 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010351
Avi Kivity6aa8b732006-12-10 02:21:36 -080010352 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020010353 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010354 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040010355 .set_interrupt_shadow = vmx_set_interrupt_shadow,
10356 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020010357 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030010358 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010359 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020010360 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030010361 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020010362 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010363 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010010364 .get_nmi_mask = vmx_get_nmi_mask,
10365 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010366 .enable_nmi_window = enable_nmi_window,
10367 .enable_irq_window = enable_irq_window,
10368 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080010369 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080010370 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Yang Zhangc7c9c562013-01-25 10:18:51 +080010371 .vm_has_apicv = vmx_vm_has_apicv,
10372 .load_eoi_exitmap = vmx_load_eoi_exitmap,
10373 .hwapic_irr_update = vmx_hwapic_irr_update,
10374 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080010375 .sync_pir_to_irr = vmx_sync_pir_to_irr,
10376 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010377
Izik Eiduscbc94022007-10-25 00:29:55 +020010378 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080010379 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010380 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030010381
Avi Kivity586f9602010-11-18 13:09:54 +020010382 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020010383
Sheng Yang17cc3932010-01-05 19:02:27 +080010384 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080010385
10386 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010387
10388 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000010389 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010390
10391 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080010392
10393 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010394
Joerg Roedel4051b182011-03-25 09:44:49 +010010395 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -080010396 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010397 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -100010398 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +010010399 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +030010400 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020010401
10402 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010403
10404 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080010405 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000010406 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080010407 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010408
10409 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010410
10411 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080010412
10413 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
10414 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
10415 .flush_log_dirty = vmx_flush_log_dirty,
10416 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020010417
10418 .pmu_ops = &intel_pmu_ops,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010419};
10420
10421static int __init vmx_init(void)
10422{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010423 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
10424 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030010425 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010426 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080010427
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010428#ifdef CONFIG_KEXEC
10429 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
10430 crash_vmclear_local_loaded_vmcss);
10431#endif
10432
He, Qingfdef3ad2007-04-30 09:45:24 +030010433 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010434}
10435
10436static void __exit vmx_exit(void)
10437{
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010438#ifdef CONFIG_KEXEC
Monam Agarwal3b63a432014-03-22 12:28:10 +053010439 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010440 synchronize_rcu();
10441#endif
10442
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080010443 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080010444}
10445
10446module_init(vmx_init)
10447module_exit(vmx_exit)