blob: 23490437def72aed083d9762316d79150aa43d8c [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070075#include "iwl-agn-hw.h"
Johannes Berg6468a012012-05-16 19:13:54 +020076#include "internal.h"
Johannes Berg6238b002012-04-02 15:04:33 +020077/* FIXME: need to abstract out TX command (once we know what it looks like) */
Johannes Berg1023fdc2012-05-15 12:16:34 +020078#include "dvm/commands.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080079
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080080#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -070081 (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080082 (~(1<<(trans_pcie)->cmd_queue)))
83
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070084static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030085{
Johannes Berg20d3b642012-05-16 22:54:29 +020086 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070087 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020088 struct device *dev = trans->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030089
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070090 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030091
92 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030093
94 if (WARN_ON(rxq->bd || rxq->rb_stts))
95 return -EINVAL;
96
97 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +010098 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
99 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300100 if (!rxq->bd)
101 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300102
103 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100104 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
105 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300106 if (!rxq->rb_stts)
107 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300108
109 return 0;
110
111err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300112 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
Johannes Berg20d3b642012-05-16 22:54:29 +0200113 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300114 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
115 rxq->bd = NULL;
116err_bd:
117 return -ENOMEM;
118}
119
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700120static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300121{
Johannes Berg20d3b642012-05-16 22:54:29 +0200122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700123 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300124 int i;
125
126 /* Fill the rx_used queue with _all_ of the Rx buffers */
127 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
128 /* In the reset function, these buffers may have been allocated
129 * to an SKB, so we need to unmap and free potential storage */
130 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200131 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
Johannes Berg20d3b642012-05-16 22:54:29 +0200132 PAGE_SIZE << trans_pcie->rx_page_order,
133 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700134 __free_pages(rxq->pool[i].page,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700135 trans_pcie->rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300136 rxq->pool[i].page = NULL;
137 }
138 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
139 }
140}
141
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700142static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700143 struct iwl_rx_queue *rxq)
144{
Johannes Bergb2cf4102012-04-09 17:46:51 -0700145 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700146 u32 rb_size;
147 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700148 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700149
Johannes Bergb2cf4102012-04-09 17:46:51 -0700150 if (trans_pcie->rx_buf_size_8k)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700151 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
152 else
153 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
154
155 /* Stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200156 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700157
158 /* Reset driver's Rx queue write index */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200159 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700160
161 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200162 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700163 (u32)(rxq->bd_dma >> 8));
164
165 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200166 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700167 rxq->rb_stts_dma >> 4);
168
169 /* Enable Rx DMA
170 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
171 * the credit mechanism in 5000 HW RX FIFO
172 * Direct rx interrupts to hosts
173 * Rx buffer size 4 or 8k
174 * RB timeout 0x10
175 * 256 RBDs
176 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200177 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700178 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
179 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
180 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700181 rb_size|
182 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
183 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
184
185 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200186 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700187}
188
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700189static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300190{
Johannes Berg20d3b642012-05-16 22:54:29 +0200191 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700192 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
193
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300194 int i, err;
195 unsigned long flags;
196
197 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700198 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300199 if (err)
200 return err;
201 }
202
203 spin_lock_irqsave(&rxq->lock, flags);
204 INIT_LIST_HEAD(&rxq->rx_free);
205 INIT_LIST_HEAD(&rxq->rx_used);
206
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700207 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300208
209 for (i = 0; i < RX_QUEUE_SIZE; i++)
210 rxq->queue[i] = NULL;
211
212 /* Set us so that we have processed and used all buffers, but have
213 * not restocked the Rx queue with fresh buffers */
214 rxq->read = rxq->write = 0;
215 rxq->write_actual = 0;
216 rxq->free_count = 0;
217 spin_unlock_irqrestore(&rxq->lock, flags);
218
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300219 iwl_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700220
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700221 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700222
Johannes Berg7b114882012-02-05 13:55:11 -0800223 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700224 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700225 iwl_rx_queue_update_write_ptr(trans, rxq);
Johannes Berg7b114882012-02-05 13:55:11 -0800226 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700227
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300228 return 0;
229}
230
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700231static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300232{
Johannes Berg20d3b642012-05-16 22:54:29 +0200233 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700234 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300235 unsigned long flags;
236
237 /*if rxq->bd is NULL, it means that nothing has been allocated,
238 * exit now */
239 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700240 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300241 return;
242 }
243
244 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700245 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300246 spin_unlock_irqrestore(&rxq->lock, flags);
247
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200248 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300249 rxq->bd, rxq->bd_dma);
250 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
251 rxq->bd = NULL;
252
253 if (rxq->rb_stts)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200254 dma_free_coherent(trans->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300255 sizeof(struct iwl_rb_status),
256 rxq->rb_stts, rxq->rb_stts_dma);
257 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700258 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300259 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
260 rxq->rb_stts = NULL;
261}
262
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700263static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700264{
265
266 /* stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200267 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
268 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200269 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700270}
271
Johannes Berg20d3b642012-05-16 22:54:29 +0200272static int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
273 struct iwl_dma_ptr *ptr, size_t size)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700274{
275 if (WARN_ON(ptr->addr))
276 return -EINVAL;
277
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200278 ptr->addr = dma_alloc_coherent(trans->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700279 &ptr->dma, GFP_KERNEL);
280 if (!ptr->addr)
281 return -ENOMEM;
282 ptr->size = size;
283 return 0;
284}
285
Johannes Berg20d3b642012-05-16 22:54:29 +0200286static void iwlagn_free_dma_ptr(struct iwl_trans *trans,
287 struct iwl_dma_ptr *ptr)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700288{
289 if (unlikely(!ptr->addr))
290 return;
291
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200292 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700293 memset(ptr, 0, sizeof(*ptr));
294}
295
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700296static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
297{
298 struct iwl_tx_queue *txq = (void *)data;
Emmanuel Grumbache9d364d2012-06-13 14:16:40 +0300299 struct iwl_queue *q = &txq->q;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700300 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
301 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
Emmanuel Grumbachf22d3322012-06-10 19:36:18 +0300302 u32 scd_sram_addr = trans_pcie->scd_base_addr +
303 SCD_TX_STTS_MEM_LOWER_BOUND + (16 * txq->q.id);
304 u8 buf[16];
305 int i;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700306
307 spin_lock(&txq->lock);
308 /* check if triggered erroneously */
309 if (txq->q.read_ptr == txq->q.write_ptr) {
310 spin_unlock(&txq->lock);
311 return;
312 }
313 spin_unlock(&txq->lock);
314
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700315 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
316 jiffies_to_msecs(trans_pcie->wd_timeout));
317 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
318 txq->q.read_ptr, txq->q.write_ptr);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700319
Emmanuel Grumbachf22d3322012-06-10 19:36:18 +0300320 iwl_read_targ_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
321
322 iwl_print_hex_error(trans, buf, sizeof(buf));
323
324 for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
325 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
326 iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
327
Emmanuel Grumbach12af0462012-06-11 11:44:49 +0300328 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
329 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i));
330 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
331 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
332 u32 tbl_dw =
333 iwl_read_targ_mem(trans,
334 trans_pcie->scd_base_addr +
335 SCD_TRANS_TBL_OFFSET_QUEUE(i));
336
337 if (i & 0x1)
338 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
339 else
340 tbl_dw = tbl_dw & 0x0000FFFF;
341
342 IWL_ERR(trans,
343 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
344 i, active ? "" : "in", fifo, tbl_dw,
345 iwl_read_prph(trans,
346 SCD_QUEUE_RDPTR(i)) & (txq->q.n_bd - 1),
347 iwl_read_prph(trans, SCD_QUEUE_WRPTR(i)));
348 }
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700349
Emmanuel Grumbache9d364d2012-06-13 14:16:40 +0300350 for (i = q->read_ptr; i != q->write_ptr;
351 i = iwl_queue_inc_wrap(i, q->n_bd)) {
352 struct iwl_tx_cmd *tx_cmd =
353 (struct iwl_tx_cmd *)txq->entries[i].cmd->payload;
354 IWL_ERR(trans, "scratch %d = 0x%08x\n", i,
355 get_unaligned_le32(&tx_cmd->scratch));
356 }
357
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700358 iwl_op_mode_nic_error(trans->op_mode);
359}
360
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700361static int iwl_trans_txq_alloc(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200362 struct iwl_tx_queue *txq, int slots_num,
363 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700364{
Johannes Berg20d3b642012-05-16 22:54:29 +0200365 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700366 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700367 int i;
368
Johannes Bergbf8440e2012-03-19 17:12:06 +0100369 if (WARN_ON(txq->entries || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700370 return -EINVAL;
371
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700372 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
373 (unsigned long)txq);
374 txq->trans_pcie = trans_pcie;
375
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700376 txq->q.n_window = slots_num;
377
Johannes Bergbf8440e2012-03-19 17:12:06 +0100378 txq->entries = kcalloc(slots_num,
379 sizeof(struct iwl_pcie_tx_queue_entry),
380 GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700381
Johannes Bergbf8440e2012-03-19 17:12:06 +0100382 if (!txq->entries)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700383 goto error;
384
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800385 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700386 for (i = 0; i < slots_num; i++) {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100387 txq->entries[i].cmd =
388 kmalloc(sizeof(struct iwl_device_cmd),
389 GFP_KERNEL);
390 if (!txq->entries[i].cmd)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700391 goto error;
392 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700393
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700394 /* Circular buffer of transmit frame descriptors (TFDs),
395 * shared with device */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200396 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700397 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700398 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700399 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700400 goto error;
401 }
402 txq->q.id = txq_id;
403
404 return 0;
405error:
Johannes Bergbf8440e2012-03-19 17:12:06 +0100406 if (txq->entries && txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700407 for (i = 0; i < slots_num; i++)
Johannes Bergbf8440e2012-03-19 17:12:06 +0100408 kfree(txq->entries[i].cmd);
409 kfree(txq->entries);
410 txq->entries = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700411
412 return -ENOMEM;
413
414}
415
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700416static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700417 int slots_num, u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700418{
419 int ret;
420
421 txq->need_update = 0;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700422
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700423 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
424 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
425 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
426
427 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700428 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700429 txq_id);
430 if (ret)
431 return ret;
432
Johannes Berg015c15e2012-03-05 11:24:24 -0800433 spin_lock_init(&txq->lock);
434
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700435 /*
436 * Tell nic where to find circular buffer of Tx Frame Descriptors for
437 * given Tx queue, and enable the DMA channel used for that queue.
438 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200439 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700440 txq->q.dma_addr >> 8);
441
442 return 0;
443}
444
445/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700446 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
447 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700448static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700449{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700450 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
451 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700452 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700453 enum dma_data_direction dma_dir;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700454
455 if (!q->n_bd)
456 return;
457
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700458 /* In the command queue, all the TBs are mapped as BIDI
459 * so unmap them as such.
460 */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800461 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700462 dma_dir = DMA_BIDIRECTIONAL;
Johannes Berg015c15e2012-03-05 11:24:24 -0800463 else
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700464 dma_dir = DMA_TO_DEVICE;
465
Johannes Berg015c15e2012-03-05 11:24:24 -0800466 spin_lock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700467 while (q->write_ptr != q->read_ptr) {
Emmanuel Grumbachbc2529c2012-05-16 22:54:22 +0200468 iwl_txq_free_tfd(trans, txq, dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700469 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
470 }
Johannes Berg015c15e2012-03-05 11:24:24 -0800471 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700472}
473
474/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700475 * iwl_tx_queue_free - Deallocate DMA queue.
476 * @txq: Transmit queue to deallocate.
477 *
478 * Empty queue by removing and destroying all BD's.
479 * Free all buffers.
480 * 0-fill, but do not free "txq" descriptor structure.
481 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700482static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700483{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700484 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
485 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200486 struct device *dev = trans->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700487 int i;
Johannes Berg20d3b642012-05-16 22:54:29 +0200488
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700489 if (WARN_ON(!txq))
490 return;
491
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700492 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700493
494 /* De-alloc array of command/tx buffers */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800495 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300496 for (i = 0; i < txq->q.n_window; i++) {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100497 kfree(txq->entries[i].cmd);
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300498 kfree(txq->entries[i].copy_cmd);
499 }
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700500
501 /* De-alloc circular buffer of TFDs */
502 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700503 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700504 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
505 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
506 }
507
Johannes Bergbf8440e2012-03-19 17:12:06 +0100508 kfree(txq->entries);
509 txq->entries = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700510
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700511 del_timer_sync(&txq->stuck_timer);
512
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700513 /* 0-fill queue descriptor structure */
514 memset(txq, 0, sizeof(*txq));
515}
516
517/**
518 * iwl_trans_tx_free - Free TXQ Context
519 *
520 * Destroy all TX DMA queues and structures
521 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700522static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700523{
524 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700525 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700526
527 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700528 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700529 for (txq_id = 0;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700530 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700531 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700532 }
533
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700534 kfree(trans_pcie->txq);
535 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700536
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700537 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700538
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700539 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700540}
541
542/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700543 * iwl_trans_tx_alloc - allocate TX context
544 * Allocate all Tx DMA structures and initialize them
545 *
546 * @param priv
547 * @return error code
548 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700549static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700550{
551 int ret;
552 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700553 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700554
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700555 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700556 sizeof(struct iwlagn_scd_bc_tbl);
557
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700558 /*It is not allowed to alloc twice, so warn when this happens.
559 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700560 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700561 ret = -EINVAL;
562 goto error;
563 }
564
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700565 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700566 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700567 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700568 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700569 goto error;
570 }
571
572 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700573 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700574 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700575 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700576 goto error;
577 }
578
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700579 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700580 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700581 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700582 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700583 ret = ENOMEM;
584 goto error;
585 }
586
587 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700588 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800589 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800590 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700591 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700592 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
593 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700594 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700595 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700596 goto error;
597 }
598 }
599
600 return 0;
601
602error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700603 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700604
605 return ret;
606}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700607static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700608{
Johannes Berg20d3b642012-05-16 22:54:29 +0200609 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700610 int ret;
611 int txq_id, slots_num;
612 unsigned long flags;
613 bool alloc = false;
614
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700615 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700616 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700617 if (ret)
618 goto error;
619 alloc = true;
620 }
621
Johannes Berg7b114882012-02-05 13:55:11 -0800622 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700623
624 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200625 iwl_write_prph(trans, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700626
627 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200628 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700629 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700630
Johannes Berg7b114882012-02-05 13:55:11 -0800631 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700632
633 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700634 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800635 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800636 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700637 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700638 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
639 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700640 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700641 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700642 goto error;
643 }
644 }
645
646 return 0;
647error:
648 /*Upon error, free only if we allocated something */
649 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700650 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700651 return ret;
652}
653
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700654static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300655{
656/*
657 * (for documentation purposes)
658 * to set power to V_AUX, do:
659
660 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200661 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300662 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
663 ~APMG_PS_CTRL_MSK_PWR_SRC);
664 */
665
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200666 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300667 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
668 ~APMG_PS_CTRL_MSK_PWR_SRC);
669}
670
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200671/* PCI registers */
672#define PCI_CFG_RETRY_TIMEOUT 0x041
673#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
674#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
675
676static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
677{
Johannes Berg20d3b642012-05-16 22:54:29 +0200678 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200679 u16 pci_lnk_ctl;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200680
Jiang Liua7238b372012-08-20 14:17:06 -0600681 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL,
682 &pci_lnk_ctl);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200683 return pci_lnk_ctl;
684}
685
686static void iwl_apm_config(struct iwl_trans *trans)
687{
688 /*
689 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
690 * Check if BIOS (or OS) enabled L1-ASPM on this device.
691 * If so (likely), disable L0S, so device moves directly L0->L1;
692 * costs negligible amount of power savings.
693 * If not (unlikely), enable L0S, so there is at least some
694 * power savings, even without L1.
695 */
696 u16 lctl = iwl_pciexp_link_ctrl(trans);
697
698 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
699 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
700 /* L1-ASPM enabled; disable(!) L0S */
701 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
702 dev_printk(KERN_INFO, trans->dev,
703 "L1 Enabled; Disabling L0S\n");
704 } else {
705 /* L1-ASPM disabled; enable(!) L0S */
706 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
707 dev_printk(KERN_INFO, trans->dev,
708 "L1 Disabled; Enabling L0S\n");
709 }
Emmanuel Grumbachf6d0e9b2012-01-08 21:19:45 +0200710 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200711}
712
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200713/*
714 * Start up NIC's basic functionality after it has been reset
715 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
716 * NOTE: This does not load uCode nor start the embedded processor
717 */
718static int iwl_apm_init(struct iwl_trans *trans)
719{
Don Fry83626402012-03-07 09:52:37 -0800720 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200721 int ret = 0;
722 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
723
724 /*
725 * Use "set_bit" below rather than "write", to preserve any hardware
726 * bits already set by default after reset.
727 */
728
729 /* Disable L0S exit timer (platform NMI Work/Around) */
730 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200731 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200732
733 /*
734 * Disable L0s without affecting L1;
735 * don't wait for ICH L0s (ICH bug W/A)
736 */
737 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200738 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200739
740 /* Set FH wait threshold to maximum (HW error during stress W/A) */
741 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
742
743 /*
744 * Enable HAP INTA (interrupt from management bus) to
745 * wake device's PCI Express link L1a -> L0s
746 */
747 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200748 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200749
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200750 iwl_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200751
752 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700753 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200754 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700755 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200756
757 /*
758 * Set "initialization complete" bit to move adapter from
759 * D0U* --> D0A* (powered-up active) state.
760 */
761 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
762
763 /*
764 * Wait for clock stabilization; once stabilized, access to
765 * device-internal resources is supported, e.g. iwl_write_prph()
766 * and accesses to uCode SRAM.
767 */
768 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200769 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
770 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200771 if (ret < 0) {
772 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
773 goto out;
774 }
775
776 /*
777 * Enable DMA clock and wait for it to stabilize.
778 *
779 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
780 * do not disable clocks. This preserves any hardware bits already
781 * set by default in "CLK_CTRL_REG" after reset.
782 */
783 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
784 udelay(20);
785
786 /* Disable L1-Active */
787 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
788 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
789
Don Fry83626402012-03-07 09:52:37 -0800790 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200791
792out:
793 return ret;
794}
795
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200796static int iwl_apm_stop_master(struct iwl_trans *trans)
797{
798 int ret = 0;
799
800 /* stop device's busmaster DMA activity */
801 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
802
803 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200804 CSR_RESET_REG_FLAG_MASTER_DISABLED,
805 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200806 if (ret)
807 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
808
809 IWL_DEBUG_INFO(trans, "stop master\n");
810
811 return ret;
812}
813
814static void iwl_apm_stop(struct iwl_trans *trans)
815{
Don Fry83626402012-03-07 09:52:37 -0800816 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200817 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
818
Don Fry83626402012-03-07 09:52:37 -0800819 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200820
821 /* Stop device's DMA activity */
822 iwl_apm_stop_master(trans);
823
824 /* Reset the entire device */
825 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
826
827 udelay(10);
828
829 /*
830 * Clear "initialization complete" bit to move adapter from
831 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
832 */
833 iwl_clear_bit(trans, CSR_GP_CNTRL,
834 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
835}
836
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700837static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300838{
Johannes Berg7b114882012-02-05 13:55:11 -0800839 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300840 unsigned long flags;
841
842 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800843 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200844 iwl_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300845
846 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Johannes Berg20d3b642012-05-16 22:54:29 +0200847 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300848
Johannes Berg7b114882012-02-05 13:55:11 -0800849 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300850
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700851 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300852
Johannes Bergecdb9752012-03-06 13:31:03 -0800853 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300854
855 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700856 iwl_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300857
858 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700859 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300860 return -ENOMEM;
861
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700862 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300863 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200864 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200865 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300866 }
867
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300868 return 0;
869}
870
871#define HW_READY_TIMEOUT (50)
872
873/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700874static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300875{
876 int ret;
877
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200878 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200879 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300880
881 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200882 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200883 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
884 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
885 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300886
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700887 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300888 return ret;
889}
890
891/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200892static int iwl_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300893{
894 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300895 int t = 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300896
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700897 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300898
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700899 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200900 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300901 if (ret >= 0)
902 return 0;
903
904 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200905 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200906 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300907
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300908 do {
909 ret = iwl_set_hw_ready(trans);
910 if (ret >= 0)
911 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300912
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300913 usleep_range(200, 1000);
914 t += 200;
915 } while (t < 150000);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300916
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300917 return ret;
918}
919
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200920/*
921 * ucode
922 */
Johannes Berg83f84d72012-09-10 11:50:18 +0200923static int iwl_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
924 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200925{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800926 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200927 int ret;
928
Johannes Berg13df1aa2012-03-06 13:31:00 -0800929 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200930
931 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200932 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
933 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200934
935 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200936 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
937 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200938
939 iwl_write_direct32(trans,
Johannes Berg83f84d72012-09-10 11:50:18 +0200940 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
941 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200942
943 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200944 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
945 (iwl_get_dma_hi_addr(phy_addr)
946 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200947
948 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200949 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
950 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
951 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
952 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200953
954 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200955 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
956 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
957 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
958 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200959
Johannes Berg13df1aa2012-03-06 13:31:00 -0800960 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
961 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200962 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200963 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200964 return -ETIMEDOUT;
965 }
966
967 return 0;
968}
969
Johannes Berg83f84d72012-09-10 11:50:18 +0200970static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
971 const struct fw_desc *section)
972{
973 u8 *v_addr;
974 dma_addr_t p_addr;
975 u32 offset;
976 int ret = 0;
977
978 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
979 section_num);
980
981 v_addr = dma_alloc_coherent(trans->dev, PAGE_SIZE, &p_addr, GFP_KERNEL);
982 if (!v_addr)
983 return -ENOMEM;
984
985 for (offset = 0; offset < section->len; offset += PAGE_SIZE) {
986 u32 copy_size;
987
988 copy_size = min_t(u32, PAGE_SIZE, section->len - offset);
989
990 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
991 ret = iwl_load_firmware_chunk(trans, section->offset + offset,
992 p_addr, copy_size);
993 if (ret) {
994 IWL_ERR(trans,
995 "Could not load the [%d] uCode section\n",
996 section_num);
997 break;
998 }
999 }
1000
1001 dma_free_coherent(trans->dev, PAGE_SIZE, v_addr, p_addr);
1002 return ret;
1003}
1004
Johannes Berg0692fe42012-03-06 13:30:37 -08001005static int iwl_load_given_ucode(struct iwl_trans *trans,
1006 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001007{
Johannes Berg2d1c0042012-09-09 20:59:17 +02001008 int i, ret = 0;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001009
Johannes Berg2d1c0042012-09-09 20:59:17 +02001010 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
Johannes Berg83f84d72012-09-10 11:50:18 +02001011 if (!image->sec[i].data)
Johannes Berg2d1c0042012-09-09 20:59:17 +02001012 break;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001013
Johannes Berg2d1c0042012-09-09 20:59:17 +02001014 ret = iwl_load_section(trans, i, &image->sec[i]);
1015 if (ret)
1016 return ret;
1017 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001018
1019 /* Remove all resets to allow NIC to operate */
1020 iwl_write32(trans, CSR_RESET, 0);
1021
1022 return 0;
1023}
1024
Johannes Berg0692fe42012-03-06 13:30:37 -08001025static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1026 const struct fw_img *fw)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001027{
1028 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -08001029 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001030
Johannes Berg496bab32012-03-06 13:30:45 -08001031 /* This may fail if AMT took ownership of the device */
1032 if (iwl_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001033 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001034 return -EIO;
1035 }
1036
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001037 iwl_enable_rfkill_int(trans);
1038
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001039 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001040 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001041 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001042 if (hw_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001043 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001044
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001045 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001046
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001047 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001048 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001049 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001050 return ret;
1051 }
1052
1053 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001054 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1055 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001056 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1057
1058 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001059 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001060 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001061
1062 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001063 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1064 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001065
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001066 /* Load the given image to the HW */
Johannes Berg9441b85d2012-03-07 09:52:22 -08001067 return iwl_load_given_ucode(trans, fw);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001068}
1069
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001070/*
1071 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001072 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001073static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001074{
Johannes Berg7b114882012-02-05 13:55:11 -08001075 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1076 IWL_TRANS_GET_PCIE_TRANS(trans);
1077
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001078 iwl_write_prph(trans, SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001079}
1080
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001081static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001082{
Johannes Berg9eae88f2012-03-15 13:26:52 -07001083 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001084 u32 a;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +03001085 int chan;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001086 u32 reg_val;
1087
Emmanuel Grumbachfc248612012-05-28 16:46:20 +03001088 /* make sure all queue are not stopped/used */
1089 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1090 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
1091
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001092 trans_pcie->scd_base_addr =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001093 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001094 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001095 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001096 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001097 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001098 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001099 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001100 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001101 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001102 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001103 for (; a < trans_pcie->scd_base_addr +
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001104 SCD_TRANS_TBL_OFFSET_QUEUE(
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001105 trans->cfg->base_params->num_of_queues);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -07001106 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001107 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001108
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001109 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001110 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001111
Emmanuel Grumbachd012d042012-06-06 13:55:02 +02001112 /* The chain extension of the SCD doesn't work well. This feature is
1113 * enabled by default by the HW, so we need to disable it manually.
1114 */
1115 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
1116
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +03001117 iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
1118 trans_pcie->cmd_fifo);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001119
Emmanuel Grumbachfc248612012-05-28 16:46:20 +03001120 /* Activate all Tx DMA/FIFO channels */
1121 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
David S. Miller43b03f12012-06-12 21:59:18 -07001122
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001123 /* Enable DMA channel */
1124 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1125 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachfc248612012-05-28 16:46:20 +03001126 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1127 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001128
1129 /* Update FH chicken bits */
1130 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1131 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
1132 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1133
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001134 /* Enable L1-Active */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001135 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001136 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001137}
1138
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001139static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1140{
1141 iwl_reset_ict(trans);
1142 iwl_tx_start(trans);
1143}
1144
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001145/**
1146 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1147 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001148static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001149{
Johannes Berg20d3b642012-05-16 22:54:29 +02001150 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001151 int ch, txq_id, ret;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001152 unsigned long flags;
1153
1154 /* Turn off all Tx DMA fifos */
Johannes Berg7b114882012-02-05 13:55:11 -08001155 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001156
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001157 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001158
1159 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -07001160 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001161 iwl_write_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001162 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001163 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001164 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001165 if (ret < 0)
Johannes Berg20d3b642012-05-16 22:54:29 +02001166 IWL_ERR(trans,
Johannes Bergd6f1c312012-06-28 16:49:29 +02001167 "Failing on timeout while stopping DMA channel %d [0x%08x]\n",
Johannes Berg20d3b642012-05-16 22:54:29 +02001168 ch,
1169 iwl_read_direct32(trans,
1170 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001171 }
Johannes Berg7b114882012-02-05 13:55:11 -08001172 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001173
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001174 if (!trans_pcie->txq) {
Johannes Bergd6f1c312012-06-28 16:49:29 +02001175 IWL_WARN(trans,
1176 "Stopping tx queues that aren't allocated...\n");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001177 return 0;
1178 }
1179
1180 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001181 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001182 txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001183 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001184
1185 return 0;
1186}
1187
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001188static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001189{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001190 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg20d3b642012-05-16 22:54:29 +02001191 unsigned long flags;
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001192
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001193 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -08001194 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001195 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001196 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001197
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001198 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001199 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001200
1201 /*
1202 * If a HW restart happens during firmware loading,
1203 * then the firmware loading might call this function
1204 * and later it might be called again due to the
1205 * restart. So don't process again if the device is
1206 * already dead.
1207 */
Don Fry83626402012-03-07 09:52:37 -08001208 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001209 iwl_trans_tx_stop(trans);
1210 iwl_trans_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001211
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001212 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001213 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001214 APMG_CLK_VAL_DMA_CLK_RQT);
1215 udelay(5);
1216 }
1217
1218 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001219 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +02001220 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001221
1222 /* Stop the device, and put it in low power state */
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001223 iwl_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001224
1225 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1226 * Clean again the interrupt here
1227 */
Johannes Berg7b114882012-02-05 13:55:11 -08001228 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001229 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001230 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001231
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001232 iwl_enable_rfkill_int(trans);
1233
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001234 /* wait to make sure we flush pending tasklet*/
Johannes Berg75595532012-03-06 13:31:01 -08001235 synchronize_irq(trans_pcie->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001236 tasklet_kill(&trans_pcie->irq_tasklet);
1237
Johannes Berg1ee158d2012-02-17 10:07:44 -08001238 cancel_work_sync(&trans_pcie->rx_replenish);
1239
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001240 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001241 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -07001242
1243 /* clear all status bits */
1244 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1245 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1246 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Don Fry01d651d2012-03-23 08:34:31 -07001247 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001248}
1249
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001250static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1251{
1252 /* let the ucode operate on its own */
1253 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1254 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1255
1256 iwl_disable_interrupts(trans);
1257 iwl_clear_bit(trans, CSR_GP_CNTRL,
1258 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1259}
1260
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001261static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001262 struct iwl_device_cmd *dev_cmd, int txq_id)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001263{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001264 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1265 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001266 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001267 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001268 struct iwl_tx_queue *txq;
1269 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001270 dma_addr_t phys_addr = 0;
1271 dma_addr_t txcmd_phys;
1272 dma_addr_t scratch_phys;
1273 u16 len, firstlen, secondlen;
1274 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001275 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001276 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001277 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001278
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001279 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001280 q = &txq->q;
1281
Johannes Berg9eae88f2012-03-15 13:26:52 -07001282 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1283 WARN_ON_ONCE(1);
1284 return -EINVAL;
1285 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001286
Johannes Berg9eae88f2012-03-15 13:26:52 -07001287 spin_lock(&txq->lock);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001288
Emmanuel Grumbach7bc057f2012-06-10 18:25:09 +03001289 /* In AGG mode, the index in the ring must correspond to the WiFi
1290 * sequence number. This is a HW requirements to help the SCD to parse
1291 * the BA.
1292 * Check here that the packets are in the right place on the ring.
1293 */
1294#ifdef CONFIG_IWLWIFI_DEBUG
1295 wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1296 WARN_ONCE((iwl_read_prph(trans, SCD_AGGR_SEL) & BIT(txq_id)) &&
1297 ((wifi_seq & 0xff) != q->write_ptr),
1298 "Q: %d WiFi Seq %d tfdNum %d",
1299 txq_id, wifi_seq, q->write_ptr);
1300#endif
1301
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001302 /* Set up driver data for this TFD */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001303 txq->entries[q->write_ptr].skb = skb;
1304 txq->entries[q->write_ptr].cmd = dev_cmd;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001305
1306 dev_cmd->hdr.cmd = REPLY_TX;
Johannes Berg20d3b642012-05-16 22:54:29 +02001307 dev_cmd->hdr.sequence =
1308 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1309 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001310
1311 /* Set up first empty entry in queue's array of Tx/cmd buffers */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001312 out_meta = &txq->entries[q->write_ptr].meta;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001313
1314 /*
1315 * Use the first empty entry in this queue's command buffer array
1316 * to contain the Tx command and MAC header concatenated together
1317 * (payload data will be in another buffer).
1318 * Size of this varies, due to varying MAC header length.
1319 * If end is not dword aligned, we'll have 2 extra bytes at the end
1320 * of the MAC header (device reads on dword boundaries).
1321 * We'll tell device about this padding later.
1322 */
1323 len = sizeof(struct iwl_tx_cmd) +
1324 sizeof(struct iwl_cmd_header) + hdr_len;
1325 firstlen = (len + 3) & ~3;
1326
1327 /* Tell NIC about any 2-byte padding after MAC header */
1328 if (firstlen != len)
1329 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1330
1331 /* Physical address of this Tx command's header (not MAC header!),
1332 * within command buffer array. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001333 txcmd_phys = dma_map_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001334 &dev_cmd->hdr, firstlen,
1335 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001336 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
Johannes Berg015c15e2012-03-05 11:24:24 -08001337 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001338 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1339 dma_unmap_len_set(out_meta, len, firstlen);
1340
1341 if (!ieee80211_has_morefrags(fc)) {
1342 txq->need_update = 1;
1343 } else {
1344 wait_write_ptr = 1;
1345 txq->need_update = 0;
1346 }
1347
1348 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1349 * if any (802.11 null frames have no payload). */
1350 secondlen = skb->len - hdr_len;
1351 if (secondlen > 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001352 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001353 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001354 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1355 dma_unmap_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001356 dma_unmap_addr(out_meta, mapping),
1357 dma_unmap_len(out_meta, len),
1358 DMA_BIDIRECTIONAL);
Johannes Berg015c15e2012-03-05 11:24:24 -08001359 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001360 }
1361 }
1362
1363 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001364 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001365 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001366 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001367 secondlen, 0);
1368
1369 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1370 offsetof(struct iwl_tx_cmd, scratch);
1371
1372 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001373 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
Johannes Berg20d3b642012-05-16 22:54:29 +02001374 DMA_BIDIRECTIONAL);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001375 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1376 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1377
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001378 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001379 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001380 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001381
1382 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001383 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001384
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001385 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
Johannes Berg20d3b642012-05-16 22:54:29 +02001386 DMA_BIDIRECTIONAL);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001387
Johannes Bergf042c2e2012-09-05 22:34:44 +02001388 trace_iwlwifi_dev_tx(trans->dev, skb,
Joe Perches2c208892012-06-04 12:44:17 +00001389 &txq->tfds[txq->q.write_ptr],
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001390 sizeof(struct iwl_tfd),
1391 &dev_cmd->hdr, firstlen,
1392 skb->data + hdr_len, secondlen);
Johannes Bergf042c2e2012-09-05 22:34:44 +02001393 trace_iwlwifi_dev_tx_data(trans->dev, skb,
1394 skb->data + hdr_len, secondlen);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001395
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001396 /* start timer if queue currently empty */
Emmanuel Grumbach49a4fc202012-06-10 18:25:09 +03001397 if (txq->need_update && q->read_ptr == q->write_ptr &&
1398 trans_pcie->wd_timeout)
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001399 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1400
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001401 /* Tell device the write index *just past* this latest filled TFD */
1402 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001403 iwl_txq_update_write_ptr(trans, txq);
1404
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001405 /*
1406 * At this point the frame is "transmitted" successfully
1407 * and we will get a TX status notification eventually,
1408 * regardless of the value of ret. "ret" only indicates
1409 * whether or not we should update the write pointer.
1410 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001411 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001412 if (wait_write_ptr) {
1413 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001414 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001415 } else {
Johannes Bergbada9912012-03-07 09:52:39 -08001416 iwl_stop_queue(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001417 }
1418 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001419 spin_unlock(&txq->lock);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001420 return 0;
Johannes Berg015c15e2012-03-05 11:24:24 -08001421 out_err:
1422 spin_unlock(&txq->lock);
1423 return -1;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001424}
1425
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001426static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001427{
Johannes Berg20d3b642012-05-16 22:54:29 +02001428 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001429 int err;
Johannes Bergc9eec952012-03-06 13:30:43 -08001430 bool hw_rfkill;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001431
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001432 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001433
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001434 if (!trans_pcie->irq_requested) {
1435 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1436 iwl_irq_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001437
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001438 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001439
Johannes Berg75595532012-03-06 13:31:01 -08001440 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
Johannes Berg20d3b642012-05-16 22:54:29 +02001441 DRV_NAME, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001442 if (err) {
1443 IWL_ERR(trans, "Error allocating IRQ %d\n",
Johannes Berg75595532012-03-06 13:31:01 -08001444 trans_pcie->irq);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001445 goto error;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001446 }
1447
1448 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1449 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001450 }
1451
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001452 err = iwl_prepare_card_hw(trans);
1453 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +02001454 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Bergf057ac42012-01-29 18:36:01 -08001455 goto err_free_irq;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001456 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001457
1458 iwl_apm_init(trans);
1459
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +02001460 /* From now on, the op_mode will be kept updated about RF kill state */
1461 iwl_enable_rfkill_int(trans);
1462
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001463 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001464 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001465
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001466 return err;
1467
Johannes Bergf057ac42012-01-29 18:36:01 -08001468err_free_irq:
Emmanuel Grumbacha7be50b2012-09-18 19:48:59 +02001469 trans_pcie->irq_requested = false;
Johannes Berg75595532012-03-06 13:31:01 -08001470 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001471error:
1472 iwl_free_isr_ict(trans);
1473 tasklet_kill(&trans_pcie->irq_tasklet);
1474 return err;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001475}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001476
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001477static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
1478 bool op_mode_leaving)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001479{
Johannes Berg20d3b642012-05-16 22:54:29 +02001480 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001481 bool hw_rfkill;
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001482 unsigned long flags;
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001483
David Spinadelee7d7372012-08-12 08:14:04 +03001484 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1485 iwl_disable_interrupts(trans);
1486 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1487
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001488 iwl_apm_stop(trans);
1489
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001490 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1491 iwl_disable_interrupts(trans);
1492 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1493
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001494 if (!op_mode_leaving) {
1495 /*
1496 * Even if we stop the HW, we still want the RF kill
1497 * interrupt
1498 */
1499 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001500
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001501 /*
1502 * Check again since the RF kill state may have changed while
1503 * all the interrupts were disabled, in this case we couldn't
1504 * receive the RF kill interrupt and update the state in the
1505 * op_mode.
1506 */
1507 hw_rfkill = iwl_is_rfkill_set(trans);
1508 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1509 }
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001510}
1511
Johannes Berg9eae88f2012-03-15 13:26:52 -07001512static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1513 struct sk_buff_head *skbs)
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001514{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001515 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1516 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001517 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1518 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001519 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001520
Johannes Berg015c15e2012-03-05 11:24:24 -08001521 spin_lock(&txq->lock);
1522
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001523 if (txq->q.read_ptr != tfd_num) {
Johannes Berg9eae88f2012-03-15 13:26:52 -07001524 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1525 txq_id, txq->q.read_ptr, tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001526 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Johannes Berge755f882012-03-07 09:52:16 -08001527 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
Johannes Bergbada9912012-03-07 09:52:39 -08001528 iwl_wake_queue(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001529 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001530
1531 spin_unlock(&txq->lock);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001532}
1533
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001534static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1535{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001536 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001537}
1538
1539static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1540{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001541 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001542}
1543
1544static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1545{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001546 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001547}
1548
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001549static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001550 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001551{
1552 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1553
1554 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +03001555 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Johannes Bergd663ee72012-03-10 13:00:07 -08001556 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1557 trans_pcie->n_no_reclaim_cmds = 0;
1558 else
1559 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1560 if (trans_pcie->n_no_reclaim_cmds)
1561 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1562 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001563
Johannes Bergb2cf4102012-04-09 17:46:51 -07001564 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1565 if (trans_pcie->rx_buf_size_8k)
1566 trans_pcie->rx_page_order = get_order(8 * 1024);
1567 else
1568 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001569
1570 trans_pcie->wd_timeout =
1571 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -07001572
1573 trans_pcie->command_names = trans_cfg->command_names;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001574}
1575
Johannes Bergd1ff5252012-04-12 06:24:30 -07001576void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001577{
Johannes Berg20d3b642012-05-16 22:54:29 +02001578 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001579
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001580 iwl_trans_pcie_tx_free(trans);
1581 iwl_trans_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001582
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001583 if (trans_pcie->irq_requested == true) {
Johannes Berg75595532012-03-06 13:31:01 -08001584 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001585 iwl_free_isr_ict(trans);
1586 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001587
1588 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001589 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001590 pci_release_regions(trans_pcie->pci_dev);
1591 pci_disable_device(trans_pcie->pci_dev);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001592 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001593
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001594 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001595}
1596
Don Fry47107e82012-03-15 13:27:06 -07001597static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1598{
1599 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1600
1601 if (state)
Don Fry01d651d2012-03-23 08:34:31 -07001602 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001603 else
Don Fry01d651d2012-03-23 08:34:31 -07001604 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001605}
1606
Johannes Bergc01a4042011-09-15 11:46:45 -07001607#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001608static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1609{
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001610 return 0;
1611}
1612
1613static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1614{
Johannes Bergc9eec952012-03-06 13:30:43 -08001615 bool hw_rfkill;
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001616
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001617 iwl_enable_rfkill_int(trans);
1618
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001619 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach7120d982012-02-09 16:08:15 +02001620 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001621
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001622 if (!hw_rfkill)
1623 iwl_enable_interrupts(trans);
1624
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001625 return 0;
1626}
Johannes Bergc01a4042011-09-15 11:46:45 -07001627#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001628
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001629#define IWL_FLUSH_WAIT_MS 2000
1630
1631static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1632{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001633 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001634 struct iwl_tx_queue *txq;
1635 struct iwl_queue *q;
1636 int cnt;
1637 unsigned long now = jiffies;
1638 int ret = 0;
1639
1640 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001641 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001642 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001643 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001644 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001645 q = &txq->q;
1646 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1647 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1648 msleep(1);
1649
1650 if (q->read_ptr != q->write_ptr) {
1651 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1652 ret = -ETIMEDOUT;
1653 break;
1654 }
1655 }
1656 return ret;
1657}
1658
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001659static const char *get_fh_string(int cmd)
1660{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001661#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001662 switch (cmd) {
1663 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1664 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1665 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1666 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1667 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1668 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1669 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1670 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1671 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1672 default:
1673 return "UNKNOWN";
1674 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001675#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001676}
1677
Johannes Berg94543a82012-08-21 18:57:10 +02001678int iwl_dump_fh(struct iwl_trans *trans, char **buf)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001679{
1680 int i;
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001681 static const u32 fh_tbl[] = {
1682 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1683 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1684 FH_RSCSR_CHNL0_WPTR,
1685 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1686 FH_MEM_RSSR_SHARED_CTRL_REG,
1687 FH_MEM_RSSR_RX_STATUS_REG,
1688 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1689 FH_TSSR_TX_STATUS_REG,
1690 FH_TSSR_TX_ERROR_REG
1691 };
Johannes Berg94543a82012-08-21 18:57:10 +02001692
1693#ifdef CONFIG_IWLWIFI_DEBUGFS
1694 if (buf) {
1695 int pos = 0;
1696 size_t bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1697
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001698 *buf = kmalloc(bufsz, GFP_KERNEL);
1699 if (!*buf)
1700 return -ENOMEM;
Johannes Berg94543a82012-08-21 18:57:10 +02001701
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001702 pos += scnprintf(*buf + pos, bufsz - pos,
1703 "FH register values:\n");
Johannes Berg94543a82012-08-21 18:57:10 +02001704
1705 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001706 pos += scnprintf(*buf + pos, bufsz - pos,
1707 " %34s: 0X%08x\n",
1708 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001709 iwl_read_direct32(trans, fh_tbl[i]));
Johannes Berg94543a82012-08-21 18:57:10 +02001710
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001711 return pos;
1712 }
1713#endif
Johannes Berg94543a82012-08-21 18:57:10 +02001714
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001715 IWL_ERR(trans, "FH register values:\n");
Johannes Berg94543a82012-08-21 18:57:10 +02001716 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001717 IWL_ERR(trans, " %34s: 0X%08x\n",
1718 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001719 iwl_read_direct32(trans, fh_tbl[i]));
Johannes Berg94543a82012-08-21 18:57:10 +02001720
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001721 return 0;
1722}
1723
1724static const char *get_csr_string(int cmd)
1725{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001726#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001727 switch (cmd) {
1728 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1729 IWL_CMD(CSR_INT_COALESCING);
1730 IWL_CMD(CSR_INT);
1731 IWL_CMD(CSR_INT_MASK);
1732 IWL_CMD(CSR_FH_INT_STATUS);
1733 IWL_CMD(CSR_GPIO_IN);
1734 IWL_CMD(CSR_RESET);
1735 IWL_CMD(CSR_GP_CNTRL);
1736 IWL_CMD(CSR_HW_REV);
1737 IWL_CMD(CSR_EEPROM_REG);
1738 IWL_CMD(CSR_EEPROM_GP);
1739 IWL_CMD(CSR_OTP_GP_REG);
1740 IWL_CMD(CSR_GIO_REG);
1741 IWL_CMD(CSR_GP_UCODE_REG);
1742 IWL_CMD(CSR_GP_DRIVER_REG);
1743 IWL_CMD(CSR_UCODE_DRV_GP1);
1744 IWL_CMD(CSR_UCODE_DRV_GP2);
1745 IWL_CMD(CSR_LED_REG);
1746 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1747 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1748 IWL_CMD(CSR_ANA_PLL_CFG);
1749 IWL_CMD(CSR_HW_REV_WA_REG);
1750 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1751 default:
1752 return "UNKNOWN";
1753 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001754#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001755}
1756
1757void iwl_dump_csr(struct iwl_trans *trans)
1758{
1759 int i;
1760 static const u32 csr_tbl[] = {
1761 CSR_HW_IF_CONFIG_REG,
1762 CSR_INT_COALESCING,
1763 CSR_INT,
1764 CSR_INT_MASK,
1765 CSR_FH_INT_STATUS,
1766 CSR_GPIO_IN,
1767 CSR_RESET,
1768 CSR_GP_CNTRL,
1769 CSR_HW_REV,
1770 CSR_EEPROM_REG,
1771 CSR_EEPROM_GP,
1772 CSR_OTP_GP_REG,
1773 CSR_GIO_REG,
1774 CSR_GP_UCODE_REG,
1775 CSR_GP_DRIVER_REG,
1776 CSR_UCODE_DRV_GP1,
1777 CSR_UCODE_DRV_GP2,
1778 CSR_LED_REG,
1779 CSR_DRAM_INT_TBL_REG,
1780 CSR_GIO_CHICKEN_BITS,
1781 CSR_ANA_PLL_CFG,
1782 CSR_HW_REV_WA_REG,
1783 CSR_DBG_HPET_MEM_REG
1784 };
1785 IWL_ERR(trans, "CSR values:\n");
1786 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1787 "CSR_INT_PERIODIC_REG)\n");
1788 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1789 IWL_ERR(trans, " %25s: 0X%08x\n",
1790 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001791 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001792 }
1793}
1794
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001795#ifdef CONFIG_IWLWIFI_DEBUGFS
1796/* create and remove of files */
1797#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001798 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001799 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001800 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001801} while (0)
1802
1803/* file operation */
1804#define DEBUGFS_READ_FUNC(name) \
1805static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1806 char __user *user_buf, \
1807 size_t count, loff_t *ppos);
1808
1809#define DEBUGFS_WRITE_FUNC(name) \
1810static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1811 const char __user *user_buf, \
1812 size_t count, loff_t *ppos);
1813
1814
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001815#define DEBUGFS_READ_FILE_OPS(name) \
1816 DEBUGFS_READ_FUNC(name); \
1817static const struct file_operations iwl_dbgfs_##name##_ops = { \
1818 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001819 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001820 .llseek = generic_file_llseek, \
1821};
1822
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001823#define DEBUGFS_WRITE_FILE_OPS(name) \
1824 DEBUGFS_WRITE_FUNC(name); \
1825static const struct file_operations iwl_dbgfs_##name##_ops = { \
1826 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001827 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001828 .llseek = generic_file_llseek, \
1829};
1830
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001831#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1832 DEBUGFS_READ_FUNC(name); \
1833 DEBUGFS_WRITE_FUNC(name); \
1834static const struct file_operations iwl_dbgfs_##name##_ops = { \
1835 .write = iwl_dbgfs_##name##_write, \
1836 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001837 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001838 .llseek = generic_file_llseek, \
1839};
1840
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001841static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001842 char __user *user_buf,
1843 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001844{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001845 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001846 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001847 struct iwl_tx_queue *txq;
1848 struct iwl_queue *q;
1849 char *buf;
1850 int pos = 0;
1851 int cnt;
1852 int ret;
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001853 size_t bufsz;
1854
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001855 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001856
Johannes Bergf9e75442012-03-30 09:37:39 +02001857 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001858 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001859
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001860 buf = kzalloc(bufsz, GFP_KERNEL);
1861 if (!buf)
1862 return -ENOMEM;
1863
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001864 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001865 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001866 q = &txq->q;
1867 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001868 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001869 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001870 !!test_bit(cnt, trans_pcie->queue_used),
1871 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001872 }
1873 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1874 kfree(buf);
1875 return ret;
1876}
1877
1878static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001879 char __user *user_buf,
1880 size_t count, loff_t *ppos)
1881{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001882 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001883 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001884 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001885 char buf[256];
1886 int pos = 0;
1887 const size_t bufsz = sizeof(buf);
1888
1889 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1890 rxq->read);
1891 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1892 rxq->write);
1893 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1894 rxq->free_count);
1895 if (rxq->rb_stts) {
1896 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1897 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1898 } else {
1899 pos += scnprintf(buf + pos, bufsz - pos,
1900 "closed_rb_num: Not Allocated\n");
1901 }
1902 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1903}
1904
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001905static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1906 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001907 size_t count, loff_t *ppos)
1908{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001909 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001910 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001911 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1912
1913 int pos = 0;
1914 char *buf;
1915 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1916 ssize_t ret;
1917
1918 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001919 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001920 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001921
1922 pos += scnprintf(buf + pos, bufsz - pos,
1923 "Interrupt Statistics Report:\n");
1924
1925 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1926 isr_stats->hw);
1927 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1928 isr_stats->sw);
1929 if (isr_stats->sw || isr_stats->hw) {
1930 pos += scnprintf(buf + pos, bufsz - pos,
1931 "\tLast Restarting Code: 0x%X\n",
1932 isr_stats->err_code);
1933 }
1934#ifdef CONFIG_IWLWIFI_DEBUG
1935 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1936 isr_stats->sch);
1937 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1938 isr_stats->alive);
1939#endif
1940 pos += scnprintf(buf + pos, bufsz - pos,
1941 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1942
1943 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1944 isr_stats->ctkill);
1945
1946 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1947 isr_stats->wakeup);
1948
1949 pos += scnprintf(buf + pos, bufsz - pos,
1950 "Rx command responses:\t\t %u\n", isr_stats->rx);
1951
1952 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1953 isr_stats->tx);
1954
1955 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1956 isr_stats->unhandled);
1957
1958 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1959 kfree(buf);
1960 return ret;
1961}
1962
1963static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1964 const char __user *user_buf,
1965 size_t count, loff_t *ppos)
1966{
1967 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001968 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001969 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1970
1971 char buf[8];
1972 int buf_size;
1973 u32 reset_flag;
1974
1975 memset(buf, 0, sizeof(buf));
1976 buf_size = min(count, sizeof(buf) - 1);
1977 if (copy_from_user(buf, user_buf, buf_size))
1978 return -EFAULT;
1979 if (sscanf(buf, "%x", &reset_flag) != 1)
1980 return -EFAULT;
1981 if (reset_flag == 0)
1982 memset(isr_stats, 0, sizeof(*isr_stats));
1983
1984 return count;
1985}
1986
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001987static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001988 const char __user *user_buf,
1989 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001990{
1991 struct iwl_trans *trans = file->private_data;
1992 char buf[8];
1993 int buf_size;
1994 int csr;
1995
1996 memset(buf, 0, sizeof(buf));
1997 buf_size = min(count, sizeof(buf) - 1);
1998 if (copy_from_user(buf, user_buf, buf_size))
1999 return -EFAULT;
2000 if (sscanf(buf, "%d", &csr) != 1)
2001 return -EFAULT;
2002
2003 iwl_dump_csr(trans);
2004
2005 return count;
2006}
2007
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002008static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002009 char __user *user_buf,
2010 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002011{
2012 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02002013 char *buf = NULL;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002014 int pos = 0;
2015 ssize_t ret = -EFAULT;
2016
Johannes Berg94543a82012-08-21 18:57:10 +02002017 ret = pos = iwl_dump_fh(trans, &buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002018 if (buf) {
2019 ret = simple_read_from_buffer(user_buf,
2020 count, ppos, buf, pos);
2021 kfree(buf);
2022 }
2023
2024 return ret;
2025}
2026
Johannes Berg48dffd32012-04-09 17:46:57 -07002027static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
2028 const char __user *user_buf,
2029 size_t count, loff_t *ppos)
2030{
2031 struct iwl_trans *trans = file->private_data;
2032
2033 if (!trans->op_mode)
2034 return -EAGAIN;
2035
Emmanuel Grumbach24172f32012-06-17 16:04:25 +03002036 local_bh_disable();
Johannes Berg48dffd32012-04-09 17:46:57 -07002037 iwl_op_mode_nic_error(trans->op_mode);
Emmanuel Grumbach24172f32012-06-17 16:04:25 +03002038 local_bh_enable();
Johannes Berg48dffd32012-04-09 17:46:57 -07002039
2040 return count;
2041}
2042
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002043DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002044DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002045DEBUGFS_READ_FILE_OPS(rx_queue);
2046DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002047DEBUGFS_WRITE_FILE_OPS(csr);
Johannes Berg48dffd32012-04-09 17:46:57 -07002048DEBUGFS_WRITE_FILE_OPS(fw_restart);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002049
2050/*
2051 * Create the debugfs files and directories
2052 *
2053 */
2054static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02002055 struct dentry *dir)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002056{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002057 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2058 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002059 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002060 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2061 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Johannes Berg48dffd32012-04-09 17:46:57 -07002062 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002063 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07002064
2065err:
2066 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
2067 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002068}
2069#else
2070static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02002071 struct dentry *dir)
2072{
2073 return 0;
2074}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002075#endif /*CONFIG_IWLWIFI_DEBUGFS */
2076
Johannes Bergd1ff5252012-04-12 06:24:30 -07002077static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002078 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02002079 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002080 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002081 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002082 .stop_device = iwl_trans_pcie_stop_device,
2083
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002084 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2085
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002086 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002087
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002088 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002089 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002090
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03002091 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03002092 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002093
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002094 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002095
2096 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2097
Johannes Bergc01a4042011-09-15 11:46:45 -07002098#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07002099 .suspend = iwl_trans_pcie_suspend,
2100 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07002101#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002102 .write8 = iwl_trans_pcie_write8,
2103 .write32 = iwl_trans_pcie_write32,
2104 .read32 = iwl_trans_pcie_read32,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002105 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002106 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002107};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002108
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07002109struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002110 const struct pci_device_id *ent,
2111 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002112{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002113 struct iwl_trans_pcie *trans_pcie;
2114 struct iwl_trans *trans;
2115 u16 pci_cmd;
2116 int err;
2117
2118 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02002119 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002120
2121 if (WARN_ON(!trans))
2122 return NULL;
2123
2124 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2125
2126 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002127 trans->cfg = cfg;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002128 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002129 spin_lock_init(&trans_pcie->irq_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002130 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002131
2132 /* W/A - seems to solve weird behavior. We need to remove this if we
2133 * don't want to stay in L1 all the time. This wastes a lot of power */
2134 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
Johannes Berg20d3b642012-05-16 22:54:29 +02002135 PCIE_LINK_STATE_CLKPM);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002136
2137 if (pci_enable_device(pdev)) {
2138 err = -ENODEV;
2139 goto out_no_pci;
2140 }
2141
2142 pci_set_master(pdev);
2143
2144 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2145 if (!err)
2146 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2147 if (err) {
2148 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2149 if (!err)
2150 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002151 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002152 /* both attempts failed: */
2153 if (err) {
2154 dev_printk(KERN_ERR, &pdev->dev,
2155 "No suitable DMA available.\n");
2156 goto out_pci_disable_device;
2157 }
2158 }
2159
2160 err = pci_request_regions(pdev, DRV_NAME);
2161 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +02002162 dev_printk(KERN_ERR, &pdev->dev,
2163 "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002164 goto out_pci_disable_device;
2165 }
2166
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002167 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002168 if (!trans_pcie->hw_base) {
Johannes Bergd6f1c312012-06-28 16:49:29 +02002169 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002170 err = -ENODEV;
2171 goto out_pci_release_regions;
2172 }
2173
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002174 dev_printk(KERN_INFO, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002175 "pci_resource_len = 0x%08llx\n",
2176 (unsigned long long) pci_resource_len(pdev, 0));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002177 dev_printk(KERN_INFO, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002178 "pci_resource_base = %p\n", trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002179
2180 dev_printk(KERN_INFO, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002181 "HW Revision ID = 0x%X\n", pdev->revision);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002182
2183 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2184 * PCI Tx retries from interfering with C3 CPU state */
2185 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2186
2187 err = pci_enable_msi(pdev);
2188 if (err)
2189 dev_printk(KERN_ERR, &pdev->dev,
Johannes Bergd6f1c312012-06-28 16:49:29 +02002190 "pci_enable_msi failed(0X%x)\n", err);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002191
2192 trans->dev = &pdev->dev;
Johannes Berg75595532012-03-06 13:31:01 -08002193 trans_pcie->irq = pdev->irq;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002194 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a492012-01-09 16:23:00 +02002195 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002196 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002197 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2198 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002199
2200 /* TODO: Move this away, not needed if not MSI */
2201 /* enable rfkill interrupt: hw bug w/a */
2202 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2203 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2204 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2205 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2206 }
2207
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002208 /* Initialize the wait queue for commands */
2209 init_waitqueue_head(&trans->wait_command_queue);
Emmanuel Grumbach8b5bed92012-04-23 15:03:06 -07002210 spin_lock_init(&trans->reg_lock);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002211
Johannes Berg3ec45882012-07-12 13:56:28 +02002212 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
2213 "iwl_cmd_pool:%s", dev_name(trans->dev));
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002214
2215 trans->dev_cmd_headroom = 0;
2216 trans->dev_cmd_pool =
Johannes Berg3ec45882012-07-12 13:56:28 +02002217 kmem_cache_create(trans->dev_cmd_pool_name,
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002218 sizeof(struct iwl_device_cmd)
2219 + trans->dev_cmd_headroom,
2220 sizeof(void *),
2221 SLAB_HWCACHE_ALIGN,
2222 NULL);
2223
2224 if (!trans->dev_cmd_pool)
2225 goto out_pci_disable_msi;
2226
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002227 return trans;
2228
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002229out_pci_disable_msi:
2230 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002231out_pci_release_regions:
2232 pci_release_regions(pdev);
2233out_pci_disable_device:
2234 pci_disable_device(pdev);
2235out_no_pci:
2236 kfree(trans);
2237 return NULL;
2238}