blob: 9c6efcb6527e103f0860c632f84162d27b34eccc [file] [log] [blame]
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020022#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010024#include <linux/syscore_ops.h>
Joerg Roedela80dc3e2008-09-11 16:51:41 +020025#include <linux/interrupt.h>
26#include <linux/msi.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020027#include <linux/amd-iommu.h>
Joerg Roedel400a28a2011-11-28 15:11:02 +010028#include <linux/export.h>
Alex Williamson066f2e92014-06-12 16:12:37 -060029#include <linux/iommu.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020030#include <asm/pci-direct.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090031#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010032#include <asm/gart.h>
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +090033#include <asm/x86_init.h>
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -040034#include <asm/iommu_table.h>
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +020035#include <asm/io_apic.h>
Joerg Roedel6b474b82012-06-26 16:46:04 +020036#include <asm/irq_remapping.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020037
38#include "amd_iommu_proto.h"
39#include "amd_iommu_types.h"
Joerg Roedel05152a02012-06-15 16:53:51 +020040#include "irq_remapping.h"
Joerg Roedel403f81d2011-06-14 16:44:25 +020041
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020042/*
43 * definitions for the ACPI scanning code
44 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020045#define IVRS_HEADER_LENGTH 48
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020046
47#define ACPI_IVHD_TYPE 0x10
48#define ACPI_IVMD_TYPE_ALL 0x20
49#define ACPI_IVMD_TYPE 0x21
50#define ACPI_IVMD_TYPE_RANGE 0x22
51
52#define IVHD_DEV_ALL 0x01
53#define IVHD_DEV_SELECT 0x02
54#define IVHD_DEV_SELECT_RANGE_START 0x03
55#define IVHD_DEV_RANGE_END 0x04
56#define IVHD_DEV_ALIAS 0x42
57#define IVHD_DEV_ALIAS_RANGE 0x43
58#define IVHD_DEV_EXT_SELECT 0x46
59#define IVHD_DEV_EXT_SELECT_RANGE 0x47
Joerg Roedel6efed632012-06-14 15:52:58 +020060#define IVHD_DEV_SPECIAL 0x48
61
62#define IVHD_SPECIAL_IOAPIC 1
63#define IVHD_SPECIAL_HPET 2
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020064
Joerg Roedel6da73422009-05-04 11:44:38 +020065#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
66#define IVHD_FLAG_PASSPW_EN_MASK 0x02
67#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
68#define IVHD_FLAG_ISOC_EN_MASK 0x08
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020069
70#define IVMD_FLAG_EXCL_RANGE 0x08
71#define IVMD_FLAG_UNITY_MAP 0x01
72
73#define ACPI_DEVFLAG_INITPASS 0x01
74#define ACPI_DEVFLAG_EXTINT 0x02
75#define ACPI_DEVFLAG_NMI 0x04
76#define ACPI_DEVFLAG_SYSMGT1 0x10
77#define ACPI_DEVFLAG_SYSMGT2 0x20
78#define ACPI_DEVFLAG_LINT0 0x40
79#define ACPI_DEVFLAG_LINT1 0x80
80#define ACPI_DEVFLAG_ATSDIS 0x10000000
81
Joerg Roedelb65233a2008-07-11 17:14:21 +020082/*
83 * ACPI table definitions
84 *
85 * These data structures are laid over the table to parse the important values
86 * out of it.
87 */
88
89/*
90 * structure describing one IOMMU in the ACPI table. Typically followed by one
91 * or more ivhd_entrys.
92 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020093struct ivhd_header {
94 u8 type;
95 u8 flags;
96 u16 length;
97 u16 devid;
98 u16 cap_ptr;
99 u64 mmio_phys;
100 u16 pci_seg;
101 u16 info;
Steven L Kinney30861dd2013-06-05 16:11:48 -0500102 u32 efr;
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200103} __attribute__((packed));
104
Joerg Roedelb65233a2008-07-11 17:14:21 +0200105/*
106 * A device entry describing which devices a specific IOMMU translates and
107 * which requestor ids they use.
108 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200109struct ivhd_entry {
110 u8 type;
111 u16 devid;
112 u8 flags;
113 u32 ext;
114} __attribute__((packed));
115
Joerg Roedelb65233a2008-07-11 17:14:21 +0200116/*
117 * An AMD IOMMU memory definition structure. It defines things like exclusion
118 * ranges for devices and regions that should be unity mapped.
119 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200120struct ivmd_header {
121 u8 type;
122 u8 flags;
123 u16 length;
124 u16 devid;
125 u16 aux;
126 u64 resv;
127 u64 range_start;
128 u64 range_length;
129} __attribute__((packed));
130
Joerg Roedelfefda112009-05-20 12:21:42 +0200131bool amd_iommu_dump;
Joerg Roedel05152a02012-06-15 16:53:51 +0200132bool amd_iommu_irq_remap __read_mostly;
Joerg Roedelfefda112009-05-20 12:21:42 +0200133
Joerg Roedel02f3b3f2012-06-11 17:45:25 +0200134static bool amd_iommu_detected;
Joerg Roedela5235722010-05-11 17:12:33 +0200135static bool __initdata amd_iommu_disabled;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200136
Joerg Roedelb65233a2008-07-11 17:14:21 +0200137u16 amd_iommu_last_bdf; /* largest PCI device id we have
138 to handle */
Joerg Roedel2e228472008-07-11 17:14:31 +0200139LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
Joerg Roedelb65233a2008-07-11 17:14:21 +0200140 we find in ACPI */
Dan Carpenter3775d482012-06-27 12:09:18 +0300141u32 amd_iommu_unmap_flush; /* if true, flush on every unmap */
Joerg Roedel928abd22008-06-26 21:27:40 +0200142
Joerg Roedel2e228472008-07-11 17:14:31 +0200143LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
Joerg Roedelb65233a2008-07-11 17:14:21 +0200144 system */
145
Joerg Roedelbb527772009-11-20 14:31:51 +0100146/* Array to assign indices to IOMMUs*/
147struct amd_iommu *amd_iommus[MAX_IOMMUS];
148int amd_iommus_present;
149
Joerg Roedel318afd42009-11-23 18:32:38 +0100150/* IOMMUs have a non-present cache? */
151bool amd_iommu_np_cache __read_mostly;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200152bool amd_iommu_iotlb_sup __read_mostly = true;
Joerg Roedel318afd42009-11-23 18:32:38 +0100153
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600154u32 amd_iommu_max_pasid __read_mostly = ~0;
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100155
Joerg Roedel400a28a2011-11-28 15:11:02 +0100156bool amd_iommu_v2_present __read_mostly;
Joerg Roedel4160cd92015-08-13 11:31:48 +0200157static bool amd_iommu_pc_present __read_mostly;
Joerg Roedel400a28a2011-11-28 15:11:02 +0100158
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100159bool amd_iommu_force_isolation __read_mostly;
160
Joerg Roedelb65233a2008-07-11 17:14:21 +0200161/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100162 * List of protection domains - used during resume
163 */
164LIST_HEAD(amd_iommu_pd_list);
165spinlock_t amd_iommu_pd_lock;
166
167/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200168 * Pointer to the device table which is shared by all AMD IOMMUs
169 * it is indexed by the PCI device id or the HT unit id and contains
170 * information about the domain the device belongs to as well as the
171 * page table root pointer.
172 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200173struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200174
175/*
176 * The alias table is a driver specific data structure which contains the
177 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
178 * More than one device can share the same requestor id.
179 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200180u16 *amd_iommu_alias_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200181
182/*
183 * The rlookup table is used to find the IOMMU which is responsible
184 * for a specific device. It is also indexed by the PCI device id.
185 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200186struct amd_iommu **amd_iommu_rlookup_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200187
188/*
Joerg Roedel0ea2c422012-06-15 18:05:20 +0200189 * This table is used to find the irq remapping table for a given device id
190 * quickly.
191 */
192struct irq_remap_table **irq_lookup_table;
193
194/*
Frank Arnolddf805ab2012-08-27 19:21:04 +0200195 * AMD IOMMU allows up to 2^16 different protection domains. This is a bitmap
Joerg Roedelb65233a2008-07-11 17:14:21 +0200196 * to know which ones are already in use.
197 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200198unsigned long *amd_iommu_pd_alloc_bitmap;
199
Joerg Roedelb65233a2008-07-11 17:14:21 +0200200static u32 dev_table_size; /* size of the device table */
201static u32 alias_table_size; /* size of the alias table */
202static u32 rlookup_table_size; /* size if the rlookup table */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200203
Joerg Roedel2c0ae172012-06-12 15:59:30 +0200204enum iommu_init_state {
205 IOMMU_START_STATE,
206 IOMMU_IVRS_DETECTED,
207 IOMMU_ACPI_FINISHED,
208 IOMMU_ENABLED,
209 IOMMU_PCI_INIT,
210 IOMMU_INTERRUPTS_EN,
211 IOMMU_DMA_OPS,
212 IOMMU_INITIALIZED,
213 IOMMU_NOT_FOUND,
214 IOMMU_INIT_ERROR,
215};
216
Joerg Roedel235dacb2013-04-09 17:53:14 +0200217/* Early ioapic and hpet maps from kernel command line */
218#define EARLY_MAP_SIZE 4
219static struct devid_map __initdata early_ioapic_map[EARLY_MAP_SIZE];
220static struct devid_map __initdata early_hpet_map[EARLY_MAP_SIZE];
221static int __initdata early_ioapic_map_size;
222static int __initdata early_hpet_map_size;
Joerg Roedeldfbb6d42013-04-09 19:06:18 +0200223static bool __initdata cmdline_maps;
Joerg Roedel235dacb2013-04-09 17:53:14 +0200224
Joerg Roedel2c0ae172012-06-12 15:59:30 +0200225static enum iommu_init_state init_state = IOMMU_START_STATE;
226
Gerard Snitselaarae295142012-03-16 11:38:22 -0700227static int amd_iommu_enable_interrupts(void);
Joerg Roedel2c0ae172012-06-12 15:59:30 +0200228static int __init iommu_go_to_state(enum iommu_init_state state);
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200229static void init_device_table_dma(void);
Joerg Roedel3d9761e2012-03-15 16:39:21 +0100230
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200231static inline void update_last_devid(u16 devid)
232{
233 if (devid > amd_iommu_last_bdf)
234 amd_iommu_last_bdf = devid;
235}
236
Joerg Roedelc5714842008-07-11 17:14:25 +0200237static inline unsigned long tbl_size(int entry_size)
238{
239 unsigned shift = PAGE_SHIFT +
Neil Turton421f9092009-05-14 14:00:35 +0100240 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
Joerg Roedelc5714842008-07-11 17:14:25 +0200241
242 return 1UL << shift;
243}
244
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400245/* Access to l1 and l2 indexed register spaces */
246
247static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address)
248{
249 u32 val;
250
251 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
252 pci_read_config_dword(iommu->dev, 0xfc, &val);
253 return val;
254}
255
256static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val)
257{
258 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31));
259 pci_write_config_dword(iommu->dev, 0xfc, val);
260 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
261}
262
263static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address)
264{
265 u32 val;
266
267 pci_write_config_dword(iommu->dev, 0xf0, address);
268 pci_read_config_dword(iommu->dev, 0xf4, &val);
269 return val;
270}
271
272static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val)
273{
274 pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8));
275 pci_write_config_dword(iommu->dev, 0xf4, val);
276}
277
Joerg Roedelb65233a2008-07-11 17:14:21 +0200278/****************************************************************************
279 *
280 * AMD IOMMU MMIO register space handling functions
281 *
282 * These functions are used to program the IOMMU device registers in
283 * MMIO space required for that driver.
284 *
285 ****************************************************************************/
286
287/*
288 * This function set the exclusion range in the IOMMU. DMA accesses to the
289 * exclusion range are passed through untranslated
290 */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200291static void iommu_set_exclusion_range(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200292{
293 u64 start = iommu->exclusion_start & PAGE_MASK;
294 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
295 u64 entry;
296
297 if (!iommu->exclusion_start)
298 return;
299
300 entry = start | MMIO_EXCL_ENABLE_MASK;
301 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
302 &entry, sizeof(entry));
303
304 entry = limit;
305 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
306 &entry, sizeof(entry));
307}
308
Joerg Roedelb65233a2008-07-11 17:14:21 +0200309/* Programs the physical address of the device table into the IOMMU hardware */
Jan Beulich6b7f0002012-03-08 08:58:13 +0000310static void iommu_set_device_table(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200311{
Andreas Herrmannf6098912008-10-16 16:27:36 +0200312 u64 entry;
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200313
314 BUG_ON(iommu->mmio_base == NULL);
315
316 entry = virt_to_phys(amd_iommu_dev_table);
317 entry |= (dev_table_size >> 12) - 1;
318 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
319 &entry, sizeof(entry));
320}
321
Joerg Roedelb65233a2008-07-11 17:14:21 +0200322/* Generic functions to enable/disable certain features of the IOMMU. */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200323static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200324{
325 u32 ctrl;
326
327 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
328 ctrl |= (1 << bit);
329 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
330}
331
Joerg Roedelca0207112009-10-28 18:02:26 +0100332static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200333{
334 u32 ctrl;
335
Joerg Roedel199d0d52008-09-17 16:45:59 +0200336 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200337 ctrl &= ~(1 << bit);
338 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
339}
340
Joerg Roedel1456e9d2011-12-22 14:51:53 +0100341static void iommu_set_inv_tlb_timeout(struct amd_iommu *iommu, int timeout)
342{
343 u32 ctrl;
344
345 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
346 ctrl &= ~CTRL_INV_TO_MASK;
347 ctrl |= (timeout << CONTROL_INV_TIMEOUT) & CTRL_INV_TO_MASK;
348 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
349}
350
Joerg Roedelb65233a2008-07-11 17:14:21 +0200351/* Function to enable the hardware */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200352static void iommu_enable(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200353{
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200354 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200355}
356
Joerg Roedel92ac4322009-05-19 19:06:27 +0200357static void iommu_disable(struct amd_iommu *iommu)
Joerg Roedel126c52b2008-09-09 16:47:35 +0200358{
Chris Wrighta8c485b2009-06-15 15:53:45 +0200359 /* Disable command buffer */
360 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
361
362 /* Disable event logging and event interrupts */
363 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
364 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
365
366 /* Disable IOMMU hardware itself */
Joerg Roedel92ac4322009-05-19 19:06:27 +0200367 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
Joerg Roedel126c52b2008-09-09 16:47:35 +0200368}
369
Joerg Roedelb65233a2008-07-11 17:14:21 +0200370/*
371 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
372 * the system has one.
373 */
Steven L Kinney30861dd2013-06-05 16:11:48 -0500374static u8 __iomem * __init iommu_map_mmio_space(u64 address, u64 end)
Joerg Roedel6c567472008-06-26 21:27:43 +0200375{
Steven L Kinney30861dd2013-06-05 16:11:48 -0500376 if (!request_mem_region(address, end, "amd_iommu")) {
377 pr_err("AMD-Vi: Can not reserve memory region %llx-%llx for mmio\n",
378 address, end);
Joerg Roedele82752d2010-05-28 14:26:48 +0200379 pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n");
Joerg Roedel6c567472008-06-26 21:27:43 +0200380 return NULL;
Joerg Roedele82752d2010-05-28 14:26:48 +0200381 }
Joerg Roedel6c567472008-06-26 21:27:43 +0200382
Steven L Kinney30861dd2013-06-05 16:11:48 -0500383 return (u8 __iomem *)ioremap_nocache(address, end);
Joerg Roedel6c567472008-06-26 21:27:43 +0200384}
385
386static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
387{
388 if (iommu->mmio_base)
389 iounmap(iommu->mmio_base);
Steven L Kinney30861dd2013-06-05 16:11:48 -0500390 release_mem_region(iommu->mmio_phys, iommu->mmio_phys_end);
Joerg Roedel6c567472008-06-26 21:27:43 +0200391}
392
Joerg Roedelb65233a2008-07-11 17:14:21 +0200393/****************************************************************************
394 *
395 * The functions below belong to the first pass of AMD IOMMU ACPI table
396 * parsing. In this pass we try to find out the highest device id this
397 * code has to handle. Upon this information the size of the shared data
398 * structures is determined later.
399 *
400 ****************************************************************************/
401
402/*
Joerg Roedelb514e552008-09-17 17:14:27 +0200403 * This function calculates the length of a given IVHD entry
404 */
405static inline int ivhd_entry_length(u8 *ivhd)
406{
407 return 0x04 << (*ivhd >> 6);
408}
409
410/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200411 * This function reads the last device id the IOMMU has to handle from the PCI
412 * capability header for this IOMMU
413 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200414static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
415{
416 u32 cap;
417
418 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Shuah Khan6f2729b2013-02-27 17:07:30 -0700419 update_last_devid(PCI_DEVID(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200420
421 return 0;
422}
423
Joerg Roedelb65233a2008-07-11 17:14:21 +0200424/*
425 * After reading the highest device id from the IOMMU PCI capability header
426 * this function looks if there is a higher device id defined in the ACPI table
427 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200428static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
429{
430 u8 *p = (void *)h, *end = (void *)h;
431 struct ivhd_entry *dev;
432
433 p += sizeof(*h);
434 end += h->length;
435
Shuah Khanc5081cd2013-02-27 17:07:19 -0700436 find_last_devid_on_pci(PCI_BUS_NUM(h->devid),
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200437 PCI_SLOT(h->devid),
438 PCI_FUNC(h->devid),
439 h->cap_ptr);
440
441 while (p < end) {
442 dev = (struct ivhd_entry *)p;
443 switch (dev->type) {
444 case IVHD_DEV_SELECT:
445 case IVHD_DEV_RANGE_END:
446 case IVHD_DEV_ALIAS:
447 case IVHD_DEV_EXT_SELECT:
Joerg Roedelb65233a2008-07-11 17:14:21 +0200448 /* all the above subfield types refer to device ids */
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200449 update_last_devid(dev->devid);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200450 break;
451 default:
452 break;
453 }
Joerg Roedelb514e552008-09-17 17:14:27 +0200454 p += ivhd_entry_length(p);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200455 }
456
457 WARN_ON(p != end);
458
459 return 0;
460}
461
Joerg Roedelb65233a2008-07-11 17:14:21 +0200462/*
463 * Iterate over all IVHD entries in the ACPI table and find the highest device
464 * id which we need to handle. This is the first of three functions which parse
465 * the ACPI table. So we check the checksum here.
466 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200467static int __init find_last_devid_acpi(struct acpi_table_header *table)
468{
469 int i;
470 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
471 struct ivhd_header *h;
472
473 /*
474 * Validate checksum here so we don't need to do it when
475 * we actually parse the table
476 */
477 for (i = 0; i < table->length; ++i)
478 checksum += p[i];
Joerg Roedel02f3b3f2012-06-11 17:45:25 +0200479 if (checksum != 0)
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200480 /* ACPI table corrupt */
Joerg Roedel02f3b3f2012-06-11 17:45:25 +0200481 return -ENODEV;
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200482
483 p += IVRS_HEADER_LENGTH;
484
485 end += table->length;
486 while (p < end) {
487 h = (struct ivhd_header *)p;
488 switch (h->type) {
489 case ACPI_IVHD_TYPE:
490 find_last_devid_from_ivhd(h);
491 break;
492 default:
493 break;
494 }
495 p += h->length;
496 }
497 WARN_ON(p != end);
498
499 return 0;
500}
501
Joerg Roedelb65233a2008-07-11 17:14:21 +0200502/****************************************************************************
503 *
Frank Arnolddf805ab2012-08-27 19:21:04 +0200504 * The following functions belong to the code path which parses the ACPI table
Joerg Roedelb65233a2008-07-11 17:14:21 +0200505 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
506 * data structures, initialize the device/alias/rlookup table and also
507 * basically initialize the hardware.
508 *
509 ****************************************************************************/
510
511/*
512 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
513 * write commands to that buffer later and the IOMMU will execute them
514 * asynchronously
515 */
Joerg Roedelf2c2db52015-10-20 17:33:42 +0200516static int __init alloc_command_buffer(struct amd_iommu *iommu)
Joerg Roedelb36ca912008-06-26 21:27:45 +0200517{
Joerg Roedelf2c2db52015-10-20 17:33:42 +0200518 iommu->cmd_buf = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
519 get_order(CMD_BUFFER_SIZE));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200520
Joerg Roedelf2c2db52015-10-20 17:33:42 +0200521 return iommu->cmd_buf ? 0 : -ENOMEM;
Joerg Roedel58492e12009-05-04 18:41:16 +0200522}
523
524/*
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200525 * This function resets the command buffer if the IOMMU stopped fetching
526 * commands from it.
527 */
528void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
529{
530 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
531
532 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
533 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
534
535 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
536}
537
538/*
Joerg Roedel58492e12009-05-04 18:41:16 +0200539 * This function writes the command buffer address to the hardware and
540 * enables it.
541 */
542static void iommu_enable_command_buffer(struct amd_iommu *iommu)
543{
544 u64 entry;
545
546 BUG_ON(iommu->cmd_buf == NULL);
547
548 entry = (u64)virt_to_phys(iommu->cmd_buf);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200549 entry |= MMIO_CMD_SIZE_512;
Joerg Roedel58492e12009-05-04 18:41:16 +0200550
Joerg Roedelb36ca912008-06-26 21:27:45 +0200551 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
Joerg Roedel58492e12009-05-04 18:41:16 +0200552 &entry, sizeof(entry));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200553
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200554 amd_iommu_reset_cmd_buffer(iommu);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200555}
556
557static void __init free_command_buffer(struct amd_iommu *iommu)
558{
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200559 free_pages((unsigned long)iommu->cmd_buf, get_order(CMD_BUFFER_SIZE));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200560}
561
Joerg Roedel335503e2008-09-05 14:29:07 +0200562/* allocates the memory where the IOMMU will log its events to */
Joerg Roedelf2c2db52015-10-20 17:33:42 +0200563static int __init alloc_event_buffer(struct amd_iommu *iommu)
Joerg Roedel335503e2008-09-05 14:29:07 +0200564{
Joerg Roedelf2c2db52015-10-20 17:33:42 +0200565 iommu->evt_buf = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
566 get_order(EVT_BUFFER_SIZE));
Joerg Roedel335503e2008-09-05 14:29:07 +0200567
Joerg Roedelf2c2db52015-10-20 17:33:42 +0200568 return iommu->evt_buf ? 0 : -ENOMEM;
Joerg Roedel58492e12009-05-04 18:41:16 +0200569}
570
571static void iommu_enable_event_buffer(struct amd_iommu *iommu)
572{
573 u64 entry;
574
575 BUG_ON(iommu->evt_buf == NULL);
576
Joerg Roedel335503e2008-09-05 14:29:07 +0200577 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
Joerg Roedel58492e12009-05-04 18:41:16 +0200578
Joerg Roedel335503e2008-09-05 14:29:07 +0200579 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
580 &entry, sizeof(entry));
581
Joerg Roedel090672072009-06-15 16:06:48 +0200582 /* set head and tail to zero manually */
583 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
584 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
585
Joerg Roedel58492e12009-05-04 18:41:16 +0200586 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
Joerg Roedel335503e2008-09-05 14:29:07 +0200587}
588
589static void __init free_event_buffer(struct amd_iommu *iommu)
590{
591 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
592}
593
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100594/* allocates the memory where the IOMMU will log its events to */
Joerg Roedelf2c2db52015-10-20 17:33:42 +0200595static int __init alloc_ppr_log(struct amd_iommu *iommu)
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100596{
Joerg Roedelf2c2db52015-10-20 17:33:42 +0200597 iommu->ppr_log = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
598 get_order(PPR_LOG_SIZE));
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100599
Joerg Roedelf2c2db52015-10-20 17:33:42 +0200600 return iommu->ppr_log ? 0 : -ENOMEM;
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100601}
602
603static void iommu_enable_ppr_log(struct amd_iommu *iommu)
604{
605 u64 entry;
606
607 if (iommu->ppr_log == NULL)
608 return;
609
610 entry = (u64)virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512;
611
612 memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET,
613 &entry, sizeof(entry));
614
615 /* set head and tail to zero manually */
616 writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
617 writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
618
619 iommu_feature_enable(iommu, CONTROL_PPFLOG_EN);
620 iommu_feature_enable(iommu, CONTROL_PPR_EN);
621}
622
623static void __init free_ppr_log(struct amd_iommu *iommu)
624{
625 if (iommu->ppr_log == NULL)
626 return;
627
628 free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE));
629}
630
Joerg Roedelcbc33a92011-11-25 11:41:31 +0100631static void iommu_enable_gt(struct amd_iommu *iommu)
632{
633 if (!iommu_feature(iommu, FEATURE_GT))
634 return;
635
636 iommu_feature_enable(iommu, CONTROL_GT_EN);
637}
638
Joerg Roedelb65233a2008-07-11 17:14:21 +0200639/* sets a specific bit in the device table entry. */
Joerg Roedel3566b772008-06-26 21:27:46 +0200640static void set_dev_entry_bit(u16 devid, u8 bit)
641{
Joerg Roedelee6c2862011-11-09 12:06:03 +0100642 int i = (bit >> 6) & 0x03;
643 int _bit = bit & 0x3f;
Joerg Roedel3566b772008-06-26 21:27:46 +0200644
Joerg Roedelee6c2862011-11-09 12:06:03 +0100645 amd_iommu_dev_table[devid].data[i] |= (1UL << _bit);
Joerg Roedel3566b772008-06-26 21:27:46 +0200646}
647
Joerg Roedelc5cca142009-10-09 18:31:20 +0200648static int get_dev_entry_bit(u16 devid, u8 bit)
649{
Joerg Roedelee6c2862011-11-09 12:06:03 +0100650 int i = (bit >> 6) & 0x03;
651 int _bit = bit & 0x3f;
Joerg Roedelc5cca142009-10-09 18:31:20 +0200652
Joerg Roedelee6c2862011-11-09 12:06:03 +0100653 return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit;
Joerg Roedelc5cca142009-10-09 18:31:20 +0200654}
655
656
657void amd_iommu_apply_erratum_63(u16 devid)
658{
659 int sysmgt;
660
661 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
662 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
663
664 if (sysmgt == 0x01)
665 set_dev_entry_bit(devid, DEV_ENTRY_IW);
666}
667
Joerg Roedel5ff47892008-07-14 20:11:18 +0200668/* Writes the specific IOMMU for a device into the rlookup table */
669static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
670{
671 amd_iommu_rlookup_table[devid] = iommu;
672}
673
Joerg Roedelb65233a2008-07-11 17:14:21 +0200674/*
675 * This function takes the device specific flags read from the ACPI
676 * table and sets up the device table entry with that information
677 */
Joerg Roedel5ff47892008-07-14 20:11:18 +0200678static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
679 u16 devid, u32 flags, u32 ext_flags)
Joerg Roedel3566b772008-06-26 21:27:46 +0200680{
681 if (flags & ACPI_DEVFLAG_INITPASS)
682 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
683 if (flags & ACPI_DEVFLAG_EXTINT)
684 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
685 if (flags & ACPI_DEVFLAG_NMI)
686 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
687 if (flags & ACPI_DEVFLAG_SYSMGT1)
688 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
689 if (flags & ACPI_DEVFLAG_SYSMGT2)
690 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
691 if (flags & ACPI_DEVFLAG_LINT0)
692 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
693 if (flags & ACPI_DEVFLAG_LINT1)
694 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
Joerg Roedel3566b772008-06-26 21:27:46 +0200695
Joerg Roedelc5cca142009-10-09 18:31:20 +0200696 amd_iommu_apply_erratum_63(devid);
697
Joerg Roedel5ff47892008-07-14 20:11:18 +0200698 set_iommu_for_device(iommu, devid);
Joerg Roedel3566b772008-06-26 21:27:46 +0200699}
700
Joerg Roedelc50e3242014-09-09 15:59:37 +0200701static int __init add_special_device(u8 type, u8 id, u16 *devid, bool cmd_line)
Joerg Roedel6efed632012-06-14 15:52:58 +0200702{
703 struct devid_map *entry;
704 struct list_head *list;
705
Joerg Roedel31cff672013-04-09 16:53:58 +0200706 if (type == IVHD_SPECIAL_IOAPIC)
707 list = &ioapic_map;
708 else if (type == IVHD_SPECIAL_HPET)
709 list = &hpet_map;
710 else
Joerg Roedel6efed632012-06-14 15:52:58 +0200711 return -EINVAL;
712
Joerg Roedel31cff672013-04-09 16:53:58 +0200713 list_for_each_entry(entry, list, list) {
714 if (!(entry->id == id && entry->cmd_line))
715 continue;
716
717 pr_info("AMD-Vi: Command-line override present for %s id %d - ignoring\n",
718 type == IVHD_SPECIAL_IOAPIC ? "IOAPIC" : "HPET", id);
719
Joerg Roedelc50e3242014-09-09 15:59:37 +0200720 *devid = entry->devid;
721
Joerg Roedel31cff672013-04-09 16:53:58 +0200722 return 0;
723 }
724
Joerg Roedel6efed632012-06-14 15:52:58 +0200725 entry = kzalloc(sizeof(*entry), GFP_KERNEL);
726 if (!entry)
727 return -ENOMEM;
728
Joerg Roedel31cff672013-04-09 16:53:58 +0200729 entry->id = id;
Joerg Roedelc50e3242014-09-09 15:59:37 +0200730 entry->devid = *devid;
Joerg Roedel31cff672013-04-09 16:53:58 +0200731 entry->cmd_line = cmd_line;
Joerg Roedel6efed632012-06-14 15:52:58 +0200732
733 list_add_tail(&entry->list, list);
734
735 return 0;
736}
737
Joerg Roedel235dacb2013-04-09 17:53:14 +0200738static int __init add_early_maps(void)
739{
740 int i, ret;
741
742 for (i = 0; i < early_ioapic_map_size; ++i) {
743 ret = add_special_device(IVHD_SPECIAL_IOAPIC,
744 early_ioapic_map[i].id,
Joerg Roedelc50e3242014-09-09 15:59:37 +0200745 &early_ioapic_map[i].devid,
Joerg Roedel235dacb2013-04-09 17:53:14 +0200746 early_ioapic_map[i].cmd_line);
747 if (ret)
748 return ret;
749 }
750
751 for (i = 0; i < early_hpet_map_size; ++i) {
752 ret = add_special_device(IVHD_SPECIAL_HPET,
753 early_hpet_map[i].id,
Joerg Roedelc50e3242014-09-09 15:59:37 +0200754 &early_hpet_map[i].devid,
Joerg Roedel235dacb2013-04-09 17:53:14 +0200755 early_hpet_map[i].cmd_line);
756 if (ret)
757 return ret;
758 }
759
760 return 0;
761}
762
Joerg Roedelb65233a2008-07-11 17:14:21 +0200763/*
Frank Arnolddf805ab2012-08-27 19:21:04 +0200764 * Reads the device exclusion range from ACPI and initializes the IOMMU with
Joerg Roedelb65233a2008-07-11 17:14:21 +0200765 * it
766 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200767static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
768{
769 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
770
771 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
772 return;
773
774 if (iommu) {
Joerg Roedelb65233a2008-07-11 17:14:21 +0200775 /*
776 * We only can configure exclusion ranges per IOMMU, not
777 * per device. But we can enable the exclusion range per
778 * device. This is done here
779 */
Su Friendy2c16c9f2014-05-07 13:54:52 +0800780 set_dev_entry_bit(devid, DEV_ENTRY_EX);
Joerg Roedel3566b772008-06-26 21:27:46 +0200781 iommu->exclusion_start = m->range_start;
782 iommu->exclusion_length = m->range_length;
783 }
784}
785
Joerg Roedelb65233a2008-07-11 17:14:21 +0200786/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200787 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
788 * initializes the hardware and our data structures with it.
789 */
Joerg Roedel6efed632012-06-14 15:52:58 +0200790static int __init init_iommu_from_acpi(struct amd_iommu *iommu,
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200791 struct ivhd_header *h)
792{
793 u8 *p = (u8 *)h;
794 u8 *end = p, flags = 0;
Joerg Roedel0de66d52011-06-06 16:04:02 +0200795 u16 devid = 0, devid_start = 0, devid_to = 0;
796 u32 dev_i, ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200797 bool alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200798 struct ivhd_entry *e;
Joerg Roedel235dacb2013-04-09 17:53:14 +0200799 int ret;
800
801
802 ret = add_early_maps();
803 if (ret)
804 return ret;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200805
806 /*
Joerg Roedele9bf5192010-09-20 14:33:07 +0200807 * First save the recommended feature enable bits from ACPI
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200808 */
Joerg Roedele9bf5192010-09-20 14:33:07 +0200809 iommu->acpi_flags = h->flags;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200810
811 /*
812 * Done. Now parse the device entries
813 */
814 p += sizeof(struct ivhd_header);
815 end += h->length;
816
Joerg Roedel42a698f2009-05-20 15:41:28 +0200817
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200818 while (p < end) {
819 e = (struct ivhd_entry *)p;
820 switch (e->type) {
821 case IVHD_DEV_ALL:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200822
823 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
824 " last device %02x:%02x.%x flags: %02x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700825 PCI_BUS_NUM(iommu->first_device),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200826 PCI_SLOT(iommu->first_device),
827 PCI_FUNC(iommu->first_device),
Shuah Khanc5081cd2013-02-27 17:07:19 -0700828 PCI_BUS_NUM(iommu->last_device),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200829 PCI_SLOT(iommu->last_device),
830 PCI_FUNC(iommu->last_device),
831 e->flags);
832
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200833 for (dev_i = iommu->first_device;
834 dev_i <= iommu->last_device; ++dev_i)
Joerg Roedel5ff47892008-07-14 20:11:18 +0200835 set_dev_entry_from_acpi(iommu, dev_i,
836 e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200837 break;
838 case IVHD_DEV_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200839
840 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
841 "flags: %02x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700842 PCI_BUS_NUM(e->devid),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200843 PCI_SLOT(e->devid),
844 PCI_FUNC(e->devid),
845 e->flags);
846
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200847 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200848 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200849 break;
850 case IVHD_DEV_SELECT_RANGE_START:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200851
852 DUMP_printk(" DEV_SELECT_RANGE_START\t "
853 "devid: %02x:%02x.%x flags: %02x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700854 PCI_BUS_NUM(e->devid),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200855 PCI_SLOT(e->devid),
856 PCI_FUNC(e->devid),
857 e->flags);
858
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200859 devid_start = e->devid;
860 flags = e->flags;
861 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200862 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200863 break;
864 case IVHD_DEV_ALIAS:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200865
866 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
867 "flags: %02x devid_to: %02x:%02x.%x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700868 PCI_BUS_NUM(e->devid),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200869 PCI_SLOT(e->devid),
870 PCI_FUNC(e->devid),
871 e->flags,
Shuah Khanc5081cd2013-02-27 17:07:19 -0700872 PCI_BUS_NUM(e->ext >> 8),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200873 PCI_SLOT(e->ext >> 8),
874 PCI_FUNC(e->ext >> 8));
875
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200876 devid = e->devid;
877 devid_to = e->ext >> 8;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200878 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
Neil Turton7455aab2009-05-14 14:08:11 +0100879 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200880 amd_iommu_alias_table[devid] = devid_to;
881 break;
882 case IVHD_DEV_ALIAS_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200883
884 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
885 "devid: %02x:%02x.%x flags: %02x "
886 "devid_to: %02x:%02x.%x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700887 PCI_BUS_NUM(e->devid),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200888 PCI_SLOT(e->devid),
889 PCI_FUNC(e->devid),
890 e->flags,
Shuah Khanc5081cd2013-02-27 17:07:19 -0700891 PCI_BUS_NUM(e->ext >> 8),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200892 PCI_SLOT(e->ext >> 8),
893 PCI_FUNC(e->ext >> 8));
894
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200895 devid_start = e->devid;
896 flags = e->flags;
897 devid_to = e->ext >> 8;
898 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200899 alias = true;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200900 break;
901 case IVHD_DEV_EXT_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200902
903 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
904 "flags: %02x ext: %08x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700905 PCI_BUS_NUM(e->devid),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200906 PCI_SLOT(e->devid),
907 PCI_FUNC(e->devid),
908 e->flags, e->ext);
909
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200910 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200911 set_dev_entry_from_acpi(iommu, devid, e->flags,
912 e->ext);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200913 break;
914 case IVHD_DEV_EXT_SELECT_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200915
916 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
917 "%02x:%02x.%x flags: %02x ext: %08x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700918 PCI_BUS_NUM(e->devid),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200919 PCI_SLOT(e->devid),
920 PCI_FUNC(e->devid),
921 e->flags, e->ext);
922
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200923 devid_start = e->devid;
924 flags = e->flags;
925 ext_flags = e->ext;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200926 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200927 break;
928 case IVHD_DEV_RANGE_END:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200929
930 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700931 PCI_BUS_NUM(e->devid),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200932 PCI_SLOT(e->devid),
933 PCI_FUNC(e->devid));
934
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200935 devid = e->devid;
936 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200937 if (alias) {
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200938 amd_iommu_alias_table[dev_i] = devid_to;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200939 set_dev_entry_from_acpi(iommu,
940 devid_to, flags, ext_flags);
941 }
942 set_dev_entry_from_acpi(iommu, dev_i,
943 flags, ext_flags);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200944 }
945 break;
Joerg Roedel6efed632012-06-14 15:52:58 +0200946 case IVHD_DEV_SPECIAL: {
947 u8 handle, type;
948 const char *var;
949 u16 devid;
950 int ret;
951
952 handle = e->ext & 0xff;
953 devid = (e->ext >> 8) & 0xffff;
954 type = (e->ext >> 24) & 0xff;
955
956 if (type == IVHD_SPECIAL_IOAPIC)
957 var = "IOAPIC";
958 else if (type == IVHD_SPECIAL_HPET)
959 var = "HPET";
960 else
961 var = "UNKNOWN";
962
963 DUMP_printk(" DEV_SPECIAL(%s[%d])\t\tdevid: %02x:%02x.%x\n",
964 var, (int)handle,
Shuah Khanc5081cd2013-02-27 17:07:19 -0700965 PCI_BUS_NUM(devid),
Joerg Roedel6efed632012-06-14 15:52:58 +0200966 PCI_SLOT(devid),
967 PCI_FUNC(devid));
968
Joerg Roedelc50e3242014-09-09 15:59:37 +0200969 ret = add_special_device(type, handle, &devid, false);
Joerg Roedel6efed632012-06-14 15:52:58 +0200970 if (ret)
971 return ret;
Joerg Roedelc50e3242014-09-09 15:59:37 +0200972
973 /*
974 * add_special_device might update the devid in case a
975 * command-line override is present. So call
976 * set_dev_entry_from_acpi after add_special_device.
977 */
978 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
979
Joerg Roedel6efed632012-06-14 15:52:58 +0200980 break;
981 }
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200982 default:
983 break;
984 }
985
Joerg Roedelb514e552008-09-17 17:14:27 +0200986 p += ivhd_entry_length(p);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200987 }
Joerg Roedel6efed632012-06-14 15:52:58 +0200988
989 return 0;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200990}
991
Joerg Roedelb65233a2008-07-11 17:14:21 +0200992/* Initializes the device->iommu mapping for the driver */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200993static int __init init_iommu_devices(struct amd_iommu *iommu)
994{
Joerg Roedel0de66d52011-06-06 16:04:02 +0200995 u32 i;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200996
997 for (i = iommu->first_device; i <= iommu->last_device; ++i)
998 set_iommu_for_device(iommu, i);
999
1000 return 0;
1001}
1002
Joerg Roedele47d4022008-06-26 21:27:48 +02001003static void __init free_iommu_one(struct amd_iommu *iommu)
1004{
1005 free_command_buffer(iommu);
Joerg Roedel335503e2008-09-05 14:29:07 +02001006 free_event_buffer(iommu);
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001007 free_ppr_log(iommu);
Joerg Roedele47d4022008-06-26 21:27:48 +02001008 iommu_unmap_mmio_space(iommu);
1009}
1010
1011static void __init free_iommu_all(void)
1012{
1013 struct amd_iommu *iommu, *next;
1014
Joerg Roedel3bd22172009-05-04 15:06:20 +02001015 for_each_iommu_safe(iommu, next) {
Joerg Roedele47d4022008-06-26 21:27:48 +02001016 list_del(&iommu->list);
1017 free_iommu_one(iommu);
1018 kfree(iommu);
1019 }
1020}
1021
Joerg Roedelb65233a2008-07-11 17:14:21 +02001022/*
Suravee Suthikulpanit318fe782013-01-24 13:17:53 -06001023 * Family15h Model 10h-1fh erratum 746 (IOMMU Logging May Stall Translations)
1024 * Workaround:
1025 * BIOS should disable L2B micellaneous clock gating by setting
1026 * L2_L2B_CK_GATE_CONTROL[CKGateL2BMiscDisable](D0F2xF4_x90[2]) = 1b
1027 */
Nikola Pajkovskye2f1a3b2013-02-26 16:12:05 +01001028static void amd_iommu_erratum_746_workaround(struct amd_iommu *iommu)
Suravee Suthikulpanit318fe782013-01-24 13:17:53 -06001029{
1030 u32 value;
1031
1032 if ((boot_cpu_data.x86 != 0x15) ||
1033 (boot_cpu_data.x86_model < 0x10) ||
1034 (boot_cpu_data.x86_model > 0x1f))
1035 return;
1036
1037 pci_write_config_dword(iommu->dev, 0xf0, 0x90);
1038 pci_read_config_dword(iommu->dev, 0xf4, &value);
1039
1040 if (value & BIT(2))
1041 return;
1042
1043 /* Select NB indirect register 0x90 and enable writing */
1044 pci_write_config_dword(iommu->dev, 0xf0, 0x90 | (1 << 8));
1045
1046 pci_write_config_dword(iommu->dev, 0xf4, value | 0x4);
1047 pr_info("AMD-Vi: Applying erratum 746 workaround for IOMMU at %s\n",
1048 dev_name(&iommu->dev->dev));
1049
1050 /* Clear the enable writing bit */
1051 pci_write_config_dword(iommu->dev, 0xf0, 0x90);
1052}
1053
1054/*
Joerg Roedelb65233a2008-07-11 17:14:21 +02001055 * This function clues the initialization function for one IOMMU
1056 * together and also allocates the command buffer and programs the
1057 * hardware. It does NOT enable the IOMMU. This is done afterwards.
1058 */
Joerg Roedele47d4022008-06-26 21:27:48 +02001059static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
1060{
Joerg Roedel6efed632012-06-14 15:52:58 +02001061 int ret;
1062
Joerg Roedele47d4022008-06-26 21:27:48 +02001063 spin_lock_init(&iommu->lock);
Joerg Roedelbb527772009-11-20 14:31:51 +01001064
1065 /* Add IOMMU to internal data structures */
Joerg Roedele47d4022008-06-26 21:27:48 +02001066 list_add_tail(&iommu->list, &amd_iommu_list);
Joerg Roedelbb527772009-11-20 14:31:51 +01001067 iommu->index = amd_iommus_present++;
1068
1069 if (unlikely(iommu->index >= MAX_IOMMUS)) {
1070 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
1071 return -ENOSYS;
1072 }
1073
1074 /* Index is fine - add IOMMU to the array */
1075 amd_iommus[iommu->index] = iommu;
Joerg Roedele47d4022008-06-26 21:27:48 +02001076
1077 /*
1078 * Copy data from ACPI table entry to the iommu struct
1079 */
Joerg Roedel23c742d2012-06-12 11:47:34 +02001080 iommu->devid = h->devid;
Joerg Roedele47d4022008-06-26 21:27:48 +02001081 iommu->cap_ptr = h->cap_ptr;
Joerg Roedelee893c22008-09-08 14:48:04 +02001082 iommu->pci_seg = h->pci_seg;
Joerg Roedele47d4022008-06-26 21:27:48 +02001083 iommu->mmio_phys = h->mmio_phys;
Steven L Kinney30861dd2013-06-05 16:11:48 -05001084
1085 /* Check if IVHD EFR contains proper max banks/counters */
1086 if ((h->efr != 0) &&
1087 ((h->efr & (0xF << 13)) != 0) &&
1088 ((h->efr & (0x3F << 17)) != 0)) {
1089 iommu->mmio_phys_end = MMIO_REG_END_OFFSET;
1090 } else {
1091 iommu->mmio_phys_end = MMIO_CNTR_CONF_OFFSET;
1092 }
1093
1094 iommu->mmio_base = iommu_map_mmio_space(iommu->mmio_phys,
1095 iommu->mmio_phys_end);
Joerg Roedele47d4022008-06-26 21:27:48 +02001096 if (!iommu->mmio_base)
1097 return -ENOMEM;
1098
Joerg Roedelf2c2db52015-10-20 17:33:42 +02001099 if (alloc_command_buffer(iommu))
Joerg Roedele47d4022008-06-26 21:27:48 +02001100 return -ENOMEM;
1101
Joerg Roedelf2c2db52015-10-20 17:33:42 +02001102 if (alloc_event_buffer(iommu))
Joerg Roedel335503e2008-09-05 14:29:07 +02001103 return -ENOMEM;
1104
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001105 iommu->int_enabled = false;
1106
Joerg Roedel6efed632012-06-14 15:52:58 +02001107 ret = init_iommu_from_acpi(iommu, h);
1108 if (ret)
1109 return ret;
Joerg Roedelf6fec002012-06-21 16:51:25 +02001110
Jiang Liu7c71d302015-04-13 14:11:33 +08001111 ret = amd_iommu_create_irq_domain(iommu);
1112 if (ret)
1113 return ret;
1114
Joerg Roedelf6fec002012-06-21 16:51:25 +02001115 /*
1116 * Make sure IOMMU is not considered to translate itself. The IVRS
1117 * table tells us so, but this is a lie!
1118 */
1119 amd_iommu_rlookup_table[iommu->devid] = NULL;
1120
Joerg Roedele47d4022008-06-26 21:27:48 +02001121 init_iommu_devices(iommu);
1122
Joerg Roedel23c742d2012-06-12 11:47:34 +02001123 return 0;
Joerg Roedele47d4022008-06-26 21:27:48 +02001124}
1125
Joerg Roedelb65233a2008-07-11 17:14:21 +02001126/*
1127 * Iterates over all IOMMU entries in the ACPI table, allocates the
1128 * IOMMU structure and initializes it with init_iommu_one()
1129 */
Joerg Roedele47d4022008-06-26 21:27:48 +02001130static int __init init_iommu_all(struct acpi_table_header *table)
1131{
1132 u8 *p = (u8 *)table, *end = (u8 *)table;
1133 struct ivhd_header *h;
1134 struct amd_iommu *iommu;
1135 int ret;
1136
Joerg Roedele47d4022008-06-26 21:27:48 +02001137 end += table->length;
1138 p += IVRS_HEADER_LENGTH;
1139
1140 while (p < end) {
1141 h = (struct ivhd_header *)p;
1142 switch (*p) {
1143 case ACPI_IVHD_TYPE:
Joerg Roedel9c720412009-05-20 13:53:57 +02001144
Joerg Roedelae908c22009-09-01 16:52:16 +02001145 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
Joerg Roedel9c720412009-05-20 13:53:57 +02001146 "seg: %d flags: %01x info %04x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -07001147 PCI_BUS_NUM(h->devid), PCI_SLOT(h->devid),
Joerg Roedel9c720412009-05-20 13:53:57 +02001148 PCI_FUNC(h->devid), h->cap_ptr,
1149 h->pci_seg, h->flags, h->info);
1150 DUMP_printk(" mmio-addr: %016llx\n",
1151 h->mmio_phys);
1152
Joerg Roedele47d4022008-06-26 21:27:48 +02001153 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001154 if (iommu == NULL)
1155 return -ENOMEM;
Joerg Roedel3551a702010-03-01 13:52:19 +01001156
Joerg Roedele47d4022008-06-26 21:27:48 +02001157 ret = init_iommu_one(iommu, h);
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001158 if (ret)
1159 return ret;
Joerg Roedele47d4022008-06-26 21:27:48 +02001160 break;
1161 default:
1162 break;
1163 }
1164 p += h->length;
1165
1166 }
1167 WARN_ON(p != end);
1168
1169 return 0;
1170}
1171
Steven L Kinney30861dd2013-06-05 16:11:48 -05001172
1173static void init_iommu_perf_ctr(struct amd_iommu *iommu)
1174{
1175 u64 val = 0xabcd, val2 = 0;
1176
1177 if (!iommu_feature(iommu, FEATURE_PC))
1178 return;
1179
1180 amd_iommu_pc_present = true;
1181
1182 /* Check if the performance counters can be written to */
1183 if ((0 != amd_iommu_pc_get_set_reg_val(0, 0, 0, 0, &val, true)) ||
1184 (0 != amd_iommu_pc_get_set_reg_val(0, 0, 0, 0, &val2, false)) ||
1185 (val != val2)) {
1186 pr_err("AMD-Vi: Unable to write to IOMMU perf counter.\n");
1187 amd_iommu_pc_present = false;
1188 return;
1189 }
1190
1191 pr_info("AMD-Vi: IOMMU performance counters supported\n");
1192
1193 val = readl(iommu->mmio_base + MMIO_CNTR_CONF_OFFSET);
1194 iommu->max_banks = (u8) ((val >> 12) & 0x3f);
1195 iommu->max_counters = (u8) ((val >> 7) & 0xf);
1196}
1197
Alex Williamson066f2e92014-06-12 16:12:37 -06001198static ssize_t amd_iommu_show_cap(struct device *dev,
1199 struct device_attribute *attr,
1200 char *buf)
1201{
1202 struct amd_iommu *iommu = dev_get_drvdata(dev);
1203 return sprintf(buf, "%x\n", iommu->cap);
1204}
1205static DEVICE_ATTR(cap, S_IRUGO, amd_iommu_show_cap, NULL);
1206
1207static ssize_t amd_iommu_show_features(struct device *dev,
1208 struct device_attribute *attr,
1209 char *buf)
1210{
1211 struct amd_iommu *iommu = dev_get_drvdata(dev);
1212 return sprintf(buf, "%llx\n", iommu->features);
1213}
1214static DEVICE_ATTR(features, S_IRUGO, amd_iommu_show_features, NULL);
1215
1216static struct attribute *amd_iommu_attrs[] = {
1217 &dev_attr_cap.attr,
1218 &dev_attr_features.attr,
1219 NULL,
1220};
1221
1222static struct attribute_group amd_iommu_group = {
1223 .name = "amd-iommu",
1224 .attrs = amd_iommu_attrs,
1225};
1226
1227static const struct attribute_group *amd_iommu_groups[] = {
1228 &amd_iommu_group,
1229 NULL,
1230};
Steven L Kinney30861dd2013-06-05 16:11:48 -05001231
Joerg Roedel23c742d2012-06-12 11:47:34 +02001232static int iommu_init_pci(struct amd_iommu *iommu)
1233{
1234 int cap_ptr = iommu->cap_ptr;
1235 u32 range, misc, low, high;
1236
Shuah Khanc5081cd2013-02-27 17:07:19 -07001237 iommu->dev = pci_get_bus_and_slot(PCI_BUS_NUM(iommu->devid),
Joerg Roedel23c742d2012-06-12 11:47:34 +02001238 iommu->devid & 0xff);
1239 if (!iommu->dev)
1240 return -ENODEV;
1241
1242 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
1243 &iommu->cap);
1244 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
1245 &range);
1246 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
1247 &misc);
1248
Shuah Khan6f2729b2013-02-27 17:07:30 -07001249 iommu->first_device = PCI_DEVID(MMIO_GET_BUS(range),
Joerg Roedel23c742d2012-06-12 11:47:34 +02001250 MMIO_GET_FD(range));
Shuah Khan6f2729b2013-02-27 17:07:30 -07001251 iommu->last_device = PCI_DEVID(MMIO_GET_BUS(range),
Joerg Roedel23c742d2012-06-12 11:47:34 +02001252 MMIO_GET_LD(range));
1253
1254 if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB)))
1255 amd_iommu_iotlb_sup = false;
1256
1257 /* read extended feature bits */
1258 low = readl(iommu->mmio_base + MMIO_EXT_FEATURES);
1259 high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4);
1260
1261 iommu->features = ((u64)high << 32) | low;
1262
1263 if (iommu_feature(iommu, FEATURE_GT)) {
1264 int glxval;
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001265 u32 max_pasid;
1266 u64 pasmax;
Joerg Roedel23c742d2012-06-12 11:47:34 +02001267
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001268 pasmax = iommu->features & FEATURE_PASID_MASK;
1269 pasmax >>= FEATURE_PASID_SHIFT;
1270 max_pasid = (1 << (pasmax + 1)) - 1;
Joerg Roedel23c742d2012-06-12 11:47:34 +02001271
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001272 amd_iommu_max_pasid = min(amd_iommu_max_pasid, max_pasid);
1273
1274 BUG_ON(amd_iommu_max_pasid & ~PASID_MASK);
Joerg Roedel23c742d2012-06-12 11:47:34 +02001275
1276 glxval = iommu->features & FEATURE_GLXVAL_MASK;
1277 glxval >>= FEATURE_GLXVAL_SHIFT;
1278
1279 if (amd_iommu_max_glx_val == -1)
1280 amd_iommu_max_glx_val = glxval;
1281 else
1282 amd_iommu_max_glx_val = min(amd_iommu_max_glx_val, glxval);
1283 }
1284
1285 if (iommu_feature(iommu, FEATURE_GT) &&
1286 iommu_feature(iommu, FEATURE_PPR)) {
1287 iommu->is_iommu_v2 = true;
1288 amd_iommu_v2_present = true;
1289 }
1290
Joerg Roedelf2c2db52015-10-20 17:33:42 +02001291 if (iommu_feature(iommu, FEATURE_PPR) && alloc_ppr_log(iommu))
1292 return -ENOMEM;
Joerg Roedel23c742d2012-06-12 11:47:34 +02001293
1294 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
1295 amd_iommu_np_cache = true;
1296
Steven L Kinney30861dd2013-06-05 16:11:48 -05001297 init_iommu_perf_ctr(iommu);
1298
Joerg Roedel23c742d2012-06-12 11:47:34 +02001299 if (is_rd890_iommu(iommu->dev)) {
1300 int i, j;
1301
1302 iommu->root_pdev = pci_get_bus_and_slot(iommu->dev->bus->number,
1303 PCI_DEVFN(0, 0));
1304
1305 /*
1306 * Some rd890 systems may not be fully reconfigured by the
1307 * BIOS, so it's necessary for us to store this information so
1308 * it can be reprogrammed on resume
1309 */
1310 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4,
1311 &iommu->stored_addr_lo);
1312 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8,
1313 &iommu->stored_addr_hi);
1314
1315 /* Low bit locks writes to configuration space */
1316 iommu->stored_addr_lo &= ~1;
1317
1318 for (i = 0; i < 6; i++)
1319 for (j = 0; j < 0x12; j++)
1320 iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j);
1321
1322 for (i = 0; i < 0x83; i++)
1323 iommu->stored_l2[i] = iommu_read_l2(iommu, i);
1324 }
1325
Suravee Suthikulpanit318fe782013-01-24 13:17:53 -06001326 amd_iommu_erratum_746_workaround(iommu);
1327
Alex Williamson066f2e92014-06-12 16:12:37 -06001328 iommu->iommu_dev = iommu_device_create(&iommu->dev->dev, iommu,
1329 amd_iommu_groups, "ivhd%d",
1330 iommu->index);
1331
Joerg Roedel23c742d2012-06-12 11:47:34 +02001332 return pci_enable_device(iommu->dev);
1333}
1334
Joerg Roedel4d121c32012-06-14 12:21:55 +02001335static void print_iommu_info(void)
1336{
1337 static const char * const feat_str[] = {
1338 "PreF", "PPR", "X2APIC", "NX", "GT", "[5]",
1339 "IA", "GA", "HE", "PC"
1340 };
1341 struct amd_iommu *iommu;
1342
1343 for_each_iommu(iommu) {
1344 int i;
1345
1346 pr_info("AMD-Vi: Found IOMMU at %s cap 0x%hx\n",
1347 dev_name(&iommu->dev->dev), iommu->cap_ptr);
1348
1349 if (iommu->cap & (1 << IOMMU_CAP_EFR)) {
1350 pr_info("AMD-Vi: Extended features: ");
Joerg Roedel2bd5ed02012-08-10 11:34:08 +02001351 for (i = 0; i < ARRAY_SIZE(feat_str); ++i) {
Joerg Roedel4d121c32012-06-14 12:21:55 +02001352 if (iommu_feature(iommu, (1ULL << i)))
1353 pr_cont(" %s", feat_str[i]);
1354 }
Steven L Kinney30861dd2013-06-05 16:11:48 -05001355 pr_cont("\n");
Borislav Petkov500c25e2012-09-28 16:22:26 +02001356 }
Joerg Roedel4d121c32012-06-14 12:21:55 +02001357 }
Joerg Roedelebe60bb2012-07-02 18:36:03 +02001358 if (irq_remapping_enabled)
1359 pr_info("AMD-Vi: Interrupt remapping enabled\n");
Joerg Roedel4d121c32012-06-14 12:21:55 +02001360}
1361
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001362static int __init amd_iommu_init_pci(void)
Joerg Roedel23c742d2012-06-12 11:47:34 +02001363{
1364 struct amd_iommu *iommu;
1365 int ret = 0;
1366
1367 for_each_iommu(iommu) {
1368 ret = iommu_init_pci(iommu);
1369 if (ret)
1370 break;
1371 }
1372
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02001373 init_device_table_dma();
Joerg Roedel23c742d2012-06-12 11:47:34 +02001374
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02001375 for_each_iommu(iommu)
1376 iommu_flush_all_caches(iommu);
1377
Joerg Roedel3a18404c2015-05-28 18:41:45 +02001378 ret = amd_iommu_init_api();
Joerg Roedel23c742d2012-06-12 11:47:34 +02001379
Joerg Roedel3a18404c2015-05-28 18:41:45 +02001380 if (!ret)
1381 print_iommu_info();
Joerg Roedel4d121c32012-06-14 12:21:55 +02001382
Joerg Roedel23c742d2012-06-12 11:47:34 +02001383 return ret;
1384}
1385
Joerg Roedelb65233a2008-07-11 17:14:21 +02001386/****************************************************************************
1387 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001388 * The following functions initialize the MSI interrupts for all IOMMUs
Frank Arnolddf805ab2012-08-27 19:21:04 +02001389 * in the system. It's a bit challenging because there could be multiple
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001390 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
1391 * pci_dev.
1392 *
1393 ****************************************************************************/
1394
Joerg Roedel9f800de2009-11-23 12:45:25 +01001395static int iommu_setup_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001396{
1397 int r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001398
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001399 r = pci_enable_msi(iommu->dev);
1400 if (r)
1401 return r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001402
Joerg Roedel72fe00f2011-05-10 10:50:42 +02001403 r = request_threaded_irq(iommu->dev->irq,
1404 amd_iommu_int_handler,
1405 amd_iommu_int_thread,
1406 0, "AMD-Vi",
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -05001407 iommu);
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001408
1409 if (r) {
1410 pci_disable_msi(iommu->dev);
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001411 return r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001412 }
1413
Joerg Roedelfab6afa2009-05-04 18:46:34 +02001414 iommu->int_enabled = true;
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001415
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001416 return 0;
1417}
1418
Joerg Roedel05f92db2009-05-12 09:52:46 +02001419static int iommu_init_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001420{
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001421 int ret;
1422
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001423 if (iommu->int_enabled)
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001424 goto enable_faults;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001425
Yijing Wang82fcfc62013-08-08 21:12:36 +08001426 if (iommu->dev->msi_cap)
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001427 ret = iommu_setup_msi(iommu);
1428 else
1429 ret = -ENODEV;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001430
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001431 if (ret)
1432 return ret;
1433
1434enable_faults:
1435 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
1436
1437 if (iommu->ppr_log != NULL)
1438 iommu_feature_enable(iommu, CONTROL_PPFINT_EN);
1439
1440 return 0;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001441}
1442
1443/****************************************************************************
1444 *
Joerg Roedelb65233a2008-07-11 17:14:21 +02001445 * The next functions belong to the third pass of parsing the ACPI
1446 * table. In this last pass the memory mapping requirements are
Frank Arnolddf805ab2012-08-27 19:21:04 +02001447 * gathered (like exclusion and unity mapping ranges).
Joerg Roedelb65233a2008-07-11 17:14:21 +02001448 *
1449 ****************************************************************************/
1450
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001451static void __init free_unity_maps(void)
1452{
1453 struct unity_map_entry *entry, *next;
1454
1455 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
1456 list_del(&entry->list);
1457 kfree(entry);
1458 }
1459}
1460
Joerg Roedelb65233a2008-07-11 17:14:21 +02001461/* called when we find an exclusion range definition in ACPI */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001462static int __init init_exclusion_range(struct ivmd_header *m)
1463{
1464 int i;
1465
1466 switch (m->type) {
1467 case ACPI_IVMD_TYPE:
1468 set_device_exclusion_range(m->devid, m);
1469 break;
1470 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001471 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001472 set_device_exclusion_range(i, m);
1473 break;
1474 case ACPI_IVMD_TYPE_RANGE:
1475 for (i = m->devid; i <= m->aux; ++i)
1476 set_device_exclusion_range(i, m);
1477 break;
1478 default:
1479 break;
1480 }
1481
1482 return 0;
1483}
1484
Joerg Roedelb65233a2008-07-11 17:14:21 +02001485/* called for unity map ACPI definition */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001486static int __init init_unity_map_range(struct ivmd_header *m)
1487{
Joerg Roedel98f1ad22012-07-06 13:28:37 +02001488 struct unity_map_entry *e = NULL;
Joerg Roedel02acc432009-05-20 16:24:21 +02001489 char *s;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001490
1491 e = kzalloc(sizeof(*e), GFP_KERNEL);
1492 if (e == NULL)
1493 return -ENOMEM;
1494
1495 switch (m->type) {
1496 default:
Joerg Roedel0bc252f2009-05-22 12:48:05 +02001497 kfree(e);
1498 return 0;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001499 case ACPI_IVMD_TYPE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001500 s = "IVMD_TYPEi\t\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001501 e->devid_start = e->devid_end = m->devid;
1502 break;
1503 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel02acc432009-05-20 16:24:21 +02001504 s = "IVMD_TYPE_ALL\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001505 e->devid_start = 0;
1506 e->devid_end = amd_iommu_last_bdf;
1507 break;
1508 case ACPI_IVMD_TYPE_RANGE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001509 s = "IVMD_TYPE_RANGE\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001510 e->devid_start = m->devid;
1511 e->devid_end = m->aux;
1512 break;
1513 }
1514 e->address_start = PAGE_ALIGN(m->range_start);
1515 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1516 e->prot = m->flags >> 1;
1517
Joerg Roedel02acc432009-05-20 16:24:21 +02001518 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1519 " range_start: %016llx range_end: %016llx flags: %x\n", s,
Shuah Khanc5081cd2013-02-27 17:07:19 -07001520 PCI_BUS_NUM(e->devid_start), PCI_SLOT(e->devid_start),
1521 PCI_FUNC(e->devid_start), PCI_BUS_NUM(e->devid_end),
Joerg Roedel02acc432009-05-20 16:24:21 +02001522 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1523 e->address_start, e->address_end, m->flags);
1524
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001525 list_add_tail(&e->list, &amd_iommu_unity_map);
1526
1527 return 0;
1528}
1529
Joerg Roedelb65233a2008-07-11 17:14:21 +02001530/* iterates over all memory definitions we find in the ACPI table */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001531static int __init init_memory_definitions(struct acpi_table_header *table)
1532{
1533 u8 *p = (u8 *)table, *end = (u8 *)table;
1534 struct ivmd_header *m;
1535
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001536 end += table->length;
1537 p += IVRS_HEADER_LENGTH;
1538
1539 while (p < end) {
1540 m = (struct ivmd_header *)p;
1541 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1542 init_exclusion_range(m);
1543 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1544 init_unity_map_range(m);
1545
1546 p += m->length;
1547 }
1548
1549 return 0;
1550}
1551
Joerg Roedelb65233a2008-07-11 17:14:21 +02001552/*
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001553 * Init the device table to not allow DMA access for devices and
1554 * suppress all page faults
1555 */
Joerg Roedel33f28c52012-06-15 18:03:31 +02001556static void init_device_table_dma(void)
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001557{
Joerg Roedel0de66d52011-06-06 16:04:02 +02001558 u32 devid;
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001559
1560 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1561 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1562 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001563 }
1564}
1565
Joerg Roedeld04e0ba2012-07-02 16:02:20 +02001566static void __init uninit_device_table_dma(void)
1567{
1568 u32 devid;
1569
1570 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1571 amd_iommu_dev_table[devid].data[0] = 0ULL;
1572 amd_iommu_dev_table[devid].data[1] = 0ULL;
1573 }
1574}
1575
Joerg Roedel33f28c52012-06-15 18:03:31 +02001576static void init_device_table(void)
1577{
1578 u32 devid;
1579
1580 if (!amd_iommu_irq_remap)
1581 return;
1582
1583 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
1584 set_dev_entry_bit(devid, DEV_ENTRY_IRQ_TBL_EN);
1585}
1586
Joerg Roedele9bf5192010-09-20 14:33:07 +02001587static void iommu_init_flags(struct amd_iommu *iommu)
1588{
1589 iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ?
1590 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
1591 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
1592
1593 iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ?
1594 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
1595 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
1596
1597 iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
1598 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
1599 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
1600
1601 iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ?
1602 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
1603 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
1604
1605 /*
1606 * make IOMMU memory accesses cache coherent
1607 */
1608 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
Joerg Roedel1456e9d2011-12-22 14:51:53 +01001609
1610 /* Set IOTLB invalidation timeout to 1s */
1611 iommu_set_inv_tlb_timeout(iommu, CTRL_INV_TO_1S);
Joerg Roedele9bf5192010-09-20 14:33:07 +02001612}
1613
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001614static void iommu_apply_resume_quirks(struct amd_iommu *iommu)
Joerg Roedel4c894f42010-09-23 15:15:19 +02001615{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001616 int i, j;
1617 u32 ioc_feature_control;
Joerg Roedelc1bf94e2012-05-31 17:38:11 +02001618 struct pci_dev *pdev = iommu->root_pdev;
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001619
1620 /* RD890 BIOSes may not have completely reconfigured the iommu */
Joerg Roedelc1bf94e2012-05-31 17:38:11 +02001621 if (!is_rd890_iommu(iommu->dev) || !pdev)
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001622 return;
1623
1624 /*
1625 * First, we need to ensure that the iommu is enabled. This is
1626 * controlled by a register in the northbridge
1627 */
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001628
1629 /* Select Northbridge indirect register 0x75 and enable writing */
1630 pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7));
1631 pci_read_config_dword(pdev, 0x64, &ioc_feature_control);
1632
1633 /* Enable the iommu */
1634 if (!(ioc_feature_control & 0x1))
1635 pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1);
1636
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001637 /* Restore the iommu BAR */
1638 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1639 iommu->stored_addr_lo);
1640 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8,
1641 iommu->stored_addr_hi);
1642
1643 /* Restore the l1 indirect regs for each of the 6 l1s */
1644 for (i = 0; i < 6; i++)
1645 for (j = 0; j < 0x12; j++)
1646 iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]);
1647
1648 /* Restore the l2 indirect regs */
1649 for (i = 0; i < 0x83; i++)
1650 iommu_write_l2(iommu, i, iommu->stored_l2[i]);
1651
1652 /* Lock PCI setup registers */
1653 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1654 iommu->stored_addr_lo | 1);
Joerg Roedel4c894f42010-09-23 15:15:19 +02001655}
1656
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001657/*
Joerg Roedelb65233a2008-07-11 17:14:21 +02001658 * This function finally enables all IOMMUs found in the system after
1659 * they have been initialized
1660 */
Joerg Roedel11ee5ac2012-06-12 16:30:06 +02001661static void early_enable_iommus(void)
Joerg Roedel87361972008-06-26 21:28:07 +02001662{
1663 struct amd_iommu *iommu;
1664
Joerg Roedel3bd22172009-05-04 15:06:20 +02001665 for_each_iommu(iommu) {
Chris Wrighta8c485b2009-06-15 15:53:45 +02001666 iommu_disable(iommu);
Joerg Roedele9bf5192010-09-20 14:33:07 +02001667 iommu_init_flags(iommu);
Joerg Roedel58492e12009-05-04 18:41:16 +02001668 iommu_set_device_table(iommu);
1669 iommu_enable_command_buffer(iommu);
1670 iommu_enable_event_buffer(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001671 iommu_set_exclusion_range(iommu);
1672 iommu_enable(iommu);
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001673 iommu_flush_all_caches(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001674 }
1675}
1676
Joerg Roedel11ee5ac2012-06-12 16:30:06 +02001677static void enable_iommus_v2(void)
1678{
1679 struct amd_iommu *iommu;
1680
1681 for_each_iommu(iommu) {
1682 iommu_enable_ppr_log(iommu);
1683 iommu_enable_gt(iommu);
1684 }
1685}
1686
1687static void enable_iommus(void)
1688{
1689 early_enable_iommus();
1690
1691 enable_iommus_v2();
1692}
1693
Joerg Roedel92ac4322009-05-19 19:06:27 +02001694static void disable_iommus(void)
1695{
1696 struct amd_iommu *iommu;
1697
1698 for_each_iommu(iommu)
1699 iommu_disable(iommu);
1700}
1701
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001702/*
1703 * Suspend/Resume support
1704 * disable suspend until real resume implemented
1705 */
1706
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001707static void amd_iommu_resume(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001708{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001709 struct amd_iommu *iommu;
1710
1711 for_each_iommu(iommu)
1712 iommu_apply_resume_quirks(iommu);
1713
Joerg Roedel736501e2009-05-12 09:56:12 +02001714 /* re-load the hardware */
1715 enable_iommus();
Joerg Roedel3d9761e2012-03-15 16:39:21 +01001716
1717 amd_iommu_enable_interrupts();
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001718}
1719
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001720static int amd_iommu_suspend(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001721{
Joerg Roedel736501e2009-05-12 09:56:12 +02001722 /* disable IOMMUs to go out of the way for BIOS */
1723 disable_iommus();
1724
1725 return 0;
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001726}
1727
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001728static struct syscore_ops amd_iommu_syscore_ops = {
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001729 .suspend = amd_iommu_suspend,
1730 .resume = amd_iommu_resume,
1731};
1732
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001733static void __init free_on_init_error(void)
1734{
Joerg Roedel0ea2c422012-06-15 18:05:20 +02001735 free_pages((unsigned long)irq_lookup_table,
1736 get_order(rlookup_table_size));
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001737
Julia Lawalla5919892015-09-13 14:15:31 +02001738 kmem_cache_destroy(amd_iommu_irq_cache);
1739 amd_iommu_irq_cache = NULL;
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001740
1741 free_pages((unsigned long)amd_iommu_rlookup_table,
1742 get_order(rlookup_table_size));
1743
1744 free_pages((unsigned long)amd_iommu_alias_table,
1745 get_order(alias_table_size));
1746
1747 free_pages((unsigned long)amd_iommu_dev_table,
1748 get_order(dev_table_size));
1749
1750 free_iommu_all();
1751
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001752#ifdef CONFIG_GART_IOMMU
1753 /*
1754 * We failed to initialize the AMD IOMMU - try fallback to GART
1755 * if possible.
1756 */
1757 gart_iommu_init();
1758
1759#endif
1760}
1761
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001762/* SB IOAPIC is always on this device in AMD systems */
1763#define IOAPIC_SB_DEVID ((0x00 << 8) | PCI_DEVFN(0x14, 0))
1764
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001765static bool __init check_ioapic_information(void)
1766{
Joerg Roedeldfbb6d42013-04-09 19:06:18 +02001767 const char *fw_bug = FW_BUG;
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001768 bool ret, has_sb_ioapic;
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001769 int idx;
1770
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001771 has_sb_ioapic = false;
1772 ret = false;
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001773
Joerg Roedeldfbb6d42013-04-09 19:06:18 +02001774 /*
1775 * If we have map overrides on the kernel command line the
1776 * messages in this function might not describe firmware bugs
1777 * anymore - so be careful
1778 */
1779 if (cmdline_maps)
1780 fw_bug = "";
1781
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001782 for (idx = 0; idx < nr_ioapics; idx++) {
1783 int devid, id = mpc_ioapic_id(idx);
1784
1785 devid = get_ioapic_devid(id);
1786 if (devid < 0) {
Joerg Roedeldfbb6d42013-04-09 19:06:18 +02001787 pr_err("%sAMD-Vi: IOAPIC[%d] not in IVRS table\n",
1788 fw_bug, id);
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001789 ret = false;
1790 } else if (devid == IOAPIC_SB_DEVID) {
1791 has_sb_ioapic = true;
1792 ret = true;
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001793 }
1794 }
1795
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001796 if (!has_sb_ioapic) {
1797 /*
1798 * We expect the SB IOAPIC to be listed in the IVRS
1799 * table. The system timer is connected to the SB IOAPIC
1800 * and if we don't have it in the list the system will
1801 * panic at boot time. This situation usually happens
1802 * when the BIOS is buggy and provides us the wrong
1803 * device id for the IOAPIC in the system.
1804 */
Joerg Roedeldfbb6d42013-04-09 19:06:18 +02001805 pr_err("%sAMD-Vi: No southbridge IOAPIC found\n", fw_bug);
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001806 }
1807
1808 if (!ret)
Joerg Roedeldfbb6d42013-04-09 19:06:18 +02001809 pr_err("AMD-Vi: Disabling interrupt remapping\n");
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001810
1811 return ret;
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001812}
1813
Joerg Roedeld04e0ba2012-07-02 16:02:20 +02001814static void __init free_dma_resources(void)
1815{
Joerg Roedeld04e0ba2012-07-02 16:02:20 +02001816 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1817 get_order(MAX_DOMAIN_ID/8));
1818
1819 free_unity_maps();
1820}
1821
Joerg Roedelb65233a2008-07-11 17:14:21 +02001822/*
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001823 * This is the hardware init function for AMD IOMMU in the system.
1824 * This function is called either from amd_iommu_init or from the interrupt
1825 * remapping setup code.
Joerg Roedelb65233a2008-07-11 17:14:21 +02001826 *
1827 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1828 * three times:
1829 *
1830 * 1 pass) Find the highest PCI device id the driver has to handle.
1831 * Upon this information the size of the data structures is
1832 * determined that needs to be allocated.
1833 *
1834 * 2 pass) Initialize the data structures just allocated with the
1835 * information in the ACPI table about available AMD IOMMUs
1836 * in the system. It also maps the PCI devices in the
1837 * system to specific IOMMUs
1838 *
1839 * 3 pass) After the basic data structures are allocated and
1840 * initialized we update them with information about memory
1841 * remapping requirements parsed out of the ACPI table in
1842 * this last pass.
1843 *
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001844 * After everything is set up the IOMMUs are enabled and the necessary
1845 * hotplug and suspend notifiers are registered.
Joerg Roedelb65233a2008-07-11 17:14:21 +02001846 */
Joerg Roedel643511b2012-06-12 12:09:35 +02001847static int __init early_amd_iommu_init(void)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001848{
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001849 struct acpi_table_header *ivrs_base;
1850 acpi_size ivrs_size;
1851 acpi_status status;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001852 int i, ret = 0;
1853
Joerg Roedel643511b2012-06-12 12:09:35 +02001854 if (!amd_iommu_detected)
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001855 return -ENODEV;
1856
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001857 status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size);
1858 if (status == AE_NOT_FOUND)
1859 return -ENODEV;
1860 else if (ACPI_FAILURE(status)) {
1861 const char *err = acpi_format_exception(status);
1862 pr_err("AMD-Vi: IVRS table error: %s\n", err);
1863 return -EINVAL;
1864 }
1865
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001866 /*
1867 * First parse ACPI tables to find the largest Bus/Dev/Func
1868 * we need to handle. Upon this information the shared data
1869 * structures for the IOMMUs in the system will be allocated
1870 */
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001871 ret = find_last_devid_acpi(ivrs_base);
1872 if (ret)
Joerg Roedel3551a702010-03-01 13:52:19 +01001873 goto out;
1874
Joerg Roedelc5714842008-07-11 17:14:25 +02001875 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1876 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1877 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001878
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001879 /* Device table - directly used by all IOMMUs */
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001880 ret = -ENOMEM;
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001881 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001882 get_order(dev_table_size));
1883 if (amd_iommu_dev_table == NULL)
1884 goto out;
1885
1886 /*
1887 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1888 * IOMMU see for that device
1889 */
1890 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1891 get_order(alias_table_size));
1892 if (amd_iommu_alias_table == NULL)
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001893 goto out;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001894
1895 /* IOMMU rlookup table - find the IOMMU for a specific device */
Joerg Roedel83fd5cc2008-12-16 19:17:11 +01001896 amd_iommu_rlookup_table = (void *)__get_free_pages(
1897 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001898 get_order(rlookup_table_size));
1899 if (amd_iommu_rlookup_table == NULL)
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001900 goto out;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001901
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001902 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1903 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001904 get_order(MAX_DOMAIN_ID/8));
1905 if (amd_iommu_pd_alloc_bitmap == NULL)
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001906 goto out;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001907
1908 /*
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001909 * let all alias entries point to itself
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001910 */
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001911 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001912 amd_iommu_alias_table[i] = i;
1913
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001914 /*
1915 * never allocate domain 0 because its used as the non-allocated and
1916 * error value placeholder
1917 */
1918 amd_iommu_pd_alloc_bitmap[0] = 1;
1919
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001920 spin_lock_init(&amd_iommu_pd_lock);
1921
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001922 /*
1923 * now the data structures are allocated and basically initialized
1924 * start the real acpi table scan
1925 */
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001926 ret = init_iommu_all(ivrs_base);
1927 if (ret)
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001928 goto out;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001929
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001930 if (amd_iommu_irq_remap)
1931 amd_iommu_irq_remap = check_ioapic_information();
1932
Joerg Roedel05152a02012-06-15 16:53:51 +02001933 if (amd_iommu_irq_remap) {
1934 /*
1935 * Interrupt remapping enabled, create kmem_cache for the
1936 * remapping tables.
1937 */
Wei Yongjun83ed9c12013-04-23 10:47:44 +08001938 ret = -ENOMEM;
Joerg Roedel05152a02012-06-15 16:53:51 +02001939 amd_iommu_irq_cache = kmem_cache_create("irq_remap_cache",
1940 MAX_IRQS_PER_TABLE * sizeof(u32),
1941 IRQ_TABLE_ALIGNMENT,
1942 0, NULL);
1943 if (!amd_iommu_irq_cache)
1944 goto out;
Joerg Roedel0ea2c422012-06-15 18:05:20 +02001945
1946 irq_lookup_table = (void *)__get_free_pages(
1947 GFP_KERNEL | __GFP_ZERO,
1948 get_order(rlookup_table_size));
1949 if (!irq_lookup_table)
1950 goto out;
Joerg Roedel05152a02012-06-15 16:53:51 +02001951 }
1952
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001953 ret = init_memory_definitions(ivrs_base);
1954 if (ret)
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001955 goto out;
Joerg Roedel3551a702010-03-01 13:52:19 +01001956
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001957 /* init the device table */
1958 init_device_table();
1959
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001960out:
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001961 /* Don't leak any ACPI memory */
1962 early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size);
1963 ivrs_base = NULL;
1964
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001965 return ret;
Joerg Roedel643511b2012-06-12 12:09:35 +02001966}
1967
Gerard Snitselaarae295142012-03-16 11:38:22 -07001968static int amd_iommu_enable_interrupts(void)
Joerg Roedel3d9761e2012-03-15 16:39:21 +01001969{
1970 struct amd_iommu *iommu;
1971 int ret = 0;
1972
1973 for_each_iommu(iommu) {
1974 ret = iommu_init_msi(iommu);
1975 if (ret)
1976 goto out;
1977 }
1978
1979out:
1980 return ret;
1981}
1982
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001983static bool detect_ivrs(void)
1984{
1985 struct acpi_table_header *ivrs_base;
1986 acpi_size ivrs_size;
1987 acpi_status status;
1988
1989 status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size);
1990 if (status == AE_NOT_FOUND)
1991 return false;
1992 else if (ACPI_FAILURE(status)) {
1993 const char *err = acpi_format_exception(status);
1994 pr_err("AMD-Vi: IVRS table error: %s\n", err);
1995 return false;
1996 }
1997
1998 early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size);
1999
Joerg Roedel1adb7d32012-08-06 14:18:42 +02002000 /* Make sure ACS will be enabled during PCI probe */
2001 pci_request_acs();
2002
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02002003 return true;
2004}
2005
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002006/****************************************************************************
2007 *
2008 * AMD IOMMU Initialization State Machine
2009 *
2010 ****************************************************************************/
2011
2012static int __init state_next(void)
2013{
2014 int ret = 0;
2015
2016 switch (init_state) {
2017 case IOMMU_START_STATE:
2018 if (!detect_ivrs()) {
2019 init_state = IOMMU_NOT_FOUND;
2020 ret = -ENODEV;
2021 } else {
2022 init_state = IOMMU_IVRS_DETECTED;
2023 }
2024 break;
2025 case IOMMU_IVRS_DETECTED:
2026 ret = early_amd_iommu_init();
2027 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_ACPI_FINISHED;
2028 break;
2029 case IOMMU_ACPI_FINISHED:
2030 early_enable_iommus();
2031 register_syscore_ops(&amd_iommu_syscore_ops);
2032 x86_platform.iommu_shutdown = disable_iommus;
2033 init_state = IOMMU_ENABLED;
2034 break;
2035 case IOMMU_ENABLED:
2036 ret = amd_iommu_init_pci();
2037 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_PCI_INIT;
2038 enable_iommus_v2();
2039 break;
2040 case IOMMU_PCI_INIT:
2041 ret = amd_iommu_enable_interrupts();
2042 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_INTERRUPTS_EN;
2043 break;
2044 case IOMMU_INTERRUPTS_EN:
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002045 ret = amd_iommu_init_dma_ops();
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002046 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_DMA_OPS;
2047 break;
2048 case IOMMU_DMA_OPS:
2049 init_state = IOMMU_INITIALIZED;
2050 break;
2051 case IOMMU_INITIALIZED:
2052 /* Nothing to do */
2053 break;
2054 case IOMMU_NOT_FOUND:
2055 case IOMMU_INIT_ERROR:
2056 /* Error states => do nothing */
2057 ret = -EINVAL;
2058 break;
2059 default:
2060 /* Unknown state */
2061 BUG();
2062 }
2063
2064 return ret;
2065}
2066
2067static int __init iommu_go_to_state(enum iommu_init_state state)
2068{
2069 int ret = 0;
2070
2071 while (init_state != state) {
2072 ret = state_next();
2073 if (init_state == IOMMU_NOT_FOUND ||
2074 init_state == IOMMU_INIT_ERROR)
2075 break;
2076 }
2077
2078 return ret;
2079}
2080
Joerg Roedel6b474b82012-06-26 16:46:04 +02002081#ifdef CONFIG_IRQ_REMAP
2082int __init amd_iommu_prepare(void)
2083{
Thomas Gleixner3f4cb7c2015-01-23 14:32:46 +01002084 int ret;
2085
Jiang Liu7fa1c842015-01-07 15:31:42 +08002086 amd_iommu_irq_remap = true;
Joerg Roedel84d07792015-01-07 15:31:39 +08002087
Thomas Gleixner3f4cb7c2015-01-23 14:32:46 +01002088 ret = iommu_go_to_state(IOMMU_ACPI_FINISHED);
2089 if (ret)
2090 return ret;
2091 return amd_iommu_irq_remap ? 0 : -ENODEV;
Joerg Roedel6b474b82012-06-26 16:46:04 +02002092}
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002093
Joerg Roedel6b474b82012-06-26 16:46:04 +02002094int __init amd_iommu_enable(void)
2095{
2096 int ret;
2097
2098 ret = iommu_go_to_state(IOMMU_ENABLED);
2099 if (ret)
2100 return ret;
2101
2102 irq_remapping_enabled = 1;
2103
2104 return 0;
2105}
2106
2107void amd_iommu_disable(void)
2108{
2109 amd_iommu_suspend();
2110}
2111
2112int amd_iommu_reenable(int mode)
2113{
2114 amd_iommu_resume();
2115
2116 return 0;
2117}
2118
2119int __init amd_iommu_enable_faulting(void)
2120{
2121 /* We enable MSI later when PCI is initialized */
2122 return 0;
2123}
2124#endif
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002125
Joerg Roedel8704a1b2012-03-01 15:57:53 +01002126/*
2127 * This is the core init function for AMD IOMMU hardware in the system.
2128 * This function is called from the generic x86 DMA layer initialization
2129 * code.
Joerg Roedel8704a1b2012-03-01 15:57:53 +01002130 */
2131static int __init amd_iommu_init(void)
2132{
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002133 int ret;
Joerg Roedel8704a1b2012-03-01 15:57:53 +01002134
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002135 ret = iommu_go_to_state(IOMMU_INITIALIZED);
2136 if (ret) {
Joerg Roedeld04e0ba2012-07-02 16:02:20 +02002137 free_dma_resources();
2138 if (!irq_remapping_enabled) {
2139 disable_iommus();
2140 free_on_init_error();
2141 } else {
2142 struct amd_iommu *iommu;
2143
2144 uninit_device_table_dma();
2145 for_each_iommu(iommu)
2146 iommu_flush_all_caches(iommu);
2147 }
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002148 }
Joerg Roedel8704a1b2012-03-01 15:57:53 +01002149
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02002150 return ret;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02002151}
2152
Joerg Roedelb65233a2008-07-11 17:14:21 +02002153/****************************************************************************
2154 *
2155 * Early detect code. This code runs at IOMMU detection time in the DMA
2156 * layer. It just looks if there is an IVRS ACPI table to detect AMD
2157 * IOMMUs
2158 *
2159 ****************************************************************************/
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04002160int __init amd_iommu_detect(void)
Joerg Roedelae7877d2008-06-26 21:27:51 +02002161{
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002162 int ret;
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02002163
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09002164 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04002165 return -ENODEV;
Joerg Roedelae7877d2008-06-26 21:27:51 +02002166
Joerg Roedela5235722010-05-11 17:12:33 +02002167 if (amd_iommu_disabled)
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04002168 return -ENODEV;
Joerg Roedela5235722010-05-11 17:12:33 +02002169
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002170 ret = iommu_go_to_state(IOMMU_IVRS_DETECTED);
2171 if (ret)
2172 return ret;
Linus Torvalds11bd04f2009-12-11 12:18:16 -08002173
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02002174 amd_iommu_detected = true;
2175 iommu_detected = 1;
2176 x86_init.iommu.iommu_init = amd_iommu_init;
2177
Jérôme Glisse4781bc42015-08-31 18:13:03 -04002178 return 1;
Joerg Roedelae7877d2008-06-26 21:27:51 +02002179}
2180
Joerg Roedelb65233a2008-07-11 17:14:21 +02002181/****************************************************************************
2182 *
2183 * Parsing functions for the AMD IOMMU specific kernel command line
2184 * options.
2185 *
2186 ****************************************************************************/
2187
Joerg Roedelfefda112009-05-20 12:21:42 +02002188static int __init parse_amd_iommu_dump(char *str)
2189{
2190 amd_iommu_dump = true;
2191
2192 return 1;
2193}
2194
Joerg Roedel918ad6c2008-06-26 21:27:52 +02002195static int __init parse_amd_iommu_options(char *str)
2196{
2197 for (; *str; ++str) {
Joerg Roedel695b5672008-11-17 15:16:43 +01002198 if (strncmp(str, "fullflush", 9) == 0)
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09002199 amd_iommu_unmap_flush = true;
Joerg Roedela5235722010-05-11 17:12:33 +02002200 if (strncmp(str, "off", 3) == 0)
2201 amd_iommu_disabled = true;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002202 if (strncmp(str, "force_isolation", 15) == 0)
2203 amd_iommu_force_isolation = true;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02002204 }
2205
2206 return 1;
2207}
2208
Joerg Roedel440e89982013-04-09 16:35:28 +02002209static int __init parse_ivrs_ioapic(char *str)
2210{
2211 unsigned int bus, dev, fn;
2212 int ret, id, i;
2213 u16 devid;
2214
2215 ret = sscanf(str, "[%d]=%x:%x.%x", &id, &bus, &dev, &fn);
2216
2217 if (ret != 4) {
2218 pr_err("AMD-Vi: Invalid command line: ivrs_ioapic%s\n", str);
2219 return 1;
2220 }
2221
2222 if (early_ioapic_map_size == EARLY_MAP_SIZE) {
2223 pr_err("AMD-Vi: Early IOAPIC map overflow - ignoring ivrs_ioapic%s\n",
2224 str);
2225 return 1;
2226 }
2227
2228 devid = ((bus & 0xff) << 8) | ((dev & 0x1f) << 3) | (fn & 0x7);
2229
Joerg Roedeldfbb6d42013-04-09 19:06:18 +02002230 cmdline_maps = true;
Joerg Roedel440e89982013-04-09 16:35:28 +02002231 i = early_ioapic_map_size++;
2232 early_ioapic_map[i].id = id;
2233 early_ioapic_map[i].devid = devid;
2234 early_ioapic_map[i].cmd_line = true;
2235
2236 return 1;
2237}
2238
2239static int __init parse_ivrs_hpet(char *str)
2240{
2241 unsigned int bus, dev, fn;
2242 int ret, id, i;
2243 u16 devid;
2244
2245 ret = sscanf(str, "[%d]=%x:%x.%x", &id, &bus, &dev, &fn);
2246
2247 if (ret != 4) {
2248 pr_err("AMD-Vi: Invalid command line: ivrs_hpet%s\n", str);
2249 return 1;
2250 }
2251
2252 if (early_hpet_map_size == EARLY_MAP_SIZE) {
2253 pr_err("AMD-Vi: Early HPET map overflow - ignoring ivrs_hpet%s\n",
2254 str);
2255 return 1;
2256 }
2257
2258 devid = ((bus & 0xff) << 8) | ((dev & 0x1f) << 3) | (fn & 0x7);
2259
Joerg Roedeldfbb6d42013-04-09 19:06:18 +02002260 cmdline_maps = true;
Joerg Roedel440e89982013-04-09 16:35:28 +02002261 i = early_hpet_map_size++;
2262 early_hpet_map[i].id = id;
2263 early_hpet_map[i].devid = devid;
2264 early_hpet_map[i].cmd_line = true;
2265
2266 return 1;
2267}
2268
2269__setup("amd_iommu_dump", parse_amd_iommu_dump);
2270__setup("amd_iommu=", parse_amd_iommu_options);
2271__setup("ivrs_ioapic", parse_ivrs_ioapic);
2272__setup("ivrs_hpet", parse_ivrs_hpet);
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -04002273
2274IOMMU_INIT_FINISH(amd_iommu_detect,
2275 gart_iommu_hole_init,
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002276 NULL,
2277 NULL);
Joerg Roedel400a28a2011-11-28 15:11:02 +01002278
2279bool amd_iommu_v2_supported(void)
2280{
2281 return amd_iommu_v2_present;
2282}
2283EXPORT_SYMBOL(amd_iommu_v2_supported);
Steven L Kinney30861dd2013-06-05 16:11:48 -05002284
2285/****************************************************************************
2286 *
2287 * IOMMU EFR Performance Counter support functionality. This code allows
2288 * access to the IOMMU PC functionality.
2289 *
2290 ****************************************************************************/
2291
2292u8 amd_iommu_pc_get_max_banks(u16 devid)
2293{
2294 struct amd_iommu *iommu;
2295 u8 ret = 0;
2296
2297 /* locate the iommu governing the devid */
2298 iommu = amd_iommu_rlookup_table[devid];
2299 if (iommu)
2300 ret = iommu->max_banks;
2301
2302 return ret;
2303}
2304EXPORT_SYMBOL(amd_iommu_pc_get_max_banks);
2305
2306bool amd_iommu_pc_supported(void)
2307{
2308 return amd_iommu_pc_present;
2309}
2310EXPORT_SYMBOL(amd_iommu_pc_supported);
2311
2312u8 amd_iommu_pc_get_max_counters(u16 devid)
2313{
2314 struct amd_iommu *iommu;
2315 u8 ret = 0;
2316
2317 /* locate the iommu governing the devid */
2318 iommu = amd_iommu_rlookup_table[devid];
2319 if (iommu)
2320 ret = iommu->max_counters;
2321
2322 return ret;
2323}
2324EXPORT_SYMBOL(amd_iommu_pc_get_max_counters);
2325
2326int amd_iommu_pc_get_set_reg_val(u16 devid, u8 bank, u8 cntr, u8 fxn,
2327 u64 *value, bool is_write)
2328{
2329 struct amd_iommu *iommu;
2330 u32 offset;
2331 u32 max_offset_lim;
2332
2333 /* Make sure the IOMMU PC resource is available */
2334 if (!amd_iommu_pc_present)
2335 return -ENODEV;
2336
2337 /* Locate the iommu associated with the device ID */
2338 iommu = amd_iommu_rlookup_table[devid];
2339
2340 /* Check for valid iommu and pc register indexing */
2341 if (WARN_ON((iommu == NULL) || (fxn > 0x28) || (fxn & 7)))
2342 return -ENODEV;
2343
2344 offset = (u32)(((0x40|bank) << 12) | (cntr << 8) | fxn);
2345
2346 /* Limit the offset to the hw defined mmio region aperture */
2347 max_offset_lim = (u32)(((0x40|iommu->max_banks) << 12) |
2348 (iommu->max_counters << 8) | 0x28);
2349 if ((offset < MMIO_CNTR_REG_OFFSET) ||
2350 (offset > max_offset_lim))
2351 return -EINVAL;
2352
2353 if (is_write) {
2354 writel((u32)*value, iommu->mmio_base + offset);
2355 writel((*value >> 32), iommu->mmio_base + offset + 4);
2356 } else {
2357 *value = readl(iommu->mmio_base + offset + 4);
2358 *value <<= 32;
2359 *value = readl(iommu->mmio_base + offset);
2360 }
2361
2362 return 0;
2363}
2364EXPORT_SYMBOL(amd_iommu_pc_get_set_reg_val);