blob: 4ee5cb98956deb6f2cce7d8ef0feb352e6384c7f [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
Dave Airliec2142712009-09-22 08:50:10 +100073#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074#include "radeon_mode.h"
75#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020088extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020089extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100090extern int radeon_tv;
Alex Deucherb27b6372009-12-09 17:44:25 -050091extern int radeon_new_pll;
Rafał Miłeckic913e232009-12-22 23:02:16 +010092extern int radeon_dynpm;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020093extern int radeon_audio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094
95/*
96 * Copy from radeon_drv.h so we don't have to include both and have conflicting
97 * symbol;
98 */
99#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glissee8217672010-02-15 21:36:13 +0100100/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101#define RADEON_IB_POOL_SIZE 16
102#define RADEON_DEBUGFS_MAX_NUM_FILES 32
103#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000104#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200106/*
107 * Errata workarounds.
108 */
109enum radeon_pll_errata {
110 CHIP_ERRATA_R300_CG = 0x00000001,
111 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
112 CHIP_ERRATA_PLL_DELAY = 0x00000004
113};
114
115
116struct radeon_device;
117
118
119/*
120 * BIOS.
121 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000122#define ATRM_BIOS_PAGE 4096
123
Dave Airlie8edb3812010-03-01 21:50:01 +1100124#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000125bool radeon_atrm_supported(struct pci_dev *pdev);
126int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100127#else
128static inline bool radeon_atrm_supported(struct pci_dev *pdev)
129{
130 return false;
131}
132
133static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
134 return -EINVAL;
135}
136#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137bool radeon_get_bios(struct radeon_device *rdev);
138
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000139
140/*
141 * Dummy page
142 */
143struct radeon_dummy_page {
144 struct page *page;
145 dma_addr_t addr;
146};
147int radeon_dummy_page_init(struct radeon_device *rdev);
148void radeon_dummy_page_fini(struct radeon_device *rdev);
149
150
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151/*
152 * Clocks
153 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154struct radeon_clock {
155 struct radeon_pll p1pll;
156 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500157 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200158 struct radeon_pll spll;
159 struct radeon_pll mpll;
160 /* 10 Khz units */
161 uint32_t default_mclk;
162 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500163 uint32_t default_dispclk;
164 uint32_t dp_extclk;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200165};
166
Rafał Miłecki74338742009-11-03 00:53:02 +0100167/*
168 * Power management
169 */
170int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500171void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100172void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500173void radeon_combios_get_power_modes(struct radeon_device *rdev);
174void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000175
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200176/*
177 * Fences.
178 */
179struct radeon_fence_driver {
180 uint32_t scratch_reg;
181 atomic_t seq;
182 uint32_t last_seq;
183 unsigned long count_timeout;
184 wait_queue_head_t queue;
185 rwlock_t lock;
186 struct list_head created;
187 struct list_head emited;
188 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100189 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190};
191
192struct radeon_fence {
193 struct radeon_device *rdev;
194 struct kref kref;
195 struct list_head list;
196 /* protected by radeon_fence.lock */
197 uint32_t seq;
198 unsigned long timeout;
199 bool emited;
200 bool signaled;
201};
202
203int radeon_fence_driver_init(struct radeon_device *rdev);
204void radeon_fence_driver_fini(struct radeon_device *rdev);
205int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
206int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
207void radeon_fence_process(struct radeon_device *rdev);
208bool radeon_fence_signaled(struct radeon_fence *fence);
209int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
210int radeon_fence_wait_next(struct radeon_device *rdev);
211int radeon_fence_wait_last(struct radeon_device *rdev);
212struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
213void radeon_fence_unref(struct radeon_fence **fence);
214
Dave Airliee024e112009-06-24 09:48:08 +1000215/*
216 * Tiling registers
217 */
218struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100219 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000220};
221
222#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223
224/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100225 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200226 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100227struct radeon_mman {
228 struct ttm_bo_global_ref bo_global_ref;
229 struct ttm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100230 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100231 bool mem_global_referenced;
232 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100233};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234
Jerome Glisse4c788672009-11-20 14:29:23 +0100235struct radeon_bo {
236 /* Protected by gem.mutex */
237 struct list_head list;
238 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100239 u32 placements[3];
240 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100241 struct ttm_buffer_object tbo;
242 struct ttm_bo_kmap_obj kmap;
243 unsigned pin_count;
244 void *kptr;
245 u32 tiling_flags;
246 u32 pitch;
247 int surface_reg;
248 /* Constant after initialization */
249 struct radeon_device *rdev;
250 struct drm_gem_object *gobj;
251};
252
253struct radeon_bo_list {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254 struct list_head list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100255 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200256 uint64_t gpu_offset;
257 unsigned rdomain;
258 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100259 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260};
261
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262/*
263 * GEM objects.
264 */
265struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100266 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200267 struct list_head objects;
268};
269
270int radeon_gem_init(struct radeon_device *rdev);
271void radeon_gem_fini(struct radeon_device *rdev);
272int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100273 int alignment, int initial_domain,
274 bool discardable, bool kernel,
275 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
277 uint64_t *gpu_addr);
278void radeon_gem_object_unpin(struct drm_gem_object *obj);
279
280
281/*
282 * GART structures, functions & helpers
283 */
284struct radeon_mc;
285
286struct radeon_gart_table_ram {
287 volatile uint32_t *ptr;
288};
289
290struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100291 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200292 volatile uint32_t *ptr;
293};
294
295union radeon_gart_table {
296 struct radeon_gart_table_ram ram;
297 struct radeon_gart_table_vram vram;
298};
299
Matt Turnera77f1712009-10-14 00:34:41 -0400300#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000301#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Matt Turnera77f1712009-10-14 00:34:41 -0400302
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303struct radeon_gart {
304 dma_addr_t table_addr;
305 unsigned num_gpu_pages;
306 unsigned num_cpu_pages;
307 unsigned table_size;
308 union radeon_gart_table table;
309 struct page **pages;
310 dma_addr_t *pages_addr;
311 bool ready;
312};
313
314int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
315void radeon_gart_table_ram_free(struct radeon_device *rdev);
316int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
317void radeon_gart_table_vram_free(struct radeon_device *rdev);
318int radeon_gart_init(struct radeon_device *rdev);
319void radeon_gart_fini(struct radeon_device *rdev);
320void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
321 int pages);
322int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
323 int pages, struct page **pagelist);
324
325
326/*
327 * GPU MC structures, functions & helpers
328 */
329struct radeon_mc {
330 resource_size_t aper_size;
331 resource_size_t aper_base;
332 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000333 /* for some chips with <= 32MB we need to lie
334 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000335 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000336 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000337 u64 gtt_size;
338 u64 gtt_start;
339 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000340 u64 vram_start;
341 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200342 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000343 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344 int vram_mtrr;
345 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000346 bool igp_sideport_enabled;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347};
348
Alex Deucher06b64762010-01-05 11:27:29 -0500349bool radeon_combios_sideport_present(struct radeon_device *rdev);
350bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351
352/*
353 * GPU scratch registers structures, functions & helpers
354 */
355struct radeon_scratch {
356 unsigned num_reg;
357 bool free[32];
358 uint32_t reg[32];
359};
360
361int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
362void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
363
364
365/*
366 * IRQS.
367 */
368struct radeon_irq {
369 bool installed;
370 bool sw_int;
371 /* FIXME: use a define max crtc rather than hardcode it */
372 bool crtc_vblank_int[2];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100373 wait_queue_head_t vblank_queue;
Alex Deucherb500f682009-12-03 13:08:53 -0500374 /* FIXME: use defines for max hpd/dacs */
375 bool hpd[6];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000376 spinlock_t sw_lock;
377 int sw_refcount;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200378};
379
380int radeon_irq_kms_init(struct radeon_device *rdev);
381void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000382void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
383void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200384
385/*
386 * CP & ring.
387 */
388struct radeon_ib {
389 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100390 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391 uint64_t gpu_addr;
392 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100393 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200394 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100395 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200396};
397
Dave Airlieecb114a2009-09-15 11:12:56 +1000398/*
399 * locking -
400 * mutex protects scheduled_ibs, ready, alloc_bm
401 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200402struct radeon_ib_pool {
403 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100404 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100405 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200406 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
407 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100408 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200409};
410
411struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100412 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200413 volatile uint32_t *ring;
414 unsigned rptr;
415 unsigned wptr;
416 unsigned wptr_old;
417 unsigned ring_size;
418 unsigned ring_free_dw;
419 int count_dw;
420 uint64_t gpu_addr;
421 uint32_t align_mask;
422 uint32_t ptr_mask;
423 struct mutex mutex;
424 bool ready;
425};
426
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500427/*
428 * R6xx+ IH ring
429 */
430struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100431 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500432 volatile uint32_t *ring;
433 unsigned rptr;
434 unsigned wptr;
435 unsigned wptr_old;
436 unsigned ring_size;
437 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500438 uint32_t ptr_mask;
439 spinlock_t lock;
440 bool enabled;
441};
442
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000443struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100444 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100445 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000446 u64 shader_gpu_addr;
447 u32 vs_offset, ps_offset;
448 u32 state_offset;
449 u32 state_len;
450 u32 vb_used, vb_total;
451 struct radeon_ib *vb_ib;
452};
453
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200454int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
455void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
456int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
457int radeon_ib_pool_init(struct radeon_device *rdev);
458void radeon_ib_pool_fini(struct radeon_device *rdev);
459int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100460extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200461/* Ring access between begin & end cannot sleep */
462void radeon_ring_free_size(struct radeon_device *rdev);
463int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
464void radeon_ring_unlock_commit(struct radeon_device *rdev);
465void radeon_ring_unlock_undo(struct radeon_device *rdev);
466int radeon_ring_test(struct radeon_device *rdev);
467int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
468void radeon_ring_fini(struct radeon_device *rdev);
469
470
471/*
472 * CS.
473 */
474struct radeon_cs_reloc {
475 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100476 struct radeon_bo *robj;
477 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200478 uint32_t handle;
479 uint32_t flags;
480};
481
482struct radeon_cs_chunk {
483 uint32_t chunk_id;
484 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000485 int kpage_idx[2];
486 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200487 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000488 void __user *user_ptr;
489 int last_copied_page;
490 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200491};
492
493struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100494 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200495 struct radeon_device *rdev;
496 struct drm_file *filp;
497 /* chunks */
498 unsigned nchunks;
499 struct radeon_cs_chunk *chunks;
500 uint64_t *chunks_array;
501 /* IB */
502 unsigned idx;
503 /* relocations */
504 unsigned nrelocs;
505 struct radeon_cs_reloc *relocs;
506 struct radeon_cs_reloc **relocs_ptr;
507 struct list_head validated;
508 /* indices of various chunks */
509 int chunk_ib_idx;
510 int chunk_relocs_idx;
511 struct radeon_ib *ib;
512 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000513 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000514 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200515};
516
Dave Airlie513bcb42009-09-23 16:56:27 +1000517extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
518extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
519
520
521static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
522{
523 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
524 u32 pg_idx, pg_offset;
525 u32 idx_value = 0;
526 int new_page;
527
528 pg_idx = (idx * 4) / PAGE_SIZE;
529 pg_offset = (idx * 4) % PAGE_SIZE;
530
531 if (ibc->kpage_idx[0] == pg_idx)
532 return ibc->kpage[0][pg_offset/4];
533 if (ibc->kpage_idx[1] == pg_idx)
534 return ibc->kpage[1][pg_offset/4];
535
536 new_page = radeon_cs_update_pages(p, pg_idx);
537 if (new_page < 0) {
538 p->parser_error = new_page;
539 return 0;
540 }
541
542 idx_value = ibc->kpage[new_page][pg_offset/4];
543 return idx_value;
544}
545
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200546struct radeon_cs_packet {
547 unsigned idx;
548 unsigned type;
549 unsigned reg;
550 unsigned opcode;
551 int count;
552 unsigned one_reg_wr;
553};
554
555typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
556 struct radeon_cs_packet *pkt,
557 unsigned idx, unsigned reg);
558typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
559 struct radeon_cs_packet *pkt);
560
561
562/*
563 * AGP
564 */
565int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000566void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200567void radeon_agp_fini(struct radeon_device *rdev);
568
569
570/*
571 * Writeback
572 */
573struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100574 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200575 volatile uint32_t *wb;
576 uint64_t gpu_addr;
577};
578
Jerome Glissec93bb852009-07-13 21:04:08 +0200579/**
580 * struct radeon_pm - power management datas
581 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
582 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
583 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
584 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
585 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
586 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
587 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
588 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
589 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
590 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
591 * @needed_bandwidth: current bandwidth needs
592 *
593 * It keeps track of various data needed to take powermanagement decision.
594 * Bandwith need is used to determine minimun clock of the GPU and memory.
595 * Equation between gpu/memory clock and available bandwidth is hw dependent
596 * (type of memory, bus size, efficiency, ...)
597 */
Rafał Miłeckic913e232009-12-22 23:02:16 +0100598enum radeon_pm_state {
599 PM_STATE_DISABLED,
600 PM_STATE_MINIMUM,
601 PM_STATE_PAUSED,
602 PM_STATE_ACTIVE
603};
604enum radeon_pm_action {
605 PM_ACTION_NONE,
606 PM_ACTION_MINIMUM,
607 PM_ACTION_DOWNCLOCK,
608 PM_ACTION_UPCLOCK
609};
Alex Deucher56278a82009-12-28 13:58:44 -0500610
611enum radeon_voltage_type {
612 VOLTAGE_NONE = 0,
613 VOLTAGE_GPIO,
614 VOLTAGE_VDDC,
615 VOLTAGE_SW
616};
617
Alex Deucher0ec0e742009-12-23 13:21:58 -0500618enum radeon_pm_state_type {
619 POWER_STATE_TYPE_DEFAULT,
620 POWER_STATE_TYPE_POWERSAVE,
621 POWER_STATE_TYPE_BATTERY,
622 POWER_STATE_TYPE_BALANCED,
623 POWER_STATE_TYPE_PERFORMANCE,
624};
625
Alex Deucher516d0e42009-12-23 14:28:05 -0500626enum radeon_pm_clock_mode_type {
627 POWER_MODE_TYPE_DEFAULT,
628 POWER_MODE_TYPE_LOW,
629 POWER_MODE_TYPE_MID,
630 POWER_MODE_TYPE_HIGH,
631};
632
Alex Deucher56278a82009-12-28 13:58:44 -0500633struct radeon_voltage {
634 enum radeon_voltage_type type;
635 /* gpio voltage */
636 struct radeon_gpio_rec gpio;
637 u32 delay; /* delay in usec from voltage drop to sclk change */
638 bool active_high; /* voltage drop is active when bit is high */
639 /* VDDC voltage */
640 u8 vddc_id; /* index into vddc voltage table */
641 u8 vddci_id; /* index into vddci voltage table */
642 bool vddci_enabled;
643 /* r6xx+ sw */
644 u32 voltage;
645};
646
647struct radeon_pm_non_clock_info {
648 /* pcie lanes */
649 int pcie_lanes;
650 /* standardized non-clock flags */
651 u32 flags;
652};
653
654struct radeon_pm_clock_info {
655 /* memory clock */
656 u32 mclk;
657 /* engine clock */
658 u32 sclk;
659 /* voltage info */
660 struct radeon_voltage voltage;
661 /* standardized clock flags - not sure we'll need these */
662 u32 flags;
663};
664
665struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500666 enum radeon_pm_state_type type;
Alex Deucher56278a82009-12-28 13:58:44 -0500667 /* XXX: use a define for num clock modes */
668 struct radeon_pm_clock_info clock_info[8];
669 /* number of valid clock modes in this power state */
670 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500671 struct radeon_pm_clock_info *default_clock_mode;
672 /* non clock info about this state */
673 struct radeon_pm_non_clock_info non_clock_info;
674 bool voltage_drop_active;
675};
676
Rafał Miłecki27459322010-02-11 22:16:36 +0000677/*
678 * Some modes are overclocked by very low value, accept them
679 */
680#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
681
Jerome Glissec93bb852009-07-13 21:04:08 +0200682struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100683 struct mutex mutex;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100684 struct delayed_work idle_work;
685 enum radeon_pm_state state;
686 enum radeon_pm_action planned_action;
687 unsigned long action_timeout;
688 bool downclocked;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100689 int active_crtcs;
690 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100691 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +0200692 fixed20_12 max_bandwidth;
693 fixed20_12 igp_sideport_mclk;
694 fixed20_12 igp_system_mclk;
695 fixed20_12 igp_ht_link_clk;
696 fixed20_12 igp_ht_link_width;
697 fixed20_12 k8_bandwidth;
698 fixed20_12 sideport_bandwidth;
699 fixed20_12 ht_bandwidth;
700 fixed20_12 core_bandwidth;
701 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400702 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200703 fixed20_12 needed_bandwidth;
Alex Deucher56278a82009-12-28 13:58:44 -0500704 /* XXX: use a define for num power modes */
705 struct radeon_power_state power_state[8];
706 /* number of valid power states */
707 int num_power_states;
708 struct radeon_power_state *current_power_state;
Rafał Miłecki9038dfd2010-02-20 23:15:04 +0000709 struct radeon_pm_clock_info *current_clock_mode;
Alex Deucher516d0e42009-12-23 14:28:05 -0500710 struct radeon_power_state *requested_power_state;
Rafał Miłecki9038dfd2010-02-20 23:15:04 +0000711 struct radeon_pm_clock_info *requested_clock_mode;
Alex Deucher56278a82009-12-28 13:58:44 -0500712 struct radeon_power_state *default_power_state;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500713 struct radeon_i2c_chan *i2c_bus;
Jerome Glissec93bb852009-07-13 21:04:08 +0200714};
715
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200716
717/*
718 * Benchmarking
719 */
720void radeon_benchmark(struct radeon_device *rdev);
721
722
723/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200724 * Testing
725 */
726void radeon_test_moves(struct radeon_device *rdev);
727
728
729/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200730 * Debugfs
731 */
732int radeon_debugfs_add_files(struct radeon_device *rdev,
733 struct drm_info_list *files,
734 unsigned nfiles);
735int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200736
737
738/*
739 * ASIC specific functions.
740 */
741struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200742 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000743 void (*fini)(struct radeon_device *rdev);
744 int (*resume)(struct radeon_device *rdev);
745 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000746 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200747 int (*gpu_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200748 void (*gart_tlb_flush)(struct radeon_device *rdev);
749 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
750 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
751 void (*cp_fini)(struct radeon_device *rdev);
752 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000753 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200754 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000755 int (*ring_test)(struct radeon_device *rdev);
756 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200757 int (*irq_set)(struct radeon_device *rdev);
758 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200759 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200760 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
761 int (*cs_parse)(struct radeon_cs_parser *p);
762 int (*copy_blit)(struct radeon_device *rdev,
763 uint64_t src_offset,
764 uint64_t dst_offset,
765 unsigned num_pages,
766 struct radeon_fence *fence);
767 int (*copy_dma)(struct radeon_device *rdev,
768 uint64_t src_offset,
769 uint64_t dst_offset,
770 unsigned num_pages,
771 struct radeon_fence *fence);
772 int (*copy)(struct radeon_device *rdev,
773 uint64_t src_offset,
774 uint64_t dst_offset,
775 unsigned num_pages,
776 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100777 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200778 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100779 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200780 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500781 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200782 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
783 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000784 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
785 uint32_t tiling_flags, uint32_t pitch,
786 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000787 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200788 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500789 void (*hpd_init)(struct radeon_device *rdev);
790 void (*hpd_fini)(struct radeon_device *rdev);
791 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
792 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100793 /* ioctl hw specific callback. Some hw might want to perform special
794 * operation on specific ioctl. For instance on wait idle some hw
795 * might want to perform and HDP flush through MMIO as it seems that
796 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
797 * through ring.
798 */
799 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200800};
801
Jerome Glisse21f9a432009-09-11 15:55:33 +0200802/*
803 * Asic structures
804 */
Dave Airlie551ebd82009-09-01 15:25:57 +1000805struct r100_asic {
806 const unsigned *reg_safe_bm;
807 unsigned reg_safe_bm_size;
Jerome Glissecafe6602010-01-07 12:39:21 +0100808 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +1000809};
810
Jerome Glisse21f9a432009-09-11 15:55:33 +0200811struct r300_asic {
812 const unsigned *reg_safe_bm;
813 unsigned reg_safe_bm_size;
Corbin Simpson62cdc0c2010-01-06 19:28:48 +0100814 u32 resync_scratch;
Jerome Glissecafe6602010-01-07 12:39:21 +0100815 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200816};
817
818struct r600_asic {
819 unsigned max_pipes;
820 unsigned max_tile_pipes;
821 unsigned max_simds;
822 unsigned max_backends;
823 unsigned max_gprs;
824 unsigned max_threads;
825 unsigned max_stack_entries;
826 unsigned max_hw_contexts;
827 unsigned max_gs_threads;
828 unsigned sx_max_export_size;
829 unsigned sx_max_export_pos_size;
830 unsigned sx_max_export_smx_size;
831 unsigned sq_num_cf_insts;
Jerome Glisse961fb592010-02-10 22:30:05 +0000832 unsigned tiling_nbanks;
833 unsigned tiling_npipes;
834 unsigned tiling_group_size;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200835};
836
837struct rv770_asic {
838 unsigned max_pipes;
839 unsigned max_tile_pipes;
840 unsigned max_simds;
841 unsigned max_backends;
842 unsigned max_gprs;
843 unsigned max_threads;
844 unsigned max_stack_entries;
845 unsigned max_hw_contexts;
846 unsigned max_gs_threads;
847 unsigned sx_max_export_size;
848 unsigned sx_max_export_pos_size;
849 unsigned sx_max_export_smx_size;
850 unsigned sq_num_cf_insts;
851 unsigned sx_num_of_sets;
852 unsigned sc_prim_fifo_size;
853 unsigned sc_hiz_tile_fifo_size;
854 unsigned sc_earlyz_tile_fifo_fize;
Jerome Glisse961fb592010-02-10 22:30:05 +0000855 unsigned tiling_nbanks;
856 unsigned tiling_npipes;
857 unsigned tiling_group_size;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200858};
859
Jerome Glisse068a1172009-06-17 13:28:30 +0200860union radeon_asic_config {
861 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +1000862 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000863 struct r600_asic r600;
864 struct rv770_asic rv770;
Jerome Glisse068a1172009-06-17 13:28:30 +0200865};
866
Daniel Vetter0a10c852010-03-11 21:19:14 +0000867/*
868 * asic initizalization from radeon_asic.c
869 */
870void radeon_agp_disable(struct radeon_device *rdev);
871int radeon_asic_init(struct radeon_device *rdev);
872
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200873
874/*
875 * IOCTL.
876 */
877int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
878 struct drm_file *filp);
879int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
880 struct drm_file *filp);
881int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
882 struct drm_file *file_priv);
883int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
884 struct drm_file *file_priv);
885int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
886 struct drm_file *file_priv);
887int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
888 struct drm_file *file_priv);
889int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
890 struct drm_file *filp);
891int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
892 struct drm_file *filp);
893int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
894 struct drm_file *filp);
895int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
896 struct drm_file *filp);
897int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +1000898int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
899 struct drm_file *filp);
900int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
901 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200902
903
904/*
905 * Core structure, functions and helpers.
906 */
907typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
908typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
909
910struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200911 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200912 struct drm_device *ddev;
913 struct pci_dev *pdev;
914 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +0200915 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200916 enum radeon_family family;
917 unsigned long flags;
918 int usec_timeout;
919 enum radeon_pll_errata pll_errata;
920 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -0400921 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200922 int disp_priority;
923 /* BIOS */
924 uint8_t *bios;
925 bool is_atom_bios;
926 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +0100927 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200928 struct fb_info *fbdev_info;
Jerome Glisse4c788672009-11-20 14:29:23 +0100929 struct radeon_bo *fbdev_rbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200930 struct radeon_framebuffer *fbdev_rfb;
931 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +1000932 resource_size_t rmmio_base;
933 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200934 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200935 radeon_rreg_t mc_rreg;
936 radeon_wreg_t mc_wreg;
937 radeon_rreg_t pll_rreg;
938 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +1000939 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200940 radeon_rreg_t pciep_rreg;
941 radeon_wreg_t pciep_wreg;
942 struct radeon_clock clock;
943 struct radeon_mc mc;
944 struct radeon_gart gart;
945 struct radeon_mode_info mode_info;
946 struct radeon_scratch scratch;
947 struct radeon_mman mman;
948 struct radeon_fence_driver fence_drv;
949 struct radeon_cp cp;
950 struct radeon_ib_pool ib_pool;
951 struct radeon_irq irq;
952 struct radeon_asic *asic;
953 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +0200954 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +1000955 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200956 struct mutex cs_mutex;
957 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000958 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200959 bool gpu_lockup;
960 bool shutdown;
961 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +1000962 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +0200963 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +1000964 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000965 const struct firmware *me_fw; /* all family ME firmware */
966 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500967 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000968 struct r600_blit r600_blit;
Alex Deucher3e5cb982009-10-16 12:21:24 -0400969 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500970 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -0500971 struct workqueue_struct *wq;
972 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -0500973 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -0500974 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200975
976 /* audio stuff */
977 struct timer_list audio_timer;
978 int audio_channels;
979 int audio_rate;
980 int audio_bits_per_sample;
981 uint8_t audio_status_bits;
982 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000983
984 bool powered_down;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200985};
986
987int radeon_device_init(struct radeon_device *rdev,
988 struct drm_device *ddev,
989 struct pci_dev *pdev,
990 uint32_t flags);
991void radeon_device_fini(struct radeon_device *rdev);
992int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
993
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000994/* r600 blit */
995int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
996void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
997void r600_kms_blit_copy(struct radeon_device *rdev,
998 u64 src_gpu_addr, u64 dst_gpu_addr,
999 int size_bytes);
1000
Dave Airliede1b2892009-08-12 18:43:14 +10001001static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1002{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001003 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001004 return readl(((void __iomem *)rdev->rmmio) + reg);
1005 else {
1006 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1007 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1008 }
1009}
1010
1011static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1012{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001013 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001014 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1015 else {
1016 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1017 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1018 }
1019}
1020
Jerome Glisse4c788672009-11-20 14:29:23 +01001021/*
1022 * Cast helper
1023 */
1024#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001025
1026/*
1027 * Registers read & write functions.
1028 */
1029#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1030#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001031#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001032#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001033#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001034#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1035#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1036#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1037#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1038#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1039#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001040#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1041#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001042#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1043#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001044#define WREG32_P(reg, val, mask) \
1045 do { \
1046 uint32_t tmp_ = RREG32(reg); \
1047 tmp_ &= (mask); \
1048 tmp_ |= ((val) & ~(mask)); \
1049 WREG32(reg, tmp_); \
1050 } while (0)
1051#define WREG32_PLL_P(reg, val, mask) \
1052 do { \
1053 uint32_t tmp_ = RREG32_PLL(reg); \
1054 tmp_ &= (mask); \
1055 tmp_ |= ((val) & ~(mask)); \
1056 WREG32_PLL(reg, tmp_); \
1057 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001058#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001059
Dave Airliede1b2892009-08-12 18:43:14 +10001060/*
1061 * Indirect registers accessor
1062 */
1063static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1064{
1065 uint32_t r;
1066
1067 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1068 r = RREG32(RADEON_PCIE_DATA);
1069 return r;
1070}
1071
1072static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1073{
1074 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1075 WREG32(RADEON_PCIE_DATA, (v));
1076}
1077
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001078void r100_pll_errata_after_index(struct radeon_device *rdev);
1079
1080
1081/*
1082 * ASICs helpers.
1083 */
Dave Airlieb995e432009-07-14 02:02:32 +10001084#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1085 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001086#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1087 (rdev->family == CHIP_RV200) || \
1088 (rdev->family == CHIP_RS100) || \
1089 (rdev->family == CHIP_RS200) || \
1090 (rdev->family == CHIP_RV250) || \
1091 (rdev->family == CHIP_RV280) || \
1092 (rdev->family == CHIP_RS300))
1093#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1094 (rdev->family == CHIP_RV350) || \
1095 (rdev->family == CHIP_R350) || \
1096 (rdev->family == CHIP_RV380) || \
1097 (rdev->family == CHIP_R420) || \
1098 (rdev->family == CHIP_R423) || \
1099 (rdev->family == CHIP_RV410) || \
1100 (rdev->family == CHIP_RS400) || \
1101 (rdev->family == CHIP_RS480))
1102#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1103#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1104#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001105#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001106
1107/*
1108 * BIOS helpers.
1109 */
1110#define RBIOS8(i) (rdev->bios[i])
1111#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1112#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1113
1114int radeon_combios_init(struct radeon_device *rdev);
1115void radeon_combios_fini(struct radeon_device *rdev);
1116int radeon_atombios_init(struct radeon_device *rdev);
1117void radeon_atombios_fini(struct radeon_device *rdev);
1118
1119
1120/*
1121 * RING helpers.
1122 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001123static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1124{
1125#if DRM_DEBUG_CODE
1126 if (rdev->cp.count_dw <= 0) {
1127 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1128 }
1129#endif
1130 rdev->cp.ring[rdev->cp.wptr++] = v;
1131 rdev->cp.wptr &= rdev->cp.ptr_mask;
1132 rdev->cp.count_dw--;
1133 rdev->cp.ring_free_dw--;
1134}
1135
1136
1137/*
1138 * ASICs macro.
1139 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001140#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001141#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1142#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1143#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001144#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001145#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001146#define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001147#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1148#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001149#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001150#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001151#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1152#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001153#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1154#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001155#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001156#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1157#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1158#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1159#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001160#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001161#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001162#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001163#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001164#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001165#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1166#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001167#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1168#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001169#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001170#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1171#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1172#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1173#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001174
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001175/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001176/* AGP */
1177extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001178extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Dave Airlie82568562010-02-05 16:00:07 +10001179extern void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001180extern int radeon_modeset_init(struct radeon_device *rdev);
1181extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001182extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001183extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001184extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001185extern int radeon_clocks_init(struct radeon_device *rdev);
1186extern void radeon_clocks_fini(struct radeon_device *rdev);
1187extern void radeon_scratch_init(struct radeon_device *rdev);
1188extern void radeon_surface_init(struct radeon_device *rdev);
1189extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001190extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001191extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001192extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001193extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001194extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1195extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001196extern int radeon_resume_kms(struct drm_device *dev);
1197extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001198
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001199/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001200
Jerome Glissed4550902009-10-01 10:12:06 +02001201/* rv200,rv250,rv280 */
1202extern void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001203
1204/* r300,r350,rv350,rv370,rv380 */
1205extern void r300_set_reg_safe(struct radeon_device *rdev);
1206extern void r300_mc_program(struct radeon_device *rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00001207extern void r300_mc_init(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001208extern void r300_clock_startup(struct radeon_device *rdev);
1209extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001210extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1211extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1212extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001213extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001214
Jerome Glisse905b6822009-09-09 22:24:20 +02001215/* r420,r423,rv410 */
Jerome Glisse21f9a432009-09-11 15:55:33 +02001216extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1217extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001218extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001219extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse905b6822009-09-09 22:24:20 +02001220
Jerome Glisse21f9a432009-09-11 15:55:33 +02001221/* rv515 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001222struct rv515_mc_save {
1223 u32 d1vga_control;
1224 u32 d2vga_control;
1225 u32 vga_render_control;
1226 u32 vga_hdp_control;
1227 u32 d1crtc_control;
1228 u32 d2crtc_control;
1229};
Jerome Glisse21f9a432009-09-11 15:55:33 +02001230extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001231extern void rv515_vga_render_disable(struct radeon_device *rdev);
1232extern void rv515_set_safe_registers(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +02001233extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1234extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1235extern void rv515_clock_startup(struct radeon_device *rdev);
1236extern void rv515_debugfs(struct radeon_device *rdev);
1237extern int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001238
Jerome Glisse3bc68532009-10-01 09:39:24 +02001239/* rs400 */
1240extern int rs400_gart_init(struct radeon_device *rdev);
1241extern int rs400_gart_enable(struct radeon_device *rdev);
1242extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1243extern void rs400_gart_disable(struct radeon_device *rdev);
1244extern void rs400_gart_fini(struct radeon_device *rdev);
1245
1246/* rs600 */
1247extern void rs600_set_safe_registers(struct radeon_device *rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001248extern int rs600_irq_set(struct radeon_device *rdev);
1249extern void rs600_irq_disable(struct radeon_device *rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +02001250
Jerome Glisse21f9a432009-09-11 15:55:33 +02001251/* rs690, rs740 */
1252extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1253 struct drm_display_mode *mode1,
1254 struct drm_display_mode *mode2);
1255
1256/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
Jerome Glissed594e462010-02-17 21:54:29 +00001257extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001258extern bool r600_card_posted(struct radeon_device *rdev);
1259extern void r600_cp_stop(struct radeon_device *rdev);
1260extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1261extern int r600_cp_resume(struct radeon_device *rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001262extern void r600_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001263extern int r600_count_pipe_bits(uint32_t val);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001264extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001265extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001266extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1267extern int r600_ib_test(struct radeon_device *rdev);
1268extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001269extern void r600_wb_fini(struct radeon_device *rdev);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001270extern int r600_wb_enable(struct radeon_device *rdev);
1271extern void r600_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001272extern void r600_scratch_init(struct radeon_device *rdev);
1273extern int r600_blit_init(struct radeon_device *rdev);
1274extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001275extern int r600_init_microcode(struct radeon_device *rdev);
Dave Airliefe62e1a2009-09-21 14:06:30 +10001276extern int r600_gpu_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001277/* r600 irq */
1278extern int r600_irq_init(struct radeon_device *rdev);
1279extern void r600_irq_fini(struct radeon_device *rdev);
1280extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1281extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001282extern void r600_irq_suspend(struct radeon_device *rdev);
1283/* r600 audio */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001284extern int r600_audio_init(struct radeon_device *rdev);
1285extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1286extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
1287extern void r600_audio_fini(struct radeon_device *rdev);
1288extern void r600_hdmi_init(struct drm_encoder *encoder);
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001289extern void r600_hdmi_enable(struct drm_encoder *encoder);
1290extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001291extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1292extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
1293extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
1294 int channels,
1295 int rate,
1296 int bps,
1297 uint8_t status_bits,
1298 uint8_t category_code);
1299
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001300/* evergreen */
1301struct evergreen_mc_save {
1302 u32 vga_control[6];
1303 u32 vga_render_control;
1304 u32 vga_hdp_control;
1305 u32 crtc_control[6];
1306};
1307
Jerome Glisse4c788672009-11-20 14:29:23 +01001308#include "radeon_object.h"
1309
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001310#endif