blob: fffa7fe319a0850575614ec07d262d1333cf5d07 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Ralf Baechle70342282013-01-22 12:59:30 +01008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
9 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Steven J. Hill113c62d2012-07-06 23:56:00 +020012 * Copyright (C) 2011 MIPS Technologies, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010013 *
14 * ... and the days got worse and worse and now you see
15 * I've gone completly out of my mind.
16 *
17 * They're coming to take me a away haha
18 * they're coming to take me a away hoho hihi haha
19 * to the funny farm where code is beautiful all the time ...
20 *
21 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 */
23
David Daney95affdd2009-05-20 11:40:59 -070024#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/kernel.h>
26#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010027#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/string.h>
29#include <linux/init.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080030#include <linux/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
David Daney3d8bfdd2010-12-21 14:19:11 -080032#include <asm/cacheflush.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020033#include <asm/cpu-type.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080034#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/war.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010036#include <asm/uasm.h>
David Howellsb81947c2012-03-28 18:30:02 +010037#include <asm/setup.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000038
David Daney1ec56322010-04-28 12:16:18 -070039/*
40 * TLB load/store/modify handlers.
41 *
42 * Only the fastpath gets synthesized at runtime, the slowpath for
43 * do_page_fault remains normal asm.
44 */
45extern void tlb_do_page_fault_0(void);
46extern void tlb_do_page_fault_1(void);
47
David Daneybf286072011-07-05 16:34:46 -070048struct work_registers {
49 int r1;
50 int r2;
51 int r3;
52};
53
54struct tlb_reg_save {
55 unsigned long a;
56 unsigned long b;
57} ____cacheline_aligned_in_smp;
58
59static struct tlb_reg_save handler_reg_save[NR_CPUS];
David Daney1ec56322010-04-28 12:16:18 -070060
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010061static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070062{
63 /* XXX: We should probe for the presence of this bug, but we don't. */
64 return 0;
65}
66
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010067static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070068{
69 /* XXX: We should probe for the presence of this bug, but we don't. */
70 return 0;
71}
72
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010073static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070074{
75 return BCM1250_M3_WAR;
76}
77
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010078static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070079{
80 return R10000_LLSC_WAR;
81}
82
David Daneycc33ae42010-12-20 15:54:50 -080083static int use_bbit_insns(void)
84{
85 switch (current_cpu_type()) {
86 case CPU_CAVIUM_OCTEON:
87 case CPU_CAVIUM_OCTEON_PLUS:
88 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -070089 case CPU_CAVIUM_OCTEON3:
David Daneycc33ae42010-12-20 15:54:50 -080090 return 1;
91 default:
92 return 0;
93 }
94}
95
David Daney2c8c53e2010-12-27 18:07:57 -080096static int use_lwx_insns(void)
97{
98 switch (current_cpu_type()) {
99 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -0700100 case CPU_CAVIUM_OCTEON3:
David Daney2c8c53e2010-12-27 18:07:57 -0800101 return 1;
102 default:
103 return 0;
104 }
105}
106#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
107 CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
108static bool scratchpad_available(void)
109{
110 return true;
111}
112static int scratchpad_offset(int i)
113{
114 /*
115 * CVMSEG starts at address -32768 and extends for
116 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
117 */
118 i += 1; /* Kernel use starts at the top and works down. */
119 return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
120}
121#else
122static bool scratchpad_available(void)
123{
124 return false;
125}
126static int scratchpad_offset(int i)
127{
128 BUG();
David Daneye1c87d22011-01-19 15:24:42 -0800129 /* Really unreachable, but evidently some GCC want this. */
130 return 0;
David Daney2c8c53e2010-12-27 18:07:57 -0800131}
132#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100134 * Found by experiment: At least some revisions of the 4kc throw under
135 * some circumstances a machine check exception, triggered by invalid
136 * values in the index register. Delaying the tlbp instruction until
137 * after the next branch, plus adding an additional nop in front of
138 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
139 * why; it's not an issue caused by the core RTL.
140 *
141 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000142static int m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100143{
144 return (current_cpu_data.processor_id & 0xffff00) ==
145 (PRID_COMP_MIPS | PRID_IMP_4KC);
146}
147
Thiemo Seufere30ec452008-01-28 20:05:38 +0000148/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000150 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 label_leave,
152 label_vmalloc,
153 label_vmalloc_done,
Ralf Baechle02a54172012-10-13 22:46:26 +0200154 label_tlbw_hazard_0,
155 label_split = label_tlbw_hazard_0 + 8,
David Daney6dd93442010-02-10 15:12:47 -0800156 label_tlbl_goaround1,
157 label_tlbl_goaround2,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 label_nopage_tlbl,
159 label_nopage_tlbs,
160 label_nopage_tlbm,
161 label_smp_pgtable_change,
162 label_r3000_write_probe_fail,
David Daney1ec56322010-04-28 12:16:18 -0700163 label_large_segbits_fault,
David Daneyaa1762f2012-10-17 00:48:10 +0200164#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700165 label_tlb_huge_update,
166#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167};
168
Thiemo Seufere30ec452008-01-28 20:05:38 +0000169UASM_L_LA(_second_part)
170UASM_L_LA(_leave)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000171UASM_L_LA(_vmalloc)
172UASM_L_LA(_vmalloc_done)
Ralf Baechle02a54172012-10-13 22:46:26 +0200173/* _tlbw_hazard_x is handled differently. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000174UASM_L_LA(_split)
David Daney6dd93442010-02-10 15:12:47 -0800175UASM_L_LA(_tlbl_goaround1)
176UASM_L_LA(_tlbl_goaround2)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000177UASM_L_LA(_nopage_tlbl)
178UASM_L_LA(_nopage_tlbs)
179UASM_L_LA(_nopage_tlbm)
180UASM_L_LA(_smp_pgtable_change)
181UASM_L_LA(_r3000_write_probe_fail)
David Daney1ec56322010-04-28 12:16:18 -0700182UASM_L_LA(_large_segbits_fault)
David Daneyaa1762f2012-10-17 00:48:10 +0200183#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700184UASM_L_LA(_tlb_huge_update)
185#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900186
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000187static int hazard_instance;
Ralf Baechle02a54172012-10-13 22:46:26 +0200188
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000189static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200190{
191 switch (instance) {
192 case 0 ... 7:
193 uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
194 return;
195 default:
196 BUG();
197 }
198}
199
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000200static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200201{
202 switch (instance) {
203 case 0 ... 7:
204 uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
205 break;
206 default:
207 BUG();
208 }
209}
210
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200211/*
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200212 * pgtable bits are assigned dynamically depending on processor feature
213 * and statically based on kernel configuration. This spits out the actual
Ralf Baechle70342282013-01-22 12:59:30 +0100214 * values the kernel is using. Required to make sense from disassembled
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200215 * TLB exception handlers.
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200216 */
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200217static void output_pgtable_bits_defines(void)
218{
219#define pr_define(fmt, ...) \
220 pr_debug("#define " fmt, ##__VA_ARGS__)
221
222 pr_debug("#include <asm/asm.h>\n");
223 pr_debug("#include <asm/regdef.h>\n");
224 pr_debug("\n");
225
226 pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
227 pr_define("_PAGE_READ_SHIFT %d\n", _PAGE_READ_SHIFT);
228 pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
229 pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
230 pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
Ralf Baechle970d0322012-10-18 13:54:15 +0200231#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200232 pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
Ralf Baechle970d0322012-10-18 13:54:15 +0200233 pr_define("_PAGE_SPLITTING_SHIFT %d\n", _PAGE_SPLITTING_SHIFT);
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200234#endif
235 if (cpu_has_rixi) {
236#ifdef _PAGE_NO_EXEC_SHIFT
237 pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
238#endif
239#ifdef _PAGE_NO_READ_SHIFT
240 pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
241#endif
242 }
243 pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
244 pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
245 pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
246 pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
247 pr_debug("\n");
248}
249
250static inline void dump_handler(const char *symbol, const u32 *handler, int count)
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200251{
252 int i;
253
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200254 pr_debug("LEAF(%s)\n", symbol);
255
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200256 pr_debug("\t.set push\n");
257 pr_debug("\t.set noreorder\n");
258
259 for (i = 0; i < count; i++)
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200260 pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200261
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200262 pr_debug("\t.set\tpop\n");
263
264 pr_debug("\tEND(%s)\n", symbol);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200265}
266
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267/* The only general purpose registers allowed in TLB handlers. */
268#define K0 26
269#define K1 27
270
271/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100272#define C0_INDEX 0, 0
273#define C0_ENTRYLO0 2, 0
274#define C0_TCBIND 2, 2
275#define C0_ENTRYLO1 3, 0
276#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700277#define C0_PAGEMASK 5, 0
Ralf Baechle41c594a2006-04-05 09:45:45 +0100278#define C0_BADVADDR 8, 0
279#define C0_ENTRYHI 10, 0
280#define C0_EPC 14, 0
281#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
Ralf Baechle875d43e2005-09-03 15:56:16 -0700283#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000284# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000286# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287#endif
288
289/* The worst case length of the handler is around 18 instructions for
290 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
291 * Maximum space available is 32 instructions for R3000 and 64
292 * instructions for R4000.
293 *
294 * We deliberately chose a buffer size of 128, so we won't scribble
295 * over anything important on overflow before we panic.
296 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000297static u32 tlb_handler[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
299/* simply assume worst case size for labels and relocs */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000300static struct uasm_label labels[128];
301static struct uasm_reloc relocs[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000303static int check_for_high_segbits;
David Daney3d8bfdd2010-12-21 14:19:11 -0800304
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000305static unsigned int kscratch_used_mask;
David Daney3d8bfdd2010-12-21 14:19:11 -0800306
Jayachandran C7777b932013-06-11 14:41:35 +0000307static inline int __maybe_unused c0_kscratch(void)
308{
309 switch (current_cpu_type()) {
310 case CPU_XLP:
311 case CPU_XLR:
312 return 22;
313 default:
314 return 31;
315 }
316}
317
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000318static int allocate_kscratch(void)
David Daney3d8bfdd2010-12-21 14:19:11 -0800319{
320 int r;
321 unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
322
323 r = ffs(a);
324
325 if (r == 0)
326 return -1;
327
328 r--; /* make it zero based */
329
330 kscratch_used_mask |= (1 << r);
331
332 return r;
333}
334
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000335static int scratch_reg;
336static int pgd_reg;
David Daney2c8c53e2010-12-27 18:07:57 -0800337enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};
David Daney3d8bfdd2010-12-21 14:19:11 -0800338
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000339static struct work_registers build_get_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700340{
341 struct work_registers r;
342
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000343 if (scratch_reg >= 0) {
David Daneybf286072011-07-05 16:34:46 -0700344 /* Save in CPU local C0_KScratch? */
Jayachandran C7777b932013-06-11 14:41:35 +0000345 UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700346 r.r1 = K0;
347 r.r2 = K1;
348 r.r3 = 1;
349 return r;
350 }
351
352 if (num_possible_cpus() > 1) {
David Daneybf286072011-07-05 16:34:46 -0700353 /* Get smp_processor_id */
Jayachandran Cc2377a42013-08-11 17:10:16 +0530354 UASM_i_CPUID_MFC0(p, K0, SMP_CPUID_REG);
355 UASM_i_SRL_SAFE(p, K0, K0, SMP_CPUID_REGSHIFT);
David Daneybf286072011-07-05 16:34:46 -0700356
357 /* handler_reg_save index in K0 */
358 UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));
359
360 UASM_i_LA(p, K1, (long)&handler_reg_save);
361 UASM_i_ADDU(p, K0, K0, K1);
362 } else {
363 UASM_i_LA(p, K0, (long)&handler_reg_save);
364 }
365 /* K0 now points to save area, save $1 and $2 */
366 UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
367 UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);
368
369 r.r1 = K1;
370 r.r2 = 1;
371 r.r3 = 2;
372 return r;
373}
374
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000375static void build_restore_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700376{
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000377 if (scratch_reg >= 0) {
Jayachandran C7777b932013-06-11 14:41:35 +0000378 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700379 return;
380 }
381 /* K0 already points to save area, restore $1 and $2 */
382 UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
383 UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
384}
385
David Daney2c8c53e2010-12-27 18:07:57 -0800386#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
387
David Daney826222842009-10-14 12:16:56 -0700388/*
389 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
390 * we cannot do r3000 under these circumstances.
David Daney3d8bfdd2010-12-21 14:19:11 -0800391 *
392 * Declare pgd_current here instead of including mmu_context.h to avoid type
393 * conflicts for tlbmiss_handler_setup_pgd
David Daney826222842009-10-14 12:16:56 -0700394 */
David Daney3d8bfdd2010-12-21 14:19:11 -0800395extern unsigned long pgd_current[];
David Daney826222842009-10-14 12:16:56 -0700396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397/*
398 * The R3000 TLB handler is simple.
399 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000400static void build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401{
402 long pgdc = (long)pgd_current;
403 u32 *p;
404
405 memset(tlb_handler, 0, sizeof(tlb_handler));
406 p = tlb_handler;
407
Thiemo Seufere30ec452008-01-28 20:05:38 +0000408 uasm_i_mfc0(&p, K0, C0_BADVADDR);
409 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
410 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
411 uasm_i_srl(&p, K0, K0, 22); /* load delay */
412 uasm_i_sll(&p, K0, K0, 2);
413 uasm_i_addu(&p, K1, K1, K0);
414 uasm_i_mfc0(&p, K0, C0_CONTEXT);
415 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
416 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
417 uasm_i_addu(&p, K1, K1, K0);
418 uasm_i_lw(&p, K0, 0, K1);
419 uasm_i_nop(&p); /* load delay */
420 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
421 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
422 uasm_i_tlbwr(&p); /* cp0 delay */
423 uasm_i_jr(&p, K1);
424 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
426 if (p > tlb_handler + 32)
427 panic("TLB refill handler space exceeded");
428
Thiemo Seufere30ec452008-01-28 20:05:38 +0000429 pr_debug("Wrote TLB refill handler (%u instructions).\n",
430 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Ralf Baechle91b05e62006-03-29 18:53:00 +0100432 memcpy((void *)ebase, tlb_handler, 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200433
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200434 dump_handler("r3000_tlb_refill", (u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435}
David Daney826222842009-10-14 12:16:56 -0700436#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
438/*
439 * The R4000 TLB handler is much more complicated. We have two
440 * consecutive handler areas with 32 instructions space each.
441 * Since they aren't used at the same time, we can overflow in the
442 * other one.To keep things simple, we first assume linear space,
443 * then we relocate it to the final handler layout as needed.
444 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000445static u32 final_handler[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447/*
448 * Hazards
449 *
450 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
451 * 2. A timing hazard exists for the TLBP instruction.
452 *
Ralf Baechle70342282013-01-22 12:59:30 +0100453 * stalling_instruction
454 * TLBP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 *
456 * The JTLB is being read for the TLBP throughout the stall generated by the
457 * previous instruction. This is not really correct as the stalling instruction
458 * can modify the address used to access the JTLB. The failure symptom is that
459 * the TLBP instruction will use an address created for the stalling instruction
460 * and not the address held in C0_ENHI and thus report the wrong results.
461 *
462 * The software work-around is to not allow the instruction preceding the TLBP
463 * to stall - make it an NOP or some other instruction guaranteed not to stall.
464 *
Ralf Baechle70342282013-01-22 12:59:30 +0100465 * Errata 2 will not be fixed. This errata is also on the R5000.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 *
467 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
468 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000469static void __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100471 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200472 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000473 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200474 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 case CPU_R5000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000477 uasm_i_nop(p);
478 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 break;
480
481 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000482 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 break;
484 }
485}
486
487/*
488 * Write random or indexed TLB entry, and care about the hazards from
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300489 * the preceding mtc0 and for the following eret.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 */
491enum tlb_write_entry { tlb_random, tlb_indexed };
492
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000493static void build_tlb_write_entry(u32 **p, struct uasm_label **l,
494 struct uasm_reloc **r,
495 enum tlb_write_entry wmode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496{
497 void(*tlbw)(u32 **) = NULL;
498
499 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000500 case tlb_random: tlbw = uasm_i_tlbwr; break;
501 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 }
503
Ralf Baechle161548b2008-01-29 10:14:54 +0000504 if (cpu_has_mips_r2) {
Steven J. Hill625c0a22012-08-28 23:20:08 -0500505 /*
506 * The architecture spec says an ehb is required here,
507 * but a number of cores do not have the hazard and
508 * using an ehb causes an expensive pipeline stall.
509 */
510 switch (current_cpu_type()) {
511 case CPU_M14KC:
512 case CPU_74K:
513 break;
514
515 default:
David Daney41f0e4d2009-05-12 12:41:53 -0700516 uasm_i_ehb(p);
Steven J. Hill625c0a22012-08-28 23:20:08 -0500517 break;
518 }
Ralf Baechle161548b2008-01-29 10:14:54 +0000519 tlbw(p);
520 return;
521 }
522
Ralf Baechle10cc3522007-10-11 23:46:15 +0100523 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 case CPU_R4000PC:
525 case CPU_R4000SC:
526 case CPU_R4000MC:
527 case CPU_R4400PC:
528 case CPU_R4400SC:
529 case CPU_R4400MC:
530 /*
531 * This branch uses up a mtc0 hazard nop slot and saves
532 * two nops after the tlbw instruction.
533 */
Ralf Baechle02a54172012-10-13 22:46:26 +0200534 uasm_bgezl_hazard(p, r, hazard_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 tlbw(p);
Ralf Baechle02a54172012-10-13 22:46:26 +0200536 uasm_bgezl_label(l, p, hazard_instance);
537 hazard_instance++;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000538 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 break;
540
541 case CPU_R4600:
542 case CPU_R4700:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000543 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000544 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000545 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000546 break;
547
Ralf Baechle359187d2012-10-16 22:13:06 +0200548 case CPU_R5000:
Ralf Baechle359187d2012-10-16 22:13:06 +0200549 case CPU_NEVADA:
550 uasm_i_nop(p); /* QED specifies 2 nops hazard */
551 uasm_i_nop(p); /* QED specifies 2 nops hazard */
552 tlbw(p);
553 break;
554
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000555 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 case CPU_5KC:
557 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000558 case CPU_PR4450:
Jayachandran Cefa0f812011-05-07 01:36:21 +0530559 case CPU_XLR:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000560 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 tlbw(p);
562 break;
563
564 case CPU_R10000:
565 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400566 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100568 case CPU_4KEC:
Steven J. Hill113c62d2012-07-06 23:56:00 +0200569 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000570 case CPU_M14KEC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700572 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 case CPU_4KSC:
574 case CPU_20KC:
575 case CPU_25KF:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700576 case CPU_BMIPS32:
577 case CPU_BMIPS3300:
578 case CPU_BMIPS4350:
579 case CPU_BMIPS4380:
580 case CPU_BMIPS5000:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800581 case CPU_LOONGSON2:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900582 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100583 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000584 uasm_i_nop(p);
Manuel Lauss2f794d02009-03-25 17:49:30 +0100585 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 tlbw(p);
587 break;
588
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000590 uasm_i_nop(p);
591 uasm_i_nop(p);
592 uasm_i_nop(p);
593 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 tlbw(p);
595 break;
596
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 case CPU_VR4111:
598 case CPU_VR4121:
599 case CPU_VR4122:
600 case CPU_VR4181:
601 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000602 uasm_i_nop(p);
603 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000605 uasm_i_nop(p);
606 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 break;
608
609 case CPU_VR4131:
610 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000611 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000612 uasm_i_nop(p);
613 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 tlbw(p);
615 break;
616
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000617 case CPU_JZRISC:
618 tlbw(p);
619 uasm_i_nop(p);
620 break;
621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 default:
623 panic("No TLB refill handler yet (CPU type: %d)",
624 current_cpu_data.cputype);
625 break;
626 }
627}
628
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000629static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
630 unsigned int reg)
David Daney6dd93442010-02-10 15:12:47 -0800631{
Steven J. Hill05857c62012-09-13 16:51:46 -0500632 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -0700633 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800634 } else {
635#ifdef CONFIG_64BIT_PHYS_ADDR
David Daney3be60222010-04-28 12:16:17 -0700636 uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800637#else
638 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
639#endif
640 }
641}
642
David Daneyaa1762f2012-10-17 00:48:10 +0200643#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney6dd93442010-02-10 15:12:47 -0800644
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000645static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
646 unsigned int tmp, enum label_id lid,
647 int restore_scratch)
David Daney6dd93442010-02-10 15:12:47 -0800648{
David Daney2c8c53e2010-12-27 18:07:57 -0800649 if (restore_scratch) {
650 /* Reset default page size */
651 if (PM_DEFAULT_MASK >> 16) {
652 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
653 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
654 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
655 uasm_il_b(p, r, lid);
656 } else if (PM_DEFAULT_MASK) {
657 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
658 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
659 uasm_il_b(p, r, lid);
660 } else {
661 uasm_i_mtc0(p, 0, C0_PAGEMASK);
662 uasm_il_b(p, r, lid);
663 }
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000664 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000665 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800666 else
667 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
David Daney6dd93442010-02-10 15:12:47 -0800668 } else {
David Daney2c8c53e2010-12-27 18:07:57 -0800669 /* Reset default page size */
670 if (PM_DEFAULT_MASK >> 16) {
671 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
672 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
673 uasm_il_b(p, r, lid);
674 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
675 } else if (PM_DEFAULT_MASK) {
676 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
677 uasm_il_b(p, r, lid);
678 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
679 } else {
680 uasm_il_b(p, r, lid);
681 uasm_i_mtc0(p, 0, C0_PAGEMASK);
682 }
David Daney6dd93442010-02-10 15:12:47 -0800683 }
684}
685
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000686static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
687 struct uasm_reloc **r,
688 unsigned int tmp,
689 enum tlb_write_entry wmode,
690 int restore_scratch)
David Daneyfd062c82009-05-27 17:47:44 -0700691{
692 /* Set huge page tlb entry size */
693 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
694 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
695 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
696
697 build_tlb_write_entry(p, l, r, wmode);
698
David Daney2c8c53e2010-12-27 18:07:57 -0800699 build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -0700700}
701
702/*
703 * Check if Huge PTE is present, if so then jump to LABEL.
704 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000705static void
David Daneyfd062c82009-05-27 17:47:44 -0700706build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000707 unsigned int pmd, int lid)
David Daneyfd062c82009-05-27 17:47:44 -0700708{
709 UASM_i_LW(p, tmp, 0, pmd);
David Daneycc33ae42010-12-20 15:54:50 -0800710 if (use_bbit_insns()) {
711 uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
712 } else {
713 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
714 uasm_il_bnez(p, r, tmp, lid);
715 }
David Daneyfd062c82009-05-27 17:47:44 -0700716}
717
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000718static void build_huge_update_entries(u32 **p, unsigned int pte,
719 unsigned int tmp)
David Daneyfd062c82009-05-27 17:47:44 -0700720{
721 int small_sequence;
722
723 /*
724 * A huge PTE describes an area the size of the
725 * configured huge page size. This is twice the
726 * of the large TLB entry size we intend to use.
727 * A TLB entry half the size of the configured
728 * huge page size is configured into entrylo0
729 * and entrylo1 to cover the contiguous huge PTE
730 * address space.
731 */
732 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
733
Ralf Baechle70342282013-01-22 12:59:30 +0100734 /* We can clobber tmp. It isn't used after this.*/
David Daneyfd062c82009-05-27 17:47:44 -0700735 if (!small_sequence)
736 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
737
David Daney6dd93442010-02-10 15:12:47 -0800738 build_convert_pte_to_entrylo(p, pte);
David Daney9b8c3892010-02-10 15:12:44 -0800739 UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700740 /* convert to entrylo1 */
741 if (small_sequence)
742 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
743 else
744 UASM_i_ADDU(p, pte, pte, tmp);
745
David Daney9b8c3892010-02-10 15:12:44 -0800746 UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700747}
748
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000749static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
750 struct uasm_label **l,
751 unsigned int pte,
752 unsigned int ptr)
David Daneyfd062c82009-05-27 17:47:44 -0700753{
754#ifdef CONFIG_SMP
755 UASM_i_SC(p, pte, 0, ptr);
756 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
757 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
758#else
759 UASM_i_SW(p, pte, 0, ptr);
760#endif
761 build_huge_update_entries(p, pte, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800762 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
David Daneyfd062c82009-05-27 17:47:44 -0700763}
David Daneyaa1762f2012-10-17 00:48:10 +0200764#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daneyfd062c82009-05-27 17:47:44 -0700765
Ralf Baechle875d43e2005-09-03 15:56:16 -0700766#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767/*
768 * TMP and PTR are scratch.
769 * TMP will be clobbered, PTR will hold the pmd entry.
770 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000771static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000772build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 unsigned int tmp, unsigned int ptr)
774{
David Daney826222842009-10-14 12:16:56 -0700775#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 long pgdc = (long)pgd_current;
David Daney826222842009-10-14 12:16:56 -0700777#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 /*
779 * The vmalloc handling is not in the hotpath.
780 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000781 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
David Daney1ec56322010-04-28 12:16:18 -0700782
783 if (check_for_high_segbits) {
784 /*
785 * The kernel currently implicitely assumes that the
786 * MIPS SEGBITS parameter for the processor is
787 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
788 * allocate virtual addresses outside the maximum
789 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
790 * that doesn't prevent user code from accessing the
791 * higher xuseg addresses. Here, we make sure that
792 * everything but the lower xuseg addresses goes down
793 * the module_alloc/vmalloc path.
794 */
795 uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
796 uasm_il_bnez(p, r, ptr, label_vmalloc);
797 } else {
798 uasm_il_bltz(p, r, tmp, label_vmalloc);
799 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000800 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
David Daney3d8bfdd2010-12-21 14:19:11 -0800802 if (pgd_reg != -1) {
803 /* pgd is in pgd_reg */
Jayachandran C7777b932013-06-11 14:41:35 +0000804 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -0800805 } else {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530806#if defined(CONFIG_MIPS_PGD_C0_CONTEXT)
David Daney3d8bfdd2010-12-21 14:19:11 -0800807 /*
808 * &pgd << 11 stored in CONTEXT [23..63].
809 */
810 UASM_i_MFC0(p, ptr, C0_CONTEXT);
811
812 /* Clear lower 23 bits of context. */
813 uasm_i_dins(p, ptr, 0, 0, 23);
814
Ralf Baechle70342282013-01-22 12:59:30 +0100815 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney3d8bfdd2010-12-21 14:19:11 -0800816 uasm_i_ori(p, ptr, ptr, 0x540);
817 uasm_i_drotr(p, ptr, ptr, 11);
David Daney826222842009-10-14 12:16:56 -0700818#elif defined(CONFIG_SMP)
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530819 UASM_i_CPUID_MFC0(p, ptr, SMP_CPUID_REG);
820 uasm_i_dsrl_safe(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
821 UASM_i_LA_mostly(p, tmp, pgdc);
822 uasm_i_daddu(p, ptr, ptr, tmp);
823 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
824 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530826 UASM_i_LA_mostly(p, ptr, pgdc);
827 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530829 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
Thiemo Seufere30ec452008-01-28 20:05:38 +0000831 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100832
David Daney3be60222010-04-28 12:16:17 -0700833 /* get pgd offset in bytes */
834 uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100835
Thiemo Seufere30ec452008-01-28 20:05:38 +0000836 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
837 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
David Daney325f8a02009-12-04 13:52:36 -0800838#ifndef __PAGETABLE_PMD_FOLDED
Thiemo Seufere30ec452008-01-28 20:05:38 +0000839 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
840 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
David Daney3be60222010-04-28 12:16:17 -0700841 uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000842 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
843 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
David Daney325f8a02009-12-04 13:52:36 -0800844#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845}
846
847/*
848 * BVADDR is the faulting address, PTR is scratch.
849 * PTR will hold the pgd for vmalloc.
850 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000851static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000852build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
David Daney1ec56322010-04-28 12:16:18 -0700853 unsigned int bvaddr, unsigned int ptr,
854 enum vmalloc64_mode mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855{
856 long swpd = (long)swapper_pg_dir;
David Daney1ec56322010-04-28 12:16:18 -0700857 int single_insn_swpd;
858 int did_vmalloc_branch = 0;
859
860 single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
Thiemo Seufere30ec452008-01-28 20:05:38 +0000862 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
David Daney2c8c53e2010-12-27 18:07:57 -0800864 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700865 if (single_insn_swpd) {
866 uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
867 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
868 did_vmalloc_branch = 1;
869 /* fall through */
870 } else {
871 uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
872 }
873 }
874 if (!did_vmalloc_branch) {
875 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
876 uasm_il_b(p, r, label_vmalloc_done);
877 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
878 } else {
879 UASM_i_LA_mostly(p, ptr, swpd);
880 uasm_il_b(p, r, label_vmalloc_done);
881 if (uasm_in_compat_space_p(swpd))
882 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
883 else
884 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
885 }
886 }
David Daney2c8c53e2010-12-27 18:07:57 -0800887 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700888 uasm_l_large_segbits_fault(l, *p);
889 /*
890 * We get here if we are an xsseg address, or if we are
891 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
892 *
893 * Ignoring xsseg (assume disabled so would generate
894 * (address errors?), the only remaining possibility
895 * is the upper xuseg addresses. On processors with
896 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
897 * addresses would have taken an address error. We try
898 * to mimic that here by taking a load/istream page
899 * fault.
900 */
901 UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
902 uasm_i_jr(p, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800903
904 if (mode == refill_scratch) {
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000905 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000906 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800907 else
908 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
909 } else {
910 uasm_i_nop(p);
911 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 }
913}
914
Ralf Baechle875d43e2005-09-03 15:56:16 -0700915#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916
917/*
918 * TMP and PTR are scratch.
919 * TMP will be clobbered, PTR will hold the pgd entry.
920 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000921static void __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
923{
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530924 if (pgd_reg != -1) {
925 /* pgd is in pgd_reg */
926 uasm_i_mfc0(p, ptr, c0_kscratch(), pgd_reg);
927 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
928 } else {
929 long pgdc = (long)pgd_current;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530931 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932#ifdef CONFIG_SMP
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530933 uasm_i_mfc0(p, ptr, SMP_CPUID_REG);
934 UASM_i_LA_mostly(p, tmp, pgdc);
935 uasm_i_srl(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
936 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530938 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530940 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
941 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
942 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000943 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
944 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
945 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946}
947
Ralf Baechle875d43e2005-09-03 15:56:16 -0700948#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000950static void build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951{
Ralf Baechle242954b2006-10-24 02:29:01 +0100952 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
954
Ralf Baechle10cc3522007-10-11 23:46:15 +0100955 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 case CPU_VR41XX:
957 case CPU_VR4111:
958 case CPU_VR4121:
959 case CPU_VR4122:
960 case CPU_VR4131:
961 case CPU_VR4181:
962 case CPU_VR4181A:
963 case CPU_VR4133:
964 shift += 2;
965 break;
966
967 default:
968 break;
969 }
970
971 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000972 UASM_i_SRL(p, ctx, ctx, shift);
973 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974}
975
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000976static void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977{
978 /*
979 * Bug workaround for the Nevada. It seems as if under certain
980 * circumstances the move from cp0_context might produce a
981 * bogus result when the mfc0 instruction and its consumer are
982 * in a different cacheline or a load instruction, probably any
983 * memory reference, is between them.
984 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100985 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000987 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 GET_CONTEXT(p, tmp); /* get context reg */
989 break;
990
991 default:
992 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000993 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 break;
995 }
996
997 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000998 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999}
1000
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001001static void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002{
1003 /*
1004 * 64bit address support (36bit on a 32bit CPU) in a 32bit
1005 * Kernel is a special case. Only a few CPUs use it.
1006 */
1007#ifdef CONFIG_64BIT_PHYS_ADDR
1008 if (cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001009 uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
1010 uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Steven J. Hill05857c62012-09-13 16:51:46 -05001011 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001012 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001013 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001014 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001015 } else {
David Daney3be60222010-04-28 12:16:17 -07001016 uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
David Daney6dd93442010-02-10 15:12:47 -08001017 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney3be60222010-04-28 12:16:17 -07001018 uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
David Daney6dd93442010-02-10 15:12:47 -08001019 }
David Daney9b8c3892010-02-10 15:12:44 -08001020 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 } else {
1022 int pte_off_even = sizeof(pte_t) / 2;
1023 int pte_off_odd = pte_off_even + sizeof(pte_t);
1024
1025 /* The pte entries are pre-shifted */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001026 uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
David Daney9b8c3892010-02-10 15:12:44 -08001027 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001028 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
David Daney9b8c3892010-02-10 15:12:44 -08001029 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 }
1031#else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001032 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
1033 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 if (r45k_bvahwbug())
1035 build_tlb_probe_entry(p);
Steven J. Hill05857c62012-09-13 16:51:46 -05001036 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001037 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001038 if (r4k_250MHZhwbug())
1039 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1040 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001041 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001042 } else {
1043 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
1044 if (r4k_250MHZhwbug())
1045 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1046 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1047 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
1048 if (r45k_bvahwbug())
1049 uasm_i_mfc0(p, tmp, C0_INDEX);
1050 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 if (r4k_250MHZhwbug())
David Daney9b8c3892010-02-10 15:12:44 -08001052 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
1053 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054#endif
1055}
1056
David Daney2c8c53e2010-12-27 18:07:57 -08001057struct mips_huge_tlb_info {
1058 int huge_pte;
1059 int restore_scratch;
1060};
1061
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001062static struct mips_huge_tlb_info
David Daney2c8c53e2010-12-27 18:07:57 -08001063build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
1064 struct uasm_reloc **r, unsigned int tmp,
Jayachandran C7777b932013-06-11 14:41:35 +00001065 unsigned int ptr, int c0_scratch_reg)
David Daney2c8c53e2010-12-27 18:07:57 -08001066{
1067 struct mips_huge_tlb_info rv;
1068 unsigned int even, odd;
1069 int vmalloc_branch_delay_filled = 0;
1070 const int scratch = 1; /* Our extra working register */
1071
1072 rv.huge_pte = scratch;
1073 rv.restore_scratch = 0;
1074
1075 if (check_for_high_segbits) {
1076 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1077
1078 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001079 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001080 else
1081 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1082
Jayachandran C7777b932013-06-11 14:41:35 +00001083 if (c0_scratch_reg >= 0)
1084 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001085 else
1086 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1087
1088 uasm_i_dsrl_safe(p, scratch, tmp,
1089 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1090 uasm_il_bnez(p, r, scratch, label_vmalloc);
1091
1092 if (pgd_reg == -1) {
1093 vmalloc_branch_delay_filled = 1;
1094 /* Clear lower 23 bits of context. */
1095 uasm_i_dins(p, ptr, 0, 0, 23);
1096 }
1097 } else {
1098 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001099 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001100 else
1101 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1102
1103 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1104
Jayachandran C7777b932013-06-11 14:41:35 +00001105 if (c0_scratch_reg >= 0)
1106 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001107 else
1108 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1109
1110 if (pgd_reg == -1)
1111 /* Clear lower 23 bits of context. */
1112 uasm_i_dins(p, ptr, 0, 0, 23);
1113
1114 uasm_il_bltz(p, r, tmp, label_vmalloc);
1115 }
1116
1117 if (pgd_reg == -1) {
1118 vmalloc_branch_delay_filled = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001119 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney2c8c53e2010-12-27 18:07:57 -08001120 uasm_i_ori(p, ptr, ptr, 0x540);
1121 uasm_i_drotr(p, ptr, ptr, 11);
1122 }
1123
1124#ifdef __PAGETABLE_PMD_FOLDED
1125#define LOC_PTEP scratch
1126#else
1127#define LOC_PTEP ptr
1128#endif
1129
1130 if (!vmalloc_branch_delay_filled)
1131 /* get pgd offset in bytes */
1132 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1133
1134 uasm_l_vmalloc_done(l, *p);
1135
1136 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001137 * tmp ptr
1138 * fall-through case = badvaddr *pgd_current
1139 * vmalloc case = badvaddr swapper_pg_dir
David Daney2c8c53e2010-12-27 18:07:57 -08001140 */
1141
1142 if (vmalloc_branch_delay_filled)
1143 /* get pgd offset in bytes */
1144 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1145
1146#ifdef __PAGETABLE_PMD_FOLDED
1147 GET_CONTEXT(p, tmp); /* get context reg */
1148#endif
1149 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);
1150
1151 if (use_lwx_insns()) {
1152 UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
1153 } else {
1154 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
1155 uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
1156 }
1157
1158#ifndef __PAGETABLE_PMD_FOLDED
1159 /* get pmd offset in bytes */
1160 uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
1161 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
1162 GET_CONTEXT(p, tmp); /* get context reg */
1163
1164 if (use_lwx_insns()) {
1165 UASM_i_LWX(p, scratch, scratch, ptr);
1166 } else {
1167 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
1168 UASM_i_LW(p, scratch, 0, ptr);
1169 }
1170#endif
1171 /* Adjust the context during the load latency. */
1172 build_adjust_context(p, tmp);
1173
David Daneyaa1762f2012-10-17 00:48:10 +02001174#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001175 uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
1176 /*
1177 * The in the LWX case we don't want to do the load in the
Ralf Baechle70342282013-01-22 12:59:30 +01001178 * delay slot. It cannot issue in the same cycle and may be
David Daney2c8c53e2010-12-27 18:07:57 -08001179 * speculative and unneeded.
1180 */
1181 if (use_lwx_insns())
1182 uasm_i_nop(p);
David Daneyaa1762f2012-10-17 00:48:10 +02001183#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daney2c8c53e2010-12-27 18:07:57 -08001184
1185
1186 /* build_update_entries */
1187 if (use_lwx_insns()) {
1188 even = ptr;
1189 odd = tmp;
1190 UASM_i_LWX(p, even, scratch, tmp);
1191 UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
1192 UASM_i_LWX(p, odd, scratch, tmp);
1193 } else {
1194 UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
1195 even = tmp;
1196 odd = ptr;
1197 UASM_i_LW(p, even, 0, ptr); /* get even pte */
1198 UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
1199 }
Steven J. Hill05857c62012-09-13 16:51:46 -05001200 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001201 uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001202 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001203 uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001204 } else {
1205 uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
1206 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1207 uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
1208 }
1209 UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */
1210
Jayachandran C7777b932013-06-11 14:41:35 +00001211 if (c0_scratch_reg >= 0) {
1212 UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001213 build_tlb_write_entry(p, l, r, tlb_random);
1214 uasm_l_leave(l, *p);
1215 rv.restore_scratch = 1;
1216 } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) {
1217 build_tlb_write_entry(p, l, r, tlb_random);
1218 uasm_l_leave(l, *p);
1219 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1220 } else {
1221 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1222 build_tlb_write_entry(p, l, r, tlb_random);
1223 uasm_l_leave(l, *p);
1224 rv.restore_scratch = 1;
1225 }
1226
1227 uasm_i_eret(p); /* return from trap */
1228
1229 return rv;
1230}
1231
David Daneye6f72d32009-05-20 11:40:58 -07001232/*
1233 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
1234 * because EXL == 0. If we wrap, we can also use the 32 instruction
1235 * slots before the XTLB refill exception handler which belong to the
1236 * unused TLB refill exception.
1237 */
1238#define MIPS64_REFILL_INSNS 32
1239
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001240static void build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241{
1242 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001243 struct uasm_label *l = labels;
1244 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 u32 *f;
1246 unsigned int final_len;
Ralf Baechle4a9040f2011-03-29 10:54:54 +02001247 struct mips_huge_tlb_info htlb_info __maybe_unused;
1248 enum vmalloc64_mode vmalloc_mode __maybe_unused;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
1250 memset(tlb_handler, 0, sizeof(tlb_handler));
1251 memset(labels, 0, sizeof(labels));
1252 memset(relocs, 0, sizeof(relocs));
1253 memset(final_handler, 0, sizeof(final_handler));
1254
Jayachandran C0e6ecc12013-06-11 14:41:36 +00001255 if ((scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
David Daney2c8c53e2010-12-27 18:07:57 -08001256 htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
1257 scratch_reg);
1258 vmalloc_mode = refill_scratch;
1259 } else {
1260 htlb_info.huge_pte = K0;
1261 htlb_info.restore_scratch = 0;
1262 vmalloc_mode = refill_noscratch;
1263 /*
1264 * create the plain linear handler
1265 */
1266 if (bcm1250_m3_war()) {
1267 unsigned int segbits = 44;
1268
1269 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1270 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1271 uasm_i_xor(&p, K0, K0, K1);
1272 uasm_i_dsrl_safe(&p, K1, K0, 62);
1273 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1274 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1275 uasm_i_or(&p, K0, K0, K1);
1276 uasm_il_bnez(&p, &r, K0, label_leave);
1277 /* No need for uasm_i_nop */
1278 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279
Ralf Baechle875d43e2005-09-03 15:56:16 -07001280#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001281 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282#else
David Daney2c8c53e2010-12-27 18:07:57 -08001283 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284#endif
1285
David Daneyaa1762f2012-10-17 00:48:10 +02001286#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001287 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001288#endif
1289
David Daney2c8c53e2010-12-27 18:07:57 -08001290 build_get_ptep(&p, K0, K1);
1291 build_update_entries(&p, K0, K1);
1292 build_tlb_write_entry(&p, &l, &r, tlb_random);
1293 uasm_l_leave(&l, p);
1294 uasm_i_eret(&p); /* return from trap */
1295 }
David Daneyaa1762f2012-10-17 00:48:10 +02001296#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001297 uasm_l_tlb_huge_update(&l, p);
David Daney2c8c53e2010-12-27 18:07:57 -08001298 build_huge_update_entries(&p, htlb_info.huge_pte, K1);
1299 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
1300 htlb_info.restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -07001301#endif
1302
Ralf Baechle875d43e2005-09-03 15:56:16 -07001303#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001304 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305#endif
1306
1307 /*
1308 * Overflow check: For the 64bit handler, we need at least one
1309 * free instruction slot for the wrap-around branch. In worst
1310 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +02001311 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 * unused.
1313 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001314 /* Loongson2 ebase is different than r4k, we have more space */
1315#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 if ((p - tlb_handler) > 64)
1317 panic("TLB refill handler space exceeded");
1318#else
David Daneye6f72d32009-05-20 11:40:58 -07001319 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
1320 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
1321 && uasm_insn_has_bdelay(relocs,
1322 tlb_handler + MIPS64_REFILL_INSNS - 3)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 panic("TLB refill handler space exceeded");
1324#endif
1325
1326 /*
1327 * Now fold the handler in the TLB refill handler space.
1328 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001329#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 f = final_handler;
1331 /* Simplest case, just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001332 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 final_len = p - tlb_handler;
Ralf Baechle875d43e2005-09-03 15:56:16 -07001334#else /* CONFIG_64BIT */
David Daneye6f72d32009-05-20 11:40:58 -07001335 f = final_handler + MIPS64_REFILL_INSNS;
1336 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 /* Just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001338 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 final_len = p - tlb_handler;
1340 } else {
David Daneyaa1762f2012-10-17 00:48:10 +02001341#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001342 const enum label_id ls = label_tlb_huge_update;
David Daney95affdd2009-05-20 11:40:59 -07001343#else
1344 const enum label_id ls = label_vmalloc;
1345#endif
1346 u32 *split;
1347 int ov = 0;
1348 int i;
1349
1350 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
1351 ;
1352 BUG_ON(i == ARRAY_SIZE(labels));
1353 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354
1355 /*
David Daney95affdd2009-05-20 11:40:59 -07001356 * See if we have overflown one way or the other.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 */
David Daney95affdd2009-05-20 11:40:59 -07001358 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
1359 split < p - MIPS64_REFILL_INSNS)
1360 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361
David Daney95affdd2009-05-20 11:40:59 -07001362 if (ov) {
1363 /*
1364 * Split two instructions before the end. One
1365 * for the branch and one for the instruction
1366 * in the delay slot.
1367 */
1368 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
1369
1370 /*
1371 * If the branch would fall in a delay slot,
1372 * we must back up an additional instruction
1373 * so that it is no longer in a delay slot.
1374 */
1375 if (uasm_insn_has_bdelay(relocs, split - 1))
1376 split--;
1377 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 /* Copy first part of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001379 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 f += split - tlb_handler;
1381
David Daney95affdd2009-05-20 11:40:59 -07001382 if (ov) {
1383 /* Insert branch. */
1384 uasm_l_split(&l, final_handler);
1385 uasm_il_b(&f, &r, label_split);
1386 if (uasm_insn_has_bdelay(relocs, split))
1387 uasm_i_nop(&f);
1388 else {
1389 uasm_copy_handler(relocs, labels,
1390 split, split + 1, f);
1391 uasm_move_labels(labels, f, f + 1, -1);
1392 f++;
1393 split++;
1394 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 }
1396
1397 /* Copy the rest of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001398 uasm_copy_handler(relocs, labels, split, p, final_handler);
David Daneye6f72d32009-05-20 11:40:58 -07001399 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
1400 (p - split);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 }
Ralf Baechle875d43e2005-09-03 15:56:16 -07001402#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403
Thiemo Seufere30ec452008-01-28 20:05:38 +00001404 uasm_resolve_relocs(relocs, labels);
1405 pr_debug("Wrote TLB refill handler (%u instructions).\n",
1406 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407
Ralf Baechle91b05e62006-03-29 18:53:00 +01001408 memcpy((void *)ebase, final_handler, 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001409
Ralf Baechlea2c763e2012-10-16 22:20:26 +02001410 dump_handler("r4000_tlb_refill", (u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411}
1412
Jayachandran C6ba045f2013-06-23 17:16:19 +00001413extern u32 handle_tlbl[], handle_tlbl_end[];
1414extern u32 handle_tlbs[], handle_tlbs_end[];
1415extern u32 handle_tlbm[], handle_tlbm_end[];
Jayachandran C6ba045f2013-06-23 17:16:19 +00001416extern u32 tlbmiss_handler_setup_pgd[], tlbmiss_handler_setup_pgd_end[];
David Daney3d8bfdd2010-12-21 14:19:11 -08001417
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301418static void build_setup_pgd(void)
David Daney3d8bfdd2010-12-21 14:19:11 -08001419{
1420 const int a0 = 4;
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301421 const int __maybe_unused a1 = 5;
1422 const int __maybe_unused a2 = 6;
Aaro Koskinen38a997a2013-07-15 07:21:57 +00001423 u32 *p = tlbmiss_handler_setup_pgd;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001424 const int tlbmiss_handler_setup_pgd_size =
1425 tlbmiss_handler_setup_pgd_end - tlbmiss_handler_setup_pgd;
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301426#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1427 long pgdc = (long)pgd_current;
1428#endif
David Daney3d8bfdd2010-12-21 14:19:11 -08001429
Jayachandran C6ba045f2013-06-23 17:16:19 +00001430 memset(tlbmiss_handler_setup_pgd, 0, tlbmiss_handler_setup_pgd_size *
1431 sizeof(tlbmiss_handler_setup_pgd[0]));
David Daney3d8bfdd2010-12-21 14:19:11 -08001432 memset(labels, 0, sizeof(labels));
1433 memset(relocs, 0, sizeof(relocs));
David Daney3d8bfdd2010-12-21 14:19:11 -08001434 pgd_reg = allocate_kscratch();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301435#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001436 if (pgd_reg == -1) {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301437 struct uasm_label *l = labels;
1438 struct uasm_reloc *r = relocs;
1439
David Daney3d8bfdd2010-12-21 14:19:11 -08001440 /* PGD << 11 in c0_Context */
1441 /*
1442 * If it is a ckseg0 address, convert to a physical
1443 * address. Shifting right by 29 and adding 4 will
1444 * result in zero for these addresses.
1445 *
1446 */
1447 UASM_i_SRA(&p, a1, a0, 29);
1448 UASM_i_ADDIU(&p, a1, a1, 4);
1449 uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
1450 uasm_i_nop(&p);
1451 uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
1452 uasm_l_tlbl_goaround1(&l, p);
1453 UASM_i_SLL(&p, a0, a0, 11);
1454 uasm_i_jr(&p, 31);
1455 UASM_i_MTC0(&p, a0, C0_CONTEXT);
1456 } else {
1457 /* PGD in c0_KScratch */
1458 uasm_i_jr(&p, 31);
Jayachandran C7777b932013-06-11 14:41:35 +00001459 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -08001460 }
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301461#else
1462#ifdef CONFIG_SMP
1463 /* Save PGD to pgd_current[smp_processor_id()] */
1464 UASM_i_CPUID_MFC0(&p, a1, SMP_CPUID_REG);
1465 UASM_i_SRL_SAFE(&p, a1, a1, SMP_CPUID_PTRSHIFT);
1466 UASM_i_LA_mostly(&p, a2, pgdc);
1467 UASM_i_ADDU(&p, a2, a2, a1);
1468 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1469#else
1470 UASM_i_LA_mostly(&p, a2, pgdc);
1471 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1472#endif /* SMP */
1473 uasm_i_jr(&p, 31);
1474
1475 /* if pgd_reg is allocated, save PGD also to scratch register */
1476 if (pgd_reg != -1)
1477 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1478 else
1479 uasm_i_nop(&p);
1480#endif
Jayachandran C6ba045f2013-06-23 17:16:19 +00001481 if (p >= tlbmiss_handler_setup_pgd_end)
1482 panic("tlbmiss_handler_setup_pgd space exceeded");
David Daney3d8bfdd2010-12-21 14:19:11 -08001483
Jayachandran C6ba045f2013-06-23 17:16:19 +00001484 uasm_resolve_relocs(relocs, labels);
1485 pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
1486 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1487
1488 dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
1489 tlbmiss_handler_setup_pgd_size);
David Daney3d8bfdd2010-12-21 14:19:11 -08001490}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001492static void
David Daneybd1437e2009-05-08 15:10:50 -07001493iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494{
1495#ifdef CONFIG_SMP
1496# ifdef CONFIG_64BIT_PHYS_ADDR
1497 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001498 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 else
1500# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001501 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502#else
1503# ifdef CONFIG_64BIT_PHYS_ADDR
1504 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001505 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 else
1507# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001508 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509#endif
1510}
1511
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001512static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001513iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001514 unsigned int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001516#ifdef CONFIG_64BIT_PHYS_ADDR
1517 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
1518#endif
1519
Thiemo Seufere30ec452008-01-28 20:05:38 +00001520 uasm_i_ori(p, pte, pte, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521#ifdef CONFIG_SMP
1522# ifdef CONFIG_64BIT_PHYS_ADDR
1523 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001524 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 else
1526# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001527 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
1529 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +00001530 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001532 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533
1534# ifdef CONFIG_64BIT_PHYS_ADDR
1535 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001536 /* no uasm_i_nop needed */
1537 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
1538 uasm_i_ori(p, pte, pte, hwmode);
1539 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1540 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1541 /* no uasm_i_nop needed */
1542 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001544 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545# else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001546 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547# endif
1548#else
1549# ifdef CONFIG_64BIT_PHYS_ADDR
1550 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001551 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 else
1553# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001554 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555
1556# ifdef CONFIG_64BIT_PHYS_ADDR
1557 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001558 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1559 uasm_i_ori(p, pte, pte, hwmode);
1560 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1561 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 }
1563# endif
1564#endif
1565}
1566
1567/*
1568 * Check if PTE is present, if not then jump to LABEL. PTR points to
1569 * the page table where this PTE is located, PTE will be re-loaded
1570 * with it's original value.
1571 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001572static void
David Daneybd1437e2009-05-08 15:10:50 -07001573build_pte_present(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001574 int pte, int ptr, int scratch, enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575{
David Daneybf286072011-07-05 16:34:46 -07001576 int t = scratch >= 0 ? scratch : pte;
1577
Steven J. Hill05857c62012-09-13 16:51:46 -05001578 if (cpu_has_rixi) {
David Daneycc33ae42010-12-20 15:54:50 -08001579 if (use_bbit_insns()) {
1580 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
1581 uasm_i_nop(p);
1582 } else {
David Daneybf286072011-07-05 16:34:46 -07001583 uasm_i_andi(p, t, pte, _PAGE_PRESENT);
1584 uasm_il_beqz(p, r, t, lid);
1585 if (pte == t)
1586 /* You lose the SMP race :-(*/
1587 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001588 }
David Daney6dd93442010-02-10 15:12:47 -08001589 } else {
David Daneybf286072011-07-05 16:34:46 -07001590 uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_READ);
1591 uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_READ);
1592 uasm_il_bnez(p, r, t, lid);
1593 if (pte == t)
1594 /* You lose the SMP race :-(*/
1595 iPTE_LW(p, pte, ptr);
David Daney6dd93442010-02-10 15:12:47 -08001596 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597}
1598
1599/* Make PTE valid, store result in PTR. */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001600static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001601build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 unsigned int ptr)
1603{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001604 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1605
1606 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607}
1608
1609/*
1610 * Check if PTE can be written to, if not branch to LABEL. Regardless
1611 * restore PTE with value from PTR when done.
1612 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001613static void
David Daneybd1437e2009-05-08 15:10:50 -07001614build_pte_writable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001615 unsigned int pte, unsigned int ptr, int scratch,
1616 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617{
David Daneybf286072011-07-05 16:34:46 -07001618 int t = scratch >= 0 ? scratch : pte;
1619
1620 uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_WRITE);
1621 uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_WRITE);
1622 uasm_il_bnez(p, r, t, lid);
1623 if (pte == t)
1624 /* You lose the SMP race :-(*/
David Daneycc33ae42010-12-20 15:54:50 -08001625 iPTE_LW(p, pte, ptr);
David Daneybf286072011-07-05 16:34:46 -07001626 else
1627 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628}
1629
1630/* Make PTE writable, update software status bits as well, then store
1631 * at PTR.
1632 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001633static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001634build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 unsigned int ptr)
1636{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001637 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1638 | _PAGE_DIRTY);
1639
1640 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641}
1642
1643/*
1644 * Check if PTE can be modified, if not branch to LABEL. Regardless
1645 * restore PTE with value from PTR when done.
1646 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001647static void
David Daneybd1437e2009-05-08 15:10:50 -07001648build_pte_modifiable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001649 unsigned int pte, unsigned int ptr, int scratch,
1650 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651{
David Daneycc33ae42010-12-20 15:54:50 -08001652 if (use_bbit_insns()) {
1653 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
1654 uasm_i_nop(p);
1655 } else {
David Daneybf286072011-07-05 16:34:46 -07001656 int t = scratch >= 0 ? scratch : pte;
1657 uasm_i_andi(p, t, pte, _PAGE_WRITE);
1658 uasm_il_beqz(p, r, t, lid);
1659 if (pte == t)
1660 /* You lose the SMP race :-(*/
1661 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001662 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663}
1664
David Daney826222842009-10-14 12:16:56 -07001665#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001666
1667
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668/*
1669 * R3000 style TLB load/store/modify handlers.
1670 */
1671
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001672/*
1673 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1674 * Then it returns.
1675 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001676static void
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001677build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001679 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1680 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1681 uasm_i_tlbwi(p);
1682 uasm_i_jr(p, tmp);
1683 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684}
1685
1686/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001687 * This places the pte into ENTRYLO0 and writes it with tlbwi
1688 * or tlbwr as appropriate. This is because the index register
1689 * may have the probe fail bit set as a result of a trap on a
1690 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001692static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001693build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1694 struct uasm_reloc **r, unsigned int pte,
1695 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001697 uasm_i_mfc0(p, tmp, C0_INDEX);
1698 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1699 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1700 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1701 uasm_i_tlbwi(p); /* cp0 delay */
1702 uasm_i_jr(p, tmp);
1703 uasm_i_rfe(p); /* branch delay */
1704 uasm_l_r3000_write_probe_fail(l, *p);
1705 uasm_i_tlbwr(p); /* cp0 delay */
1706 uasm_i_jr(p, tmp);
1707 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708}
1709
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001710static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1712 unsigned int ptr)
1713{
1714 long pgdc = (long)pgd_current;
1715
Thiemo Seufere30ec452008-01-28 20:05:38 +00001716 uasm_i_mfc0(p, pte, C0_BADVADDR);
1717 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1718 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1719 uasm_i_srl(p, pte, pte, 22); /* load delay */
1720 uasm_i_sll(p, pte, pte, 2);
1721 uasm_i_addu(p, ptr, ptr, pte);
1722 uasm_i_mfc0(p, pte, C0_CONTEXT);
1723 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1724 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1725 uasm_i_addu(p, ptr, ptr, pte);
1726 uasm_i_lw(p, pte, 0, ptr);
1727 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728}
1729
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001730static void build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731{
1732 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001733 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001734 struct uasm_label *l = labels;
1735 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
Jayachandran C6ba045f2013-06-23 17:16:19 +00001737 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738 memset(labels, 0, sizeof(labels));
1739 memset(relocs, 0, sizeof(relocs));
1740
1741 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001742 build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001743 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744 build_make_valid(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001745 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746
Thiemo Seufere30ec452008-01-28 20:05:38 +00001747 uasm_l_nopage_tlbl(&l, p);
1748 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1749 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750
Jayachandran C6ba045f2013-06-23 17:16:19 +00001751 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752 panic("TLB load handler fastpath space exceeded");
1753
Thiemo Seufere30ec452008-01-28 20:05:38 +00001754 uasm_resolve_relocs(relocs, labels);
1755 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1756 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757
Jayachandran C6ba045f2013-06-23 17:16:19 +00001758 dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759}
1760
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001761static void build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762{
1763 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001764 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001765 struct uasm_label *l = labels;
1766 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767
Jayachandran C6ba045f2013-06-23 17:16:19 +00001768 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 memset(labels, 0, sizeof(labels));
1770 memset(relocs, 0, sizeof(relocs));
1771
1772 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001773 build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001774 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001776 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777
Thiemo Seufere30ec452008-01-28 20:05:38 +00001778 uasm_l_nopage_tlbs(&l, p);
1779 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1780 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781
Tony Wuafc813a2013-07-18 09:45:47 +00001782 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783 panic("TLB store handler fastpath space exceeded");
1784
Thiemo Seufere30ec452008-01-28 20:05:38 +00001785 uasm_resolve_relocs(relocs, labels);
1786 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1787 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788
Jayachandran C6ba045f2013-06-23 17:16:19 +00001789 dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790}
1791
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001792static void build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793{
1794 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001795 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001796 struct uasm_label *l = labels;
1797 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798
Jayachandran C6ba045f2013-06-23 17:16:19 +00001799 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 memset(labels, 0, sizeof(labels));
1801 memset(relocs, 0, sizeof(relocs));
1802
1803 build_r3000_tlbchange_handler_head(&p, K0, K1);
Ralf Baechled954ffe2011-08-02 22:52:48 +01001804 build_pte_modifiable(&p, &r, K0, K1, -1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001805 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001807 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808
Thiemo Seufere30ec452008-01-28 20:05:38 +00001809 uasm_l_nopage_tlbm(&l, p);
1810 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1811 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812
Jayachandran C6ba045f2013-06-23 17:16:19 +00001813 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814 panic("TLB modify handler fastpath space exceeded");
1815
Thiemo Seufere30ec452008-01-28 20:05:38 +00001816 uasm_resolve_relocs(relocs, labels);
1817 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1818 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819
Jayachandran C6ba045f2013-06-23 17:16:19 +00001820 dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821}
David Daney826222842009-10-14 12:16:56 -07001822#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823
1824/*
1825 * R4000 style TLB load/store/modify handlers.
1826 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001827static struct work_registers
Thiemo Seufere30ec452008-01-28 20:05:38 +00001828build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
David Daneybf286072011-07-05 16:34:46 -07001829 struct uasm_reloc **r)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830{
David Daneybf286072011-07-05 16:34:46 -07001831 struct work_registers wr = build_get_work_registers(p);
1832
Ralf Baechle875d43e2005-09-03 15:56:16 -07001833#ifdef CONFIG_64BIT
David Daneybf286072011-07-05 16:34:46 -07001834 build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835#else
David Daneybf286072011-07-05 16:34:46 -07001836 build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837#endif
1838
David Daneyaa1762f2012-10-17 00:48:10 +02001839#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001840 /*
1841 * For huge tlb entries, pmd doesn't contain an address but
1842 * instead contains the tlb pte. Check the PAGE_HUGE bit and
1843 * see if we need to jump to huge tlb processing.
1844 */
David Daneybf286072011-07-05 16:34:46 -07001845 build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001846#endif
1847
David Daneybf286072011-07-05 16:34:46 -07001848 UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
1849 UASM_i_LW(p, wr.r2, 0, wr.r2);
1850 UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1851 uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1852 UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853
1854#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00001855 uasm_l_smp_pgtable_change(l, *p);
1856#endif
David Daneybf286072011-07-05 16:34:46 -07001857 iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001858 if (!m4kc_tlbp_war())
1859 build_tlb_probe_entry(p);
David Daneybf286072011-07-05 16:34:46 -07001860 return wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861}
1862
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001863static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001864build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
1865 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 unsigned int ptr)
1867{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001868 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
1869 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 build_update_entries(p, tmp, ptr);
1871 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001872 uasm_l_leave(l, *p);
David Daneybf286072011-07-05 16:34:46 -07001873 build_restore_work_registers(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001874 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875
Ralf Baechle875d43e2005-09-03 15:56:16 -07001876#ifdef CONFIG_64BIT
David Daney1ec56322010-04-28 12:16:18 -07001877 build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878#endif
1879}
1880
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001881static void build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882{
1883 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001884 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001885 struct uasm_label *l = labels;
1886 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07001887 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888
Jayachandran C6ba045f2013-06-23 17:16:19 +00001889 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 memset(labels, 0, sizeof(labels));
1891 memset(relocs, 0, sizeof(relocs));
1892
1893 if (bcm1250_m3_war()) {
Ralf Baechle3d452852010-03-23 17:56:38 +01001894 unsigned int segbits = 44;
1895
1896 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1897 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001898 uasm_i_xor(&p, K0, K0, K1);
David Daney3be60222010-04-28 12:16:17 -07001899 uasm_i_dsrl_safe(&p, K1, K0, 62);
1900 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1901 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
Ralf Baechle3d452852010-03-23 17:56:38 +01001902 uasm_i_or(&p, K0, K0, K1);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001903 uasm_il_bnez(&p, &r, K0, label_leave);
1904 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 }
1906
David Daneybf286072011-07-05 16:34:46 -07001907 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
1908 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001909 if (m4kc_tlbp_war())
1910 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001911
Steven J. Hill05857c62012-09-13 16:51:46 -05001912 if (cpu_has_rixi) {
David Daney6dd93442010-02-10 15:12:47 -08001913 /*
1914 * If the page is not _PAGE_VALID, RI or XI could not
1915 * have triggered it. Skip the expensive test..
1916 */
David Daneycc33ae42010-12-20 15:54:50 -08001917 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001918 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08001919 label_tlbl_goaround1);
1920 } else {
David Daneybf286072011-07-05 16:34:46 -07001921 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
1922 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
David Daneycc33ae42010-12-20 15:54:50 -08001923 }
David Daney6dd93442010-02-10 15:12:47 -08001924 uasm_i_nop(&p);
1925
1926 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02001927
1928 switch (current_cpu_type()) {
1929 default:
1930 if (cpu_has_mips_r2) {
1931 uasm_i_ehb(&p);
1932
1933 case CPU_CAVIUM_OCTEON:
1934 case CPU_CAVIUM_OCTEON_PLUS:
1935 case CPU_CAVIUM_OCTEON2:
1936 break;
1937 }
1938 }
1939
David Daney6dd93442010-02-10 15:12:47 -08001940 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08001941 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001942 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08001943 } else {
David Daneybf286072011-07-05 16:34:46 -07001944 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
1945 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08001946 }
David Daneybf286072011-07-05 16:34:46 -07001947 /* load it in the delay slot*/
1948 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
1949 /* load it if ptr is odd */
1950 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08001951 /*
David Daneybf286072011-07-05 16:34:46 -07001952 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08001953 * XI must have triggered it.
1954 */
David Daneycc33ae42010-12-20 15:54:50 -08001955 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001956 uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
1957 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08001958 uasm_l_tlbl_goaround1(&l, p);
1959 } else {
David Daneybf286072011-07-05 16:34:46 -07001960 uasm_i_andi(&p, wr.r3, wr.r3, 2);
1961 uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
1962 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08001963 }
David Daneybf286072011-07-05 16:34:46 -07001964 uasm_l_tlbl_goaround1(&l, p);
David Daney6dd93442010-02-10 15:12:47 -08001965 }
David Daneybf286072011-07-05 16:34:46 -07001966 build_make_valid(&p, &r, wr.r1, wr.r2);
1967 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968
David Daneyaa1762f2012-10-17 00:48:10 +02001969#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001970 /*
1971 * This is the entry point when build_r4000_tlbchange_handler_head
1972 * spots a huge page.
1973 */
1974 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07001975 iPTE_LW(&p, wr.r1, wr.r2);
1976 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
David Daneyfd062c82009-05-27 17:47:44 -07001977 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001978
Steven J. Hill05857c62012-09-13 16:51:46 -05001979 if (cpu_has_rixi) {
David Daney6dd93442010-02-10 15:12:47 -08001980 /*
1981 * If the page is not _PAGE_VALID, RI or XI could not
1982 * have triggered it. Skip the expensive test..
1983 */
David Daneycc33ae42010-12-20 15:54:50 -08001984 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001985 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08001986 label_tlbl_goaround2);
1987 } else {
David Daneybf286072011-07-05 16:34:46 -07001988 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
1989 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08001990 }
David Daney6dd93442010-02-10 15:12:47 -08001991 uasm_i_nop(&p);
1992
1993 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02001994
1995 switch (current_cpu_type()) {
1996 default:
1997 if (cpu_has_mips_r2) {
1998 uasm_i_ehb(&p);
1999
2000 case CPU_CAVIUM_OCTEON:
2001 case CPU_CAVIUM_OCTEON_PLUS:
2002 case CPU_CAVIUM_OCTEON2:
2003 break;
2004 }
2005 }
2006
David Daney6dd93442010-02-10 15:12:47 -08002007 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08002008 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002009 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08002010 } else {
David Daneybf286072011-07-05 16:34:46 -07002011 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2012 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08002013 }
David Daneybf286072011-07-05 16:34:46 -07002014 /* load it in the delay slot*/
2015 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2016 /* load it if ptr is odd */
2017 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08002018 /*
David Daneybf286072011-07-05 16:34:46 -07002019 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08002020 * XI must have triggered it.
2021 */
David Daneycc33ae42010-12-20 15:54:50 -08002022 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002023 uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002024 } else {
David Daneybf286072011-07-05 16:34:46 -07002025 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2026 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002027 }
David Daney0f4ccbc2011-09-16 18:06:02 -07002028 if (PM_DEFAULT_MASK == 0)
2029 uasm_i_nop(&p);
David Daney6dd93442010-02-10 15:12:47 -08002030 /*
2031 * We clobbered C0_PAGEMASK, restore it. On the other branch
2032 * it is restored in build_huge_tlb_write_entry.
2033 */
David Daneybf286072011-07-05 16:34:46 -07002034 build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
David Daney6dd93442010-02-10 15:12:47 -08002035
2036 uasm_l_tlbl_goaround2(&l, p);
2037 }
David Daneybf286072011-07-05 16:34:46 -07002038 uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
2039 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002040#endif
2041
Thiemo Seufere30ec452008-01-28 20:05:38 +00002042 uasm_l_nopage_tlbl(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002043 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002044#ifdef CONFIG_CPU_MICROMIPS
2045 if ((unsigned long)tlb_do_page_fault_0 & 1) {
2046 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
2047 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
2048 uasm_i_jr(&p, K0);
2049 } else
2050#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002051 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
2052 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053
Jayachandran C6ba045f2013-06-23 17:16:19 +00002054 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 panic("TLB load handler fastpath space exceeded");
2056
Thiemo Seufere30ec452008-01-28 20:05:38 +00002057 uasm_resolve_relocs(relocs, labels);
2058 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
2059 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060
Jayachandran C6ba045f2013-06-23 17:16:19 +00002061 dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062}
2063
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002064static void build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065{
2066 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002067 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002068 struct uasm_label *l = labels;
2069 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002070 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071
Jayachandran C6ba045f2013-06-23 17:16:19 +00002072 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073 memset(labels, 0, sizeof(labels));
2074 memset(relocs, 0, sizeof(relocs));
2075
David Daneybf286072011-07-05 16:34:46 -07002076 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2077 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002078 if (m4kc_tlbp_war())
2079 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002080 build_make_write(&p, &r, wr.r1, wr.r2);
2081 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082
David Daneyaa1762f2012-10-17 00:48:10 +02002083#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002084 /*
2085 * This is the entry point when
2086 * build_r4000_tlbchange_handler_head spots a huge page.
2087 */
2088 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002089 iPTE_LW(&p, wr.r1, wr.r2);
2090 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
David Daneyfd062c82009-05-27 17:47:44 -07002091 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002092 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002093 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002094 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002095#endif
2096
Thiemo Seufere30ec452008-01-28 20:05:38 +00002097 uasm_l_nopage_tlbs(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002098 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002099#ifdef CONFIG_CPU_MICROMIPS
2100 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2101 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2102 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2103 uasm_i_jr(&p, K0);
2104 } else
2105#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002106 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2107 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108
Jayachandran C6ba045f2013-06-23 17:16:19 +00002109 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 panic("TLB store handler fastpath space exceeded");
2111
Thiemo Seufere30ec452008-01-28 20:05:38 +00002112 uasm_resolve_relocs(relocs, labels);
2113 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
2114 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115
Jayachandran C6ba045f2013-06-23 17:16:19 +00002116 dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117}
2118
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002119static void build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120{
2121 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002122 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002123 struct uasm_label *l = labels;
2124 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002125 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126
Jayachandran C6ba045f2013-06-23 17:16:19 +00002127 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 memset(labels, 0, sizeof(labels));
2129 memset(relocs, 0, sizeof(relocs));
2130
David Daneybf286072011-07-05 16:34:46 -07002131 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2132 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002133 if (m4kc_tlbp_war())
2134 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 /* Present and writable bits set, set accessed and dirty bits. */
David Daneybf286072011-07-05 16:34:46 -07002136 build_make_write(&p, &r, wr.r1, wr.r2);
2137 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138
David Daneyaa1762f2012-10-17 00:48:10 +02002139#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002140 /*
2141 * This is the entry point when
2142 * build_r4000_tlbchange_handler_head spots a huge page.
2143 */
2144 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002145 iPTE_LW(&p, wr.r1, wr.r2);
2146 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
David Daneyfd062c82009-05-27 17:47:44 -07002147 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002148 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002149 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002150 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002151#endif
2152
Thiemo Seufere30ec452008-01-28 20:05:38 +00002153 uasm_l_nopage_tlbm(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002154 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002155#ifdef CONFIG_CPU_MICROMIPS
2156 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2157 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2158 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2159 uasm_i_jr(&p, K0);
2160 } else
2161#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002162 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2163 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164
Jayachandran C6ba045f2013-06-23 17:16:19 +00002165 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166 panic("TLB modify handler fastpath space exceeded");
2167
Thiemo Seufere30ec452008-01-28 20:05:38 +00002168 uasm_resolve_relocs(relocs, labels);
2169 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
2170 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002171
Jayachandran C6ba045f2013-06-23 17:16:19 +00002172 dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173}
2174
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002175static void flush_tlb_handlers(void)
Jonas Gorskia3d90862013-06-21 17:48:48 +00002176{
2177 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002178 (unsigned long)handle_tlbl_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002179 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002180 (unsigned long)handle_tlbs_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002181 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002182 (unsigned long)handle_tlbm_end);
Ralf Baechle6ac53102013-07-02 17:19:04 +02002183 local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
2184 (unsigned long)tlbmiss_handler_setup_pgd_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002185}
2186
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002187void build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188{
2189 /*
2190 * The refill handler is generated per-CPU, multi-node systems
2191 * may have local storage for it. The other handlers are only
2192 * needed once.
2193 */
2194 static int run_once = 0;
2195
Ralf Baechlea2c763e2012-10-16 22:20:26 +02002196 output_pgtable_bits_defines();
2197
David Daney1ec56322010-04-28 12:16:18 -07002198#ifdef CONFIG_64BIT
2199 check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
2200#endif
2201
Ralf Baechle10cc3522007-10-11 23:46:15 +01002202 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203 case CPU_R2000:
2204 case CPU_R3000:
2205 case CPU_R3000A:
2206 case CPU_R3081E:
2207 case CPU_TX3912:
2208 case CPU_TX3922:
2209 case CPU_TX3927:
David Daney826222842009-10-14 12:16:56 -07002210#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Huacai Chen87599342013-03-17 11:49:38 +00002211 if (cpu_has_local_ebase)
2212 build_r3000_tlb_refill_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213 if (!run_once) {
Huacai Chen87599342013-03-17 11:49:38 +00002214 if (!cpu_has_local_ebase)
2215 build_r3000_tlb_refill_handler();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05302216 build_setup_pgd();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217 build_r3000_tlb_load_handler();
2218 build_r3000_tlb_store_handler();
2219 build_r3000_tlb_modify_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002220 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221 run_once++;
2222 }
David Daney826222842009-10-14 12:16:56 -07002223#else
2224 panic("No R3000 TLB refill handler");
2225#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226 break;
2227
2228 case CPU_R6000:
2229 case CPU_R6000A:
2230 panic("No R6000 TLB refill handler yet");
2231 break;
2232
2233 case CPU_R8000:
2234 panic("No R8000 TLB refill handler yet");
2235 break;
2236
2237 default:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238 if (!run_once) {
David Daneybf286072011-07-05 16:34:46 -07002239 scratch_reg = allocate_kscratch();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05302240 build_setup_pgd();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241 build_r4000_tlb_load_handler();
2242 build_r4000_tlb_store_handler();
2243 build_r4000_tlb_modify_handler();
Huacai Chen87599342013-03-17 11:49:38 +00002244 if (!cpu_has_local_ebase)
2245 build_r4000_tlb_refill_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002246 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247 run_once++;
2248 }
Huacai Chen87599342013-03-17 11:49:38 +00002249 if (cpu_has_local_ebase)
2250 build_r4000_tlb_refill_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251 }
2252}