blob: e7dfcd447571bf06bb819f0b0c25701202ade6ef [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090025#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090026#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Alan Stern00240c32009-04-27 13:33:16 -040028const char *pci_power_names[] = {
29 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
30};
31EXPORT_SYMBOL_GPL(pci_power_names);
32
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010033int isa_dma_bridge_buggy;
34EXPORT_SYMBOL(isa_dma_bridge_buggy);
35
36int pci_pci_problems;
37EXPORT_SYMBOL(pci_pci_problems);
38
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010039unsigned int pci_pm_d3_delay;
40
Matthew Garrettdf17e622010-10-04 14:22:29 -040041static void pci_pme_list_scan(struct work_struct *work);
42
43static LIST_HEAD(pci_pme_list);
44static DEFINE_MUTEX(pci_pme_list_mutex);
45static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
46
47struct pci_pme_device {
48 struct list_head list;
49 struct pci_dev *dev;
50};
51
52#define PME_TIMEOUT 1000 /* How long between PME checks */
53
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010054static void pci_dev_d3_sleep(struct pci_dev *dev)
55{
56 unsigned int delay = dev->d3_delay;
57
58 if (delay < pci_pm_d3_delay)
59 delay = pci_pm_d3_delay;
60
61 msleep(delay);
62}
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Jeff Garzik32a2eea2007-10-11 16:57:27 -040064#ifdef CONFIG_PCI_DOMAINS
65int pci_domains_supported = 1;
66#endif
67
Atsushi Nemoto4516a612007-02-05 16:36:06 -080068#define DEFAULT_CARDBUS_IO_SIZE (256)
69#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
70/* pci=cbmemsize=nnM,cbiosize=nn can override this */
71unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
72unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
73
Eric W. Biederman28760482009-09-09 14:09:24 -070074#define DEFAULT_HOTPLUG_IO_SIZE (256)
75#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
76/* pci=hpmemsize=nnM,hpiosize=nn can override this */
77unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
78unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
79
Jon Mason5f39e672011-10-03 09:50:20 -050080enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050081
Jesse Barnesac1aa472009-10-26 13:20:44 -070082/*
83 * The default CLS is used if arch didn't set CLS explicitly and not
84 * all pci devices agree on the same value. Arch can override either
85 * the dfl or actual value as it sees fit. Don't forget this is
86 * measured in 32-bit words, not bytes.
87 */
Tejun Heo98e724c2009-10-08 18:59:53 +090088u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070089u8 pci_cache_line_size;
90
Myron Stowe96c55902011-10-28 15:48:38 -060091/*
92 * If we set up a device for bus mastering, we need to check the latency
93 * timer as certain BIOSes forget to set it properly.
94 */
95unsigned int pcibios_max_latency = 255;
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097/**
98 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
99 * @bus: pointer to PCI bus structure to search
100 *
101 * Given a PCI bus, returns the highest PCI bus number present in the set
102 * including the given PCI bus and its list of child PCI buses.
103 */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800104unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105{
106 struct list_head *tmp;
107 unsigned char max, n;
108
Kristen Accardib82db5c2006-01-17 16:56:56 -0800109 max = bus->subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 list_for_each(tmp, &bus->children) {
111 n = pci_bus_max_busnr(pci_bus_b(tmp));
112 if(n > max)
113 max = n;
114 }
115 return max;
116}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800117EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
Andrew Morton1684f5d2008-12-01 14:30:30 -0800119#ifdef CONFIG_HAS_IOMEM
120void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
121{
122 /*
123 * Make sure the BAR is actually a memory resource, not an IO resource
124 */
125 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
126 WARN_ON(1);
127 return NULL;
128 }
129 return ioremap_nocache(pci_resource_start(pdev, bar),
130 pci_resource_len(pdev, bar));
131}
132EXPORT_SYMBOL_GPL(pci_ioremap_bar);
133#endif
134
Kristen Accardib82db5c2006-01-17 16:56:56 -0800135#if 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136/**
137 * pci_max_busnr - returns maximum PCI bus number
138 *
139 * Returns the highest PCI bus number present in the system global list of
140 * PCI buses.
141 */
142unsigned char __devinit
143pci_max_busnr(void)
144{
145 struct pci_bus *bus = NULL;
146 unsigned char max, n;
147
148 max = 0;
149 while ((bus = pci_find_next_bus(bus)) != NULL) {
150 n = pci_bus_max_busnr(bus);
151 if(n > max)
152 max = n;
153 }
154 return max;
155}
156
Adrian Bunk54c762f2005-12-22 01:08:52 +0100157#endif /* 0 */
158
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100159#define PCI_FIND_CAP_TTL 48
160
161static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
162 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700163{
164 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700165
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100166 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700167 pci_bus_read_config_byte(bus, devfn, pos, &pos);
168 if (pos < 0x40)
169 break;
170 pos &= ~3;
171 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
172 &id);
173 if (id == 0xff)
174 break;
175 if (id == cap)
176 return pos;
177 pos += PCI_CAP_LIST_NEXT;
178 }
179 return 0;
180}
181
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100182static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
183 u8 pos, int cap)
184{
185 int ttl = PCI_FIND_CAP_TTL;
186
187 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
188}
189
Roland Dreier24a4e372005-10-28 17:35:34 -0700190int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
191{
192 return __pci_find_next_cap(dev->bus, dev->devfn,
193 pos + PCI_CAP_LIST_NEXT, cap);
194}
195EXPORT_SYMBOL_GPL(pci_find_next_capability);
196
Michael Ellermand3bac112006-11-22 18:26:16 +1100197static int __pci_bus_find_cap_start(struct pci_bus *bus,
198 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199{
200 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
203 if (!(status & PCI_STATUS_CAP_LIST))
204 return 0;
205
206 switch (hdr_type) {
207 case PCI_HEADER_TYPE_NORMAL:
208 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100209 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100211 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 default:
213 return 0;
214 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100215
216 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217}
218
219/**
220 * pci_find_capability - query for devices' capabilities
221 * @dev: PCI device to query
222 * @cap: capability code
223 *
224 * Tell if a device supports a given PCI capability.
225 * Returns the address of the requested capability structure within the
226 * device's PCI configuration space or 0 in case the device does not
227 * support it. Possible values for @cap:
228 *
229 * %PCI_CAP_ID_PM Power Management
230 * %PCI_CAP_ID_AGP Accelerated Graphics Port
231 * %PCI_CAP_ID_VPD Vital Product Data
232 * %PCI_CAP_ID_SLOTID Slot Identification
233 * %PCI_CAP_ID_MSI Message Signalled Interrupts
234 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
235 * %PCI_CAP_ID_PCIX PCI-X
236 * %PCI_CAP_ID_EXP PCI Express
237 */
238int pci_find_capability(struct pci_dev *dev, int cap)
239{
Michael Ellermand3bac112006-11-22 18:26:16 +1100240 int pos;
241
242 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
243 if (pos)
244 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
245
246 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247}
248
249/**
250 * pci_bus_find_capability - query for devices' capabilities
251 * @bus: the PCI bus to query
252 * @devfn: PCI device to query
253 * @cap: capability code
254 *
255 * Like pci_find_capability() but works for pci devices that do not have a
256 * pci_dev structure set up yet.
257 *
258 * Returns the address of the requested capability structure within the
259 * device's PCI configuration space or 0 in case the device does not
260 * support it.
261 */
262int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
263{
Michael Ellermand3bac112006-11-22 18:26:16 +1100264 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 u8 hdr_type;
266
267 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
268
Michael Ellermand3bac112006-11-22 18:26:16 +1100269 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
270 if (pos)
271 pos = __pci_find_next_cap(bus, devfn, pos, cap);
272
273 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274}
275
276/**
277 * pci_find_ext_capability - Find an extended capability
278 * @dev: PCI device to query
279 * @cap: capability code
280 *
281 * Returns the address of the requested extended capability structure
282 * within the device's PCI configuration space or 0 if the device does
283 * not support it. Possible values for @cap:
284 *
285 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
286 * %PCI_EXT_CAP_ID_VC Virtual Channel
287 * %PCI_EXT_CAP_ID_DSN Device Serial Number
288 * %PCI_EXT_CAP_ID_PWR Power Budgeting
289 */
290int pci_find_ext_capability(struct pci_dev *dev, int cap)
291{
292 u32 header;
Zhao, Yu557848c2008-10-13 19:18:07 +0800293 int ttl;
294 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Zhao, Yu557848c2008-10-13 19:18:07 +0800296 /* minimum 8 bytes per capability */
297 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
298
299 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 return 0;
301
302 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
303 return 0;
304
305 /*
306 * If we have no capabilities, this is indicated by cap ID,
307 * cap version and next pointer all being 0.
308 */
309 if (header == 0)
310 return 0;
311
312 while (ttl-- > 0) {
313 if (PCI_EXT_CAP_ID(header) == cap)
314 return pos;
315
316 pos = PCI_EXT_CAP_NEXT(header);
Zhao, Yu557848c2008-10-13 19:18:07 +0800317 if (pos < PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 break;
319
320 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
321 break;
322 }
323
324 return 0;
325}
Brice Goglin3a720d72006-05-23 06:10:01 -0400326EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Jesse Barnescf4c43d2009-07-15 13:13:00 -0700328/**
329 * pci_bus_find_ext_capability - find an extended capability
330 * @bus: the PCI bus to query
331 * @devfn: PCI device to query
332 * @cap: capability code
333 *
334 * Like pci_find_ext_capability() but works for pci devices that do not have a
335 * pci_dev structure set up yet.
336 *
337 * Returns the address of the requested capability structure within the
338 * device's PCI configuration space or 0 in case the device does not
339 * support it.
340 */
341int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
342 int cap)
343{
344 u32 header;
345 int ttl;
346 int pos = PCI_CFG_SPACE_SIZE;
347
348 /* minimum 8 bytes per capability */
349 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
350
351 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
352 return 0;
353 if (header == 0xffffffff || header == 0)
354 return 0;
355
356 while (ttl-- > 0) {
357 if (PCI_EXT_CAP_ID(header) == cap)
358 return pos;
359
360 pos = PCI_EXT_CAP_NEXT(header);
361 if (pos < PCI_CFG_SPACE_SIZE)
362 break;
363
364 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
365 break;
366 }
367
368 return 0;
369}
370
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100371static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
372{
373 int rc, ttl = PCI_FIND_CAP_TTL;
374 u8 cap, mask;
375
376 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
377 mask = HT_3BIT_CAP_MASK;
378 else
379 mask = HT_5BIT_CAP_MASK;
380
381 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
382 PCI_CAP_ID_HT, &ttl);
383 while (pos) {
384 rc = pci_read_config_byte(dev, pos + 3, &cap);
385 if (rc != PCIBIOS_SUCCESSFUL)
386 return 0;
387
388 if ((cap & mask) == ht_cap)
389 return pos;
390
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800391 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
392 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100393 PCI_CAP_ID_HT, &ttl);
394 }
395
396 return 0;
397}
398/**
399 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
400 * @dev: PCI device to query
401 * @pos: Position from which to continue searching
402 * @ht_cap: Hypertransport capability code
403 *
404 * To be used in conjunction with pci_find_ht_capability() to search for
405 * all capabilities matching @ht_cap. @pos should always be a value returned
406 * from pci_find_ht_capability().
407 *
408 * NB. To be 100% safe against broken PCI devices, the caller should take
409 * steps to avoid an infinite loop.
410 */
411int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
412{
413 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
414}
415EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
416
417/**
418 * pci_find_ht_capability - query a device's Hypertransport capabilities
419 * @dev: PCI device to query
420 * @ht_cap: Hypertransport capability code
421 *
422 * Tell if a device supports a given Hypertransport capability.
423 * Returns an address within the device's PCI configuration space
424 * or 0 in case the device does not support the request capability.
425 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
426 * which has a Hypertransport capability matching @ht_cap.
427 */
428int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
429{
430 int pos;
431
432 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
433 if (pos)
434 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
435
436 return pos;
437}
438EXPORT_SYMBOL_GPL(pci_find_ht_capability);
439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440/**
441 * pci_find_parent_resource - return resource region of parent bus of given region
442 * @dev: PCI device structure contains resources to be searched
443 * @res: child resource record for which parent is sought
444 *
445 * For given resource region of given device, return the resource
446 * region of parent bus the given region is contained in or where
447 * it should be allocated from.
448 */
449struct resource *
450pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
451{
452 const struct pci_bus *bus = dev->bus;
453 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700454 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700456 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 if (!r)
458 continue;
459 if (res->start && !(res->start >= r->start && res->end <= r->end))
460 continue; /* Not contained */
461 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
462 continue; /* Wrong type */
463 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
464 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800465 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
466 if (r->flags & IORESOURCE_PREFETCH)
467 continue;
468 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
469 if (!best)
470 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 }
472 return best;
473}
474
475/**
John W. Linville064b53db2005-07-27 10:19:44 -0400476 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
477 * @dev: PCI device to have its BARs restored
478 *
479 * Restore the BAR values for a given device, so as to make it
480 * accessible by its driver.
481 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200482static void
John W. Linville064b53db2005-07-27 10:19:44 -0400483pci_restore_bars(struct pci_dev *dev)
484{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800485 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400486
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800487 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800488 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400489}
490
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200491static struct pci_platform_pm_ops *pci_platform_pm;
492
493int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
494{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200495 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
496 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200497 return -EINVAL;
498 pci_platform_pm = ops;
499 return 0;
500}
501
502static inline bool platform_pci_power_manageable(struct pci_dev *dev)
503{
504 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
505}
506
507static inline int platform_pci_set_power_state(struct pci_dev *dev,
508 pci_power_t t)
509{
510 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
511}
512
513static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
514{
515 return pci_platform_pm ?
516 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
517}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700518
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200519static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
520{
521 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
522}
523
524static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
525{
526 return pci_platform_pm ?
527 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
528}
529
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100530static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
531{
532 return pci_platform_pm ?
533 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
534}
535
John W. Linville064b53db2005-07-27 10:19:44 -0400536/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200537 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
538 * given PCI device
539 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200540 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200542 * RETURN VALUE:
543 * -EINVAL if the requested state is invalid.
544 * -EIO if device does not support PCI PM or its PM capabilities register has a
545 * wrong version, or device doesn't support the requested state.
546 * 0 if device already is in the requested state.
547 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100549static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200551 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200552 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100554 /* Check if we're already there */
555 if (dev->current_state == state)
556 return 0;
557
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200558 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700559 return -EIO;
560
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200561 if (state < PCI_D0 || state > PCI_D3hot)
562 return -EINVAL;
563
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 /* Validate current state:
565 * Can enter D0 from any state, but if we can only go deeper
566 * to sleep if we're already in a low power state
567 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100568 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200569 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600570 dev_err(&dev->dev, "invalid power transition "
571 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200573 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200576 if ((state == PCI_D1 && !dev->d1_support)
577 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700578 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200580 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400581
John W. Linville32a36582005-09-14 09:52:42 -0400582 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 * This doesn't affect PME_Status, disables PME_En, and
584 * sets PowerState to 0.
585 */
John W. Linville32a36582005-09-14 09:52:42 -0400586 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400587 case PCI_D0:
588 case PCI_D1:
589 case PCI_D2:
590 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
591 pmcsr |= state;
592 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200593 case PCI_D3hot:
594 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400595 case PCI_UNKNOWN: /* Boot-up */
596 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100597 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200598 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400599 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400600 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400601 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400602 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 }
604
605 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200606 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
608 /* Mandatory power management transition delays */
609 /* see PCI PM 1.1 5.6.1 table 18 */
610 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100611 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100613 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200615 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
616 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
617 if (dev->current_state != state && printk_ratelimit())
618 dev_info(&dev->dev, "Refused to change power state, "
619 "currently in D%d\n", dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400620
621 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
622 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
623 * from D3hot to D0 _may_ perform an internal reset, thereby
624 * going to "D0 Uninitialized" rather than "D0 Initialized".
625 * For example, at least some versions of the 3c905B and the
626 * 3c556B exhibit this behaviour.
627 *
628 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
629 * devices in a D3hot state at boot. Consequently, we need to
630 * restore at least the BARs so that the device will be
631 * accessible to its driver.
632 */
633 if (need_restore)
634 pci_restore_bars(dev);
635
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100636 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800637 pcie_aspm_pm_state_change(dev->bus->self);
638
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 return 0;
640}
641
642/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200643 * pci_update_current_state - Read PCI power state of given device from its
644 * PCI PM registers and cache it
645 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100646 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200647 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100648void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200649{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200650 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200651 u16 pmcsr;
652
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200653 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200654 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100655 } else {
656 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200657 }
658}
659
660/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100661 * pci_platform_power_transition - Use platform to change device power state
662 * @dev: PCI device to handle.
663 * @state: State to put the device into.
664 */
665static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
666{
667 int error;
668
669 if (platform_pci_power_manageable(dev)) {
670 error = platform_pci_set_power_state(dev, state);
671 if (!error)
672 pci_update_current_state(dev, state);
Ajaykumar Hotchandanib51306c2011-12-12 13:57:36 +0530673 /* Fall back to PCI_D0 if native PM is not supported */
674 if (!dev->pm_cap)
675 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100676 } else {
677 error = -ENODEV;
678 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200679 if (!dev->pm_cap)
680 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100681 }
682
683 return error;
684}
685
686/**
687 * __pci_start_power_transition - Start power transition of a PCI device
688 * @dev: PCI device to handle.
689 * @state: State to put the device into.
690 */
691static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
692{
693 if (state == PCI_D0)
694 pci_platform_power_transition(dev, PCI_D0);
695}
696
697/**
698 * __pci_complete_power_transition - Complete power transition of a PCI device
699 * @dev: PCI device to handle.
700 * @state: State to put the device into.
701 *
702 * This function should not be called directly by device drivers.
703 */
704int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
705{
Matthew Garrettcc2893b2010-04-22 09:30:51 -0400706 return state >= PCI_D0 ?
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100707 pci_platform_power_transition(dev, state) : -EINVAL;
708}
709EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
710
711/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200712 * pci_set_power_state - Set the power state of a PCI device
713 * @dev: PCI device to handle.
714 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
715 *
Nick Andrew877d0312009-01-26 11:06:57 +0100716 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200717 * the device's PCI PM registers.
718 *
719 * RETURN VALUE:
720 * -EINVAL if the requested state is invalid.
721 * -EIO if device does not support PCI PM or its PM capabilities register has a
722 * wrong version, or device doesn't support the requested state.
723 * 0 if device already is in the requested state.
724 * 0 if device's power state has been successfully changed.
725 */
726int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
727{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200728 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200729
730 /* bound the state we're entering */
731 if (state > PCI_D3hot)
732 state = PCI_D3hot;
733 else if (state < PCI_D0)
734 state = PCI_D0;
735 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
736 /*
737 * If the device or the parent bridge do not support PCI PM,
738 * ignore the request if we're doing anything other than putting
739 * it into D0 (which would only happen on boot).
740 */
741 return 0;
742
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100743 __pci_start_power_transition(dev, state);
744
Alan Cox979b1792008-07-24 17:18:38 +0100745 /* This device is quirked not to be put into D3, so
746 don't put it in D3 */
747 if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
748 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200749
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100750 error = pci_raw_set_power_state(dev, state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200751
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100752 if (!__pci_complete_power_transition(dev, state))
753 error = 0;
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000754 /*
755 * When aspm_policy is "powersave" this call ensures
756 * that ASPM is configured.
757 */
758 if (!error && dev->bus->self)
759 pcie_aspm_powersave_config_link(dev->bus->self);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200760
761 return error;
762}
763
764/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 * pci_choose_state - Choose the power state of a PCI device
766 * @dev: PCI device to be suspended
767 * @state: target sleep state for the whole system. This is the value
768 * that is passed to suspend() function.
769 *
770 * Returns PCI power state suitable for given device and given system
771 * message.
772 */
773
774pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
775{
Shaohua Liab826ca2007-07-20 10:03:22 +0800776 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500777
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
779 return PCI_D0;
780
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200781 ret = platform_pci_choose_state(dev);
782 if (ret != PCI_POWER_ERROR)
783 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700784
785 switch (state.event) {
786 case PM_EVENT_ON:
787 return PCI_D0;
788 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700789 case PM_EVENT_PRETHAW:
790 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700791 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100792 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700793 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600795 dev_info(&dev->dev, "unrecognized suspend event %d\n",
796 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 BUG();
798 }
799 return PCI_D0;
800}
801
802EXPORT_SYMBOL(pci_choose_state);
803
Yu Zhao89858512009-02-16 02:55:47 +0800804#define PCI_EXP_SAVE_REGS 7
805
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800806#define pcie_cap_has_devctl(type, flags) 1
807#define pcie_cap_has_lnkctl(type, flags) \
808 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
809 (type == PCI_EXP_TYPE_ROOT_PORT || \
810 type == PCI_EXP_TYPE_ENDPOINT || \
811 type == PCI_EXP_TYPE_LEG_END))
812#define pcie_cap_has_sltctl(type, flags) \
813 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
814 ((type == PCI_EXP_TYPE_ROOT_PORT) || \
815 (type == PCI_EXP_TYPE_DOWNSTREAM && \
816 (flags & PCI_EXP_FLAGS_SLOT))))
817#define pcie_cap_has_rtctl(type, flags) \
818 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
819 (type == PCI_EXP_TYPE_ROOT_PORT || \
820 type == PCI_EXP_TYPE_RC_EC))
821#define pcie_cap_has_devctl2(type, flags) \
822 ((flags & PCI_EXP_FLAGS_VERS) > 1)
823#define pcie_cap_has_lnkctl2(type, flags) \
824 ((flags & PCI_EXP_FLAGS_VERS) > 1)
825#define pcie_cap_has_sltctl2(type, flags) \
826 ((flags & PCI_EXP_FLAGS_VERS) > 1)
827
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300828static int pci_save_pcie_state(struct pci_dev *dev)
829{
830 int pos, i = 0;
831 struct pci_cap_saved_state *save_state;
832 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800833 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300834
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900835 pos = pci_pcie_cap(dev);
836 if (!pos)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300837 return 0;
838
Eric W. Biederman9f355752007-03-08 13:06:13 -0700839 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300840 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800841 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300842 return -ENOMEM;
843 }
Alex Williamson24a4742f2011-05-10 10:02:11 -0600844 cap = (u16 *)&save_state->cap.data[0];
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300845
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800846 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
847
848 if (pcie_cap_has_devctl(dev->pcie_type, flags))
849 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
850 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
851 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
852 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
853 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
854 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
855 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
856 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
857 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
858 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
859 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
860 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
861 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100862
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300863 return 0;
864}
865
866static void pci_restore_pcie_state(struct pci_dev *dev)
867{
868 int i = 0, pos;
869 struct pci_cap_saved_state *save_state;
870 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800871 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300872
873 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
874 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
875 if (!save_state || pos <= 0)
876 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -0600877 cap = (u16 *)&save_state->cap.data[0];
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300878
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800879 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
880
881 if (pcie_cap_has_devctl(dev->pcie_type, flags))
882 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
883 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
884 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
885 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
886 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
887 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
888 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
889 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
890 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
891 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
892 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
893 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
894 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300895}
896
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800897
898static int pci_save_pcix_state(struct pci_dev *dev)
899{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100900 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800901 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800902
903 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
904 if (pos <= 0)
905 return 0;
906
Shaohua Lif34303d2007-12-18 09:56:47 +0800907 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800908 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800909 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800910 return -ENOMEM;
911 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800912
Alex Williamson24a4742f2011-05-10 10:02:11 -0600913 pci_read_config_word(dev, pos + PCI_X_CMD,
914 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100915
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800916 return 0;
917}
918
919static void pci_restore_pcix_state(struct pci_dev *dev)
920{
921 int i = 0, pos;
922 struct pci_cap_saved_state *save_state;
923 u16 *cap;
924
925 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
926 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
927 if (!save_state || pos <= 0)
928 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -0600929 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800930
931 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800932}
933
934
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935/**
936 * pci_save_state - save the PCI configuration space of a device before suspending
937 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 */
939int
940pci_save_state(struct pci_dev *dev)
941{
942 int i;
943 /* XXX: 100% dword access ok here? */
944 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200945 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100946 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300947 if ((i = pci_save_pcie_state(dev)) != 0)
948 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800949 if ((i = pci_save_pcix_state(dev)) != 0)
950 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 return 0;
952}
953
954/**
955 * pci_restore_state - Restore the saved state of a PCI device
956 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 */
Jon Mason1d3c16a2010-11-30 17:43:26 -0600958void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959{
960 int i;
Al Virob4482a42007-10-14 19:35:40 +0100961 u32 val;
Kay, Allen M26f41062012-01-26 10:25:53 -0800962 int tries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963
Alek Duc82f63e2009-08-08 08:46:19 +0800964 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -0600965 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200966
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300967 /* PCI Express register must be restored first */
968 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +0800969 pci_restore_ats_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300970
Yu, Luming8b8c8d22006-04-25 00:00:34 -0700971 /*
972 * The Base Address register should be programmed before the command
973 * register(s)
974 */
975 for (i = 15; i >= 0; i--) {
Dave Jones04d9c1a2006-04-18 21:06:51 -0700976 pci_read_config_dword(dev, i * 4, &val);
Kay, Allen M26f41062012-01-26 10:25:53 -0800977 tries = 10;
978 while (tries && val != dev->saved_config_space[i]) {
Vincent Palatin85b85822011-12-05 11:51:18 -0800979 dev_dbg(&dev->dev, "restoring config "
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600980 "space at offset %#x (was %#x, writing %#x)\n",
981 i, val, (int)dev->saved_config_space[i]);
Dave Jones04d9c1a2006-04-18 21:06:51 -0700982 pci_write_config_dword(dev,i * 4,
983 dev->saved_config_space[i]);
Kay, Allen M26f41062012-01-26 10:25:53 -0800984 pci_read_config_dword(dev, i * 4, &val);
985 mdelay(10);
986 tries--;
Dave Jones04d9c1a2006-04-18 21:06:51 -0700987 }
988 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800989 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +0800990 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +0800991 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100992
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200993 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994}
995
Alex Williamsonffbdd3f2011-05-10 10:02:27 -0600996struct pci_saved_state {
997 u32 config_space[16];
998 struct pci_cap_saved_data cap[0];
999};
1000
1001/**
1002 * pci_store_saved_state - Allocate and return an opaque struct containing
1003 * the device saved state.
1004 * @dev: PCI device that we're dealing with
1005 *
1006 * Rerturn NULL if no state or error.
1007 */
1008struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1009{
1010 struct pci_saved_state *state;
1011 struct pci_cap_saved_state *tmp;
1012 struct pci_cap_saved_data *cap;
1013 struct hlist_node *pos;
1014 size_t size;
1015
1016 if (!dev->state_saved)
1017 return NULL;
1018
1019 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1020
1021 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
1022 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1023
1024 state = kzalloc(size, GFP_KERNEL);
1025 if (!state)
1026 return NULL;
1027
1028 memcpy(state->config_space, dev->saved_config_space,
1029 sizeof(state->config_space));
1030
1031 cap = state->cap;
1032 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
1033 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1034 memcpy(cap, &tmp->cap, len);
1035 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1036 }
1037 /* Empty cap_save terminates list */
1038
1039 return state;
1040}
1041EXPORT_SYMBOL_GPL(pci_store_saved_state);
1042
1043/**
1044 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1045 * @dev: PCI device that we're dealing with
1046 * @state: Saved state returned from pci_store_saved_state()
1047 */
1048int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1049{
1050 struct pci_cap_saved_data *cap;
1051
1052 dev->state_saved = false;
1053
1054 if (!state)
1055 return 0;
1056
1057 memcpy(dev->saved_config_space, state->config_space,
1058 sizeof(state->config_space));
1059
1060 cap = state->cap;
1061 while (cap->size) {
1062 struct pci_cap_saved_state *tmp;
1063
1064 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1065 if (!tmp || tmp->cap.size != cap->size)
1066 return -EINVAL;
1067
1068 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1069 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1070 sizeof(struct pci_cap_saved_data) + cap->size);
1071 }
1072
1073 dev->state_saved = true;
1074 return 0;
1075}
1076EXPORT_SYMBOL_GPL(pci_load_saved_state);
1077
1078/**
1079 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1080 * and free the memory allocated for it.
1081 * @dev: PCI device that we're dealing with
1082 * @state: Pointer to saved state returned from pci_store_saved_state()
1083 */
1084int pci_load_and_free_saved_state(struct pci_dev *dev,
1085 struct pci_saved_state **state)
1086{
1087 int ret = pci_load_saved_state(dev, *state);
1088 kfree(*state);
1089 *state = NULL;
1090 return ret;
1091}
1092EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1093
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001094static int do_pci_enable_device(struct pci_dev *dev, int bars)
1095{
1096 int err;
1097
1098 err = pci_set_power_state(dev, PCI_D0);
1099 if (err < 0 && err != -EIO)
1100 return err;
1101 err = pcibios_enable_device(dev, bars);
1102 if (err < 0)
1103 return err;
1104 pci_fixup_device(pci_fixup_enable, dev);
1105
1106 return 0;
1107}
1108
1109/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001110 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001111 * @dev: PCI device to be resumed
1112 *
1113 * Note this function is a backend of pci_default_resume and is not supposed
1114 * to be called by normal code, write proper resume handler and use it instead.
1115 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001116int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001117{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001118 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001119 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1120 return 0;
1121}
1122
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001123static int __pci_enable_device_flags(struct pci_dev *dev,
1124 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125{
1126 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001127 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
Jesse Barnes97c145f2010-11-05 15:16:36 -04001129 /*
1130 * Power state could be unknown at this point, either due to a fresh
1131 * boot or a device removal call. So get the current power state
1132 * so that things like MSI message writing will behave as expected
1133 * (e.g. if the device really is in D0 at enable time).
1134 */
1135 if (dev->pm_cap) {
1136 u16 pmcsr;
1137 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1138 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1139 }
1140
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001141 if (atomic_add_return(1, &dev->enable_cnt) > 1)
1142 return 0; /* already enabled */
1143
Yinghai Lu497f16f2011-12-17 18:33:37 -08001144 /* only skip sriov related */
1145 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1146 if (dev->resource[i].flags & flags)
1147 bars |= (1 << i);
1148 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001149 if (dev->resource[i].flags & flags)
1150 bars |= (1 << i);
1151
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001152 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001153 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001154 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001155 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156}
1157
1158/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001159 * pci_enable_device_io - Initialize a device for use with IO space
1160 * @dev: PCI device to be initialized
1161 *
1162 * Initialize device before it's used by a driver. Ask low-level code
1163 * to enable I/O resources. Wake up the device if it was suspended.
1164 * Beware, this function can fail.
1165 */
1166int pci_enable_device_io(struct pci_dev *dev)
1167{
1168 return __pci_enable_device_flags(dev, IORESOURCE_IO);
1169}
1170
1171/**
1172 * pci_enable_device_mem - Initialize a device for use with Memory space
1173 * @dev: PCI device to be initialized
1174 *
1175 * Initialize device before it's used by a driver. Ask low-level code
1176 * to enable Memory resources. Wake up the device if it was suspended.
1177 * Beware, this function can fail.
1178 */
1179int pci_enable_device_mem(struct pci_dev *dev)
1180{
1181 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
1182}
1183
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184/**
1185 * pci_enable_device - Initialize device before it's used by a driver.
1186 * @dev: PCI device to be initialized
1187 *
1188 * Initialize device before it's used by a driver. Ask low-level code
1189 * to enable I/O and memory. Wake up the device if it was suspended.
1190 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001191 *
1192 * Note we don't actually enable the device many times if we call
1193 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001195int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001197 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198}
1199
Tejun Heo9ac78492007-01-20 16:00:26 +09001200/*
1201 * Managed PCI resources. This manages device on/off, intx/msi/msix
1202 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1203 * there's no need to track it separately. pci_devres is initialized
1204 * when a device is enabled using managed PCI device enable interface.
1205 */
1206struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001207 unsigned int enabled:1;
1208 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001209 unsigned int orig_intx:1;
1210 unsigned int restore_intx:1;
1211 u32 region_mask;
1212};
1213
1214static void pcim_release(struct device *gendev, void *res)
1215{
1216 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1217 struct pci_devres *this = res;
1218 int i;
1219
1220 if (dev->msi_enabled)
1221 pci_disable_msi(dev);
1222 if (dev->msix_enabled)
1223 pci_disable_msix(dev);
1224
1225 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1226 if (this->region_mask & (1 << i))
1227 pci_release_region(dev, i);
1228
1229 if (this->restore_intx)
1230 pci_intx(dev, this->orig_intx);
1231
Tejun Heo7f375f32007-02-25 04:36:01 -08001232 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001233 pci_disable_device(dev);
1234}
1235
1236static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1237{
1238 struct pci_devres *dr, *new_dr;
1239
1240 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1241 if (dr)
1242 return dr;
1243
1244 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1245 if (!new_dr)
1246 return NULL;
1247 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1248}
1249
1250static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1251{
1252 if (pci_is_managed(pdev))
1253 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1254 return NULL;
1255}
1256
1257/**
1258 * pcim_enable_device - Managed pci_enable_device()
1259 * @pdev: PCI device to be initialized
1260 *
1261 * Managed pci_enable_device().
1262 */
1263int pcim_enable_device(struct pci_dev *pdev)
1264{
1265 struct pci_devres *dr;
1266 int rc;
1267
1268 dr = get_pci_dr(pdev);
1269 if (unlikely(!dr))
1270 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001271 if (dr->enabled)
1272 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001273
1274 rc = pci_enable_device(pdev);
1275 if (!rc) {
1276 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001277 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001278 }
1279 return rc;
1280}
1281
1282/**
1283 * pcim_pin_device - Pin managed PCI device
1284 * @pdev: PCI device to pin
1285 *
1286 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1287 * driver detach. @pdev must have been enabled with
1288 * pcim_enable_device().
1289 */
1290void pcim_pin_device(struct pci_dev *pdev)
1291{
1292 struct pci_devres *dr;
1293
1294 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001295 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001296 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001297 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001298}
1299
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300/**
1301 * pcibios_disable_device - disable arch specific PCI resources for device dev
1302 * @dev: the PCI device to disable
1303 *
1304 * Disables architecture specific PCI resources for the device. This
1305 * is the default implementation. Architecture implementations can
1306 * override this.
1307 */
1308void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
1309
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001310static void do_pci_disable_device(struct pci_dev *dev)
1311{
1312 u16 pci_command;
1313
1314 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1315 if (pci_command & PCI_COMMAND_MASTER) {
1316 pci_command &= ~PCI_COMMAND_MASTER;
1317 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1318 }
1319
1320 pcibios_disable_device(dev);
1321}
1322
1323/**
1324 * pci_disable_enabled_device - Disable device without updating enable_cnt
1325 * @dev: PCI device to disable
1326 *
1327 * NOTE: This function is a backend of PCI power management routines and is
1328 * not supposed to be called drivers.
1329 */
1330void pci_disable_enabled_device(struct pci_dev *dev)
1331{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001332 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001333 do_pci_disable_device(dev);
1334}
1335
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336/**
1337 * pci_disable_device - Disable PCI device after use
1338 * @dev: PCI device to be disabled
1339 *
1340 * Signal to the system that the PCI device is not in use by the system
1341 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001342 *
1343 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001344 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 */
1346void
1347pci_disable_device(struct pci_dev *dev)
1348{
Tejun Heo9ac78492007-01-20 16:00:26 +09001349 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001350
Tejun Heo9ac78492007-01-20 16:00:26 +09001351 dr = find_pci_dr(dev);
1352 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001353 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001354
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001355 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1356 return;
1357
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001358 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001360 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361}
1362
1363/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001364 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001365 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001366 * @state: Reset state to enter into
1367 *
1368 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001369 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001370 * implementation. Architecture implementations can override this.
1371 */
1372int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1373 enum pcie_reset_state state)
1374{
1375 return -EINVAL;
1376}
1377
1378/**
1379 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001380 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001381 * @state: Reset state to enter into
1382 *
1383 *
1384 * Sets the PCI reset state for the device.
1385 */
1386int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1387{
1388 return pcibios_set_pcie_reset_state(dev, state);
1389}
1390
1391/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001392 * pci_check_pme_status - Check if given device has generated PME.
1393 * @dev: Device to check.
1394 *
1395 * Check the PME status of the device and if set, clear it and clear PME enable
1396 * (if set). Return 'true' if PME status and PME enable were both set or
1397 * 'false' otherwise.
1398 */
1399bool pci_check_pme_status(struct pci_dev *dev)
1400{
1401 int pmcsr_pos;
1402 u16 pmcsr;
1403 bool ret = false;
1404
1405 if (!dev->pm_cap)
1406 return false;
1407
1408 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1409 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1410 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1411 return false;
1412
1413 /* Clear PME status. */
1414 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1415 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1416 /* Disable PME to avoid interrupt flood. */
1417 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1418 ret = true;
1419 }
1420
1421 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1422
1423 return ret;
1424}
1425
1426/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001427 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1428 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001429 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001430 *
1431 * Check if @dev has generated PME and queue a resume request for it in that
1432 * case.
1433 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001434static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001435{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001436 if (pme_poll_reset && dev->pme_poll)
1437 dev->pme_poll = false;
1438
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001439 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001440 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001441 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001442 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001443 return 0;
1444}
1445
1446/**
1447 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1448 * @bus: Top bus of the subtree to walk.
1449 */
1450void pci_pme_wakeup_bus(struct pci_bus *bus)
1451{
1452 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001453 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001454}
1455
1456/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001457 * pci_pme_capable - check the capability of PCI device to generate PME#
1458 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001459 * @state: PCI state from which device will issue PME#.
1460 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001461bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001462{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001463 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001464 return false;
1465
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001466 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001467}
1468
Matthew Garrettdf17e622010-10-04 14:22:29 -04001469static void pci_pme_list_scan(struct work_struct *work)
1470{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001471 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001472
1473 mutex_lock(&pci_pme_list_mutex);
1474 if (!list_empty(&pci_pme_list)) {
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001475 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1476 if (pme_dev->dev->pme_poll) {
1477 pci_pme_wakeup(pme_dev->dev, NULL);
1478 } else {
1479 list_del(&pme_dev->list);
1480 kfree(pme_dev);
1481 }
1482 }
1483 if (!list_empty(&pci_pme_list))
1484 schedule_delayed_work(&pci_pme_work,
1485 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001486 }
1487 mutex_unlock(&pci_pme_list_mutex);
1488}
1489
1490/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001491 * pci_pme_active - enable or disable PCI device's PME# function
1492 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001493 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1494 *
1495 * The caller must verify that the device is capable of generating PME# before
1496 * calling this function with @enable equal to 'true'.
1497 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001498void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001499{
1500 u16 pmcsr;
1501
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001502 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001503 return;
1504
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001505 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001506 /* Clear PME_Status by writing 1 to it and enable PME# */
1507 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1508 if (!enable)
1509 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1510
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001511 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001512
Matthew Garrettdf17e622010-10-04 14:22:29 -04001513 /* PCI (as opposed to PCIe) PME requires that the device have
1514 its PME# line hooked up correctly. Not all hardware vendors
1515 do this, so the PME never gets delivered and the device
1516 remains asleep. The easiest way around this is to
1517 periodically walk the list of suspended devices and check
1518 whether any have their PME flag set. The assumption is that
1519 we'll wake up often enough anyway that this won't be a huge
1520 hit, and the power savings from the devices will still be a
1521 win. */
1522
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001523 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001524 struct pci_pme_device *pme_dev;
1525 if (enable) {
1526 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1527 GFP_KERNEL);
1528 if (!pme_dev)
1529 goto out;
1530 pme_dev->dev = dev;
1531 mutex_lock(&pci_pme_list_mutex);
1532 list_add(&pme_dev->list, &pci_pme_list);
1533 if (list_is_singular(&pci_pme_list))
1534 schedule_delayed_work(&pci_pme_work,
1535 msecs_to_jiffies(PME_TIMEOUT));
1536 mutex_unlock(&pci_pme_list_mutex);
1537 } else {
1538 mutex_lock(&pci_pme_list_mutex);
1539 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1540 if (pme_dev->dev == dev) {
1541 list_del(&pme_dev->list);
1542 kfree(pme_dev);
1543 break;
1544 }
1545 }
1546 mutex_unlock(&pci_pme_list_mutex);
1547 }
1548 }
1549
1550out:
Vincent Palatin85b85822011-12-05 11:51:18 -08001551 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001552}
1553
1554/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001555 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001556 * @dev: PCI device affected
1557 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001558 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001559 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 *
David Brownell075c1772007-04-26 00:12:06 -07001561 * This enables the device as a wakeup event source, or disables it.
1562 * When such events involves platform-specific hooks, those hooks are
1563 * called automatically by this routine.
1564 *
1565 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001566 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001567 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001568 * RETURN VALUE:
1569 * 0 is returned on success
1570 * -EINVAL is returned if device is not supposed to wake up the system
1571 * Error code depending on the platform is returned if both the platform and
1572 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001574int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1575 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001577 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001579 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001580 return -EINVAL;
1581
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001582 /* Don't do the same thing twice in a row for one device. */
1583 if (!!enable == !!dev->wakeup_prepared)
1584 return 0;
1585
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001586 /*
1587 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1588 * Anderson we should be doing PME# wake enable followed by ACPI wake
1589 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001590 */
1591
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001592 if (enable) {
1593 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001594
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001595 if (pci_pme_capable(dev, state))
1596 pci_pme_active(dev, true);
1597 else
1598 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001599 error = runtime ? platform_pci_run_wake(dev, true) :
1600 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001601 if (ret)
1602 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001603 if (!ret)
1604 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001605 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001606 if (runtime)
1607 platform_pci_run_wake(dev, false);
1608 else
1609 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001610 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001611 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001612 }
1613
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001614 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001615}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001616EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001617
1618/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001619 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1620 * @dev: PCI device to prepare
1621 * @enable: True to enable wake-up event generation; false to disable
1622 *
1623 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1624 * and this function allows them to set that up cleanly - pci_enable_wake()
1625 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1626 * ordering constraints.
1627 *
1628 * This function only returns error code if the device is not capable of
1629 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1630 * enable wake-up power for it.
1631 */
1632int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1633{
1634 return pci_pme_capable(dev, PCI_D3cold) ?
1635 pci_enable_wake(dev, PCI_D3cold, enable) :
1636 pci_enable_wake(dev, PCI_D3hot, enable);
1637}
1638
1639/**
Jesse Barnes37139072008-07-28 11:49:26 -07001640 * pci_target_state - find an appropriate low power state for a given PCI dev
1641 * @dev: PCI device
1642 *
1643 * Use underlying platform code to find a supported low power state for @dev.
1644 * If the platform can't manage @dev, return the deepest state from which it
1645 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001646 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001647pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001648{
1649 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001650
1651 if (platform_pci_power_manageable(dev)) {
1652 /*
1653 * Call the platform to choose the target state of the device
1654 * and enable wake-up from this state if supported.
1655 */
1656 pci_power_t state = platform_pci_choose_state(dev);
1657
1658 switch (state) {
1659 case PCI_POWER_ERROR:
1660 case PCI_UNKNOWN:
1661 break;
1662 case PCI_D1:
1663 case PCI_D2:
1664 if (pci_no_d1d2(dev))
1665 break;
1666 default:
1667 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001668 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001669 } else if (!dev->pm_cap) {
1670 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001671 } else if (device_may_wakeup(&dev->dev)) {
1672 /*
1673 * Find the deepest state from which the device can generate
1674 * wake-up events, make it the target state and enable device
1675 * to generate PME#.
1676 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001677 if (dev->pme_support) {
1678 while (target_state
1679 && !(dev->pme_support & (1 << target_state)))
1680 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001681 }
1682 }
1683
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001684 return target_state;
1685}
1686
1687/**
1688 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1689 * @dev: Device to handle.
1690 *
1691 * Choose the power state appropriate for the device depending on whether
1692 * it can wake up the system and/or is power manageable by the platform
1693 * (PCI_D3hot is the default) and put the device into that state.
1694 */
1695int pci_prepare_to_sleep(struct pci_dev *dev)
1696{
1697 pci_power_t target_state = pci_target_state(dev);
1698 int error;
1699
1700 if (target_state == PCI_POWER_ERROR)
1701 return -EIO;
1702
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001703 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001704
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001705 error = pci_set_power_state(dev, target_state);
1706
1707 if (error)
1708 pci_enable_wake(dev, target_state, false);
1709
1710 return error;
1711}
1712
1713/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001714 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001715 * @dev: Device to handle.
1716 *
Thomas Weber88393162010-03-16 11:47:56 +01001717 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001718 */
1719int pci_back_from_sleep(struct pci_dev *dev)
1720{
1721 pci_enable_wake(dev, PCI_D0, false);
1722 return pci_set_power_state(dev, PCI_D0);
1723}
1724
1725/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001726 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1727 * @dev: PCI device being suspended.
1728 *
1729 * Prepare @dev to generate wake-up events at run time and put it into a low
1730 * power state.
1731 */
1732int pci_finish_runtime_suspend(struct pci_dev *dev)
1733{
1734 pci_power_t target_state = pci_target_state(dev);
1735 int error;
1736
1737 if (target_state == PCI_POWER_ERROR)
1738 return -EIO;
1739
1740 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1741
1742 error = pci_set_power_state(dev, target_state);
1743
1744 if (error)
1745 __pci_enable_wake(dev, target_state, true, false);
1746
1747 return error;
1748}
1749
1750/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001751 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1752 * @dev: Device to check.
1753 *
1754 * Return true if the device itself is cabable of generating wake-up events
1755 * (through the platform or using the native PCIe PME) or if the device supports
1756 * PME and one of its upstream bridges can generate wake-up events.
1757 */
1758bool pci_dev_run_wake(struct pci_dev *dev)
1759{
1760 struct pci_bus *bus = dev->bus;
1761
1762 if (device_run_wake(&dev->dev))
1763 return true;
1764
1765 if (!dev->pme_support)
1766 return false;
1767
1768 while (bus->parent) {
1769 struct pci_dev *bridge = bus->self;
1770
1771 if (device_run_wake(&bridge->dev))
1772 return true;
1773
1774 bus = bus->parent;
1775 }
1776
1777 /* We have reached the root bus. */
1778 if (bus->bridge)
1779 return device_run_wake(bus->bridge);
1780
1781 return false;
1782}
1783EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1784
1785/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001786 * pci_pm_init - Initialize PM functions of given PCI device
1787 * @dev: PCI device to handle.
1788 */
1789void pci_pm_init(struct pci_dev *dev)
1790{
1791 int pm;
1792 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001793
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001794 pm_runtime_forbid(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001795 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001796 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001797
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001798 dev->pm_cap = 0;
1799
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 /* find PCI PM capability in list */
1801 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001802 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001803 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001805 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001807 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1808 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1809 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001810 return;
David Brownell075c1772007-04-26 00:12:06 -07001811 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001813 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001814 dev->d3_delay = PCI_PM_D3_WAIT;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001815
1816 dev->d1_support = false;
1817 dev->d2_support = false;
1818 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001819 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001820 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001821 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001822 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001823
1824 if (dev->d1_support || dev->d2_support)
1825 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001826 dev->d1_support ? " D1" : "",
1827 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001828 }
1829
1830 pmc &= PCI_PM_CAP_PME_MASK;
1831 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001832 dev_printk(KERN_DEBUG, &dev->dev,
1833 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001834 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1835 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1836 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1837 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1838 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001839 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001840 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001841 /*
1842 * Make device's PM flags reflect the wake-up capability, but
1843 * let the user space enable it to wake up the system as needed.
1844 */
1845 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001846 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001847 pci_pme_active(dev, false);
1848 } else {
1849 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001850 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851}
1852
Yu Zhao58c3a722008-10-14 14:02:53 +08001853/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001854 * platform_pci_wakeup_init - init platform wakeup if present
1855 * @dev: PCI device
1856 *
1857 * Some devices don't have PCI PM caps but can still generate wakeup
1858 * events through platform methods (like ACPI events). If @dev supports
1859 * platform wakeup events, set the device flag to indicate as much. This
1860 * may be redundant if the device also supports PCI PM caps, but double
1861 * initialization should be safe in that case.
1862 */
1863void platform_pci_wakeup_init(struct pci_dev *dev)
1864{
1865 if (!platform_pci_can_wakeup(dev))
1866 return;
1867
1868 device_set_wakeup_capable(&dev->dev, true);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001869 platform_pci_sleep_wake(dev, false);
1870}
1871
1872/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001873 * pci_add_save_buffer - allocate buffer for saving given capability registers
1874 * @dev: the PCI device
1875 * @cap: the capability to allocate the buffer for
1876 * @size: requested size of the buffer
1877 */
1878static int pci_add_cap_save_buffer(
1879 struct pci_dev *dev, char cap, unsigned int size)
1880{
1881 int pos;
1882 struct pci_cap_saved_state *save_state;
1883
1884 pos = pci_find_capability(dev, cap);
1885 if (pos <= 0)
1886 return 0;
1887
1888 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1889 if (!save_state)
1890 return -ENOMEM;
1891
Alex Williamson24a4742f2011-05-10 10:02:11 -06001892 save_state->cap.cap_nr = cap;
1893 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001894 pci_add_saved_cap(dev, save_state);
1895
1896 return 0;
1897}
1898
1899/**
1900 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1901 * @dev: the PCI device
1902 */
1903void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1904{
1905 int error;
1906
Yu Zhao89858512009-02-16 02:55:47 +08001907 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
1908 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001909 if (error)
1910 dev_err(&dev->dev,
1911 "unable to preallocate PCI Express save buffer\n");
1912
1913 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1914 if (error)
1915 dev_err(&dev->dev,
1916 "unable to preallocate PCI-X save buffer\n");
1917}
1918
Yinghai Luf7968412012-02-11 00:18:30 -08001919void pci_free_cap_save_buffers(struct pci_dev *dev)
1920{
1921 struct pci_cap_saved_state *tmp;
1922 struct hlist_node *pos, *n;
1923
1924 hlist_for_each_entry_safe(tmp, pos, n, &dev->saved_cap_space, next)
1925 kfree(tmp);
1926}
1927
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001928/**
Yu Zhao58c3a722008-10-14 14:02:53 +08001929 * pci_enable_ari - enable ARI forwarding if hardware support it
1930 * @dev: the PCI device
1931 */
1932void pci_enable_ari(struct pci_dev *dev)
1933{
1934 int pos;
1935 u32 cap;
Chris Wright864d2962011-07-13 10:14:33 -07001936 u16 flags, ctrl;
Zhao, Yu81135872008-10-23 13:15:39 +08001937 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08001938
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001939 if (!pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08001940 return;
1941
Zhao, Yu81135872008-10-23 13:15:39 +08001942 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Yu Zhao58c3a722008-10-14 14:02:53 +08001943 if (!pos)
1944 return;
1945
Zhao, Yu81135872008-10-23 13:15:39 +08001946 bridge = dev->bus->self;
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001947 if (!bridge || !pci_is_pcie(bridge))
Zhao, Yu81135872008-10-23 13:15:39 +08001948 return;
1949
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001950 pos = pci_pcie_cap(bridge);
Zhao, Yu81135872008-10-23 13:15:39 +08001951 if (!pos)
1952 return;
1953
Chris Wright864d2962011-07-13 10:14:33 -07001954 /* ARI is a PCIe v2 feature */
1955 pci_read_config_word(bridge, pos + PCI_EXP_FLAGS, &flags);
1956 if ((flags & PCI_EXP_FLAGS_VERS) < 2)
1957 return;
1958
Zhao, Yu81135872008-10-23 13:15:39 +08001959 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08001960 if (!(cap & PCI_EXP_DEVCAP2_ARI))
1961 return;
1962
Zhao, Yu81135872008-10-23 13:15:39 +08001963 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001964 ctrl |= PCI_EXP_DEVCTL2_ARI;
Zhao, Yu81135872008-10-23 13:15:39 +08001965 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001966
Zhao, Yu81135872008-10-23 13:15:39 +08001967 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08001968}
1969
Jesse Barnesb48d4422010-10-19 13:07:57 -07001970/**
1971 * pci_enable_ido - enable ID-based ordering on a device
1972 * @dev: the PCI device
1973 * @type: which types of IDO to enable
1974 *
1975 * Enable ID-based ordering on @dev. @type can contain the bits
1976 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
1977 * which types of transactions are allowed to be re-ordered.
1978 */
1979void pci_enable_ido(struct pci_dev *dev, unsigned long type)
1980{
1981 int pos;
1982 u16 ctrl;
1983
1984 pos = pci_pcie_cap(dev);
1985 if (!pos)
1986 return;
1987
1988 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
1989 if (type & PCI_EXP_IDO_REQUEST)
1990 ctrl |= PCI_EXP_IDO_REQ_EN;
1991 if (type & PCI_EXP_IDO_COMPLETION)
1992 ctrl |= PCI_EXP_IDO_CMP_EN;
1993 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
1994}
1995EXPORT_SYMBOL(pci_enable_ido);
1996
1997/**
1998 * pci_disable_ido - disable ID-based ordering on a device
1999 * @dev: the PCI device
2000 * @type: which types of IDO to disable
2001 */
2002void pci_disable_ido(struct pci_dev *dev, unsigned long type)
2003{
2004 int pos;
2005 u16 ctrl;
2006
2007 if (!pci_is_pcie(dev))
2008 return;
2009
2010 pos = pci_pcie_cap(dev);
2011 if (!pos)
2012 return;
2013
2014 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2015 if (type & PCI_EXP_IDO_REQUEST)
2016 ctrl &= ~PCI_EXP_IDO_REQ_EN;
2017 if (type & PCI_EXP_IDO_COMPLETION)
2018 ctrl &= ~PCI_EXP_IDO_CMP_EN;
2019 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2020}
2021EXPORT_SYMBOL(pci_disable_ido);
2022
Jesse Barnes48a92a82011-01-10 12:46:36 -08002023/**
2024 * pci_enable_obff - enable optimized buffer flush/fill
2025 * @dev: PCI device
2026 * @type: type of signaling to use
2027 *
2028 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2029 * signaling if possible, falling back to message signaling only if
2030 * WAKE# isn't supported. @type should indicate whether the PCIe link
2031 * be brought out of L0s or L1 to send the message. It should be either
2032 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2033 *
2034 * If your device can benefit from receiving all messages, even at the
2035 * power cost of bringing the link back up from a low power state, use
2036 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2037 * preferred type).
2038 *
2039 * RETURNS:
2040 * Zero on success, appropriate error number on failure.
2041 */
2042int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2043{
2044 int pos;
2045 u32 cap;
2046 u16 ctrl;
2047 int ret;
2048
2049 if (!pci_is_pcie(dev))
2050 return -ENOTSUPP;
2051
2052 pos = pci_pcie_cap(dev);
2053 if (!pos)
2054 return -ENOTSUPP;
2055
2056 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2057 if (!(cap & PCI_EXP_OBFF_MASK))
2058 return -ENOTSUPP; /* no OBFF support at all */
2059
2060 /* Make sure the topology supports OBFF as well */
2061 if (dev->bus) {
2062 ret = pci_enable_obff(dev->bus->self, type);
2063 if (ret)
2064 return ret;
2065 }
2066
2067 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2068 if (cap & PCI_EXP_OBFF_WAKE)
2069 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2070 else {
2071 switch (type) {
2072 case PCI_EXP_OBFF_SIGNAL_L0:
2073 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2074 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2075 break;
2076 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2077 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2078 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2079 break;
2080 default:
2081 WARN(1, "bad OBFF signal type\n");
2082 return -ENOTSUPP;
2083 }
2084 }
2085 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2086
2087 return 0;
2088}
2089EXPORT_SYMBOL(pci_enable_obff);
2090
2091/**
2092 * pci_disable_obff - disable optimized buffer flush/fill
2093 * @dev: PCI device
2094 *
2095 * Disable OBFF on @dev.
2096 */
2097void pci_disable_obff(struct pci_dev *dev)
2098{
2099 int pos;
2100 u16 ctrl;
2101
2102 if (!pci_is_pcie(dev))
2103 return;
2104
2105 pos = pci_pcie_cap(dev);
2106 if (!pos)
2107 return;
2108
2109 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2110 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2111 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2112}
2113EXPORT_SYMBOL(pci_disable_obff);
2114
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002115/**
2116 * pci_ltr_supported - check whether a device supports LTR
2117 * @dev: PCI device
2118 *
2119 * RETURNS:
2120 * True if @dev supports latency tolerance reporting, false otherwise.
2121 */
2122bool pci_ltr_supported(struct pci_dev *dev)
2123{
2124 int pos;
2125 u32 cap;
2126
2127 if (!pci_is_pcie(dev))
2128 return false;
2129
2130 pos = pci_pcie_cap(dev);
2131 if (!pos)
2132 return false;
2133
2134 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2135
2136 return cap & PCI_EXP_DEVCAP2_LTR;
2137}
2138EXPORT_SYMBOL(pci_ltr_supported);
2139
2140/**
2141 * pci_enable_ltr - enable latency tolerance reporting
2142 * @dev: PCI device
2143 *
2144 * Enable LTR on @dev if possible, which means enabling it first on
2145 * upstream ports.
2146 *
2147 * RETURNS:
2148 * Zero on success, errno on failure.
2149 */
2150int pci_enable_ltr(struct pci_dev *dev)
2151{
2152 int pos;
2153 u16 ctrl;
2154 int ret;
2155
2156 if (!pci_ltr_supported(dev))
2157 return -ENOTSUPP;
2158
2159 pos = pci_pcie_cap(dev);
2160 if (!pos)
2161 return -ENOTSUPP;
2162
2163 /* Only primary function can enable/disable LTR */
2164 if (PCI_FUNC(dev->devfn) != 0)
2165 return -EINVAL;
2166
2167 /* Enable upstream ports first */
2168 if (dev->bus) {
2169 ret = pci_enable_ltr(dev->bus->self);
2170 if (ret)
2171 return ret;
2172 }
2173
2174 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2175 ctrl |= PCI_EXP_LTR_EN;
2176 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2177
2178 return 0;
2179}
2180EXPORT_SYMBOL(pci_enable_ltr);
2181
2182/**
2183 * pci_disable_ltr - disable latency tolerance reporting
2184 * @dev: PCI device
2185 */
2186void pci_disable_ltr(struct pci_dev *dev)
2187{
2188 int pos;
2189 u16 ctrl;
2190
2191 if (!pci_ltr_supported(dev))
2192 return;
2193
2194 pos = pci_pcie_cap(dev);
2195 if (!pos)
2196 return;
2197
2198 /* Only primary function can enable/disable LTR */
2199 if (PCI_FUNC(dev->devfn) != 0)
2200 return;
2201
2202 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2203 ctrl &= ~PCI_EXP_LTR_EN;
2204 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2205}
2206EXPORT_SYMBOL(pci_disable_ltr);
2207
2208static int __pci_ltr_scale(int *val)
2209{
2210 int scale = 0;
2211
2212 while (*val > 1023) {
2213 *val = (*val + 31) / 32;
2214 scale++;
2215 }
2216 return scale;
2217}
2218
2219/**
2220 * pci_set_ltr - set LTR latency values
2221 * @dev: PCI device
2222 * @snoop_lat_ns: snoop latency in nanoseconds
2223 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2224 *
2225 * Figure out the scale and set the LTR values accordingly.
2226 */
2227int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2228{
2229 int pos, ret, snoop_scale, nosnoop_scale;
2230 u16 val;
2231
2232 if (!pci_ltr_supported(dev))
2233 return -ENOTSUPP;
2234
2235 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2236 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2237
2238 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2239 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2240 return -EINVAL;
2241
2242 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2243 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2244 return -EINVAL;
2245
2246 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2247 if (!pos)
2248 return -ENOTSUPP;
2249
2250 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2251 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2252 if (ret != 4)
2253 return -EIO;
2254
2255 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2256 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2257 if (ret != 4)
2258 return -EIO;
2259
2260 return 0;
2261}
2262EXPORT_SYMBOL(pci_set_ltr);
2263
Chris Wright5d990b62009-12-04 12:15:21 -08002264static int pci_acs_enable;
2265
2266/**
2267 * pci_request_acs - ask for ACS to be enabled if supported
2268 */
2269void pci_request_acs(void)
2270{
2271 pci_acs_enable = 1;
2272}
2273
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002274/**
Allen Kayae21ee62009-10-07 10:27:17 -07002275 * pci_enable_acs - enable ACS if hardware support it
2276 * @dev: the PCI device
2277 */
2278void pci_enable_acs(struct pci_dev *dev)
2279{
2280 int pos;
2281 u16 cap;
2282 u16 ctrl;
2283
Chris Wright5d990b62009-12-04 12:15:21 -08002284 if (!pci_acs_enable)
2285 return;
2286
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002287 if (!pci_is_pcie(dev))
Allen Kayae21ee62009-10-07 10:27:17 -07002288 return;
2289
2290 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2291 if (!pos)
2292 return;
2293
2294 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2295 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2296
2297 /* Source Validation */
2298 ctrl |= (cap & PCI_ACS_SV);
2299
2300 /* P2P Request Redirect */
2301 ctrl |= (cap & PCI_ACS_RR);
2302
2303 /* P2P Completion Redirect */
2304 ctrl |= (cap & PCI_ACS_CR);
2305
2306 /* Upstream Forwarding */
2307 ctrl |= (cap & PCI_ACS_UF);
2308
2309 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2310}
2311
2312/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002313 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2314 * @dev: the PCI device
2315 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2316 *
2317 * Perform INTx swizzling for a device behind one level of bridge. This is
2318 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002319 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2320 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2321 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002322 */
2323u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
2324{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002325 int slot;
2326
2327 if (pci_ari_enabled(dev->bus))
2328 slot = 0;
2329 else
2330 slot = PCI_SLOT(dev->devfn);
2331
2332 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002333}
2334
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335int
2336pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2337{
2338 u8 pin;
2339
Kristen Accardi514d2072005-11-02 16:24:39 -08002340 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002341 if (!pin)
2342 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002343
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002344 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002345 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346 dev = dev->bus->self;
2347 }
2348 *bridge = dev;
2349 return pin;
2350}
2351
2352/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002353 * pci_common_swizzle - swizzle INTx all the way to root bridge
2354 * @dev: the PCI device
2355 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2356 *
2357 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2358 * bridges all the way up to a PCI root bus.
2359 */
2360u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2361{
2362 u8 pin = *pinp;
2363
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002364 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002365 pin = pci_swizzle_interrupt_pin(dev, pin);
2366 dev = dev->bus->self;
2367 }
2368 *pinp = pin;
2369 return PCI_SLOT(dev->devfn);
2370}
2371
2372/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373 * pci_release_region - Release a PCI bar
2374 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2375 * @bar: BAR to release
2376 *
2377 * Releases the PCI I/O and memory resources previously reserved by a
2378 * successful call to pci_request_region. Call this function only
2379 * after all use of the PCI regions has ceased.
2380 */
2381void pci_release_region(struct pci_dev *pdev, int bar)
2382{
Tejun Heo9ac78492007-01-20 16:00:26 +09002383 struct pci_devres *dr;
2384
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385 if (pci_resource_len(pdev, bar) == 0)
2386 return;
2387 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2388 release_region(pci_resource_start(pdev, bar),
2389 pci_resource_len(pdev, bar));
2390 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2391 release_mem_region(pci_resource_start(pdev, bar),
2392 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002393
2394 dr = find_pci_dr(pdev);
2395 if (dr)
2396 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397}
2398
2399/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002400 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401 * @pdev: PCI device whose resources are to be reserved
2402 * @bar: BAR to be reserved
2403 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002404 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002405 *
2406 * Mark the PCI region associated with PCI device @pdev BR @bar as
2407 * being reserved by owner @res_name. Do not access any
2408 * address inside the PCI regions unless this call returns
2409 * successfully.
2410 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002411 * If @exclusive is set, then the region is marked so that userspace
2412 * is explicitly not allowed to map the resource via /dev/mem or
2413 * sysfs MMIO access.
2414 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002415 * Returns 0 on success, or %EBUSY on error. A warning
2416 * message is also printed on failure.
2417 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07002418static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2419 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420{
Tejun Heo9ac78492007-01-20 16:00:26 +09002421 struct pci_devres *dr;
2422
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423 if (pci_resource_len(pdev, bar) == 0)
2424 return 0;
2425
2426 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2427 if (!request_region(pci_resource_start(pdev, bar),
2428 pci_resource_len(pdev, bar), res_name))
2429 goto err_out;
2430 }
2431 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002432 if (!__request_mem_region(pci_resource_start(pdev, bar),
2433 pci_resource_len(pdev, bar), res_name,
2434 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435 goto err_out;
2436 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002437
2438 dr = find_pci_dr(pdev);
2439 if (dr)
2440 dr->region_mask |= 1 << bar;
2441
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442 return 0;
2443
2444err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002445 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002446 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447 return -EBUSY;
2448}
2449
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002450/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002451 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002452 * @pdev: PCI device whose resources are to be reserved
2453 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002454 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002455 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002456 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002457 * being reserved by owner @res_name. Do not access any
2458 * address inside the PCI regions unless this call returns
2459 * successfully.
2460 *
2461 * Returns 0 on success, or %EBUSY on error. A warning
2462 * message is also printed on failure.
2463 */
2464int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2465{
2466 return __pci_request_region(pdev, bar, res_name, 0);
2467}
2468
2469/**
2470 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2471 * @pdev: PCI device whose resources are to be reserved
2472 * @bar: BAR to be reserved
2473 * @res_name: Name to be associated with resource.
2474 *
2475 * Mark the PCI region associated with PCI device @pdev BR @bar as
2476 * being reserved by owner @res_name. Do not access any
2477 * address inside the PCI regions unless this call returns
2478 * successfully.
2479 *
2480 * Returns 0 on success, or %EBUSY on error. A warning
2481 * message is also printed on failure.
2482 *
2483 * The key difference that _exclusive makes it that userspace is
2484 * explicitly not allowed to map the resource via /dev/mem or
2485 * sysfs.
2486 */
2487int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2488{
2489 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2490}
2491/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002492 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2493 * @pdev: PCI device whose resources were previously reserved
2494 * @bars: Bitmask of BARs to be released
2495 *
2496 * Release selected PCI I/O and memory resources previously reserved.
2497 * Call this function only after all use of the PCI regions has ceased.
2498 */
2499void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2500{
2501 int i;
2502
2503 for (i = 0; i < 6; i++)
2504 if (bars & (1 << i))
2505 pci_release_region(pdev, i);
2506}
2507
Arjan van de Vene8de1482008-10-22 19:55:31 -07002508int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
2509 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002510{
2511 int i;
2512
2513 for (i = 0; i < 6; i++)
2514 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002515 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002516 goto err_out;
2517 return 0;
2518
2519err_out:
2520 while(--i >= 0)
2521 if (bars & (1 << i))
2522 pci_release_region(pdev, i);
2523
2524 return -EBUSY;
2525}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526
Arjan van de Vene8de1482008-10-22 19:55:31 -07002527
2528/**
2529 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2530 * @pdev: PCI device whose resources are to be reserved
2531 * @bars: Bitmask of BARs to be requested
2532 * @res_name: Name to be associated with resource
2533 */
2534int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2535 const char *res_name)
2536{
2537 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2538}
2539
2540int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2541 int bars, const char *res_name)
2542{
2543 return __pci_request_selected_regions(pdev, bars, res_name,
2544 IORESOURCE_EXCLUSIVE);
2545}
2546
Linus Torvalds1da177e2005-04-16 15:20:36 -07002547/**
2548 * pci_release_regions - Release reserved PCI I/O and memory resources
2549 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2550 *
2551 * Releases all PCI I/O and memory resources previously reserved by a
2552 * successful call to pci_request_regions. Call this function only
2553 * after all use of the PCI regions has ceased.
2554 */
2555
2556void pci_release_regions(struct pci_dev *pdev)
2557{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002558 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559}
2560
2561/**
2562 * pci_request_regions - Reserved PCI I/O and memory resources
2563 * @pdev: PCI device whose resources are to be reserved
2564 * @res_name: Name to be associated with resource.
2565 *
2566 * Mark all PCI regions associated with PCI device @pdev as
2567 * being reserved by owner @res_name. Do not access any
2568 * address inside the PCI regions unless this call returns
2569 * successfully.
2570 *
2571 * Returns 0 on success, or %EBUSY on error. A warning
2572 * message is also printed on failure.
2573 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002574int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002575{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002576 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002577}
2578
2579/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002580 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2581 * @pdev: PCI device whose resources are to be reserved
2582 * @res_name: Name to be associated with resource.
2583 *
2584 * Mark all PCI regions associated with PCI device @pdev as
2585 * being reserved by owner @res_name. Do not access any
2586 * address inside the PCI regions unless this call returns
2587 * successfully.
2588 *
2589 * pci_request_regions_exclusive() will mark the region so that
2590 * /dev/mem and the sysfs MMIO access will not be allowed.
2591 *
2592 * Returns 0 on success, or %EBUSY on error. A warning
2593 * message is also printed on failure.
2594 */
2595int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2596{
2597 return pci_request_selected_regions_exclusive(pdev,
2598 ((1 << 6) - 1), res_name);
2599}
2600
Ben Hutchings6a479072008-12-23 03:08:29 +00002601static void __pci_set_master(struct pci_dev *dev, bool enable)
2602{
2603 u16 old_cmd, cmd;
2604
2605 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2606 if (enable)
2607 cmd = old_cmd | PCI_COMMAND_MASTER;
2608 else
2609 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2610 if (cmd != old_cmd) {
2611 dev_dbg(&dev->dev, "%s bus mastering\n",
2612 enable ? "enabling" : "disabling");
2613 pci_write_config_word(dev, PCI_COMMAND, cmd);
2614 }
2615 dev->is_busmaster = enable;
2616}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002617
2618/**
Myron Stowe96c55902011-10-28 15:48:38 -06002619 * pcibios_set_master - enable PCI bus-mastering for device dev
2620 * @dev: the PCI device to enable
2621 *
2622 * Enables PCI bus-mastering for the device. This is the default
2623 * implementation. Architecture specific implementations can override
2624 * this if necessary.
2625 */
2626void __weak pcibios_set_master(struct pci_dev *dev)
2627{
2628 u8 lat;
2629
Myron Stowef6766782011-10-28 15:49:20 -06002630 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2631 if (pci_is_pcie(dev))
2632 return;
2633
Myron Stowe96c55902011-10-28 15:48:38 -06002634 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2635 if (lat < 16)
2636 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2637 else if (lat > pcibios_max_latency)
2638 lat = pcibios_max_latency;
2639 else
2640 return;
2641 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
2642 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2643}
2644
2645/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646 * pci_set_master - enables bus-mastering for device dev
2647 * @dev: the PCI device to enable
2648 *
2649 * Enables bus-mastering on the device and calls pcibios_set_master()
2650 * to do the needed arch specific settings.
2651 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002652void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002653{
Ben Hutchings6a479072008-12-23 03:08:29 +00002654 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655 pcibios_set_master(dev);
2656}
2657
Ben Hutchings6a479072008-12-23 03:08:29 +00002658/**
2659 * pci_clear_master - disables bus-mastering for device dev
2660 * @dev: the PCI device to disable
2661 */
2662void pci_clear_master(struct pci_dev *dev)
2663{
2664 __pci_set_master(dev, false);
2665}
2666
Linus Torvalds1da177e2005-04-16 15:20:36 -07002667/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002668 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2669 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002671 * Helper function for pci_set_mwi.
2672 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2674 *
2675 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2676 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002677int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002678{
2679 u8 cacheline_size;
2680
2681 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002682 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683
2684 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2685 equal to or multiple of the right value. */
2686 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2687 if (cacheline_size >= pci_cache_line_size &&
2688 (cacheline_size % pci_cache_line_size) == 0)
2689 return 0;
2690
2691 /* Write the correct value. */
2692 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2693 /* Read it back. */
2694 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2695 if (cacheline_size == pci_cache_line_size)
2696 return 0;
2697
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002698 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2699 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700
2701 return -EINVAL;
2702}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002703EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2704
2705#ifdef PCI_DISABLE_MWI
2706int pci_set_mwi(struct pci_dev *dev)
2707{
2708 return 0;
2709}
2710
2711int pci_try_set_mwi(struct pci_dev *dev)
2712{
2713 return 0;
2714}
2715
2716void pci_clear_mwi(struct pci_dev *dev)
2717{
2718}
2719
2720#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721
2722/**
2723 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2724 * @dev: the PCI device for which MWI is enabled
2725 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002726 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727 *
2728 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2729 */
2730int
2731pci_set_mwi(struct pci_dev *dev)
2732{
2733 int rc;
2734 u16 cmd;
2735
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002736 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002737 if (rc)
2738 return rc;
2739
2740 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2741 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002742 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743 cmd |= PCI_COMMAND_INVALIDATE;
2744 pci_write_config_word(dev, PCI_COMMAND, cmd);
2745 }
2746
2747 return 0;
2748}
2749
2750/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002751 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2752 * @dev: the PCI device for which MWI is enabled
2753 *
2754 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2755 * Callers are not required to check the return value.
2756 *
2757 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2758 */
2759int pci_try_set_mwi(struct pci_dev *dev)
2760{
2761 int rc = pci_set_mwi(dev);
2762 return rc;
2763}
2764
2765/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2767 * @dev: the PCI device to disable
2768 *
2769 * Disables PCI Memory-Write-Invalidate transaction on the device
2770 */
2771void
2772pci_clear_mwi(struct pci_dev *dev)
2773{
2774 u16 cmd;
2775
2776 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2777 if (cmd & PCI_COMMAND_INVALIDATE) {
2778 cmd &= ~PCI_COMMAND_INVALIDATE;
2779 pci_write_config_word(dev, PCI_COMMAND, cmd);
2780 }
2781}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002782#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002783
Brett M Russa04ce0f2005-08-15 15:23:41 -04002784/**
2785 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002786 * @pdev: the PCI device to operate on
2787 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002788 *
2789 * Enables/disables PCI INTx for device dev
2790 */
2791void
2792pci_intx(struct pci_dev *pdev, int enable)
2793{
2794 u16 pci_command, new;
2795
2796 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2797
2798 if (enable) {
2799 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2800 } else {
2801 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2802 }
2803
2804 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002805 struct pci_devres *dr;
2806
Brett M Russ2fd9d742005-09-09 10:02:22 -07002807 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002808
2809 dr = find_pci_dr(pdev);
2810 if (dr && !dr->restore_intx) {
2811 dr->restore_intx = 1;
2812 dr->orig_intx = !enable;
2813 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002814 }
2815}
2816
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002817/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002818 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002819 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002820 *
2821 * Check if the device dev support INTx masking via the config space
2822 * command word.
2823 */
2824bool pci_intx_mask_supported(struct pci_dev *dev)
2825{
2826 bool mask_supported = false;
2827 u16 orig, new;
2828
2829 pci_cfg_access_lock(dev);
2830
2831 pci_read_config_word(dev, PCI_COMMAND, &orig);
2832 pci_write_config_word(dev, PCI_COMMAND,
2833 orig ^ PCI_COMMAND_INTX_DISABLE);
2834 pci_read_config_word(dev, PCI_COMMAND, &new);
2835
2836 /*
2837 * There's no way to protect against hardware bugs or detect them
2838 * reliably, but as long as we know what the value should be, let's
2839 * go ahead and check it.
2840 */
2841 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
2842 dev_err(&dev->dev, "Command register changed from "
2843 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
2844 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
2845 mask_supported = true;
2846 pci_write_config_word(dev, PCI_COMMAND, orig);
2847 }
2848
2849 pci_cfg_access_unlock(dev);
2850 return mask_supported;
2851}
2852EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
2853
2854static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
2855{
2856 struct pci_bus *bus = dev->bus;
2857 bool mask_updated = true;
2858 u32 cmd_status_dword;
2859 u16 origcmd, newcmd;
2860 unsigned long flags;
2861 bool irq_pending;
2862
2863 /*
2864 * We do a single dword read to retrieve both command and status.
2865 * Document assumptions that make this possible.
2866 */
2867 BUILD_BUG_ON(PCI_COMMAND % 4);
2868 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
2869
2870 raw_spin_lock_irqsave(&pci_lock, flags);
2871
2872 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
2873
2874 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
2875
2876 /*
2877 * Check interrupt status register to see whether our device
2878 * triggered the interrupt (when masking) or the next IRQ is
2879 * already pending (when unmasking).
2880 */
2881 if (mask != irq_pending) {
2882 mask_updated = false;
2883 goto done;
2884 }
2885
2886 origcmd = cmd_status_dword;
2887 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
2888 if (mask)
2889 newcmd |= PCI_COMMAND_INTX_DISABLE;
2890 if (newcmd != origcmd)
2891 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
2892
2893done:
2894 raw_spin_unlock_irqrestore(&pci_lock, flags);
2895
2896 return mask_updated;
2897}
2898
2899/**
2900 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002901 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002902 *
2903 * Check if the device dev has its INTx line asserted, mask it and
2904 * return true in that case. False is returned if not interrupt was
2905 * pending.
2906 */
2907bool pci_check_and_mask_intx(struct pci_dev *dev)
2908{
2909 return pci_check_and_set_intx_mask(dev, true);
2910}
2911EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
2912
2913/**
2914 * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002915 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002916 *
2917 * Check if the device dev has its INTx line asserted, unmask it if not
2918 * and return true. False is returned and the mask remains active if
2919 * there was still an interrupt pending.
2920 */
2921bool pci_check_and_unmask_intx(struct pci_dev *dev)
2922{
2923 return pci_check_and_set_intx_mask(dev, false);
2924}
2925EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
2926
2927/**
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002928 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07002929 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002930 *
2931 * If you want to use msi see pci_enable_msi and friends.
2932 * This is a lower level primitive that allows us to disable
2933 * msi operation at the device level.
2934 */
2935void pci_msi_off(struct pci_dev *dev)
2936{
2937 int pos;
2938 u16 control;
2939
2940 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
2941 if (pos) {
2942 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
2943 control &= ~PCI_MSI_FLAGS_ENABLE;
2944 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
2945 }
2946 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
2947 if (pos) {
2948 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
2949 control &= ~PCI_MSIX_FLAGS_ENABLE;
2950 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
2951 }
2952}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06002953EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002954
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002955int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
2956{
2957 return dma_set_max_seg_size(&dev->dev, size);
2958}
2959EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002960
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002961int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
2962{
2963 return dma_set_seg_boundary(&dev->dev, mask);
2964}
2965EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002966
Yu Zhao8c1c6992009-06-13 15:52:13 +08002967static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002968{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002969 int i;
2970 int pos;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002971 u32 cap;
Shmulik Ravid04b55c42009-12-03 22:27:51 +02002972 u16 status, control;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002973
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002974 pos = pci_pcie_cap(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002975 if (!pos)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002976 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002977
2978 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002979 if (!(cap & PCI_EXP_DEVCAP_FLR))
2980 return -ENOTTY;
2981
Sheng Yangd91cdc72008-11-11 17:17:47 +08002982 if (probe)
2983 return 0;
2984
Sheng Yang8dd7f802008-10-21 17:38:25 +08002985 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002986 for (i = 0; i < 4; i++) {
2987 if (i)
2988 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002989
Yu Zhao8c1c6992009-06-13 15:52:13 +08002990 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
2991 if (!(status & PCI_EXP_DEVSTA_TRPND))
2992 goto clear;
2993 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08002994
Yu Zhao8c1c6992009-06-13 15:52:13 +08002995 dev_err(&dev->dev, "transaction is not cleared; "
2996 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08002997
Yu Zhao8c1c6992009-06-13 15:52:13 +08002998clear:
Shmulik Ravid04b55c42009-12-03 22:27:51 +02002999 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &control);
3000 control |= PCI_EXP_DEVCTL_BCR_FLR;
3001 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, control);
3002
Yu Zhao8c1c6992009-06-13 15:52:13 +08003003 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003004
Sheng Yang8dd7f802008-10-21 17:38:25 +08003005 return 0;
3006}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003007
Yu Zhao8c1c6992009-06-13 15:52:13 +08003008static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003009{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003010 int i;
3011 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003012 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003013 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08003014
Yu Zhao8c1c6992009-06-13 15:52:13 +08003015 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3016 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003017 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003018
3019 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003020 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3021 return -ENOTTY;
3022
3023 if (probe)
3024 return 0;
3025
Sheng Yang1ca88792008-11-11 17:17:48 +08003026 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003027 for (i = 0; i < 4; i++) {
3028 if (i)
3029 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003030
Yu Zhao8c1c6992009-06-13 15:52:13 +08003031 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
3032 if (!(status & PCI_AF_STATUS_TP))
3033 goto clear;
3034 }
3035
3036 dev_err(&dev->dev, "transaction is not cleared; "
3037 "proceeding with reset anyway\n");
3038
3039clear:
3040 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003041 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003042
Sheng Yang1ca88792008-11-11 17:17:48 +08003043 return 0;
3044}
3045
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003046/**
3047 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3048 * @dev: Device to reset.
3049 * @probe: If set, only check if the device can be reset this way.
3050 *
3051 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3052 * unset, it will be reinitialized internally when going from PCI_D3hot to
3053 * PCI_D0. If that's the case and the device is not in a low-power state
3054 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3055 *
3056 * NOTE: This causes the caller to sleep for twice the device power transition
3057 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
3058 * by devault (i.e. unless the @dev's d3_delay field has a different value).
3059 * Moreover, only devices in D0 can be reset by this function.
3060 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003061static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003062{
Yu Zhaof85876b2009-06-13 15:52:14 +08003063 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003064
Yu Zhaof85876b2009-06-13 15:52:14 +08003065 if (!dev->pm_cap)
3066 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003067
Yu Zhaof85876b2009-06-13 15:52:14 +08003068 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3069 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3070 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003071
Yu Zhaof85876b2009-06-13 15:52:14 +08003072 if (probe)
3073 return 0;
3074
3075 if (dev->current_state != PCI_D0)
3076 return -EINVAL;
3077
3078 csr &= ~PCI_PM_CTRL_STATE_MASK;
3079 csr |= PCI_D3hot;
3080 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003081 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003082
3083 csr &= ~PCI_PM_CTRL_STATE_MASK;
3084 csr |= PCI_D0;
3085 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003086 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003087
3088 return 0;
3089}
3090
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003091static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3092{
3093 u16 ctrl;
3094 struct pci_dev *pdev;
3095
Yu Zhao654b75e2009-06-26 14:04:46 +08003096 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003097 return -ENOTTY;
3098
3099 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3100 if (pdev != dev)
3101 return -ENOTTY;
3102
3103 if (probe)
3104 return 0;
3105
3106 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
3107 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3108 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3109 msleep(100);
3110
3111 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3112 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3113 msleep(100);
3114
3115 return 0;
3116}
3117
Yu Zhao8c1c6992009-06-13 15:52:13 +08003118static int pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003119{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003120 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003121
Yu Zhao8c1c6992009-06-13 15:52:13 +08003122 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003123
Yu Zhao8c1c6992009-06-13 15:52:13 +08003124 if (!probe) {
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003125 pci_cfg_access_lock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003126 /* block PM suspend, driver probe, etc. */
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003127 device_lock(&dev->dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003128 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08003129
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003130 rc = pci_dev_specific_reset(dev, probe);
3131 if (rc != -ENOTTY)
3132 goto done;
3133
Yu Zhao8c1c6992009-06-13 15:52:13 +08003134 rc = pcie_flr(dev, probe);
3135 if (rc != -ENOTTY)
3136 goto done;
3137
3138 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003139 if (rc != -ENOTTY)
3140 goto done;
3141
3142 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003143 if (rc != -ENOTTY)
3144 goto done;
3145
3146 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003147done:
3148 if (!probe) {
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003149 device_unlock(&dev->dev);
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003150 pci_cfg_access_unlock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003151 }
3152
3153 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003154}
3155
3156/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003157 * __pci_reset_function - reset a PCI device function
3158 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003159 *
3160 * Some devices allow an individual function to be reset without affecting
3161 * other functions in the same device. The PCI device must be responsive
3162 * to PCI config space in order to use this function.
3163 *
3164 * The device function is presumed to be unused when this function is called.
3165 * Resetting the device will make the contents of PCI configuration space
3166 * random, so any caller of this must be prepared to reinitialise the
3167 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3168 * etc.
3169 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003170 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003171 * device doesn't support resetting a single function.
3172 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003173int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003174{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003175 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003176}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003177EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003178
3179/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003180 * __pci_reset_function_locked - reset a PCI device function while holding
3181 * the @dev mutex lock.
3182 * @dev: PCI device to reset
3183 *
3184 * Some devices allow an individual function to be reset without affecting
3185 * other functions in the same device. The PCI device must be responsive
3186 * to PCI config space in order to use this function.
3187 *
3188 * The device function is presumed to be unused and the caller is holding
3189 * the device mutex lock when this function is called.
3190 * Resetting the device will make the contents of PCI configuration space
3191 * random, so any caller of this must be prepared to reinitialise the
3192 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3193 * etc.
3194 *
3195 * Returns 0 if the device function was successfully reset or negative if the
3196 * device doesn't support resetting a single function.
3197 */
3198int __pci_reset_function_locked(struct pci_dev *dev)
3199{
3200 return pci_dev_reset(dev, 1);
3201}
3202EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3203
3204/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003205 * pci_probe_reset_function - check whether the device can be safely reset
3206 * @dev: PCI device to reset
3207 *
3208 * Some devices allow an individual function to be reset without affecting
3209 * other functions in the same device. The PCI device must be responsive
3210 * to PCI config space in order to use this function.
3211 *
3212 * Returns 0 if the device function can be reset or negative if the
3213 * device doesn't support resetting a single function.
3214 */
3215int pci_probe_reset_function(struct pci_dev *dev)
3216{
3217 return pci_dev_reset(dev, 1);
3218}
3219
3220/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003221 * pci_reset_function - quiesce and reset a PCI device function
3222 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003223 *
3224 * Some devices allow an individual function to be reset without affecting
3225 * other functions in the same device. The PCI device must be responsive
3226 * to PCI config space in order to use this function.
3227 *
3228 * This function does not just reset the PCI portion of a device, but
3229 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003230 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003231 * over the reset.
3232 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003233 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003234 * device doesn't support resetting a single function.
3235 */
3236int pci_reset_function(struct pci_dev *dev)
3237{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003238 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003239
Yu Zhao8c1c6992009-06-13 15:52:13 +08003240 rc = pci_dev_reset(dev, 1);
3241 if (rc)
3242 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003243
Sheng Yang8dd7f802008-10-21 17:38:25 +08003244 pci_save_state(dev);
3245
Yu Zhao8c1c6992009-06-13 15:52:13 +08003246 /*
3247 * both INTx and MSI are disabled after the Interrupt Disable bit
3248 * is set and the Bus Master bit is cleared.
3249 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08003250 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3251
Yu Zhao8c1c6992009-06-13 15:52:13 +08003252 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003253
3254 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003255
Yu Zhao8c1c6992009-06-13 15:52:13 +08003256 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003257}
3258EXPORT_SYMBOL_GPL(pci_reset_function);
3259
3260/**
Peter Orubad556ad42007-05-15 13:59:13 +02003261 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3262 * @dev: PCI device to query
3263 *
3264 * Returns mmrbc: maximum designed memory read count in bytes
3265 * or appropriate error value.
3266 */
3267int pcix_get_max_mmrbc(struct pci_dev *dev)
3268{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003269 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003270 u32 stat;
3271
3272 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3273 if (!cap)
3274 return -EINVAL;
3275
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003276 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003277 return -EINVAL;
3278
Dean Nelson25daeb52010-03-09 22:26:40 -05003279 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003280}
3281EXPORT_SYMBOL(pcix_get_max_mmrbc);
3282
3283/**
3284 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3285 * @dev: PCI device to query
3286 *
3287 * Returns mmrbc: maximum memory read count in bytes
3288 * or appropriate error value.
3289 */
3290int pcix_get_mmrbc(struct pci_dev *dev)
3291{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003292 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003293 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003294
3295 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3296 if (!cap)
3297 return -EINVAL;
3298
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003299 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3300 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003301
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003302 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02003303}
3304EXPORT_SYMBOL(pcix_get_mmrbc);
3305
3306/**
3307 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3308 * @dev: PCI device to query
3309 * @mmrbc: maximum memory read count in bytes
3310 * valid values are 512, 1024, 2048, 4096
3311 *
3312 * If possible sets maximum memory read byte count, some bridges have erratas
3313 * that prevent this.
3314 */
3315int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3316{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003317 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003318 u32 stat, v, o;
3319 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003320
vignesh babu229f5af2007-08-13 18:23:14 +05303321 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003322 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003323
3324 v = ffs(mmrbc) - 10;
3325
3326 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3327 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003328 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003329
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003330 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3331 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003332
3333 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3334 return -E2BIG;
3335
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003336 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3337 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003338
3339 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3340 if (o != v) {
3341 if (v > o && dev->bus &&
3342 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
3343 return -EIO;
3344
3345 cmd &= ~PCI_X_CMD_MAX_READ;
3346 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003347 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3348 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02003349 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003350 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02003351}
3352EXPORT_SYMBOL(pcix_set_mmrbc);
3353
3354/**
3355 * pcie_get_readrq - get PCI Express read request size
3356 * @dev: PCI device to query
3357 *
3358 * Returns maximum memory read request in bytes
3359 * or appropriate error value.
3360 */
3361int pcie_get_readrq(struct pci_dev *dev)
3362{
3363 int ret, cap;
3364 u16 ctl;
3365
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003366 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02003367 if (!cap)
3368 return -EINVAL;
3369
3370 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3371 if (!ret)
Julia Lawall93e75fa2010-08-05 22:23:16 +02003372 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02003373
3374 return ret;
3375}
3376EXPORT_SYMBOL(pcie_get_readrq);
3377
3378/**
3379 * pcie_set_readrq - set PCI Express maximum memory read request
3380 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07003381 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003382 * valid values are 128, 256, 512, 1024, 2048, 4096
3383 *
Jon Masonc9b378c2011-06-28 18:26:25 -05003384 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003385 */
3386int pcie_set_readrq(struct pci_dev *dev, int rq)
3387{
3388 int cap, err = -EINVAL;
3389 u16 ctl, v;
3390
vignesh babu229f5af2007-08-13 18:23:14 +05303391 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Peter Orubad556ad42007-05-15 13:59:13 +02003392 goto out;
3393
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003394 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02003395 if (!cap)
3396 goto out;
3397
3398 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3399 if (err)
3400 goto out;
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05003401 /*
3402 * If using the "performance" PCIe config, we clamp the
3403 * read rq size to the max packet size to prevent the
3404 * host bridge generating requests larger than we can
3405 * cope with
3406 */
3407 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3408 int mps = pcie_get_mps(dev);
3409
3410 if (mps < 0)
3411 return mps;
3412 if (mps < rq)
3413 rq = mps;
3414 }
3415
3416 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02003417
3418 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
3419 ctl &= ~PCI_EXP_DEVCTL_READRQ;
3420 ctl |= v;
Jon Masonc9b378c2011-06-28 18:26:25 -05003421 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02003422 }
3423
3424out:
3425 return err;
3426}
3427EXPORT_SYMBOL(pcie_set_readrq);
3428
3429/**
Jon Masonb03e7492011-07-20 15:20:54 -05003430 * pcie_get_mps - get PCI Express maximum payload size
3431 * @dev: PCI device to query
3432 *
3433 * Returns maximum payload size in bytes
3434 * or appropriate error value.
3435 */
3436int pcie_get_mps(struct pci_dev *dev)
3437{
3438 int ret, cap;
3439 u16 ctl;
3440
3441 cap = pci_pcie_cap(dev);
3442 if (!cap)
3443 return -EINVAL;
3444
3445 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3446 if (!ret)
3447 ret = 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
3448
3449 return ret;
3450}
3451
3452/**
3453 * pcie_set_mps - set PCI Express maximum payload size
3454 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07003455 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05003456 * valid values are 128, 256, 512, 1024, 2048, 4096
3457 *
3458 * If possible sets maximum payload size
3459 */
3460int pcie_set_mps(struct pci_dev *dev, int mps)
3461{
3462 int cap, err = -EINVAL;
3463 u16 ctl, v;
3464
3465 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
3466 goto out;
3467
3468 v = ffs(mps) - 8;
3469 if (v > dev->pcie_mpss)
3470 goto out;
3471 v <<= 5;
3472
3473 cap = pci_pcie_cap(dev);
3474 if (!cap)
3475 goto out;
3476
3477 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3478 if (err)
3479 goto out;
3480
3481 if ((ctl & PCI_EXP_DEVCTL_PAYLOAD) != v) {
3482 ctl &= ~PCI_EXP_DEVCTL_PAYLOAD;
3483 ctl |= v;
3484 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
3485 }
3486out:
3487 return err;
3488}
3489
3490/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003491 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08003492 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003493 * @flags: resource type mask to be selected
3494 *
3495 * This helper routine makes bar mask from the type of resource.
3496 */
3497int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3498{
3499 int i, bars = 0;
3500 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3501 if (pci_resource_flags(dev, i) & flags)
3502 bars |= (1 << i);
3503 return bars;
3504}
3505
Yu Zhao613e7ed2008-11-22 02:41:27 +08003506/**
3507 * pci_resource_bar - get position of the BAR associated with a resource
3508 * @dev: the PCI device
3509 * @resno: the resource number
3510 * @type: the BAR type to be filled in
3511 *
3512 * Returns BAR position in config space, or 0 if the BAR is invalid.
3513 */
3514int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3515{
Yu Zhaod1b054d2009-03-20 11:25:11 +08003516 int reg;
3517
Yu Zhao613e7ed2008-11-22 02:41:27 +08003518 if (resno < PCI_ROM_RESOURCE) {
3519 *type = pci_bar_unknown;
3520 return PCI_BASE_ADDRESS_0 + 4 * resno;
3521 } else if (resno == PCI_ROM_RESOURCE) {
3522 *type = pci_bar_mem32;
3523 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08003524 } else if (resno < PCI_BRIDGE_RESOURCES) {
3525 /* device specific resource */
3526 reg = pci_iov_resource_bar(dev, resno, type);
3527 if (reg)
3528 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08003529 }
3530
Bjorn Helgaas865df572009-11-04 10:32:57 -07003531 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08003532 return 0;
3533}
3534
Mike Travis95a8b6e2010-02-02 14:38:13 -08003535/* Some architectures require additional programming to enable VGA */
3536static arch_set_vga_state_t arch_set_vga_state;
3537
3538void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3539{
3540 arch_set_vga_state = func; /* NULL disables */
3541}
3542
3543static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003544 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08003545{
3546 if (arch_set_vga_state)
3547 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003548 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003549 return 0;
3550}
3551
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003552/**
3553 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07003554 * @dev: the PCI device
3555 * @decode: true = enable decoding, false = disable decoding
3556 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07003557 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10003558 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003559 */
3560int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10003561 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003562{
3563 struct pci_bus *bus;
3564 struct pci_dev *bridge;
3565 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08003566 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003567
Dave Airlie3448a192010-06-01 15:32:24 +10003568 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003569
Mike Travis95a8b6e2010-02-02 14:38:13 -08003570 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10003571 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003572 if (rc)
3573 return rc;
3574
Dave Airlie3448a192010-06-01 15:32:24 +10003575 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3576 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3577 if (decode == true)
3578 cmd |= command_bits;
3579 else
3580 cmd &= ~command_bits;
3581 pci_write_config_word(dev, PCI_COMMAND, cmd);
3582 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003583
Dave Airlie3448a192010-06-01 15:32:24 +10003584 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003585 return 0;
3586
3587 bus = dev->bus;
3588 while (bus) {
3589 bridge = bus->self;
3590 if (bridge) {
3591 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3592 &cmd);
3593 if (decode == true)
3594 cmd |= PCI_BRIDGE_CTL_VGA;
3595 else
3596 cmd &= ~PCI_BRIDGE_CTL_VGA;
3597 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3598 cmd);
3599 }
3600 bus = bus->parent;
3601 }
3602 return 0;
3603}
3604
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003605#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3606static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00003607static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003608
3609/**
3610 * pci_specified_resource_alignment - get resource alignment specified by user.
3611 * @dev: the PCI device to get
3612 *
3613 * RETURNS: Resource alignment if it is specified.
3614 * Zero if it is not specified.
3615 */
3616resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
3617{
3618 int seg, bus, slot, func, align_order, count;
3619 resource_size_t align = 0;
3620 char *p;
3621
3622 spin_lock(&resource_alignment_lock);
3623 p = resource_alignment_param;
3624 while (*p) {
3625 count = 0;
3626 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3627 p[count] == '@') {
3628 p += count + 1;
3629 } else {
3630 align_order = -1;
3631 }
3632 if (sscanf(p, "%x:%x:%x.%x%n",
3633 &seg, &bus, &slot, &func, &count) != 4) {
3634 seg = 0;
3635 if (sscanf(p, "%x:%x.%x%n",
3636 &bus, &slot, &func, &count) != 3) {
3637 /* Invalid format */
3638 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3639 p);
3640 break;
3641 }
3642 }
3643 p += count;
3644 if (seg == pci_domain_nr(dev->bus) &&
3645 bus == dev->bus->number &&
3646 slot == PCI_SLOT(dev->devfn) &&
3647 func == PCI_FUNC(dev->devfn)) {
3648 if (align_order == -1) {
3649 align = PAGE_SIZE;
3650 } else {
3651 align = 1 << align_order;
3652 }
3653 /* Found */
3654 break;
3655 }
3656 if (*p != ';' && *p != ',') {
3657 /* End of param or invalid format */
3658 break;
3659 }
3660 p++;
3661 }
3662 spin_unlock(&resource_alignment_lock);
3663 return align;
3664}
3665
3666/**
3667 * pci_is_reassigndev - check if specified PCI is target device to reassign
3668 * @dev: the PCI device to check
3669 *
3670 * RETURNS: non-zero for PCI device is a target device to reassign,
3671 * or zero is not.
3672 */
3673int pci_is_reassigndev(struct pci_dev *dev)
3674{
3675 return (pci_specified_resource_alignment(dev) != 0);
3676}
3677
3678ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
3679{
3680 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3681 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3682 spin_lock(&resource_alignment_lock);
3683 strncpy(resource_alignment_param, buf, count);
3684 resource_alignment_param[count] = '\0';
3685 spin_unlock(&resource_alignment_lock);
3686 return count;
3687}
3688
3689ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
3690{
3691 size_t count;
3692 spin_lock(&resource_alignment_lock);
3693 count = snprintf(buf, size, "%s", resource_alignment_param);
3694 spin_unlock(&resource_alignment_lock);
3695 return count;
3696}
3697
3698static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3699{
3700 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3701}
3702
3703static ssize_t pci_resource_alignment_store(struct bus_type *bus,
3704 const char *buf, size_t count)
3705{
3706 return pci_set_resource_alignment_param(buf, count);
3707}
3708
3709BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
3710 pci_resource_alignment_store);
3711
3712static int __init pci_resource_alignment_sysfs_init(void)
3713{
3714 return bus_create_file(&pci_bus_type,
3715 &bus_attr_resource_alignment);
3716}
3717
3718late_initcall(pci_resource_alignment_sysfs_init);
3719
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003720static void __devinit pci_no_domains(void)
3721{
3722#ifdef CONFIG_PCI_DOMAINS
3723 pci_domains_supported = 0;
3724#endif
3725}
3726
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003727/**
3728 * pci_ext_cfg_enabled - can we access extended PCI config space?
3729 * @dev: The PCI device of the root bridge.
3730 *
3731 * Returns 1 if we can access PCI extended config space (offsets
3732 * greater than 0xff). This is the default implementation. Architecture
3733 * implementations can override this.
3734 */
3735int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
3736{
3737 return 1;
3738}
3739
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11003740void __weak pci_fixup_cardbus(struct pci_bus *bus)
3741{
3742}
3743EXPORT_SYMBOL(pci_fixup_cardbus);
3744
Al Viroad04d312008-11-22 17:37:14 +00003745static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003746{
3747 while (str) {
3748 char *k = strchr(str, ',');
3749 if (k)
3750 *k++ = 0;
3751 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003752 if (!strcmp(str, "nomsi")) {
3753 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07003754 } else if (!strcmp(str, "noaer")) {
3755 pci_no_aer();
Ram Paif483d392011-07-07 11:19:10 -07003756 } else if (!strncmp(str, "realloc", 7)) {
3757 pci_realloc();
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003758 } else if (!strcmp(str, "nodomains")) {
3759 pci_no_domains();
Atsushi Nemoto4516a612007-02-05 16:36:06 -08003760 } else if (!strncmp(str, "cbiosize=", 9)) {
3761 pci_cardbus_io_size = memparse(str + 9, &str);
3762 } else if (!strncmp(str, "cbmemsize=", 10)) {
3763 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003764 } else if (!strncmp(str, "resource_alignment=", 19)) {
3765 pci_set_resource_alignment_param(str + 19,
3766 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06003767 } else if (!strncmp(str, "ecrc=", 5)) {
3768 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07003769 } else if (!strncmp(str, "hpiosize=", 9)) {
3770 pci_hotplug_io_size = memparse(str + 9, &str);
3771 } else if (!strncmp(str, "hpmemsize=", 10)) {
3772 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05003773 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
3774 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05003775 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
3776 pcie_bus_config = PCIE_BUS_SAFE;
3777 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
3778 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05003779 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
3780 pcie_bus_config = PCIE_BUS_PEER2PEER;
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003781 } else {
3782 printk(KERN_ERR "PCI: Unknown option `%s'\n",
3783 str);
3784 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003785 }
3786 str = k;
3787 }
Andi Kleen0637a702006-09-26 10:52:41 +02003788 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003789}
Andi Kleen0637a702006-09-26 10:52:41 +02003790early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003791
Tejun Heo0b62e132007-07-27 14:43:35 +09003792EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11003793EXPORT_SYMBOL(pci_enable_device_io);
3794EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003795EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09003796EXPORT_SYMBOL(pcim_enable_device);
3797EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003798EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003799EXPORT_SYMBOL(pci_find_capability);
3800EXPORT_SYMBOL(pci_bus_find_capability);
3801EXPORT_SYMBOL(pci_release_regions);
3802EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003803EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003804EXPORT_SYMBOL(pci_release_region);
3805EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003806EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003807EXPORT_SYMBOL(pci_release_selected_regions);
3808EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003809EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003810EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003811EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003812EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003813EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003814EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003815EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003816EXPORT_SYMBOL(pci_assign_resource);
3817EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003818EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003819
3820EXPORT_SYMBOL(pci_set_power_state);
3821EXPORT_SYMBOL(pci_save_state);
3822EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003823EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02003824EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02003825EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003826EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02003827EXPORT_SYMBOL(pci_prepare_to_sleep);
3828EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05003829EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);