blob: 9821a6095e53fd71a26773aee96a99370213860c [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
30#include "i915_trace.h"
31#include "intel_drv.h"
32
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000033const struct i915_ggtt_view i915_ggtt_view_normal;
34
Ville Syrjäläee0ce472014-04-09 13:28:01 +030035static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
36static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
Ben Widawskya2319c02014-03-18 16:09:37 -070037
Daniel Vettercfa7c862014-04-29 11:53:58 +020038static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
39{
Chris Wilson1893a712014-09-19 11:56:27 +010040 bool has_aliasing_ppgtt;
41 bool has_full_ppgtt;
42
43 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
44 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
45 if (IS_GEN8(dev))
46 has_full_ppgtt = false; /* XXX why? */
47
Damien Lespiau70ee45e2014-11-14 15:05:59 +000048 /*
49 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
50 * execlists, the sole mechanism available to submit work.
51 */
52 if (INTEL_INFO(dev)->gen < 9 &&
53 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +020054 return 0;
55
56 if (enable_ppgtt == 1)
57 return 1;
58
Chris Wilson1893a712014-09-19 11:56:27 +010059 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +020060 return 2;
61
Daniel Vetter93a25a92014-03-06 09:40:43 +010062#ifdef CONFIG_INTEL_IOMMU
63 /* Disable ppgtt on SNB if VT-d is on. */
64 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
65 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +020066 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +010067 }
68#endif
69
Jesse Barnes62942ed2014-06-13 09:28:33 -070070 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +030071 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
72 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -070073 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
74 return 0;
75 }
76
Daniel Vettercacc6c82014-10-22 11:18:51 +020077 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +010078}
79
Ben Widawskyfbe5d362013-11-04 19:56:49 -080080
Ben Widawsky6f65e292013-12-06 14:10:56 -080081static void ppgtt_bind_vma(struct i915_vma *vma,
82 enum i915_cache_level cache_level,
83 u32 flags);
84static void ppgtt_unbind_vma(struct i915_vma *vma);
85
Ben Widawsky94ec8f62013-11-02 21:07:18 -070086static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
87 enum i915_cache_level level,
88 bool valid)
89{
90 gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
91 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -030092
93 switch (level) {
94 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -080095 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -030096 break;
97 case I915_CACHE_WT:
98 pte |= PPAT_DISPLAY_ELLC_INDEX;
99 break;
100 default:
101 pte |= PPAT_CACHED_INDEX;
102 break;
103 }
104
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700105 return pte;
106}
107
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800108static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
109 dma_addr_t addr,
110 enum i915_cache_level level)
111{
112 gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
113 pde |= addr;
114 if (level != I915_CACHE_NONE)
115 pde |= PPAT_CACHED_PDE_INDEX;
116 else
117 pde |= PPAT_UNCACHED_INDEX;
118 return pde;
119}
120
Chris Wilson350ec882013-08-06 13:17:02 +0100121static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700122 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530123 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700124{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700125 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700126 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700127
128 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100129 case I915_CACHE_L3_LLC:
130 case I915_CACHE_LLC:
131 pte |= GEN6_PTE_CACHE_LLC;
132 break;
133 case I915_CACHE_NONE:
134 pte |= GEN6_PTE_UNCACHED;
135 break;
136 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100137 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100138 }
139
140 return pte;
141}
142
143static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700144 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530145 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100146{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700147 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100148 pte |= GEN6_PTE_ADDR_ENCODE(addr);
149
150 switch (level) {
151 case I915_CACHE_L3_LLC:
152 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700153 break;
154 case I915_CACHE_LLC:
155 pte |= GEN6_PTE_CACHE_LLC;
156 break;
157 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700158 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700159 break;
160 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100161 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700162 }
163
Ben Widawsky54d12522012-09-24 16:44:32 -0700164 return pte;
165}
166
Ben Widawsky80a74f72013-06-27 16:30:19 -0700167static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700168 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530169 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700170{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700171 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700172 pte |= GEN6_PTE_ADDR_ENCODE(addr);
173
Akash Goel24f3a8c2014-06-17 10:59:42 +0530174 if (!(flags & PTE_READ_ONLY))
175 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700176
177 if (level != I915_CACHE_NONE)
178 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
179
180 return pte;
181}
182
Ben Widawsky80a74f72013-06-27 16:30:19 -0700183static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700184 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530185 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700186{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700187 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700188 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700189
190 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700191 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700192
193 return pte;
194}
195
Ben Widawsky4d15c142013-07-04 11:02:06 -0700196static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700197 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530198 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700199{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700200 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700201 pte |= HSW_PTE_ADDR_ENCODE(addr);
202
Chris Wilson651d7942013-08-08 14:41:10 +0100203 switch (level) {
204 case I915_CACHE_NONE:
205 break;
206 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000207 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100208 break;
209 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000210 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100211 break;
212 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700213
214 return pte;
215}
216
Ben Widawsky94e409c2013-11-04 22:29:36 -0800217/* Broadwell Page Directory Pointer Descriptors */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100218static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100219 uint64_t val)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800220{
221 int ret;
222
223 BUG_ON(entry >= 4);
224
225 ret = intel_ring_begin(ring, 6);
226 if (ret)
227 return ret;
228
229 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
230 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
231 intel_ring_emit(ring, (u32)(val >> 32));
232 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
233 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
234 intel_ring_emit(ring, (u32)(val));
235 intel_ring_advance(ring);
236
237 return 0;
238}
239
Ben Widawskyeeb94882013-12-06 14:11:10 -0800240static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100241 struct intel_engine_cs *ring)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800242{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800243 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800244
245 /* bit of a hack to find the actual last used pd */
246 int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;
247
Ben Widawsky94e409c2013-11-04 22:29:36 -0800248 for (i = used_pd - 1; i >= 0; i--) {
249 dma_addr_t addr = ppgtt->pd_dma_addr[i];
McAulay, Alistair6689c162014-08-15 18:51:35 +0100250 ret = gen8_write_pdp(ring, i, addr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800251 if (ret)
252 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800253 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800254
Ben Widawskyeeb94882013-12-06 14:11:10 -0800255 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800256}
257
Ben Widawsky459108b2013-11-02 21:07:23 -0700258static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800259 uint64_t start,
260 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700261 bool use_scratch)
262{
263 struct i915_hw_ppgtt *ppgtt =
264 container_of(vm, struct i915_hw_ppgtt, base);
265 gen8_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800266 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
267 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
268 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800269 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700270 unsigned last_pte, i;
271
272 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
273 I915_CACHE_LLC, use_scratch);
274
275 while (num_entries) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800276 struct page *page_table = ppgtt->gen8_pt_pages[pdpe][pde];
Ben Widawsky459108b2013-11-02 21:07:23 -0700277
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800278 last_pte = pte + num_entries;
Ben Widawsky459108b2013-11-02 21:07:23 -0700279 if (last_pte > GEN8_PTES_PER_PAGE)
280 last_pte = GEN8_PTES_PER_PAGE;
281
282 pt_vaddr = kmap_atomic(page_table);
283
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800284 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700285 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800286 num_entries--;
287 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700288
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300289 if (!HAS_LLC(ppgtt->base.dev))
290 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700291 kunmap_atomic(pt_vaddr);
292
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800293 pte = 0;
294 if (++pde == GEN8_PDES_PER_PAGE) {
295 pdpe++;
296 pde = 0;
297 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700298 }
299}
300
Ben Widawsky9df15b42013-11-02 21:07:24 -0700301static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
302 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800303 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530304 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700305{
306 struct i915_hw_ppgtt *ppgtt =
307 container_of(vm, struct i915_hw_ppgtt, base);
308 gen8_gtt_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800309 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
310 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
311 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700312 struct sg_page_iter sg_iter;
313
Chris Wilson6f1cc992013-12-31 15:50:31 +0000314 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700315
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800316 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
317 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPS))
318 break;
319
320 if (pt_vaddr == NULL)
321 pt_vaddr = kmap_atomic(ppgtt->gen8_pt_pages[pdpe][pde]);
322
323 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000324 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
325 cache_level, true);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800326 if (++pte == GEN8_PTES_PER_PAGE) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300327 if (!HAS_LLC(ppgtt->base.dev))
328 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700329 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000330 pt_vaddr = NULL;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800331 if (++pde == GEN8_PDES_PER_PAGE) {
332 pdpe++;
333 pde = 0;
334 }
335 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700336 }
337 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300338 if (pt_vaddr) {
339 if (!HAS_LLC(ppgtt->base.dev))
340 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000341 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300342 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700343}
344
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800345static void gen8_free_page_tables(struct page **pt_pages)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800346{
347 int i;
348
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800349 if (pt_pages == NULL)
350 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800351
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800352 for (i = 0; i < GEN8_PDES_PER_PAGE; i++)
353 if (pt_pages[i])
354 __free_pages(pt_pages[i], 0);
355}
356
357static void gen8_ppgtt_free(const struct i915_hw_ppgtt *ppgtt)
358{
359 int i;
360
361 for (i = 0; i < ppgtt->num_pd_pages; i++) {
362 gen8_free_page_tables(ppgtt->gen8_pt_pages[i]);
363 kfree(ppgtt->gen8_pt_pages[i]);
364 kfree(ppgtt->gen8_pt_dma_addr[i]);
365 }
366
Ben Widawskyb45a6712014-02-12 14:28:44 -0800367 __free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
368}
369
370static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
371{
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800372 struct pci_dev *hwdev = ppgtt->base.dev->pdev;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800373 int i, j;
374
375 for (i = 0; i < ppgtt->num_pd_pages; i++) {
376 /* TODO: In the future we'll support sparse mappings, so this
377 * will have to change. */
378 if (!ppgtt->pd_dma_addr[i])
379 continue;
380
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800381 pci_unmap_page(hwdev, ppgtt->pd_dma_addr[i], PAGE_SIZE,
382 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800383
384 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
385 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
386 if (addr)
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800387 pci_unmap_page(hwdev, addr, PAGE_SIZE,
388 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800389 }
390 }
391}
392
Ben Widawsky37aca442013-11-04 20:47:32 -0800393static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
394{
395 struct i915_hw_ppgtt *ppgtt =
396 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800397
Ben Widawskyb45a6712014-02-12 14:28:44 -0800398 gen8_ppgtt_unmap_pages(ppgtt);
399 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800400}
401
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800402static struct page **__gen8_alloc_page_tables(void)
403{
404 struct page **pt_pages;
405 int i;
406
407 pt_pages = kcalloc(GEN8_PDES_PER_PAGE, sizeof(struct page *), GFP_KERNEL);
408 if (!pt_pages)
409 return ERR_PTR(-ENOMEM);
410
411 for (i = 0; i < GEN8_PDES_PER_PAGE; i++) {
412 pt_pages[i] = alloc_page(GFP_KERNEL);
413 if (!pt_pages[i])
414 goto bail;
415 }
416
417 return pt_pages;
418
419bail:
420 gen8_free_page_tables(pt_pages);
421 kfree(pt_pages);
422 return ERR_PTR(-ENOMEM);
423}
424
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800425static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt,
426 const int max_pdp)
427{
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800428 struct page **pt_pages[GEN8_LEGACY_PDPS];
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800429 int i, ret;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800430
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800431 for (i = 0; i < max_pdp; i++) {
432 pt_pages[i] = __gen8_alloc_page_tables();
433 if (IS_ERR(pt_pages[i])) {
434 ret = PTR_ERR(pt_pages[i]);
435 goto unwind_out;
436 }
437 }
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800438
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800439 /* NB: Avoid touching gen8_pt_pages until last to keep the allocation,
440 * "atomic" - for cleanup purposes.
441 */
442 for (i = 0; i < max_pdp; i++)
443 ppgtt->gen8_pt_pages[i] = pt_pages[i];
444
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800445 return 0;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800446
447unwind_out:
448 while (i--) {
449 gen8_free_page_tables(pt_pages[i]);
450 kfree(pt_pages[i]);
451 }
452
453 return ret;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800454}
455
456static int gen8_ppgtt_allocate_dma(struct i915_hw_ppgtt *ppgtt)
457{
458 int i;
459
460 for (i = 0; i < ppgtt->num_pd_pages; i++) {
461 ppgtt->gen8_pt_dma_addr[i] = kcalloc(GEN8_PDES_PER_PAGE,
462 sizeof(dma_addr_t),
463 GFP_KERNEL);
464 if (!ppgtt->gen8_pt_dma_addr[i])
465 return -ENOMEM;
466 }
467
468 return 0;
469}
470
471static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
472 const int max_pdp)
473{
474 ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
475 if (!ppgtt->pd_pages)
476 return -ENOMEM;
477
478 ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
479 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);
480
481 return 0;
482}
483
484static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
485 const int max_pdp)
486{
487 int ret;
488
489 ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
490 if (ret)
491 return ret;
492
493 ret = gen8_ppgtt_allocate_page_tables(ppgtt, max_pdp);
494 if (ret) {
495 __free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
496 return ret;
497 }
498
499 ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;
500
501 ret = gen8_ppgtt_allocate_dma(ppgtt);
502 if (ret)
503 gen8_ppgtt_free(ppgtt);
504
505 return ret;
506}
507
508static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
509 const int pd)
510{
511 dma_addr_t pd_addr;
512 int ret;
513
514 pd_addr = pci_map_page(ppgtt->base.dev->pdev,
515 &ppgtt->pd_pages[pd], 0,
516 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
517
518 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
519 if (ret)
520 return ret;
521
522 ppgtt->pd_dma_addr[pd] = pd_addr;
523
524 return 0;
525}
526
527static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
528 const int pd,
529 const int pt)
530{
531 dma_addr_t pt_addr;
532 struct page *p;
533 int ret;
534
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800535 p = ppgtt->gen8_pt_pages[pd][pt];
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800536 pt_addr = pci_map_page(ppgtt->base.dev->pdev,
537 p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
538 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
539 if (ret)
540 return ret;
541
542 ppgtt->gen8_pt_dma_addr[pd][pt] = pt_addr;
543
544 return 0;
545}
546
Ben Widawsky37aca442013-11-04 20:47:32 -0800547/**
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800548 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
549 * with a net effect resembling a 2-level page table in normal x86 terms. Each
550 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
551 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800552 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800553 * FIXME: split allocation into smaller pieces. For now we only ever do this
554 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
Ben Widawsky37aca442013-11-04 20:47:32 -0800555 * TODO: Do something with the size parameter
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800556 */
Ben Widawsky37aca442013-11-04 20:47:32 -0800557static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
558{
Ben Widawsky37aca442013-11-04 20:47:32 -0800559 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800560 const int min_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800561 int i, j, ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800562
563 if (size % (1<<30))
564 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
565
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800566 /* 1. Do all our allocations for page directories and page tables. */
567 ret = gen8_ppgtt_alloc(ppgtt, max_pdp);
568 if (ret)
569 return ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800570
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800571 /*
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800572 * 2. Create DMA mappings for the page directories and page tables.
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800573 */
574 for (i = 0; i < max_pdp; i++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800575 ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800576 if (ret)
577 goto bail;
578
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800579 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800580 ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800581 if (ret)
582 goto bail;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800583 }
584 }
585
586 /*
587 * 3. Map all the page directory entires to point to the page tables
588 * we've allocated.
589 *
590 * For now, the PPGTT helper functions all require that the PDEs are
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800591 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800592 * will never need to touch the PDEs again.
593 */
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800594 for (i = 0; i < max_pdp; i++) {
595 gen8_ppgtt_pde_t *pd_vaddr;
596 pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
597 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
598 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
599 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
600 I915_CACHE_LLC);
601 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300602 if (!HAS_LLC(ppgtt->base.dev))
603 drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800604 kunmap_atomic(pd_vaddr);
605 }
606
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800607 ppgtt->switch_mm = gen8_mm_switch;
608 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
609 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
610 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
611 ppgtt->base.start = 0;
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800612 ppgtt->base.total = ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE * PAGE_SIZE;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800613
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800614 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Ben Widawsky459108b2013-11-02 21:07:23 -0700615
Ben Widawsky37aca442013-11-04 20:47:32 -0800616 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
617 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
618 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800619 ppgtt->num_pd_entries,
620 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700621 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800622
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800623bail:
624 gen8_ppgtt_unmap_pages(ppgtt);
625 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800626 return ret;
627}
628
Ben Widawsky87d60b62013-12-06 14:11:29 -0800629static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
630{
631 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
632 struct i915_address_space *vm = &ppgtt->base;
633 gen6_gtt_pte_t __iomem *pd_addr;
634 gen6_gtt_pte_t scratch_pte;
635 uint32_t pd_entry;
636 int pte, pde;
637
Akash Goel24f3a8c2014-06-17 10:59:42 +0530638 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800639
640 pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
641 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
642
643 seq_printf(m, " VM %p (pd_offset %x-%x):\n", vm,
644 ppgtt->pd_offset, ppgtt->pd_offset + ppgtt->num_pd_entries);
645 for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
646 u32 expected;
647 gen6_gtt_pte_t *pt_vaddr;
648 dma_addr_t pt_addr = ppgtt->pt_dma_addr[pde];
649 pd_entry = readl(pd_addr + pde);
650 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
651
652 if (pd_entry != expected)
653 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
654 pde,
655 pd_entry,
656 expected);
657 seq_printf(m, "\tPDE: %x\n", pd_entry);
658
659 pt_vaddr = kmap_atomic(ppgtt->pt_pages[pde]);
660 for (pte = 0; pte < I915_PPGTT_PT_ENTRIES; pte+=4) {
661 unsigned long va =
662 (pde * PAGE_SIZE * I915_PPGTT_PT_ENTRIES) +
663 (pte * PAGE_SIZE);
664 int i;
665 bool found = false;
666 for (i = 0; i < 4; i++)
667 if (pt_vaddr[pte + i] != scratch_pte)
668 found = true;
669 if (!found)
670 continue;
671
672 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
673 for (i = 0; i < 4; i++) {
674 if (pt_vaddr[pte + i] != scratch_pte)
675 seq_printf(m, " %08x", pt_vaddr[pte + i]);
676 else
677 seq_puts(m, " SCRATCH ");
678 }
679 seq_puts(m, "\n");
680 }
681 kunmap_atomic(pt_vaddr);
682 }
683}
684
Ben Widawsky3e302542013-04-23 23:15:32 -0700685static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700686{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700687 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
Ben Widawsky61973492013-04-08 18:43:54 -0700688 gen6_gtt_pte_t __iomem *pd_addr;
689 uint32_t pd_entry;
690 int i;
691
Ben Widawsky0a732872013-04-23 23:15:30 -0700692 WARN_ON(ppgtt->pd_offset & 0x3f);
Ben Widawsky61973492013-04-08 18:43:54 -0700693 pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
694 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
695 for (i = 0; i < ppgtt->num_pd_entries; i++) {
696 dma_addr_t pt_addr;
697
698 pt_addr = ppgtt->pt_dma_addr[i];
699 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
700 pd_entry |= GEN6_PDE_VALID;
701
702 writel(pd_entry, pd_addr + i);
703 }
704 readl(pd_addr);
Ben Widawsky3e302542013-04-23 23:15:32 -0700705}
706
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800707static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -0700708{
Ben Widawsky3e302542013-04-23 23:15:32 -0700709 BUG_ON(ppgtt->pd_offset & 0x3f);
710
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800711 return (ppgtt->pd_offset / 64) << 16;
712}
Ben Widawsky61973492013-04-08 18:43:54 -0700713
Ben Widawsky90252e52013-12-06 14:11:12 -0800714static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100715 struct intel_engine_cs *ring)
Ben Widawsky90252e52013-12-06 14:11:12 -0800716{
Ben Widawsky90252e52013-12-06 14:11:12 -0800717 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700718
Ben Widawsky90252e52013-12-06 14:11:12 -0800719 /* NB: TLBs must be flushed and invalidated before a switch */
720 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
721 if (ret)
722 return ret;
723
724 ret = intel_ring_begin(ring, 6);
725 if (ret)
726 return ret;
727
728 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
729 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
730 intel_ring_emit(ring, PP_DIR_DCLV_2G);
731 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
732 intel_ring_emit(ring, get_pd_offset(ppgtt));
733 intel_ring_emit(ring, MI_NOOP);
734 intel_ring_advance(ring);
735
736 return 0;
737}
738
Ben Widawsky48a10382013-12-06 14:11:11 -0800739static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100740 struct intel_engine_cs *ring)
Ben Widawsky48a10382013-12-06 14:11:11 -0800741{
Ben Widawsky48a10382013-12-06 14:11:11 -0800742 int ret;
743
Ben Widawsky48a10382013-12-06 14:11:11 -0800744 /* NB: TLBs must be flushed and invalidated before a switch */
745 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
746 if (ret)
747 return ret;
748
749 ret = intel_ring_begin(ring, 6);
750 if (ret)
751 return ret;
752
753 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
754 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
755 intel_ring_emit(ring, PP_DIR_DCLV_2G);
756 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
757 intel_ring_emit(ring, get_pd_offset(ppgtt));
758 intel_ring_emit(ring, MI_NOOP);
759 intel_ring_advance(ring);
760
Ben Widawsky90252e52013-12-06 14:11:12 -0800761 /* XXX: RCS is the only one to auto invalidate the TLBs? */
762 if (ring->id != RCS) {
763 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
764 if (ret)
765 return ret;
766 }
767
Ben Widawsky48a10382013-12-06 14:11:11 -0800768 return 0;
769}
770
Ben Widawskyeeb94882013-12-06 14:11:10 -0800771static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100772 struct intel_engine_cs *ring)
Ben Widawskyeeb94882013-12-06 14:11:10 -0800773{
774 struct drm_device *dev = ppgtt->base.dev;
775 struct drm_i915_private *dev_priv = dev->dev_private;
776
Ben Widawsky48a10382013-12-06 14:11:11 -0800777
Ben Widawskyeeb94882013-12-06 14:11:10 -0800778 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
779 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
780
781 POSTING_READ(RING_PP_DIR_DCLV(ring));
782
783 return 0;
784}
785
Daniel Vetter82460d92014-08-06 20:19:53 +0200786static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -0800787{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800788 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100789 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +0200790 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -0800791
792 for_each_ring(ring, dev_priv, j) {
793 I915_WRITE(RING_MODE_GEN7(ring),
794 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -0800795 }
Ben Widawskyeeb94882013-12-06 14:11:10 -0800796}
797
Daniel Vetter82460d92014-08-06 20:19:53 +0200798static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800799{
Jani Nikula50227e12014-03-31 14:27:21 +0300800 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100801 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800802 uint32_t ecochk, ecobits;
803 int i;
804
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800805 ecobits = I915_READ(GAC_ECO_BITS);
806 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
807
808 ecochk = I915_READ(GAM_ECOCHK);
809 if (IS_HASWELL(dev)) {
810 ecochk |= ECOCHK_PPGTT_WB_HSW;
811 } else {
812 ecochk |= ECOCHK_PPGTT_LLC_IVB;
813 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
814 }
815 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800816
Ben Widawsky61973492013-04-08 18:43:54 -0700817 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800818 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800819 I915_WRITE(RING_MODE_GEN7(ring),
820 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700821 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800822}
823
Daniel Vetter82460d92014-08-06 20:19:53 +0200824static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -0700825{
Jani Nikula50227e12014-03-31 14:27:21 +0300826 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800827 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -0700828
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800829 ecobits = I915_READ(GAC_ECO_BITS);
830 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
831 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700832
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800833 gab_ctl = I915_READ(GAB_CTL);
834 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -0700835
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800836 ecochk = I915_READ(GAM_ECOCHK);
837 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700838
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800839 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700840}
841
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100842/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700843static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800844 uint64_t start,
845 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -0700846 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100847{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700848 struct i915_hw_ppgtt *ppgtt =
849 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700850 gen6_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -0800851 unsigned first_entry = start >> PAGE_SHIFT;
852 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +0100853 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100854 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
855 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100856
Akash Goel24f3a8c2014-06-17 10:59:42 +0530857 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100858
Daniel Vetter7bddb012012-02-09 17:15:47 +0100859 while (num_entries) {
860 last_pte = first_pte + num_entries;
861 if (last_pte > I915_PPGTT_PT_ENTRIES)
862 last_pte = I915_PPGTT_PT_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100863
Daniel Vettera15326a2013-03-19 23:48:39 +0100864 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100865
866 for (i = first_pte; i < last_pte; i++)
867 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100868
869 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100870
Daniel Vetter7bddb012012-02-09 17:15:47 +0100871 num_entries -= last_pte - first_pte;
872 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +0100873 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100874 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100875}
876
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700877static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -0800878 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800879 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530880 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -0800881{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700882 struct i915_hw_ppgtt *ppgtt =
883 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700884 gen6_gtt_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -0800885 unsigned first_entry = start >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +0100886 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Imre Deak6e995e22013-02-18 19:28:04 +0200887 unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
888 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800889
Chris Wilsoncc797142013-12-31 15:50:30 +0000890 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +0200891 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +0000892 if (pt_vaddr == NULL)
893 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800894
Chris Wilsoncc797142013-12-31 15:50:30 +0000895 pt_vaddr[act_pte] =
896 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +0530897 cache_level, true, flags);
898
Imre Deak6e995e22013-02-18 19:28:04 +0200899 if (++act_pte == I915_PPGTT_PT_ENTRIES) {
900 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +0000901 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +0100902 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +0200903 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800904 }
Daniel Vetterdef886c2013-01-24 14:44:56 -0800905 }
Chris Wilsoncc797142013-12-31 15:50:30 +0000906 if (pt_vaddr)
907 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800908}
909
Ben Widawskya00d8252014-02-19 22:05:48 -0800910static void gen6_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100911{
Daniel Vetter3440d262013-01-24 13:49:56 -0800912 int i;
913
914 if (ppgtt->pt_dma_addr) {
915 for (i = 0; i < ppgtt->num_pd_entries; i++)
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700916 pci_unmap_page(ppgtt->base.dev->pdev,
Daniel Vetter3440d262013-01-24 13:49:56 -0800917 ppgtt->pt_dma_addr[i],
918 4096, PCI_DMA_BIDIRECTIONAL);
919 }
Ben Widawskya00d8252014-02-19 22:05:48 -0800920}
921
922static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
923{
924 int i;
Daniel Vetter3440d262013-01-24 13:49:56 -0800925
926 kfree(ppgtt->pt_dma_addr);
927 for (i = 0; i < ppgtt->num_pd_entries; i++)
928 __free_page(ppgtt->pt_pages[i]);
929 kfree(ppgtt->pt_pages);
Daniel Vetter3440d262013-01-24 13:49:56 -0800930}
931
Ben Widawskya00d8252014-02-19 22:05:48 -0800932static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
933{
934 struct i915_hw_ppgtt *ppgtt =
935 container_of(vm, struct i915_hw_ppgtt, base);
936
Ben Widawskya00d8252014-02-19 22:05:48 -0800937 drm_mm_remove_node(&ppgtt->node);
938
939 gen6_ppgtt_unmap_pages(ppgtt);
940 gen6_ppgtt_free(ppgtt);
941}
942
Ben Widawskyb1465202014-02-19 22:05:49 -0800943static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -0800944{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700945 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100946 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -0800947 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -0800948 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100949
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800950 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
951 * allocator works in address space sizes, so it's multiplied by page
952 * size. We allocate at the top of the GTT to avoid fragmentation.
953 */
954 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Ben Widawskye3cc1992013-12-06 14:11:08 -0800955alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800956 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
957 &ppgtt->node, GEN6_PD_SIZE,
958 GEN6_PD_ALIGN, 0,
959 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -0700960 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -0800961 if (ret == -ENOSPC && !retried) {
962 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
963 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +0200964 I915_CACHE_NONE,
965 0, dev_priv->gtt.base.total,
966 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -0800967 if (ret)
968 return ret;
969
970 retried = true;
971 goto alloc;
972 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800973
974 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
975 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100976
Ben Widawsky6670a5a2013-06-27 16:30:04 -0700977 ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
Ben Widawskyb1465202014-02-19 22:05:49 -0800978 return ret;
979}
980
981static int gen6_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
982{
983 int i;
984
985 ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
986 GFP_KERNEL);
987
988 if (!ppgtt->pt_pages)
989 return -ENOMEM;
990
991 for (i = 0; i < ppgtt->num_pd_entries; i++) {
992 ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
993 if (!ppgtt->pt_pages[i]) {
994 gen6_ppgtt_free(ppgtt);
995 return -ENOMEM;
996 }
997 }
998
999 return 0;
1000}
1001
1002static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1003{
1004 int ret;
1005
1006 ret = gen6_ppgtt_allocate_page_directories(ppgtt);
1007 if (ret)
1008 return ret;
1009
1010 ret = gen6_ppgtt_allocate_page_tables(ppgtt);
1011 if (ret) {
1012 drm_mm_remove_node(&ppgtt->node);
1013 return ret;
1014 }
1015
1016 ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
1017 GFP_KERNEL);
1018 if (!ppgtt->pt_dma_addr) {
1019 drm_mm_remove_node(&ppgtt->node);
1020 gen6_ppgtt_free(ppgtt);
1021 return -ENOMEM;
1022 }
1023
1024 return 0;
1025}
1026
1027static int gen6_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt)
1028{
1029 struct drm_device *dev = ppgtt->base.dev;
1030 int i;
1031
1032 for (i = 0; i < ppgtt->num_pd_entries; i++) {
1033 dma_addr_t pt_addr;
1034
1035 pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
1036 PCI_DMA_BIDIRECTIONAL);
1037
1038 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
1039 gen6_ppgtt_unmap_pages(ppgtt);
1040 return -EIO;
1041 }
1042
1043 ppgtt->pt_dma_addr[i] = pt_addr;
1044 }
1045
1046 return 0;
1047}
1048
1049static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1050{
1051 struct drm_device *dev = ppgtt->base.dev;
1052 struct drm_i915_private *dev_priv = dev->dev_private;
1053 int ret;
1054
1055 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001056 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001057 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001058 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001059 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001060 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001061 ppgtt->switch_mm = gen7_mm_switch;
1062 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001063 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001064
1065 ret = gen6_ppgtt_alloc(ppgtt);
1066 if (ret)
1067 return ret;
1068
1069 ret = gen6_ppgtt_setup_page_tables(ppgtt);
1070 if (ret) {
1071 gen6_ppgtt_free(ppgtt);
1072 return ret;
1073 }
1074
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001075 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1076 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1077 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001078 ppgtt->base.start = 0;
Ben Widawsky5a6c93f2014-03-08 11:58:17 -08001079 ppgtt->base.total = ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001080 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001081
Ben Widawskyb1465202014-02-19 22:05:49 -08001082 ppgtt->pd_offset =
1083 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001084
Ben Widawsky782f1492014-02-20 11:50:33 -08001085 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001086
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001087 DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
1088 ppgtt->node.size >> 20,
1089 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001090
Daniel Vetterfa76da32014-08-06 20:19:54 +02001091 gen6_write_pdes(ppgtt);
1092 DRM_DEBUG("Adding PPGTT at offset %x\n",
1093 ppgtt->pd_offset << 10);
1094
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001095 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001096}
1097
Daniel Vetterfa76da32014-08-06 20:19:54 +02001098static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001099{
1100 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001101
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001102 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001103 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001104
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001105 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetterfa76da32014-08-06 20:19:54 +02001106 return gen6_ppgtt_init(ppgtt);
Damien Lespiau3fdcf802014-01-23 13:59:49 +00001107 else if (IS_GEN8(dev) || IS_GEN9(dev))
Daniel Vetterfa76da32014-08-06 20:19:54 +02001108 return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001109 else
1110 BUG();
Daniel Vetterfa76da32014-08-06 20:19:54 +02001111}
1112int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1113{
1114 struct drm_i915_private *dev_priv = dev->dev_private;
1115 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001116
Daniel Vetterfa76da32014-08-06 20:19:54 +02001117 ret = __hw_ppgtt_init(dev, ppgtt);
1118 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001119 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001120 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1121 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001122 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001123 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001124
1125 return ret;
1126}
1127
Daniel Vetter82460d92014-08-06 20:19:53 +02001128int i915_ppgtt_init_hw(struct drm_device *dev)
1129{
1130 struct drm_i915_private *dev_priv = dev->dev_private;
1131 struct intel_engine_cs *ring;
1132 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1133 int i, ret = 0;
1134
Thomas Daniel671b50132014-08-20 16:24:50 +01001135 /* In the case of execlists, PPGTT is enabled by the context descriptor
1136 * and the PDPs are contained within the context itself. We don't
1137 * need to do anything here. */
1138 if (i915.enable_execlists)
1139 return 0;
1140
Daniel Vetter82460d92014-08-06 20:19:53 +02001141 if (!USES_PPGTT(dev))
1142 return 0;
1143
1144 if (IS_GEN6(dev))
1145 gen6_ppgtt_enable(dev);
1146 else if (IS_GEN7(dev))
1147 gen7_ppgtt_enable(dev);
1148 else if (INTEL_INFO(dev)->gen >= 8)
1149 gen8_ppgtt_enable(dev);
1150 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001151 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001152
1153 if (ppgtt) {
1154 for_each_ring(ring, dev_priv, i) {
McAulay, Alistair6689c162014-08-15 18:51:35 +01001155 ret = ppgtt->switch_mm(ppgtt, ring);
Daniel Vetter82460d92014-08-06 20:19:53 +02001156 if (ret != 0)
1157 return ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001158 }
1159 }
1160
1161 return ret;
1162}
Daniel Vetter4d884702014-08-06 15:04:47 +02001163struct i915_hw_ppgtt *
1164i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1165{
1166 struct i915_hw_ppgtt *ppgtt;
1167 int ret;
1168
1169 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1170 if (!ppgtt)
1171 return ERR_PTR(-ENOMEM);
1172
1173 ret = i915_ppgtt_init(dev, ppgtt);
1174 if (ret) {
1175 kfree(ppgtt);
1176 return ERR_PTR(ret);
1177 }
1178
1179 ppgtt->file_priv = fpriv;
1180
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001181 trace_i915_ppgtt_create(&ppgtt->base);
1182
Daniel Vetter4d884702014-08-06 15:04:47 +02001183 return ppgtt;
1184}
1185
Daniel Vetteree960be2014-08-06 15:04:45 +02001186void i915_ppgtt_release(struct kref *kref)
1187{
1188 struct i915_hw_ppgtt *ppgtt =
1189 container_of(kref, struct i915_hw_ppgtt, ref);
1190
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001191 trace_i915_ppgtt_release(&ppgtt->base);
1192
Daniel Vetteree960be2014-08-06 15:04:45 +02001193 /* vmas should already be unbound */
1194 WARN_ON(!list_empty(&ppgtt->base.active_list));
1195 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1196
Daniel Vetter19dd1202014-08-06 15:04:55 +02001197 list_del(&ppgtt->base.global_link);
1198 drm_mm_takedown(&ppgtt->base.mm);
1199
Daniel Vetteree960be2014-08-06 15:04:45 +02001200 ppgtt->base.cleanup(&ppgtt->base);
1201 kfree(ppgtt);
1202}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001203
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001204static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001205ppgtt_bind_vma(struct i915_vma *vma,
1206 enum i915_cache_level cache_level,
1207 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001208{
Akash Goel24f3a8c2014-06-17 10:59:42 +05301209 /* Currently applicable only to VLV */
1210 if (vma->obj->gt_ro)
1211 flags |= PTE_READ_ONLY;
1212
Ben Widawsky782f1492014-02-20 11:50:33 -08001213 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301214 cache_level, flags);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001215}
1216
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001217static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001218{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001219 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001220 vma->node.start,
1221 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001222 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001223}
1224
Ben Widawskya81cc002013-01-18 12:30:31 -08001225extern int intel_iommu_gfx_mapped;
1226/* Certain Gen5 chipsets require require idling the GPU before
1227 * unmapping anything from the GTT when VT-d is enabled.
1228 */
1229static inline bool needs_idle_maps(struct drm_device *dev)
1230{
1231#ifdef CONFIG_INTEL_IOMMU
1232 /* Query intel_iommu to see if we need the workaround. Presumably that
1233 * was loaded first.
1234 */
1235 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1236 return true;
1237#endif
1238 return false;
1239}
1240
Ben Widawsky5c042282011-10-17 15:51:55 -07001241static bool do_idling(struct drm_i915_private *dev_priv)
1242{
1243 bool ret = dev_priv->mm.interruptible;
1244
Ben Widawskya81cc002013-01-18 12:30:31 -08001245 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001246 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001247 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001248 DRM_ERROR("Couldn't idle GPU\n");
1249 /* Wait a bit, in hopes it avoids the hang */
1250 udelay(10);
1251 }
1252 }
1253
1254 return ret;
1255}
1256
1257static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1258{
Ben Widawskya81cc002013-01-18 12:30:31 -08001259 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001260 dev_priv->mm.interruptible = interruptible;
1261}
1262
Ben Widawsky828c7902013-10-16 09:21:30 -07001263void i915_check_and_clear_faults(struct drm_device *dev)
1264{
1265 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001266 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001267 int i;
1268
1269 if (INTEL_INFO(dev)->gen < 6)
1270 return;
1271
1272 for_each_ring(ring, dev_priv, i) {
1273 u32 fault_reg;
1274 fault_reg = I915_READ(RING_FAULT_REG(ring));
1275 if (fault_reg & RING_FAULT_VALID) {
1276 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001277 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001278 "\tAddress space: %s\n"
1279 "\tSource ID: %d\n"
1280 "\tType: %d\n",
1281 fault_reg & PAGE_MASK,
1282 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1283 RING_FAULT_SRCID(fault_reg),
1284 RING_FAULT_FAULT_TYPE(fault_reg));
1285 I915_WRITE(RING_FAULT_REG(ring),
1286 fault_reg & ~RING_FAULT_VALID);
1287 }
1288 }
1289 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1290}
1291
Chris Wilson91e56492014-09-25 10:13:12 +01001292static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1293{
1294 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1295 intel_gtt_chipset_flush();
1296 } else {
1297 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1298 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1299 }
1300}
1301
Ben Widawsky828c7902013-10-16 09:21:30 -07001302void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1303{
1304 struct drm_i915_private *dev_priv = dev->dev_private;
1305
1306 /* Don't bother messing with faults pre GEN6 as we have little
1307 * documentation supporting that it's a good idea.
1308 */
1309 if (INTEL_INFO(dev)->gen < 6)
1310 return;
1311
1312 i915_check_and_clear_faults(dev);
1313
1314 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001315 dev_priv->gtt.base.start,
1316 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001317 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001318
1319 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001320}
1321
Daniel Vetter76aaf222010-11-05 22:23:30 +01001322void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1323{
1324 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001325 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001326 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001327
Ben Widawsky828c7902013-10-16 09:21:30 -07001328 i915_check_and_clear_faults(dev);
1329
Chris Wilsonbee4a182011-01-21 10:54:32 +00001330 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001331 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001332 dev_priv->gtt.base.start,
1333 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001334 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001335
Ben Widawsky35c20a62013-05-31 11:28:48 -07001336 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001337 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1338 &dev_priv->gtt.base);
1339 if (!vma)
1340 continue;
1341
Chris Wilson2c225692013-08-09 12:26:45 +01001342 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001343 /* The bind_vma code tries to be smart about tracking mappings.
1344 * Unfortunately above, we've just wiped out the mappings
1345 * without telling our object about it. So we need to fake it.
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001346 *
1347 * Bind is not expected to fail since this is only called on
1348 * resume and assumption is all requirements exist already.
Ben Widawsky6f65e292013-12-06 14:10:56 -08001349 */
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001350 vma->bound &= ~GLOBAL_BIND;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001351 WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001352 }
1353
Ben Widawsky80da2162013-12-06 14:11:17 -08001354
Ben Widawskya2319c02014-03-18 16:09:37 -07001355 if (INTEL_INFO(dev)->gen >= 8) {
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001356 if (IS_CHERRYVIEW(dev))
1357 chv_setup_private_ppat(dev_priv);
1358 else
1359 bdw_setup_private_ppat(dev_priv);
1360
Ben Widawsky80da2162013-12-06 14:11:17 -08001361 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001362 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001363
1364 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1365 /* TODO: Perhaps it shouldn't be gen6 specific */
1366 if (i915_is_ggtt(vm)) {
1367 if (dev_priv->mm.aliasing_ppgtt)
1368 gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
1369 continue;
1370 }
1371
1372 gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001373 }
1374
Chris Wilson91e56492014-09-25 10:13:12 +01001375 i915_ggtt_flush(dev_priv);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001376}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001377
Daniel Vetter74163902012-02-15 23:50:21 +01001378int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001379{
Chris Wilson9da3da62012-06-01 15:20:22 +01001380 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001381 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001382
1383 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1384 obj->pages->sgl, obj->pages->nents,
1385 PCI_DMA_BIDIRECTIONAL))
1386 return -ENOSPC;
1387
1388 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001389}
1390
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001391static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
1392{
1393#ifdef writeq
1394 writeq(pte, addr);
1395#else
1396 iowrite32((u32)pte, addr);
1397 iowrite32(pte >> 32, addr + 4);
1398#endif
1399}
1400
1401static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1402 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001403 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301404 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001405{
1406 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001407 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001408 gen8_gtt_pte_t __iomem *gtt_entries =
1409 (gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1410 int i = 0;
1411 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001412 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001413
1414 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1415 addr = sg_dma_address(sg_iter.sg) +
1416 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1417 gen8_set_pte(&gtt_entries[i],
1418 gen8_pte_encode(addr, level, true));
1419 i++;
1420 }
1421
1422 /*
1423 * XXX: This serves as a posting read to make sure that the PTE has
1424 * actually been updated. There is some concern that even though
1425 * registers and PTEs are within the same BAR that they are potentially
1426 * of NUMA access patterns. Therefore, even with the way we assume
1427 * hardware should work, we must keep this posting read for paranoia.
1428 */
1429 if (i != 0)
1430 WARN_ON(readq(&gtt_entries[i-1])
1431 != gen8_pte_encode(addr, level, true));
1432
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001433 /* This next bit makes the above posting read even more important. We
1434 * want to flush the TLBs only after we're certain all the PTE updates
1435 * have finished.
1436 */
1437 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1438 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001439}
1440
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001441/*
1442 * Binds an object into the global gtt with the specified cache level. The object
1443 * will be accessible to the GPU via commands whose operands reference offsets
1444 * within the global GTT as well as accessible by the GPU through the GMADR
1445 * mapped BAR (dev_priv->mm.gtt->gtt).
1446 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001447static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001448 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001449 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301450 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001451{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001452 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001453 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001454 gen6_gtt_pte_t __iomem *gtt_entries =
1455 (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001456 int i = 0;
1457 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001458 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001459
Imre Deak6e995e22013-02-18 19:28:04 +02001460 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001461 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301462 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001463 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001464 }
1465
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001466 /* XXX: This serves as a posting read to make sure that the PTE has
1467 * actually been updated. There is some concern that even though
1468 * registers and PTEs are within the same BAR that they are potentially
1469 * of NUMA access patterns. Therefore, even with the way we assume
1470 * hardware should work, we must keep this posting read for paranoia.
1471 */
Pavel Machek57007df2014-07-28 13:20:58 +02001472 if (i != 0) {
1473 unsigned long gtt = readl(&gtt_entries[i-1]);
1474 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1475 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001476
1477 /* This next bit makes the above posting read even more important. We
1478 * want to flush the TLBs only after we're certain all the PTE updates
1479 * have finished.
1480 */
1481 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1482 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001483}
1484
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001485static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001486 uint64_t start,
1487 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001488 bool use_scratch)
1489{
1490 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001491 unsigned first_entry = start >> PAGE_SHIFT;
1492 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001493 gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
1494 (gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1495 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1496 int i;
1497
1498 if (WARN(num_entries > max_entries,
1499 "First entry = %d; Num entries = %d (max=%d)\n",
1500 first_entry, num_entries, max_entries))
1501 num_entries = max_entries;
1502
1503 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1504 I915_CACHE_LLC,
1505 use_scratch);
1506 for (i = 0; i < num_entries; i++)
1507 gen8_set_pte(&gtt_base[i], scratch_pte);
1508 readl(gtt_base);
1509}
1510
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001511static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001512 uint64_t start,
1513 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001514 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001515{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001516 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001517 unsigned first_entry = start >> PAGE_SHIFT;
1518 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001519 gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
1520 (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001521 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001522 int i;
1523
1524 if (WARN(num_entries > max_entries,
1525 "First entry = %d; Num entries = %d (max=%d)\n",
1526 first_entry, num_entries, max_entries))
1527 num_entries = max_entries;
1528
Akash Goel24f3a8c2014-06-17 10:59:42 +05301529 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001530
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001531 for (i = 0; i < num_entries; i++)
1532 iowrite32(scratch_pte, &gtt_base[i]);
1533 readl(gtt_base);
1534}
1535
Ben Widawsky6f65e292013-12-06 14:10:56 -08001536
1537static void i915_ggtt_bind_vma(struct i915_vma *vma,
1538 enum i915_cache_level cache_level,
1539 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001540{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001541 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001542 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1543 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1544
Ben Widawsky6f65e292013-12-06 14:10:56 -08001545 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001546 intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001547 vma->bound = GLOBAL_BIND;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001548}
1549
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001550static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001551 uint64_t start,
1552 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001553 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001554{
Ben Widawsky782f1492014-02-20 11:50:33 -08001555 unsigned first_entry = start >> PAGE_SHIFT;
1556 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001557 intel_gtt_clear_range(first_entry, num_entries);
1558}
1559
Ben Widawsky6f65e292013-12-06 14:10:56 -08001560static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001561{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001562 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1563 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001564
Ben Widawsky6f65e292013-12-06 14:10:56 -08001565 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001566 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001567 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001568}
1569
Ben Widawsky6f65e292013-12-06 14:10:56 -08001570static void ggtt_bind_vma(struct i915_vma *vma,
1571 enum i915_cache_level cache_level,
1572 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001573{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001574 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001575 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001576 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001577
Akash Goel24f3a8c2014-06-17 10:59:42 +05301578 /* Currently applicable only to VLV */
1579 if (obj->gt_ro)
1580 flags |= PTE_READ_ONLY;
1581
Ben Widawsky6f65e292013-12-06 14:10:56 -08001582 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1583 * or we have a global mapping already but the cacheability flags have
1584 * changed, set the global PTEs.
1585 *
1586 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1587 * instead if none of the above hold true.
1588 *
1589 * NB: A global mapping should only be needed for special regions like
1590 * "gtt mappable", SNB errata, or if specified via special execbuf
1591 * flags. At all other times, the GPU will use the aliasing PPGTT.
1592 */
1593 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001594 if (!(vma->bound & GLOBAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001595 (cache_level != obj->cache_level)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001596 vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001597 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301598 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001599 vma->bound |= GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001600 }
1601 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001602
Ben Widawsky6f65e292013-12-06 14:10:56 -08001603 if (dev_priv->mm.aliasing_ppgtt &&
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001604 (!(vma->bound & LOCAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001605 (cache_level != obj->cache_level))) {
1606 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1607 appgtt->base.insert_entries(&appgtt->base,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001608 vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001609 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301610 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001611 vma->bound |= LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001612 }
1613}
1614
1615static void ggtt_unbind_vma(struct i915_vma *vma)
1616{
1617 struct drm_device *dev = vma->vm->dev;
1618 struct drm_i915_private *dev_priv = dev->dev_private;
1619 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001620
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001621 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001622 vma->vm->clear_range(vma->vm,
1623 vma->node.start,
1624 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001625 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001626 vma->bound &= ~GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001627 }
1628
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001629 if (vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001630 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1631 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001632 vma->node.start,
1633 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001634 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001635 vma->bound &= ~LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001636 }
Daniel Vetter74163902012-02-15 23:50:21 +01001637}
1638
1639void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1640{
Ben Widawsky5c042282011-10-17 15:51:55 -07001641 struct drm_device *dev = obj->base.dev;
1642 struct drm_i915_private *dev_priv = dev->dev_private;
1643 bool interruptible;
1644
1645 interruptible = do_idling(dev_priv);
1646
Chris Wilson9da3da62012-06-01 15:20:22 +01001647 if (!obj->has_dma_mapping)
1648 dma_unmap_sg(&dev->pdev->dev,
1649 obj->pages->sgl, obj->pages->nents,
1650 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001651
1652 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001653}
Daniel Vetter644ec022012-03-26 09:45:40 +02001654
Chris Wilson42d6ab42012-07-26 11:49:32 +01001655static void i915_gtt_color_adjust(struct drm_mm_node *node,
1656 unsigned long color,
1657 unsigned long *start,
1658 unsigned long *end)
1659{
1660 if (node->color != color)
1661 *start += 4096;
1662
1663 if (!list_empty(&node->node_list)) {
1664 node = list_entry(node->node_list.next,
1665 struct drm_mm_node,
1666 node_list);
1667 if (node->allocated && node->color != color)
1668 *end -= 4096;
1669 }
1670}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001671
Daniel Vetterf548c0e2014-11-19 21:40:13 +01001672static int i915_gem_setup_global_gtt(struct drm_device *dev,
1673 unsigned long start,
1674 unsigned long mappable_end,
1675 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001676{
Ben Widawskye78891c2013-01-25 16:41:04 -08001677 /* Let GEM Manage all of the aperture.
1678 *
1679 * However, leave one page at the end still bound to the scratch page.
1680 * There are a number of places where the hardware apparently prefetches
1681 * past the end of the object, and we've seen multiple hangs with the
1682 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1683 * aperture. One page should be enough to keep any prefetching inside
1684 * of the aperture.
1685 */
Ben Widawsky40d749802013-07-31 16:59:59 -07001686 struct drm_i915_private *dev_priv = dev->dev_private;
1687 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001688 struct drm_mm_node *entry;
1689 struct drm_i915_gem_object *obj;
1690 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02001691 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02001692
Ben Widawsky35451cb2013-01-17 12:45:13 -08001693 BUG_ON(mappable_end > end);
1694
Chris Wilsoned2f3452012-11-15 11:32:19 +00001695 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07001696 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Chris Wilson42d6ab42012-07-26 11:49:32 +01001697 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07001698 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02001699
Chris Wilsoned2f3452012-11-15 11:32:19 +00001700 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001701 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07001702 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001703
Ben Widawskyedd41a82013-07-05 14:41:05 -07001704 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001705 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001706
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001707 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07001708 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001709 if (ret) {
1710 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
1711 return ret;
1712 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001713 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001714 }
1715
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001716 dev_priv->gtt.base.start = start;
1717 dev_priv->gtt.base.total = end - start;
Daniel Vetter644ec022012-03-26 09:45:40 +02001718
Chris Wilsoned2f3452012-11-15 11:32:19 +00001719 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07001720 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00001721 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
1722 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08001723 ggtt_vm->clear_range(ggtt_vm, hole_start,
1724 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001725 }
1726
1727 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08001728 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001729
Daniel Vetterfa76da32014-08-06 20:19:54 +02001730 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
1731 struct i915_hw_ppgtt *ppgtt;
1732
1733 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1734 if (!ppgtt)
1735 return -ENOMEM;
1736
1737 ret = __hw_ppgtt_init(dev, ppgtt);
1738 if (ret != 0)
1739 return ret;
1740
1741 dev_priv->mm.aliasing_ppgtt = ppgtt;
1742 }
1743
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001744 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001745}
1746
Ben Widawskyd7e50082012-12-18 10:31:25 -08001747void i915_gem_init_global_gtt(struct drm_device *dev)
1748{
1749 struct drm_i915_private *dev_priv = dev->dev_private;
1750 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001751
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001752 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08001753 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001754
Ben Widawskye78891c2013-01-25 16:41:04 -08001755 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001756}
1757
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001758void i915_global_gtt_cleanup(struct drm_device *dev)
1759{
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 struct i915_address_space *vm = &dev_priv->gtt.base;
1762
Daniel Vetter70e32542014-08-06 15:04:57 +02001763 if (dev_priv->mm.aliasing_ppgtt) {
1764 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1765
1766 ppgtt->base.cleanup(&ppgtt->base);
1767 }
1768
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001769 if (drm_mm_initialized(&vm->mm)) {
1770 drm_mm_takedown(&vm->mm);
1771 list_del(&vm->global_link);
1772 }
1773
1774 vm->cleanup(vm);
1775}
Daniel Vetter70e32542014-08-06 15:04:57 +02001776
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001777static int setup_scratch_page(struct drm_device *dev)
1778{
1779 struct drm_i915_private *dev_priv = dev->dev_private;
1780 struct page *page;
1781 dma_addr_t dma_addr;
1782
1783 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
1784 if (page == NULL)
1785 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001786 set_pages_uc(page, 1);
1787
1788#ifdef CONFIG_INTEL_IOMMU
1789 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
1790 PCI_DMA_BIDIRECTIONAL);
1791 if (pci_dma_mapping_error(dev->pdev, dma_addr))
1792 return -EINVAL;
1793#else
1794 dma_addr = page_to_phys(page);
1795#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001796 dev_priv->gtt.base.scratch.page = page;
1797 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001798
1799 return 0;
1800}
1801
1802static void teardown_scratch_page(struct drm_device *dev)
1803{
1804 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001805 struct page *page = dev_priv->gtt.base.scratch.page;
1806
1807 set_pages_wb(page, 1);
1808 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001809 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001810 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001811}
1812
1813static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
1814{
1815 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
1816 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
1817 return snb_gmch_ctl << 20;
1818}
1819
Ben Widawsky9459d252013-11-03 16:53:55 -08001820static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
1821{
1822 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
1823 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
1824 if (bdw_gmch_ctl)
1825 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07001826
1827#ifdef CONFIG_X86_32
1828 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
1829 if (bdw_gmch_ctl > 4)
1830 bdw_gmch_ctl = 4;
1831#endif
1832
Ben Widawsky9459d252013-11-03 16:53:55 -08001833 return bdw_gmch_ctl << 20;
1834}
1835
Damien Lespiaud7f25f22014-05-08 22:19:40 +03001836static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
1837{
1838 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
1839 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
1840
1841 if (gmch_ctrl)
1842 return 1 << (20 + gmch_ctrl);
1843
1844 return 0;
1845}
1846
Ben Widawskybaa09f52013-01-24 13:49:57 -08001847static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001848{
1849 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
1850 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
1851 return snb_gmch_ctl << 25; /* 32 MB units */
1852}
1853
Ben Widawsky9459d252013-11-03 16:53:55 -08001854static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
1855{
1856 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1857 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
1858 return bdw_gmch_ctl << 25; /* 32 MB units */
1859}
1860
Damien Lespiaud7f25f22014-05-08 22:19:40 +03001861static size_t chv_get_stolen_size(u16 gmch_ctrl)
1862{
1863 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
1864 gmch_ctrl &= SNB_GMCH_GMS_MASK;
1865
1866 /*
1867 * 0x0 to 0x10: 32MB increments starting at 0MB
1868 * 0x11 to 0x16: 4MB increments starting at 8MB
1869 * 0x17 to 0x1d: 4MB increments start at 36MB
1870 */
1871 if (gmch_ctrl < 0x11)
1872 return gmch_ctrl << 25;
1873 else if (gmch_ctrl < 0x17)
1874 return (gmch_ctrl - 0x11 + 2) << 22;
1875 else
1876 return (gmch_ctrl - 0x17 + 9) << 22;
1877}
1878
Damien Lespiau66375012014-01-09 18:02:46 +00001879static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
1880{
1881 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1882 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
1883
1884 if (gen9_gmch_ctl < 0xf0)
1885 return gen9_gmch_ctl << 25; /* 32 MB units */
1886 else
1887 /* 4MB increments starting at 0xf0 for 4MB */
1888 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
1889}
1890
Ben Widawsky63340132013-11-04 19:32:22 -08001891static int ggtt_probe_common(struct drm_device *dev,
1892 size_t gtt_size)
1893{
1894 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001895 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08001896 int ret;
1897
1898 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001899 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08001900 (pci_resource_len(dev->pdev, 0) / 2);
1901
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001902 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08001903 if (!dev_priv->gtt.gsm) {
1904 DRM_ERROR("Failed to map the gtt page table\n");
1905 return -ENOMEM;
1906 }
1907
1908 ret = setup_scratch_page(dev);
1909 if (ret) {
1910 DRM_ERROR("Scratch setup failed\n");
1911 /* iounmap will also get called at remove, but meh */
1912 iounmap(dev_priv->gtt.gsm);
1913 }
1914
1915 return ret;
1916}
1917
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001918/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
1919 * bits. When using advanced contexts each context stores its own PAT, but
1920 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001921static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001922{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001923 uint64_t pat;
1924
1925 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
1926 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
1927 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
1928 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
1929 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
1930 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
1931 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
1932 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
1933
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08001934 if (!USES_PPGTT(dev_priv->dev))
1935 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
1936 * so RTL will always use the value corresponding to
1937 * pat_sel = 000".
1938 * So let's disable cache for GGTT to avoid screen corruptions.
1939 * MOCS still can be used though.
1940 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
1941 * before this patch, i.e. the same uncached + snooping access
1942 * like on gen6/7 seems to be in effect.
1943 * - So this just fixes blitter/render access. Again it looks
1944 * like it's not just uncached access, but uncached + snooping.
1945 * So we can still hold onto all our assumptions wrt cpu
1946 * clflushing on LLC machines.
1947 */
1948 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
1949
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001950 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
1951 * write would work. */
1952 I915_WRITE(GEN8_PRIVATE_PAT, pat);
1953 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
1954}
1955
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001956static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
1957{
1958 uint64_t pat;
1959
1960 /*
1961 * Map WB on BDW to snooped on CHV.
1962 *
1963 * Only the snoop bit has meaning for CHV, the rest is
1964 * ignored.
1965 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02001966 * The hardware will never snoop for certain types of accesses:
1967 * - CPU GTT (GMADR->GGTT->no snoop->memory)
1968 * - PPGTT page tables
1969 * - some other special cycles
1970 *
1971 * As with BDW, we also need to consider the following for GT accesses:
1972 * "For GGTT, there is NO pat_sel[2:0] from the entry,
1973 * so RTL will always use the value corresponding to
1974 * pat_sel = 000".
1975 * Which means we must set the snoop bit in PAT entry 0
1976 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001977 */
1978 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
1979 GEN8_PPAT(1, 0) |
1980 GEN8_PPAT(2, 0) |
1981 GEN8_PPAT(3, 0) |
1982 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
1983 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
1984 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
1985 GEN8_PPAT(7, CHV_PPAT_SNOOP);
1986
1987 I915_WRITE(GEN8_PRIVATE_PAT, pat);
1988 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
1989}
1990
Ben Widawsky63340132013-11-04 19:32:22 -08001991static int gen8_gmch_probe(struct drm_device *dev,
1992 size_t *gtt_total,
1993 size_t *stolen,
1994 phys_addr_t *mappable_base,
1995 unsigned long *mappable_end)
1996{
1997 struct drm_i915_private *dev_priv = dev->dev_private;
1998 unsigned int gtt_size;
1999 u16 snb_gmch_ctl;
2000 int ret;
2001
2002 /* TODO: We're not aware of mappable constraints on gen8 yet */
2003 *mappable_base = pci_resource_start(dev->pdev, 2);
2004 *mappable_end = pci_resource_len(dev->pdev, 2);
2005
2006 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2007 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2008
2009 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2010
Damien Lespiau66375012014-01-09 18:02:46 +00002011 if (INTEL_INFO(dev)->gen >= 9) {
2012 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2013 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2014 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002015 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2016 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2017 } else {
2018 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2019 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2020 }
Ben Widawsky63340132013-11-04 19:32:22 -08002021
Ben Widawskyd31eb102013-11-02 21:07:17 -07002022 *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002023
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002024 if (IS_CHERRYVIEW(dev))
2025 chv_setup_private_ppat(dev_priv);
2026 else
2027 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002028
Ben Widawsky63340132013-11-04 19:32:22 -08002029 ret = ggtt_probe_common(dev, gtt_size);
2030
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002031 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2032 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08002033
2034 return ret;
2035}
2036
Ben Widawskybaa09f52013-01-24 13:49:57 -08002037static int gen6_gmch_probe(struct drm_device *dev,
2038 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002039 size_t *stolen,
2040 phys_addr_t *mappable_base,
2041 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002042{
2043 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002044 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002045 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002046 int ret;
2047
Ben Widawsky41907dd2013-02-08 11:32:47 -08002048 *mappable_base = pci_resource_start(dev->pdev, 2);
2049 *mappable_end = pci_resource_len(dev->pdev, 2);
2050
Ben Widawskybaa09f52013-01-24 13:49:57 -08002051 /* 64/512MB is the current min/max we actually know of, but this is just
2052 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002053 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002054 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002055 DRM_ERROR("Unknown GMADR size (%lx)\n",
2056 dev_priv->gtt.mappable_end);
2057 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002058 }
2059
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002060 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2061 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002062 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002063
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002064 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002065
Ben Widawsky63340132013-11-04 19:32:22 -08002066 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002067 *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
2068
Ben Widawsky63340132013-11-04 19:32:22 -08002069 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002070
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002071 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2072 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002073
2074 return ret;
2075}
2076
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002077static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002078{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002079
2080 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002081
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002082 iounmap(gtt->gsm);
2083 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002084}
2085
2086static int i915_gmch_probe(struct drm_device *dev,
2087 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002088 size_t *stolen,
2089 phys_addr_t *mappable_base,
2090 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002091{
2092 struct drm_i915_private *dev_priv = dev->dev_private;
2093 int ret;
2094
Ben Widawskybaa09f52013-01-24 13:49:57 -08002095 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2096 if (!ret) {
2097 DRM_ERROR("failed to set up gmch\n");
2098 return -EIO;
2099 }
2100
Ben Widawsky41907dd2013-02-08 11:32:47 -08002101 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002102
2103 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002104 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002105
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002106 if (unlikely(dev_priv->gtt.do_idle_maps))
2107 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2108
Ben Widawskybaa09f52013-01-24 13:49:57 -08002109 return 0;
2110}
2111
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002112static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002113{
2114 intel_gmch_remove();
2115}
2116
2117int i915_gem_gtt_init(struct drm_device *dev)
2118{
2119 struct drm_i915_private *dev_priv = dev->dev_private;
2120 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002121 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002122
Ben Widawskybaa09f52013-01-24 13:49:57 -08002123 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002124 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002125 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002126 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002127 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002128 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002129 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002130 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002131 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002132 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002133 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002134 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002135 else if (INTEL_INFO(dev)->gen >= 7)
2136 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002137 else
Chris Wilson350ec882013-08-06 13:17:02 +01002138 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002139 } else {
2140 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2141 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002142 }
2143
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002144 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002145 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002146 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002147 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002148
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002149 gtt->base.dev = dev;
2150
Ben Widawskybaa09f52013-01-24 13:49:57 -08002151 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002152 DRM_INFO("Memory usable by graphics device = %zdM\n",
2153 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002154 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2155 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002156#ifdef CONFIG_INTEL_IOMMU
2157 if (intel_iommu_gfx_mapped)
2158 DRM_INFO("VT-d active for gfx access\n");
2159#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002160 /*
2161 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2162 * user's requested state against the hardware/driver capabilities. We
2163 * do this now so that we can print out any log messages once rather
2164 * than every time we check intel_enable_ppgtt().
2165 */
2166 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2167 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002168
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002169 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002170}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002171
2172static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002173 struct i915_address_space *vm,
2174 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002175{
2176 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
2177 if (vma == NULL)
2178 return ERR_PTR(-ENOMEM);
2179
2180 INIT_LIST_HEAD(&vma->vma_link);
2181 INIT_LIST_HEAD(&vma->mm_list);
2182 INIT_LIST_HEAD(&vma->exec_list);
2183 vma->vm = vm;
2184 vma->obj = obj;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002185 vma->ggtt_view = *view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002186
2187 switch (INTEL_INFO(vm->dev)->gen) {
Damien Lespiaufb8aad42014-01-16 16:42:32 +00002188 case 9:
Ben Widawsky6f65e292013-12-06 14:10:56 -08002189 case 8:
2190 case 7:
2191 case 6:
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002192 if (i915_is_ggtt(vm)) {
2193 vma->unbind_vma = ggtt_unbind_vma;
2194 vma->bind_vma = ggtt_bind_vma;
2195 } else {
2196 vma->unbind_vma = ppgtt_unbind_vma;
2197 vma->bind_vma = ppgtt_bind_vma;
2198 }
Ben Widawsky6f65e292013-12-06 14:10:56 -08002199 break;
2200 case 5:
2201 case 4:
2202 case 3:
2203 case 2:
2204 BUG_ON(!i915_is_ggtt(vm));
2205 vma->unbind_vma = i915_ggtt_unbind_vma;
2206 vma->bind_vma = i915_ggtt_bind_vma;
2207 break;
2208 default:
2209 BUG();
2210 }
2211
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002212 list_add_tail(&vma->vma_link, &obj->vma_list);
2213 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002214 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002215
2216 return vma;
2217}
2218
2219struct i915_vma *
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002220i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2221 struct i915_address_space *vm,
2222 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002223{
2224 struct i915_vma *vma;
2225
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002226 vma = i915_gem_obj_to_vma_view(obj, vm, view);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002227 if (!vma)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002228 vma = __i915_gem_vma_create(obj, vm, view);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002229
2230 return vma;
2231}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002232
2233static inline
2234int i915_get_vma_pages(struct i915_vma *vma)
2235{
2236 if (vma->ggtt_view.pages)
2237 return 0;
2238
2239 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2240 vma->ggtt_view.pages = vma->obj->pages;
2241 else
2242 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2243 vma->ggtt_view.type);
2244
2245 if (!vma->ggtt_view.pages) {
2246 DRM_ERROR("Failed to get pages for VMA view type %u!\n",
2247 vma->ggtt_view.type);
2248 return -EINVAL;
2249 }
2250
2251 return 0;
2252}
2253
2254/**
2255 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2256 * @vma: VMA to map
2257 * @cache_level: mapping cache level
2258 * @flags: flags like global or local mapping
2259 *
2260 * DMA addresses are taken from the scatter-gather table of this object (or of
2261 * this VMA in case of non-default GGTT views) and PTE entries set up.
2262 * Note that DMA addresses are also the only part of the SG table we care about.
2263 */
2264int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2265 u32 flags)
2266{
2267 int ret = i915_get_vma_pages(vma);
2268
2269 if (ret)
2270 return ret;
2271
2272 vma->bind_vma(vma, cache_level, flags);
2273
2274 return 0;
2275}