blob: 2c38b3a1d51870832172e08f61ca7e5ee9a7a95f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Probe module for 8250/16550-type PCI serial ports.
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright (C) 2001 Russell King, All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070012#undef DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/string.h>
16#include <linux/kernel.h>
17#include <linux/slab.h>
18#include <linux/delay.h>
19#include <linux/tty.h>
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -070020#include <linux/serial_reg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/serial_core.h>
22#include <linux/8250_pci.h>
23#include <linux/bitops.h>
24
25#include <asm/byteorder.h>
26#include <asm/io.h>
27
28#include "8250.h"
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070031 * init function returns:
32 * > 0 - number of ports
33 * = 0 - use board->num_ports
34 * < 0 - error
35 */
36struct pci_serial_quirk {
37 u32 vendor;
38 u32 device;
39 u32 subvendor;
40 u32 subdevice;
Frédéric Brière5bf8f502011-05-29 15:08:03 -040041 int (*probe)(struct pci_dev *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 int (*init)(struct pci_dev *dev);
Russell King975a1a72009-01-02 13:44:27 +000043 int (*setup)(struct serial_private *,
44 const struct pciserial_board *,
Alan Cox2655a2c2012-07-12 12:59:50 +010045 struct uart_8250_port *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 void (*exit)(struct pci_dev *dev);
47};
48
49#define PCI_NUM_BAR_RESOURCES 6
50
51struct serial_private {
Russell King70db3d92005-07-27 11:34:27 +010052 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 unsigned int nr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 struct pci_serial_quirk *quirk;
Gabriel Krisman Bertazi4fa1c652017-03-17 00:48:32 +000055 const struct pciserial_board *board;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 int line[0];
57};
58
Nicos Gollan7808edc2011-05-05 21:00:37 +020059static int pci_default_setup(struct serial_private*,
Alan Cox2655a2c2012-07-12 12:59:50 +010060 const struct pciserial_board*, struct uart_8250_port *, int);
Nicos Gollan7808edc2011-05-05 21:00:37 +020061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062static void moan_device(const char *str, struct pci_dev *dev)
63{
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070064 dev_err(&dev->dev,
Joe Perchesad361c92009-07-06 13:05:40 -070065 "%s: %s\n"
66 "Please send the output of lspci -vv, this\n"
67 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
68 "manufacturer and name of serial board or\n"
Russell Kingf2e0ea82015-03-06 10:49:21 +000069 "modem board to <linux-serial@vger.kernel.org>.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 pci_name(dev), str, dev->vendor, dev->device,
71 dev->subsystem_vendor, dev->subsystem_device);
72}
73
74static int
Alan Cox2655a2c2012-07-12 12:59:50 +010075setup_port(struct serial_private *priv, struct uart_8250_port *port,
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 int bar, int offset, int regshift)
77{
Russell King70db3d92005-07-27 11:34:27 +010078 struct pci_dev *dev = priv->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80 if (bar >= PCI_NUM_BAR_RESOURCES)
81 return -EINVAL;
82
83 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +020084 if (!pcim_iomap(dev, bar, 0) && !pcim_iomap_table(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 return -ENOMEM;
86
Alan Cox2655a2c2012-07-12 12:59:50 +010087 port->port.iotype = UPIO_MEM;
88 port->port.iobase = 0;
Aaron Sierra398a9db2014-10-30 19:49:45 -050089 port->port.mapbase = pci_resource_start(dev, bar) + offset;
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +020090 port->port.membase = pcim_iomap_table(dev)[bar] + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010091 port->port.regshift = regshift;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 } else {
Alan Cox2655a2c2012-07-12 12:59:50 +010093 port->port.iotype = UPIO_PORT;
Aaron Sierra398a9db2014-10-30 19:49:45 -050094 port->port.iobase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010095 port->port.mapbase = 0;
96 port->port.membase = NULL;
97 port->port.regshift = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 }
99 return 0;
100}
101
102/*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800103 * ADDI-DATA GmbH communication cards <info@addi-data.com>
104 */
105static int addidata_apci7800_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000106 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100107 struct uart_8250_port *port, int idx)
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800108{
109 unsigned int bar = 0, offset = board->first_offset;
110 bar = FL_GET_BASE(board->flags);
111
112 if (idx < 2) {
113 offset += idx * board->uart_offset;
114 } else if ((idx >= 2) && (idx < 4)) {
115 bar += 1;
116 offset += ((idx - 2) * board->uart_offset);
117 } else if ((idx >= 4) && (idx < 6)) {
118 bar += 2;
119 offset += ((idx - 4) * board->uart_offset);
120 } else if (idx >= 6) {
121 bar += 3;
122 offset += ((idx - 6) * board->uart_offset);
123 }
124
125 return setup_port(priv, port, bar, offset, board->reg_shift);
126}
127
128/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 * AFAVLAB uses a different mixture of BARs and offsets
130 * Not that ugly ;) -- HW
131 */
132static int
Russell King975a1a72009-01-02 13:44:27 +0000133afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100134 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135{
136 unsigned int bar, offset = board->first_offset;
Alan Cox5756ee92008-02-08 04:18:51 -0800137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 bar = FL_GET_BASE(board->flags);
139 if (idx < 4)
140 bar += idx;
141 else {
142 bar = 4;
143 offset += (idx - 4) * board->uart_offset;
144 }
145
Russell King70db3d92005-07-27 11:34:27 +0100146 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147}
148
149/*
150 * HP's Remote Management Console. The Diva chip came in several
151 * different versions. N-class, L2000 and A500 have two Diva chips, each
152 * with 3 UARTs (the third UART on the second chip is unused). Superdome
153 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
154 * one Diva chip, but it has been expanded to 5 UARTs.
155 */
Russell King61a116e2006-07-03 15:22:35 +0100156static int pci_hp_diva_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157{
158 int rc = 0;
159
160 switch (dev->subsystem_device) {
161 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
162 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
163 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
164 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
165 rc = 3;
166 break;
167 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
168 rc = 2;
169 break;
170 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
171 rc = 4;
172 break;
173 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
Justin Chen551f8f02005-10-24 22:16:38 +0100174 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 rc = 1;
176 break;
177 }
178
179 return rc;
180}
181
182/*
183 * HP's Diva chip puts the 4th/5th serial port further out, and
184 * some serial ports are supposed to be hidden on certain models.
185 */
186static int
Russell King975a1a72009-01-02 13:44:27 +0000187pci_hp_diva_setup(struct serial_private *priv,
188 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100189 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190{
191 unsigned int offset = board->first_offset;
192 unsigned int bar = FL_GET_BASE(board->flags);
193
Russell King70db3d92005-07-27 11:34:27 +0100194 switch (priv->dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
196 if (idx == 3)
197 idx++;
198 break;
199 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
200 if (idx > 0)
201 idx++;
202 if (idx > 2)
203 idx++;
204 break;
205 }
206 if (idx > 2)
207 offset = 0x18;
208
209 offset += idx * board->uart_offset;
210
Russell King70db3d92005-07-27 11:34:27 +0100211 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212}
213
214/*
215 * Added for EKF Intel i960 serial boards
216 */
Russell King61a116e2006-07-03 15:22:35 +0100217static int pci_inteli960ni_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218{
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200219 u32 oldval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
221 if (!(dev->subsystem_device & 0x1000))
222 return -ENODEV;
223
224 /* is firmware started? */
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200225 pci_read_config_dword(dev, 0x44, &oldval);
Alan Cox5756ee92008-02-08 04:18:51 -0800226 if (oldval == 0x00001000L) { /* RESET value */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700227 dev_dbg(&dev->dev, "Local i960 firmware missing\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 return -ENODEV;
229 }
230 return 0;
231}
232
233/*
234 * Some PCI serial cards using the PLX 9050 PCI interface chip require
235 * that the card interrupt be explicitly enabled or disabled. This
236 * seems to be mainly needed on card using the PLX which also use I/O
237 * mapped memory.
238 */
Russell King61a116e2006-07-03 15:22:35 +0100239static int pci_plx9050_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240{
241 u8 irq_config;
242 void __iomem *p;
243
244 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
245 moan_device("no memory in bar 0", dev);
246 return 0;
247 }
248
249 irq_config = 0x41;
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100250 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
Alan Cox5756ee92008-02-08 04:18:51 -0800251 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 irq_config = 0x43;
Alan Cox5756ee92008-02-08 04:18:51 -0800253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
Alan Cox5756ee92008-02-08 04:18:51 -0800255 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 /*
257 * As the megawolf cards have the int pins active
258 * high, and have 2 UART chips, both ints must be
259 * enabled on the 9050. Also, the UARTS are set in
260 * 16450 mode by default, so we have to enable the
261 * 16C950 'enhanced' mode so that we can use the
262 * deep FIFOs
263 */
264 irq_config = 0x5b;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 /*
266 * enable/disable interrupts
267 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700268 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 if (p == NULL)
270 return -ENOMEM;
271 writel(irq_config, p + 0x4c);
272
273 /*
274 * Read the register back to ensure that it took effect.
275 */
276 readl(p + 0x4c);
277 iounmap(p);
278
279 return 0;
280}
281
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500282static void pci_plx9050_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283{
284 u8 __iomem *p;
285
286 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
287 return;
288
289 /*
290 * disable interrupts
291 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700292 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 if (p != NULL) {
294 writel(0, p + 0x4c);
295
296 /*
297 * Read the register back to ensure that it took effect.
298 */
299 readl(p + 0x4c);
300 iounmap(p);
301 }
302}
303
Will Page04bf7e72009-04-06 17:32:15 +0100304#define NI8420_INT_ENABLE_REG 0x38
305#define NI8420_INT_ENABLE_BIT 0x2000
306
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500307static void pci_ni8420_exit(struct pci_dev *dev)
Will Page04bf7e72009-04-06 17:32:15 +0100308{
309 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100310 unsigned int bar = 0;
311
312 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
313 moan_device("no memory in bar", dev);
314 return;
315 }
316
Aaron Sierra398a9db2014-10-30 19:49:45 -0500317 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100318 if (p == NULL)
319 return;
320
321 /* Disable the CPU Interrupt */
322 writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
323 p + NI8420_INT_ENABLE_REG);
324 iounmap(p);
325}
326
327
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100328/* MITE registers */
329#define MITE_IOWBSR1 0xc4
330#define MITE_IOWCR1 0xf4
331#define MITE_LCIMR1 0x08
332#define MITE_LCIMR2 0x10
333
334#define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
335
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500336static void pci_ni8430_exit(struct pci_dev *dev)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100337{
338 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100339 unsigned int bar = 0;
340
341 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
342 moan_device("no memory in bar", dev);
343 return;
344 }
345
Aaron Sierra398a9db2014-10-30 19:49:45 -0500346 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100347 if (p == NULL)
348 return;
349
350 /* Disable the CPU Interrupt */
351 writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
352 iounmap(p);
353}
354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355/* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
356static int
Russell King975a1a72009-01-02 13:44:27 +0000357sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100358 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359{
360 unsigned int bar, offset = board->first_offset;
361
362 bar = 0;
363
364 if (idx < 4) {
365 /* first four channels map to 0, 0x100, 0x200, 0x300 */
366 offset += idx * board->uart_offset;
367 } else if (idx < 8) {
368 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
369 offset += idx * board->uart_offset + 0xC00;
370 } else /* we have only 8 ports on PMC-OCTALPRO */
371 return 1;
372
Russell King70db3d92005-07-27 11:34:27 +0100373 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374}
375
376/*
377* This does initialization for PMC OCTALPRO cards:
378* maps the device memory, resets the UARTs (needed, bc
379* if the module is removed and inserted again, the card
380* is in the sleep mode) and enables global interrupt.
381*/
382
383/* global control register offset for SBS PMC-OctalPro */
384#define OCT_REG_CR_OFF 0x500
385
Russell King61a116e2006-07-03 15:22:35 +0100386static int sbs_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387{
388 u8 __iomem *p;
389
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100390 p = pci_ioremap_bar(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
392 if (p == NULL)
393 return -ENOMEM;
394 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
Alan Cox5756ee92008-02-08 04:18:51 -0800395 writeb(0x10, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 udelay(50);
Alan Cox5756ee92008-02-08 04:18:51 -0800397 writeb(0x0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399 /* Set bit-2 (INTENABLE) of Control Register */
400 writeb(0x4, p + OCT_REG_CR_OFF);
401 iounmap(p);
402
403 return 0;
404}
405
406/*
407 * Disables the global interrupt of PMC-OctalPro
408 */
409
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500410static void sbs_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411{
412 u8 __iomem *p;
413
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100414 p = pci_ioremap_bar(dev, 0);
Alan Cox5756ee92008-02-08 04:18:51 -0800415 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
416 if (p != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 writeb(0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 iounmap(p);
419}
420
421/*
422 * SIIG serial cards have an PCI interface chip which also controls
423 * the UART clocking frequency. Each UART can be clocked independently
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300424 * (except cards equipped with 4 UARTs) and initial clocking settings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 * are stored in the EEPROM chip. It can cause problems because this
426 * version of serial driver doesn't support differently clocked UART's
427 * on single PCI card. To prevent this, initialization functions set
428 * high frequency clocking for all UART's on given card. It is safe (I
429 * hope) because it doesn't touch EEPROM settings to prevent conflicts
430 * with other OSes (like M$ DOS).
431 *
432 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
Alan Cox5756ee92008-02-08 04:18:51 -0800433 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 * There is two family of SIIG serial cards with different PCI
435 * interface chip and different configuration methods:
436 * - 10x cards have control registers in IO and/or memory space;
437 * - 20x cards have control registers in standard PCI configuration space.
438 *
Russell King67d74b82005-07-27 11:33:03 +0100439 * Note: all 10x cards have PCI device ids 0x10..
440 * all 20x cards have PCI device ids 0x20..
441 *
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100442 * There are also Quartet Serial cards which use Oxford Semiconductor
443 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
444 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 * Note: some SIIG cards are probed by the parport_serial object.
446 */
447
448#define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
449#define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
450
451static int pci_siig10x_init(struct pci_dev *dev)
452{
453 u16 data;
454 void __iomem *p;
455
456 switch (dev->device & 0xfff8) {
457 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
458 data = 0xffdf;
459 break;
460 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
461 data = 0xf7ff;
462 break;
463 default: /* 1S1P, 4S */
464 data = 0xfffb;
465 break;
466 }
467
Alan Cox6f441fe2008-05-01 04:34:59 -0700468 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 if (p == NULL)
470 return -ENOMEM;
471
472 writew(readw(p + 0x28) & data, p + 0x28);
473 readw(p + 0x28);
474 iounmap(p);
475 return 0;
476}
477
478#define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
479#define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
480
481static int pci_siig20x_init(struct pci_dev *dev)
482{
483 u8 data;
484
485 /* Change clock frequency for the first UART. */
486 pci_read_config_byte(dev, 0x6f, &data);
487 pci_write_config_byte(dev, 0x6f, data & 0xef);
488
489 /* If this card has 2 UART, we have to do the same with second UART. */
490 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
491 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
492 pci_read_config_byte(dev, 0x73, &data);
493 pci_write_config_byte(dev, 0x73, data & 0xef);
494 }
495 return 0;
496}
497
Russell King67d74b82005-07-27 11:33:03 +0100498static int pci_siig_init(struct pci_dev *dev)
499{
500 unsigned int type = dev->device & 0xff00;
501
502 if (type == 0x1000)
503 return pci_siig10x_init(dev);
504 else if (type == 0x2000)
505 return pci_siig20x_init(dev);
506
507 moan_device("Unknown SIIG card", dev);
508 return -ENODEV;
509}
510
Andrey Panin3ec9c592006-02-02 20:15:09 +0000511static int pci_siig_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000512 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100513 struct uart_8250_port *port, int idx)
Andrey Panin3ec9c592006-02-02 20:15:09 +0000514{
515 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
516
517 if (idx > 3) {
518 bar = 4;
519 offset = (idx - 4) * 8;
520 }
521
522 return setup_port(priv, port, bar, offset, 0);
523}
524
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525/*
526 * Timedia has an explosion of boards, and to avoid the PCI table from
527 * growing *huge*, we use this function to collapse some 70 entries
528 * in the PCI table into one, for sanity's and compactness's sake.
529 */
Helge Dellere9422e02006-08-29 21:57:29 +0200530static const unsigned short timedia_single_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
532};
533
Helge Dellere9422e02006-08-29 21:57:29 +0200534static const unsigned short timedia_dual_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
Alan Cox5756ee92008-02-08 04:18:51 -0800536 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
537 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
539 0xD079, 0
540};
541
Helge Dellere9422e02006-08-29 21:57:29 +0200542static const unsigned short timedia_quad_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800543 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
544 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
546 0xB157, 0
547};
548
Helge Dellere9422e02006-08-29 21:57:29 +0200549static const unsigned short timedia_eight_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800550 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
552};
553
Arjan van de Vencb3592b2005-11-28 21:04:11 +0000554static const struct timedia_struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 int num;
Helge Dellere9422e02006-08-29 21:57:29 +0200556 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557} timedia_data[] = {
558 { 1, timedia_single_port },
559 { 2, timedia_dual_port },
560 { 4, timedia_quad_port },
Helge Dellere9422e02006-08-29 21:57:29 +0200561 { 8, timedia_eight_port }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562};
563
Frédéric Brièreb9b24552011-05-29 15:08:04 -0400564/*
565 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
566 * listing them individually, this driver merely grabs them all with
567 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
568 * and should be left free to be claimed by parport_serial instead.
569 */
570static int pci_timedia_probe(struct pci_dev *dev)
571{
572 /*
573 * Check the third digit of the subdevice ID
574 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
575 */
576 if ((dev->subsystem_device & 0x00f0) >= 0x70) {
577 dev_info(&dev->dev,
578 "ignoring Timedia subdevice %04x for parport_serial\n",
579 dev->subsystem_device);
580 return -ENODEV;
581 }
582
583 return 0;
584}
585
Russell King61a116e2006-07-03 15:22:35 +0100586static int pci_timedia_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587{
Helge Dellere9422e02006-08-29 21:57:29 +0200588 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 int i, j;
590
Helge Dellere9422e02006-08-29 21:57:29 +0200591 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 ids = timedia_data[i].ids;
593 for (j = 0; ids[j]; j++)
594 if (dev->subsystem_device == ids[j])
595 return timedia_data[i].num;
596 }
597 return 0;
598}
599
600/*
601 * Timedia/SUNIX uses a mixture of BARs and offsets
602 * Ugh, this is ugly as all hell --- TYT
603 */
604static int
Russell King975a1a72009-01-02 13:44:27 +0000605pci_timedia_setup(struct serial_private *priv,
606 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100607 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608{
609 unsigned int bar = 0, offset = board->first_offset;
610
611 switch (idx) {
612 case 0:
613 bar = 0;
614 break;
615 case 1:
616 offset = board->uart_offset;
617 bar = 0;
618 break;
619 case 2:
620 bar = 1;
621 break;
622 case 3:
623 offset = board->uart_offset;
Dave Jonesc2cd6d32005-12-07 18:11:26 +0000624 /* FALLTHROUGH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 case 4: /* BAR 2 */
626 case 5: /* BAR 3 */
627 case 6: /* BAR 4 */
628 case 7: /* BAR 5 */
629 bar = idx - 2;
630 }
631
Russell King70db3d92005-07-27 11:34:27 +0100632 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633}
634
635/*
636 * Some Titan cards are also a little weird
637 */
638static int
Russell King70db3d92005-07-27 11:34:27 +0100639titan_400l_800l_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000640 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100641 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642{
643 unsigned int bar, offset = board->first_offset;
644
645 switch (idx) {
646 case 0:
647 bar = 1;
648 break;
649 case 1:
650 bar = 2;
651 break;
652 default:
653 bar = 4;
654 offset = (idx - 2) * board->uart_offset;
655 }
656
Russell King70db3d92005-07-27 11:34:27 +0100657 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658}
659
Russell King61a116e2006-07-03 15:22:35 +0100660static int pci_xircom_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661{
662 msleep(100);
663 return 0;
664}
665
Will Page04bf7e72009-04-06 17:32:15 +0100666static int pci_ni8420_init(struct pci_dev *dev)
667{
668 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100669 unsigned int bar = 0;
670
671 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
672 moan_device("no memory in bar", dev);
673 return 0;
674 }
675
Aaron Sierra398a9db2014-10-30 19:49:45 -0500676 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100677 if (p == NULL)
678 return -ENOMEM;
679
680 /* Enable CPU Interrupt */
681 writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
682 p + NI8420_INT_ENABLE_REG);
683
684 iounmap(p);
685 return 0;
686}
687
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100688#define MITE_IOWBSR1_WSIZE 0xa
689#define MITE_IOWBSR1_WIN_OFFSET 0x800
690#define MITE_IOWBSR1_WENAB (1 << 7)
691#define MITE_LCIMR1_IO_IE_0 (1 << 24)
692#define MITE_LCIMR2_SET_CPU_IE (1 << 31)
693#define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
694
695static int pci_ni8430_init(struct pci_dev *dev)
696{
697 void __iomem *p;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500698 struct pci_bus_region region;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100699 u32 device_window;
700 unsigned int bar = 0;
701
702 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
703 moan_device("no memory in bar", dev);
704 return 0;
705 }
706
Aaron Sierra398a9db2014-10-30 19:49:45 -0500707 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100708 if (p == NULL)
709 return -ENOMEM;
710
Aaron Sierra398a9db2014-10-30 19:49:45 -0500711 /*
712 * Set device window address and size in BAR0, while acknowledging that
713 * the resource structure may contain a translated address that differs
714 * from the address the device responds to.
715 */
716 pcibios_resource_to_bus(dev->bus, &region, &dev->resource[bar]);
717 device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
Anton Wuerfel6d7c1572016-01-14 16:08:11 +0100718 | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100719 writel(device_window, p + MITE_IOWBSR1);
720
721 /* Set window access to go to RAMSEL IO address space */
722 writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
723 p + MITE_IOWCR1);
724
725 /* Enable IO Bus Interrupt 0 */
726 writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
727
728 /* Enable CPU Interrupt */
729 writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
730
731 iounmap(p);
732 return 0;
733}
734
735/* UART Port Control Register */
736#define NI8430_PORTCON 0x0f
737#define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
738
739static int
Alan Coxbf538fe2009-04-06 17:35:42 +0100740pci_ni8430_setup(struct serial_private *priv,
741 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100742 struct uart_8250_port *port, int idx)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100743{
Aaron Sierra398a9db2014-10-30 19:49:45 -0500744 struct pci_dev *dev = priv->dev;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100745 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100746 unsigned int bar, offset = board->first_offset;
747
748 if (idx >= board->num_ports)
749 return 1;
750
751 bar = FL_GET_BASE(board->flags);
752 offset += idx * board->uart_offset;
753
Aaron Sierra398a9db2014-10-30 19:49:45 -0500754 p = pci_ioremap_bar(dev, bar);
Aaron Sierra5d14bba2014-10-30 19:49:52 -0500755 if (!p)
756 return -ENOMEM;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100757
Joe Perches7c9d4402011-06-23 11:39:20 -0700758 /* enable the transceiver */
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100759 writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
760 p + offset + NI8430_PORTCON);
761
762 iounmap(p);
763
764 return setup_port(priv, port, bar, offset, board->reg_shift);
765}
766
Nicos Gollan7808edc2011-05-05 21:00:37 +0200767static int pci_netmos_9900_setup(struct serial_private *priv,
768 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100769 struct uart_8250_port *port, int idx)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200770{
771 unsigned int bar;
772
Dmitry Eremin-Solenikov333c0852014-02-11 14:18:13 +0400773 if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
774 (priv->dev->subsystem_device & 0xff00) == 0x3000) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200775 /* netmos apparently orders BARs by datasheet layout, so serial
776 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
777 */
778 bar = 3 * idx;
779
780 return setup_port(priv, port, bar, 0, board->reg_shift);
781 } else {
782 return pci_default_setup(priv, board, port, idx);
783 }
784}
785
786/* the 99xx series comes with a range of device IDs and a variety
787 * of capabilities:
788 *
789 * 9900 has varying capabilities and can cascade to sub-controllers
790 * (cascading should be purely internal)
791 * 9904 is hardwired with 4 serial ports
792 * 9912 and 9922 are hardwired with 2 serial ports
793 */
794static int pci_netmos_9900_numports(struct pci_dev *dev)
795{
796 unsigned int c = dev->class;
797 unsigned int pi;
798 unsigned short sub_serports;
799
Anton Wuerfel149a44c2016-01-14 16:08:17 +0100800 pi = c & 0xff;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200801
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100802 if (pi == 2)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200803 return 1;
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100804
805 if ((pi == 0) && (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200806 /* two possibilities: 0x30ps encodes number of parallel and
807 * serial ports, or 0x1000 indicates *something*. This is not
808 * immediately obvious, since the 2s1p+4s configuration seems
809 * to offer all functionality on functions 0..2, while still
810 * advertising the same function 3 as the 4s+2s1p config.
811 */
812 sub_serports = dev->subsystem_device & 0xf;
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100813 if (sub_serports > 0)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200814 return sub_serports;
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100815
816 dev_err(&dev->dev,
817 "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
818 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200819 }
820
821 moan_device("unknown NetMos/Mostech program interface", dev);
822 return 0;
823}
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100824
Russell King61a116e2006-07-03 15:22:35 +0100825static int pci_netmos_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826{
827 /* subdevice 0x00PS means <P> parallel, <S> serial */
828 unsigned int num_serial = dev->subsystem_device & 0xf;
829
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -0800830 if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
831 (dev->device == PCI_DEVICE_ID_NETMOS_9865))
Michael Bueschc4285b42009-06-30 11:41:21 -0700832 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200833
Jiri Slaby25cf9bc2009-01-15 13:30:34 +0000834 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
835 dev->subsystem_device == 0x0299)
836 return 0;
837
Nicos Gollan7808edc2011-05-05 21:00:37 +0200838 switch (dev->device) { /* FALLTHROUGH on all */
Anton Wuerfelb3d67932016-01-14 16:08:23 +0100839 case PCI_DEVICE_ID_NETMOS_9904:
840 case PCI_DEVICE_ID_NETMOS_9912:
841 case PCI_DEVICE_ID_NETMOS_9922:
842 case PCI_DEVICE_ID_NETMOS_9900:
843 num_serial = pci_netmos_9900_numports(dev);
844 break;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200845
Anton Wuerfelb3d67932016-01-14 16:08:23 +0100846 default:
847 break;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200848 }
849
Anton Wuerfel829b0002016-01-14 16:08:22 +0100850 if (num_serial == 0) {
851 moan_device("unknown NetMos/Mostech device", dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 return -ENODEV;
Anton Wuerfel829b0002016-01-14 16:08:22 +0100853 }
Nicos Gollan7808edc2011-05-05 21:00:37 +0200854
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 return num_serial;
856}
857
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700858/*
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700859 * These chips are available with optionally one parallel port and up to
860 * two serial ports. Unfortunately they all have the same product id.
861 *
862 * Basic configuration is done over a region of 32 I/O ports. The base
863 * ioport is called INTA or INTC, depending on docs/other drivers.
864 *
865 * The region of the 32 I/O ports is configured in POSIO0R...
866 */
867
868/* registers */
869#define ITE_887x_MISCR 0x9c
870#define ITE_887x_INTCBAR 0x78
871#define ITE_887x_UARTBAR 0x7c
872#define ITE_887x_PS0BAR 0x10
873#define ITE_887x_POSIO0 0x60
874
875/* I/O space size */
876#define ITE_887x_IOSIZE 32
877/* I/O space size (bits 26-24; 8 bytes = 011b) */
878#define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
879/* I/O space size (bits 26-24; 32 bytes = 101b) */
880#define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
881/* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
882#define ITE_887x_POSIO_SPEED (3 << 29)
883/* enable IO_Space bit */
884#define ITE_887x_POSIO_ENABLE (1 << 31)
885
Ralf Baechlef79abb82007-08-30 23:56:31 -0700886static int pci_ite887x_init(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700887{
888 /* inta_addr are the configuration addresses of the ITE */
889 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
890 0x200, 0x280, 0 };
891 int ret, i, type;
892 struct resource *iobase = NULL;
893 u32 miscr, uartbar, ioport;
894
895 /* search for the base-ioport */
896 i = 0;
897 while (inta_addr[i] && iobase == NULL) {
898 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
899 "ite887x");
900 if (iobase != NULL) {
901 /* write POSIO0R - speed | size | ioport */
902 pci_write_config_dword(dev, ITE_887x_POSIO0,
903 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
904 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
905 /* write INTCBAR - ioport */
Alan Cox5756ee92008-02-08 04:18:51 -0800906 pci_write_config_dword(dev, ITE_887x_INTCBAR,
907 inta_addr[i]);
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700908 ret = inb(inta_addr[i]);
909 if (ret != 0xff) {
910 /* ioport connected */
911 break;
912 }
913 release_region(iobase->start, ITE_887x_IOSIZE);
914 iobase = NULL;
915 }
916 i++;
917 }
918
919 if (!inta_addr[i]) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700920 dev_err(&dev->dev, "ite887x: could not find iobase\n");
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700921 return -ENODEV;
922 }
923
924 /* start of undocumented type checking (see parport_pc.c) */
925 type = inb(iobase->start + 0x18) & 0x0f;
926
927 switch (type) {
928 case 0x2: /* ITE8871 (1P) */
929 case 0xa: /* ITE8875 (1P) */
930 ret = 0;
931 break;
932 case 0xe: /* ITE8872 (2S1P) */
933 ret = 2;
934 break;
935 case 0x6: /* ITE8873 (1S) */
936 ret = 1;
937 break;
938 case 0x8: /* ITE8874 (2S) */
939 ret = 2;
940 break;
941 default:
942 moan_device("Unknown ITE887x", dev);
943 ret = -ENODEV;
944 }
945
946 /* configure all serial ports */
947 for (i = 0; i < ret; i++) {
948 /* read the I/O port from the device */
949 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
950 &ioport);
951 ioport &= 0x0000FF00; /* the actual base address */
952 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
953 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
954 ITE_887x_POSIO_IOSIZE_8 | ioport);
955
956 /* write the ioport to the UARTBAR */
957 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
958 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
959 uartbar |= (ioport << (16 * i)); /* set the ioport */
960 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
961
962 /* get current config */
963 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
964 /* disable interrupts (UARTx_Routing[3:0]) */
965 miscr &= ~(0xf << (12 - 4 * i));
966 /* activate the UART (UARTx_En) */
967 miscr |= 1 << (23 - i);
968 /* write new config with activated UART */
969 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
970 }
971
972 if (ret <= 0) {
973 /* the device has no UARTs if we get here */
974 release_region(iobase->start, ITE_887x_IOSIZE);
975 }
976
977 return ret;
978}
979
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500980static void pci_ite887x_exit(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700981{
982 u32 ioport;
983 /* the ioport is bit 0-15 in POSIO0R */
984 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
985 ioport &= 0xffff;
986 release_region(ioport, ITE_887x_IOSIZE);
987}
988
Russell King9f2a0362009-01-02 13:44:20 +0000989/*
Mike Skoog1bc8cde2014-10-16 13:10:01 -0700990 * EndRun Technologies.
991 * Determine the number of ports available on the device.
992 */
993#define PCI_VENDOR_ID_ENDRUN 0x7401
994#define PCI_DEVICE_ID_ENDRUN_1588 0xe100
995
996static int pci_endrun_init(struct pci_dev *dev)
997{
998 u8 __iomem *p;
999 unsigned long deviceID;
1000 unsigned int number_uarts = 0;
1001
1002 /* EndRun device is all 0xexxx */
1003 if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
1004 (dev->device & 0xf000) != 0xe000)
1005 return 0;
1006
1007 p = pci_iomap(dev, 0, 5);
1008 if (p == NULL)
1009 return -ENOMEM;
1010
1011 deviceID = ioread32(p);
1012 /* EndRun device */
1013 if (deviceID == 0x07000200) {
1014 number_uarts = ioread8(p + 4);
1015 dev_dbg(&dev->dev,
1016 "%d ports detected on EndRun PCI Express device\n",
1017 number_uarts);
1018 }
1019 pci_iounmap(dev, p);
1020 return number_uarts;
1021}
1022
1023/*
Russell King9f2a0362009-01-02 13:44:20 +00001024 * Oxford Semiconductor Inc.
1025 * Check that device is part of the Tornado range of devices, then determine
1026 * the number of ports available on the device.
1027 */
1028static int pci_oxsemi_tornado_init(struct pci_dev *dev)
1029{
1030 u8 __iomem *p;
1031 unsigned long deviceID;
1032 unsigned int number_uarts = 0;
1033
1034 /* OxSemi Tornado devices are all 0xCxxx */
1035 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
1036 (dev->device & 0xF000) != 0xC000)
1037 return 0;
1038
1039 p = pci_iomap(dev, 0, 5);
1040 if (p == NULL)
1041 return -ENOMEM;
1042
1043 deviceID = ioread32(p);
1044 /* Tornado device */
1045 if (deviceID == 0x07000200) {
1046 number_uarts = ioread8(p + 4);
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001047 dev_dbg(&dev->dev,
Russell King9f2a0362009-01-02 13:44:20 +00001048 "%d ports detected on Oxford PCI Express device\n",
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001049 number_uarts);
Russell King9f2a0362009-01-02 13:44:20 +00001050 }
1051 pci_iounmap(dev, p);
1052 return number_uarts;
1053}
1054
Alan Coxeb26dfe2012-07-12 13:00:31 +01001055static int pci_asix_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +00001056 const struct pciserial_board *board,
Alan Coxeb26dfe2012-07-12 13:00:31 +01001057 struct uart_8250_port *port, int idx)
1058{
1059 port->bugs |= UART_BUG_PARITY;
1060 return pci_default_setup(priv, board, port, idx);
1061}
1062
Alan Cox55c7c0f2012-11-29 09:03:00 +10301063/* Quatech devices have their own extra interface features */
1064
1065struct quatech_feature {
1066 u16 devid;
1067 bool amcc;
1068};
1069
1070#define QPCR_TEST_FOR1 0x3F
1071#define QPCR_TEST_GET1 0x00
1072#define QPCR_TEST_FOR2 0x40
1073#define QPCR_TEST_GET2 0x40
1074#define QPCR_TEST_FOR3 0x80
1075#define QPCR_TEST_GET3 0x40
1076#define QPCR_TEST_FOR4 0xC0
1077#define QPCR_TEST_GET4 0x80
1078
1079#define QOPR_CLOCK_X1 0x0000
1080#define QOPR_CLOCK_X2 0x0001
1081#define QOPR_CLOCK_X4 0x0002
1082#define QOPR_CLOCK_X8 0x0003
1083#define QOPR_CLOCK_RATE_MASK 0x0003
1084
1085
1086static struct quatech_feature quatech_cards[] = {
1087 { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
1088 { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
1089 { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
1090 { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
1091 { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
1092 { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
1093 { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
1094 { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
1095 { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
1096 { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
1097 { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
1098 { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
1099 { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
1100 { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
1101 { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
1102 { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
1103 { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
1104 { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
1105 { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
1106 { 0, }
1107};
1108
1109static int pci_quatech_amcc(u16 devid)
1110{
1111 struct quatech_feature *qf = &quatech_cards[0];
1112 while (qf->devid) {
1113 if (qf->devid == devid)
1114 return qf->amcc;
1115 qf++;
1116 }
1117 pr_err("quatech: unknown port type '0x%04X'.\n", devid);
1118 return 0;
1119};
1120
1121static int pci_quatech_rqopr(struct uart_8250_port *port)
1122{
1123 unsigned long base = port->port.iobase;
1124 u8 LCR, val;
1125
1126 LCR = inb(base + UART_LCR);
1127 outb(0xBF, base + UART_LCR);
1128 val = inb(base + UART_SCR);
1129 outb(LCR, base + UART_LCR);
1130 return val;
1131}
1132
1133static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
1134{
1135 unsigned long base = port->port.iobase;
Jiri Slaby17b27202016-06-23 13:34:22 +02001136 u8 LCR;
Alan Cox55c7c0f2012-11-29 09:03:00 +10301137
1138 LCR = inb(base + UART_LCR);
1139 outb(0xBF, base + UART_LCR);
Jiri Slaby17b27202016-06-23 13:34:22 +02001140 inb(base + UART_SCR);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301141 outb(qopr, base + UART_SCR);
1142 outb(LCR, base + UART_LCR);
1143}
1144
1145static int pci_quatech_rqmcr(struct uart_8250_port *port)
1146{
1147 unsigned long base = port->port.iobase;
1148 u8 LCR, val, qmcr;
1149
1150 LCR = inb(base + UART_LCR);
1151 outb(0xBF, base + UART_LCR);
1152 val = inb(base + UART_SCR);
1153 outb(val | 0x10, base + UART_SCR);
1154 qmcr = inb(base + UART_MCR);
1155 outb(val, base + UART_SCR);
1156 outb(LCR, base + UART_LCR);
1157
1158 return qmcr;
1159}
1160
1161static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
1162{
1163 unsigned long base = port->port.iobase;
1164 u8 LCR, val;
1165
1166 LCR = inb(base + UART_LCR);
1167 outb(0xBF, base + UART_LCR);
1168 val = inb(base + UART_SCR);
1169 outb(val | 0x10, base + UART_SCR);
1170 outb(qmcr, base + UART_MCR);
1171 outb(val, base + UART_SCR);
1172 outb(LCR, base + UART_LCR);
1173}
1174
1175static int pci_quatech_has_qmcr(struct uart_8250_port *port)
1176{
1177 unsigned long base = port->port.iobase;
1178 u8 LCR, val;
1179
1180 LCR = inb(base + UART_LCR);
1181 outb(0xBF, base + UART_LCR);
1182 val = inb(base + UART_SCR);
1183 if (val & 0x20) {
1184 outb(0x80, UART_LCR);
1185 if (!(inb(UART_SCR) & 0x20)) {
1186 outb(LCR, base + UART_LCR);
1187 return 1;
1188 }
1189 }
1190 return 0;
1191}
1192
1193static int pci_quatech_test(struct uart_8250_port *port)
1194{
Anton Wuerfel1a33e342016-01-14 16:08:10 +01001195 u8 reg, qopr;
1196
1197 qopr = pci_quatech_rqopr(port);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301198 pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
1199 reg = pci_quatech_rqopr(port) & 0xC0;
1200 if (reg != QPCR_TEST_GET1)
1201 return -EINVAL;
1202 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
1203 reg = pci_quatech_rqopr(port) & 0xC0;
1204 if (reg != QPCR_TEST_GET2)
1205 return -EINVAL;
1206 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
1207 reg = pci_quatech_rqopr(port) & 0xC0;
1208 if (reg != QPCR_TEST_GET3)
1209 return -EINVAL;
1210 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
1211 reg = pci_quatech_rqopr(port) & 0xC0;
1212 if (reg != QPCR_TEST_GET4)
1213 return -EINVAL;
1214
1215 pci_quatech_wqopr(port, qopr);
1216 return 0;
1217}
1218
1219static int pci_quatech_clock(struct uart_8250_port *port)
1220{
1221 u8 qopr, reg, set;
1222 unsigned long clock;
1223
1224 if (pci_quatech_test(port) < 0)
1225 return 1843200;
1226
1227 qopr = pci_quatech_rqopr(port);
1228
1229 pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
1230 reg = pci_quatech_rqopr(port);
1231 if (reg & QOPR_CLOCK_X8) {
1232 clock = 1843200;
1233 goto out;
1234 }
1235 pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
1236 reg = pci_quatech_rqopr(port);
1237 if (!(reg & QOPR_CLOCK_X8)) {
1238 clock = 1843200;
1239 goto out;
1240 }
1241 reg &= QOPR_CLOCK_X8;
1242 if (reg == QOPR_CLOCK_X2) {
1243 clock = 3685400;
1244 set = QOPR_CLOCK_X2;
1245 } else if (reg == QOPR_CLOCK_X4) {
1246 clock = 7372800;
1247 set = QOPR_CLOCK_X4;
1248 } else if (reg == QOPR_CLOCK_X8) {
1249 clock = 14745600;
1250 set = QOPR_CLOCK_X8;
1251 } else {
1252 clock = 1843200;
1253 set = QOPR_CLOCK_X1;
1254 }
1255 qopr &= ~QOPR_CLOCK_RATE_MASK;
1256 qopr |= set;
1257
1258out:
1259 pci_quatech_wqopr(port, qopr);
1260 return clock;
1261}
1262
1263static int pci_quatech_rs422(struct uart_8250_port *port)
1264{
1265 u8 qmcr;
1266 int rs422 = 0;
1267
1268 if (!pci_quatech_has_qmcr(port))
1269 return 0;
1270 qmcr = pci_quatech_rqmcr(port);
1271 pci_quatech_wqmcr(port, 0xFF);
1272 if (pci_quatech_rqmcr(port))
1273 rs422 = 1;
1274 pci_quatech_wqmcr(port, qmcr);
1275 return rs422;
1276}
1277
1278static int pci_quatech_init(struct pci_dev *dev)
1279{
1280 if (pci_quatech_amcc(dev->device)) {
1281 unsigned long base = pci_resource_start(dev, 0);
1282 if (base) {
1283 u32 tmp;
Anton Wuerfel1a33e342016-01-14 16:08:10 +01001284
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301285 outl(inl(base + 0x38) | 0x00002000, base + 0x38);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301286 tmp = inl(base + 0x3c);
1287 outl(tmp | 0x01000000, base + 0x3c);
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301288 outl(tmp &= ~0x01000000, base + 0x3c);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301289 }
1290 }
1291 return 0;
1292}
1293
1294static int pci_quatech_setup(struct serial_private *priv,
1295 const struct pciserial_board *board,
1296 struct uart_8250_port *port, int idx)
1297{
1298 /* Needed by pci_quatech calls below */
1299 port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
1300 /* Set up the clocking */
1301 port->port.uartclk = pci_quatech_clock(port);
1302 /* For now just warn about RS422 */
1303 if (pci_quatech_rs422(port))
1304 pr_warn("quatech: software control of RS422 features not currently supported.\n");
1305 return pci_default_setup(priv, board, port, idx);
1306}
1307
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08001308static void pci_quatech_exit(struct pci_dev *dev)
Alan Cox55c7c0f2012-11-29 09:03:00 +10301309{
1310}
1311
Alan Coxeb26dfe2012-07-12 13:00:31 +01001312static int pci_default_setup(struct serial_private *priv,
Russell King70db3d92005-07-27 11:34:27 +01001313 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001314 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315{
1316 unsigned int bar, offset = board->first_offset, maxnr;
1317
1318 bar = FL_GET_BASE(board->flags);
1319 if (board->flags & FL_BASE_BARS)
1320 bar += idx;
1321 else
1322 offset += idx * board->uart_offset;
1323
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001324 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1325 (board->reg_shift + 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326
1327 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1328 return 1;
Alan Cox5756ee92008-02-08 04:18:51 -08001329
Russell King70db3d92005-07-27 11:34:27 +01001330 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331}
1332
Angelo Buttia3a65082016-11-07 16:39:03 +01001333static int pci_pericom_setup(struct serial_private *priv,
1334 const struct pciserial_board *board,
1335 struct uart_8250_port *port, int idx)
1336{
1337 unsigned int bar, offset = board->first_offset, maxnr;
1338
1339 bar = FL_GET_BASE(board->flags);
1340 if (board->flags & FL_BASE_BARS)
1341 bar += idx;
1342 else
1343 offset += idx * board->uart_offset;
1344
1345 if (idx==3)
1346 offset = 0x38;
1347
1348 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1349 (board->reg_shift + 3);
1350
1351 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1352 return 1;
1353
1354 return setup_port(priv, port, bar, offset, board->reg_shift);
1355}
1356
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001357static int
1358ce4100_serial_setup(struct serial_private *priv,
1359 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001360 struct uart_8250_port *port, int idx)
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001361{
1362 int ret;
1363
Maxime Bizon08ec2122012-10-19 10:45:07 +02001364 ret = setup_port(priv, port, idx, 0, board->reg_shift);
Alan Cox2655a2c2012-07-12 12:59:50 +01001365 port->port.iotype = UPIO_MEM32;
1366 port->port.type = PORT_XSCALE;
1367 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1368 port->port.regshift = 2;
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001369
1370 return ret;
1371}
1372
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001373static int
1374pci_omegapci_setup(struct serial_private *priv,
Alan Cox1798ca12011-05-24 12:35:48 +01001375 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001376 struct uart_8250_port *port, int idx)
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001377{
1378 return setup_port(priv, port, 2, idx * 8, 0);
1379}
1380
Stephen Hurdebebd492013-01-17 14:14:53 -08001381static int
1382pci_brcm_trumanage_setup(struct serial_private *priv,
1383 const struct pciserial_board *board,
1384 struct uart_8250_port *port, int idx)
1385{
1386 int ret = pci_default_setup(priv, board, port, idx);
1387
1388 port->port.type = PORT_BRCM_TRUMANAGE;
1389 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1390 return ret;
1391}
1392
Peter Hungfecf27a2015-07-28 11:59:24 +08001393/* RTS will control by MCR if this bit is 0 */
1394#define FINTEK_RTS_CONTROL_BY_HW BIT(4)
1395/* only worked with FINTEK_RTS_CONTROL_BY_HW on */
1396#define FINTEK_RTS_INVERT BIT(5)
1397
1398/* We should do proper H/W transceiver setting before change to RS485 mode */
1399static int pci_fintek_rs485_config(struct uart_port *port,
1400 struct serial_rs485 *rs485)
1401{
Geliang Tang30c6c352015-12-27 22:29:42 +08001402 struct pci_dev *pci_dev = to_pci_dev(port->dev);
Peter Hungfecf27a2015-07-28 11:59:24 +08001403 u8 setting;
1404 u8 *index = (u8 *) port->private_data;
Peter Hungfecf27a2015-07-28 11:59:24 +08001405
1406 pci_read_config_byte(pci_dev, 0x40 + 8 * *index + 7, &setting);
1407
Peter Hungd3159452015-08-05 14:44:53 +08001408 if (!rs485)
1409 rs485 = &port->rs485;
1410 else if (rs485->flags & SER_RS485_ENABLED)
Peter Hungfecf27a2015-07-28 11:59:24 +08001411 memset(rs485->padding, 0, sizeof(rs485->padding));
1412 else
1413 memset(rs485, 0, sizeof(*rs485));
1414
1415 /* F81504/508/512 not support RTS delay before or after send */
1416 rs485->flags &= SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND;
1417
1418 if (rs485->flags & SER_RS485_ENABLED) {
1419 /* Enable RTS H/W control mode */
1420 setting |= FINTEK_RTS_CONTROL_BY_HW;
1421
1422 if (rs485->flags & SER_RS485_RTS_ON_SEND) {
1423 /* RTS driving high on TX */
1424 setting &= ~FINTEK_RTS_INVERT;
1425 } else {
1426 /* RTS driving low on TX */
1427 setting |= FINTEK_RTS_INVERT;
1428 }
1429
1430 rs485->delay_rts_after_send = 0;
1431 rs485->delay_rts_before_send = 0;
1432 } else {
1433 /* Disable RTS H/W control mode */
1434 setting &= ~(FINTEK_RTS_CONTROL_BY_HW | FINTEK_RTS_INVERT);
1435 }
1436
1437 pci_write_config_byte(pci_dev, 0x40 + 8 * *index + 7, setting);
Peter Hungd3159452015-08-05 14:44:53 +08001438
1439 if (rs485 != &port->rs485)
1440 port->rs485 = *rs485;
1441
Peter Hungfecf27a2015-07-28 11:59:24 +08001442 return 0;
1443}
1444
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001445static int pci_fintek_setup(struct serial_private *priv,
1446 const struct pciserial_board *board,
1447 struct uart_8250_port *port, int idx)
1448{
1449 struct pci_dev *pdev = priv->dev;
Peter Hungfecf27a2015-07-28 11:59:24 +08001450 u8 *data;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001451 u8 config_base;
Peter Hung6a8bc232015-04-01 14:00:21 +08001452 u16 iobase;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001453
Peter Hung6a8bc232015-04-01 14:00:21 +08001454 config_base = 0x40 + 0x08 * idx;
1455
1456 /* Get the io address from configuration space */
1457 pci_read_config_word(pdev, config_base + 4, &iobase);
1458
1459 dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%x", __func__, idx, iobase);
1460
1461 port->port.iotype = UPIO_PORT;
1462 port->port.iobase = iobase;
Peter Hungfecf27a2015-07-28 11:59:24 +08001463 port->port.rs485_config = pci_fintek_rs485_config;
1464
1465 data = devm_kzalloc(&pdev->dev, sizeof(u8), GFP_KERNEL);
1466 if (!data)
1467 return -ENOMEM;
1468
1469 /* preserve index in PCI configuration space */
1470 *data = idx;
1471 port->port.private_data = data;
Peter Hung6a8bc232015-04-01 14:00:21 +08001472
1473 return 0;
1474}
1475
1476static int pci_fintek_init(struct pci_dev *dev)
1477{
1478 unsigned long iobase;
1479 u32 max_port, i;
1480 u32 bar_data[3];
1481 u8 config_base;
Peter Hungd3159452015-08-05 14:44:53 +08001482 struct serial_private *priv = pci_get_drvdata(dev);
1483 struct uart_8250_port *port;
Peter Hung6a8bc232015-04-01 14:00:21 +08001484
1485 switch (dev->device) {
1486 case 0x1104: /* 4 ports */
1487 case 0x1108: /* 8 ports */
1488 max_port = dev->device & 0xff;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001489 break;
Peter Hung6a8bc232015-04-01 14:00:21 +08001490 case 0x1112: /* 12 ports */
1491 max_port = 12;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001492 break;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001493 default:
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001494 return -EINVAL;
1495 }
1496
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001497 /* Get the io address dispatch from the BIOS */
Peter Hung6a8bc232015-04-01 14:00:21 +08001498 pci_read_config_dword(dev, 0x24, &bar_data[0]);
1499 pci_read_config_dword(dev, 0x20, &bar_data[1]);
1500 pci_read_config_dword(dev, 0x1c, &bar_data[2]);
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001501
Peter Hung6a8bc232015-04-01 14:00:21 +08001502 for (i = 0; i < max_port; ++i) {
1503 /* UART0 configuration offset start from 0x40 */
1504 config_base = 0x40 + 0x08 * i;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001505
Peter Hung6a8bc232015-04-01 14:00:21 +08001506 /* Calculate Real IO Port */
1507 iobase = (bar_data[i / 4] & 0xffffffe0) + (i % 4) * 8;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001508
Peter Hung6a8bc232015-04-01 14:00:21 +08001509 /* Enable UART I/O port */
1510 pci_write_config_byte(dev, config_base + 0x00, 0x01);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001511
Peter Hung6a8bc232015-04-01 14:00:21 +08001512 /* Select 128-byte FIFO and 8x FIFO threshold */
1513 pci_write_config_byte(dev, config_base + 0x01, 0x33);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001514
Peter Hung6a8bc232015-04-01 14:00:21 +08001515 /* LSB UART */
1516 pci_write_config_byte(dev, config_base + 0x04,
1517 (u8)(iobase & 0xff));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001518
Peter Hung6a8bc232015-04-01 14:00:21 +08001519 /* MSB UART */
1520 pci_write_config_byte(dev, config_base + 0x05,
1521 (u8)((iobase & 0xff00) >> 8));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001522
Peter Hung6a8bc232015-04-01 14:00:21 +08001523 pci_write_config_byte(dev, config_base + 0x06, dev->irq);
Peter Hungfecf27a2015-07-28 11:59:24 +08001524
Peter Hungd3159452015-08-05 14:44:53 +08001525 if (priv) {
1526 /* re-apply RS232/485 mode when
1527 * pciserial_resume_ports()
1528 */
1529 port = serial8250_get_port(priv->line[i]);
1530 pci_fintek_rs485_config(&port->port, NULL);
1531 } else {
1532 /* First init without port data
1533 * force init to RS232 Mode
1534 */
1535 pci_write_config_byte(dev, config_base + 0x07, 0x01);
1536 }
Peter Hung6a8bc232015-04-01 14:00:21 +08001537 }
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001538
Peter Hung6a8bc232015-04-01 14:00:21 +08001539 return max_port;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001540}
1541
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001542static int skip_tx_en_setup(struct serial_private *priv,
1543 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001544 struct uart_8250_port *port, int idx)
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001545{
Alan Cox2655a2c2012-07-12 12:59:50 +01001546 port->port.flags |= UPF_NO_TXEN_TEST;
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001547 dev_dbg(&priv->dev->dev,
1548 "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
1549 priv->dev->vendor, priv->dev->device,
1550 priv->dev->subsystem_vendor, priv->dev->subsystem_device);
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001551
1552 return pci_default_setup(priv, board, port, idx);
1553}
1554
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001555static void kt_handle_break(struct uart_port *p)
1556{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001557 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001558 /*
1559 * On receipt of a BI, serial device in Intel ME (Intel
1560 * management engine) needs to have its fifos cleared for sane
1561 * SOL (Serial Over Lan) output.
1562 */
1563 serial8250_clear_and_reinit_fifos(up);
1564}
1565
1566static unsigned int kt_serial_in(struct uart_port *p, int offset)
1567{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001568 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001569 unsigned int val;
1570
1571 /*
1572 * When the Intel ME (management engine) gets reset its serial
1573 * port registers could return 0 momentarily. Functions like
1574 * serial8250_console_write, read and save the IER, perform
1575 * some operation and then restore it. In order to avoid
1576 * setting IER register inadvertently to 0, if the value read
1577 * is 0, double check with ier value in uart_8250_port and use
1578 * that instead. up->ier should be the same value as what is
1579 * currently configured.
1580 */
1581 val = inb(p->iobase + offset);
1582 if (offset == UART_IER) {
1583 if (val == 0)
1584 val = up->ier;
1585 }
1586 return val;
1587}
1588
Dan Williamsbc02d152012-04-06 11:49:50 -07001589static int kt_serial_setup(struct serial_private *priv,
1590 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001591 struct uart_8250_port *port, int idx)
Dan Williamsbc02d152012-04-06 11:49:50 -07001592{
Alan Cox2655a2c2012-07-12 12:59:50 +01001593 port->port.flags |= UPF_BUG_THRE;
1594 port->port.serial_in = kt_serial_in;
1595 port->port.handle_break = kt_handle_break;
Dan Williamsbc02d152012-04-06 11:49:50 -07001596 return skip_tx_en_setup(priv, board, port, idx);
1597}
1598
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09001599static int pci_eg20t_init(struct pci_dev *dev)
1600{
1601#if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1602 return -ENODEV;
1603#else
1604 return 0;
1605#endif
1606}
1607
Soeren Grunewald899f0c12015-06-11 09:25:05 +02001608#define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358
1609#define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358
1610
Jan Kiszkab6fce732016-09-19 06:56:59 +02001611#define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */
1612#define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */
1613#define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */
1614#define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */
1615#define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */
1616#define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */
1617#define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */
1618#define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */
1619#define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */
1620#define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */
1621#define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */
1622#define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */
1623
Søren Holm06315342011-09-02 22:55:37 +02001624static int
1625pci_xr17c154_setup(struct serial_private *priv,
1626 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001627 struct uart_8250_port *port, int idx)
Søren Holm06315342011-09-02 22:55:37 +02001628{
Alan Cox2655a2c2012-07-12 12:59:50 +01001629 port->port.flags |= UPF_EXAR_EFR;
Søren Holm06315342011-09-02 22:55:37 +02001630 return pci_default_setup(priv, board, port, idx);
1631}
1632
Soeren Grunewald899f0c12015-06-11 09:25:05 +02001633static inline int
1634xr17v35x_has_slave(struct serial_private *priv)
1635{
1636 const int dev_id = priv->dev->device;
1637
1638 return ((dev_id == PCI_DEVICE_ID_EXAR_XR17V4358) ||
Anton Wuerfel6d7c1572016-01-14 16:08:11 +01001639 (dev_id == PCI_DEVICE_ID_EXAR_XR17V8358));
Soeren Grunewald899f0c12015-06-11 09:25:05 +02001640}
1641
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001642static int
Matt Schultedc96efb2012-11-19 09:12:04 -06001643pci_xr17v35x_setup(struct serial_private *priv,
1644 const struct pciserial_board *board,
1645 struct uart_8250_port *port, int idx)
1646{
1647 u8 __iomem *p;
1648
1649 p = pci_ioremap_bar(priv->dev, 0);
Matt Schulte13c32372012-11-21 10:39:18 -06001650 if (p == NULL)
1651 return -ENOMEM;
Matt Schultedc96efb2012-11-19 09:12:04 -06001652
1653 port->port.flags |= UPF_EXAR_EFR;
1654
1655 /*
Soeren Grunewald899f0c12015-06-11 09:25:05 +02001656 * Setup the uart clock for the devices on expansion slot to
1657 * half the clock speed of the main chip (which is 125MHz)
1658 */
1659 if (xr17v35x_has_slave(priv) && idx >= 8)
1660 port->port.uartclk = (7812500 * 16 / 2);
1661
1662 /*
Matt Schultedc96efb2012-11-19 09:12:04 -06001663 * Setup Multipurpose Input/Output pins.
1664 */
1665 if (idx == 0) {
Jan Kiszkab6fce732016-09-19 06:56:59 +02001666 writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
1667 writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
1668 writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
1669 writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
1670 writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
1671 writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
1672 writeb(0x00, p + UART_EXAR_MPIOINT_15_8);
1673 writeb(0x00, p + UART_EXAR_MPIOLVL_15_8);
1674 writeb(0x00, p + UART_EXAR_MPIO3T_15_8);
1675 writeb(0x00, p + UART_EXAR_MPIOINV_15_8);
1676 writeb(0x00, p + UART_EXAR_MPIOSEL_15_8);
1677 writeb(0x00, p + UART_EXAR_MPIOOD_15_8);
Matt Schultedc96efb2012-11-19 09:12:04 -06001678 }
Matt Schultef965b9c2012-11-20 11:25:40 -06001679 writeb(0x00, p + UART_EXAR_8XMODE);
1680 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1681 writeb(128, p + UART_EXAR_TXTRG);
1682 writeb(128, p + UART_EXAR_RXTRG);
Matt Schultedc96efb2012-11-19 09:12:04 -06001683 iounmap(p);
1684
1685 return pci_default_setup(priv, board, port, idx);
1686}
1687
Matt Schulte14faa8c2012-11-21 10:35:15 -06001688#define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
1689#define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
1690#define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
1691#define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
1692
1693static int
1694pci_fastcom335_setup(struct serial_private *priv,
1695 const struct pciserial_board *board,
1696 struct uart_8250_port *port, int idx)
1697{
1698 u8 __iomem *p;
1699
1700 p = pci_ioremap_bar(priv->dev, 0);
1701 if (p == NULL)
1702 return -ENOMEM;
1703
1704 port->port.flags |= UPF_EXAR_EFR;
1705
1706 /*
1707 * Setup Multipurpose Input/Output pins.
1708 */
1709 if (idx == 0) {
1710 switch (priv->dev->device) {
1711 case PCI_DEVICE_ID_COMMTECH_4222PCI335:
1712 case PCI_DEVICE_ID_COMMTECH_4224PCI335:
Jan Kiszkab6fce732016-09-19 06:56:59 +02001713 writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
1714 writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
1715 writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
Matt Schulte14faa8c2012-11-21 10:35:15 -06001716 break;
1717 case PCI_DEVICE_ID_COMMTECH_2324PCI335:
1718 case PCI_DEVICE_ID_COMMTECH_2328PCI335:
Jan Kiszkab6fce732016-09-19 06:56:59 +02001719 writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
1720 writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
1721 writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
Matt Schulte14faa8c2012-11-21 10:35:15 -06001722 break;
1723 }
Jan Kiszkab6fce732016-09-19 06:56:59 +02001724 writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
1725 writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
1726 writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
Matt Schulte14faa8c2012-11-21 10:35:15 -06001727 }
1728 writeb(0x00, p + UART_EXAR_8XMODE);
1729 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1730 writeb(32, p + UART_EXAR_TXTRG);
1731 writeb(32, p + UART_EXAR_RXTRG);
1732 iounmap(p);
1733
1734 return pci_default_setup(priv, board, port, idx);
1735}
1736
Matt Schultedc96efb2012-11-19 09:12:04 -06001737static int
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001738pci_wch_ch353_setup(struct serial_private *priv,
Anton Wuerfel6d7c1572016-01-14 16:08:11 +01001739 const struct pciserial_board *board,
1740 struct uart_8250_port *port, int idx)
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001741{
1742 port->port.flags |= UPF_FIXED_TYPE;
1743 port->port.type = PORT_16550A;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744 return pci_default_setup(priv, board, port, idx);
1745}
1746
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001747static int
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03001748pci_wch_ch355_setup(struct serial_private *priv,
1749 const struct pciserial_board *board,
1750 struct uart_8250_port *port, int idx)
1751{
1752 port->port.flags |= UPF_FIXED_TYPE;
1753 port->port.type = PORT_16550A;
1754 return pci_default_setup(priv, board, port, idx);
1755}
1756
1757static int
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001758pci_wch_ch38x_setup(struct serial_private *priv,
Anton Wuerfel6d7c1572016-01-14 16:08:11 +01001759 const struct pciserial_board *board,
1760 struct uart_8250_port *port, int idx)
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001761{
1762 port->port.flags |= UPF_FIXED_TYPE;
1763 port->port.type = PORT_16850;
1764 return pci_default_setup(priv, board, port, idx);
1765}
1766
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767#define PCI_VENDOR_ID_SBSMODULARIO 0x124B
1768#define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
1769#define PCI_DEVICE_ID_OCTPRO 0x0001
1770#define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
1771#define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
1772#define PCI_SUBDEVICE_ID_POCTAL232 0x0308
1773#define PCI_SUBDEVICE_ID_POCTAL422 0x0408
Flavio Leitner26e82202012-09-21 21:04:34 -03001774#define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
1775#define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
Michael Bramer78d70d42009-01-27 11:51:16 +00001776#define PCI_VENDOR_ID_ADVANTECH 0x13fe
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001777#define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
Michael Bramer78d70d42009-01-27 11:51:16 +00001778#define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
Thomee Wright0c6d7742014-05-19 20:30:51 +00001779#define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
1780#define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
Yegor Yefremov66169ad2010-06-04 09:58:18 +02001781#define PCI_DEVICE_ID_TITAN_200I 0x8028
1782#define PCI_DEVICE_ID_TITAN_400I 0x8048
1783#define PCI_DEVICE_ID_TITAN_800I 0x8088
1784#define PCI_DEVICE_ID_TITAN_800EH 0xA007
1785#define PCI_DEVICE_ID_TITAN_800EHB 0xA008
1786#define PCI_DEVICE_ID_TITAN_400EH 0xA009
1787#define PCI_DEVICE_ID_TITAN_100E 0xA010
1788#define PCI_DEVICE_ID_TITAN_200E 0xA012
1789#define PCI_DEVICE_ID_TITAN_400E 0xA013
1790#define PCI_DEVICE_ID_TITAN_800E 0xA014
1791#define PCI_DEVICE_ID_TITAN_200EI 0xA016
1792#define PCI_DEVICE_ID_TITAN_200EISI 0xA017
Yegor Yefremov48c02472013-12-09 12:11:15 +01001793#define PCI_DEVICE_ID_TITAN_200V3 0xA306
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01001794#define PCI_DEVICE_ID_TITAN_400V3 0xA310
1795#define PCI_DEVICE_ID_TITAN_410V3 0xA312
1796#define PCI_DEVICE_ID_TITAN_800V3 0xA314
1797#define PCI_DEVICE_ID_TITAN_800V3B 0xA315
Lytochkin Borise8470032010-07-26 10:02:26 +04001798#define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
Scott Kilauaa273ae2011-05-11 15:41:59 -05001799#define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001800#define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
Dan Williamsbc02d152012-04-06 11:49:50 -07001801#define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
Alan Cox27788c52012-09-04 16:21:06 +01001802#define PCI_VENDOR_ID_WCH 0x4348
Wang YanQing8b5c9132013-03-05 23:16:48 +08001803#define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
Alan Cox27788c52012-09-04 16:21:06 +01001804#define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
1805#define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
Ezequiel Garciafeb58142014-05-24 15:24:51 -03001806#define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
Alan Cox27788c52012-09-04 16:21:06 +01001807#define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03001808#define PCI_DEVICE_ID_WCH_CH355_4S 0x7173
Alan Cox66835492012-08-16 12:01:33 +01001809#define PCI_VENDOR_ID_AGESTAR 0x5372
1810#define PCI_DEVICE_ID_AGESTAR_9375 0x6872
Alan Coxeb26dfe2012-07-12 13:00:31 +01001811#define PCI_VENDOR_ID_ASIX 0x9710
Matt Schulte14faa8c2012-11-21 10:35:15 -06001812#define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
1813#define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
Matt Schulteb7b90412012-12-06 22:19:59 -06001814#define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
Stephen Hurdebebd492013-01-17 14:14:53 -08001815#define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001816#define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
Matt Schulte14faa8c2012-11-21 10:35:15 -06001817
Stephen Chiversabd7bac2013-01-28 19:49:20 +11001818#define PCI_VENDOR_ID_SUNIX 0x1fd4
1819#define PCI_DEVICE_ID_SUNIX_1999 0x1999
1820
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001821#define PCIE_VENDOR_ID_WCH 0x1c00
1822#define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001823#define PCIE_DEVICE_ID_WCH_CH384_4S 0x3470
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08001824#define PCIE_DEVICE_ID_WCH_CH382_2S 0x3253
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825
Adam Lee89c043a2015-08-03 13:28:13 +08001826#define PCI_VENDOR_ID_PERICOM 0x12D8
1827#define PCI_DEVICE_ID_PERICOM_PI7C9X7951 0x7951
1828#define PCI_DEVICE_ID_PERICOM_PI7C9X7952 0x7952
1829#define PCI_DEVICE_ID_PERICOM_PI7C9X7954 0x7954
1830#define PCI_DEVICE_ID_PERICOM_PI7C9X7958 0x7958
1831
Jimi Damonc8d19242016-07-20 17:00:40 -07001832#define PCI_VENDOR_ID_ACCESIO 0x494f
1833#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB 0x1051
1834#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S 0x1053
1835#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB 0x105C
1836#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S 0x105E
1837#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB 0x1091
1838#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2 0x1093
1839#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB 0x1099
1840#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4 0x109B
1841#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB 0x10D1
1842#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM 0x10D3
1843#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB 0x10DA
1844#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM 0x10DC
1845#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1 0x1108
1846#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2 0x1110
1847#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2 0x1111
1848#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4 0x1118
1849#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4 0x1119
1850#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S 0x1152
1851#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S 0x115A
1852#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2 0x1190
1853#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2 0x1191
1854#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4 0x1198
1855#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4 0x1199
1856#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM 0x11D0
1857#define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4 0x105A
1858#define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4 0x105B
1859#define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8 0x106A
1860#define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8 0x106B
1861#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4 0x1098
1862#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8 0x10A9
1863#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM 0x10D9
1864#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM 0x10E9
1865#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM 0x11D8
1866
1867
1868
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001869/* Unknown vendors/cards - this should not be in linux/pci_ids.h */
1870#define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
Scott Ashcroftd13402a2013-03-03 21:35:06 +00001871#define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001872
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873/*
1874 * Master list of serial port init/setup/exit quirks.
1875 * This does not describe the general nature of the port.
1876 * (ie, baud base, number and location of ports, etc)
1877 *
1878 * This list is ordered alphabetically by vendor then device.
1879 * Specific entries must come before more generic entries.
1880 */
Sam Ravnborg7a63ce52008-04-28 02:14:02 -07001881static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001883 * ADDI-DATA GmbH communication cards <info@addi-data.com>
1884 */
1885 {
Ian Abbott086231f2013-07-16 16:14:39 +01001886 .vendor = PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001887 .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001888 .subvendor = PCI_ANY_ID,
1889 .subdevice = PCI_ANY_ID,
1890 .setup = addidata_apci7800_setup,
1891 },
1892 /*
Russell King61a116e2006-07-03 15:22:35 +01001893 * AFAVLAB cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 * It is not clear whether this applies to all products.
1895 */
1896 {
1897 .vendor = PCI_VENDOR_ID_AFAVLAB,
1898 .device = PCI_ANY_ID,
1899 .subvendor = PCI_ANY_ID,
1900 .subdevice = PCI_ANY_ID,
1901 .setup = afavlab_setup,
1902 },
1903 /*
1904 * HP Diva
1905 */
1906 {
1907 .vendor = PCI_VENDOR_ID_HP,
1908 .device = PCI_DEVICE_ID_HP_DIVA,
1909 .subvendor = PCI_ANY_ID,
1910 .subdevice = PCI_ANY_ID,
1911 .init = pci_hp_diva_init,
1912 .setup = pci_hp_diva_setup,
1913 },
1914 /*
1915 * Intel
1916 */
1917 {
1918 .vendor = PCI_VENDOR_ID_INTEL,
1919 .device = PCI_DEVICE_ID_INTEL_80960_RP,
1920 .subvendor = 0xe4bf,
1921 .subdevice = PCI_ANY_ID,
1922 .init = pci_inteli960ni_init,
1923 .setup = pci_default_setup,
1924 },
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001925 {
1926 .vendor = PCI_VENDOR_ID_INTEL,
1927 .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
1928 .subvendor = PCI_ANY_ID,
1929 .subdevice = PCI_ANY_ID,
1930 .setup = skip_tx_en_setup,
1931 },
1932 {
1933 .vendor = PCI_VENDOR_ID_INTEL,
1934 .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
1935 .subvendor = PCI_ANY_ID,
1936 .subdevice = PCI_ANY_ID,
1937 .setup = skip_tx_en_setup,
1938 },
1939 {
1940 .vendor = PCI_VENDOR_ID_INTEL,
1941 .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
1942 .subvendor = PCI_ANY_ID,
1943 .subdevice = PCI_ANY_ID,
1944 .setup = skip_tx_en_setup,
1945 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001946 {
1947 .vendor = PCI_VENDOR_ID_INTEL,
1948 .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
1949 .subvendor = PCI_ANY_ID,
1950 .subdevice = PCI_ANY_ID,
1951 .setup = ce4100_serial_setup,
1952 },
Dan Williamsbc02d152012-04-06 11:49:50 -07001953 {
1954 .vendor = PCI_VENDOR_ID_INTEL,
1955 .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
1956 .subvendor = PCI_ANY_ID,
1957 .subdevice = PCI_ANY_ID,
1958 .setup = kt_serial_setup,
1959 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 /*
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001961 * ITE
1962 */
1963 {
1964 .vendor = PCI_VENDOR_ID_ITE,
1965 .device = PCI_DEVICE_ID_ITE_8872,
1966 .subvendor = PCI_ANY_ID,
1967 .subdevice = PCI_ANY_ID,
1968 .init = pci_ite887x_init,
1969 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001970 .exit = pci_ite887x_exit,
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001971 },
1972 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01001973 * National Instruments
1974 */
1975 {
1976 .vendor = PCI_VENDOR_ID_NI,
Will Page04bf7e72009-04-06 17:32:15 +01001977 .device = PCI_DEVICE_ID_NI_PCI23216,
1978 .subvendor = PCI_ANY_ID,
1979 .subdevice = PCI_ANY_ID,
1980 .init = pci_ni8420_init,
1981 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001982 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001983 },
1984 {
1985 .vendor = PCI_VENDOR_ID_NI,
1986 .device = PCI_DEVICE_ID_NI_PCI2328,
1987 .subvendor = PCI_ANY_ID,
1988 .subdevice = PCI_ANY_ID,
1989 .init = pci_ni8420_init,
1990 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001991 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001992 },
1993 {
1994 .vendor = PCI_VENDOR_ID_NI,
1995 .device = PCI_DEVICE_ID_NI_PCI2324,
1996 .subvendor = PCI_ANY_ID,
1997 .subdevice = PCI_ANY_ID,
1998 .init = pci_ni8420_init,
1999 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002000 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002001 },
2002 {
2003 .vendor = PCI_VENDOR_ID_NI,
2004 .device = PCI_DEVICE_ID_NI_PCI2322,
2005 .subvendor = PCI_ANY_ID,
2006 .subdevice = PCI_ANY_ID,
2007 .init = pci_ni8420_init,
2008 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002009 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002010 },
2011 {
2012 .vendor = PCI_VENDOR_ID_NI,
2013 .device = PCI_DEVICE_ID_NI_PCI2324I,
2014 .subvendor = PCI_ANY_ID,
2015 .subdevice = PCI_ANY_ID,
2016 .init = pci_ni8420_init,
2017 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002018 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002019 },
2020 {
2021 .vendor = PCI_VENDOR_ID_NI,
2022 .device = PCI_DEVICE_ID_NI_PCI2322I,
2023 .subvendor = PCI_ANY_ID,
2024 .subdevice = PCI_ANY_ID,
2025 .init = pci_ni8420_init,
2026 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002027 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002028 },
2029 {
2030 .vendor = PCI_VENDOR_ID_NI,
2031 .device = PCI_DEVICE_ID_NI_PXI8420_23216,
2032 .subvendor = PCI_ANY_ID,
2033 .subdevice = PCI_ANY_ID,
2034 .init = pci_ni8420_init,
2035 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002036 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002037 },
2038 {
2039 .vendor = PCI_VENDOR_ID_NI,
2040 .device = PCI_DEVICE_ID_NI_PXI8420_2328,
2041 .subvendor = PCI_ANY_ID,
2042 .subdevice = PCI_ANY_ID,
2043 .init = pci_ni8420_init,
2044 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002045 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002046 },
2047 {
2048 .vendor = PCI_VENDOR_ID_NI,
2049 .device = PCI_DEVICE_ID_NI_PXI8420_2324,
2050 .subvendor = PCI_ANY_ID,
2051 .subdevice = PCI_ANY_ID,
2052 .init = pci_ni8420_init,
2053 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002054 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002055 },
2056 {
2057 .vendor = PCI_VENDOR_ID_NI,
2058 .device = PCI_DEVICE_ID_NI_PXI8420_2322,
2059 .subvendor = PCI_ANY_ID,
2060 .subdevice = PCI_ANY_ID,
2061 .init = pci_ni8420_init,
2062 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002063 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002064 },
2065 {
2066 .vendor = PCI_VENDOR_ID_NI,
2067 .device = PCI_DEVICE_ID_NI_PXI8422_2324,
2068 .subvendor = PCI_ANY_ID,
2069 .subdevice = PCI_ANY_ID,
2070 .init = pci_ni8420_init,
2071 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002072 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002073 },
2074 {
2075 .vendor = PCI_VENDOR_ID_NI,
2076 .device = PCI_DEVICE_ID_NI_PXI8422_2322,
2077 .subvendor = PCI_ANY_ID,
2078 .subdevice = PCI_ANY_ID,
2079 .init = pci_ni8420_init,
2080 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002081 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002082 },
2083 {
2084 .vendor = PCI_VENDOR_ID_NI,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002085 .device = PCI_ANY_ID,
2086 .subvendor = PCI_ANY_ID,
2087 .subdevice = PCI_ANY_ID,
2088 .init = pci_ni8430_init,
2089 .setup = pci_ni8430_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002090 .exit = pci_ni8430_exit,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002091 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10302092 /* Quatech */
2093 {
2094 .vendor = PCI_VENDOR_ID_QUATECH,
2095 .device = PCI_ANY_ID,
2096 .subvendor = PCI_ANY_ID,
2097 .subdevice = PCI_ANY_ID,
2098 .init = pci_quatech_init,
2099 .setup = pci_quatech_setup,
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08002100 .exit = pci_quatech_exit,
Alan Cox55c7c0f2012-11-29 09:03:00 +10302101 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002102 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103 * Panacom
2104 */
2105 {
2106 .vendor = PCI_VENDOR_ID_PANACOM,
2107 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
2108 .subvendor = PCI_ANY_ID,
2109 .subdevice = PCI_ANY_ID,
2110 .init = pci_plx9050_init,
2111 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002112 .exit = pci_plx9050_exit,
Alan Cox5756ee92008-02-08 04:18:51 -08002113 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114 {
2115 .vendor = PCI_VENDOR_ID_PANACOM,
2116 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
2117 .subvendor = PCI_ANY_ID,
2118 .subdevice = PCI_ANY_ID,
2119 .init = pci_plx9050_init,
2120 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002121 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 },
2123 /*
Angelo Buttia3a65082016-11-07 16:39:03 +01002124 * Pericom (Only 7954 - It have a offset jump for port 4)
2125 */
2126 {
2127 .vendor = PCI_VENDOR_ID_PERICOM,
2128 .device = PCI_DEVICE_ID_PERICOM_PI7C9X7954,
2129 .subvendor = PCI_ANY_ID,
2130 .subdevice = PCI_ANY_ID,
2131 .setup = pci_pericom_setup,
2132 },
2133 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 * PLX
2135 */
2136 {
2137 .vendor = PCI_VENDOR_ID_PLX,
2138 .device = PCI_DEVICE_ID_PLX_9050,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002139 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
2140 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
2141 .init = pci_plx9050_init,
2142 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002143 .exit = pci_plx9050_exit,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002144 },
2145 {
2146 .vendor = PCI_VENDOR_ID_PLX,
2147 .device = PCI_DEVICE_ID_PLX_9050,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
2149 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
2150 .init = pci_plx9050_init,
2151 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002152 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153 },
2154 {
2155 .vendor = PCI_VENDOR_ID_PLX,
2156 .device = PCI_DEVICE_ID_PLX_ROMULUS,
2157 .subvendor = PCI_VENDOR_ID_PLX,
2158 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
2159 .init = pci_plx9050_init,
2160 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002161 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162 },
Jay Dolan16afcc32019-02-12 21:43:12 -08002163 {
2164 .vendor = PCI_VENDOR_ID_ACCESIO,
2165 .device = PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB,
2166 .subvendor = PCI_ANY_ID,
2167 .subdevice = PCI_ANY_ID,
2168 .setup = pci_pericom_setup,
2169 },
2170 {
2171 .vendor = PCI_VENDOR_ID_ACCESIO,
2172 .device = PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S,
2173 .subvendor = PCI_ANY_ID,
2174 .subdevice = PCI_ANY_ID,
2175 .setup = pci_pericom_setup,
2176 },
2177 {
2178 .vendor = PCI_VENDOR_ID_ACCESIO,
2179 .device = PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB,
2180 .subvendor = PCI_ANY_ID,
2181 .subdevice = PCI_ANY_ID,
2182 .setup = pci_pericom_setup,
2183 },
2184 {
2185 .vendor = PCI_VENDOR_ID_ACCESIO,
2186 .device = PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4,
2187 .subvendor = PCI_ANY_ID,
2188 .subdevice = PCI_ANY_ID,
2189 .setup = pci_pericom_setup,
2190 },
2191 {
2192 .vendor = PCI_VENDOR_ID_ACCESIO,
2193 .device = PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB,
2194 .subvendor = PCI_ANY_ID,
2195 .subdevice = PCI_ANY_ID,
2196 .setup = pci_pericom_setup,
2197 },
2198 {
2199 .vendor = PCI_VENDOR_ID_ACCESIO,
2200 .device = PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM,
2201 .subvendor = PCI_ANY_ID,
2202 .subdevice = PCI_ANY_ID,
2203 .setup = pci_pericom_setup,
2204 },
2205 {
2206 .vendor = PCI_VENDOR_ID_ACCESIO,
2207 .device = PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4,
2208 .subvendor = PCI_ANY_ID,
2209 .subdevice = PCI_ANY_ID,
2210 .setup = pci_pericom_setup,
2211 },
2212 {
2213 .vendor = PCI_VENDOR_ID_ACCESIO,
2214 .device = PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4,
2215 .subvendor = PCI_ANY_ID,
2216 .subdevice = PCI_ANY_ID,
2217 .setup = pci_pericom_setup,
2218 },
2219 {
2220 .vendor = PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S,
2221 .device = PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4,
2222 .subvendor = PCI_ANY_ID,
2223 .subdevice = PCI_ANY_ID,
2224 .setup = pci_pericom_setup,
2225 },
2226 {
2227 .vendor = PCI_VENDOR_ID_ACCESIO,
2228 .device = PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4,
2229 .subvendor = PCI_ANY_ID,
2230 .subdevice = PCI_ANY_ID,
2231 .setup = pci_pericom_setup,
2232 },
2233 {
2234 .vendor = PCI_VENDOR_ID_ACCESIO,
2235 .device = PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4,
2236 .subvendor = PCI_ANY_ID,
2237 .subdevice = PCI_ANY_ID,
2238 .setup = pci_pericom_setup,
2239 },
2240 {
2241 .vendor = PCI_VENDOR_ID_ACCESIO,
2242 .device = PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4,
2243 .subvendor = PCI_ANY_ID,
2244 .subdevice = PCI_ANY_ID,
2245 .setup = pci_pericom_setup,
2246 },
2247 {
2248 .vendor = PCI_VENDOR_ID_ACCESIO,
2249 .device = PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4,
2250 .subvendor = PCI_ANY_ID,
2251 .subdevice = PCI_ANY_ID,
2252 .setup = pci_pericom_setup,
2253 },
2254 {
2255 .vendor = PCI_VENDOR_ID_ACCESIO,
2256 .device = PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM,
2257 .subvendor = PCI_ANY_ID,
2258 .subdevice = PCI_ANY_ID,
2259 .setup = pci_pericom_setup,
2260 },
2261 {
2262 .vendor = PCI_VENDOR_ID_ACCESIO,
2263 .device = PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM,
2264 .subvendor = PCI_ANY_ID,
2265 .subdevice = PCI_ANY_ID,
2266 .setup = pci_pericom_setup,
2267 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002268 /*
2269 * SBS Technologies, Inc., PMC-OCTALPRO 232
2270 */
2271 {
2272 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2273 .device = PCI_DEVICE_ID_OCTPRO,
2274 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2275 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
2276 .init = sbs_init,
2277 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002278 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279 },
2280 /*
2281 * SBS Technologies, Inc., PMC-OCTALPRO 422
2282 */
2283 {
2284 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2285 .device = PCI_DEVICE_ID_OCTPRO,
2286 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2287 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
2288 .init = sbs_init,
2289 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002290 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002291 },
2292 /*
2293 * SBS Technologies, Inc., P-Octal 232
2294 */
2295 {
2296 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2297 .device = PCI_DEVICE_ID_OCTPRO,
2298 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2299 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
2300 .init = sbs_init,
2301 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002302 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303 },
2304 /*
2305 * SBS Technologies, Inc., P-Octal 422
2306 */
2307 {
2308 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2309 .device = PCI_DEVICE_ID_OCTPRO,
2310 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2311 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
2312 .init = sbs_init,
2313 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002314 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316 /*
Russell King61a116e2006-07-03 15:22:35 +01002317 * SIIG cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318 */
2319 {
2320 .vendor = PCI_VENDOR_ID_SIIG,
Russell King67d74b82005-07-27 11:33:03 +01002321 .device = PCI_ANY_ID,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322 .subvendor = PCI_ANY_ID,
2323 .subdevice = PCI_ANY_ID,
Russell King67d74b82005-07-27 11:33:03 +01002324 .init = pci_siig_init,
Andrey Panin3ec9c592006-02-02 20:15:09 +00002325 .setup = pci_siig_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326 },
2327 /*
2328 * Titan cards
2329 */
2330 {
2331 .vendor = PCI_VENDOR_ID_TITAN,
2332 .device = PCI_DEVICE_ID_TITAN_400L,
2333 .subvendor = PCI_ANY_ID,
2334 .subdevice = PCI_ANY_ID,
2335 .setup = titan_400l_800l_setup,
2336 },
2337 {
2338 .vendor = PCI_VENDOR_ID_TITAN,
2339 .device = PCI_DEVICE_ID_TITAN_800L,
2340 .subvendor = PCI_ANY_ID,
2341 .subdevice = PCI_ANY_ID,
2342 .setup = titan_400l_800l_setup,
2343 },
2344 /*
2345 * Timedia cards
2346 */
2347 {
2348 .vendor = PCI_VENDOR_ID_TIMEDIA,
2349 .device = PCI_DEVICE_ID_TIMEDIA_1889,
2350 .subvendor = PCI_VENDOR_ID_TIMEDIA,
2351 .subdevice = PCI_ANY_ID,
Frédéric Brièreb9b24552011-05-29 15:08:04 -04002352 .probe = pci_timedia_probe,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002353 .init = pci_timedia_init,
2354 .setup = pci_timedia_setup,
2355 },
2356 {
2357 .vendor = PCI_VENDOR_ID_TIMEDIA,
2358 .device = PCI_ANY_ID,
2359 .subvendor = PCI_ANY_ID,
2360 .subdevice = PCI_ANY_ID,
2361 .setup = pci_timedia_setup,
2362 },
2363 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11002364 * SUNIX (Timedia) cards
2365 * Do not "probe" for these cards as there is at least one combination
2366 * card that should be handled by parport_pc that doesn't match the
2367 * rule in pci_timedia_probe.
2368 * It is part number is MIO5079A but its subdevice ID is 0x0102.
2369 * There are some boards with part number SER5037AL that report
2370 * subdevice ID 0x0002.
2371 */
2372 {
2373 .vendor = PCI_VENDOR_ID_SUNIX,
2374 .device = PCI_DEVICE_ID_SUNIX_1999,
2375 .subvendor = PCI_VENDOR_ID_SUNIX,
2376 .subdevice = PCI_ANY_ID,
2377 .init = pci_timedia_init,
2378 .setup = pci_timedia_setup,
2379 },
2380 /*
Søren Holm06315342011-09-02 22:55:37 +02002381 * Exar cards
2382 */
2383 {
2384 .vendor = PCI_VENDOR_ID_EXAR,
2385 .device = PCI_DEVICE_ID_EXAR_XR17C152,
2386 .subvendor = PCI_ANY_ID,
2387 .subdevice = PCI_ANY_ID,
2388 .setup = pci_xr17c154_setup,
2389 },
2390 {
2391 .vendor = PCI_VENDOR_ID_EXAR,
2392 .device = PCI_DEVICE_ID_EXAR_XR17C154,
2393 .subvendor = PCI_ANY_ID,
2394 .subdevice = PCI_ANY_ID,
2395 .setup = pci_xr17c154_setup,
2396 },
2397 {
2398 .vendor = PCI_VENDOR_ID_EXAR,
2399 .device = PCI_DEVICE_ID_EXAR_XR17C158,
2400 .subvendor = PCI_ANY_ID,
2401 .subdevice = PCI_ANY_ID,
2402 .setup = pci_xr17c154_setup,
2403 },
Matt Schultedc96efb2012-11-19 09:12:04 -06002404 {
2405 .vendor = PCI_VENDOR_ID_EXAR,
2406 .device = PCI_DEVICE_ID_EXAR_XR17V352,
2407 .subvendor = PCI_ANY_ID,
2408 .subdevice = PCI_ANY_ID,
2409 .setup = pci_xr17v35x_setup,
2410 },
2411 {
2412 .vendor = PCI_VENDOR_ID_EXAR,
2413 .device = PCI_DEVICE_ID_EXAR_XR17V354,
2414 .subvendor = PCI_ANY_ID,
2415 .subdevice = PCI_ANY_ID,
2416 .setup = pci_xr17v35x_setup,
2417 },
2418 {
2419 .vendor = PCI_VENDOR_ID_EXAR,
2420 .device = PCI_DEVICE_ID_EXAR_XR17V358,
2421 .subvendor = PCI_ANY_ID,
2422 .subdevice = PCI_ANY_ID,
2423 .setup = pci_xr17v35x_setup,
2424 },
Soeren Grunewald96a5d182015-04-28 16:29:49 +02002425 {
2426 .vendor = PCI_VENDOR_ID_EXAR,
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02002427 .device = PCI_DEVICE_ID_EXAR_XR17V4358,
2428 .subvendor = PCI_ANY_ID,
2429 .subdevice = PCI_ANY_ID,
2430 .setup = pci_xr17v35x_setup,
2431 },
2432 {
2433 .vendor = PCI_VENDOR_ID_EXAR,
Soeren Grunewald96a5d182015-04-28 16:29:49 +02002434 .device = PCI_DEVICE_ID_EXAR_XR17V8358,
2435 .subvendor = PCI_ANY_ID,
2436 .subdevice = PCI_ANY_ID,
2437 .setup = pci_xr17v35x_setup,
2438 },
Søren Holm06315342011-09-02 22:55:37 +02002439 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440 * Xircom cards
2441 */
2442 {
2443 .vendor = PCI_VENDOR_ID_XIRCOM,
2444 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2445 .subvendor = PCI_ANY_ID,
2446 .subdevice = PCI_ANY_ID,
2447 .init = pci_xircom_init,
2448 .setup = pci_default_setup,
2449 },
2450 /*
Russell King61a116e2006-07-03 15:22:35 +01002451 * Netmos cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 */
2453 {
2454 .vendor = PCI_VENDOR_ID_NETMOS,
2455 .device = PCI_ANY_ID,
2456 .subvendor = PCI_ANY_ID,
2457 .subdevice = PCI_ANY_ID,
2458 .init = pci_netmos_init,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002459 .setup = pci_netmos_9900_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460 },
2461 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002462 * EndRun Technologies
2463 */
2464 {
2465 .vendor = PCI_VENDOR_ID_ENDRUN,
2466 .device = PCI_ANY_ID,
2467 .subvendor = PCI_ANY_ID,
2468 .subdevice = PCI_ANY_ID,
2469 .init = pci_endrun_init,
2470 .setup = pci_default_setup,
2471 },
2472 /*
Scott Kilauaa273ae2011-05-11 15:41:59 -05002473 * For Oxford Semiconductor Tornado based devices
Russell King9f2a0362009-01-02 13:44:20 +00002474 */
2475 {
2476 .vendor = PCI_VENDOR_ID_OXSEMI,
2477 .device = PCI_ANY_ID,
2478 .subvendor = PCI_ANY_ID,
2479 .subdevice = PCI_ANY_ID,
2480 .init = pci_oxsemi_tornado_init,
2481 .setup = pci_default_setup,
2482 },
2483 {
2484 .vendor = PCI_VENDOR_ID_MAINPINE,
2485 .device = PCI_ANY_ID,
2486 .subvendor = PCI_ANY_ID,
2487 .subdevice = PCI_ANY_ID,
2488 .init = pci_oxsemi_tornado_init,
2489 .setup = pci_default_setup,
2490 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05002491 {
2492 .vendor = PCI_VENDOR_ID_DIGI,
2493 .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
2494 .subvendor = PCI_SUBVENDOR_ID_IBM,
2495 .subdevice = PCI_ANY_ID,
2496 .init = pci_oxsemi_tornado_init,
2497 .setup = pci_default_setup,
2498 },
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002499 {
2500 .vendor = PCI_VENDOR_ID_INTEL,
2501 .device = 0x8811,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002502 .subvendor = PCI_ANY_ID,
2503 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002504 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002505 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002506 },
2507 {
2508 .vendor = PCI_VENDOR_ID_INTEL,
2509 .device = 0x8812,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002510 .subvendor = PCI_ANY_ID,
2511 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002512 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002513 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002514 },
2515 {
2516 .vendor = PCI_VENDOR_ID_INTEL,
2517 .device = 0x8813,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002518 .subvendor = PCI_ANY_ID,
2519 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002520 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002521 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002522 },
2523 {
2524 .vendor = PCI_VENDOR_ID_INTEL,
2525 .device = 0x8814,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002526 .subvendor = PCI_ANY_ID,
2527 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002528 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002529 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002530 },
2531 {
2532 .vendor = 0x10DB,
2533 .device = 0x8027,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002534 .subvendor = PCI_ANY_ID,
2535 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002536 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002537 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002538 },
2539 {
2540 .vendor = 0x10DB,
2541 .device = 0x8028,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002542 .subvendor = PCI_ANY_ID,
2543 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002544 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002545 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002546 },
2547 {
2548 .vendor = 0x10DB,
2549 .device = 0x8029,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002550 .subvendor = PCI_ANY_ID,
2551 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002552 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002553 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002554 },
2555 {
2556 .vendor = 0x10DB,
2557 .device = 0x800C,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002558 .subvendor = PCI_ANY_ID,
2559 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002560 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002561 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002562 },
2563 {
2564 .vendor = 0x10DB,
2565 .device = 0x800D,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002566 .subvendor = PCI_ANY_ID,
2567 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002568 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002569 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002570 },
Russell King9f2a0362009-01-02 13:44:20 +00002571 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002572 * Cronyx Omega PCI (PLX-chip based)
2573 */
2574 {
2575 .vendor = PCI_VENDOR_ID_PLX,
2576 .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
2577 .subvendor = PCI_ANY_ID,
2578 .subdevice = PCI_ANY_ID,
2579 .setup = pci_omegapci_setup,
Alan Coxeb26dfe2012-07-12 13:00:31 +01002580 },
Ezequiel Garciafeb58142014-05-24 15:24:51 -03002581 /* WCH CH353 1S1P card (16550 clone) */
2582 {
2583 .vendor = PCI_VENDOR_ID_WCH,
2584 .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
2585 .subvendor = PCI_ANY_ID,
2586 .subdevice = PCI_ANY_ID,
2587 .setup = pci_wch_ch353_setup,
2588 },
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002589 /* WCH CH353 2S1P card (16550 clone) */
2590 {
Alan Cox27788c52012-09-04 16:21:06 +01002591 .vendor = PCI_VENDOR_ID_WCH,
2592 .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
2593 .subvendor = PCI_ANY_ID,
2594 .subdevice = PCI_ANY_ID,
2595 .setup = pci_wch_ch353_setup,
2596 },
2597 /* WCH CH353 4S card (16550 clone) */
2598 {
2599 .vendor = PCI_VENDOR_ID_WCH,
2600 .device = PCI_DEVICE_ID_WCH_CH353_4S,
2601 .subvendor = PCI_ANY_ID,
2602 .subdevice = PCI_ANY_ID,
2603 .setup = pci_wch_ch353_setup,
2604 },
2605 /* WCH CH353 2S1PF card (16550 clone) */
2606 {
2607 .vendor = PCI_VENDOR_ID_WCH,
2608 .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
2609 .subvendor = PCI_ANY_ID,
2610 .subdevice = PCI_ANY_ID,
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002611 .setup = pci_wch_ch353_setup,
2612 },
Wang YanQing8b5c9132013-03-05 23:16:48 +08002613 /* WCH CH352 2S card (16550 clone) */
2614 {
2615 .vendor = PCI_VENDOR_ID_WCH,
2616 .device = PCI_DEVICE_ID_WCH_CH352_2S,
2617 .subvendor = PCI_ANY_ID,
2618 .subdevice = PCI_ANY_ID,
2619 .setup = pci_wch_ch353_setup,
2620 },
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03002621 /* WCH CH355 4S card (16550 clone) */
2622 {
2623 .vendor = PCI_VENDOR_ID_WCH,
2624 .device = PCI_DEVICE_ID_WCH_CH355_4S,
2625 .subvendor = PCI_ANY_ID,
2626 .subdevice = PCI_ANY_ID,
2627 .setup = pci_wch_ch355_setup,
2628 },
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08002629 /* WCH CH382 2S card (16850 clone) */
2630 {
2631 .vendor = PCIE_VENDOR_ID_WCH,
2632 .device = PCIE_DEVICE_ID_WCH_CH382_2S,
2633 .subvendor = PCI_ANY_ID,
2634 .subdevice = PCI_ANY_ID,
2635 .setup = pci_wch_ch38x_setup,
2636 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002637 /* WCH CH382 2S1P card (16850 clone) */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002638 {
2639 .vendor = PCIE_VENDOR_ID_WCH,
2640 .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
2641 .subvendor = PCI_ANY_ID,
2642 .subdevice = PCI_ANY_ID,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002643 .setup = pci_wch_ch38x_setup,
2644 },
2645 /* WCH CH384 4S card (16850 clone) */
2646 {
2647 .vendor = PCIE_VENDOR_ID_WCH,
2648 .device = PCIE_DEVICE_ID_WCH_CH384_4S,
2649 .subvendor = PCI_ANY_ID,
2650 .subdevice = PCI_ANY_ID,
2651 .setup = pci_wch_ch38x_setup,
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002652 },
Alan Coxeb26dfe2012-07-12 13:00:31 +01002653 /*
2654 * ASIX devices with FIFO bug
2655 */
2656 {
2657 .vendor = PCI_VENDOR_ID_ASIX,
2658 .device = PCI_ANY_ID,
2659 .subvendor = PCI_ANY_ID,
2660 .subdevice = PCI_ANY_ID,
2661 .setup = pci_asix_setup,
2662 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002663 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06002664 * Commtech, Inc. Fastcom adapters
2665 *
2666 */
2667 {
2668 .vendor = PCI_VENDOR_ID_COMMTECH,
2669 .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
2670 .subvendor = PCI_ANY_ID,
2671 .subdevice = PCI_ANY_ID,
2672 .setup = pci_fastcom335_setup,
2673 },
2674 {
2675 .vendor = PCI_VENDOR_ID_COMMTECH,
2676 .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
2677 .subvendor = PCI_ANY_ID,
2678 .subdevice = PCI_ANY_ID,
2679 .setup = pci_fastcom335_setup,
2680 },
2681 {
2682 .vendor = PCI_VENDOR_ID_COMMTECH,
2683 .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
2684 .subvendor = PCI_ANY_ID,
2685 .subdevice = PCI_ANY_ID,
2686 .setup = pci_fastcom335_setup,
2687 },
2688 {
2689 .vendor = PCI_VENDOR_ID_COMMTECH,
2690 .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
2691 .subvendor = PCI_ANY_ID,
2692 .subdevice = PCI_ANY_ID,
2693 .setup = pci_fastcom335_setup,
2694 },
2695 {
2696 .vendor = PCI_VENDOR_ID_COMMTECH,
2697 .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
2698 .subvendor = PCI_ANY_ID,
2699 .subdevice = PCI_ANY_ID,
2700 .setup = pci_xr17v35x_setup,
2701 },
2702 {
2703 .vendor = PCI_VENDOR_ID_COMMTECH,
2704 .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
2705 .subvendor = PCI_ANY_ID,
2706 .subdevice = PCI_ANY_ID,
2707 .setup = pci_xr17v35x_setup,
2708 },
2709 {
2710 .vendor = PCI_VENDOR_ID_COMMTECH,
2711 .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
2712 .subvendor = PCI_ANY_ID,
2713 .subdevice = PCI_ANY_ID,
2714 .setup = pci_xr17v35x_setup,
2715 },
2716 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08002717 * Broadcom TruManage (NetXtreme)
2718 */
2719 {
2720 .vendor = PCI_VENDOR_ID_BROADCOM,
2721 .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
2722 .subvendor = PCI_ANY_ID,
2723 .subdevice = PCI_ANY_ID,
2724 .setup = pci_brcm_trumanage_setup,
2725 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002726 {
2727 .vendor = 0x1c29,
2728 .device = 0x1104,
2729 .subvendor = PCI_ANY_ID,
2730 .subdevice = PCI_ANY_ID,
2731 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002732 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002733 },
2734 {
2735 .vendor = 0x1c29,
2736 .device = 0x1108,
2737 .subvendor = PCI_ANY_ID,
2738 .subdevice = PCI_ANY_ID,
2739 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002740 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002741 },
2742 {
2743 .vendor = 0x1c29,
2744 .device = 0x1112,
2745 .subvendor = PCI_ANY_ID,
2746 .subdevice = PCI_ANY_ID,
2747 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002748 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002749 },
Stephen Hurdebebd492013-01-17 14:14:53 -08002750
2751 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002752 * Default "match everything" terminator entry
2753 */
2754 {
2755 .vendor = PCI_ANY_ID,
2756 .device = PCI_ANY_ID,
2757 .subvendor = PCI_ANY_ID,
2758 .subdevice = PCI_ANY_ID,
2759 .setup = pci_default_setup,
2760 }
2761};
2762
2763static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
2764{
2765 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
2766}
2767
2768static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
2769{
2770 struct pci_serial_quirk *quirk;
2771
2772 for (quirk = pci_serial_quirks; ; quirk++)
2773 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
2774 quirk_id_matches(quirk->device, dev->device) &&
2775 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
2776 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
Alan Cox5756ee92008-02-08 04:18:51 -08002777 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002778 return quirk;
2779}
2780
Andrew Mortondd68e882006-01-05 10:55:26 +00002781static inline int get_pci_irq(struct pci_dev *dev,
Russell King975a1a72009-01-02 13:44:27 +00002782 const struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002783{
2784 if (board->flags & FL_NOIRQ)
2785 return 0;
2786 else
2787 return dev->irq;
2788}
2789
2790/*
2791 * This is the configuration table for all of the PCI serial boards
2792 * which we support. It is directly indexed by the pci_board_num_t enum
2793 * value, which is encoded in the pci_device_id PCI probe table's
2794 * driver_data member.
2795 *
2796 * The makeup of these names are:
Gareth Howlett26e92862006-01-04 17:00:42 +00002797 * pbn_bn{_bt}_n_baud{_offsetinhex}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002798 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002799 * bn = PCI BAR number
2800 * bt = Index using PCI BARs
2801 * n = number of serial ports
2802 * baud = baud rate
2803 * offsetinhex = offset for each sequential port (in hex)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002804 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002805 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
Russell Kingf1690f32005-05-06 10:19:09 +01002806 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002807 * Please note: in theory if n = 1, _bt infix should make no difference.
2808 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2809 */
2810enum pci_board_num_t {
2811 pbn_default = 0,
2812
2813 pbn_b0_1_115200,
2814 pbn_b0_2_115200,
2815 pbn_b0_4_115200,
2816 pbn_b0_5_115200,
Alan Coxbf0df632007-10-16 01:24:00 -07002817 pbn_b0_8_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002818
2819 pbn_b0_1_921600,
2820 pbn_b0_2_921600,
2821 pbn_b0_4_921600,
2822
David Ransondb1de152005-07-27 11:43:55 -07002823 pbn_b0_2_1130000,
2824
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002825 pbn_b0_4_1152000,
2826
Matt Schulte14faa8c2012-11-21 10:35:15 -06002827 pbn_b0_2_1152000_200,
2828 pbn_b0_4_1152000_200,
2829 pbn_b0_8_1152000_200,
2830
Ian Abbottc4c590b2017-02-03 20:25:00 +00002831 pbn_b0_4_1250000,
2832
Gareth Howlett26e92862006-01-04 17:00:42 +00002833 pbn_b0_2_1843200,
2834 pbn_b0_4_1843200,
2835
2836 pbn_b0_2_1843200_200,
2837 pbn_b0_4_1843200_200,
2838 pbn_b0_8_1843200_200,
2839
Lee Howard7106b4e2008-10-21 13:48:58 +01002840 pbn_b0_1_4000000,
2841
Linus Torvalds1da177e2005-04-16 15:20:36 -07002842 pbn_b0_bt_1_115200,
2843 pbn_b0_bt_2_115200,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08002844 pbn_b0_bt_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002845 pbn_b0_bt_8_115200,
2846
2847 pbn_b0_bt_1_460800,
2848 pbn_b0_bt_2_460800,
2849 pbn_b0_bt_4_460800,
2850
2851 pbn_b0_bt_1_921600,
2852 pbn_b0_bt_2_921600,
2853 pbn_b0_bt_4_921600,
2854 pbn_b0_bt_8_921600,
2855
2856 pbn_b1_1_115200,
2857 pbn_b1_2_115200,
2858 pbn_b1_4_115200,
2859 pbn_b1_8_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002860 pbn_b1_16_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002861
2862 pbn_b1_1_921600,
2863 pbn_b1_2_921600,
2864 pbn_b1_4_921600,
2865 pbn_b1_8_921600,
2866
Gareth Howlett26e92862006-01-04 17:00:42 +00002867 pbn_b1_2_1250000,
2868
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002869 pbn_b1_bt_1_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002870 pbn_b1_bt_2_115200,
2871 pbn_b1_bt_4_115200,
2872
Linus Torvalds1da177e2005-04-16 15:20:36 -07002873 pbn_b1_bt_2_921600,
2874
2875 pbn_b1_1_1382400,
2876 pbn_b1_2_1382400,
2877 pbn_b1_4_1382400,
2878 pbn_b1_8_1382400,
2879
2880 pbn_b2_1_115200,
Peter Horton737c1752006-08-26 09:07:36 +01002881 pbn_b2_2_115200,
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08002882 pbn_b2_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002883 pbn_b2_8_115200,
2884
2885 pbn_b2_1_460800,
2886 pbn_b2_4_460800,
2887 pbn_b2_8_460800,
2888 pbn_b2_16_460800,
2889
2890 pbn_b2_1_921600,
2891 pbn_b2_4_921600,
2892 pbn_b2_8_921600,
2893
Lytochkin Borise8470032010-07-26 10:02:26 +04002894 pbn_b2_8_1152000,
2895
Linus Torvalds1da177e2005-04-16 15:20:36 -07002896 pbn_b2_bt_1_115200,
2897 pbn_b2_bt_2_115200,
2898 pbn_b2_bt_4_115200,
2899
2900 pbn_b2_bt_2_921600,
2901 pbn_b2_bt_4_921600,
2902
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00002903 pbn_b3_2_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904 pbn_b3_4_115200,
2905 pbn_b3_8_115200,
2906
Yegor Yefremov66169ad2010-06-04 09:58:18 +02002907 pbn_b4_bt_2_921600,
2908 pbn_b4_bt_4_921600,
2909 pbn_b4_bt_8_921600,
2910
Linus Torvalds1da177e2005-04-16 15:20:36 -07002911 /*
2912 * Board-specific versions.
2913 */
2914 pbn_panacom,
2915 pbn_panacom2,
2916 pbn_panacom4,
2917 pbn_plx_romulus,
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002918 pbn_endrun_2_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919 pbn_oxsemi,
Lee Howard7106b4e2008-10-21 13:48:58 +01002920 pbn_oxsemi_1_4000000,
2921 pbn_oxsemi_2_4000000,
2922 pbn_oxsemi_4_4000000,
2923 pbn_oxsemi_8_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924 pbn_intel_i960,
2925 pbn_sgi_ioc3,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002926 pbn_computone_4,
2927 pbn_computone_6,
2928 pbn_computone_8,
2929 pbn_sbsxrsio,
2930 pbn_exar_XR17C152,
2931 pbn_exar_XR17C154,
2932 pbn_exar_XR17C158,
Matt Schultedc96efb2012-11-19 09:12:04 -06002933 pbn_exar_XR17V352,
2934 pbn_exar_XR17V354,
2935 pbn_exar_XR17V358,
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02002936 pbn_exar_XR17V4358,
Soeren Grunewald96a5d182015-04-28 16:29:49 +02002937 pbn_exar_XR17V8358,
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07002938 pbn_exar_ibm_saturn,
Olof Johanssonaa798502007-08-22 14:01:55 -07002939 pbn_pasemi_1682M,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002940 pbn_ni8430_2,
2941 pbn_ni8430_4,
2942 pbn_ni8430_8,
2943 pbn_ni8430_16,
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07002944 pbn_ADDIDATA_PCIe_1_3906250,
2945 pbn_ADDIDATA_PCIe_2_3906250,
2946 pbn_ADDIDATA_PCIe_4_3906250,
2947 pbn_ADDIDATA_PCIe_8_3906250,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08002948 pbn_ce4100_1_115200,
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002949 pbn_omegapci,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002950 pbn_NETMOS9900_2s_115200,
Stephen Hurdebebd492013-01-17 14:14:53 -08002951 pbn_brcm_trumanage,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002952 pbn_fintek_4,
2953 pbn_fintek_8,
2954 pbn_fintek_12,
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08002955 pbn_wch382_2,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002956 pbn_wch384_4,
Adam Lee89c043a2015-08-03 13:28:13 +08002957 pbn_pericom_PI7C9X7951,
2958 pbn_pericom_PI7C9X7952,
2959 pbn_pericom_PI7C9X7954,
2960 pbn_pericom_PI7C9X7958,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002961};
2962
2963/*
2964 * uart_offset - the space between channels
2965 * reg_shift - describes how the UART registers are mapped
2966 * to PCI memory by the card.
2967 * For example IER register on SBS, Inc. PMC-OctPro is located at
2968 * offset 0x10 from the UART base, while UART_IER is defined as 1
2969 * in include/linux/serial_reg.h,
2970 * see first lines of serial_in() and serial_out() in 8250.c
2971*/
2972
Bill Pembertonde88b342012-11-19 13:24:32 -05002973static struct pciserial_board pci_boards[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002974 [pbn_default] = {
2975 .flags = FL_BASE0,
2976 .num_ports = 1,
2977 .base_baud = 115200,
2978 .uart_offset = 8,
2979 },
2980 [pbn_b0_1_115200] = {
2981 .flags = FL_BASE0,
2982 .num_ports = 1,
2983 .base_baud = 115200,
2984 .uart_offset = 8,
2985 },
2986 [pbn_b0_2_115200] = {
2987 .flags = FL_BASE0,
2988 .num_ports = 2,
2989 .base_baud = 115200,
2990 .uart_offset = 8,
2991 },
2992 [pbn_b0_4_115200] = {
2993 .flags = FL_BASE0,
2994 .num_ports = 4,
2995 .base_baud = 115200,
2996 .uart_offset = 8,
2997 },
2998 [pbn_b0_5_115200] = {
2999 .flags = FL_BASE0,
3000 .num_ports = 5,
3001 .base_baud = 115200,
3002 .uart_offset = 8,
3003 },
Alan Coxbf0df632007-10-16 01:24:00 -07003004 [pbn_b0_8_115200] = {
3005 .flags = FL_BASE0,
3006 .num_ports = 8,
3007 .base_baud = 115200,
3008 .uart_offset = 8,
3009 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003010 [pbn_b0_1_921600] = {
3011 .flags = FL_BASE0,
3012 .num_ports = 1,
3013 .base_baud = 921600,
3014 .uart_offset = 8,
3015 },
3016 [pbn_b0_2_921600] = {
3017 .flags = FL_BASE0,
3018 .num_ports = 2,
3019 .base_baud = 921600,
3020 .uart_offset = 8,
3021 },
3022 [pbn_b0_4_921600] = {
3023 .flags = FL_BASE0,
3024 .num_ports = 4,
3025 .base_baud = 921600,
3026 .uart_offset = 8,
3027 },
David Ransondb1de152005-07-27 11:43:55 -07003028
3029 [pbn_b0_2_1130000] = {
3030 .flags = FL_BASE0,
3031 .num_ports = 2,
3032 .base_baud = 1130000,
3033 .uart_offset = 8,
3034 },
3035
Andrey Paninfbc0dc02005-07-18 11:38:09 +01003036 [pbn_b0_4_1152000] = {
3037 .flags = FL_BASE0,
3038 .num_ports = 4,
3039 .base_baud = 1152000,
3040 .uart_offset = 8,
3041 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003042
Matt Schulte14faa8c2012-11-21 10:35:15 -06003043 [pbn_b0_2_1152000_200] = {
3044 .flags = FL_BASE0,
3045 .num_ports = 2,
3046 .base_baud = 1152000,
3047 .uart_offset = 0x200,
3048 },
3049
3050 [pbn_b0_4_1152000_200] = {
3051 .flags = FL_BASE0,
3052 .num_ports = 4,
3053 .base_baud = 1152000,
3054 .uart_offset = 0x200,
3055 },
3056
3057 [pbn_b0_8_1152000_200] = {
3058 .flags = FL_BASE0,
Matt Schulte4f7d67d2012-12-06 22:19:58 -06003059 .num_ports = 8,
Matt Schulte14faa8c2012-11-21 10:35:15 -06003060 .base_baud = 1152000,
3061 .uart_offset = 0x200,
3062 },
3063
Ian Abbottc4c590b2017-02-03 20:25:00 +00003064 [pbn_b0_4_1250000] = {
3065 .flags = FL_BASE0,
3066 .num_ports = 4,
3067 .base_baud = 1250000,
3068 .uart_offset = 8,
3069 },
3070
Gareth Howlett26e92862006-01-04 17:00:42 +00003071 [pbn_b0_2_1843200] = {
3072 .flags = FL_BASE0,
3073 .num_ports = 2,
3074 .base_baud = 1843200,
3075 .uart_offset = 8,
3076 },
3077 [pbn_b0_4_1843200] = {
3078 .flags = FL_BASE0,
3079 .num_ports = 4,
3080 .base_baud = 1843200,
3081 .uart_offset = 8,
3082 },
3083
3084 [pbn_b0_2_1843200_200] = {
3085 .flags = FL_BASE0,
3086 .num_ports = 2,
3087 .base_baud = 1843200,
3088 .uart_offset = 0x200,
3089 },
3090 [pbn_b0_4_1843200_200] = {
3091 .flags = FL_BASE0,
3092 .num_ports = 4,
3093 .base_baud = 1843200,
3094 .uart_offset = 0x200,
3095 },
3096 [pbn_b0_8_1843200_200] = {
3097 .flags = FL_BASE0,
3098 .num_ports = 8,
3099 .base_baud = 1843200,
3100 .uart_offset = 0x200,
3101 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003102 [pbn_b0_1_4000000] = {
3103 .flags = FL_BASE0,
3104 .num_ports = 1,
3105 .base_baud = 4000000,
3106 .uart_offset = 8,
3107 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003108
Linus Torvalds1da177e2005-04-16 15:20:36 -07003109 [pbn_b0_bt_1_115200] = {
3110 .flags = FL_BASE0|FL_BASE_BARS,
3111 .num_ports = 1,
3112 .base_baud = 115200,
3113 .uart_offset = 8,
3114 },
3115 [pbn_b0_bt_2_115200] = {
3116 .flags = FL_BASE0|FL_BASE_BARS,
3117 .num_ports = 2,
3118 .base_baud = 115200,
3119 .uart_offset = 8,
3120 },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08003121 [pbn_b0_bt_4_115200] = {
3122 .flags = FL_BASE0|FL_BASE_BARS,
3123 .num_ports = 4,
3124 .base_baud = 115200,
3125 .uart_offset = 8,
3126 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003127 [pbn_b0_bt_8_115200] = {
3128 .flags = FL_BASE0|FL_BASE_BARS,
3129 .num_ports = 8,
3130 .base_baud = 115200,
3131 .uart_offset = 8,
3132 },
3133
3134 [pbn_b0_bt_1_460800] = {
3135 .flags = FL_BASE0|FL_BASE_BARS,
3136 .num_ports = 1,
3137 .base_baud = 460800,
3138 .uart_offset = 8,
3139 },
3140 [pbn_b0_bt_2_460800] = {
3141 .flags = FL_BASE0|FL_BASE_BARS,
3142 .num_ports = 2,
3143 .base_baud = 460800,
3144 .uart_offset = 8,
3145 },
3146 [pbn_b0_bt_4_460800] = {
3147 .flags = FL_BASE0|FL_BASE_BARS,
3148 .num_ports = 4,
3149 .base_baud = 460800,
3150 .uart_offset = 8,
3151 },
3152
3153 [pbn_b0_bt_1_921600] = {
3154 .flags = FL_BASE0|FL_BASE_BARS,
3155 .num_ports = 1,
3156 .base_baud = 921600,
3157 .uart_offset = 8,
3158 },
3159 [pbn_b0_bt_2_921600] = {
3160 .flags = FL_BASE0|FL_BASE_BARS,
3161 .num_ports = 2,
3162 .base_baud = 921600,
3163 .uart_offset = 8,
3164 },
3165 [pbn_b0_bt_4_921600] = {
3166 .flags = FL_BASE0|FL_BASE_BARS,
3167 .num_ports = 4,
3168 .base_baud = 921600,
3169 .uart_offset = 8,
3170 },
3171 [pbn_b0_bt_8_921600] = {
3172 .flags = FL_BASE0|FL_BASE_BARS,
3173 .num_ports = 8,
3174 .base_baud = 921600,
3175 .uart_offset = 8,
3176 },
3177
3178 [pbn_b1_1_115200] = {
3179 .flags = FL_BASE1,
3180 .num_ports = 1,
3181 .base_baud = 115200,
3182 .uart_offset = 8,
3183 },
3184 [pbn_b1_2_115200] = {
3185 .flags = FL_BASE1,
3186 .num_ports = 2,
3187 .base_baud = 115200,
3188 .uart_offset = 8,
3189 },
3190 [pbn_b1_4_115200] = {
3191 .flags = FL_BASE1,
3192 .num_ports = 4,
3193 .base_baud = 115200,
3194 .uart_offset = 8,
3195 },
3196 [pbn_b1_8_115200] = {
3197 .flags = FL_BASE1,
3198 .num_ports = 8,
3199 .base_baud = 115200,
3200 .uart_offset = 8,
3201 },
Will Page04bf7e72009-04-06 17:32:15 +01003202 [pbn_b1_16_115200] = {
3203 .flags = FL_BASE1,
3204 .num_ports = 16,
3205 .base_baud = 115200,
3206 .uart_offset = 8,
3207 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003208
3209 [pbn_b1_1_921600] = {
3210 .flags = FL_BASE1,
3211 .num_ports = 1,
3212 .base_baud = 921600,
3213 .uart_offset = 8,
3214 },
3215 [pbn_b1_2_921600] = {
3216 .flags = FL_BASE1,
3217 .num_ports = 2,
3218 .base_baud = 921600,
3219 .uart_offset = 8,
3220 },
3221 [pbn_b1_4_921600] = {
3222 .flags = FL_BASE1,
3223 .num_ports = 4,
3224 .base_baud = 921600,
3225 .uart_offset = 8,
3226 },
3227 [pbn_b1_8_921600] = {
3228 .flags = FL_BASE1,
3229 .num_ports = 8,
3230 .base_baud = 921600,
3231 .uart_offset = 8,
3232 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003233 [pbn_b1_2_1250000] = {
3234 .flags = FL_BASE1,
3235 .num_ports = 2,
3236 .base_baud = 1250000,
3237 .uart_offset = 8,
3238 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003240 [pbn_b1_bt_1_115200] = {
3241 .flags = FL_BASE1|FL_BASE_BARS,
3242 .num_ports = 1,
3243 .base_baud = 115200,
3244 .uart_offset = 8,
3245 },
Will Page04bf7e72009-04-06 17:32:15 +01003246 [pbn_b1_bt_2_115200] = {
3247 .flags = FL_BASE1|FL_BASE_BARS,
3248 .num_ports = 2,
3249 .base_baud = 115200,
3250 .uart_offset = 8,
3251 },
3252 [pbn_b1_bt_4_115200] = {
3253 .flags = FL_BASE1|FL_BASE_BARS,
3254 .num_ports = 4,
3255 .base_baud = 115200,
3256 .uart_offset = 8,
3257 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003258
Linus Torvalds1da177e2005-04-16 15:20:36 -07003259 [pbn_b1_bt_2_921600] = {
3260 .flags = FL_BASE1|FL_BASE_BARS,
3261 .num_ports = 2,
3262 .base_baud = 921600,
3263 .uart_offset = 8,
3264 },
3265
3266 [pbn_b1_1_1382400] = {
3267 .flags = FL_BASE1,
3268 .num_ports = 1,
3269 .base_baud = 1382400,
3270 .uart_offset = 8,
3271 },
3272 [pbn_b1_2_1382400] = {
3273 .flags = FL_BASE1,
3274 .num_ports = 2,
3275 .base_baud = 1382400,
3276 .uart_offset = 8,
3277 },
3278 [pbn_b1_4_1382400] = {
3279 .flags = FL_BASE1,
3280 .num_ports = 4,
3281 .base_baud = 1382400,
3282 .uart_offset = 8,
3283 },
3284 [pbn_b1_8_1382400] = {
3285 .flags = FL_BASE1,
3286 .num_ports = 8,
3287 .base_baud = 1382400,
3288 .uart_offset = 8,
3289 },
3290
3291 [pbn_b2_1_115200] = {
3292 .flags = FL_BASE2,
3293 .num_ports = 1,
3294 .base_baud = 115200,
3295 .uart_offset = 8,
3296 },
Peter Horton737c1752006-08-26 09:07:36 +01003297 [pbn_b2_2_115200] = {
3298 .flags = FL_BASE2,
3299 .num_ports = 2,
3300 .base_baud = 115200,
3301 .uart_offset = 8,
3302 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08003303 [pbn_b2_4_115200] = {
3304 .flags = FL_BASE2,
3305 .num_ports = 4,
3306 .base_baud = 115200,
3307 .uart_offset = 8,
3308 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003309 [pbn_b2_8_115200] = {
3310 .flags = FL_BASE2,
3311 .num_ports = 8,
3312 .base_baud = 115200,
3313 .uart_offset = 8,
3314 },
3315
3316 [pbn_b2_1_460800] = {
3317 .flags = FL_BASE2,
3318 .num_ports = 1,
3319 .base_baud = 460800,
3320 .uart_offset = 8,
3321 },
3322 [pbn_b2_4_460800] = {
3323 .flags = FL_BASE2,
3324 .num_ports = 4,
3325 .base_baud = 460800,
3326 .uart_offset = 8,
3327 },
3328 [pbn_b2_8_460800] = {
3329 .flags = FL_BASE2,
3330 .num_ports = 8,
3331 .base_baud = 460800,
3332 .uart_offset = 8,
3333 },
3334 [pbn_b2_16_460800] = {
3335 .flags = FL_BASE2,
3336 .num_ports = 16,
3337 .base_baud = 460800,
3338 .uart_offset = 8,
3339 },
3340
3341 [pbn_b2_1_921600] = {
3342 .flags = FL_BASE2,
3343 .num_ports = 1,
3344 .base_baud = 921600,
3345 .uart_offset = 8,
3346 },
3347 [pbn_b2_4_921600] = {
3348 .flags = FL_BASE2,
3349 .num_ports = 4,
3350 .base_baud = 921600,
3351 .uart_offset = 8,
3352 },
3353 [pbn_b2_8_921600] = {
3354 .flags = FL_BASE2,
3355 .num_ports = 8,
3356 .base_baud = 921600,
3357 .uart_offset = 8,
3358 },
3359
Lytochkin Borise8470032010-07-26 10:02:26 +04003360 [pbn_b2_8_1152000] = {
3361 .flags = FL_BASE2,
3362 .num_ports = 8,
3363 .base_baud = 1152000,
3364 .uart_offset = 8,
3365 },
3366
Linus Torvalds1da177e2005-04-16 15:20:36 -07003367 [pbn_b2_bt_1_115200] = {
3368 .flags = FL_BASE2|FL_BASE_BARS,
3369 .num_ports = 1,
3370 .base_baud = 115200,
3371 .uart_offset = 8,
3372 },
3373 [pbn_b2_bt_2_115200] = {
3374 .flags = FL_BASE2|FL_BASE_BARS,
3375 .num_ports = 2,
3376 .base_baud = 115200,
3377 .uart_offset = 8,
3378 },
3379 [pbn_b2_bt_4_115200] = {
3380 .flags = FL_BASE2|FL_BASE_BARS,
3381 .num_ports = 4,
3382 .base_baud = 115200,
3383 .uart_offset = 8,
3384 },
3385
3386 [pbn_b2_bt_2_921600] = {
3387 .flags = FL_BASE2|FL_BASE_BARS,
3388 .num_ports = 2,
3389 .base_baud = 921600,
3390 .uart_offset = 8,
3391 },
3392 [pbn_b2_bt_4_921600] = {
3393 .flags = FL_BASE2|FL_BASE_BARS,
3394 .num_ports = 4,
3395 .base_baud = 921600,
3396 .uart_offset = 8,
3397 },
3398
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00003399 [pbn_b3_2_115200] = {
3400 .flags = FL_BASE3,
3401 .num_ports = 2,
3402 .base_baud = 115200,
3403 .uart_offset = 8,
3404 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003405 [pbn_b3_4_115200] = {
3406 .flags = FL_BASE3,
3407 .num_ports = 4,
3408 .base_baud = 115200,
3409 .uart_offset = 8,
3410 },
3411 [pbn_b3_8_115200] = {
3412 .flags = FL_BASE3,
3413 .num_ports = 8,
3414 .base_baud = 115200,
3415 .uart_offset = 8,
3416 },
3417
Yegor Yefremov66169ad2010-06-04 09:58:18 +02003418 [pbn_b4_bt_2_921600] = {
3419 .flags = FL_BASE4,
3420 .num_ports = 2,
3421 .base_baud = 921600,
3422 .uart_offset = 8,
3423 },
3424 [pbn_b4_bt_4_921600] = {
3425 .flags = FL_BASE4,
3426 .num_ports = 4,
3427 .base_baud = 921600,
3428 .uart_offset = 8,
3429 },
3430 [pbn_b4_bt_8_921600] = {
3431 .flags = FL_BASE4,
3432 .num_ports = 8,
3433 .base_baud = 921600,
3434 .uart_offset = 8,
3435 },
3436
Linus Torvalds1da177e2005-04-16 15:20:36 -07003437 /*
3438 * Entries following this are board-specific.
3439 */
3440
3441 /*
3442 * Panacom - IOMEM
3443 */
3444 [pbn_panacom] = {
3445 .flags = FL_BASE2,
3446 .num_ports = 2,
3447 .base_baud = 921600,
3448 .uart_offset = 0x400,
3449 .reg_shift = 7,
3450 },
3451 [pbn_panacom2] = {
3452 .flags = FL_BASE2|FL_BASE_BARS,
3453 .num_ports = 2,
3454 .base_baud = 921600,
3455 .uart_offset = 0x400,
3456 .reg_shift = 7,
3457 },
3458 [pbn_panacom4] = {
3459 .flags = FL_BASE2|FL_BASE_BARS,
3460 .num_ports = 4,
3461 .base_baud = 921600,
3462 .uart_offset = 0x400,
3463 .reg_shift = 7,
3464 },
3465
3466 /* I think this entry is broken - the first_offset looks wrong --rmk */
3467 [pbn_plx_romulus] = {
3468 .flags = FL_BASE2,
3469 .num_ports = 4,
3470 .base_baud = 921600,
3471 .uart_offset = 8 << 2,
3472 .reg_shift = 2,
3473 .first_offset = 0x03,
3474 },
3475
3476 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07003477 * EndRun Technologies
3478 * Uses the size of PCI Base region 0 to
3479 * signal now many ports are available
3480 * 2 port 952 Uart support
3481 */
3482 [pbn_endrun_2_4000000] = {
3483 .flags = FL_BASE0,
3484 .num_ports = 2,
3485 .base_baud = 4000000,
3486 .uart_offset = 0x200,
3487 .first_offset = 0x1000,
3488 },
3489
3490 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003491 * This board uses the size of PCI Base region 0 to
3492 * signal now many ports are available
3493 */
3494 [pbn_oxsemi] = {
3495 .flags = FL_BASE0|FL_REGION_SZ_CAP,
3496 .num_ports = 32,
3497 .base_baud = 115200,
3498 .uart_offset = 8,
3499 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003500 [pbn_oxsemi_1_4000000] = {
3501 .flags = FL_BASE0,
3502 .num_ports = 1,
3503 .base_baud = 4000000,
3504 .uart_offset = 0x200,
3505 .first_offset = 0x1000,
3506 },
3507 [pbn_oxsemi_2_4000000] = {
3508 .flags = FL_BASE0,
3509 .num_ports = 2,
3510 .base_baud = 4000000,
3511 .uart_offset = 0x200,
3512 .first_offset = 0x1000,
3513 },
3514 [pbn_oxsemi_4_4000000] = {
3515 .flags = FL_BASE0,
3516 .num_ports = 4,
3517 .base_baud = 4000000,
3518 .uart_offset = 0x200,
3519 .first_offset = 0x1000,
3520 },
3521 [pbn_oxsemi_8_4000000] = {
3522 .flags = FL_BASE0,
3523 .num_ports = 8,
3524 .base_baud = 4000000,
3525 .uart_offset = 0x200,
3526 .first_offset = 0x1000,
3527 },
3528
Linus Torvalds1da177e2005-04-16 15:20:36 -07003529
3530 /*
3531 * EKF addition for i960 Boards form EKF with serial port.
3532 * Max 256 ports.
3533 */
3534 [pbn_intel_i960] = {
3535 .flags = FL_BASE0,
3536 .num_ports = 32,
3537 .base_baud = 921600,
3538 .uart_offset = 8 << 2,
3539 .reg_shift = 2,
3540 .first_offset = 0x10000,
3541 },
3542 [pbn_sgi_ioc3] = {
3543 .flags = FL_BASE0|FL_NOIRQ,
3544 .num_ports = 1,
3545 .base_baud = 458333,
3546 .uart_offset = 8,
3547 .reg_shift = 0,
3548 .first_offset = 0x20178,
3549 },
3550
3551 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003552 * Computone - uses IOMEM.
3553 */
3554 [pbn_computone_4] = {
3555 .flags = FL_BASE0,
3556 .num_ports = 4,
3557 .base_baud = 921600,
3558 .uart_offset = 0x40,
3559 .reg_shift = 2,
3560 .first_offset = 0x200,
3561 },
3562 [pbn_computone_6] = {
3563 .flags = FL_BASE0,
3564 .num_ports = 6,
3565 .base_baud = 921600,
3566 .uart_offset = 0x40,
3567 .reg_shift = 2,
3568 .first_offset = 0x200,
3569 },
3570 [pbn_computone_8] = {
3571 .flags = FL_BASE0,
3572 .num_ports = 8,
3573 .base_baud = 921600,
3574 .uart_offset = 0x40,
3575 .reg_shift = 2,
3576 .first_offset = 0x200,
3577 },
3578 [pbn_sbsxrsio] = {
3579 .flags = FL_BASE0,
3580 .num_ports = 8,
3581 .base_baud = 460800,
3582 .uart_offset = 256,
3583 .reg_shift = 4,
3584 },
3585 /*
3586 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
3587 * Only basic 16550A support.
3588 * XR17C15[24] are not tested, but they should work.
3589 */
3590 [pbn_exar_XR17C152] = {
3591 .flags = FL_BASE0,
3592 .num_ports = 2,
3593 .base_baud = 921600,
3594 .uart_offset = 0x200,
3595 },
3596 [pbn_exar_XR17C154] = {
3597 .flags = FL_BASE0,
3598 .num_ports = 4,
3599 .base_baud = 921600,
3600 .uart_offset = 0x200,
3601 },
3602 [pbn_exar_XR17C158] = {
3603 .flags = FL_BASE0,
3604 .num_ports = 8,
3605 .base_baud = 921600,
3606 .uart_offset = 0x200,
3607 },
Matt Schultedc96efb2012-11-19 09:12:04 -06003608 [pbn_exar_XR17V352] = {
3609 .flags = FL_BASE0,
3610 .num_ports = 2,
3611 .base_baud = 7812500,
3612 .uart_offset = 0x400,
3613 .reg_shift = 0,
3614 .first_offset = 0,
3615 },
3616 [pbn_exar_XR17V354] = {
3617 .flags = FL_BASE0,
3618 .num_ports = 4,
3619 .base_baud = 7812500,
3620 .uart_offset = 0x400,
3621 .reg_shift = 0,
3622 .first_offset = 0,
3623 },
3624 [pbn_exar_XR17V358] = {
3625 .flags = FL_BASE0,
3626 .num_ports = 8,
3627 .base_baud = 7812500,
3628 .uart_offset = 0x400,
3629 .reg_shift = 0,
3630 .first_offset = 0,
3631 },
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02003632 [pbn_exar_XR17V4358] = {
3633 .flags = FL_BASE0,
3634 .num_ports = 12,
3635 .base_baud = 7812500,
3636 .uart_offset = 0x400,
3637 .reg_shift = 0,
3638 .first_offset = 0,
3639 },
Soeren Grunewald96a5d182015-04-28 16:29:49 +02003640 [pbn_exar_XR17V8358] = {
3641 .flags = FL_BASE0,
3642 .num_ports = 16,
3643 .base_baud = 7812500,
3644 .uart_offset = 0x400,
3645 .reg_shift = 0,
3646 .first_offset = 0,
3647 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07003648 [pbn_exar_ibm_saturn] = {
3649 .flags = FL_BASE0,
3650 .num_ports = 1,
3651 .base_baud = 921600,
3652 .uart_offset = 0x200,
3653 },
3654
Olof Johanssonaa798502007-08-22 14:01:55 -07003655 /*
3656 * PA Semi PWRficient PA6T-1682M on-chip UART
3657 */
3658 [pbn_pasemi_1682M] = {
3659 .flags = FL_BASE0,
3660 .num_ports = 1,
3661 .base_baud = 8333333,
3662 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01003663 /*
3664 * National Instruments 843x
3665 */
3666 [pbn_ni8430_16] = {
3667 .flags = FL_BASE0,
3668 .num_ports = 16,
3669 .base_baud = 3686400,
3670 .uart_offset = 0x10,
3671 .first_offset = 0x800,
3672 },
3673 [pbn_ni8430_8] = {
3674 .flags = FL_BASE0,
3675 .num_ports = 8,
3676 .base_baud = 3686400,
3677 .uart_offset = 0x10,
3678 .first_offset = 0x800,
3679 },
3680 [pbn_ni8430_4] = {
3681 .flags = FL_BASE0,
3682 .num_ports = 4,
3683 .base_baud = 3686400,
3684 .uart_offset = 0x10,
3685 .first_offset = 0x800,
3686 },
3687 [pbn_ni8430_2] = {
3688 .flags = FL_BASE0,
3689 .num_ports = 2,
3690 .base_baud = 3686400,
3691 .uart_offset = 0x10,
3692 .first_offset = 0x800,
3693 },
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07003694 /*
3695 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3696 */
3697 [pbn_ADDIDATA_PCIe_1_3906250] = {
3698 .flags = FL_BASE0,
3699 .num_ports = 1,
3700 .base_baud = 3906250,
3701 .uart_offset = 0x200,
3702 .first_offset = 0x1000,
3703 },
3704 [pbn_ADDIDATA_PCIe_2_3906250] = {
3705 .flags = FL_BASE0,
3706 .num_ports = 2,
3707 .base_baud = 3906250,
3708 .uart_offset = 0x200,
3709 .first_offset = 0x1000,
3710 },
3711 [pbn_ADDIDATA_PCIe_4_3906250] = {
3712 .flags = FL_BASE0,
3713 .num_ports = 4,
3714 .base_baud = 3906250,
3715 .uart_offset = 0x200,
3716 .first_offset = 0x1000,
3717 },
3718 [pbn_ADDIDATA_PCIe_8_3906250] = {
3719 .flags = FL_BASE0,
3720 .num_ports = 8,
3721 .base_baud = 3906250,
3722 .uart_offset = 0x200,
3723 .first_offset = 0x1000,
3724 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003725 [pbn_ce4100_1_115200] = {
Maxime Bizon08ec2122012-10-19 10:45:07 +02003726 .flags = FL_BASE_BARS,
3727 .num_ports = 2,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003728 .base_baud = 921600,
3729 .reg_shift = 2,
3730 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04003731 [pbn_omegapci] = {
3732 .flags = FL_BASE0,
3733 .num_ports = 8,
3734 .base_baud = 115200,
3735 .uart_offset = 0x200,
3736 },
Nicos Gollan7808edc2011-05-05 21:00:37 +02003737 [pbn_NETMOS9900_2s_115200] = {
3738 .flags = FL_BASE0,
3739 .num_ports = 2,
3740 .base_baud = 115200,
3741 },
Stephen Hurdebebd492013-01-17 14:14:53 -08003742 [pbn_brcm_trumanage] = {
3743 .flags = FL_BASE0,
3744 .num_ports = 1,
3745 .reg_shift = 2,
3746 .base_baud = 115200,
3747 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07003748 [pbn_fintek_4] = {
3749 .num_ports = 4,
3750 .uart_offset = 8,
3751 .base_baud = 115200,
3752 .first_offset = 0x40,
3753 },
3754 [pbn_fintek_8] = {
3755 .num_ports = 8,
3756 .uart_offset = 8,
3757 .base_baud = 115200,
3758 .first_offset = 0x40,
3759 },
3760 [pbn_fintek_12] = {
3761 .num_ports = 12,
3762 .uart_offset = 8,
3763 .base_baud = 115200,
3764 .first_offset = 0x40,
3765 },
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08003766 [pbn_wch382_2] = {
3767 .flags = FL_BASE0,
3768 .num_ports = 2,
3769 .base_baud = 115200,
3770 .uart_offset = 8,
3771 .first_offset = 0xC0,
3772 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003773 [pbn_wch384_4] = {
3774 .flags = FL_BASE0,
3775 .num_ports = 4,
3776 .base_baud = 115200,
3777 .uart_offset = 8,
3778 .first_offset = 0xC0,
3779 },
Adam Lee89c043a2015-08-03 13:28:13 +08003780 /*
3781 * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
3782 */
3783 [pbn_pericom_PI7C9X7951] = {
3784 .flags = FL_BASE0,
3785 .num_ports = 1,
3786 .base_baud = 921600,
3787 .uart_offset = 0x8,
3788 },
3789 [pbn_pericom_PI7C9X7952] = {
3790 .flags = FL_BASE0,
3791 .num_ports = 2,
3792 .base_baud = 921600,
3793 .uart_offset = 0x8,
3794 },
3795 [pbn_pericom_PI7C9X7954] = {
3796 .flags = FL_BASE0,
3797 .num_ports = 4,
3798 .base_baud = 921600,
3799 .uart_offset = 0x8,
3800 },
3801 [pbn_pericom_PI7C9X7958] = {
3802 .flags = FL_BASE0,
3803 .num_ports = 8,
3804 .base_baud = 921600,
3805 .uart_offset = 0x8,
3806 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003807};
3808
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003809static const struct pci_device_id blacklist[] = {
3810 /* softmodems */
Alan Cox5756ee92008-02-08 04:18:51 -08003811 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
Maciej Szmigieroebf7c062010-10-26 21:48:21 +02003812 { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
3813 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003814
3815 /* multi-io cards handled by parport_serial */
3816 { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
Ezequiel Garciafeb58142014-05-24 15:24:51 -03003817 { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03003818 { PCI_DEVICE(0x4348, 0x7173), }, /* WCH CH355 4S */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03003819 { PCI_DEVICE(0x1c00, 0x3250), }, /* WCH CH382 2S1P */
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003820 { PCI_DEVICE(0x1c00, 0x3470), }, /* WCH CH384 4S */
Heikki Krogerusd9eda9b2015-10-13 13:29:02 +03003821
Mathieu OTHACEHEc216c4a2016-02-24 20:10:22 +01003822 /* Moxa Smartio MUE boards handled by 8250_moxa */
3823 { PCI_VDEVICE(MOXA, 0x1024), },
3824 { PCI_VDEVICE(MOXA, 0x1025), },
3825 { PCI_VDEVICE(MOXA, 0x1045), },
3826 { PCI_VDEVICE(MOXA, 0x1144), },
3827 { PCI_VDEVICE(MOXA, 0x1160), },
3828 { PCI_VDEVICE(MOXA, 0x1161), },
3829 { PCI_VDEVICE(MOXA, 0x1182), },
3830 { PCI_VDEVICE(MOXA, 0x1183), },
3831 { PCI_VDEVICE(MOXA, 0x1322), },
3832 { PCI_VDEVICE(MOXA, 0x1342), },
3833 { PCI_VDEVICE(MOXA, 0x1381), },
3834 { PCI_VDEVICE(MOXA, 0x1683), },
3835
Heikki Krogerusd9eda9b2015-10-13 13:29:02 +03003836 /* Intel platforms with MID UART */
3837 { PCI_VDEVICE(INTEL, 0x081b), },
3838 { PCI_VDEVICE(INTEL, 0x081c), },
3839 { PCI_VDEVICE(INTEL, 0x081d), },
3840 { PCI_VDEVICE(INTEL, 0x1191), },
Heikki Krogerus6ede6dc2015-10-13 13:29:06 +03003841 { PCI_VDEVICE(INTEL, 0x19d8), },
Andy Shevchenkoa13e19c2016-08-17 19:20:27 +03003842
3843 /* Intel platforms with DesignWare UART */
Andy Shevchenko6bb5d752016-08-17 19:20:28 +03003844 { PCI_VDEVICE(INTEL, 0x0936), },
Andy Shevchenkoa13e19c2016-08-17 19:20:27 +03003845 { PCI_VDEVICE(INTEL, 0x0f0a), },
3846 { PCI_VDEVICE(INTEL, 0x0f0c), },
3847 { PCI_VDEVICE(INTEL, 0x228a), },
3848 { PCI_VDEVICE(INTEL, 0x228c), },
3849 { PCI_VDEVICE(INTEL, 0x9ce3), },
3850 { PCI_VDEVICE(INTEL, 0x9ce4), },
Christian Schmidt436bbd42007-08-22 14:01:19 -07003851};
3852
Linus Torvalds1da177e2005-04-16 15:20:36 -07003853/*
3854 * Given a complete unknown PCI device, try to use some heuristics to
3855 * guess what the configuration might be, based on the pitiful PCI
3856 * serial specs. Returns 0 on success, 1 on failure.
3857 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003858static int
Russell King1c7c1fe2005-07-27 11:31:19 +01003859serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003860{
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003861 const struct pci_device_id *bldev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003862 int num_iomem, num_port, first_port = -1, i;
Alan Cox5756ee92008-02-08 04:18:51 -08003863
Linus Torvalds1da177e2005-04-16 15:20:36 -07003864 /*
3865 * If it is not a communications device or the programming
3866 * interface is greater than 6, give up.
3867 *
3868 * (Should we try to make guesses for multiport serial devices
Alan Cox5756ee92008-02-08 04:18:51 -08003869 * later?)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003870 */
3871 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
3872 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
3873 (dev->class & 0xff) > 6)
3874 return -ENODEV;
3875
Christian Schmidt436bbd42007-08-22 14:01:19 -07003876 /*
3877 * Do not access blacklisted devices that are known not to
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003878 * feature serial ports or are handled by other modules.
Christian Schmidt436bbd42007-08-22 14:01:19 -07003879 */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003880 for (bldev = blacklist;
3881 bldev < blacklist + ARRAY_SIZE(blacklist);
3882 bldev++) {
3883 if (dev->vendor == bldev->vendor &&
3884 dev->device == bldev->device)
Christian Schmidt436bbd42007-08-22 14:01:19 -07003885 return -ENODEV;
3886 }
3887
Linus Torvalds1da177e2005-04-16 15:20:36 -07003888 num_iomem = num_port = 0;
3889 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3890 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
3891 num_port++;
3892 if (first_port == -1)
3893 first_port = i;
3894 }
3895 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
3896 num_iomem++;
3897 }
3898
3899 /*
3900 * If there is 1 or 0 iomem regions, and exactly one port,
3901 * use it. We guess the number of ports based on the IO
3902 * region size.
3903 */
3904 if (num_iomem <= 1 && num_port == 1) {
3905 board->flags = first_port;
3906 board->num_ports = pci_resource_len(dev, first_port) / 8;
3907 return 0;
3908 }
3909
3910 /*
3911 * Now guess if we've got a board which indexes by BARs.
3912 * Each IO BAR should be 8 bytes, and they should follow
3913 * consecutively.
3914 */
3915 first_port = -1;
3916 num_port = 0;
3917 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3918 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
3919 pci_resource_len(dev, i) == 8 &&
3920 (first_port == -1 || (first_port + num_port) == i)) {
3921 num_port++;
3922 if (first_port == -1)
3923 first_port = i;
3924 }
3925 }
3926
3927 if (num_port > 1) {
3928 board->flags = first_port | FL_BASE_BARS;
3929 board->num_ports = num_port;
3930 return 0;
3931 }
3932
3933 return -ENODEV;
3934}
3935
3936static inline int
Russell King975a1a72009-01-02 13:44:27 +00003937serial_pci_matches(const struct pciserial_board *board,
3938 const struct pciserial_board *guessed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003939{
3940 return
3941 board->num_ports == guessed->num_ports &&
3942 board->base_baud == guessed->base_baud &&
3943 board->uart_offset == guessed->uart_offset &&
3944 board->reg_shift == guessed->reg_shift &&
3945 board->first_offset == guessed->first_offset;
3946}
3947
Russell King241fc432005-07-27 11:35:54 +01003948struct serial_private *
Russell King975a1a72009-01-02 13:44:27 +00003949pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
Russell King241fc432005-07-27 11:35:54 +01003950{
Alan Cox2655a2c2012-07-12 12:59:50 +01003951 struct uart_8250_port uart;
Russell King241fc432005-07-27 11:35:54 +01003952 struct serial_private *priv;
3953 struct pci_serial_quirk *quirk;
3954 int rc, nr_ports, i;
3955
3956 nr_ports = board->num_ports;
3957
3958 /*
3959 * Find an init and setup quirks.
3960 */
3961 quirk = find_quirk(dev);
3962
3963 /*
3964 * Run the new-style initialization function.
3965 * The initialization function returns:
3966 * <0 - error
3967 * 0 - use board->num_ports
3968 * >0 - number of ports
3969 */
3970 if (quirk->init) {
3971 rc = quirk->init(dev);
3972 if (rc < 0) {
3973 priv = ERR_PTR(rc);
3974 goto err_out;
3975 }
3976 if (rc)
3977 nr_ports = rc;
3978 }
3979
Burman Yan8f31bb32007-02-14 00:33:07 -08003980 priv = kzalloc(sizeof(struct serial_private) +
Russell King241fc432005-07-27 11:35:54 +01003981 sizeof(unsigned int) * nr_ports,
3982 GFP_KERNEL);
3983 if (!priv) {
3984 priv = ERR_PTR(-ENOMEM);
3985 goto err_deinit;
3986 }
3987
Russell King241fc432005-07-27 11:35:54 +01003988 priv->dev = dev;
3989 priv->quirk = quirk;
3990
Alan Cox2655a2c2012-07-12 12:59:50 +01003991 memset(&uart, 0, sizeof(uart));
3992 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
3993 uart.port.uartclk = board->base_baud * 16;
3994 uart.port.irq = get_pci_irq(dev, board);
3995 uart.port.dev = &dev->dev;
Russell King241fc432005-07-27 11:35:54 +01003996
3997 for (i = 0; i < nr_ports; i++) {
Alan Cox2655a2c2012-07-12 12:59:50 +01003998 if (quirk->setup(priv, board, &uart, i))
Russell King241fc432005-07-27 11:35:54 +01003999 break;
4000
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07004001 dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
4002 uart.port.iobase, uart.port.irq, uart.port.iotype);
Alan Cox5756ee92008-02-08 04:18:51 -08004003
Alan Cox2655a2c2012-07-12 12:59:50 +01004004 priv->line[i] = serial8250_register_8250_port(&uart);
Russell King241fc432005-07-27 11:35:54 +01004005 if (priv->line[i] < 0) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07004006 dev_err(&dev->dev,
4007 "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
4008 uart.port.iobase, uart.port.irq,
4009 uart.port.iotype, priv->line[i]);
Russell King241fc432005-07-27 11:35:54 +01004010 break;
4011 }
4012 }
Russell King241fc432005-07-27 11:35:54 +01004013 priv->nr = i;
Gabriel Krisman Bertazi4fa1c652017-03-17 00:48:32 +00004014 priv->board = board;
Russell King241fc432005-07-27 11:35:54 +01004015 return priv;
4016
Alan Cox5756ee92008-02-08 04:18:51 -08004017err_deinit:
Russell King241fc432005-07-27 11:35:54 +01004018 if (quirk->exit)
4019 quirk->exit(dev);
Alan Cox5756ee92008-02-08 04:18:51 -08004020err_out:
Russell King241fc432005-07-27 11:35:54 +01004021 return priv;
4022}
4023EXPORT_SYMBOL_GPL(pciserial_init_ports);
4024
Gabriel Krisman Bertazi4fa1c652017-03-17 00:48:32 +00004025void pciserial_detach_ports(struct serial_private *priv)
Russell King241fc432005-07-27 11:35:54 +01004026{
4027 struct pci_serial_quirk *quirk;
4028 int i;
4029
4030 for (i = 0; i < priv->nr; i++)
4031 serial8250_unregister_port(priv->line[i]);
4032
Russell King241fc432005-07-27 11:35:54 +01004033 /*
4034 * Find the exit quirks.
4035 */
4036 quirk = find_quirk(priv->dev);
4037 if (quirk->exit)
4038 quirk->exit(priv->dev);
Gabriel Krisman Bertazi4fa1c652017-03-17 00:48:32 +00004039}
Russell King241fc432005-07-27 11:35:54 +01004040
Gabriel Krisman Bertazi4fa1c652017-03-17 00:48:32 +00004041void pciserial_remove_ports(struct serial_private *priv)
4042{
4043 pciserial_detach_ports(priv);
Russell King241fc432005-07-27 11:35:54 +01004044 kfree(priv);
4045}
4046EXPORT_SYMBOL_GPL(pciserial_remove_ports);
4047
4048void pciserial_suspend_ports(struct serial_private *priv)
4049{
4050 int i;
4051
4052 for (i = 0; i < priv->nr; i++)
4053 if (priv->line[i] >= 0)
4054 serial8250_suspend_port(priv->line[i]);
Dan Williams5f1a3892012-04-10 14:11:03 -07004055
4056 /*
4057 * Ensure that every init quirk is properly torn down
4058 */
4059 if (priv->quirk->exit)
4060 priv->quirk->exit(priv->dev);
Russell King241fc432005-07-27 11:35:54 +01004061}
4062EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
4063
4064void pciserial_resume_ports(struct serial_private *priv)
4065{
4066 int i;
4067
4068 /*
4069 * Ensure that the board is correctly configured.
4070 */
4071 if (priv->quirk->init)
4072 priv->quirk->init(priv->dev);
4073
4074 for (i = 0; i < priv->nr; i++)
4075 if (priv->line[i] >= 0)
4076 serial8250_resume_port(priv->line[i]);
4077}
4078EXPORT_SYMBOL_GPL(pciserial_resume_ports);
4079
Linus Torvalds1da177e2005-04-16 15:20:36 -07004080/*
4081 * Probe one serial board. Unfortunately, there is no rhyme nor reason
4082 * to the arrangement of serial ports on a PCI card.
4083 */
Bill Pemberton9671f092012-11-19 13:21:50 -05004084static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07004085pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
4086{
Frédéric Brière5bf8f502011-05-29 15:08:03 -04004087 struct pci_serial_quirk *quirk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004088 struct serial_private *priv;
Russell King975a1a72009-01-02 13:44:27 +00004089 const struct pciserial_board *board;
4090 struct pciserial_board tmp;
Russell King241fc432005-07-27 11:35:54 +01004091 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004092
Frédéric Brière5bf8f502011-05-29 15:08:03 -04004093 quirk = find_quirk(dev);
4094 if (quirk->probe) {
4095 rc = quirk->probe(dev);
4096 if (rc)
4097 return rc;
4098 }
4099
Linus Torvalds1da177e2005-04-16 15:20:36 -07004100 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07004101 dev_err(&dev->dev, "invalid driver_data: %ld\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004102 ent->driver_data);
4103 return -EINVAL;
4104 }
4105
4106 board = &pci_boards[ent->driver_data];
4107
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02004108 rc = pcim_enable_device(dev);
Michael Reed28071902011-05-31 12:06:28 -05004109 pci_save_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004110 if (rc)
4111 return rc;
4112
4113 if (ent->driver_data == pbn_default) {
4114 /*
4115 * Use a copy of the pci_board entry for this;
4116 * avoid changing entries in the table.
4117 */
Russell King1c7c1fe2005-07-27 11:31:19 +01004118 memcpy(&tmp, board, sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004119 board = &tmp;
4120
4121 /*
4122 * We matched one of our class entries. Try to
4123 * determine the parameters of this board.
4124 */
Russell King975a1a72009-01-02 13:44:27 +00004125 rc = serial_pci_guess_board(dev, &tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004126 if (rc)
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02004127 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004128 } else {
4129 /*
4130 * We matched an explicit entry. If we are able to
4131 * detect this boards settings with our heuristic,
4132 * then we no longer need this entry.
4133 */
Russell King1c7c1fe2005-07-27 11:31:19 +01004134 memcpy(&tmp, &pci_boards[pbn_default],
4135 sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004136 rc = serial_pci_guess_board(dev, &tmp);
4137 if (rc == 0 && serial_pci_matches(board, &tmp))
4138 moan_device("Redundant entry in serial pci_table.",
4139 dev);
4140 }
4141
Russell King241fc432005-07-27 11:35:54 +01004142 priv = pciserial_init_ports(dev, board);
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02004143 if (IS_ERR(priv))
4144 return PTR_ERR(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004145
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02004146 pci_set_drvdata(dev, priv);
4147 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004148}
4149
Bill Pembertonae8d8a12012-11-19 13:26:18 -05004150static void pciserial_remove_one(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004151{
4152 struct serial_private *priv = pci_get_drvdata(dev);
4153
Russell King241fc432005-07-27 11:35:54 +01004154 pciserial_remove_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004155}
4156
Andy Shevchenko61702c32015-02-02 14:53:26 +02004157#ifdef CONFIG_PM_SLEEP
4158static int pciserial_suspend_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004159{
Andy Shevchenko61702c32015-02-02 14:53:26 +02004160 struct pci_dev *pdev = to_pci_dev(dev);
4161 struct serial_private *priv = pci_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004162
Russell King241fc432005-07-27 11:35:54 +01004163 if (priv)
4164 pciserial_suspend_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004165
Linus Torvalds1da177e2005-04-16 15:20:36 -07004166 return 0;
4167}
4168
Andy Shevchenko61702c32015-02-02 14:53:26 +02004169static int pciserial_resume_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004170{
Andy Shevchenko61702c32015-02-02 14:53:26 +02004171 struct pci_dev *pdev = to_pci_dev(dev);
4172 struct serial_private *priv = pci_get_drvdata(pdev);
Dirk Hohndelccb9d592007-10-29 06:28:17 -07004173 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004174
4175 if (priv) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004176 /*
4177 * The device may have been disabled. Re-enable it.
4178 */
Andy Shevchenko61702c32015-02-02 14:53:26 +02004179 err = pci_enable_device(pdev);
Alan Cox40836c42008-10-13 10:36:11 +01004180 /* FIXME: We cannot simply error out here */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07004181 if (err)
Andy Shevchenko61702c32015-02-02 14:53:26 +02004182 dev_err(dev, "Unable to re-enable ports, trying to continue.\n");
Russell King241fc432005-07-27 11:35:54 +01004183 pciserial_resume_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004184 }
4185 return 0;
4186}
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07004187#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004188
Andy Shevchenko61702c32015-02-02 14:53:26 +02004189static SIMPLE_DEV_PM_OPS(pciserial_pm_ops, pciserial_suspend_one,
4190 pciserial_resume_one);
4191
Linus Torvalds1da177e2005-04-16 15:20:36 -07004192static struct pci_device_id serial_pci_tbl[] = {
Michael Bramer78d70d42009-01-27 11:51:16 +00004193 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
4194 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
4195 PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
4196 pbn_b2_8_921600 },
Thomee Wright0c6d7742014-05-19 20:30:51 +00004197 /* Advantech also use 0x3618 and 0xf618 */
4198 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
4199 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4200 pbn_b0_4_921600 },
4201 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
4202 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4203 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004204 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4205 PCI_SUBVENDOR_ID_CONNECT_TECH,
4206 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4207 pbn_b1_8_1382400 },
4208 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4209 PCI_SUBVENDOR_ID_CONNECT_TECH,
4210 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4211 pbn_b1_4_1382400 },
4212 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4213 PCI_SUBVENDOR_ID_CONNECT_TECH,
4214 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4215 pbn_b1_2_1382400 },
4216 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4217 PCI_SUBVENDOR_ID_CONNECT_TECH,
4218 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4219 pbn_b1_8_1382400 },
4220 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4221 PCI_SUBVENDOR_ID_CONNECT_TECH,
4222 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4223 pbn_b1_4_1382400 },
4224 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4225 PCI_SUBVENDOR_ID_CONNECT_TECH,
4226 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4227 pbn_b1_2_1382400 },
4228 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4229 PCI_SUBVENDOR_ID_CONNECT_TECH,
4230 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
4231 pbn_b1_8_921600 },
4232 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4233 PCI_SUBVENDOR_ID_CONNECT_TECH,
4234 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
4235 pbn_b1_8_921600 },
4236 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4237 PCI_SUBVENDOR_ID_CONNECT_TECH,
4238 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
4239 pbn_b1_4_921600 },
4240 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4241 PCI_SUBVENDOR_ID_CONNECT_TECH,
4242 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
4243 pbn_b1_4_921600 },
4244 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4245 PCI_SUBVENDOR_ID_CONNECT_TECH,
4246 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
4247 pbn_b1_2_921600 },
4248 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4249 PCI_SUBVENDOR_ID_CONNECT_TECH,
4250 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
4251 pbn_b1_8_921600 },
4252 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4253 PCI_SUBVENDOR_ID_CONNECT_TECH,
4254 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
4255 pbn_b1_8_921600 },
4256 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4257 PCI_SUBVENDOR_ID_CONNECT_TECH,
4258 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
4259 pbn_b1_4_921600 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004260 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4261 PCI_SUBVENDOR_ID_CONNECT_TECH,
4262 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
4263 pbn_b1_2_1250000 },
4264 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4265 PCI_SUBVENDOR_ID_CONNECT_TECH,
4266 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
4267 pbn_b0_2_1843200 },
4268 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4269 PCI_SUBVENDOR_ID_CONNECT_TECH,
4270 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
4271 pbn_b0_4_1843200 },
Yoichi Yuasa85d14942006-02-08 21:46:24 +00004272 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4273 PCI_VENDOR_ID_AFAVLAB,
4274 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
4275 pbn_b0_4_1152000 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004276 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4277 PCI_SUBVENDOR_ID_CONNECT_TECH,
4278 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
4279 pbn_b0_2_1843200_200 },
4280 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4281 PCI_SUBVENDOR_ID_CONNECT_TECH,
4282 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
4283 pbn_b0_4_1843200_200 },
4284 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4285 PCI_SUBVENDOR_ID_CONNECT_TECH,
4286 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
4287 pbn_b0_8_1843200_200 },
4288 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4289 PCI_SUBVENDOR_ID_CONNECT_TECH,
4290 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
4291 pbn_b0_2_1843200_200 },
4292 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4293 PCI_SUBVENDOR_ID_CONNECT_TECH,
4294 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
4295 pbn_b0_4_1843200_200 },
4296 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4297 PCI_SUBVENDOR_ID_CONNECT_TECH,
4298 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
4299 pbn_b0_8_1843200_200 },
4300 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4301 PCI_SUBVENDOR_ID_CONNECT_TECH,
4302 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
4303 pbn_b0_2_1843200_200 },
4304 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4305 PCI_SUBVENDOR_ID_CONNECT_TECH,
4306 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
4307 pbn_b0_4_1843200_200 },
4308 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4309 PCI_SUBVENDOR_ID_CONNECT_TECH,
4310 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
4311 pbn_b0_8_1843200_200 },
4312 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4313 PCI_SUBVENDOR_ID_CONNECT_TECH,
4314 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
4315 pbn_b0_2_1843200_200 },
4316 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4317 PCI_SUBVENDOR_ID_CONNECT_TECH,
4318 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
4319 pbn_b0_4_1843200_200 },
4320 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4321 PCI_SUBVENDOR_ID_CONNECT_TECH,
4322 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
4323 pbn_b0_8_1843200_200 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07004324 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4325 PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
4326 0, 0, pbn_exar_ibm_saturn },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004327
4328 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
Alan Cox5756ee92008-02-08 04:18:51 -08004329 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004330 pbn_b2_bt_1_115200 },
4331 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
Alan Cox5756ee92008-02-08 04:18:51 -08004332 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004333 pbn_b2_bt_2_115200 },
4334 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
Alan Cox5756ee92008-02-08 04:18:51 -08004335 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004336 pbn_b2_bt_4_115200 },
4337 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
Alan Cox5756ee92008-02-08 04:18:51 -08004338 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004339 pbn_b2_bt_2_115200 },
4340 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
Alan Cox5756ee92008-02-08 04:18:51 -08004341 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004342 pbn_b2_bt_4_115200 },
4343 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
Alan Cox5756ee92008-02-08 04:18:51 -08004344 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004345 pbn_b2_8_115200 },
Flavio Leitnere65f0f82009-01-02 13:50:43 +00004346 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
4347 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4348 pbn_b2_8_460800 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004349 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
4350 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4351 pbn_b2_8_115200 },
4352
4353 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
4354 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4355 pbn_b2_bt_2_115200 },
4356 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
4357 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4358 pbn_b2_bt_2_921600 },
4359 /*
4360 * VScom SPCOM800, from sl@s.pl
4361 */
Alan Cox5756ee92008-02-08 04:18:51 -08004362 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
4363 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004364 pbn_b2_8_921600 },
4365 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
Alan Cox5756ee92008-02-08 04:18:51 -08004366 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004367 pbn_b2_4_921600 },
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07004368 /* Unknown card - subdevice 0x1584 */
4369 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4370 PCI_VENDOR_ID_PLX,
4371 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
Scott Ashcroftd13402a2013-03-03 21:35:06 +00004372 pbn_b2_4_115200 },
4373 /* Unknown card - subdevice 0x1588 */
4374 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4375 PCI_VENDOR_ID_PLX,
4376 PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
4377 pbn_b2_8_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004378 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4379 PCI_SUBVENDOR_ID_KEYSPAN,
4380 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
4381 pbn_panacom },
4382 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
4383 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4384 pbn_panacom4 },
4385 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
4386 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4387 pbn_panacom2 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08004388 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4389 PCI_VENDOR_ID_ESDGMBH,
4390 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
4391 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004392 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4393 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004394 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004395 pbn_b2_4_460800 },
4396 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4397 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004398 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004399 pbn_b2_8_460800 },
4400 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4401 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004402 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004403 pbn_b2_16_460800 },
4404 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4405 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004406 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004407 pbn_b2_16_460800 },
4408 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4409 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004410 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004411 pbn_b2_4_460800 },
4412 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4413 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004414 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004415 pbn_b2_8_460800 },
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01004416 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4417 PCI_SUBVENDOR_ID_EXSYS,
4418 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
Shawn Bohreree4cd1b2012-05-28 15:20:47 -05004419 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004420 /*
4421 * Megawolf Romulus PCI Serial Card, from Mike Hudson
4422 * (Exoray@isys.ca)
4423 */
4424 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
4425 0x10b5, 0x106a, 0, 0,
4426 pbn_plx_romulus },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304427 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07004428 * EndRun Technologies. PCI express device range.
4429 * EndRun PTP/1588 has 2 Native UARTs.
4430 */
4431 { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
4432 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4433 pbn_endrun_2_4000000 },
4434 /*
Alan Cox55c7c0f2012-11-29 09:03:00 +10304435 * Quatech cards. These actually have configurable clocks but for
4436 * now we just use the default.
4437 *
4438 * 100 series are RS232, 200 series RS422,
4439 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004440 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
4441 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4442 pbn_b1_4_115200 },
4443 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
4444 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4445 pbn_b1_2_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304446 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
4447 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4448 pbn_b2_2_115200 },
4449 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
4450 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4451 pbn_b1_2_115200 },
4452 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
4453 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4454 pbn_b2_2_115200 },
4455 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
4456 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4457 pbn_b1_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004458 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
4459 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4460 pbn_b1_8_115200 },
4461 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
4462 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4463 pbn_b1_8_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304464 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
4465 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4466 pbn_b1_4_115200 },
4467 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
4468 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4469 pbn_b1_2_115200 },
4470 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
4471 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4472 pbn_b1_4_115200 },
4473 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
4474 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4475 pbn_b1_2_115200 },
4476 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
4477 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4478 pbn_b2_4_115200 },
4479 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
4480 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4481 pbn_b2_2_115200 },
4482 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
4483 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4484 pbn_b2_1_115200 },
4485 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
4486 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4487 pbn_b2_4_115200 },
4488 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
4489 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4490 pbn_b2_2_115200 },
4491 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
4492 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4493 pbn_b2_1_115200 },
4494 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
4495 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4496 pbn_b0_8_115200 },
4497
Linus Torvalds1da177e2005-04-16 15:20:36 -07004498 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004499 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
4500 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004501 pbn_b0_4_921600 },
4502 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004503 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
4504 0, 0,
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004505 pbn_b0_4_1152000 },
Mikulas Patockac9bd9d02010-10-26 14:20:48 -04004506 { PCI_VENDOR_ID_OXSEMI, 0x9505,
4507 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4508 pbn_b0_bt_2_921600 },
David Ransondb1de152005-07-27 11:43:55 -07004509
4510 /*
4511 * The below card is a little controversial since it is the
4512 * subject of a PCI vendor/device ID clash. (See
4513 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
4514 * For now just used the hex ID 0x950a.
4515 */
4516 { PCI_VENDOR_ID_OXSEMI, 0x950a,
Flavio Leitner26e82202012-09-21 21:04:34 -03004517 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
4518 0, 0, pbn_b0_2_115200 },
4519 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4520 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
4521 0, 0, pbn_b0_2_115200 },
Niels de Vos39aced62009-01-02 13:46:58 +00004522 { PCI_VENDOR_ID_OXSEMI, 0x950a,
David Ransondb1de152005-07-27 11:43:55 -07004523 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4524 pbn_b0_2_1130000 },
Andre Przywara70fd8fd2009-06-11 12:41:57 +01004525 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
4526 PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
4527 pbn_b0_1_921600 },
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004528 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004529 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4530 pbn_b0_4_115200 },
4531 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
4532 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4533 pbn_b0_bt_2_921600 },
Lytochkin Borise8470032010-07-26 10:02:26 +04004534 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
Anton Wuerfel1a33e342016-01-14 16:08:10 +01004535 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Lytochkin Borise8470032010-07-26 10:02:26 +04004536 pbn_b2_8_1152000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004537
4538 /*
Lee Howard7106b4e2008-10-21 13:48:58 +01004539 * Oxford Semiconductor Inc. Tornado PCI express device range.
4540 */
4541 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
4542 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4543 pbn_b0_1_4000000 },
4544 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
4545 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4546 pbn_b0_1_4000000 },
4547 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
4548 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4549 pbn_oxsemi_1_4000000 },
4550 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
4551 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4552 pbn_oxsemi_1_4000000 },
4553 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
4554 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4555 pbn_b0_1_4000000 },
4556 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
4557 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4558 pbn_b0_1_4000000 },
4559 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
4560 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4561 pbn_oxsemi_1_4000000 },
4562 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
4563 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4564 pbn_oxsemi_1_4000000 },
4565 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
4566 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4567 pbn_b0_1_4000000 },
4568 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
4569 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4570 pbn_b0_1_4000000 },
4571 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
4572 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4573 pbn_b0_1_4000000 },
4574 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
4575 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4576 pbn_b0_1_4000000 },
4577 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
4578 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4579 pbn_oxsemi_2_4000000 },
4580 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
4581 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4582 pbn_oxsemi_2_4000000 },
4583 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
4584 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4585 pbn_oxsemi_4_4000000 },
4586 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
4587 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4588 pbn_oxsemi_4_4000000 },
4589 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
4590 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4591 pbn_oxsemi_8_4000000 },
4592 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
4593 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4594 pbn_oxsemi_8_4000000 },
4595 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
4596 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4597 pbn_oxsemi_1_4000000 },
4598 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
4599 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4600 pbn_oxsemi_1_4000000 },
4601 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
4602 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4603 pbn_oxsemi_1_4000000 },
4604 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
4605 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4606 pbn_oxsemi_1_4000000 },
4607 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
4608 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4609 pbn_oxsemi_1_4000000 },
4610 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
4611 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4612 pbn_oxsemi_1_4000000 },
4613 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
4614 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4615 pbn_oxsemi_1_4000000 },
4616 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
4617 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4618 pbn_oxsemi_1_4000000 },
4619 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
4620 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4621 pbn_oxsemi_1_4000000 },
4622 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
4623 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4624 pbn_oxsemi_1_4000000 },
4625 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
4626 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4627 pbn_oxsemi_1_4000000 },
4628 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
4629 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4630 pbn_oxsemi_1_4000000 },
4631 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
4632 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4633 pbn_oxsemi_1_4000000 },
4634 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
4635 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4636 pbn_oxsemi_1_4000000 },
4637 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
4638 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4639 pbn_oxsemi_1_4000000 },
4640 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
4641 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4642 pbn_oxsemi_1_4000000 },
4643 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
4644 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4645 pbn_oxsemi_1_4000000 },
4646 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
4647 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4648 pbn_oxsemi_1_4000000 },
4649 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
4650 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4651 pbn_oxsemi_1_4000000 },
4652 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
4653 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4654 pbn_oxsemi_1_4000000 },
4655 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
4656 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4657 pbn_oxsemi_1_4000000 },
4658 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
4659 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4660 pbn_oxsemi_1_4000000 },
4661 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
4662 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4663 pbn_oxsemi_1_4000000 },
4664 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
4665 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4666 pbn_oxsemi_1_4000000 },
4667 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
4668 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4669 pbn_oxsemi_1_4000000 },
4670 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
4671 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4672 pbn_oxsemi_1_4000000 },
Lee Howardb80de362008-10-21 13:50:14 +01004673 /*
4674 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4675 */
4676 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4677 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
4678 pbn_oxsemi_1_4000000 },
4679 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4680 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
4681 pbn_oxsemi_2_4000000 },
4682 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4683 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
4684 pbn_oxsemi_4_4000000 },
4685 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4686 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
4687 pbn_oxsemi_8_4000000 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05004688
4689 /*
4690 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4691 */
4692 { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
4693 PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
4694 pbn_oxsemi_2_4000000 },
4695
Lee Howard7106b4e2008-10-21 13:48:58 +01004696 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004697 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4698 * from skokodyn@yahoo.com
4699 */
4700 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4701 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
4702 pbn_sbsxrsio },
4703 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4704 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
4705 pbn_sbsxrsio },
4706 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4707 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
4708 pbn_sbsxrsio },
4709 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4710 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
4711 pbn_sbsxrsio },
4712
4713 /*
4714 * Digitan DS560-558, from jimd@esoft.com
4715 */
4716 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
Alan Cox5756ee92008-02-08 04:18:51 -08004717 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004718 pbn_b1_1_115200 },
4719
4720 /*
4721 * Titan Electronic cards
4722 * The 400L and 800L have a custom setup quirk.
4723 */
4724 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
Alan Cox5756ee92008-02-08 04:18:51 -08004725 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004726 pbn_b0_1_921600 },
4727 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
Alan Cox5756ee92008-02-08 04:18:51 -08004728 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004729 pbn_b0_2_921600 },
4730 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
Alan Cox5756ee92008-02-08 04:18:51 -08004731 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004732 pbn_b0_4_921600 },
4733 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
Alan Cox5756ee92008-02-08 04:18:51 -08004734 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004735 pbn_b0_4_921600 },
4736 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
4737 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4738 pbn_b1_1_921600 },
4739 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
4740 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4741 pbn_b1_bt_2_921600 },
4742 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
4743 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4744 pbn_b0_bt_4_921600 },
4745 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
4746 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4747 pbn_b0_bt_8_921600 },
Yegor Yefremov66169ad2010-06-04 09:58:18 +02004748 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
4749 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4750 pbn_b4_bt_2_921600 },
4751 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
4752 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4753 pbn_b4_bt_4_921600 },
4754 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
4755 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4756 pbn_b4_bt_8_921600 },
4757 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
4758 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4759 pbn_b0_4_921600 },
4760 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
4761 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4762 pbn_b0_4_921600 },
4763 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
4764 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4765 pbn_b0_4_921600 },
4766 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
4767 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4768 pbn_oxsemi_1_4000000 },
4769 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
4770 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4771 pbn_oxsemi_2_4000000 },
4772 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
4773 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4774 pbn_oxsemi_4_4000000 },
4775 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
4776 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4777 pbn_oxsemi_8_4000000 },
4778 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
4779 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4780 pbn_oxsemi_2_4000000 },
4781 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
4782 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4783 pbn_oxsemi_2_4000000 },
Yegor Yefremov48c02472013-12-09 12:11:15 +01004784 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
4785 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4786 pbn_b0_bt_2_921600 },
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01004787 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
4788 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4789 pbn_b0_4_921600 },
4790 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
4791 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4792 pbn_b0_4_921600 },
4793 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
4794 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4795 pbn_b0_4_921600 },
4796 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
4797 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4798 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004799
4800 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
4801 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4802 pbn_b2_1_460800 },
4803 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
4804 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4805 pbn_b2_1_460800 },
4806 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
4807 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4808 pbn_b2_1_460800 },
4809 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
4810 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4811 pbn_b2_bt_2_921600 },
4812 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
4813 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4814 pbn_b2_bt_2_921600 },
4815 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
4816 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4817 pbn_b2_bt_2_921600 },
4818 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
4819 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4820 pbn_b2_bt_4_921600 },
4821 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
4822 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4823 pbn_b2_bt_4_921600 },
4824 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
4825 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4826 pbn_b2_bt_4_921600 },
4827 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
4828 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4829 pbn_b0_1_921600 },
4830 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
4831 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4832 pbn_b0_1_921600 },
4833 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
4834 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4835 pbn_b0_1_921600 },
4836 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
4837 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4838 pbn_b0_bt_2_921600 },
4839 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
4840 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4841 pbn_b0_bt_2_921600 },
4842 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
4843 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4844 pbn_b0_bt_2_921600 },
4845 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
4846 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4847 pbn_b0_bt_4_921600 },
4848 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
4849 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4850 pbn_b0_bt_4_921600 },
4851 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
4852 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4853 pbn_b0_bt_4_921600 },
Andrey Panin3ec9c592006-02-02 20:15:09 +00004854 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
4855 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4856 pbn_b0_bt_8_921600 },
4857 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
4858 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4859 pbn_b0_bt_8_921600 },
4860 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
4861 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4862 pbn_b0_bt_8_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004863
4864 /*
4865 * Computone devices submitted by Doug McNash dmcnash@computone.com
4866 */
4867 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4868 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
4869 0, 0, pbn_computone_4 },
4870 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4871 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
4872 0, 0, pbn_computone_8 },
4873 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4874 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
4875 0, 0, pbn_computone_6 },
4876
4877 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
4878 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4879 pbn_oxsemi },
4880 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
4881 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
4882 pbn_b0_bt_1_921600 },
4883
4884 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11004885 * SUNIX (TIMEDIA)
4886 */
4887 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4888 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4889 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
4890 pbn_b0_bt_1_921600 },
4891
4892 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4893 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4894 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
4895 pbn_b0_bt_1_921600 },
4896
4897 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004898 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
4899 */
4900 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
4901 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4902 pbn_b0_bt_8_115200 },
4903 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
4904 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4905 pbn_b0_bt_8_115200 },
4906
4907 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
4908 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4909 pbn_b0_bt_2_115200 },
4910 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
4911 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4912 pbn_b0_bt_2_115200 },
4913 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
4914 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4915 pbn_b0_bt_2_115200 },
Lennert Buytenhekb87e5e22009-11-11 14:26:42 -08004916 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
4917 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4918 pbn_b0_bt_2_115200 },
4919 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
4920 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4921 pbn_b0_bt_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004922 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
4923 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4924 pbn_b0_bt_4_460800 },
4925 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
4926 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4927 pbn_b0_bt_4_460800 },
4928 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
4929 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4930 pbn_b0_bt_2_460800 },
4931 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
4932 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4933 pbn_b0_bt_2_460800 },
4934 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
4935 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4936 pbn_b0_bt_2_460800 },
4937 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
4938 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4939 pbn_b0_bt_1_115200 },
4940 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
4941 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4942 pbn_b0_bt_1_460800 },
4943
4944 /*
Russell King1fb8cacc2006-12-13 14:45:46 +00004945 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
4946 * Cards are identified by their subsystem vendor IDs, which
4947 * (in hex) match the model number.
4948 *
4949 * Note that JC140x are RS422/485 cards which require ox950
4950 * ACR = 0x10, and as such are not currently fully supported.
4951 */
4952 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4953 0x1204, 0x0004, 0, 0,
4954 pbn_b0_4_921600 },
4955 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4956 0x1208, 0x0004, 0, 0,
4957 pbn_b0_4_921600 },
4958/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4959 0x1402, 0x0002, 0, 0,
4960 pbn_b0_2_921600 }, */
4961/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4962 0x1404, 0x0004, 0, 0,
4963 pbn_b0_4_921600 }, */
4964 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
4965 0x1208, 0x0004, 0, 0,
4966 pbn_b0_4_921600 },
4967
Kiros Yeh2a52fcb2009-12-21 16:26:48 -08004968 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4969 0x1204, 0x0004, 0, 0,
4970 pbn_b0_4_921600 },
4971 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4972 0x1208, 0x0004, 0, 0,
4973 pbn_b0_4_921600 },
4974 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
4975 0x1208, 0x0004, 0, 0,
4976 pbn_b0_4_921600 },
Russell King1fb8cacc2006-12-13 14:45:46 +00004977 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004978 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
4979 */
4980 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
4981 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4982 pbn_b1_1_1382400 },
4983
4984 /*
4985 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
4986 */
4987 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
4988 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4989 pbn_b1_1_1382400 },
4990
4991 /*
4992 * RAStel 2 port modem, gerg@moreton.com.au
4993 */
4994 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
4995 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4996 pbn_b2_bt_2_115200 },
4997
4998 /*
4999 * EKF addition for i960 Boards form EKF with serial port
5000 */
5001 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
5002 0xE4BF, PCI_ANY_ID, 0, 0,
5003 pbn_intel_i960 },
5004
5005 /*
5006 * Xircom Cardbus/Ethernet combos
5007 */
5008 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
5009 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5010 pbn_b0_1_115200 },
5011 /*
5012 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
5013 */
5014 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
5015 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5016 pbn_b0_1_115200 },
5017
5018 /*
5019 * Untested PCI modems, sent in from various folks...
5020 */
5021
5022 /*
5023 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
5024 */
5025 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
5026 0x1048, 0x1500, 0, 0,
5027 pbn_b1_1_115200 },
5028
5029 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
5030 0xFF00, 0, 0, 0,
5031 pbn_sgi_ioc3 },
5032
5033 /*
5034 * HP Diva card
5035 */
5036 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
5037 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
5038 pbn_b1_1_115200 },
5039 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
5040 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5041 pbn_b0_5_115200 },
5042 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
5043 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5044 pbn_b2_1_115200 },
5045
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00005046 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
5047 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5048 pbn_b3_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005049 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
5050 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5051 pbn_b3_4_115200 },
5052 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
5053 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5054 pbn_b3_8_115200 },
5055
5056 /*
5057 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
5058 */
5059 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
5060 PCI_ANY_ID, PCI_ANY_ID,
5061 0,
5062 0, pbn_exar_XR17C152 },
5063 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
5064 PCI_ANY_ID, PCI_ANY_ID,
5065 0,
5066 0, pbn_exar_XR17C154 },
5067 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
5068 PCI_ANY_ID, PCI_ANY_ID,
5069 0,
5070 0, pbn_exar_XR17C158 },
Matt Schultedc96efb2012-11-19 09:12:04 -06005071 /*
Soeren Grunewald96a5d182015-04-28 16:29:49 +02005072 * Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs
Matt Schultedc96efb2012-11-19 09:12:04 -06005073 */
5074 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
5075 PCI_ANY_ID, PCI_ANY_ID,
5076 0,
5077 0, pbn_exar_XR17V352 },
5078 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
5079 PCI_ANY_ID, PCI_ANY_ID,
5080 0,
5081 0, pbn_exar_XR17V354 },
5082 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
5083 PCI_ANY_ID, PCI_ANY_ID,
5084 0,
5085 0, pbn_exar_XR17V358 },
Soeren Grunewaldbe32c0c2015-06-11 09:25:04 +02005086 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V4358,
5087 PCI_ANY_ID, PCI_ANY_ID,
5088 0,
5089 0, pbn_exar_XR17V4358 },
Soeren Grunewald96a5d182015-04-28 16:29:49 +02005090 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V8358,
5091 PCI_ANY_ID, PCI_ANY_ID,
5092 0,
5093 0, pbn_exar_XR17V8358 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005094 /*
Adam Lee89c043a2015-08-03 13:28:13 +08005095 * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
5096 */
5097 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7951,
5098 PCI_ANY_ID, PCI_ANY_ID,
5099 0,
5100 0, pbn_pericom_PI7C9X7951 },
5101 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7952,
5102 PCI_ANY_ID, PCI_ANY_ID,
5103 0,
5104 0, pbn_pericom_PI7C9X7952 },
5105 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7954,
5106 PCI_ANY_ID, PCI_ANY_ID,
5107 0,
5108 0, pbn_pericom_PI7C9X7954 },
5109 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7958,
5110 PCI_ANY_ID, PCI_ANY_ID,
5111 0,
5112 0, pbn_pericom_PI7C9X7958 },
5113 /*
Jimi Damonc8d19242016-07-20 17:00:40 -07005114 * ACCES I/O Products quad
5115 */
5116 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB,
5117 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005118 pbn_pericom_PI7C9X7952 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005119 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S,
5120 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005121 pbn_pericom_PI7C9X7952 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005122 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB,
5123 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5124 pbn_pericom_PI7C9X7954 },
5125 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S,
5126 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5127 pbn_pericom_PI7C9X7954 },
5128 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB,
5129 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005130 pbn_pericom_PI7C9X7952 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005131 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2,
5132 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005133 pbn_pericom_PI7C9X7952 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005134 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB,
5135 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5136 pbn_pericom_PI7C9X7954 },
5137 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4,
5138 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5139 pbn_pericom_PI7C9X7954 },
5140 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB,
5141 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005142 pbn_pericom_PI7C9X7952 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005143 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM,
5144 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005145 pbn_pericom_PI7C9X7952 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005146 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB,
5147 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5148 pbn_pericom_PI7C9X7954 },
5149 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM,
5150 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5151 pbn_pericom_PI7C9X7954 },
5152 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1,
5153 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005154 pbn_pericom_PI7C9X7951 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005155 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2,
5156 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005157 pbn_pericom_PI7C9X7952 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005158 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2,
5159 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005160 pbn_pericom_PI7C9X7952 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005161 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4,
5162 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5163 pbn_pericom_PI7C9X7954 },
5164 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4,
5165 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5166 pbn_pericom_PI7C9X7954 },
5167 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S,
5168 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005169 pbn_pericom_PI7C9X7952 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005170 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S,
5171 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5172 pbn_pericom_PI7C9X7954 },
5173 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2,
5174 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005175 pbn_pericom_PI7C9X7952 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005176 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2,
5177 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005178 pbn_pericom_PI7C9X7952 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005179 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4,
5180 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5181 pbn_pericom_PI7C9X7954 },
5182 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4,
5183 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5184 pbn_pericom_PI7C9X7954 },
5185 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM,
5186 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005187 pbn_pericom_PI7C9X7952 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005188 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4,
5189 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005190 pbn_pericom_PI7C9X7954 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005191 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4,
5192 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005193 pbn_pericom_PI7C9X7954 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005194 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8,
5195 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5196 pbn_pericom_PI7C9X7958 },
5197 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8,
5198 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5199 pbn_pericom_PI7C9X7958 },
5200 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4,
5201 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005202 pbn_pericom_PI7C9X7954 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005203 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8,
5204 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5205 pbn_pericom_PI7C9X7958 },
5206 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM,
5207 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005208 pbn_pericom_PI7C9X7954 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005209 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM,
5210 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5211 pbn_pericom_PI7C9X7958 },
5212 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM,
5213 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Jay Dolan1c1919e2019-02-12 21:43:11 -08005214 pbn_pericom_PI7C9X7954 },
Jimi Damonc8d19242016-07-20 17:00:40 -07005215 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005216 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
5217 */
5218 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
5219 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5220 pbn_b0_1_115200 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07005221 /*
5222 * ITE
5223 */
5224 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
5225 PCI_ANY_ID, PCI_ANY_ID,
5226 0, 0,
5227 pbn_b1_bt_1_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005228
5229 /*
Peter Horton737c1752006-08-26 09:07:36 +01005230 * IntaShield IS-200
5231 */
5232 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
5233 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
5234 pbn_b2_2_115200 },
Ignacio García Pérez4b6f6ce2008-05-23 13:04:28 -07005235 /*
5236 * IntaShield IS-400
5237 */
5238 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
5239 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
5240 pbn_b2_4_115200 },
Peter Horton737c1752006-08-26 09:07:36 +01005241 /*
Nikola Ciprich46d16d62018-02-13 15:04:46 +01005242 * BrainBoxes UC-260
5243 */
5244 { PCI_VENDOR_ID_INTASHIELD, 0x0D21,
5245 PCI_ANY_ID, PCI_ANY_ID,
5246 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
5247 pbn_b2_4_115200 },
5248 { PCI_VENDOR_ID_INTASHIELD, 0x0E34,
5249 PCI_ANY_ID, PCI_ANY_ID,
5250 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
5251 pbn_b2_4_115200 },
5252 /*
Thomas Hoehn48212002007-02-10 01:46:05 -08005253 * Perle PCI-RAS cards
5254 */
5255 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5256 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
5257 0, 0, pbn_b2_4_921600 },
5258 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5259 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
5260 0, 0, pbn_b2_8_921600 },
Alan Coxbf0df632007-10-16 01:24:00 -07005261
5262 /*
5263 * Mainpine series cards: Fairly standard layout but fools
5264 * parts of the autodetect in some cases and uses otherwise
5265 * unmatched communications subclasses in the PCI Express case
5266 */
5267
5268 { /* RockForceDUO */
5269 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5270 PCI_VENDOR_ID_MAINPINE, 0x0200,
5271 0, 0, pbn_b0_2_115200 },
5272 { /* RockForceQUATRO */
5273 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5274 PCI_VENDOR_ID_MAINPINE, 0x0300,
5275 0, 0, pbn_b0_4_115200 },
5276 { /* RockForceDUO+ */
5277 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5278 PCI_VENDOR_ID_MAINPINE, 0x0400,
5279 0, 0, pbn_b0_2_115200 },
5280 { /* RockForceQUATRO+ */
5281 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5282 PCI_VENDOR_ID_MAINPINE, 0x0500,
5283 0, 0, pbn_b0_4_115200 },
5284 { /* RockForce+ */
5285 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5286 PCI_VENDOR_ID_MAINPINE, 0x0600,
5287 0, 0, pbn_b0_2_115200 },
5288 { /* RockForce+ */
5289 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5290 PCI_VENDOR_ID_MAINPINE, 0x0700,
5291 0, 0, pbn_b0_4_115200 },
5292 { /* RockForceOCTO+ */
5293 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5294 PCI_VENDOR_ID_MAINPINE, 0x0800,
5295 0, 0, pbn_b0_8_115200 },
5296 { /* RockForceDUO+ */
5297 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5298 PCI_VENDOR_ID_MAINPINE, 0x0C00,
5299 0, 0, pbn_b0_2_115200 },
5300 { /* RockForceQUARTRO+ */
5301 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5302 PCI_VENDOR_ID_MAINPINE, 0x0D00,
5303 0, 0, pbn_b0_4_115200 },
5304 { /* RockForceOCTO+ */
5305 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5306 PCI_VENDOR_ID_MAINPINE, 0x1D00,
5307 0, 0, pbn_b0_8_115200 },
5308 { /* RockForceD1 */
5309 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5310 PCI_VENDOR_ID_MAINPINE, 0x2000,
5311 0, 0, pbn_b0_1_115200 },
5312 { /* RockForceF1 */
5313 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5314 PCI_VENDOR_ID_MAINPINE, 0x2100,
5315 0, 0, pbn_b0_1_115200 },
5316 { /* RockForceD2 */
5317 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5318 PCI_VENDOR_ID_MAINPINE, 0x2200,
5319 0, 0, pbn_b0_2_115200 },
5320 { /* RockForceF2 */
5321 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5322 PCI_VENDOR_ID_MAINPINE, 0x2300,
5323 0, 0, pbn_b0_2_115200 },
5324 { /* RockForceD4 */
5325 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5326 PCI_VENDOR_ID_MAINPINE, 0x2400,
5327 0, 0, pbn_b0_4_115200 },
5328 { /* RockForceF4 */
5329 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5330 PCI_VENDOR_ID_MAINPINE, 0x2500,
5331 0, 0, pbn_b0_4_115200 },
5332 { /* RockForceD8 */
5333 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5334 PCI_VENDOR_ID_MAINPINE, 0x2600,
5335 0, 0, pbn_b0_8_115200 },
5336 { /* RockForceF8 */
5337 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5338 PCI_VENDOR_ID_MAINPINE, 0x2700,
5339 0, 0, pbn_b0_8_115200 },
5340 { /* IQ Express D1 */
5341 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5342 PCI_VENDOR_ID_MAINPINE, 0x3000,
5343 0, 0, pbn_b0_1_115200 },
5344 { /* IQ Express F1 */
5345 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5346 PCI_VENDOR_ID_MAINPINE, 0x3100,
5347 0, 0, pbn_b0_1_115200 },
5348 { /* IQ Express D2 */
5349 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5350 PCI_VENDOR_ID_MAINPINE, 0x3200,
5351 0, 0, pbn_b0_2_115200 },
5352 { /* IQ Express F2 */
5353 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5354 PCI_VENDOR_ID_MAINPINE, 0x3300,
5355 0, 0, pbn_b0_2_115200 },
5356 { /* IQ Express D4 */
5357 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5358 PCI_VENDOR_ID_MAINPINE, 0x3400,
5359 0, 0, pbn_b0_4_115200 },
5360 { /* IQ Express F4 */
5361 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5362 PCI_VENDOR_ID_MAINPINE, 0x3500,
5363 0, 0, pbn_b0_4_115200 },
5364 { /* IQ Express D8 */
5365 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5366 PCI_VENDOR_ID_MAINPINE, 0x3C00,
5367 0, 0, pbn_b0_8_115200 },
5368 { /* IQ Express F8 */
5369 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5370 PCI_VENDOR_ID_MAINPINE, 0x3D00,
5371 0, 0, pbn_b0_8_115200 },
5372
5373
Thomas Hoehn48212002007-02-10 01:46:05 -08005374 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07005375 * PA Semi PA6T-1682M on-chip UART
5376 */
5377 { PCI_VENDOR_ID_PASEMI, 0xa004,
5378 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5379 pbn_pasemi_1682M },
5380
5381 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005382 * National Instruments
5383 */
Will Page04bf7e72009-04-06 17:32:15 +01005384 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
5385 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5386 pbn_b1_16_115200 },
5387 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
5388 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5389 pbn_b1_8_115200 },
5390 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
5391 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5392 pbn_b1_bt_4_115200 },
5393 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
5394 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5395 pbn_b1_bt_2_115200 },
5396 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
5397 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5398 pbn_b1_bt_4_115200 },
5399 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
5400 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5401 pbn_b1_bt_2_115200 },
5402 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
5403 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5404 pbn_b1_16_115200 },
5405 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
5406 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5407 pbn_b1_8_115200 },
5408 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
5409 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5410 pbn_b1_bt_4_115200 },
5411 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
5412 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5413 pbn_b1_bt_2_115200 },
5414 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
5415 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5416 pbn_b1_bt_4_115200 },
5417 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
5418 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5419 pbn_b1_bt_2_115200 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005420 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
5421 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5422 pbn_ni8430_2 },
5423 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
5424 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5425 pbn_ni8430_2 },
5426 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
5427 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5428 pbn_ni8430_4 },
5429 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
5430 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5431 pbn_ni8430_4 },
5432 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
5433 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5434 pbn_ni8430_8 },
5435 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
5436 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5437 pbn_ni8430_8 },
5438 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
5439 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5440 pbn_ni8430_16 },
5441 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
5442 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5443 pbn_ni8430_16 },
5444 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
5445 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5446 pbn_ni8430_2 },
5447 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
5448 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5449 pbn_ni8430_2 },
5450 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
5451 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5452 pbn_ni8430_4 },
5453 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
5454 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5455 pbn_ni8430_4 },
5456
5457 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005458 * ADDI-DATA GmbH communication cards <info@addi-data.com>
5459 */
5460 { PCI_VENDOR_ID_ADDIDATA,
5461 PCI_DEVICE_ID_ADDIDATA_APCI7500,
5462 PCI_ANY_ID,
5463 PCI_ANY_ID,
5464 0,
5465 0,
5466 pbn_b0_4_115200 },
5467
5468 { PCI_VENDOR_ID_ADDIDATA,
5469 PCI_DEVICE_ID_ADDIDATA_APCI7420,
5470 PCI_ANY_ID,
5471 PCI_ANY_ID,
5472 0,
5473 0,
5474 pbn_b0_2_115200 },
5475
5476 { PCI_VENDOR_ID_ADDIDATA,
5477 PCI_DEVICE_ID_ADDIDATA_APCI7300,
5478 PCI_ANY_ID,
5479 PCI_ANY_ID,
5480 0,
5481 0,
5482 pbn_b0_1_115200 },
5483
Ian Abbott086231f2013-07-16 16:14:39 +01005484 { PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01005485 PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005486 PCI_ANY_ID,
5487 PCI_ANY_ID,
5488 0,
5489 0,
5490 pbn_b1_8_115200 },
5491
5492 { PCI_VENDOR_ID_ADDIDATA,
5493 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
5494 PCI_ANY_ID,
5495 PCI_ANY_ID,
5496 0,
5497 0,
5498 pbn_b0_4_115200 },
5499
5500 { PCI_VENDOR_ID_ADDIDATA,
5501 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
5502 PCI_ANY_ID,
5503 PCI_ANY_ID,
5504 0,
5505 0,
5506 pbn_b0_2_115200 },
5507
5508 { PCI_VENDOR_ID_ADDIDATA,
5509 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
5510 PCI_ANY_ID,
5511 PCI_ANY_ID,
5512 0,
5513 0,
5514 pbn_b0_1_115200 },
5515
5516 { PCI_VENDOR_ID_ADDIDATA,
5517 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
5518 PCI_ANY_ID,
5519 PCI_ANY_ID,
5520 0,
5521 0,
5522 pbn_b0_4_115200 },
5523
5524 { PCI_VENDOR_ID_ADDIDATA,
5525 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
5526 PCI_ANY_ID,
5527 PCI_ANY_ID,
5528 0,
5529 0,
5530 pbn_b0_2_115200 },
5531
5532 { PCI_VENDOR_ID_ADDIDATA,
5533 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
5534 PCI_ANY_ID,
5535 PCI_ANY_ID,
5536 0,
5537 0,
5538 pbn_b0_1_115200 },
5539
5540 { PCI_VENDOR_ID_ADDIDATA,
5541 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
5542 PCI_ANY_ID,
5543 PCI_ANY_ID,
5544 0,
5545 0,
5546 pbn_b0_8_115200 },
5547
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07005548 { PCI_VENDOR_ID_ADDIDATA,
5549 PCI_DEVICE_ID_ADDIDATA_APCIe7500,
5550 PCI_ANY_ID,
5551 PCI_ANY_ID,
5552 0,
5553 0,
5554 pbn_ADDIDATA_PCIe_4_3906250 },
5555
5556 { PCI_VENDOR_ID_ADDIDATA,
5557 PCI_DEVICE_ID_ADDIDATA_APCIe7420,
5558 PCI_ANY_ID,
5559 PCI_ANY_ID,
5560 0,
5561 0,
5562 pbn_ADDIDATA_PCIe_2_3906250 },
5563
5564 { PCI_VENDOR_ID_ADDIDATA,
5565 PCI_DEVICE_ID_ADDIDATA_APCIe7300,
5566 PCI_ANY_ID,
5567 PCI_ANY_ID,
5568 0,
5569 0,
5570 pbn_ADDIDATA_PCIe_1_3906250 },
5571
5572 { PCI_VENDOR_ID_ADDIDATA,
5573 PCI_DEVICE_ID_ADDIDATA_APCIe7800,
5574 PCI_ANY_ID,
5575 PCI_ANY_ID,
5576 0,
5577 0,
5578 pbn_ADDIDATA_PCIe_8_3906250 },
5579
Jiri Slaby25cf9bc2009-01-15 13:30:34 +00005580 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
5581 PCI_VENDOR_ID_IBM, 0x0299,
5582 0, 0, pbn_b0_bt_2_115200 },
5583
Stefan Seyfried972ce082013-07-01 09:14:21 +02005584 /*
5585 * other NetMos 9835 devices are most likely handled by the
5586 * parport_serial driver, check drivers/parport/parport_serial.c
5587 * before adding them here.
5588 */
5589
Michael Bueschc4285b42009-06-30 11:41:21 -07005590 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
5591 0xA000, 0x1000,
5592 0, 0, pbn_b0_1_115200 },
5593
Nicos Gollan7808edc2011-05-05 21:00:37 +02005594 /* the 9901 is a rebranded 9912 */
5595 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
5596 0xA000, 0x1000,
5597 0, 0, pbn_b0_1_115200 },
5598
5599 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
5600 0xA000, 0x1000,
5601 0, 0, pbn_b0_1_115200 },
5602
5603 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
5604 0xA000, 0x1000,
5605 0, 0, pbn_b0_1_115200 },
5606
5607 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5608 0xA000, 0x1000,
5609 0, 0, pbn_b0_1_115200 },
5610
5611 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5612 0xA000, 0x3002,
5613 0, 0, pbn_NETMOS9900_2s_115200 },
5614
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005615 /*
Eric Smith44178172011-07-11 22:53:13 -06005616 * Best Connectivity and Rosewill PCI Multi I/O cards
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005617 */
5618
5619 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5620 0xA000, 0x1000,
5621 0, 0, pbn_b0_1_115200 },
5622
5623 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Eric Smith44178172011-07-11 22:53:13 -06005624 0xA000, 0x3002,
5625 0, 0, pbn_b0_bt_2_115200 },
5626
5627 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005628 0xA000, 0x3004,
5629 0, 0, pbn_b0_bt_4_115200 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005630 /* Intel CE4100 */
5631 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
5632 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5633 pbn_ce4100_1_115200 },
Mika Westerberg6c55d9b2016-01-29 16:49:47 +02005634
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005635 /*
5636 * Cronyx Omega PCI
5637 */
5638 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
5639 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5640 pbn_omegapci },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005641
5642 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08005643 * Broadcom TruManage
5644 */
5645 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
5646 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5647 pbn_brcm_trumanage },
5648
5649 /*
Alan Cox66835492012-08-16 12:01:33 +01005650 * AgeStar as-prs2-009
5651 */
5652 { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
5653 PCI_ANY_ID, PCI_ANY_ID,
5654 0, 0, pbn_b0_bt_2_115200 },
Alan Cox27788c52012-09-04 16:21:06 +01005655
5656 /*
5657 * WCH CH353 series devices: The 2S1P is handled by parport_serial
5658 * so not listed here.
5659 */
5660 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
5661 PCI_ANY_ID, PCI_ANY_ID,
5662 0, 0, pbn_b0_bt_4_115200 },
5663
5664 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
5665 PCI_ANY_ID, PCI_ANY_ID,
5666 0, 0, pbn_b0_bt_2_115200 },
5667
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03005668 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH355_4S,
5669 PCI_ANY_ID, PCI_ANY_ID,
5670 0, 0, pbn_b0_bt_4_115200 },
5671
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08005672 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH382_2S,
5673 PCI_ANY_ID, PCI_ANY_ID,
5674 0, 0, pbn_wch382_2 },
5675
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03005676 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_4S,
5677 PCI_ANY_ID, PCI_ANY_ID,
5678 0, 0, pbn_wch384_4 },
5679
Alan Cox66835492012-08-16 12:01:33 +01005680 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06005681 * Commtech, Inc. Fastcom adapters
5682 */
5683 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
5684 PCI_ANY_ID, PCI_ANY_ID,
5685 0,
5686 0, pbn_b0_2_1152000_200 },
5687 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
5688 PCI_ANY_ID, PCI_ANY_ID,
5689 0,
5690 0, pbn_b0_4_1152000_200 },
5691 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
5692 PCI_ANY_ID, PCI_ANY_ID,
5693 0,
5694 0, pbn_b0_4_1152000_200 },
5695 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
5696 PCI_ANY_ID, PCI_ANY_ID,
5697 0,
5698 0, pbn_b0_8_1152000_200 },
5699 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
5700 PCI_ANY_ID, PCI_ANY_ID,
5701 0,
5702 0, pbn_exar_XR17V352 },
5703 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
5704 PCI_ANY_ID, PCI_ANY_ID,
5705 0,
5706 0, pbn_exar_XR17V354 },
5707 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
5708 PCI_ANY_ID, PCI_ANY_ID,
5709 0,
5710 0, pbn_exar_XR17V358 },
5711
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07005712 /* Fintek PCI serial cards */
5713 { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
5714 { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
5715 { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
5716
Ian Abbottc4c590b2017-02-03 20:25:00 +00005717 /* MKS Tenta SCOM-080x serial cards */
5718 { PCI_DEVICE(0x1601, 0x0800), .driver_data = pbn_b0_4_1250000 },
5719 { PCI_DEVICE(0x1601, 0xa801), .driver_data = pbn_b0_4_1250000 },
5720
Matt Wilson65e65992017-11-13 11:31:31 -08005721 /* Amazon PCI serial device */
5722 { PCI_DEVICE(0x1d0f, 0x8250), .driver_data = pbn_b0_1_115200 },
5723
Matt Schulte14faa8c2012-11-21 10:35:15 -06005724 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005725 * These entries match devices with class COMMUNICATION_SERIAL,
5726 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
5727 */
5728 { PCI_ANY_ID, PCI_ANY_ID,
5729 PCI_ANY_ID, PCI_ANY_ID,
5730 PCI_CLASS_COMMUNICATION_SERIAL << 8,
5731 0xffff00, pbn_default },
5732 { PCI_ANY_ID, PCI_ANY_ID,
5733 PCI_ANY_ID, PCI_ANY_ID,
5734 PCI_CLASS_COMMUNICATION_MODEM << 8,
5735 0xffff00, pbn_default },
5736 { PCI_ANY_ID, PCI_ANY_ID,
5737 PCI_ANY_ID, PCI_ANY_ID,
5738 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
5739 0xffff00, pbn_default },
5740 { 0, }
5741};
5742
Michael Reed28071902011-05-31 12:06:28 -05005743static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
5744 pci_channel_state_t state)
5745{
5746 struct serial_private *priv = pci_get_drvdata(dev);
5747
5748 if (state == pci_channel_io_perm_failure)
5749 return PCI_ERS_RESULT_DISCONNECT;
5750
5751 if (priv)
Gabriel Krisman Bertazi4fa1c652017-03-17 00:48:32 +00005752 pciserial_detach_ports(priv);
Michael Reed28071902011-05-31 12:06:28 -05005753
5754 pci_disable_device(dev);
5755
5756 return PCI_ERS_RESULT_NEED_RESET;
5757}
5758
5759static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
5760{
5761 int rc;
5762
5763 rc = pci_enable_device(dev);
5764
5765 if (rc)
5766 return PCI_ERS_RESULT_DISCONNECT;
5767
5768 pci_restore_state(dev);
5769 pci_save_state(dev);
5770
5771 return PCI_ERS_RESULT_RECOVERED;
5772}
5773
5774static void serial8250_io_resume(struct pci_dev *dev)
5775{
5776 struct serial_private *priv = pci_get_drvdata(dev);
Gabriel Krisman Bertazi1bf9bc42016-12-28 16:42:00 -02005777 struct serial_private *new;
Michael Reed28071902011-05-31 12:06:28 -05005778
Gabriel Krisman Bertazi4fa1c652017-03-17 00:48:32 +00005779 if (!priv)
5780 return;
5781
Gabriel Krisman Bertazi1bf9bc42016-12-28 16:42:00 -02005782 new = pciserial_init_ports(dev, priv->board);
5783 if (!IS_ERR(new)) {
5784 pci_set_drvdata(dev, new);
5785 kfree(priv);
Gabriel Krisman Bertazi4fa1c652017-03-17 00:48:32 +00005786 }
Michael Reed28071902011-05-31 12:06:28 -05005787}
5788
Stephen Hemminger1d352032012-09-07 09:33:17 -07005789static const struct pci_error_handlers serial8250_err_handler = {
Michael Reed28071902011-05-31 12:06:28 -05005790 .error_detected = serial8250_io_error_detected,
5791 .slot_reset = serial8250_io_slot_reset,
5792 .resume = serial8250_io_resume,
5793};
5794
Linus Torvalds1da177e2005-04-16 15:20:36 -07005795static struct pci_driver serial_pci_driver = {
5796 .name = "serial",
5797 .probe = pciserial_init_one,
Bill Pemberton2d47b712012-11-19 13:21:34 -05005798 .remove = pciserial_remove_one,
Andy Shevchenko61702c32015-02-02 14:53:26 +02005799 .driver = {
5800 .pm = &pciserial_pm_ops,
5801 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005802 .id_table = serial_pci_tbl,
Michael Reed28071902011-05-31 12:06:28 -05005803 .err_handler = &serial8250_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005804};
5805
Wei Yongjun15a12e82012-10-26 23:04:22 +08005806module_pci_driver(serial_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005807
5808MODULE_LICENSE("GPL");
5809MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
5810MODULE_DEVICE_TABLE(pci, serial_pci_tbl);