blob: 2251327f8cdf5fe08bb1bf79e155c71a3f3b5099 [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
Michael Chan11f15ed2016-04-05 14:08:55 -04003 * Copyright (c) 2014-2016 Broadcom Corporation
Michael Chan894aa692018-01-17 03:21:03 -05004 * Copyright (c) 2016-2018 Broadcom Limited
Michael Chanc0c050c2015-10-22 16:01:17 -04005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation.
9 */
10
11#include <linux/module.h>
12
13#include <linux/stringify.h>
14#include <linux/kernel.h>
15#include <linux/timer.h>
16#include <linux/errno.h>
17#include <linux/ioport.h>
18#include <linux/slab.h>
19#include <linux/vmalloc.h>
20#include <linux/interrupt.h>
21#include <linux/pci.h>
22#include <linux/netdevice.h>
23#include <linux/etherdevice.h>
24#include <linux/skbuff.h>
25#include <linux/dma-mapping.h>
26#include <linux/bitops.h>
27#include <linux/io.h>
28#include <linux/irq.h>
29#include <linux/delay.h>
30#include <asm/byteorder.h>
31#include <asm/page.h>
32#include <linux/time.h>
33#include <linux/mii.h>
34#include <linux/if.h>
35#include <linux/if_vlan.h>
Michael Chan32e8239c2017-07-24 12:34:21 -040036#include <linux/if_bridge.h>
Rob Swindell5ac67d82016-09-19 03:58:03 -040037#include <linux/rtc.h>
Michael Chanc6d30e82017-02-06 16:55:42 -050038#include <linux/bpf.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040039#include <net/ip.h>
40#include <net/tcp.h>
41#include <net/udp.h>
42#include <net/checksum.h>
43#include <net/ip6_checksum.h>
Alexander Duyckad51b8e2016-06-16 12:21:19 -070044#include <net/udp_tunnel.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040045#include <linux/workqueue.h>
46#include <linux/prefetch.h>
47#include <linux/cache.h>
48#include <linux/log2.h>
49#include <linux/aer.h>
50#include <linux/bitmap.h>
51#include <linux/cpu_rmap.h>
Vasundhara Volam56f0fd82017-08-28 13:40:27 -040052#include <linux/cpumask.h>
Sathya Perla2ae74082017-08-28 13:40:33 -040053#include <net/pkt_cls.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040054
55#include "bnxt_hsi.h"
56#include "bnxt.h"
Michael Chana588e452016-12-07 00:26:21 -050057#include "bnxt_ulp.h"
Michael Chanc0c050c2015-10-22 16:01:17 -040058#include "bnxt_sriov.h"
59#include "bnxt_ethtool.h"
Michael Chan7df4ae92016-12-02 21:17:17 -050060#include "bnxt_dcb.h"
Michael Chanc6d30e82017-02-06 16:55:42 -050061#include "bnxt_xdp.h"
Sathya Perla4ab0c6a2017-07-24 12:34:27 -040062#include "bnxt_vfr.h"
Sathya Perla2ae74082017-08-28 13:40:33 -040063#include "bnxt_tc.h"
Steve Lin3c467bf2017-10-19 10:45:56 -040064#include "bnxt_devlink.h"
Michael Chanc0c050c2015-10-22 16:01:17 -040065
66#define BNXT_TX_TIMEOUT (5 * HZ)
67
68static const char version[] =
69 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
70
71MODULE_LICENSE("GPL");
72MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
73MODULE_VERSION(DRV_MODULE_VERSION);
74
75#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
76#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
77#define BNXT_RX_COPY_THRESH 256
78
Michael Chan4419dbe2016-02-10 17:33:49 -050079#define BNXT_TX_PUSH_THRESH 164
Michael Chanc0c050c2015-10-22 16:01:17 -040080
81enum board_idx {
David Christensenfbc9a522015-12-27 18:19:29 -050082 BCM57301,
Michael Chanc0c050c2015-10-22 16:01:17 -040083 BCM57302,
84 BCM57304,
Michael Chan1f681682016-07-25 12:33:37 -040085 BCM57417_NPAR,
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -040086 BCM58700,
Michael Chanb24eb6a2016-06-13 02:25:36 -040087 BCM57311,
88 BCM57312,
David Christensenfbc9a522015-12-27 18:19:29 -050089 BCM57402,
Michael Chanc0c050c2015-10-22 16:01:17 -040090 BCM57404,
91 BCM57406,
Michael Chan1f681682016-07-25 12:33:37 -040092 BCM57402_NPAR,
93 BCM57407,
Michael Chanb24eb6a2016-06-13 02:25:36 -040094 BCM57412,
95 BCM57414,
96 BCM57416,
97 BCM57417,
Michael Chan1f681682016-07-25 12:33:37 -040098 BCM57412_NPAR,
Michael Chan5049e332016-05-15 03:04:50 -040099 BCM57314,
Michael Chan1f681682016-07-25 12:33:37 -0400100 BCM57417_SFP,
101 BCM57416_SFP,
102 BCM57404_NPAR,
103 BCM57406_NPAR,
104 BCM57407_SFP,
Michael Chanadbc8302016-09-19 03:58:01 -0400105 BCM57407_NPAR,
Michael Chan1f681682016-07-25 12:33:37 -0400106 BCM57414_NPAR,
107 BCM57416_NPAR,
Deepak Khungar32b40792017-02-12 19:18:18 -0500108 BCM57452,
109 BCM57454,
Vasundhara Volam92abef32018-01-17 03:21:13 -0500110 BCM5745x_NPAR,
Ray Jui4a581392017-08-28 13:40:28 -0400111 BCM58802,
Ray Jui8ed693b2017-10-26 11:51:20 -0400112 BCM58804,
Ray Jui4a581392017-08-28 13:40:28 -0400113 BCM58808,
Michael Chanadbc8302016-09-19 03:58:01 -0400114 NETXTREME_E_VF,
115 NETXTREME_C_VF,
Rob Miller618784e2017-10-26 11:51:21 -0400116 NETXTREME_S_VF,
Michael Chanc0c050c2015-10-22 16:01:17 -0400117};
118
119/* indexed by enum above */
120static const struct {
121 char *name;
122} board_info[] = {
Scott Branden27573a72017-08-28 13:40:29 -0400123 [BCM57301] = { "Broadcom BCM57301 NetXtreme-C 10Gb Ethernet" },
124 [BCM57302] = { "Broadcom BCM57302 NetXtreme-C 10Gb/25Gb Ethernet" },
125 [BCM57304] = { "Broadcom BCM57304 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
126 [BCM57417_NPAR] = { "Broadcom BCM57417 NetXtreme-E Ethernet Partition" },
127 [BCM58700] = { "Broadcom BCM58700 Nitro 1Gb/2.5Gb/10Gb Ethernet" },
128 [BCM57311] = { "Broadcom BCM57311 NetXtreme-C 10Gb Ethernet" },
129 [BCM57312] = { "Broadcom BCM57312 NetXtreme-C 10Gb/25Gb Ethernet" },
130 [BCM57402] = { "Broadcom BCM57402 NetXtreme-E 10Gb Ethernet" },
131 [BCM57404] = { "Broadcom BCM57404 NetXtreme-E 10Gb/25Gb Ethernet" },
132 [BCM57406] = { "Broadcom BCM57406 NetXtreme-E 10GBase-T Ethernet" },
133 [BCM57402_NPAR] = { "Broadcom BCM57402 NetXtreme-E Ethernet Partition" },
134 [BCM57407] = { "Broadcom BCM57407 NetXtreme-E 10GBase-T Ethernet" },
135 [BCM57412] = { "Broadcom BCM57412 NetXtreme-E 10Gb Ethernet" },
136 [BCM57414] = { "Broadcom BCM57414 NetXtreme-E 10Gb/25Gb Ethernet" },
137 [BCM57416] = { "Broadcom BCM57416 NetXtreme-E 10GBase-T Ethernet" },
138 [BCM57417] = { "Broadcom BCM57417 NetXtreme-E 10GBase-T Ethernet" },
139 [BCM57412_NPAR] = { "Broadcom BCM57412 NetXtreme-E Ethernet Partition" },
140 [BCM57314] = { "Broadcom BCM57314 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
141 [BCM57417_SFP] = { "Broadcom BCM57417 NetXtreme-E 10Gb/25Gb Ethernet" },
142 [BCM57416_SFP] = { "Broadcom BCM57416 NetXtreme-E 10Gb Ethernet" },
143 [BCM57404_NPAR] = { "Broadcom BCM57404 NetXtreme-E Ethernet Partition" },
144 [BCM57406_NPAR] = { "Broadcom BCM57406 NetXtreme-E Ethernet Partition" },
145 [BCM57407_SFP] = { "Broadcom BCM57407 NetXtreme-E 25Gb Ethernet" },
146 [BCM57407_NPAR] = { "Broadcom BCM57407 NetXtreme-E Ethernet Partition" },
147 [BCM57414_NPAR] = { "Broadcom BCM57414 NetXtreme-E Ethernet Partition" },
148 [BCM57416_NPAR] = { "Broadcom BCM57416 NetXtreme-E Ethernet Partition" },
149 [BCM57452] = { "Broadcom BCM57452 NetXtreme-E 10Gb/25Gb/40Gb/50Gb Ethernet" },
150 [BCM57454] = { "Broadcom BCM57454 NetXtreme-E 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
Vasundhara Volam92abef32018-01-17 03:21:13 -0500151 [BCM5745x_NPAR] = { "Broadcom BCM5745x NetXtreme-E Ethernet Partition" },
Scott Branden27573a72017-08-28 13:40:29 -0400152 [BCM58802] = { "Broadcom BCM58802 NetXtreme-S 10Gb/25Gb/40Gb/50Gb Ethernet" },
Ray Jui8ed693b2017-10-26 11:51:20 -0400153 [BCM58804] = { "Broadcom BCM58804 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
Scott Branden27573a72017-08-28 13:40:29 -0400154 [BCM58808] = { "Broadcom BCM58808 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
155 [NETXTREME_E_VF] = { "Broadcom NetXtreme-E Ethernet Virtual Function" },
156 [NETXTREME_C_VF] = { "Broadcom NetXtreme-C Ethernet Virtual Function" },
Rob Miller618784e2017-10-26 11:51:21 -0400157 [NETXTREME_S_VF] = { "Broadcom NetXtreme-S Ethernet Virtual Function" },
Michael Chanc0c050c2015-10-22 16:01:17 -0400158};
159
160static const struct pci_device_id bnxt_pci_tbl[] = {
Vasundhara Volam92abef32018-01-17 03:21:13 -0500161 { PCI_VDEVICE(BROADCOM, 0x1604), .driver_data = BCM5745x_NPAR },
162 { PCI_VDEVICE(BROADCOM, 0x1605), .driver_data = BCM5745x_NPAR },
Ray Jui4a581392017-08-28 13:40:28 -0400163 { PCI_VDEVICE(BROADCOM, 0x1614), .driver_data = BCM57454 },
Michael Chanadbc8302016-09-19 03:58:01 -0400164 { PCI_VDEVICE(BROADCOM, 0x16c0), .driver_data = BCM57417_NPAR },
David Christensenfbc9a522015-12-27 18:19:29 -0500165 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400166 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
167 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
Michael Chan1f681682016-07-25 12:33:37 -0400168 { PCI_VDEVICE(BROADCOM, 0x16cc), .driver_data = BCM57417_NPAR },
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -0400169 { PCI_VDEVICE(BROADCOM, 0x16cd), .driver_data = BCM58700 },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400170 { PCI_VDEVICE(BROADCOM, 0x16ce), .driver_data = BCM57311 },
171 { PCI_VDEVICE(BROADCOM, 0x16cf), .driver_data = BCM57312 },
David Christensenfbc9a522015-12-27 18:19:29 -0500172 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400173 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
174 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
Michael Chan1f681682016-07-25 12:33:37 -0400175 { PCI_VDEVICE(BROADCOM, 0x16d4), .driver_data = BCM57402_NPAR },
176 { PCI_VDEVICE(BROADCOM, 0x16d5), .driver_data = BCM57407 },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400177 { PCI_VDEVICE(BROADCOM, 0x16d6), .driver_data = BCM57412 },
178 { PCI_VDEVICE(BROADCOM, 0x16d7), .driver_data = BCM57414 },
179 { PCI_VDEVICE(BROADCOM, 0x16d8), .driver_data = BCM57416 },
180 { PCI_VDEVICE(BROADCOM, 0x16d9), .driver_data = BCM57417 },
Michael Chan1f681682016-07-25 12:33:37 -0400181 { PCI_VDEVICE(BROADCOM, 0x16de), .driver_data = BCM57412_NPAR },
Michael Chan5049e332016-05-15 03:04:50 -0400182 { PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
Michael Chan1f681682016-07-25 12:33:37 -0400183 { PCI_VDEVICE(BROADCOM, 0x16e2), .driver_data = BCM57417_SFP },
184 { PCI_VDEVICE(BROADCOM, 0x16e3), .driver_data = BCM57416_SFP },
185 { PCI_VDEVICE(BROADCOM, 0x16e7), .driver_data = BCM57404_NPAR },
186 { PCI_VDEVICE(BROADCOM, 0x16e8), .driver_data = BCM57406_NPAR },
187 { PCI_VDEVICE(BROADCOM, 0x16e9), .driver_data = BCM57407_SFP },
Michael Chanadbc8302016-09-19 03:58:01 -0400188 { PCI_VDEVICE(BROADCOM, 0x16ea), .driver_data = BCM57407_NPAR },
189 { PCI_VDEVICE(BROADCOM, 0x16eb), .driver_data = BCM57412_NPAR },
Michael Chan1f681682016-07-25 12:33:37 -0400190 { PCI_VDEVICE(BROADCOM, 0x16ec), .driver_data = BCM57414_NPAR },
Michael Chanadbc8302016-09-19 03:58:01 -0400191 { PCI_VDEVICE(BROADCOM, 0x16ed), .driver_data = BCM57414_NPAR },
Michael Chan1f681682016-07-25 12:33:37 -0400192 { PCI_VDEVICE(BROADCOM, 0x16ee), .driver_data = BCM57416_NPAR },
Michael Chanadbc8302016-09-19 03:58:01 -0400193 { PCI_VDEVICE(BROADCOM, 0x16ef), .driver_data = BCM57416_NPAR },
Ray Jui4a581392017-08-28 13:40:28 -0400194 { PCI_VDEVICE(BROADCOM, 0x16f0), .driver_data = BCM58808 },
Deepak Khungar32b40792017-02-12 19:18:18 -0500195 { PCI_VDEVICE(BROADCOM, 0x16f1), .driver_data = BCM57452 },
Ray Jui4a581392017-08-28 13:40:28 -0400196 { PCI_VDEVICE(BROADCOM, 0xd802), .driver_data = BCM58802 },
Ray Jui8ed693b2017-10-26 11:51:20 -0400197 { PCI_VDEVICE(BROADCOM, 0xd804), .driver_data = BCM58804 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400198#ifdef CONFIG_BNXT_SRIOV
Deepak Khungarc7ef35e2017-05-29 19:06:05 -0400199 { PCI_VDEVICE(BROADCOM, 0x1606), .driver_data = NETXTREME_E_VF },
200 { PCI_VDEVICE(BROADCOM, 0x1609), .driver_data = NETXTREME_E_VF },
Michael Chanadbc8302016-09-19 03:58:01 -0400201 { PCI_VDEVICE(BROADCOM, 0x16c1), .driver_data = NETXTREME_E_VF },
202 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = NETXTREME_C_VF },
203 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = NETXTREME_E_VF },
204 { PCI_VDEVICE(BROADCOM, 0x16dc), .driver_data = NETXTREME_E_VF },
205 { PCI_VDEVICE(BROADCOM, 0x16e1), .driver_data = NETXTREME_C_VF },
206 { PCI_VDEVICE(BROADCOM, 0x16e5), .driver_data = NETXTREME_C_VF },
Rob Miller618784e2017-10-26 11:51:21 -0400207 { PCI_VDEVICE(BROADCOM, 0xd800), .driver_data = NETXTREME_S_VF },
Michael Chanc0c050c2015-10-22 16:01:17 -0400208#endif
209 { 0 }
210};
211
212MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
213
214static const u16 bnxt_vf_req_snif[] = {
215 HWRM_FUNC_CFG,
Vasundhara Volam91cdda42018-01-17 03:21:14 -0500216 HWRM_FUNC_VF_CFG,
Michael Chanc0c050c2015-10-22 16:01:17 -0400217 HWRM_PORT_PHY_QCFG,
218 HWRM_CFA_L2_FILTER_ALLOC,
219};
220
Michael Chan25be8622016-04-05 14:09:00 -0400221static const u16 bnxt_async_events_arr[] = {
Michael Chan87c374d2016-12-02 21:17:16 -0500222 ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
223 ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
224 ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
225 ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE,
226 ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
Michael Chan25be8622016-04-05 14:09:00 -0400227};
228
Michael Chanc213eae2017-10-13 21:09:29 -0400229static struct workqueue_struct *bnxt_pf_wq;
230
Michael Chanc0c050c2015-10-22 16:01:17 -0400231static bool bnxt_vf_pciid(enum board_idx idx)
232{
Rob Miller618784e2017-10-26 11:51:21 -0400233 return (idx == NETXTREME_C_VF || idx == NETXTREME_E_VF ||
234 idx == NETXTREME_S_VF);
Michael Chanc0c050c2015-10-22 16:01:17 -0400235}
236
237#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
238#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
239#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
240
241#define BNXT_CP_DB_REARM(db, raw_cons) \
242 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
243
244#define BNXT_CP_DB(db, raw_cons) \
245 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
246
247#define BNXT_CP_DB_IRQ_DIS(db) \
248 writel(DB_CP_IRQ_DIS_FLAGS, db)
249
Michael Chan38413402017-02-06 16:55:43 -0500250const u16 bnxt_lhint_arr[] = {
Michael Chanc0c050c2015-10-22 16:01:17 -0400251 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
252 TX_BD_FLAGS_LHINT_512_TO_1023,
253 TX_BD_FLAGS_LHINT_1024_TO_2047,
254 TX_BD_FLAGS_LHINT_1024_TO_2047,
255 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
256 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
257 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
258 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
259 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
260 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
261 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
262 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
263 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
264 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
265 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
266 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
267 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
268 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
269 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
270};
271
Sathya Perlaee5c7fb2017-07-24 12:34:28 -0400272static u16 bnxt_xmit_get_cfa_action(struct sk_buff *skb)
273{
274 struct metadata_dst *md_dst = skb_metadata_dst(skb);
275
276 if (!md_dst || md_dst->type != METADATA_HW_PORT_MUX)
277 return 0;
278
279 return md_dst->u.port_info.port_id;
280}
281
Michael Chanc0c050c2015-10-22 16:01:17 -0400282static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
283{
284 struct bnxt *bp = netdev_priv(dev);
285 struct tx_bd *txbd;
286 struct tx_bd_ext *txbd1;
287 struct netdev_queue *txq;
288 int i;
289 dma_addr_t mapping;
290 unsigned int length, pad = 0;
291 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
292 u16 prod, last_frag;
293 struct pci_dev *pdev = bp->pdev;
Michael Chanc0c050c2015-10-22 16:01:17 -0400294 struct bnxt_tx_ring_info *txr;
295 struct bnxt_sw_tx_bd *tx_buf;
296
297 i = skb_get_queue_mapping(skb);
298 if (unlikely(i >= bp->tx_nr_rings)) {
299 dev_kfree_skb_any(skb);
300 return NETDEV_TX_OK;
301 }
302
Michael Chanc0c050c2015-10-22 16:01:17 -0400303 txq = netdev_get_tx_queue(dev, i);
Michael Chana960dec2017-02-06 16:55:39 -0500304 txr = &bp->tx_ring[bp->tx_ring_map[i]];
Michael Chanc0c050c2015-10-22 16:01:17 -0400305 prod = txr->tx_prod;
306
307 free_size = bnxt_tx_avail(bp, txr);
308 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
309 netif_tx_stop_queue(txq);
310 return NETDEV_TX_BUSY;
311 }
312
313 length = skb->len;
314 len = skb_headlen(skb);
315 last_frag = skb_shinfo(skb)->nr_frags;
316
317 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
318
319 txbd->tx_bd_opaque = prod;
320
321 tx_buf = &txr->tx_buf_ring[prod];
322 tx_buf->skb = skb;
323 tx_buf->nr_frags = last_frag;
324
325 vlan_tag_flags = 0;
Sathya Perlaee5c7fb2017-07-24 12:34:28 -0400326 cfa_action = bnxt_xmit_get_cfa_action(skb);
Michael Chanc0c050c2015-10-22 16:01:17 -0400327 if (skb_vlan_tag_present(skb)) {
328 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
329 skb_vlan_tag_get(skb);
330 /* Currently supports 8021Q, 8021AD vlan offloads
331 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
332 */
333 if (skb->vlan_proto == htons(ETH_P_8021Q))
334 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
335 }
336
337 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
Michael Chan4419dbe2016-02-10 17:33:49 -0500338 struct tx_push_buffer *tx_push_buf = txr->tx_push;
339 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
340 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
341 void *pdata = tx_push_buf->data;
342 u64 *end;
343 int j, push_len;
Michael Chanc0c050c2015-10-22 16:01:17 -0400344
345 /* Set COAL_NOW to be ready quickly for the next push */
346 tx_push->tx_bd_len_flags_type =
347 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
348 TX_BD_TYPE_LONG_TX_BD |
349 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
350 TX_BD_FLAGS_COAL_NOW |
351 TX_BD_FLAGS_PACKET_END |
352 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
353
354 if (skb->ip_summed == CHECKSUM_PARTIAL)
355 tx_push1->tx_bd_hsize_lflags =
356 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
357 else
358 tx_push1->tx_bd_hsize_lflags = 0;
359
360 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
Sathya Perlaee5c7fb2017-07-24 12:34:28 -0400361 tx_push1->tx_bd_cfa_action =
362 cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
Michael Chanc0c050c2015-10-22 16:01:17 -0400363
Michael Chanfbb0fa82016-02-22 02:10:26 -0500364 end = pdata + length;
365 end = PTR_ALIGN(end, 8) - 1;
Michael Chan4419dbe2016-02-10 17:33:49 -0500366 *end = 0;
367
Michael Chanc0c050c2015-10-22 16:01:17 -0400368 skb_copy_from_linear_data(skb, pdata, len);
369 pdata += len;
370 for (j = 0; j < last_frag; j++) {
371 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
372 void *fptr;
373
374 fptr = skb_frag_address_safe(frag);
375 if (!fptr)
376 goto normal_tx;
377
378 memcpy(pdata, fptr, skb_frag_size(frag));
379 pdata += skb_frag_size(frag);
380 }
381
Michael Chan4419dbe2016-02-10 17:33:49 -0500382 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
383 txbd->tx_bd_haddr = txr->data_mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400384 prod = NEXT_TX(prod);
385 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
386 memcpy(txbd, tx_push1, sizeof(*txbd));
387 prod = NEXT_TX(prod);
Michael Chan4419dbe2016-02-10 17:33:49 -0500388 tx_push->doorbell =
Michael Chanc0c050c2015-10-22 16:01:17 -0400389 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
390 txr->tx_prod = prod;
391
Michael Chanb9a84602016-06-06 02:37:14 -0400392 tx_buf->is_push = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -0400393 netdev_tx_sent_queue(txq, skb->len);
Michael Chanb9a84602016-06-06 02:37:14 -0400394 wmb(); /* Sync is_push and byte queue before pushing data */
Michael Chanc0c050c2015-10-22 16:01:17 -0400395
Michael Chan4419dbe2016-02-10 17:33:49 -0500396 push_len = (length + sizeof(*tx_push) + 7) / 8;
397 if (push_len > 16) {
398 __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
Michael Chan9d137442016-09-05 01:57:35 -0400399 __iowrite32_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
400 (push_len - 16) << 1);
Michael Chan4419dbe2016-02-10 17:33:49 -0500401 } else {
402 __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
403 push_len);
404 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400405
Michael Chanc0c050c2015-10-22 16:01:17 -0400406 goto tx_done;
407 }
408
409normal_tx:
410 if (length < BNXT_MIN_PKT_SIZE) {
411 pad = BNXT_MIN_PKT_SIZE - length;
412 if (skb_pad(skb, pad)) {
413 /* SKB already freed. */
414 tx_buf->skb = NULL;
415 return NETDEV_TX_OK;
416 }
417 length = BNXT_MIN_PKT_SIZE;
418 }
419
420 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
421
422 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
423 dev_kfree_skb_any(skb);
424 tx_buf->skb = NULL;
425 return NETDEV_TX_OK;
426 }
427
428 dma_unmap_addr_set(tx_buf, mapping, mapping);
429 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
430 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
431
432 txbd->tx_bd_haddr = cpu_to_le64(mapping);
433
434 prod = NEXT_TX(prod);
435 txbd1 = (struct tx_bd_ext *)
436 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
437
438 txbd1->tx_bd_hsize_lflags = 0;
439 if (skb_is_gso(skb)) {
440 u32 hdr_len;
441
442 if (skb->encapsulation)
443 hdr_len = skb_inner_network_offset(skb) +
444 skb_inner_network_header_len(skb) +
445 inner_tcp_hdrlen(skb);
446 else
447 hdr_len = skb_transport_offset(skb) +
448 tcp_hdrlen(skb);
449
450 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
451 TX_BD_FLAGS_T_IPID |
452 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
453 length = skb_shinfo(skb)->gso_size;
454 txbd1->tx_bd_mss = cpu_to_le32(length);
455 length += hdr_len;
456 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
457 txbd1->tx_bd_hsize_lflags =
458 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
459 txbd1->tx_bd_mss = 0;
460 }
461
462 length >>= 9;
463 flags |= bnxt_lhint_arr[length];
464 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
465
466 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
Sathya Perlaee5c7fb2017-07-24 12:34:28 -0400467 txbd1->tx_bd_cfa_action =
468 cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
Michael Chanc0c050c2015-10-22 16:01:17 -0400469 for (i = 0; i < last_frag; i++) {
470 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
471
472 prod = NEXT_TX(prod);
473 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
474
475 len = skb_frag_size(frag);
476 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
477 DMA_TO_DEVICE);
478
479 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
480 goto tx_dma_error;
481
482 tx_buf = &txr->tx_buf_ring[prod];
483 dma_unmap_addr_set(tx_buf, mapping, mapping);
484
485 txbd->tx_bd_haddr = cpu_to_le64(mapping);
486
487 flags = len << TX_BD_LEN_SHIFT;
488 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
489 }
490
491 flags &= ~TX_BD_LEN;
492 txbd->tx_bd_len_flags_type =
493 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
494 TX_BD_FLAGS_PACKET_END);
495
496 netdev_tx_sent_queue(txq, skb->len);
497
498 /* Sync BD data before updating doorbell */
499 wmb();
500
501 prod = NEXT_TX(prod);
502 txr->tx_prod = prod;
503
Michael Chanffe40642017-05-30 20:03:00 -0400504 if (!skb->xmit_more || netif_xmit_stopped(txq))
Michael Chan4d172f22017-05-29 19:06:09 -0400505 bnxt_db_write(bp, txr->tx_doorbell, DB_KEY_TX | prod);
Michael Chanc0c050c2015-10-22 16:01:17 -0400506
507tx_done:
508
509 mmiowb();
510
511 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
Michael Chan4d172f22017-05-29 19:06:09 -0400512 if (skb->xmit_more && !tx_buf->is_push)
513 bnxt_db_write(bp, txr->tx_doorbell, DB_KEY_TX | prod);
514
Michael Chanc0c050c2015-10-22 16:01:17 -0400515 netif_tx_stop_queue(txq);
516
517 /* netif_tx_stop_queue() must be done before checking
518 * tx index in bnxt_tx_avail() below, because in
519 * bnxt_tx_int(), we update tx index before checking for
520 * netif_tx_queue_stopped().
521 */
522 smp_mb();
523 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
524 netif_tx_wake_queue(txq);
525 }
526 return NETDEV_TX_OK;
527
528tx_dma_error:
529 last_frag = i;
530
531 /* start back at beginning and unmap skb */
532 prod = txr->tx_prod;
533 tx_buf = &txr->tx_buf_ring[prod];
534 tx_buf->skb = NULL;
535 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
536 skb_headlen(skb), PCI_DMA_TODEVICE);
537 prod = NEXT_TX(prod);
538
539 /* unmap remaining mapped pages */
540 for (i = 0; i < last_frag; i++) {
541 prod = NEXT_TX(prod);
542 tx_buf = &txr->tx_buf_ring[prod];
543 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
544 skb_frag_size(&skb_shinfo(skb)->frags[i]),
545 PCI_DMA_TODEVICE);
546 }
547
548 dev_kfree_skb_any(skb);
549 return NETDEV_TX_OK;
550}
551
552static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
553{
Michael Chanb6ab4b02016-01-02 23:44:59 -0500554 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chana960dec2017-02-06 16:55:39 -0500555 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, txr->txq_index);
Michael Chanc0c050c2015-10-22 16:01:17 -0400556 u16 cons = txr->tx_cons;
557 struct pci_dev *pdev = bp->pdev;
558 int i;
559 unsigned int tx_bytes = 0;
560
561 for (i = 0; i < nr_pkts; i++) {
562 struct bnxt_sw_tx_bd *tx_buf;
563 struct sk_buff *skb;
564 int j, last;
565
566 tx_buf = &txr->tx_buf_ring[cons];
567 cons = NEXT_TX(cons);
568 skb = tx_buf->skb;
569 tx_buf->skb = NULL;
570
571 if (tx_buf->is_push) {
572 tx_buf->is_push = 0;
573 goto next_tx_int;
574 }
575
576 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
577 skb_headlen(skb), PCI_DMA_TODEVICE);
578 last = tx_buf->nr_frags;
579
580 for (j = 0; j < last; j++) {
581 cons = NEXT_TX(cons);
582 tx_buf = &txr->tx_buf_ring[cons];
583 dma_unmap_page(
584 &pdev->dev,
585 dma_unmap_addr(tx_buf, mapping),
586 skb_frag_size(&skb_shinfo(skb)->frags[j]),
587 PCI_DMA_TODEVICE);
588 }
589
590next_tx_int:
591 cons = NEXT_TX(cons);
592
593 tx_bytes += skb->len;
594 dev_kfree_skb_any(skb);
595 }
596
597 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
598 txr->tx_cons = cons;
599
600 /* Need to make the tx_cons update visible to bnxt_start_xmit()
601 * before checking for netif_tx_queue_stopped(). Without the
602 * memory barrier, there is a small possibility that bnxt_start_xmit()
603 * will miss it and cause the queue to be stopped forever.
604 */
605 smp_mb();
606
607 if (unlikely(netif_tx_queue_stopped(txq)) &&
608 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
609 __netif_tx_lock(txq, smp_processor_id());
610 if (netif_tx_queue_stopped(txq) &&
611 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
612 txr->dev_state != BNXT_DEV_STATE_CLOSING)
613 netif_tx_wake_queue(txq);
614 __netif_tx_unlock(txq);
615 }
616}
617
Michael Chanc61fb992017-02-06 16:55:36 -0500618static struct page *__bnxt_alloc_rx_page(struct bnxt *bp, dma_addr_t *mapping,
619 gfp_t gfp)
620{
621 struct device *dev = &bp->pdev->dev;
622 struct page *page;
623
624 page = alloc_page(gfp);
625 if (!page)
626 return NULL;
627
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700628 *mapping = dma_map_page_attrs(dev, page, 0, PAGE_SIZE, bp->rx_dir,
629 DMA_ATTR_WEAK_ORDERING);
Michael Chanc61fb992017-02-06 16:55:36 -0500630 if (dma_mapping_error(dev, *mapping)) {
631 __free_page(page);
632 return NULL;
633 }
634 *mapping += bp->rx_dma_offset;
635 return page;
636}
637
Michael Chanc0c050c2015-10-22 16:01:17 -0400638static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
639 gfp_t gfp)
640{
641 u8 *data;
642 struct pci_dev *pdev = bp->pdev;
643
644 data = kmalloc(bp->rx_buf_size, gfp);
645 if (!data)
646 return NULL;
647
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700648 *mapping = dma_map_single_attrs(&pdev->dev, data + bp->rx_dma_offset,
649 bp->rx_buf_use_size, bp->rx_dir,
650 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -0400651
652 if (dma_mapping_error(&pdev->dev, *mapping)) {
653 kfree(data);
654 data = NULL;
655 }
656 return data;
657}
658
Michael Chan38413402017-02-06 16:55:43 -0500659int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
660 u16 prod, gfp_t gfp)
Michael Chanc0c050c2015-10-22 16:01:17 -0400661{
662 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
663 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanc0c050c2015-10-22 16:01:17 -0400664 dma_addr_t mapping;
665
Michael Chanc61fb992017-02-06 16:55:36 -0500666 if (BNXT_RX_PAGE_MODE(bp)) {
667 struct page *page = __bnxt_alloc_rx_page(bp, &mapping, gfp);
Michael Chanc0c050c2015-10-22 16:01:17 -0400668
Michael Chanc61fb992017-02-06 16:55:36 -0500669 if (!page)
670 return -ENOMEM;
671
672 rx_buf->data = page;
673 rx_buf->data_ptr = page_address(page) + bp->rx_offset;
674 } else {
675 u8 *data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
676
677 if (!data)
678 return -ENOMEM;
679
680 rx_buf->data = data;
681 rx_buf->data_ptr = data + bp->rx_offset;
682 }
Michael Chan11cd1192017-02-06 16:55:33 -0500683 rx_buf->mapping = mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400684
685 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -0400686 return 0;
687}
688
Michael Chanc6d30e82017-02-06 16:55:42 -0500689void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data)
Michael Chanc0c050c2015-10-22 16:01:17 -0400690{
691 u16 prod = rxr->rx_prod;
692 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
693 struct rx_bd *cons_bd, *prod_bd;
694
695 prod_rx_buf = &rxr->rx_buf_ring[prod];
696 cons_rx_buf = &rxr->rx_buf_ring[cons];
697
698 prod_rx_buf->data = data;
Michael Chan6bb19472017-02-06 16:55:32 -0500699 prod_rx_buf->data_ptr = cons_rx_buf->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -0400700
Michael Chan11cd1192017-02-06 16:55:33 -0500701 prod_rx_buf->mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400702
703 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
704 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
705
706 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
707}
708
709static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
710{
711 u16 next, max = rxr->rx_agg_bmap_size;
712
713 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
714 if (next >= max)
715 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
716 return next;
717}
718
719static inline int bnxt_alloc_rx_page(struct bnxt *bp,
720 struct bnxt_rx_ring_info *rxr,
721 u16 prod, gfp_t gfp)
722{
723 struct rx_bd *rxbd =
724 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
725 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
726 struct pci_dev *pdev = bp->pdev;
727 struct page *page;
728 dma_addr_t mapping;
729 u16 sw_prod = rxr->rx_sw_agg_prod;
Michael Chan89d0a062016-04-25 02:30:51 -0400730 unsigned int offset = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -0400731
Michael Chan89d0a062016-04-25 02:30:51 -0400732 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
733 page = rxr->rx_page;
734 if (!page) {
735 page = alloc_page(gfp);
736 if (!page)
737 return -ENOMEM;
738 rxr->rx_page = page;
739 rxr->rx_page_offset = 0;
740 }
741 offset = rxr->rx_page_offset;
742 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
743 if (rxr->rx_page_offset == PAGE_SIZE)
744 rxr->rx_page = NULL;
745 else
746 get_page(page);
747 } else {
748 page = alloc_page(gfp);
749 if (!page)
750 return -ENOMEM;
751 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400752
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700753 mapping = dma_map_page_attrs(&pdev->dev, page, offset,
754 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE,
755 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -0400756 if (dma_mapping_error(&pdev->dev, mapping)) {
757 __free_page(page);
758 return -EIO;
759 }
760
761 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
762 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
763
764 __set_bit(sw_prod, rxr->rx_agg_bmap);
765 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
766 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
767
768 rx_agg_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400769 rx_agg_buf->offset = offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400770 rx_agg_buf->mapping = mapping;
771 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
772 rxbd->rx_bd_opaque = sw_prod;
773 return 0;
774}
775
776static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
777 u32 agg_bufs)
778{
779 struct bnxt *bp = bnapi->bp;
780 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500781 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400782 u16 prod = rxr->rx_agg_prod;
783 u16 sw_prod = rxr->rx_sw_agg_prod;
784 u32 i;
785
786 for (i = 0; i < agg_bufs; i++) {
787 u16 cons;
788 struct rx_agg_cmp *agg;
789 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
790 struct rx_bd *prod_bd;
791 struct page *page;
792
793 agg = (struct rx_agg_cmp *)
794 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
795 cons = agg->rx_agg_cmp_opaque;
796 __clear_bit(cons, rxr->rx_agg_bmap);
797
798 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
799 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
800
801 __set_bit(sw_prod, rxr->rx_agg_bmap);
802 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
803 cons_rx_buf = &rxr->rx_agg_ring[cons];
804
805 /* It is possible for sw_prod to be equal to cons, so
806 * set cons_rx_buf->page to NULL first.
807 */
808 page = cons_rx_buf->page;
809 cons_rx_buf->page = NULL;
810 prod_rx_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400811 prod_rx_buf->offset = cons_rx_buf->offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400812
813 prod_rx_buf->mapping = cons_rx_buf->mapping;
814
815 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
816
817 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
818 prod_bd->rx_bd_opaque = sw_prod;
819
820 prod = NEXT_RX_AGG(prod);
821 sw_prod = NEXT_RX_AGG(sw_prod);
822 cp_cons = NEXT_CMP(cp_cons);
823 }
824 rxr->rx_agg_prod = prod;
825 rxr->rx_sw_agg_prod = sw_prod;
826}
827
Michael Chanc61fb992017-02-06 16:55:36 -0500828static struct sk_buff *bnxt_rx_page_skb(struct bnxt *bp,
829 struct bnxt_rx_ring_info *rxr,
830 u16 cons, void *data, u8 *data_ptr,
831 dma_addr_t dma_addr,
832 unsigned int offset_and_len)
833{
834 unsigned int payload = offset_and_len >> 16;
835 unsigned int len = offset_and_len & 0xffff;
836 struct skb_frag_struct *frag;
837 struct page *page = data;
838 u16 prod = rxr->rx_prod;
839 struct sk_buff *skb;
840 int off, err;
841
842 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
843 if (unlikely(err)) {
844 bnxt_reuse_rx_data(rxr, cons, data);
845 return NULL;
846 }
847 dma_addr -= bp->rx_dma_offset;
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700848 dma_unmap_page_attrs(&bp->pdev->dev, dma_addr, PAGE_SIZE, bp->rx_dir,
849 DMA_ATTR_WEAK_ORDERING);
Michael Chanc61fb992017-02-06 16:55:36 -0500850
851 if (unlikely(!payload))
852 payload = eth_get_headlen(data_ptr, len);
853
854 skb = napi_alloc_skb(&rxr->bnapi->napi, payload);
855 if (!skb) {
856 __free_page(page);
857 return NULL;
858 }
859
860 off = (void *)data_ptr - page_address(page);
861 skb_add_rx_frag(skb, 0, page, off, len, PAGE_SIZE);
862 memcpy(skb->data - NET_IP_ALIGN, data_ptr - NET_IP_ALIGN,
863 payload + NET_IP_ALIGN);
864
865 frag = &skb_shinfo(skb)->frags[0];
866 skb_frag_size_sub(frag, payload);
867 frag->page_offset += payload;
868 skb->data_len -= payload;
869 skb->tail += payload;
870
871 return skb;
872}
873
Michael Chanc0c050c2015-10-22 16:01:17 -0400874static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
875 struct bnxt_rx_ring_info *rxr, u16 cons,
Michael Chan6bb19472017-02-06 16:55:32 -0500876 void *data, u8 *data_ptr,
877 dma_addr_t dma_addr,
878 unsigned int offset_and_len)
Michael Chanc0c050c2015-10-22 16:01:17 -0400879{
Michael Chan6bb19472017-02-06 16:55:32 -0500880 u16 prod = rxr->rx_prod;
Michael Chanc0c050c2015-10-22 16:01:17 -0400881 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -0500882 int err;
Michael Chanc0c050c2015-10-22 16:01:17 -0400883
884 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
885 if (unlikely(err)) {
886 bnxt_reuse_rx_data(rxr, cons, data);
887 return NULL;
888 }
889
890 skb = build_skb(data, 0);
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700891 dma_unmap_single_attrs(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
892 bp->rx_dir, DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -0400893 if (!skb) {
894 kfree(data);
895 return NULL;
896 }
897
Michael Chanb3dba772017-02-06 16:55:35 -0500898 skb_reserve(skb, bp->rx_offset);
Michael Chan6bb19472017-02-06 16:55:32 -0500899 skb_put(skb, offset_and_len & 0xffff);
Michael Chanc0c050c2015-10-22 16:01:17 -0400900 return skb;
901}
902
903static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
904 struct sk_buff *skb, u16 cp_cons,
905 u32 agg_bufs)
906{
907 struct pci_dev *pdev = bp->pdev;
908 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500909 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400910 u16 prod = rxr->rx_agg_prod;
911 u32 i;
912
913 for (i = 0; i < agg_bufs; i++) {
914 u16 cons, frag_len;
915 struct rx_agg_cmp *agg;
916 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
917 struct page *page;
918 dma_addr_t mapping;
919
920 agg = (struct rx_agg_cmp *)
921 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
922 cons = agg->rx_agg_cmp_opaque;
923 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
924 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
925
926 cons_rx_buf = &rxr->rx_agg_ring[cons];
Michael Chan89d0a062016-04-25 02:30:51 -0400927 skb_fill_page_desc(skb, i, cons_rx_buf->page,
928 cons_rx_buf->offset, frag_len);
Michael Chanc0c050c2015-10-22 16:01:17 -0400929 __clear_bit(cons, rxr->rx_agg_bmap);
930
931 /* It is possible for bnxt_alloc_rx_page() to allocate
932 * a sw_prod index that equals the cons index, so we
933 * need to clear the cons entry now.
934 */
Michael Chan11cd1192017-02-06 16:55:33 -0500935 mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400936 page = cons_rx_buf->page;
937 cons_rx_buf->page = NULL;
938
939 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
940 struct skb_shared_info *shinfo;
941 unsigned int nr_frags;
942
943 shinfo = skb_shinfo(skb);
944 nr_frags = --shinfo->nr_frags;
945 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
946
947 dev_kfree_skb(skb);
948
949 cons_rx_buf->page = page;
950
951 /* Update prod since possibly some pages have been
952 * allocated already.
953 */
954 rxr->rx_agg_prod = prod;
955 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
956 return NULL;
957 }
958
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700959 dma_unmap_page_attrs(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
960 PCI_DMA_FROMDEVICE,
961 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -0400962
963 skb->data_len += frag_len;
964 skb->len += frag_len;
965 skb->truesize += PAGE_SIZE;
966
967 prod = NEXT_RX_AGG(prod);
968 cp_cons = NEXT_CMP(cp_cons);
969 }
970 rxr->rx_agg_prod = prod;
971 return skb;
972}
973
974static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
975 u8 agg_bufs, u32 *raw_cons)
976{
977 u16 last;
978 struct rx_agg_cmp *agg;
979
980 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
981 last = RING_CMP(*raw_cons);
982 agg = (struct rx_agg_cmp *)
983 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
984 return RX_AGG_CMP_VALID(agg, *raw_cons);
985}
986
987static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
988 unsigned int len,
989 dma_addr_t mapping)
990{
991 struct bnxt *bp = bnapi->bp;
992 struct pci_dev *pdev = bp->pdev;
993 struct sk_buff *skb;
994
995 skb = napi_alloc_skb(&bnapi->napi, len);
996 if (!skb)
997 return NULL;
998
Michael Chan745fc052017-02-06 16:55:34 -0500999 dma_sync_single_for_cpu(&pdev->dev, mapping, bp->rx_copy_thresh,
1000 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001001
Michael Chan6bb19472017-02-06 16:55:32 -05001002 memcpy(skb->data - NET_IP_ALIGN, data - NET_IP_ALIGN,
1003 len + NET_IP_ALIGN);
Michael Chanc0c050c2015-10-22 16:01:17 -04001004
Michael Chan745fc052017-02-06 16:55:34 -05001005 dma_sync_single_for_device(&pdev->dev, mapping, bp->rx_copy_thresh,
1006 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001007
1008 skb_put(skb, len);
1009 return skb;
1010}
1011
Michael Chanfa7e2812016-05-10 19:18:00 -04001012static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_napi *bnapi,
1013 u32 *raw_cons, void *cmp)
1014{
1015 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1016 struct rx_cmp *rxcmp = cmp;
1017 u32 tmp_raw_cons = *raw_cons;
1018 u8 cmp_type, agg_bufs = 0;
1019
1020 cmp_type = RX_CMP_TYPE(rxcmp);
1021
1022 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
1023 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
1024 RX_CMP_AGG_BUFS) >>
1025 RX_CMP_AGG_BUFS_SHIFT;
1026 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1027 struct rx_tpa_end_cmp *tpa_end = cmp;
1028
1029 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1030 RX_TPA_END_CMP_AGG_BUFS) >>
1031 RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1032 }
1033
1034 if (agg_bufs) {
1035 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1036 return -EBUSY;
1037 }
1038 *raw_cons = tmp_raw_cons;
1039 return 0;
1040}
1041
Michael Chanc213eae2017-10-13 21:09:29 -04001042static void bnxt_queue_sp_work(struct bnxt *bp)
1043{
1044 if (BNXT_PF(bp))
1045 queue_work(bnxt_pf_wq, &bp->sp_task);
1046 else
1047 schedule_work(&bp->sp_task);
1048}
1049
1050static void bnxt_cancel_sp_work(struct bnxt *bp)
1051{
1052 if (BNXT_PF(bp))
1053 flush_workqueue(bnxt_pf_wq);
1054 else
1055 cancel_work_sync(&bp->sp_task);
1056}
1057
Michael Chanfa7e2812016-05-10 19:18:00 -04001058static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
1059{
1060 if (!rxr->bnapi->in_reset) {
1061 rxr->bnapi->in_reset = true;
1062 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04001063 bnxt_queue_sp_work(bp);
Michael Chanfa7e2812016-05-10 19:18:00 -04001064 }
1065 rxr->rx_next_cons = 0xffff;
1066}
1067
Michael Chanc0c050c2015-10-22 16:01:17 -04001068static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1069 struct rx_tpa_start_cmp *tpa_start,
1070 struct rx_tpa_start_cmp_ext *tpa_start1)
1071{
1072 u8 agg_id = TPA_START_AGG_ID(tpa_start);
1073 u16 cons, prod;
1074 struct bnxt_tpa_info *tpa_info;
1075 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
1076 struct rx_bd *prod_bd;
1077 dma_addr_t mapping;
1078
1079 cons = tpa_start->rx_tpa_start_cmp_opaque;
1080 prod = rxr->rx_prod;
1081 cons_rx_buf = &rxr->rx_buf_ring[cons];
1082 prod_rx_buf = &rxr->rx_buf_ring[prod];
1083 tpa_info = &rxr->rx_tpa[agg_id];
1084
Michael Chanfa7e2812016-05-10 19:18:00 -04001085 if (unlikely(cons != rxr->rx_next_cons)) {
1086 bnxt_sched_reset(bp, rxr);
1087 return;
1088 }
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001089 /* Store cfa_code in tpa_info to use in tpa_end
1090 * completion processing.
1091 */
1092 tpa_info->cfa_code = TPA_START_CFA_CODE(tpa_start1);
Michael Chanc0c050c2015-10-22 16:01:17 -04001093 prod_rx_buf->data = tpa_info->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001094 prod_rx_buf->data_ptr = tpa_info->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -04001095
1096 mapping = tpa_info->mapping;
Michael Chan11cd1192017-02-06 16:55:33 -05001097 prod_rx_buf->mapping = mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001098
1099 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
1100
1101 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
1102
1103 tpa_info->data = cons_rx_buf->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001104 tpa_info->data_ptr = cons_rx_buf->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -04001105 cons_rx_buf->data = NULL;
Michael Chan11cd1192017-02-06 16:55:33 -05001106 tpa_info->mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001107
1108 tpa_info->len =
1109 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
1110 RX_TPA_START_CMP_LEN_SHIFT;
1111 if (likely(TPA_START_HASH_VALID(tpa_start))) {
1112 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
1113
1114 tpa_info->hash_type = PKT_HASH_TYPE_L4;
1115 tpa_info->gso_type = SKB_GSO_TCPV4;
1116 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1117 if (hash_type == 3)
1118 tpa_info->gso_type = SKB_GSO_TCPV6;
1119 tpa_info->rss_hash =
1120 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
1121 } else {
1122 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
1123 tpa_info->gso_type = 0;
1124 if (netif_msg_rx_err(bp))
1125 netdev_warn(bp->dev, "TPA packet without valid hash\n");
1126 }
1127 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
1128 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
Michael Chan94758f82016-06-13 02:25:35 -04001129 tpa_info->hdr_info = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_hdr_info);
Michael Chanc0c050c2015-10-22 16:01:17 -04001130
1131 rxr->rx_prod = NEXT_RX(prod);
1132 cons = NEXT_RX(cons);
Michael Chan376a5b82016-05-10 19:17:59 -04001133 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001134 cons_rx_buf = &rxr->rx_buf_ring[cons];
1135
1136 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
1137 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
1138 cons_rx_buf->data = NULL;
1139}
1140
1141static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
1142 u16 cp_cons, u32 agg_bufs)
1143{
1144 if (agg_bufs)
1145 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1146}
1147
Michael Chan94758f82016-06-13 02:25:35 -04001148static struct sk_buff *bnxt_gro_func_5731x(struct bnxt_tpa_info *tpa_info,
1149 int payload_off, int tcp_ts,
1150 struct sk_buff *skb)
1151{
1152#ifdef CONFIG_INET
1153 struct tcphdr *th;
1154 int len, nw_off;
1155 u16 outer_ip_off, inner_ip_off, inner_mac_off;
1156 u32 hdr_info = tpa_info->hdr_info;
1157 bool loopback = false;
1158
1159 inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
1160 inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
1161 outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
1162
1163 /* If the packet is an internal loopback packet, the offsets will
1164 * have an extra 4 bytes.
1165 */
1166 if (inner_mac_off == 4) {
1167 loopback = true;
1168 } else if (inner_mac_off > 4) {
1169 __be16 proto = *((__be16 *)(skb->data + inner_ip_off -
1170 ETH_HLEN - 2));
1171
1172 /* We only support inner iPv4/ipv6. If we don't see the
1173 * correct protocol ID, it must be a loopback packet where
1174 * the offsets are off by 4.
1175 */
Dan Carpenter09a76362016-07-07 11:23:09 +03001176 if (proto != htons(ETH_P_IP) && proto != htons(ETH_P_IPV6))
Michael Chan94758f82016-06-13 02:25:35 -04001177 loopback = true;
1178 }
1179 if (loopback) {
1180 /* internal loopback packet, subtract all offsets by 4 */
1181 inner_ip_off -= 4;
1182 inner_mac_off -= 4;
1183 outer_ip_off -= 4;
1184 }
1185
1186 nw_off = inner_ip_off - ETH_HLEN;
1187 skb_set_network_header(skb, nw_off);
1188 if (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) {
1189 struct ipv6hdr *iph = ipv6_hdr(skb);
1190
1191 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1192 len = skb->len - skb_transport_offset(skb);
1193 th = tcp_hdr(skb);
1194 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1195 } else {
1196 struct iphdr *iph = ip_hdr(skb);
1197
1198 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1199 len = skb->len - skb_transport_offset(skb);
1200 th = tcp_hdr(skb);
1201 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1202 }
1203
1204 if (inner_mac_off) { /* tunnel */
1205 struct udphdr *uh = NULL;
1206 __be16 proto = *((__be16 *)(skb->data + outer_ip_off -
1207 ETH_HLEN - 2));
1208
1209 if (proto == htons(ETH_P_IP)) {
1210 struct iphdr *iph = (struct iphdr *)skb->data;
1211
1212 if (iph->protocol == IPPROTO_UDP)
1213 uh = (struct udphdr *)(iph + 1);
1214 } else {
1215 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1216
1217 if (iph->nexthdr == IPPROTO_UDP)
1218 uh = (struct udphdr *)(iph + 1);
1219 }
1220 if (uh) {
1221 if (uh->check)
1222 skb_shinfo(skb)->gso_type |=
1223 SKB_GSO_UDP_TUNNEL_CSUM;
1224 else
1225 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1226 }
1227 }
1228#endif
1229 return skb;
1230}
1231
Michael Chanc0c050c2015-10-22 16:01:17 -04001232#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
1233#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
1234
Michael Chan309369c2016-06-13 02:25:34 -04001235static struct sk_buff *bnxt_gro_func_5730x(struct bnxt_tpa_info *tpa_info,
1236 int payload_off, int tcp_ts,
Michael Chanc0c050c2015-10-22 16:01:17 -04001237 struct sk_buff *skb)
1238{
Michael Chand1611c32015-10-25 22:27:57 -04001239#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -04001240 struct tcphdr *th;
Michael Chan719ca812017-01-17 22:07:19 -05001241 int len, nw_off, tcp_opt_len = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04001242
Michael Chan309369c2016-06-13 02:25:34 -04001243 if (tcp_ts)
Michael Chanc0c050c2015-10-22 16:01:17 -04001244 tcp_opt_len = 12;
1245
Michael Chanc0c050c2015-10-22 16:01:17 -04001246 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
1247 struct iphdr *iph;
1248
1249 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
1250 ETH_HLEN;
1251 skb_set_network_header(skb, nw_off);
1252 iph = ip_hdr(skb);
1253 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1254 len = skb->len - skb_transport_offset(skb);
1255 th = tcp_hdr(skb);
1256 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1257 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
1258 struct ipv6hdr *iph;
1259
1260 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
1261 ETH_HLEN;
1262 skb_set_network_header(skb, nw_off);
1263 iph = ipv6_hdr(skb);
1264 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1265 len = skb->len - skb_transport_offset(skb);
1266 th = tcp_hdr(skb);
1267 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1268 } else {
1269 dev_kfree_skb_any(skb);
1270 return NULL;
1271 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001272
1273 if (nw_off) { /* tunnel */
1274 struct udphdr *uh = NULL;
1275
1276 if (skb->protocol == htons(ETH_P_IP)) {
1277 struct iphdr *iph = (struct iphdr *)skb->data;
1278
1279 if (iph->protocol == IPPROTO_UDP)
1280 uh = (struct udphdr *)(iph + 1);
1281 } else {
1282 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1283
1284 if (iph->nexthdr == IPPROTO_UDP)
1285 uh = (struct udphdr *)(iph + 1);
1286 }
1287 if (uh) {
1288 if (uh->check)
1289 skb_shinfo(skb)->gso_type |=
1290 SKB_GSO_UDP_TUNNEL_CSUM;
1291 else
1292 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1293 }
1294 }
1295#endif
1296 return skb;
1297}
1298
Michael Chan309369c2016-06-13 02:25:34 -04001299static inline struct sk_buff *bnxt_gro_skb(struct bnxt *bp,
1300 struct bnxt_tpa_info *tpa_info,
1301 struct rx_tpa_end_cmp *tpa_end,
1302 struct rx_tpa_end_cmp_ext *tpa_end1,
1303 struct sk_buff *skb)
1304{
1305#ifdef CONFIG_INET
1306 int payload_off;
1307 u16 segs;
1308
1309 segs = TPA_END_TPA_SEGS(tpa_end);
1310 if (segs == 1)
1311 return skb;
1312
1313 NAPI_GRO_CB(skb)->count = segs;
1314 skb_shinfo(skb)->gso_size =
1315 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
1316 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
1317 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1318 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
1319 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
1320 skb = bp->gro_func(tpa_info, payload_off, TPA_END_GRO_TS(tpa_end), skb);
Michael Chan59109062016-12-29 12:13:35 -05001321 if (likely(skb))
1322 tcp_gro_complete(skb);
Michael Chan309369c2016-06-13 02:25:34 -04001323#endif
1324 return skb;
1325}
1326
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001327/* Given the cfa_code of a received packet determine which
1328 * netdev (vf-rep or PF) the packet is destined to.
1329 */
1330static struct net_device *bnxt_get_pkt_dev(struct bnxt *bp, u16 cfa_code)
1331{
1332 struct net_device *dev = bnxt_get_vf_rep(bp, cfa_code);
1333
1334 /* if vf-rep dev is NULL, the must belongs to the PF */
1335 return dev ? dev : bp->dev;
1336}
1337
Michael Chanc0c050c2015-10-22 16:01:17 -04001338static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1339 struct bnxt_napi *bnapi,
1340 u32 *raw_cons,
1341 struct rx_tpa_end_cmp *tpa_end,
1342 struct rx_tpa_end_cmp_ext *tpa_end1,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001343 u8 *event)
Michael Chanc0c050c2015-10-22 16:01:17 -04001344{
1345 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001346 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001347 u8 agg_id = TPA_END_AGG_ID(tpa_end);
Michael Chan6bb19472017-02-06 16:55:32 -05001348 u8 *data_ptr, agg_bufs;
Michael Chanc0c050c2015-10-22 16:01:17 -04001349 u16 cp_cons = RING_CMP(*raw_cons);
1350 unsigned int len;
1351 struct bnxt_tpa_info *tpa_info;
1352 dma_addr_t mapping;
1353 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -05001354 void *data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001355
Michael Chanfa7e2812016-05-10 19:18:00 -04001356 if (unlikely(bnapi->in_reset)) {
1357 int rc = bnxt_discard_rx(bp, bnapi, raw_cons, tpa_end);
1358
1359 if (rc < 0)
1360 return ERR_PTR(-EBUSY);
1361 return NULL;
1362 }
1363
Michael Chanc0c050c2015-10-22 16:01:17 -04001364 tpa_info = &rxr->rx_tpa[agg_id];
1365 data = tpa_info->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001366 data_ptr = tpa_info->data_ptr;
1367 prefetch(data_ptr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001368 len = tpa_info->len;
1369 mapping = tpa_info->mapping;
1370
1371 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1372 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1373
1374 if (agg_bufs) {
1375 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1376 return ERR_PTR(-EBUSY);
1377
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001378 *event |= BNXT_AGG_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001379 cp_cons = NEXT_CMP(cp_cons);
1380 }
1381
Michael Chan69c149e2017-06-23 14:01:00 -04001382 if (unlikely(agg_bufs > MAX_SKB_FRAGS || TPA_END_ERRORS(tpa_end1))) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001383 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
Michael Chan69c149e2017-06-23 14:01:00 -04001384 if (agg_bufs > MAX_SKB_FRAGS)
1385 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1386 agg_bufs, (int)MAX_SKB_FRAGS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001387 return NULL;
1388 }
1389
1390 if (len <= bp->rx_copy_thresh) {
Michael Chan6bb19472017-02-06 16:55:32 -05001391 skb = bnxt_copy_skb(bnapi, data_ptr, len, mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04001392 if (!skb) {
1393 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1394 return NULL;
1395 }
1396 } else {
1397 u8 *new_data;
1398 dma_addr_t new_mapping;
1399
1400 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1401 if (!new_data) {
1402 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1403 return NULL;
1404 }
1405
1406 tpa_info->data = new_data;
Michael Chanb3dba772017-02-06 16:55:35 -05001407 tpa_info->data_ptr = new_data + bp->rx_offset;
Michael Chanc0c050c2015-10-22 16:01:17 -04001408 tpa_info->mapping = new_mapping;
1409
1410 skb = build_skb(data, 0);
Shannon Nelsonc519fe92017-05-09 18:30:12 -07001411 dma_unmap_single_attrs(&bp->pdev->dev, mapping,
1412 bp->rx_buf_use_size, bp->rx_dir,
1413 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -04001414
1415 if (!skb) {
1416 kfree(data);
1417 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1418 return NULL;
1419 }
Michael Chanb3dba772017-02-06 16:55:35 -05001420 skb_reserve(skb, bp->rx_offset);
Michael Chanc0c050c2015-10-22 16:01:17 -04001421 skb_put(skb, len);
1422 }
1423
1424 if (agg_bufs) {
1425 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1426 if (!skb) {
1427 /* Page reuse already handled by bnxt_rx_pages(). */
1428 return NULL;
1429 }
1430 }
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001431
1432 skb->protocol =
1433 eth_type_trans(skb, bnxt_get_pkt_dev(bp, tpa_info->cfa_code));
Michael Chanc0c050c2015-10-22 16:01:17 -04001434
1435 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1436 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1437
Michael Chan8852ddb2016-06-06 02:37:16 -04001438 if ((tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) &&
1439 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001440 u16 vlan_proto = tpa_info->metadata >>
1441 RX_CMP_FLAGS2_METADATA_TPID_SFT;
Michael Chaned7bc602018-03-09 23:46:06 -05001442 u16 vtag = tpa_info->metadata & RX_CMP_FLAGS2_METADATA_TCI_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001443
Michael Chan8852ddb2016-06-06 02:37:16 -04001444 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001445 }
1446
1447 skb_checksum_none_assert(skb);
1448 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1449 skb->ip_summed = CHECKSUM_UNNECESSARY;
1450 skb->csum_level =
1451 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1452 }
1453
1454 if (TPA_END_GRO(tpa_end))
Michael Chan309369c2016-06-13 02:25:34 -04001455 skb = bnxt_gro_skb(bp, tpa_info, tpa_end, tpa_end1, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001456
1457 return skb;
1458}
1459
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001460static void bnxt_deliver_skb(struct bnxt *bp, struct bnxt_napi *bnapi,
1461 struct sk_buff *skb)
1462{
1463 if (skb->dev != bp->dev) {
1464 /* this packet belongs to a vf-rep */
1465 bnxt_vf_rep_rx(bp, skb);
1466 return;
1467 }
1468 skb_record_rx_queue(skb, bnapi->index);
1469 napi_gro_receive(&bnapi->napi, skb);
1470}
1471
Michael Chanc0c050c2015-10-22 16:01:17 -04001472/* returns the following:
1473 * 1 - 1 packet successfully received
1474 * 0 - successful TPA_START, packet not completed yet
1475 * -EBUSY - completion ring does not have all the agg buffers yet
1476 * -ENOMEM - packet aborted due to out of memory
1477 * -EIO - packet aborted due to hw error indicated in BD
1478 */
1479static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001480 u8 *event)
Michael Chanc0c050c2015-10-22 16:01:17 -04001481{
1482 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001483 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001484 struct net_device *dev = bp->dev;
1485 struct rx_cmp *rxcmp;
1486 struct rx_cmp_ext *rxcmp1;
1487 u32 tmp_raw_cons = *raw_cons;
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001488 u16 cfa_code, cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001489 struct bnxt_sw_rx_bd *rx_buf;
1490 unsigned int len;
Michael Chan6bb19472017-02-06 16:55:32 -05001491 u8 *data_ptr, agg_bufs, cmp_type;
Michael Chanc0c050c2015-10-22 16:01:17 -04001492 dma_addr_t dma_addr;
1493 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -05001494 void *data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001495 int rc = 0;
Michael Chanc61fb992017-02-06 16:55:36 -05001496 u32 misc;
Michael Chanc0c050c2015-10-22 16:01:17 -04001497
1498 rxcmp = (struct rx_cmp *)
1499 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1500
1501 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1502 cp_cons = RING_CMP(tmp_raw_cons);
1503 rxcmp1 = (struct rx_cmp_ext *)
1504 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1505
1506 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1507 return -EBUSY;
1508
1509 cmp_type = RX_CMP_TYPE(rxcmp);
1510
1511 prod = rxr->rx_prod;
1512
1513 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1514 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1515 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1516
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001517 *event |= BNXT_RX_EVENT;
Colin Ian Kinge7e70fa2018-01-16 10:22:50 +00001518 goto next_rx_no_prod_no_len;
Michael Chanc0c050c2015-10-22 16:01:17 -04001519
1520 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1521 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1522 (struct rx_tpa_end_cmp *)rxcmp,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001523 (struct rx_tpa_end_cmp_ext *)rxcmp1, event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001524
Tobias Klauser1fac4b22017-09-26 15:12:26 +02001525 if (IS_ERR(skb))
Michael Chanc0c050c2015-10-22 16:01:17 -04001526 return -EBUSY;
1527
1528 rc = -ENOMEM;
1529 if (likely(skb)) {
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001530 bnxt_deliver_skb(bp, bnapi, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001531 rc = 1;
1532 }
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001533 *event |= BNXT_RX_EVENT;
Colin Ian Kinge7e70fa2018-01-16 10:22:50 +00001534 goto next_rx_no_prod_no_len;
Michael Chanc0c050c2015-10-22 16:01:17 -04001535 }
1536
1537 cons = rxcmp->rx_cmp_opaque;
1538 rx_buf = &rxr->rx_buf_ring[cons];
1539 data = rx_buf->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001540 data_ptr = rx_buf->data_ptr;
Michael Chanfa7e2812016-05-10 19:18:00 -04001541 if (unlikely(cons != rxr->rx_next_cons)) {
1542 int rc1 = bnxt_discard_rx(bp, bnapi, raw_cons, rxcmp);
1543
1544 bnxt_sched_reset(bp, rxr);
1545 return rc1;
1546 }
Michael Chan6bb19472017-02-06 16:55:32 -05001547 prefetch(data_ptr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001548
Michael Chanc61fb992017-02-06 16:55:36 -05001549 misc = le32_to_cpu(rxcmp->rx_cmp_misc_v1);
1550 agg_bufs = (misc & RX_CMP_AGG_BUFS) >> RX_CMP_AGG_BUFS_SHIFT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001551
1552 if (agg_bufs) {
1553 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1554 return -EBUSY;
1555
1556 cp_cons = NEXT_CMP(cp_cons);
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001557 *event |= BNXT_AGG_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001558 }
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001559 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001560
1561 rx_buf->data = NULL;
1562 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1563 bnxt_reuse_rx_data(rxr, cons, data);
1564 if (agg_bufs)
1565 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1566
1567 rc = -EIO;
1568 goto next_rx;
1569 }
1570
1571 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
Michael Chan11cd1192017-02-06 16:55:33 -05001572 dma_addr = rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001573
Michael Chanc6d30e82017-02-06 16:55:42 -05001574 if (bnxt_rx_xdp(bp, rxr, cons, data, &data_ptr, &len, event)) {
1575 rc = 1;
1576 goto next_rx;
1577 }
1578
Michael Chanc0c050c2015-10-22 16:01:17 -04001579 if (len <= bp->rx_copy_thresh) {
Michael Chan6bb19472017-02-06 16:55:32 -05001580 skb = bnxt_copy_skb(bnapi, data_ptr, len, dma_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001581 bnxt_reuse_rx_data(rxr, cons, data);
1582 if (!skb) {
1583 rc = -ENOMEM;
1584 goto next_rx;
1585 }
1586 } else {
Michael Chanc61fb992017-02-06 16:55:36 -05001587 u32 payload;
1588
Michael Chanc6d30e82017-02-06 16:55:42 -05001589 if (rx_buf->data_ptr == data_ptr)
1590 payload = misc & RX_CMP_PAYLOAD_OFFSET;
1591 else
1592 payload = 0;
Michael Chan6bb19472017-02-06 16:55:32 -05001593 skb = bp->rx_skb_func(bp, rxr, cons, data, data_ptr, dma_addr,
Michael Chanc61fb992017-02-06 16:55:36 -05001594 payload | len);
Michael Chanc0c050c2015-10-22 16:01:17 -04001595 if (!skb) {
1596 rc = -ENOMEM;
1597 goto next_rx;
1598 }
1599 }
1600
1601 if (agg_bufs) {
1602 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1603 if (!skb) {
1604 rc = -ENOMEM;
1605 goto next_rx;
1606 }
1607 }
1608
1609 if (RX_CMP_HASH_VALID(rxcmp)) {
1610 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1611 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1612
1613 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1614 if (hash_type != 1 && hash_type != 3)
1615 type = PKT_HASH_TYPE_L3;
1616 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1617 }
1618
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001619 cfa_code = RX_CMP_CFA_CODE(rxcmp1);
1620 skb->protocol = eth_type_trans(skb, bnxt_get_pkt_dev(bp, cfa_code));
Michael Chanc0c050c2015-10-22 16:01:17 -04001621
Michael Chan8852ddb2016-06-06 02:37:16 -04001622 if ((rxcmp1->rx_cmp_flags2 &
1623 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) &&
1624 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001625 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
Michael Chaned7bc602018-03-09 23:46:06 -05001626 u16 vtag = meta_data & RX_CMP_FLAGS2_METADATA_TCI_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001627 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1628
Michael Chan8852ddb2016-06-06 02:37:16 -04001629 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001630 }
1631
1632 skb_checksum_none_assert(skb);
1633 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1634 if (dev->features & NETIF_F_RXCSUM) {
1635 skb->ip_summed = CHECKSUM_UNNECESSARY;
1636 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1637 }
1638 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001639 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1640 if (dev->features & NETIF_F_RXCSUM)
1641 cpr->rx_l4_csum_errors++;
1642 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001643 }
1644
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001645 bnxt_deliver_skb(bp, bnapi, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001646 rc = 1;
1647
1648next_rx:
1649 rxr->rx_prod = NEXT_RX(prod);
Michael Chan376a5b82016-05-10 19:17:59 -04001650 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001651
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05001652 cpr->rx_packets += 1;
1653 cpr->rx_bytes += len;
Colin Ian Kinge7e70fa2018-01-16 10:22:50 +00001654
1655next_rx_no_prod_no_len:
Michael Chanc0c050c2015-10-22 16:01:17 -04001656 *raw_cons = tmp_raw_cons;
1657
1658 return rc;
1659}
1660
Michael Chan2270bc52017-06-23 14:01:01 -04001661/* In netpoll mode, if we are using a combined completion ring, we need to
1662 * discard the rx packets and recycle the buffers.
1663 */
1664static int bnxt_force_rx_discard(struct bnxt *bp, struct bnxt_napi *bnapi,
1665 u32 *raw_cons, u8 *event)
1666{
1667 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1668 u32 tmp_raw_cons = *raw_cons;
1669 struct rx_cmp_ext *rxcmp1;
1670 struct rx_cmp *rxcmp;
1671 u16 cp_cons;
1672 u8 cmp_type;
1673
1674 cp_cons = RING_CMP(tmp_raw_cons);
1675 rxcmp = (struct rx_cmp *)
1676 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1677
1678 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1679 cp_cons = RING_CMP(tmp_raw_cons);
1680 rxcmp1 = (struct rx_cmp_ext *)
1681 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1682
1683 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1684 return -EBUSY;
1685
1686 cmp_type = RX_CMP_TYPE(rxcmp);
1687 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
1688 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
1689 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
1690 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1691 struct rx_tpa_end_cmp_ext *tpa_end1;
1692
1693 tpa_end1 = (struct rx_tpa_end_cmp_ext *)rxcmp1;
1694 tpa_end1->rx_tpa_end_cmp_errors_v2 |=
1695 cpu_to_le32(RX_TPA_END_CMP_ERRORS);
1696 }
1697 return bnxt_rx_pkt(bp, bnapi, raw_cons, event);
1698}
1699
Michael Chan4bb13ab2016-04-05 14:09:01 -04001700#define BNXT_GET_EVENT_PORT(data) \
Michael Chan87c374d2016-12-02 21:17:16 -05001701 ((data) & \
1702 ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
Michael Chan4bb13ab2016-04-05 14:09:01 -04001703
Michael Chanc0c050c2015-10-22 16:01:17 -04001704static int bnxt_async_event_process(struct bnxt *bp,
1705 struct hwrm_async_event_cmpl *cmpl)
1706{
1707 u16 event_id = le16_to_cpu(cmpl->event_id);
1708
1709 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1710 switch (event_id) {
Michael Chan87c374d2016-12-02 21:17:16 -05001711 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
Michael Chan8cbde112016-04-11 04:11:14 -04001712 u32 data1 = le32_to_cpu(cmpl->event_data1);
1713 struct bnxt_link_info *link_info = &bp->link_info;
1714
1715 if (BNXT_VF(bp))
1716 goto async_event_process_exit;
Michael Chana8168b62017-12-06 17:31:22 -05001717
1718 /* print unsupported speed warning in forced speed mode only */
1719 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED) &&
1720 (data1 & 0x20000)) {
Michael Chan8cbde112016-04-11 04:11:14 -04001721 u16 fw_speed = link_info->force_link_speed;
1722 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1723
Michael Chana8168b62017-12-06 17:31:22 -05001724 if (speed != SPEED_UNKNOWN)
1725 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1726 speed);
Michael Chan8cbde112016-04-11 04:11:14 -04001727 }
Michael Chan286ef9d2016-11-16 21:13:08 -05001728 set_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT, &bp->sp_event);
Michael Chan8cbde112016-04-11 04:11:14 -04001729 /* fall thru */
1730 }
Michael Chan87c374d2016-12-02 21:17:16 -05001731 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
Michael Chanc0c050c2015-10-22 16:01:17 -04001732 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
Jeffrey Huang19241362016-02-26 04:00:00 -05001733 break;
Michael Chan87c374d2016-12-02 21:17:16 -05001734 case ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
Jeffrey Huang19241362016-02-26 04:00:00 -05001735 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001736 break;
Michael Chan87c374d2016-12-02 21:17:16 -05001737 case ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
Michael Chan4bb13ab2016-04-05 14:09:01 -04001738 u32 data1 = le32_to_cpu(cmpl->event_data1);
1739 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1740
1741 if (BNXT_VF(bp))
1742 break;
1743
1744 if (bp->pf.port_id != port_id)
1745 break;
1746
Michael Chan4bb13ab2016-04-05 14:09:01 -04001747 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1748 break;
1749 }
Michael Chan87c374d2016-12-02 21:17:16 -05001750 case ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE:
Michael Chanfc0f1922016-06-13 02:25:30 -04001751 if (BNXT_PF(bp))
1752 goto async_event_process_exit;
1753 set_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event);
1754 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001755 default:
Jeffrey Huang19241362016-02-26 04:00:00 -05001756 goto async_event_process_exit;
Michael Chanc0c050c2015-10-22 16:01:17 -04001757 }
Michael Chanc213eae2017-10-13 21:09:29 -04001758 bnxt_queue_sp_work(bp);
Jeffrey Huang19241362016-02-26 04:00:00 -05001759async_event_process_exit:
Michael Chana588e452016-12-07 00:26:21 -05001760 bnxt_ulp_async_events(bp, cmpl);
Michael Chanc0c050c2015-10-22 16:01:17 -04001761 return 0;
1762}
1763
1764static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1765{
1766 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1767 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1768 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1769 (struct hwrm_fwd_req_cmpl *)txcmp;
1770
1771 switch (cmpl_type) {
1772 case CMPL_BASE_TYPE_HWRM_DONE:
1773 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1774 if (seq_id == bp->hwrm_intr_seq_id)
1775 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1776 else
1777 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1778 break;
1779
1780 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1781 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1782
1783 if ((vf_id < bp->pf.first_vf_id) ||
1784 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1785 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1786 vf_id);
1787 return -EINVAL;
1788 }
1789
1790 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1791 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04001792 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04001793 break;
1794
1795 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1796 bnxt_async_event_process(bp,
1797 (struct hwrm_async_event_cmpl *)txcmp);
1798
1799 default:
1800 break;
1801 }
1802
1803 return 0;
1804}
1805
1806static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1807{
1808 struct bnxt_napi *bnapi = dev_instance;
1809 struct bnxt *bp = bnapi->bp;
1810 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1811 u32 cons = RING_CMP(cpr->cp_raw_cons);
1812
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05001813 cpr->event_ctr++;
Michael Chanc0c050c2015-10-22 16:01:17 -04001814 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1815 napi_schedule(&bnapi->napi);
1816 return IRQ_HANDLED;
1817}
1818
1819static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1820{
1821 u32 raw_cons = cpr->cp_raw_cons;
1822 u16 cons = RING_CMP(raw_cons);
1823 struct tx_cmp *txcmp;
1824
1825 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1826
1827 return TX_CMP_VALID(txcmp, raw_cons);
1828}
1829
Michael Chanc0c050c2015-10-22 16:01:17 -04001830static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1831{
1832 struct bnxt_napi *bnapi = dev_instance;
1833 struct bnxt *bp = bnapi->bp;
1834 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1835 u32 cons = RING_CMP(cpr->cp_raw_cons);
1836 u32 int_status;
1837
1838 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1839
1840 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001841 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001842 /* return if erroneous interrupt */
1843 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1844 return IRQ_NONE;
1845 }
1846
1847 /* disable ring IRQ */
1848 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1849
1850 /* Return here if interrupt is shared and is disabled. */
1851 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1852 return IRQ_HANDLED;
1853
1854 napi_schedule(&bnapi->napi);
1855 return IRQ_HANDLED;
1856}
1857
1858static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1859{
1860 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1861 u32 raw_cons = cpr->cp_raw_cons;
1862 u32 cons;
1863 int tx_pkts = 0;
1864 int rx_pkts = 0;
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001865 u8 event = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04001866 struct tx_cmp *txcmp;
1867
1868 while (1) {
1869 int rc;
1870
1871 cons = RING_CMP(raw_cons);
1872 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1873
1874 if (!TX_CMP_VALID(txcmp, raw_cons))
1875 break;
1876
Michael Chan67a95e22016-05-04 16:56:43 -04001877 /* The valid test of the entry must be done first before
1878 * reading any further.
1879 */
Michael Chanb67daab2016-05-15 03:04:51 -04001880 dma_rmb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001881 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1882 tx_pkts++;
1883 /* return full budget so NAPI will complete. */
1884 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1885 rx_pkts = budget;
1886 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
Michael Chan2270bc52017-06-23 14:01:01 -04001887 if (likely(budget))
1888 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
1889 else
1890 rc = bnxt_force_rx_discard(bp, bnapi, &raw_cons,
1891 &event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001892 if (likely(rc >= 0))
1893 rx_pkts += rc;
Michael Chan903649e2017-08-28 13:40:30 -04001894 /* Increment rx_pkts when rc is -ENOMEM to count towards
1895 * the NAPI budget. Otherwise, we may potentially loop
1896 * here forever if we consistently cannot allocate
1897 * buffers.
1898 */
Calvin Owens2edbdb32017-12-08 09:05:26 -08001899 else if (rc == -ENOMEM && budget)
Michael Chan903649e2017-08-28 13:40:30 -04001900 rx_pkts++;
Michael Chanc0c050c2015-10-22 16:01:17 -04001901 else if (rc == -EBUSY) /* partial completion */
1902 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001903 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1904 CMPL_BASE_TYPE_HWRM_DONE) ||
1905 (TX_CMP_TYPE(txcmp) ==
1906 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1907 (TX_CMP_TYPE(txcmp) ==
1908 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1909 bnxt_hwrm_handler(bp, txcmp);
1910 }
1911 raw_cons = NEXT_RAW_CMP(raw_cons);
1912
1913 if (rx_pkts == budget)
1914 break;
1915 }
1916
Michael Chan38413402017-02-06 16:55:43 -05001917 if (event & BNXT_TX_EVENT) {
1918 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
1919 void __iomem *db = txr->tx_doorbell;
1920 u16 prod = txr->tx_prod;
1921
1922 /* Sync BD data before updating doorbell */
1923 wmb();
1924
Sinan Kayafd141fa2018-03-25 10:39:20 -04001925 bnxt_db_write_relaxed(bp, db, DB_KEY_TX | prod);
Michael Chan38413402017-02-06 16:55:43 -05001926 }
1927
Michael Chanc0c050c2015-10-22 16:01:17 -04001928 cpr->cp_raw_cons = raw_cons;
1929 /* ACK completion ring before freeing tx ring and producing new
1930 * buffers in rx/agg rings to prevent overflowing the completion
1931 * ring.
1932 */
1933 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1934
1935 if (tx_pkts)
Michael Chanfa3e93e2017-02-06 16:55:41 -05001936 bnapi->tx_int(bp, bnapi, tx_pkts);
Michael Chanc0c050c2015-10-22 16:01:17 -04001937
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001938 if (event & BNXT_RX_EVENT) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001939 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001940
Michael Chan434c9752017-05-29 19:06:08 -04001941 bnxt_db_write(bp, rxr->rx_doorbell, DB_KEY_RX | rxr->rx_prod);
1942 if (event & BNXT_AGG_EVENT)
1943 bnxt_db_write(bp, rxr->rx_agg_doorbell,
1944 DB_KEY_RX | rxr->rx_agg_prod);
Michael Chanc0c050c2015-10-22 16:01:17 -04001945 }
1946 return rx_pkts;
1947}
1948
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001949static int bnxt_poll_nitroa0(struct napi_struct *napi, int budget)
1950{
1951 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1952 struct bnxt *bp = bnapi->bp;
1953 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1954 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1955 struct tx_cmp *txcmp;
1956 struct rx_cmp_ext *rxcmp1;
1957 u32 cp_cons, tmp_raw_cons;
1958 u32 raw_cons = cpr->cp_raw_cons;
1959 u32 rx_pkts = 0;
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001960 u8 event = 0;
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001961
1962 while (1) {
1963 int rc;
1964
1965 cp_cons = RING_CMP(raw_cons);
1966 txcmp = &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1967
1968 if (!TX_CMP_VALID(txcmp, raw_cons))
1969 break;
1970
1971 if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1972 tmp_raw_cons = NEXT_RAW_CMP(raw_cons);
1973 cp_cons = RING_CMP(tmp_raw_cons);
1974 rxcmp1 = (struct rx_cmp_ext *)
1975 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1976
1977 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1978 break;
1979
1980 /* force an error to recycle the buffer */
1981 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
1982 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
1983
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001984 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
Calvin Owens2edbdb32017-12-08 09:05:26 -08001985 if (likely(rc == -EIO) && budget)
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001986 rx_pkts++;
1987 else if (rc == -EBUSY) /* partial completion */
1988 break;
1989 } else if (unlikely(TX_CMP_TYPE(txcmp) ==
1990 CMPL_BASE_TYPE_HWRM_DONE)) {
1991 bnxt_hwrm_handler(bp, txcmp);
1992 } else {
1993 netdev_err(bp->dev,
1994 "Invalid completion received on special ring\n");
1995 }
1996 raw_cons = NEXT_RAW_CMP(raw_cons);
1997
1998 if (rx_pkts == budget)
1999 break;
2000 }
2001
2002 cpr->cp_raw_cons = raw_cons;
2003 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
Michael Chan434c9752017-05-29 19:06:08 -04002004 bnxt_db_write(bp, rxr->rx_doorbell, DB_KEY_RX | rxr->rx_prod);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04002005
Michael Chan434c9752017-05-29 19:06:08 -04002006 if (event & BNXT_AGG_EVENT)
2007 bnxt_db_write(bp, rxr->rx_agg_doorbell,
2008 DB_KEY_RX | rxr->rx_agg_prod);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04002009
2010 if (!bnxt_has_work(bp, cpr) && rx_pkts < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08002011 napi_complete_done(napi, rx_pkts);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04002012 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
2013 }
2014 return rx_pkts;
2015}
2016
Michael Chanc0c050c2015-10-22 16:01:17 -04002017static int bnxt_poll(struct napi_struct *napi, int budget)
2018{
2019 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
2020 struct bnxt *bp = bnapi->bp;
2021 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2022 int work_done = 0;
2023
Michael Chanc0c050c2015-10-22 16:01:17 -04002024 while (1) {
2025 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
2026
2027 if (work_done >= budget)
2028 break;
2029
2030 if (!bnxt_has_work(bp, cpr)) {
Michael Chane7b95692016-12-29 12:13:32 -05002031 if (napi_complete_done(napi, work_done))
2032 BNXT_CP_DB_REARM(cpr->cp_doorbell,
2033 cpr->cp_raw_cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04002034 break;
2035 }
2036 }
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05002037 if (bp->flags & BNXT_FLAG_DIM) {
2038 struct net_dim_sample dim_sample;
2039
2040 net_dim_sample(cpr->event_ctr,
2041 cpr->rx_packets,
2042 cpr->rx_bytes,
2043 &dim_sample);
2044 net_dim(&cpr->dim, dim_sample);
2045 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002046 mmiowb();
Michael Chanc0c050c2015-10-22 16:01:17 -04002047 return work_done;
2048}
2049
Michael Chanc0c050c2015-10-22 16:01:17 -04002050static void bnxt_free_tx_skbs(struct bnxt *bp)
2051{
2052 int i, max_idx;
2053 struct pci_dev *pdev = bp->pdev;
2054
Michael Chanb6ab4b02016-01-02 23:44:59 -05002055 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002056 return;
2057
2058 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
2059 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002060 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002061 int j;
2062
Michael Chanc0c050c2015-10-22 16:01:17 -04002063 for (j = 0; j < max_idx;) {
2064 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
2065 struct sk_buff *skb = tx_buf->skb;
2066 int k, last;
2067
2068 if (!skb) {
2069 j++;
2070 continue;
2071 }
2072
2073 tx_buf->skb = NULL;
2074
2075 if (tx_buf->is_push) {
2076 dev_kfree_skb(skb);
2077 j += 2;
2078 continue;
2079 }
2080
2081 dma_unmap_single(&pdev->dev,
2082 dma_unmap_addr(tx_buf, mapping),
2083 skb_headlen(skb),
2084 PCI_DMA_TODEVICE);
2085
2086 last = tx_buf->nr_frags;
2087 j += 2;
Michael Chand612a572016-01-28 03:11:22 -05002088 for (k = 0; k < last; k++, j++) {
2089 int ring_idx = j & bp->tx_ring_mask;
Michael Chanc0c050c2015-10-22 16:01:17 -04002090 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
2091
Michael Chand612a572016-01-28 03:11:22 -05002092 tx_buf = &txr->tx_buf_ring[ring_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04002093 dma_unmap_page(
2094 &pdev->dev,
2095 dma_unmap_addr(tx_buf, mapping),
2096 skb_frag_size(frag), PCI_DMA_TODEVICE);
2097 }
2098 dev_kfree_skb(skb);
2099 }
2100 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
2101 }
2102}
2103
2104static void bnxt_free_rx_skbs(struct bnxt *bp)
2105{
2106 int i, max_idx, max_agg_idx;
2107 struct pci_dev *pdev = bp->pdev;
2108
Michael Chanb6ab4b02016-01-02 23:44:59 -05002109 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002110 return;
2111
2112 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
2113 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
2114 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002115 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002116 int j;
2117
Michael Chanc0c050c2015-10-22 16:01:17 -04002118 if (rxr->rx_tpa) {
2119 for (j = 0; j < MAX_TPA; j++) {
2120 struct bnxt_tpa_info *tpa_info =
2121 &rxr->rx_tpa[j];
2122 u8 *data = tpa_info->data;
2123
2124 if (!data)
2125 continue;
2126
Shannon Nelsonc519fe92017-05-09 18:30:12 -07002127 dma_unmap_single_attrs(&pdev->dev,
2128 tpa_info->mapping,
2129 bp->rx_buf_use_size,
2130 bp->rx_dir,
2131 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -04002132
2133 tpa_info->data = NULL;
2134
2135 kfree(data);
2136 }
2137 }
2138
2139 for (j = 0; j < max_idx; j++) {
2140 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
Michael Chan3ed3a832017-03-28 19:47:31 -04002141 dma_addr_t mapping = rx_buf->mapping;
Michael Chan6bb19472017-02-06 16:55:32 -05002142 void *data = rx_buf->data;
Michael Chanc0c050c2015-10-22 16:01:17 -04002143
2144 if (!data)
2145 continue;
2146
Michael Chanc0c050c2015-10-22 16:01:17 -04002147 rx_buf->data = NULL;
2148
Michael Chan3ed3a832017-03-28 19:47:31 -04002149 if (BNXT_RX_PAGE_MODE(bp)) {
2150 mapping -= bp->rx_dma_offset;
Shannon Nelsonc519fe92017-05-09 18:30:12 -07002151 dma_unmap_page_attrs(&pdev->dev, mapping,
2152 PAGE_SIZE, bp->rx_dir,
2153 DMA_ATTR_WEAK_ORDERING);
Michael Chanc61fb992017-02-06 16:55:36 -05002154 __free_page(data);
Michael Chan3ed3a832017-03-28 19:47:31 -04002155 } else {
Shannon Nelsonc519fe92017-05-09 18:30:12 -07002156 dma_unmap_single_attrs(&pdev->dev, mapping,
2157 bp->rx_buf_use_size,
2158 bp->rx_dir,
2159 DMA_ATTR_WEAK_ORDERING);
Michael Chanc61fb992017-02-06 16:55:36 -05002160 kfree(data);
Michael Chan3ed3a832017-03-28 19:47:31 -04002161 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002162 }
2163
2164 for (j = 0; j < max_agg_idx; j++) {
2165 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
2166 &rxr->rx_agg_ring[j];
2167 struct page *page = rx_agg_buf->page;
2168
2169 if (!page)
2170 continue;
2171
Shannon Nelsonc519fe92017-05-09 18:30:12 -07002172 dma_unmap_page_attrs(&pdev->dev, rx_agg_buf->mapping,
2173 BNXT_RX_PAGE_SIZE,
2174 PCI_DMA_FROMDEVICE,
2175 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -04002176
2177 rx_agg_buf->page = NULL;
2178 __clear_bit(j, rxr->rx_agg_bmap);
2179
2180 __free_page(page);
2181 }
Michael Chan89d0a062016-04-25 02:30:51 -04002182 if (rxr->rx_page) {
2183 __free_page(rxr->rx_page);
2184 rxr->rx_page = NULL;
2185 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002186 }
2187}
2188
2189static void bnxt_free_skbs(struct bnxt *bp)
2190{
2191 bnxt_free_tx_skbs(bp);
2192 bnxt_free_rx_skbs(bp);
2193}
2194
2195static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2196{
2197 struct pci_dev *pdev = bp->pdev;
2198 int i;
2199
2200 for (i = 0; i < ring->nr_pages; i++) {
2201 if (!ring->pg_arr[i])
2202 continue;
2203
2204 dma_free_coherent(&pdev->dev, ring->page_size,
2205 ring->pg_arr[i], ring->dma_arr[i]);
2206
2207 ring->pg_arr[i] = NULL;
2208 }
2209 if (ring->pg_tbl) {
2210 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
2211 ring->pg_tbl, ring->pg_tbl_map);
2212 ring->pg_tbl = NULL;
2213 }
2214 if (ring->vmem_size && *ring->vmem) {
2215 vfree(*ring->vmem);
2216 *ring->vmem = NULL;
2217 }
2218}
2219
2220static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2221{
2222 int i;
2223 struct pci_dev *pdev = bp->pdev;
2224
2225 if (ring->nr_pages > 1) {
2226 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
2227 ring->nr_pages * 8,
2228 &ring->pg_tbl_map,
2229 GFP_KERNEL);
2230 if (!ring->pg_tbl)
2231 return -ENOMEM;
2232 }
2233
2234 for (i = 0; i < ring->nr_pages; i++) {
2235 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
2236 ring->page_size,
2237 &ring->dma_arr[i],
2238 GFP_KERNEL);
2239 if (!ring->pg_arr[i])
2240 return -ENOMEM;
2241
2242 if (ring->nr_pages > 1)
2243 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
2244 }
2245
2246 if (ring->vmem_size) {
2247 *ring->vmem = vzalloc(ring->vmem_size);
2248 if (!(*ring->vmem))
2249 return -ENOMEM;
2250 }
2251 return 0;
2252}
2253
2254static void bnxt_free_rx_rings(struct bnxt *bp)
2255{
2256 int i;
2257
Michael Chanb6ab4b02016-01-02 23:44:59 -05002258 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002259 return;
2260
2261 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002262 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002263 struct bnxt_ring_struct *ring;
2264
Michael Chanc6d30e82017-02-06 16:55:42 -05002265 if (rxr->xdp_prog)
2266 bpf_prog_put(rxr->xdp_prog);
2267
Jesper Dangaard Brouer96a86042018-01-03 11:25:44 +01002268 if (xdp_rxq_info_is_reg(&rxr->xdp_rxq))
2269 xdp_rxq_info_unreg(&rxr->xdp_rxq);
2270
Michael Chanc0c050c2015-10-22 16:01:17 -04002271 kfree(rxr->rx_tpa);
2272 rxr->rx_tpa = NULL;
2273
2274 kfree(rxr->rx_agg_bmap);
2275 rxr->rx_agg_bmap = NULL;
2276
2277 ring = &rxr->rx_ring_struct;
2278 bnxt_free_ring(bp, ring);
2279
2280 ring = &rxr->rx_agg_ring_struct;
2281 bnxt_free_ring(bp, ring);
2282 }
2283}
2284
2285static int bnxt_alloc_rx_rings(struct bnxt *bp)
2286{
2287 int i, rc, agg_rings = 0, tpa_rings = 0;
2288
Michael Chanb6ab4b02016-01-02 23:44:59 -05002289 if (!bp->rx_ring)
2290 return -ENOMEM;
2291
Michael Chanc0c050c2015-10-22 16:01:17 -04002292 if (bp->flags & BNXT_FLAG_AGG_RINGS)
2293 agg_rings = 1;
2294
2295 if (bp->flags & BNXT_FLAG_TPA)
2296 tpa_rings = 1;
2297
2298 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002299 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002300 struct bnxt_ring_struct *ring;
2301
Michael Chanc0c050c2015-10-22 16:01:17 -04002302 ring = &rxr->rx_ring_struct;
2303
Jesper Dangaard Brouer96a86042018-01-03 11:25:44 +01002304 rc = xdp_rxq_info_reg(&rxr->xdp_rxq, bp->dev, i);
2305 if (rc < 0)
2306 return rc;
2307
Michael Chanc0c050c2015-10-22 16:01:17 -04002308 rc = bnxt_alloc_ring(bp, ring);
2309 if (rc)
2310 return rc;
2311
2312 if (agg_rings) {
2313 u16 mem_size;
2314
2315 ring = &rxr->rx_agg_ring_struct;
2316 rc = bnxt_alloc_ring(bp, ring);
2317 if (rc)
2318 return rc;
2319
2320 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
2321 mem_size = rxr->rx_agg_bmap_size / 8;
2322 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
2323 if (!rxr->rx_agg_bmap)
2324 return -ENOMEM;
2325
2326 if (tpa_rings) {
2327 rxr->rx_tpa = kcalloc(MAX_TPA,
2328 sizeof(struct bnxt_tpa_info),
2329 GFP_KERNEL);
2330 if (!rxr->rx_tpa)
2331 return -ENOMEM;
2332 }
2333 }
2334 }
2335 return 0;
2336}
2337
2338static void bnxt_free_tx_rings(struct bnxt *bp)
2339{
2340 int i;
2341 struct pci_dev *pdev = bp->pdev;
2342
Michael Chanb6ab4b02016-01-02 23:44:59 -05002343 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002344 return;
2345
2346 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002347 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002348 struct bnxt_ring_struct *ring;
2349
Michael Chanc0c050c2015-10-22 16:01:17 -04002350 if (txr->tx_push) {
2351 dma_free_coherent(&pdev->dev, bp->tx_push_size,
2352 txr->tx_push, txr->tx_push_mapping);
2353 txr->tx_push = NULL;
2354 }
2355
2356 ring = &txr->tx_ring_struct;
2357
2358 bnxt_free_ring(bp, ring);
2359 }
2360}
2361
2362static int bnxt_alloc_tx_rings(struct bnxt *bp)
2363{
2364 int i, j, rc;
2365 struct pci_dev *pdev = bp->pdev;
2366
2367 bp->tx_push_size = 0;
2368 if (bp->tx_push_thresh) {
2369 int push_size;
2370
2371 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
2372 bp->tx_push_thresh);
2373
Michael Chan4419dbe2016-02-10 17:33:49 -05002374 if (push_size > 256) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002375 push_size = 0;
2376 bp->tx_push_thresh = 0;
2377 }
2378
2379 bp->tx_push_size = push_size;
2380 }
2381
2382 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002383 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002384 struct bnxt_ring_struct *ring;
2385
Michael Chanc0c050c2015-10-22 16:01:17 -04002386 ring = &txr->tx_ring_struct;
2387
2388 rc = bnxt_alloc_ring(bp, ring);
2389 if (rc)
2390 return rc;
2391
2392 if (bp->tx_push_size) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002393 dma_addr_t mapping;
2394
2395 /* One pre-allocated DMA buffer to backup
2396 * TX push operation
2397 */
2398 txr->tx_push = dma_alloc_coherent(&pdev->dev,
2399 bp->tx_push_size,
2400 &txr->tx_push_mapping,
2401 GFP_KERNEL);
2402
2403 if (!txr->tx_push)
2404 return -ENOMEM;
2405
Michael Chanc0c050c2015-10-22 16:01:17 -04002406 mapping = txr->tx_push_mapping +
2407 sizeof(struct tx_push_bd);
Michael Chan4419dbe2016-02-10 17:33:49 -05002408 txr->data_mapping = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04002409
Michael Chan4419dbe2016-02-10 17:33:49 -05002410 memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
Michael Chanc0c050c2015-10-22 16:01:17 -04002411 }
2412 ring->queue_id = bp->q_info[j].queue_id;
Michael Chan5f449242017-02-06 16:55:40 -05002413 if (i < bp->tx_nr_rings_xdp)
2414 continue;
Michael Chanc0c050c2015-10-22 16:01:17 -04002415 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
2416 j++;
2417 }
2418 return 0;
2419}
2420
2421static void bnxt_free_cp_rings(struct bnxt *bp)
2422{
2423 int i;
2424
2425 if (!bp->bnapi)
2426 return;
2427
2428 for (i = 0; i < bp->cp_nr_rings; i++) {
2429 struct bnxt_napi *bnapi = bp->bnapi[i];
2430 struct bnxt_cp_ring_info *cpr;
2431 struct bnxt_ring_struct *ring;
2432
2433 if (!bnapi)
2434 continue;
2435
2436 cpr = &bnapi->cp_ring;
2437 ring = &cpr->cp_ring_struct;
2438
2439 bnxt_free_ring(bp, ring);
2440 }
2441}
2442
2443static int bnxt_alloc_cp_rings(struct bnxt *bp)
2444{
2445 int i, rc;
2446
2447 for (i = 0; i < bp->cp_nr_rings; i++) {
2448 struct bnxt_napi *bnapi = bp->bnapi[i];
2449 struct bnxt_cp_ring_info *cpr;
2450 struct bnxt_ring_struct *ring;
2451
2452 if (!bnapi)
2453 continue;
2454
2455 cpr = &bnapi->cp_ring;
2456 ring = &cpr->cp_ring_struct;
2457
2458 rc = bnxt_alloc_ring(bp, ring);
2459 if (rc)
2460 return rc;
2461 }
2462 return 0;
2463}
2464
2465static void bnxt_init_ring_struct(struct bnxt *bp)
2466{
2467 int i;
2468
2469 for (i = 0; i < bp->cp_nr_rings; i++) {
2470 struct bnxt_napi *bnapi = bp->bnapi[i];
2471 struct bnxt_cp_ring_info *cpr;
2472 struct bnxt_rx_ring_info *rxr;
2473 struct bnxt_tx_ring_info *txr;
2474 struct bnxt_ring_struct *ring;
2475
2476 if (!bnapi)
2477 continue;
2478
2479 cpr = &bnapi->cp_ring;
2480 ring = &cpr->cp_ring_struct;
2481 ring->nr_pages = bp->cp_nr_pages;
2482 ring->page_size = HW_CMPD_RING_SIZE;
2483 ring->pg_arr = (void **)cpr->cp_desc_ring;
2484 ring->dma_arr = cpr->cp_desc_mapping;
2485 ring->vmem_size = 0;
2486
Michael Chanb6ab4b02016-01-02 23:44:59 -05002487 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002488 if (!rxr)
2489 goto skip_rx;
2490
Michael Chanc0c050c2015-10-22 16:01:17 -04002491 ring = &rxr->rx_ring_struct;
2492 ring->nr_pages = bp->rx_nr_pages;
2493 ring->page_size = HW_RXBD_RING_SIZE;
2494 ring->pg_arr = (void **)rxr->rx_desc_ring;
2495 ring->dma_arr = rxr->rx_desc_mapping;
2496 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
2497 ring->vmem = (void **)&rxr->rx_buf_ring;
2498
2499 ring = &rxr->rx_agg_ring_struct;
2500 ring->nr_pages = bp->rx_agg_nr_pages;
2501 ring->page_size = HW_RXBD_RING_SIZE;
2502 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
2503 ring->dma_arr = rxr->rx_agg_desc_mapping;
2504 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
2505 ring->vmem = (void **)&rxr->rx_agg_ring;
2506
Michael Chan3b2b7d92016-01-02 23:45:00 -05002507skip_rx:
Michael Chanb6ab4b02016-01-02 23:44:59 -05002508 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002509 if (!txr)
2510 continue;
2511
Michael Chanc0c050c2015-10-22 16:01:17 -04002512 ring = &txr->tx_ring_struct;
2513 ring->nr_pages = bp->tx_nr_pages;
2514 ring->page_size = HW_RXBD_RING_SIZE;
2515 ring->pg_arr = (void **)txr->tx_desc_ring;
2516 ring->dma_arr = txr->tx_desc_mapping;
2517 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
2518 ring->vmem = (void **)&txr->tx_buf_ring;
2519 }
2520}
2521
2522static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
2523{
2524 int i;
2525 u32 prod;
2526 struct rx_bd **rx_buf_ring;
2527
2528 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
2529 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
2530 int j;
2531 struct rx_bd *rxbd;
2532
2533 rxbd = rx_buf_ring[i];
2534 if (!rxbd)
2535 continue;
2536
2537 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
2538 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
2539 rxbd->rx_bd_opaque = prod;
2540 }
2541 }
2542}
2543
2544static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
2545{
2546 struct net_device *dev = bp->dev;
Michael Chanc0c050c2015-10-22 16:01:17 -04002547 struct bnxt_rx_ring_info *rxr;
2548 struct bnxt_ring_struct *ring;
2549 u32 prod, type;
2550 int i;
2551
Michael Chanc0c050c2015-10-22 16:01:17 -04002552 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
2553 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
2554
2555 if (NET_IP_ALIGN == 2)
2556 type |= RX_BD_FLAGS_SOP;
2557
Michael Chanb6ab4b02016-01-02 23:44:59 -05002558 rxr = &bp->rx_ring[ring_nr];
Michael Chanc0c050c2015-10-22 16:01:17 -04002559 ring = &rxr->rx_ring_struct;
2560 bnxt_init_rxbd_pages(ring, type);
2561
Michael Chanc6d30e82017-02-06 16:55:42 -05002562 if (BNXT_RX_PAGE_MODE(bp) && bp->xdp_prog) {
2563 rxr->xdp_prog = bpf_prog_add(bp->xdp_prog, 1);
2564 if (IS_ERR(rxr->xdp_prog)) {
2565 int rc = PTR_ERR(rxr->xdp_prog);
2566
2567 rxr->xdp_prog = NULL;
2568 return rc;
2569 }
2570 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002571 prod = rxr->rx_prod;
2572 for (i = 0; i < bp->rx_ring_size; i++) {
2573 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
2574 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
2575 ring_nr, i, bp->rx_ring_size);
2576 break;
2577 }
2578 prod = NEXT_RX(prod);
2579 }
2580 rxr->rx_prod = prod;
2581 ring->fw_ring_id = INVALID_HW_RING_ID;
2582
Michael Chanedd0c2c2015-12-27 18:19:19 -05002583 ring = &rxr->rx_agg_ring_struct;
2584 ring->fw_ring_id = INVALID_HW_RING_ID;
2585
Michael Chanc0c050c2015-10-22 16:01:17 -04002586 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
2587 return 0;
2588
Michael Chan2839f282016-04-25 02:30:50 -04002589 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
Michael Chanc0c050c2015-10-22 16:01:17 -04002590 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
2591
2592 bnxt_init_rxbd_pages(ring, type);
2593
2594 prod = rxr->rx_agg_prod;
2595 for (i = 0; i < bp->rx_agg_ring_size; i++) {
2596 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
2597 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
2598 ring_nr, i, bp->rx_ring_size);
2599 break;
2600 }
2601 prod = NEXT_RX_AGG(prod);
2602 }
2603 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04002604
2605 if (bp->flags & BNXT_FLAG_TPA) {
2606 if (rxr->rx_tpa) {
2607 u8 *data;
2608 dma_addr_t mapping;
2609
2610 for (i = 0; i < MAX_TPA; i++) {
2611 data = __bnxt_alloc_rx_data(bp, &mapping,
2612 GFP_KERNEL);
2613 if (!data)
2614 return -ENOMEM;
2615
2616 rxr->rx_tpa[i].data = data;
Michael Chanb3dba772017-02-06 16:55:35 -05002617 rxr->rx_tpa[i].data_ptr = data + bp->rx_offset;
Michael Chanc0c050c2015-10-22 16:01:17 -04002618 rxr->rx_tpa[i].mapping = mapping;
2619 }
2620 } else {
2621 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2622 return -ENOMEM;
2623 }
2624 }
2625
2626 return 0;
2627}
2628
Sankar Patchineelam22479252017-03-28 19:47:29 -04002629static void bnxt_init_cp_rings(struct bnxt *bp)
2630{
2631 int i;
2632
2633 for (i = 0; i < bp->cp_nr_rings; i++) {
2634 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
2635 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
2636
2637 ring->fw_ring_id = INVALID_HW_RING_ID;
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05002638 cpr->rx_ring_coal.coal_ticks = bp->rx_coal.coal_ticks;
2639 cpr->rx_ring_coal.coal_bufs = bp->rx_coal.coal_bufs;
Sankar Patchineelam22479252017-03-28 19:47:29 -04002640 }
2641}
2642
Michael Chanc0c050c2015-10-22 16:01:17 -04002643static int bnxt_init_rx_rings(struct bnxt *bp)
2644{
2645 int i, rc = 0;
2646
Michael Chanc61fb992017-02-06 16:55:36 -05002647 if (BNXT_RX_PAGE_MODE(bp)) {
Michael Chanc6d30e82017-02-06 16:55:42 -05002648 bp->rx_offset = NET_IP_ALIGN + XDP_PACKET_HEADROOM;
2649 bp->rx_dma_offset = XDP_PACKET_HEADROOM;
Michael Chanc61fb992017-02-06 16:55:36 -05002650 } else {
2651 bp->rx_offset = BNXT_RX_OFFSET;
2652 bp->rx_dma_offset = BNXT_RX_DMA_OFFSET;
2653 }
Michael Chanb3dba772017-02-06 16:55:35 -05002654
Michael Chanc0c050c2015-10-22 16:01:17 -04002655 for (i = 0; i < bp->rx_nr_rings; i++) {
2656 rc = bnxt_init_one_rx_ring(bp, i);
2657 if (rc)
2658 break;
2659 }
2660
2661 return rc;
2662}
2663
2664static int bnxt_init_tx_rings(struct bnxt *bp)
2665{
2666 u16 i;
2667
2668 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2669 MAX_SKB_FRAGS + 1);
2670
2671 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002672 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002673 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2674
2675 ring->fw_ring_id = INVALID_HW_RING_ID;
2676 }
2677
2678 return 0;
2679}
2680
2681static void bnxt_free_ring_grps(struct bnxt *bp)
2682{
2683 kfree(bp->grp_info);
2684 bp->grp_info = NULL;
2685}
2686
2687static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2688{
2689 int i;
2690
2691 if (irq_re_init) {
2692 bp->grp_info = kcalloc(bp->cp_nr_rings,
2693 sizeof(struct bnxt_ring_grp_info),
2694 GFP_KERNEL);
2695 if (!bp->grp_info)
2696 return -ENOMEM;
2697 }
2698 for (i = 0; i < bp->cp_nr_rings; i++) {
2699 if (irq_re_init)
2700 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2701 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2702 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2703 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2704 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2705 }
2706 return 0;
2707}
2708
2709static void bnxt_free_vnics(struct bnxt *bp)
2710{
2711 kfree(bp->vnic_info);
2712 bp->vnic_info = NULL;
2713 bp->nr_vnics = 0;
2714}
2715
2716static int bnxt_alloc_vnics(struct bnxt *bp)
2717{
2718 int num_vnics = 1;
2719
2720#ifdef CONFIG_RFS_ACCEL
2721 if (bp->flags & BNXT_FLAG_RFS)
2722 num_vnics += bp->rx_nr_rings;
2723#endif
2724
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04002725 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
2726 num_vnics++;
2727
Michael Chanc0c050c2015-10-22 16:01:17 -04002728 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2729 GFP_KERNEL);
2730 if (!bp->vnic_info)
2731 return -ENOMEM;
2732
2733 bp->nr_vnics = num_vnics;
2734 return 0;
2735}
2736
2737static void bnxt_init_vnics(struct bnxt *bp)
2738{
2739 int i;
2740
2741 for (i = 0; i < bp->nr_vnics; i++) {
2742 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2743
2744 vnic->fw_vnic_id = INVALID_HW_RING_ID;
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04002745 vnic->fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
2746 vnic->fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04002747 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2748
2749 if (bp->vnic_info[i].rss_hash_key) {
2750 if (i == 0)
2751 prandom_bytes(vnic->rss_hash_key,
2752 HW_HASH_KEY_SIZE);
2753 else
2754 memcpy(vnic->rss_hash_key,
2755 bp->vnic_info[0].rss_hash_key,
2756 HW_HASH_KEY_SIZE);
2757 }
2758 }
2759}
2760
2761static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2762{
2763 int pages;
2764
2765 pages = ring_size / desc_per_pg;
2766
2767 if (!pages)
2768 return 1;
2769
2770 pages++;
2771
2772 while (pages & (pages - 1))
2773 pages++;
2774
2775 return pages;
2776}
2777
Michael Chanc6d30e82017-02-06 16:55:42 -05002778void bnxt_set_tpa_flags(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04002779{
2780 bp->flags &= ~BNXT_FLAG_TPA;
Michael Chan341138c2017-01-13 01:32:01 -05002781 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
2782 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04002783 if (bp->dev->features & NETIF_F_LRO)
2784 bp->flags |= BNXT_FLAG_LRO;
Michael Chan1054aee2017-12-16 03:09:42 -05002785 else if (bp->dev->features & NETIF_F_GRO_HW)
Michael Chanc0c050c2015-10-22 16:01:17 -04002786 bp->flags |= BNXT_FLAG_GRO;
2787}
2788
2789/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2790 * be set on entry.
2791 */
2792void bnxt_set_ring_params(struct bnxt *bp)
2793{
2794 u32 ring_size, rx_size, rx_space;
2795 u32 agg_factor = 0, agg_ring_size = 0;
2796
2797 /* 8 for CRC and VLAN */
2798 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2799
2800 rx_space = rx_size + NET_SKB_PAD +
2801 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2802
2803 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2804 ring_size = bp->rx_ring_size;
2805 bp->rx_agg_ring_size = 0;
2806 bp->rx_agg_nr_pages = 0;
2807
2808 if (bp->flags & BNXT_FLAG_TPA)
Michael Chan2839f282016-04-25 02:30:50 -04002809 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002810
2811 bp->flags &= ~BNXT_FLAG_JUMBO;
Michael Chanbdbd1eb2016-12-29 12:13:43 -05002812 if (rx_space > PAGE_SIZE && !(bp->flags & BNXT_FLAG_NO_AGG_RINGS)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002813 u32 jumbo_factor;
2814
2815 bp->flags |= BNXT_FLAG_JUMBO;
2816 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2817 if (jumbo_factor > agg_factor)
2818 agg_factor = jumbo_factor;
2819 }
2820 agg_ring_size = ring_size * agg_factor;
2821
2822 if (agg_ring_size) {
2823 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2824 RX_DESC_CNT);
2825 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2826 u32 tmp = agg_ring_size;
2827
2828 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2829 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2830 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2831 tmp, agg_ring_size);
2832 }
2833 bp->rx_agg_ring_size = agg_ring_size;
2834 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2835 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2836 rx_space = rx_size + NET_SKB_PAD +
2837 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2838 }
2839
2840 bp->rx_buf_use_size = rx_size;
2841 bp->rx_buf_size = rx_space;
2842
2843 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2844 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2845
2846 ring_size = bp->tx_ring_size;
2847 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2848 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2849
2850 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2851 bp->cp_ring_size = ring_size;
2852
2853 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2854 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2855 bp->cp_nr_pages = MAX_CP_PAGES;
2856 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2857 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2858 ring_size, bp->cp_ring_size);
2859 }
2860 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2861 bp->cp_ring_mask = bp->cp_bit - 1;
2862}
2863
Jesper Dangaard Brouer96a86042018-01-03 11:25:44 +01002864/* Changing allocation mode of RX rings.
2865 * TODO: Update when extending xdp_rxq_info to support allocation modes.
2866 */
Michael Chanc61fb992017-02-06 16:55:36 -05002867int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode)
Michael Chan6bb19472017-02-06 16:55:32 -05002868{
Michael Chanc61fb992017-02-06 16:55:36 -05002869 if (page_mode) {
2870 if (bp->dev->mtu > BNXT_MAX_PAGE_MODE_MTU)
2871 return -EOPNOTSUPP;
Michael Chan7eb9bb32017-10-26 11:51:25 -04002872 bp->dev->max_mtu =
2873 min_t(u16, bp->max_mtu, BNXT_MAX_PAGE_MODE_MTU);
Michael Chanc61fb992017-02-06 16:55:36 -05002874 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
2875 bp->flags |= BNXT_FLAG_NO_AGG_RINGS | BNXT_FLAG_RX_PAGE_MODE;
Michael Chanc61fb992017-02-06 16:55:36 -05002876 bp->rx_dir = DMA_BIDIRECTIONAL;
2877 bp->rx_skb_func = bnxt_rx_page_skb;
Michael Chan1054aee2017-12-16 03:09:42 -05002878 /* Disable LRO or GRO_HW */
2879 netdev_update_features(bp->dev);
Michael Chanc61fb992017-02-06 16:55:36 -05002880 } else {
Michael Chan7eb9bb32017-10-26 11:51:25 -04002881 bp->dev->max_mtu = bp->max_mtu;
Michael Chanc61fb992017-02-06 16:55:36 -05002882 bp->flags &= ~BNXT_FLAG_RX_PAGE_MODE;
2883 bp->rx_dir = DMA_FROM_DEVICE;
2884 bp->rx_skb_func = bnxt_rx_skb;
2885 }
Michael Chan6bb19472017-02-06 16:55:32 -05002886 return 0;
2887}
2888
Michael Chanc0c050c2015-10-22 16:01:17 -04002889static void bnxt_free_vnic_attributes(struct bnxt *bp)
2890{
2891 int i;
2892 struct bnxt_vnic_info *vnic;
2893 struct pci_dev *pdev = bp->pdev;
2894
2895 if (!bp->vnic_info)
2896 return;
2897
2898 for (i = 0; i < bp->nr_vnics; i++) {
2899 vnic = &bp->vnic_info[i];
2900
2901 kfree(vnic->fw_grp_ids);
2902 vnic->fw_grp_ids = NULL;
2903
2904 kfree(vnic->uc_list);
2905 vnic->uc_list = NULL;
2906
2907 if (vnic->mc_list) {
2908 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2909 vnic->mc_list, vnic->mc_list_mapping);
2910 vnic->mc_list = NULL;
2911 }
2912
2913 if (vnic->rss_table) {
2914 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2915 vnic->rss_table,
2916 vnic->rss_table_dma_addr);
2917 vnic->rss_table = NULL;
2918 }
2919
2920 vnic->rss_hash_key = NULL;
2921 vnic->flags = 0;
2922 }
2923}
2924
2925static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2926{
2927 int i, rc = 0, size;
2928 struct bnxt_vnic_info *vnic;
2929 struct pci_dev *pdev = bp->pdev;
2930 int max_rings;
2931
2932 for (i = 0; i < bp->nr_vnics; i++) {
2933 vnic = &bp->vnic_info[i];
2934
2935 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2936 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2937
2938 if (mem_size > 0) {
2939 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2940 if (!vnic->uc_list) {
2941 rc = -ENOMEM;
2942 goto out;
2943 }
2944 }
2945 }
2946
2947 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2948 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2949 vnic->mc_list =
2950 dma_alloc_coherent(&pdev->dev,
2951 vnic->mc_list_size,
2952 &vnic->mc_list_mapping,
2953 GFP_KERNEL);
2954 if (!vnic->mc_list) {
2955 rc = -ENOMEM;
2956 goto out;
2957 }
2958 }
2959
2960 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2961 max_rings = bp->rx_nr_rings;
2962 else
2963 max_rings = 1;
2964
2965 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2966 if (!vnic->fw_grp_ids) {
2967 rc = -ENOMEM;
2968 goto out;
2969 }
2970
Michael Chanae10ae72016-12-29 12:13:38 -05002971 if ((bp->flags & BNXT_FLAG_NEW_RSS_CAP) &&
2972 !(vnic->flags & BNXT_VNIC_RSS_FLAG))
2973 continue;
2974
Michael Chanc0c050c2015-10-22 16:01:17 -04002975 /* Allocate rss table and hash key */
2976 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2977 &vnic->rss_table_dma_addr,
2978 GFP_KERNEL);
2979 if (!vnic->rss_table) {
2980 rc = -ENOMEM;
2981 goto out;
2982 }
2983
2984 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2985
2986 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2987 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2988 }
2989 return 0;
2990
2991out:
2992 return rc;
2993}
2994
2995static void bnxt_free_hwrm_resources(struct bnxt *bp)
2996{
2997 struct pci_dev *pdev = bp->pdev;
2998
2999 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
3000 bp->hwrm_cmd_resp_dma_addr);
3001
3002 bp->hwrm_cmd_resp_addr = NULL;
3003 if (bp->hwrm_dbg_resp_addr) {
3004 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
3005 bp->hwrm_dbg_resp_addr,
3006 bp->hwrm_dbg_resp_dma_addr);
3007
3008 bp->hwrm_dbg_resp_addr = NULL;
3009 }
3010}
3011
3012static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
3013{
3014 struct pci_dev *pdev = bp->pdev;
3015
3016 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
3017 &bp->hwrm_cmd_resp_dma_addr,
3018 GFP_KERNEL);
3019 if (!bp->hwrm_cmd_resp_addr)
3020 return -ENOMEM;
3021 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
3022 HWRM_DBG_REG_BUF_SIZE,
3023 &bp->hwrm_dbg_resp_dma_addr,
3024 GFP_KERNEL);
3025 if (!bp->hwrm_dbg_resp_addr)
3026 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
3027
3028 return 0;
3029}
3030
Deepak Khungare605db82017-05-29 19:06:04 -04003031static void bnxt_free_hwrm_short_cmd_req(struct bnxt *bp)
3032{
3033 if (bp->hwrm_short_cmd_req_addr) {
3034 struct pci_dev *pdev = bp->pdev;
3035
3036 dma_free_coherent(&pdev->dev, BNXT_HWRM_MAX_REQ_LEN,
3037 bp->hwrm_short_cmd_req_addr,
3038 bp->hwrm_short_cmd_req_dma_addr);
3039 bp->hwrm_short_cmd_req_addr = NULL;
3040 }
3041}
3042
3043static int bnxt_alloc_hwrm_short_cmd_req(struct bnxt *bp)
3044{
3045 struct pci_dev *pdev = bp->pdev;
3046
3047 bp->hwrm_short_cmd_req_addr =
3048 dma_alloc_coherent(&pdev->dev, BNXT_HWRM_MAX_REQ_LEN,
3049 &bp->hwrm_short_cmd_req_dma_addr,
3050 GFP_KERNEL);
3051 if (!bp->hwrm_short_cmd_req_addr)
3052 return -ENOMEM;
3053
3054 return 0;
3055}
3056
Michael Chanc0c050c2015-10-22 16:01:17 -04003057static void bnxt_free_stats(struct bnxt *bp)
3058{
3059 u32 size, i;
3060 struct pci_dev *pdev = bp->pdev;
3061
Vasundhara Volam00db3cb2018-03-31 13:54:12 -04003062 bp->flags &= ~BNXT_FLAG_PORT_STATS;
3063 bp->flags &= ~BNXT_FLAG_PORT_STATS_EXT;
3064
Michael Chan3bdf56c2016-03-07 15:38:45 -05003065 if (bp->hw_rx_port_stats) {
3066 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
3067 bp->hw_rx_port_stats,
3068 bp->hw_rx_port_stats_map);
3069 bp->hw_rx_port_stats = NULL;
Vasundhara Volam00db3cb2018-03-31 13:54:12 -04003070 }
3071
3072 if (bp->hw_rx_port_stats_ext) {
3073 dma_free_coherent(&pdev->dev, sizeof(struct rx_port_stats_ext),
3074 bp->hw_rx_port_stats_ext,
3075 bp->hw_rx_port_stats_ext_map);
3076 bp->hw_rx_port_stats_ext = NULL;
Michael Chan3bdf56c2016-03-07 15:38:45 -05003077 }
3078
Michael Chanc0c050c2015-10-22 16:01:17 -04003079 if (!bp->bnapi)
3080 return;
3081
3082 size = sizeof(struct ctx_hw_stats);
3083
3084 for (i = 0; i < bp->cp_nr_rings; i++) {
3085 struct bnxt_napi *bnapi = bp->bnapi[i];
3086 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3087
3088 if (cpr->hw_stats) {
3089 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
3090 cpr->hw_stats_map);
3091 cpr->hw_stats = NULL;
3092 }
3093 }
3094}
3095
3096static int bnxt_alloc_stats(struct bnxt *bp)
3097{
3098 u32 size, i;
3099 struct pci_dev *pdev = bp->pdev;
3100
3101 size = sizeof(struct ctx_hw_stats);
3102
3103 for (i = 0; i < bp->cp_nr_rings; i++) {
3104 struct bnxt_napi *bnapi = bp->bnapi[i];
3105 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3106
3107 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
3108 &cpr->hw_stats_map,
3109 GFP_KERNEL);
3110 if (!cpr->hw_stats)
3111 return -ENOMEM;
3112
3113 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
3114 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05003115
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04003116 if (BNXT_PF(bp) && bp->chip_num != CHIP_NUM_58700) {
Michael Chan3bdf56c2016-03-07 15:38:45 -05003117 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
3118 sizeof(struct tx_port_stats) + 1024;
3119
3120 bp->hw_rx_port_stats =
3121 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
3122 &bp->hw_rx_port_stats_map,
3123 GFP_KERNEL);
3124 if (!bp->hw_rx_port_stats)
3125 return -ENOMEM;
3126
3127 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
3128 512;
3129 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
3130 sizeof(struct rx_port_stats) + 512;
3131 bp->flags |= BNXT_FLAG_PORT_STATS;
Vasundhara Volam00db3cb2018-03-31 13:54:12 -04003132
3133 /* Display extended statistics only if FW supports it */
3134 if (bp->hwrm_spec_code < 0x10804 ||
3135 bp->hwrm_spec_code == 0x10900)
3136 return 0;
3137
3138 bp->hw_rx_port_stats_ext =
3139 dma_zalloc_coherent(&pdev->dev,
3140 sizeof(struct rx_port_stats_ext),
3141 &bp->hw_rx_port_stats_ext_map,
3142 GFP_KERNEL);
3143 if (!bp->hw_rx_port_stats_ext)
3144 return 0;
3145
3146 bp->flags |= BNXT_FLAG_PORT_STATS_EXT;
Michael Chan3bdf56c2016-03-07 15:38:45 -05003147 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003148 return 0;
3149}
3150
3151static void bnxt_clear_ring_indices(struct bnxt *bp)
3152{
3153 int i;
3154
3155 if (!bp->bnapi)
3156 return;
3157
3158 for (i = 0; i < bp->cp_nr_rings; i++) {
3159 struct bnxt_napi *bnapi = bp->bnapi[i];
3160 struct bnxt_cp_ring_info *cpr;
3161 struct bnxt_rx_ring_info *rxr;
3162 struct bnxt_tx_ring_info *txr;
3163
3164 if (!bnapi)
3165 continue;
3166
3167 cpr = &bnapi->cp_ring;
3168 cpr->cp_raw_cons = 0;
3169
Michael Chanb6ab4b02016-01-02 23:44:59 -05003170 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05003171 if (txr) {
3172 txr->tx_prod = 0;
3173 txr->tx_cons = 0;
3174 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003175
Michael Chanb6ab4b02016-01-02 23:44:59 -05003176 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05003177 if (rxr) {
3178 rxr->rx_prod = 0;
3179 rxr->rx_agg_prod = 0;
3180 rxr->rx_sw_agg_prod = 0;
Michael Chan376a5b82016-05-10 19:17:59 -04003181 rxr->rx_next_cons = 0;
Michael Chan3b2b7d92016-01-02 23:45:00 -05003182 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003183 }
3184}
3185
3186static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
3187{
3188#ifdef CONFIG_RFS_ACCEL
3189 int i;
3190
3191 /* Under rtnl_lock and all our NAPIs have been disabled. It's
3192 * safe to delete the hash table.
3193 */
3194 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
3195 struct hlist_head *head;
3196 struct hlist_node *tmp;
3197 struct bnxt_ntuple_filter *fltr;
3198
3199 head = &bp->ntp_fltr_hash_tbl[i];
3200 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
3201 hlist_del(&fltr->hash);
3202 kfree(fltr);
3203 }
3204 }
3205 if (irq_reinit) {
3206 kfree(bp->ntp_fltr_bmap);
3207 bp->ntp_fltr_bmap = NULL;
3208 }
3209 bp->ntp_fltr_count = 0;
3210#endif
3211}
3212
3213static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
3214{
3215#ifdef CONFIG_RFS_ACCEL
3216 int i, rc = 0;
3217
3218 if (!(bp->flags & BNXT_FLAG_RFS))
3219 return 0;
3220
3221 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
3222 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
3223
3224 bp->ntp_fltr_count = 0;
Dan Carpenterac45bd92017-05-06 03:49:01 +03003225 bp->ntp_fltr_bmap = kcalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
3226 sizeof(long),
Michael Chanc0c050c2015-10-22 16:01:17 -04003227 GFP_KERNEL);
3228
3229 if (!bp->ntp_fltr_bmap)
3230 rc = -ENOMEM;
3231
3232 return rc;
3233#else
3234 return 0;
3235#endif
3236}
3237
3238static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
3239{
3240 bnxt_free_vnic_attributes(bp);
3241 bnxt_free_tx_rings(bp);
3242 bnxt_free_rx_rings(bp);
3243 bnxt_free_cp_rings(bp);
3244 bnxt_free_ntp_fltrs(bp, irq_re_init);
3245 if (irq_re_init) {
3246 bnxt_free_stats(bp);
3247 bnxt_free_ring_grps(bp);
3248 bnxt_free_vnics(bp);
Michael Chana960dec2017-02-06 16:55:39 -05003249 kfree(bp->tx_ring_map);
3250 bp->tx_ring_map = NULL;
Michael Chanb6ab4b02016-01-02 23:44:59 -05003251 kfree(bp->tx_ring);
3252 bp->tx_ring = NULL;
3253 kfree(bp->rx_ring);
3254 bp->rx_ring = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04003255 kfree(bp->bnapi);
3256 bp->bnapi = NULL;
3257 } else {
3258 bnxt_clear_ring_indices(bp);
3259 }
3260}
3261
3262static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
3263{
Michael Chan01657bc2016-01-02 23:45:03 -05003264 int i, j, rc, size, arr_size;
Michael Chanc0c050c2015-10-22 16:01:17 -04003265 void *bnapi;
3266
3267 if (irq_re_init) {
3268 /* Allocate bnapi mem pointer array and mem block for
3269 * all queues
3270 */
3271 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
3272 bp->cp_nr_rings);
3273 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
3274 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
3275 if (!bnapi)
3276 return -ENOMEM;
3277
3278 bp->bnapi = bnapi;
3279 bnapi += arr_size;
3280 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
3281 bp->bnapi[i] = bnapi;
3282 bp->bnapi[i]->index = i;
3283 bp->bnapi[i]->bp = bp;
3284 }
3285
Michael Chanb6ab4b02016-01-02 23:44:59 -05003286 bp->rx_ring = kcalloc(bp->rx_nr_rings,
3287 sizeof(struct bnxt_rx_ring_info),
3288 GFP_KERNEL);
3289 if (!bp->rx_ring)
3290 return -ENOMEM;
3291
3292 for (i = 0; i < bp->rx_nr_rings; i++) {
3293 bp->rx_ring[i].bnapi = bp->bnapi[i];
3294 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
3295 }
3296
3297 bp->tx_ring = kcalloc(bp->tx_nr_rings,
3298 sizeof(struct bnxt_tx_ring_info),
3299 GFP_KERNEL);
3300 if (!bp->tx_ring)
3301 return -ENOMEM;
3302
Michael Chana960dec2017-02-06 16:55:39 -05003303 bp->tx_ring_map = kcalloc(bp->tx_nr_rings, sizeof(u16),
3304 GFP_KERNEL);
3305
3306 if (!bp->tx_ring_map)
3307 return -ENOMEM;
3308
Michael Chan01657bc2016-01-02 23:45:03 -05003309 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
3310 j = 0;
3311 else
3312 j = bp->rx_nr_rings;
3313
3314 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
3315 bp->tx_ring[i].bnapi = bp->bnapi[j];
3316 bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
Michael Chan5f449242017-02-06 16:55:40 -05003317 bp->tx_ring_map[i] = bp->tx_nr_rings_xdp + i;
Michael Chan38413402017-02-06 16:55:43 -05003318 if (i >= bp->tx_nr_rings_xdp) {
Michael Chan5f449242017-02-06 16:55:40 -05003319 bp->tx_ring[i].txq_index = i -
3320 bp->tx_nr_rings_xdp;
Michael Chan38413402017-02-06 16:55:43 -05003321 bp->bnapi[j]->tx_int = bnxt_tx_int;
3322 } else {
Michael Chanfa3e93e2017-02-06 16:55:41 -05003323 bp->bnapi[j]->flags |= BNXT_NAPI_FLAG_XDP;
Michael Chan38413402017-02-06 16:55:43 -05003324 bp->bnapi[j]->tx_int = bnxt_tx_int_xdp;
3325 }
Michael Chanb6ab4b02016-01-02 23:44:59 -05003326 }
3327
Michael Chanc0c050c2015-10-22 16:01:17 -04003328 rc = bnxt_alloc_stats(bp);
3329 if (rc)
3330 goto alloc_mem_err;
3331
3332 rc = bnxt_alloc_ntp_fltrs(bp);
3333 if (rc)
3334 goto alloc_mem_err;
3335
3336 rc = bnxt_alloc_vnics(bp);
3337 if (rc)
3338 goto alloc_mem_err;
3339 }
3340
3341 bnxt_init_ring_struct(bp);
3342
3343 rc = bnxt_alloc_rx_rings(bp);
3344 if (rc)
3345 goto alloc_mem_err;
3346
3347 rc = bnxt_alloc_tx_rings(bp);
3348 if (rc)
3349 goto alloc_mem_err;
3350
3351 rc = bnxt_alloc_cp_rings(bp);
3352 if (rc)
3353 goto alloc_mem_err;
3354
3355 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
3356 BNXT_VNIC_UCAST_FLAG;
3357 rc = bnxt_alloc_vnic_attributes(bp);
3358 if (rc)
3359 goto alloc_mem_err;
3360 return 0;
3361
3362alloc_mem_err:
3363 bnxt_free_mem(bp, true);
3364 return rc;
3365}
3366
Michael Chan9d8bc092016-12-29 12:13:33 -05003367static void bnxt_disable_int(struct bnxt *bp)
3368{
3369 int i;
3370
3371 if (!bp->bnapi)
3372 return;
3373
3374 for (i = 0; i < bp->cp_nr_rings; i++) {
3375 struct bnxt_napi *bnapi = bp->bnapi[i];
3376 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chandaf1f1e2017-02-20 19:25:17 -05003377 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chan9d8bc092016-12-29 12:13:33 -05003378
Michael Chandaf1f1e2017-02-20 19:25:17 -05003379 if (ring->fw_ring_id != INVALID_HW_RING_ID)
3380 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
Michael Chan9d8bc092016-12-29 12:13:33 -05003381 }
3382}
3383
3384static void bnxt_disable_int_sync(struct bnxt *bp)
3385{
3386 int i;
3387
3388 atomic_inc(&bp->intr_sem);
3389
3390 bnxt_disable_int(bp);
3391 for (i = 0; i < bp->cp_nr_rings; i++)
3392 synchronize_irq(bp->irq_tbl[i].vector);
3393}
3394
3395static void bnxt_enable_int(struct bnxt *bp)
3396{
3397 int i;
3398
3399 atomic_set(&bp->intr_sem, 0);
3400 for (i = 0; i < bp->cp_nr_rings; i++) {
3401 struct bnxt_napi *bnapi = bp->bnapi[i];
3402 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3403
3404 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
3405 }
3406}
3407
Michael Chanc0c050c2015-10-22 16:01:17 -04003408void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
3409 u16 cmpl_ring, u16 target_id)
3410{
Michael Chana8643e12016-02-26 04:00:05 -05003411 struct input *req = request;
Michael Chanc0c050c2015-10-22 16:01:17 -04003412
Michael Chana8643e12016-02-26 04:00:05 -05003413 req->req_type = cpu_to_le16(req_type);
3414 req->cmpl_ring = cpu_to_le16(cmpl_ring);
3415 req->target_id = cpu_to_le16(target_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003416 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
3417}
3418
Michael Chanfbfbc482016-02-26 04:00:07 -05003419static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
3420 int timeout, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04003421{
Michael Chana11fa2b2016-05-15 03:04:47 -04003422 int i, intr_process, rc, tmo_count;
Michael Chana8643e12016-02-26 04:00:05 -05003423 struct input *req = msg;
Michael Chanc0c050c2015-10-22 16:01:17 -04003424 u32 *data = msg;
3425 __le32 *resp_len, *valid;
3426 u16 cp_ring_id, len = 0;
3427 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
Deepak Khungare605db82017-05-29 19:06:04 -04003428 u16 max_req_len = BNXT_HWRM_MAX_REQ_LEN;
Vasundhara Volamebd58182017-12-01 03:13:05 -05003429 struct hwrm_short_input short_input = {0};
Michael Chanc0c050c2015-10-22 16:01:17 -04003430
Michael Chana8643e12016-02-26 04:00:05 -05003431 req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
Michael Chanc0c050c2015-10-22 16:01:17 -04003432 memset(resp, 0, PAGE_SIZE);
Michael Chana8643e12016-02-26 04:00:05 -05003433 cp_ring_id = le16_to_cpu(req->cmpl_ring);
Michael Chanc0c050c2015-10-22 16:01:17 -04003434 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
3435
Deepak Khungare605db82017-05-29 19:06:04 -04003436 if (bp->flags & BNXT_FLAG_SHORT_CMD) {
3437 void *short_cmd_req = bp->hwrm_short_cmd_req_addr;
Deepak Khungare605db82017-05-29 19:06:04 -04003438
3439 memcpy(short_cmd_req, req, msg_len);
3440 memset(short_cmd_req + msg_len, 0, BNXT_HWRM_MAX_REQ_LEN -
3441 msg_len);
3442
3443 short_input.req_type = req->req_type;
3444 short_input.signature =
3445 cpu_to_le16(SHORT_REQ_SIGNATURE_SHORT_CMD);
3446 short_input.size = cpu_to_le16(msg_len);
3447 short_input.req_addr =
3448 cpu_to_le64(bp->hwrm_short_cmd_req_dma_addr);
3449
3450 data = (u32 *)&short_input;
3451 msg_len = sizeof(short_input);
3452
3453 /* Sync memory write before updating doorbell */
3454 wmb();
3455
3456 max_req_len = BNXT_HWRM_SHORT_REQ_LEN;
3457 }
3458
Michael Chanc0c050c2015-10-22 16:01:17 -04003459 /* Write request msg to hwrm channel */
3460 __iowrite32_copy(bp->bar0, data, msg_len / 4);
3461
Deepak Khungare605db82017-05-29 19:06:04 -04003462 for (i = msg_len; i < max_req_len; i += 4)
Michael Chand79979a2016-01-07 19:56:57 -05003463 writel(0, bp->bar0 + i);
3464
Michael Chanc0c050c2015-10-22 16:01:17 -04003465 /* currently supports only one outstanding message */
3466 if (intr_process)
Michael Chana8643e12016-02-26 04:00:05 -05003467 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003468
3469 /* Ring channel doorbell */
3470 writel(1, bp->bar0 + 0x100);
3471
Michael Chanff4fe812016-02-26 04:00:04 -05003472 if (!timeout)
3473 timeout = DFLT_HWRM_CMD_TIMEOUT;
3474
Michael Chanc0c050c2015-10-22 16:01:17 -04003475 i = 0;
Michael Chana11fa2b2016-05-15 03:04:47 -04003476 tmo_count = timeout * 40;
Michael Chanc0c050c2015-10-22 16:01:17 -04003477 if (intr_process) {
3478 /* Wait until hwrm response cmpl interrupt is processed */
3479 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
Michael Chana11fa2b2016-05-15 03:04:47 -04003480 i++ < tmo_count) {
3481 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04003482 }
3483
3484 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
3485 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
Michael Chana8643e12016-02-26 04:00:05 -05003486 le16_to_cpu(req->req_type));
Michael Chanc0c050c2015-10-22 16:01:17 -04003487 return -1;
3488 }
3489 } else {
3490 /* Check if response len is updated */
3491 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
Michael Chana11fa2b2016-05-15 03:04:47 -04003492 for (i = 0; i < tmo_count; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003493 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
3494 HWRM_RESP_LEN_SFT;
3495 if (len)
3496 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04003497 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04003498 }
3499
Michael Chana11fa2b2016-05-15 03:04:47 -04003500 if (i >= tmo_count) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003501 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05003502 timeout, le16_to_cpu(req->req_type),
Michael Chan8578d6c2016-05-15 03:04:48 -04003503 le16_to_cpu(req->seq_id), len);
Michael Chanc0c050c2015-10-22 16:01:17 -04003504 return -1;
3505 }
3506
3507 /* Last word of resp contains valid bit */
3508 valid = bp->hwrm_cmd_resp_addr + len - 4;
Michael Chana11fa2b2016-05-15 03:04:47 -04003509 for (i = 0; i < 5; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003510 if (le32_to_cpu(*valid) & HWRM_RESP_VALID_MASK)
3511 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04003512 udelay(1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003513 }
3514
Michael Chana11fa2b2016-05-15 03:04:47 -04003515 if (i >= 5) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003516 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05003517 timeout, le16_to_cpu(req->req_type),
3518 le16_to_cpu(req->seq_id), len, *valid);
Michael Chanc0c050c2015-10-22 16:01:17 -04003519 return -1;
3520 }
3521 }
3522
3523 rc = le16_to_cpu(resp->error_code);
Michael Chanfbfbc482016-02-26 04:00:07 -05003524 if (rc && !silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04003525 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
3526 le16_to_cpu(resp->req_type),
3527 le16_to_cpu(resp->seq_id), rc);
Michael Chanfbfbc482016-02-26 04:00:07 -05003528 return rc;
3529}
3530
3531int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3532{
3533 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04003534}
3535
Michael Chancc72f3b2017-10-13 21:09:33 -04003536int _hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
3537 int timeout)
3538{
3539 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
3540}
3541
Michael Chanc0c050c2015-10-22 16:01:17 -04003542int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3543{
3544 int rc;
3545
3546 mutex_lock(&bp->hwrm_cmd_lock);
3547 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
3548 mutex_unlock(&bp->hwrm_cmd_lock);
3549 return rc;
3550}
3551
Michael Chan90e209212016-02-26 04:00:08 -05003552int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
3553 int timeout)
3554{
3555 int rc;
3556
3557 mutex_lock(&bp->hwrm_cmd_lock);
3558 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
3559 mutex_unlock(&bp->hwrm_cmd_lock);
3560 return rc;
3561}
3562
Michael Chana1653b12016-12-07 00:26:20 -05003563int bnxt_hwrm_func_rgtr_async_events(struct bnxt *bp, unsigned long *bmap,
3564 int bmap_size)
Michael Chanc0c050c2015-10-22 16:01:17 -04003565{
3566 struct hwrm_func_drv_rgtr_input req = {0};
Michael Chan25be8622016-04-05 14:09:00 -04003567 DECLARE_BITMAP(async_events_bmap, 256);
3568 u32 *events = (u32 *)async_events_bmap;
Michael Chana1653b12016-12-07 00:26:20 -05003569 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003570
3571 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3572
3573 req.enables =
Michael Chana1653b12016-12-07 00:26:20 -05003574 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
Michael Chanc0c050c2015-10-22 16:01:17 -04003575
Michael Chan25be8622016-04-05 14:09:00 -04003576 memset(async_events_bmap, 0, sizeof(async_events_bmap));
3577 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
3578 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
3579
Michael Chana1653b12016-12-07 00:26:20 -05003580 if (bmap && bmap_size) {
3581 for (i = 0; i < bmap_size; i++) {
3582 if (test_bit(i, bmap))
3583 __set_bit(i, async_events_bmap);
3584 }
3585 }
3586
Michael Chan25be8622016-04-05 14:09:00 -04003587 for (i = 0; i < 8; i++)
3588 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
3589
Michael Chana1653b12016-12-07 00:26:20 -05003590 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3591}
3592
3593static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
3594{
3595 struct hwrm_func_drv_rgtr_input req = {0};
3596
3597 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3598
3599 req.enables =
3600 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
3601 FUNC_DRV_RGTR_REQ_ENABLES_VER);
3602
Michael Chan11f15ed2016-04-05 14:08:55 -04003603 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
Michael Chand4f52de2018-03-31 13:54:06 -04003604 req.flags = cpu_to_le32(FUNC_DRV_RGTR_REQ_FLAGS_16BIT_VER_MODE);
3605 req.ver_maj_8b = DRV_VER_MAJ;
3606 req.ver_min_8b = DRV_VER_MIN;
3607 req.ver_upd_8b = DRV_VER_UPD;
3608 req.ver_maj = cpu_to_le16(DRV_VER_MAJ);
3609 req.ver_min = cpu_to_le16(DRV_VER_MIN);
3610 req.ver_upd = cpu_to_le16(DRV_VER_UPD);
Michael Chanc0c050c2015-10-22 16:01:17 -04003611
3612 if (BNXT_PF(bp)) {
Michael Chan9b0436c2017-07-11 13:05:36 -04003613 u32 data[8];
Michael Chana1653b12016-12-07 00:26:20 -05003614 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003615
Michael Chan9b0436c2017-07-11 13:05:36 -04003616 memset(data, 0, sizeof(data));
3617 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++) {
3618 u16 cmd = bnxt_vf_req_snif[i];
3619 unsigned int bit, idx;
3620
3621 idx = cmd / 32;
3622 bit = cmd % 32;
3623 data[idx] |= 1 << bit;
3624 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003625
Michael Chande68f5de2015-12-09 19:35:41 -05003626 for (i = 0; i < 8; i++)
3627 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
3628
Michael Chanc0c050c2015-10-22 16:01:17 -04003629 req.enables |=
3630 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
3631 }
3632
3633 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3634}
3635
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05003636static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
3637{
3638 struct hwrm_func_drv_unrgtr_input req = {0};
3639
3640 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
3641 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3642}
3643
Michael Chanc0c050c2015-10-22 16:01:17 -04003644static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
3645{
3646 u32 rc = 0;
3647 struct hwrm_tunnel_dst_port_free_input req = {0};
3648
3649 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
3650 req.tunnel_type = tunnel_type;
3651
3652 switch (tunnel_type) {
3653 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
3654 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
3655 break;
3656 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
3657 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
3658 break;
3659 default:
3660 break;
3661 }
3662
3663 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3664 if (rc)
3665 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
3666 rc);
3667 return rc;
3668}
3669
3670static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
3671 u8 tunnel_type)
3672{
3673 u32 rc = 0;
3674 struct hwrm_tunnel_dst_port_alloc_input req = {0};
3675 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3676
3677 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
3678
3679 req.tunnel_type = tunnel_type;
3680 req.tunnel_dst_port_val = port;
3681
3682 mutex_lock(&bp->hwrm_cmd_lock);
3683 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3684 if (rc) {
3685 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
3686 rc);
3687 goto err_out;
3688 }
3689
Christophe Jaillet57aac712016-11-22 06:14:40 +01003690 switch (tunnel_type) {
3691 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN:
Michael Chanc0c050c2015-10-22 16:01:17 -04003692 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
Christophe Jaillet57aac712016-11-22 06:14:40 +01003693 break;
3694 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE:
Michael Chanc0c050c2015-10-22 16:01:17 -04003695 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
Christophe Jaillet57aac712016-11-22 06:14:40 +01003696 break;
3697 default:
3698 break;
3699 }
3700
Michael Chanc0c050c2015-10-22 16:01:17 -04003701err_out:
3702 mutex_unlock(&bp->hwrm_cmd_lock);
3703 return rc;
3704}
3705
3706static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
3707{
3708 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
3709 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3710
3711 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05003712 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003713
3714 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
3715 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
3716 req.mask = cpu_to_le32(vnic->rx_mask);
3717 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3718}
3719
3720#ifdef CONFIG_RFS_ACCEL
3721static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
3722 struct bnxt_ntuple_filter *fltr)
3723{
3724 struct hwrm_cfa_ntuple_filter_free_input req = {0};
3725
3726 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
3727 req.ntuple_filter_id = fltr->filter_id;
3728 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3729}
3730
3731#define BNXT_NTP_FLTR_FLAGS \
3732 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
3733 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
3734 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
3735 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
3736 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
3737 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
3738 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
3739 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
3740 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
3741 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
3742 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
3743 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
3744 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05003745 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003746
Michael Chan61aad722017-02-12 19:18:14 -05003747#define BNXT_NTP_TUNNEL_FLTR_FLAG \
3748 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE
3749
Michael Chanc0c050c2015-10-22 16:01:17 -04003750static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
3751 struct bnxt_ntuple_filter *fltr)
3752{
3753 int rc = 0;
3754 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
3755 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
3756 bp->hwrm_cmd_resp_addr;
3757 struct flow_keys *keys = &fltr->fkeys;
3758 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
3759
3760 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
Michael Chana54c4d72016-07-25 12:33:35 -04003761 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[fltr->l2_fltr_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04003762
3763 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
3764
3765 req.ethertype = htons(ETH_P_IP);
3766 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05003767 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04003768 req.ip_protocol = keys->basic.ip_proto;
3769
Michael Chandda0e742016-12-29 12:13:40 -05003770 if (keys->basic.n_proto == htons(ETH_P_IPV6)) {
3771 int i;
3772
3773 req.ethertype = htons(ETH_P_IPV6);
3774 req.ip_addr_type =
3775 CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6;
3776 *(struct in6_addr *)&req.src_ipaddr[0] =
3777 keys->addrs.v6addrs.src;
3778 *(struct in6_addr *)&req.dst_ipaddr[0] =
3779 keys->addrs.v6addrs.dst;
3780 for (i = 0; i < 4; i++) {
3781 req.src_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3782 req.dst_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3783 }
3784 } else {
3785 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
3786 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3787 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
3788 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3789 }
Michael Chan61aad722017-02-12 19:18:14 -05003790 if (keys->control.flags & FLOW_DIS_ENCAPSULATION) {
3791 req.enables |= cpu_to_le32(BNXT_NTP_TUNNEL_FLTR_FLAG);
3792 req.tunnel_type =
3793 CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL;
3794 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003795
3796 req.src_port = keys->ports.src;
3797 req.src_port_mask = cpu_to_be16(0xffff);
3798 req.dst_port = keys->ports.dst;
3799 req.dst_port_mask = cpu_to_be16(0xffff);
3800
Michael Chanc1935542015-12-27 18:19:28 -05003801 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003802 mutex_lock(&bp->hwrm_cmd_lock);
3803 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3804 if (!rc)
3805 fltr->filter_id = resp->ntuple_filter_id;
3806 mutex_unlock(&bp->hwrm_cmd_lock);
3807 return rc;
3808}
3809#endif
3810
3811static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
3812 u8 *mac_addr)
3813{
3814 u32 rc = 0;
3815 struct hwrm_cfa_l2_filter_alloc_input req = {0};
3816 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3817
3818 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003819 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX);
3820 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
3821 req.flags |=
3822 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05003823 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003824 req.enables =
3825 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05003826 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04003827 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
3828 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
3829 req.l2_addr_mask[0] = 0xff;
3830 req.l2_addr_mask[1] = 0xff;
3831 req.l2_addr_mask[2] = 0xff;
3832 req.l2_addr_mask[3] = 0xff;
3833 req.l2_addr_mask[4] = 0xff;
3834 req.l2_addr_mask[5] = 0xff;
3835
3836 mutex_lock(&bp->hwrm_cmd_lock);
3837 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3838 if (!rc)
3839 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
3840 resp->l2_filter_id;
3841 mutex_unlock(&bp->hwrm_cmd_lock);
3842 return rc;
3843}
3844
3845static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
3846{
3847 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
3848 int rc = 0;
3849
3850 /* Any associated ntuple filters will also be cleared by firmware. */
3851 mutex_lock(&bp->hwrm_cmd_lock);
3852 for (i = 0; i < num_of_vnics; i++) {
3853 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3854
3855 for (j = 0; j < vnic->uc_filter_count; j++) {
3856 struct hwrm_cfa_l2_filter_free_input req = {0};
3857
3858 bnxt_hwrm_cmd_hdr_init(bp, &req,
3859 HWRM_CFA_L2_FILTER_FREE, -1, -1);
3860
3861 req.l2_filter_id = vnic->fw_l2_filter_id[j];
3862
3863 rc = _hwrm_send_message(bp, &req, sizeof(req),
3864 HWRM_CMD_TIMEOUT);
3865 }
3866 vnic->uc_filter_count = 0;
3867 }
3868 mutex_unlock(&bp->hwrm_cmd_lock);
3869
3870 return rc;
3871}
3872
3873static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
3874{
3875 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3876 struct hwrm_vnic_tpa_cfg_input req = {0};
3877
Michael Chan3c4fe802018-03-09 23:46:10 -05003878 if (vnic->fw_vnic_id == INVALID_HW_RING_ID)
3879 return 0;
3880
Michael Chanc0c050c2015-10-22 16:01:17 -04003881 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
3882
3883 if (tpa_flags) {
3884 u16 mss = bp->dev->mtu - 40;
3885 u32 nsegs, n, segs = 0, flags;
3886
3887 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
3888 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
3889 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
3890 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
3891 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
3892 if (tpa_flags & BNXT_FLAG_GRO)
3893 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
3894
3895 req.flags = cpu_to_le32(flags);
3896
3897 req.enables =
3898 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05003899 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
3900 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003901
3902 /* Number of segs are log2 units, and first packet is not
3903 * included as part of this units.
3904 */
Michael Chan2839f282016-04-25 02:30:50 -04003905 if (mss <= BNXT_RX_PAGE_SIZE) {
3906 n = BNXT_RX_PAGE_SIZE / mss;
Michael Chanc0c050c2015-10-22 16:01:17 -04003907 nsegs = (MAX_SKB_FRAGS - 1) * n;
3908 } else {
Michael Chan2839f282016-04-25 02:30:50 -04003909 n = mss / BNXT_RX_PAGE_SIZE;
3910 if (mss & (BNXT_RX_PAGE_SIZE - 1))
Michael Chanc0c050c2015-10-22 16:01:17 -04003911 n++;
3912 nsegs = (MAX_SKB_FRAGS - n) / n;
3913 }
3914
3915 segs = ilog2(nsegs);
3916 req.max_agg_segs = cpu_to_le16(segs);
3917 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05003918
3919 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04003920 }
3921 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3922
3923 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3924}
3925
3926static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
3927{
3928 u32 i, j, max_rings;
3929 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3930 struct hwrm_vnic_rss_cfg_input req = {0};
3931
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003932 if (vnic->fw_rss_cos_lb_ctx[0] == INVALID_HW_RING_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003933 return 0;
3934
3935 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
3936 if (set_rss) {
Michael Chan87da7f72016-11-16 21:13:09 -05003937 req.hash_type = cpu_to_le32(bp->rss_hash_cfg);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003938 if (vnic->flags & BNXT_VNIC_RSS_FLAG) {
3939 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
3940 max_rings = bp->rx_nr_rings - 1;
3941 else
3942 max_rings = bp->rx_nr_rings;
3943 } else {
Michael Chanc0c050c2015-10-22 16:01:17 -04003944 max_rings = 1;
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003945 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003946
3947 /* Fill the RSS indirection table with ring group ids */
3948 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
3949 if (j == max_rings)
3950 j = 0;
3951 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
3952 }
3953
3954 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3955 req.hash_key_tbl_addr =
3956 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3957 }
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003958 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
Michael Chanc0c050c2015-10-22 16:01:17 -04003959 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3960}
3961
3962static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3963{
3964 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3965 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3966
3967 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3968 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3969 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3970 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3971 req.enables =
3972 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3973 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3974 /* thresholds not implemented in firmware yet */
3975 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3976 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3977 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3978 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3979}
3980
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003981static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id,
3982 u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04003983{
3984 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3985
3986 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
3987 req.rss_cos_lb_ctx_id =
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003988 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx]);
Michael Chanc0c050c2015-10-22 16:01:17 -04003989
3990 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003991 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003992}
3993
3994static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
3995{
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003996 int i, j;
Michael Chanc0c050c2015-10-22 16:01:17 -04003997
3998 for (i = 0; i < bp->nr_vnics; i++) {
3999 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
4000
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004001 for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++) {
4002 if (vnic->fw_rss_cos_lb_ctx[j] != INVALID_HW_RING_ID)
4003 bnxt_hwrm_vnic_ctx_free_one(bp, i, j);
4004 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004005 }
4006 bp->rsscos_nr_ctxs = 0;
4007}
4008
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004009static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id, u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04004010{
4011 int rc;
4012 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
4013 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
4014 bp->hwrm_cmd_resp_addr;
4015
4016 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
4017 -1);
4018
4019 mutex_lock(&bp->hwrm_cmd_lock);
4020 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4021 if (!rc)
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004022 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] =
Michael Chanc0c050c2015-10-22 16:01:17 -04004023 le16_to_cpu(resp->rss_cos_lb_ctx_id);
4024 mutex_unlock(&bp->hwrm_cmd_lock);
4025
4026 return rc;
4027}
4028
Michael Chanabe93ad2018-03-31 13:54:08 -04004029static u32 bnxt_get_roce_vnic_mode(struct bnxt *bp)
4030{
4031 if (bp->flags & BNXT_FLAG_ROCE_MIRROR_CAP)
4032 return VNIC_CFG_REQ_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_MODE;
4033 return VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE;
4034}
4035
Michael Chana588e452016-12-07 00:26:21 -05004036int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
Michael Chanc0c050c2015-10-22 16:01:17 -04004037{
Michael Chanb81a90d2016-01-02 23:45:01 -05004038 unsigned int ring = 0, grp_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04004039 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
4040 struct hwrm_vnic_cfg_input req = {0};
Michael Chancf6645f2016-06-13 02:25:28 -04004041 u16 def_vlan = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04004042
4043 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004044
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04004045 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP);
4046 /* Only RSS support for now TBD: COS & LB */
4047 if (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID) {
4048 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
4049 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
4050 VNIC_CFG_REQ_ENABLES_MRU);
Michael Chanae10ae72016-12-29 12:13:38 -05004051 } else if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG) {
4052 req.rss_rule =
4053 cpu_to_le16(bp->vnic_info[0].fw_rss_cos_lb_ctx[0]);
4054 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
4055 VNIC_CFG_REQ_ENABLES_MRU);
4056 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04004057 } else {
4058 req.rss_rule = cpu_to_le16(0xffff);
4059 }
4060
4061 if (BNXT_CHIP_TYPE_NITRO_A0(bp) &&
4062 (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID)) {
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004063 req.cos_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[1]);
4064 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_COS_RULE);
4065 } else {
4066 req.cos_rule = cpu_to_le16(0xffff);
4067 }
4068
Michael Chanc0c050c2015-10-22 16:01:17 -04004069 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05004070 ring = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04004071 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05004072 ring = vnic_id - 1;
Prashant Sreedharan76595192016-07-18 07:15:22 -04004073 else if ((vnic_id == 1) && BNXT_CHIP_TYPE_NITRO_A0(bp))
4074 ring = bp->rx_nr_rings - 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004075
Michael Chanb81a90d2016-01-02 23:45:01 -05004076 grp_idx = bp->rx_ring[ring].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04004077 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
4078 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
4079
4080 req.lb_rule = cpu_to_le16(0xffff);
4081 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
4082 VLAN_HLEN);
4083
Michael Chancf6645f2016-06-13 02:25:28 -04004084#ifdef CONFIG_BNXT_SRIOV
4085 if (BNXT_VF(bp))
4086 def_vlan = bp->vf.vlan;
4087#endif
4088 if ((bp->flags & BNXT_FLAG_STRIP_VLAN) || def_vlan)
Michael Chanc0c050c2015-10-22 16:01:17 -04004089 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
Michael Chana588e452016-12-07 00:26:21 -05004090 if (!vnic_id && bnxt_ulp_registered(bp->edev, BNXT_ROCE_ULP))
Michael Chanabe93ad2018-03-31 13:54:08 -04004091 req.flags |= cpu_to_le32(bnxt_get_roce_vnic_mode(bp));
Michael Chanc0c050c2015-10-22 16:01:17 -04004092
4093 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4094}
4095
4096static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
4097{
4098 u32 rc = 0;
4099
4100 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
4101 struct hwrm_vnic_free_input req = {0};
4102
4103 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
4104 req.vnic_id =
4105 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
4106
4107 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4108 if (rc)
4109 return rc;
4110 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
4111 }
4112 return rc;
4113}
4114
4115static void bnxt_hwrm_vnic_free(struct bnxt *bp)
4116{
4117 u16 i;
4118
4119 for (i = 0; i < bp->nr_vnics; i++)
4120 bnxt_hwrm_vnic_free_one(bp, i);
4121}
4122
Michael Chanb81a90d2016-01-02 23:45:01 -05004123static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
4124 unsigned int start_rx_ring_idx,
4125 unsigned int nr_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04004126{
Michael Chanb81a90d2016-01-02 23:45:01 -05004127 int rc = 0;
4128 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004129 struct hwrm_vnic_alloc_input req = {0};
4130 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
4131
4132 /* map ring groups to this vnic */
Michael Chanb81a90d2016-01-02 23:45:01 -05004133 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
4134 grp_idx = bp->rx_ring[i].bnapi->index;
4135 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004136 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05004137 j, nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004138 break;
4139 }
4140 bp->vnic_info[vnic_id].fw_grp_ids[j] =
Michael Chanb81a90d2016-01-02 23:45:01 -05004141 bp->grp_info[grp_idx].fw_grp_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004142 }
4143
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004144 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
4145 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004146 if (vnic_id == 0)
4147 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
4148
4149 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
4150
4151 mutex_lock(&bp->hwrm_cmd_lock);
4152 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4153 if (!rc)
4154 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
4155 mutex_unlock(&bp->hwrm_cmd_lock);
4156 return rc;
4157}
4158
Michael Chan8fdefd62016-12-29 12:13:36 -05004159static int bnxt_hwrm_vnic_qcaps(struct bnxt *bp)
4160{
4161 struct hwrm_vnic_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4162 struct hwrm_vnic_qcaps_input req = {0};
4163 int rc;
4164
4165 if (bp->hwrm_spec_code < 0x10600)
4166 return 0;
4167
4168 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_QCAPS, -1, -1);
4169 mutex_lock(&bp->hwrm_cmd_lock);
4170 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4171 if (!rc) {
Michael Chanabe93ad2018-03-31 13:54:08 -04004172 u32 flags = le32_to_cpu(resp->flags);
4173
4174 if (flags & VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP)
Michael Chan8fdefd62016-12-29 12:13:36 -05004175 bp->flags |= BNXT_FLAG_NEW_RSS_CAP;
Michael Chanabe93ad2018-03-31 13:54:08 -04004176 if (flags &
4177 VNIC_QCAPS_RESP_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_CAP)
4178 bp->flags |= BNXT_FLAG_ROCE_MIRROR_CAP;
Michael Chan8fdefd62016-12-29 12:13:36 -05004179 }
4180 mutex_unlock(&bp->hwrm_cmd_lock);
4181 return rc;
4182}
4183
Michael Chanc0c050c2015-10-22 16:01:17 -04004184static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
4185{
4186 u16 i;
4187 u32 rc = 0;
4188
4189 mutex_lock(&bp->hwrm_cmd_lock);
4190 for (i = 0; i < bp->rx_nr_rings; i++) {
4191 struct hwrm_ring_grp_alloc_input req = {0};
4192 struct hwrm_ring_grp_alloc_output *resp =
4193 bp->hwrm_cmd_resp_addr;
Michael Chanb81a90d2016-01-02 23:45:01 -05004194 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04004195
4196 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
4197
Michael Chanb81a90d2016-01-02 23:45:01 -05004198 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
4199 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
4200 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
4201 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
Michael Chanc0c050c2015-10-22 16:01:17 -04004202
4203 rc = _hwrm_send_message(bp, &req, sizeof(req),
4204 HWRM_CMD_TIMEOUT);
4205 if (rc)
4206 break;
4207
Michael Chanb81a90d2016-01-02 23:45:01 -05004208 bp->grp_info[grp_idx].fw_grp_id =
4209 le32_to_cpu(resp->ring_group_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04004210 }
4211 mutex_unlock(&bp->hwrm_cmd_lock);
4212 return rc;
4213}
4214
4215static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
4216{
4217 u16 i;
4218 u32 rc = 0;
4219 struct hwrm_ring_grp_free_input req = {0};
4220
4221 if (!bp->grp_info)
4222 return 0;
4223
4224 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
4225
4226 mutex_lock(&bp->hwrm_cmd_lock);
4227 for (i = 0; i < bp->cp_nr_rings; i++) {
4228 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
4229 continue;
4230 req.ring_group_id =
4231 cpu_to_le32(bp->grp_info[i].fw_grp_id);
4232
4233 rc = _hwrm_send_message(bp, &req, sizeof(req),
4234 HWRM_CMD_TIMEOUT);
4235 if (rc)
4236 break;
4237 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
4238 }
4239 mutex_unlock(&bp->hwrm_cmd_lock);
4240 return rc;
4241}
4242
4243static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
4244 struct bnxt_ring_struct *ring,
4245 u32 ring_type, u32 map_index,
4246 u32 stats_ctx_id)
4247{
4248 int rc = 0, err = 0;
4249 struct hwrm_ring_alloc_input req = {0};
4250 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
4251 u16 ring_id;
4252
4253 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
4254
4255 req.enables = 0;
4256 if (ring->nr_pages > 1) {
4257 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
4258 /* Page size is in log2 units */
4259 req.page_size = BNXT_PAGE_SHIFT;
4260 req.page_tbl_depth = 1;
4261 } else {
4262 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
4263 }
4264 req.fbo = 0;
4265 /* Association of ring index with doorbell index and MSIX number */
4266 req.logical_id = cpu_to_le16(map_index);
4267
4268 switch (ring_type) {
4269 case HWRM_RING_ALLOC_TX:
4270 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
4271 /* Association of transmit ring with completion ring */
4272 req.cmpl_ring_id =
4273 cpu_to_le16(bp->grp_info[map_index].cp_fw_ring_id);
4274 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
4275 req.stat_ctx_id = cpu_to_le32(stats_ctx_id);
4276 req.queue_id = cpu_to_le16(ring->queue_id);
4277 break;
4278 case HWRM_RING_ALLOC_RX:
4279 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
4280 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
4281 break;
4282 case HWRM_RING_ALLOC_AGG:
4283 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
4284 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
4285 break;
4286 case HWRM_RING_ALLOC_CMPL:
Michael Chanbac9a7e2017-02-12 19:18:10 -05004287 req.ring_type = RING_ALLOC_REQ_RING_TYPE_L2_CMPL;
Michael Chanc0c050c2015-10-22 16:01:17 -04004288 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
4289 if (bp->flags & BNXT_FLAG_USING_MSIX)
4290 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
4291 break;
4292 default:
4293 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
4294 ring_type);
4295 return -1;
4296 }
4297
4298 mutex_lock(&bp->hwrm_cmd_lock);
4299 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4300 err = le16_to_cpu(resp->error_code);
4301 ring_id = le16_to_cpu(resp->ring_id);
4302 mutex_unlock(&bp->hwrm_cmd_lock);
4303
4304 if (rc || err) {
4305 switch (ring_type) {
Michael Chanbac9a7e2017-02-12 19:18:10 -05004306 case RING_FREE_REQ_RING_TYPE_L2_CMPL:
Michael Chanc0c050c2015-10-22 16:01:17 -04004307 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
4308 rc, err);
4309 return -1;
4310
4311 case RING_FREE_REQ_RING_TYPE_RX:
4312 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
4313 rc, err);
4314 return -1;
4315
4316 case RING_FREE_REQ_RING_TYPE_TX:
4317 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
4318 rc, err);
4319 return -1;
4320
4321 default:
4322 netdev_err(bp->dev, "Invalid ring\n");
4323 return -1;
4324 }
4325 }
4326 ring->fw_ring_id = ring_id;
4327 return rc;
4328}
4329
Michael Chan486b5c22016-12-29 12:13:42 -05004330static int bnxt_hwrm_set_async_event_cr(struct bnxt *bp, int idx)
4331{
4332 int rc;
4333
4334 if (BNXT_PF(bp)) {
4335 struct hwrm_func_cfg_input req = {0};
4336
4337 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
4338 req.fid = cpu_to_le16(0xffff);
4339 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
4340 req.async_event_cr = cpu_to_le16(idx);
4341 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4342 } else {
4343 struct hwrm_func_vf_cfg_input req = {0};
4344
4345 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_VF_CFG, -1, -1);
4346 req.enables =
4347 cpu_to_le32(FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
4348 req.async_event_cr = cpu_to_le16(idx);
4349 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4350 }
4351 return rc;
4352}
4353
Michael Chanc0c050c2015-10-22 16:01:17 -04004354static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
4355{
4356 int i, rc = 0;
4357
Michael Chanedd0c2c2015-12-27 18:19:19 -05004358 for (i = 0; i < bp->cp_nr_rings; i++) {
4359 struct bnxt_napi *bnapi = bp->bnapi[i];
4360 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4361 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04004362
Prashant Sreedharan33e52d82016-03-28 19:46:04 -04004363 cpr->cp_doorbell = bp->bar1 + i * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004364 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL, i,
4365 INVALID_STATS_CTX_ID);
4366 if (rc)
4367 goto err_out;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004368 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
4369 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chan486b5c22016-12-29 12:13:42 -05004370
4371 if (!i) {
4372 rc = bnxt_hwrm_set_async_event_cr(bp, ring->fw_ring_id);
4373 if (rc)
4374 netdev_warn(bp->dev, "Failed to set async event completion ring.\n");
4375 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004376 }
4377
Michael Chanedd0c2c2015-12-27 18:19:19 -05004378 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004379 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004380 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004381 u32 map_idx = txr->bnapi->index;
4382 u16 fw_stats_ctx = bp->grp_info[map_idx].fw_stats_ctx;
Michael Chanc0c050c2015-10-22 16:01:17 -04004383
Michael Chanb81a90d2016-01-02 23:45:01 -05004384 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
4385 map_idx, fw_stats_ctx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05004386 if (rc)
4387 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05004388 txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04004389 }
4390
Michael Chanedd0c2c2015-12-27 18:19:19 -05004391 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004392 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004393 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004394 u32 map_idx = rxr->bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04004395
Michael Chanb81a90d2016-01-02 23:45:01 -05004396 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
4397 map_idx, INVALID_STATS_CTX_ID);
Michael Chanedd0c2c2015-12-27 18:19:19 -05004398 if (rc)
4399 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05004400 rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004401 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05004402 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004403 }
4404
4405 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4406 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004407 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004408 struct bnxt_ring_struct *ring =
4409 &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004410 u32 grp_idx = rxr->bnapi->index;
4411 u32 map_idx = grp_idx + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004412
4413 rc = hwrm_ring_alloc_send_msg(bp, ring,
4414 HWRM_RING_ALLOC_AGG,
Michael Chanb81a90d2016-01-02 23:45:01 -05004415 map_idx,
Michael Chanc0c050c2015-10-22 16:01:17 -04004416 INVALID_STATS_CTX_ID);
4417 if (rc)
4418 goto err_out;
4419
Michael Chanb81a90d2016-01-02 23:45:01 -05004420 rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04004421 writel(DB_KEY_RX | rxr->rx_agg_prod,
4422 rxr->rx_agg_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05004423 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004424 }
4425 }
4426err_out:
4427 return rc;
4428}
4429
4430static int hwrm_ring_free_send_msg(struct bnxt *bp,
4431 struct bnxt_ring_struct *ring,
4432 u32 ring_type, int cmpl_ring_id)
4433{
4434 int rc;
4435 struct hwrm_ring_free_input req = {0};
4436 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
4437 u16 error_code;
4438
Prashant Sreedharan74608fc2016-01-28 03:11:20 -05004439 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004440 req.ring_type = ring_type;
4441 req.ring_id = cpu_to_le16(ring->fw_ring_id);
4442
4443 mutex_lock(&bp->hwrm_cmd_lock);
4444 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4445 error_code = le16_to_cpu(resp->error_code);
4446 mutex_unlock(&bp->hwrm_cmd_lock);
4447
4448 if (rc || error_code) {
4449 switch (ring_type) {
Michael Chanbac9a7e2017-02-12 19:18:10 -05004450 case RING_FREE_REQ_RING_TYPE_L2_CMPL:
Michael Chanc0c050c2015-10-22 16:01:17 -04004451 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
4452 rc);
4453 return rc;
4454 case RING_FREE_REQ_RING_TYPE_RX:
4455 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
4456 rc);
4457 return rc;
4458 case RING_FREE_REQ_RING_TYPE_TX:
4459 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
4460 rc);
4461 return rc;
4462 default:
4463 netdev_err(bp->dev, "Invalid ring\n");
4464 return -1;
4465 }
4466 }
4467 return 0;
4468}
4469
Michael Chanedd0c2c2015-12-27 18:19:19 -05004470static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04004471{
Michael Chanedd0c2c2015-12-27 18:19:19 -05004472 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004473
4474 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05004475 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04004476
Michael Chanedd0c2c2015-12-27 18:19:19 -05004477 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004478 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004479 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004480 u32 grp_idx = txr->bnapi->index;
4481 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004482
Michael Chanedd0c2c2015-12-27 18:19:19 -05004483 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4484 hwrm_ring_free_send_msg(bp, ring,
4485 RING_FREE_REQ_RING_TYPE_TX,
4486 close_path ? cmpl_ring_id :
4487 INVALID_HW_RING_ID);
4488 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004489 }
4490 }
4491
Michael Chanedd0c2c2015-12-27 18:19:19 -05004492 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004493 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004494 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004495 u32 grp_idx = rxr->bnapi->index;
4496 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004497
Michael Chanedd0c2c2015-12-27 18:19:19 -05004498 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4499 hwrm_ring_free_send_msg(bp, ring,
4500 RING_FREE_REQ_RING_TYPE_RX,
4501 close_path ? cmpl_ring_id :
4502 INVALID_HW_RING_ID);
4503 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05004504 bp->grp_info[grp_idx].rx_fw_ring_id =
4505 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004506 }
4507 }
4508
Michael Chanedd0c2c2015-12-27 18:19:19 -05004509 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004510 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004511 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004512 u32 grp_idx = rxr->bnapi->index;
4513 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004514
Michael Chanedd0c2c2015-12-27 18:19:19 -05004515 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4516 hwrm_ring_free_send_msg(bp, ring,
4517 RING_FREE_REQ_RING_TYPE_RX,
4518 close_path ? cmpl_ring_id :
4519 INVALID_HW_RING_ID);
4520 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05004521 bp->grp_info[grp_idx].agg_fw_ring_id =
4522 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004523 }
4524 }
4525
Michael Chan9d8bc092016-12-29 12:13:33 -05004526 /* The completion rings are about to be freed. After that the
4527 * IRQ doorbell will not work anymore. So we need to disable
4528 * IRQ here.
4529 */
4530 bnxt_disable_int_sync(bp);
4531
Michael Chanedd0c2c2015-12-27 18:19:19 -05004532 for (i = 0; i < bp->cp_nr_rings; i++) {
4533 struct bnxt_napi *bnapi = bp->bnapi[i];
4534 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4535 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04004536
Michael Chanedd0c2c2015-12-27 18:19:19 -05004537 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4538 hwrm_ring_free_send_msg(bp, ring,
Michael Chanbac9a7e2017-02-12 19:18:10 -05004539 RING_FREE_REQ_RING_TYPE_L2_CMPL,
Michael Chanedd0c2c2015-12-27 18:19:19 -05004540 INVALID_HW_RING_ID);
4541 ring->fw_ring_id = INVALID_HW_RING_ID;
4542 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004543 }
4544 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004545}
4546
Michael Chan674f50a2018-01-17 03:21:09 -05004547static int bnxt_hwrm_get_rings(struct bnxt *bp)
4548{
4549 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4550 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
4551 struct hwrm_func_qcfg_input req = {0};
4552 int rc;
4553
4554 if (bp->hwrm_spec_code < 0x10601)
4555 return 0;
4556
4557 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4558 req.fid = cpu_to_le16(0xffff);
4559 mutex_lock(&bp->hwrm_cmd_lock);
4560 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4561 if (rc) {
4562 mutex_unlock(&bp->hwrm_cmd_lock);
4563 return -EIO;
4564 }
4565
4566 hw_resc->resv_tx_rings = le16_to_cpu(resp->alloc_tx_rings);
4567 if (bp->flags & BNXT_FLAG_NEW_RM) {
4568 u16 cp, stats;
4569
4570 hw_resc->resv_rx_rings = le16_to_cpu(resp->alloc_rx_rings);
4571 hw_resc->resv_hw_ring_grps =
4572 le32_to_cpu(resp->alloc_hw_ring_grps);
4573 hw_resc->resv_vnics = le16_to_cpu(resp->alloc_vnics);
4574 cp = le16_to_cpu(resp->alloc_cmpl_rings);
4575 stats = le16_to_cpu(resp->alloc_stat_ctx);
4576 cp = min_t(u16, cp, stats);
4577 hw_resc->resv_cp_rings = cp;
4578 }
4579 mutex_unlock(&bp->hwrm_cmd_lock);
4580 return 0;
4581}
4582
Michael Chan391be5c2016-12-29 12:13:41 -05004583/* Caller must hold bp->hwrm_cmd_lock */
4584int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings)
4585{
4586 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4587 struct hwrm_func_qcfg_input req = {0};
4588 int rc;
4589
4590 if (bp->hwrm_spec_code < 0x10601)
4591 return 0;
4592
4593 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4594 req.fid = cpu_to_le16(fid);
4595 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4596 if (!rc)
4597 *tx_rings = le16_to_cpu(resp->alloc_tx_rings);
4598
4599 return rc;
4600}
4601
Michael Chan4ed50ef2018-03-09 23:46:03 -05004602static void
4603__bnxt_hwrm_reserve_pf_rings(struct bnxt *bp, struct hwrm_func_cfg_input *req,
4604 int tx_rings, int rx_rings, int ring_grps,
4605 int cp_rings, int vnics)
Michael Chan391be5c2016-12-29 12:13:41 -05004606{
Michael Chan674f50a2018-01-17 03:21:09 -05004607 u32 enables = 0;
Michael Chan391be5c2016-12-29 12:13:41 -05004608
Michael Chan4ed50ef2018-03-09 23:46:03 -05004609 bnxt_hwrm_cmd_hdr_init(bp, req, HWRM_FUNC_CFG, -1, -1);
4610 req->fid = cpu_to_le16(0xffff);
Michael Chan674f50a2018-01-17 03:21:09 -05004611 enables |= tx_rings ? FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS : 0;
Michael Chan4ed50ef2018-03-09 23:46:03 -05004612 req->num_tx_rings = cpu_to_le16(tx_rings);
Michael Chan674f50a2018-01-17 03:21:09 -05004613 if (bp->flags & BNXT_FLAG_NEW_RM) {
4614 enables |= rx_rings ? FUNC_CFG_REQ_ENABLES_NUM_RX_RINGS : 0;
4615 enables |= cp_rings ? FUNC_CFG_REQ_ENABLES_NUM_CMPL_RINGS |
4616 FUNC_CFG_REQ_ENABLES_NUM_STAT_CTXS : 0;
4617 enables |= ring_grps ?
4618 FUNC_CFG_REQ_ENABLES_NUM_HW_RING_GRPS : 0;
4619 enables |= vnics ? FUNC_VF_CFG_REQ_ENABLES_NUM_VNICS : 0;
4620
Michael Chan4ed50ef2018-03-09 23:46:03 -05004621 req->num_rx_rings = cpu_to_le16(rx_rings);
4622 req->num_hw_ring_grps = cpu_to_le16(ring_grps);
4623 req->num_cmpl_rings = cpu_to_le16(cp_rings);
4624 req->num_stat_ctxs = req->num_cmpl_rings;
4625 req->num_vnics = cpu_to_le16(vnics);
Michael Chan674f50a2018-01-17 03:21:09 -05004626 }
Michael Chan4ed50ef2018-03-09 23:46:03 -05004627 req->enables = cpu_to_le32(enables);
4628}
4629
4630static void
4631__bnxt_hwrm_reserve_vf_rings(struct bnxt *bp,
4632 struct hwrm_func_vf_cfg_input *req, int tx_rings,
4633 int rx_rings, int ring_grps, int cp_rings,
4634 int vnics)
4635{
4636 u32 enables = 0;
4637
4638 bnxt_hwrm_cmd_hdr_init(bp, req, HWRM_FUNC_VF_CFG, -1, -1);
4639 enables |= tx_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_TX_RINGS : 0;
4640 enables |= rx_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_RX_RINGS : 0;
4641 enables |= cp_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_CMPL_RINGS |
4642 FUNC_VF_CFG_REQ_ENABLES_NUM_STAT_CTXS : 0;
4643 enables |= ring_grps ? FUNC_VF_CFG_REQ_ENABLES_NUM_HW_RING_GRPS : 0;
4644 enables |= vnics ? FUNC_VF_CFG_REQ_ENABLES_NUM_VNICS : 0;
4645
4646 req->num_tx_rings = cpu_to_le16(tx_rings);
4647 req->num_rx_rings = cpu_to_le16(rx_rings);
4648 req->num_hw_ring_grps = cpu_to_le16(ring_grps);
4649 req->num_cmpl_rings = cpu_to_le16(cp_rings);
4650 req->num_stat_ctxs = req->num_cmpl_rings;
4651 req->num_vnics = cpu_to_le16(vnics);
4652
4653 req->enables = cpu_to_le32(enables);
4654}
4655
4656static int
4657bnxt_hwrm_reserve_pf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
4658 int ring_grps, int cp_rings, int vnics)
4659{
4660 struct hwrm_func_cfg_input req = {0};
4661 int rc;
4662
4663 __bnxt_hwrm_reserve_pf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
4664 cp_rings, vnics);
4665 if (!req.enables)
Michael Chan674f50a2018-01-17 03:21:09 -05004666 return 0;
4667
Michael Chan674f50a2018-01-17 03:21:09 -05004668 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4669 if (rc)
4670 return -ENOMEM;
4671
4672 if (bp->hwrm_spec_code < 0x10601)
4673 bp->hw_resc.resv_tx_rings = tx_rings;
4674
4675 rc = bnxt_hwrm_get_rings(bp);
4676 return rc;
4677}
4678
4679static int
4680bnxt_hwrm_reserve_vf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
4681 int ring_grps, int cp_rings, int vnics)
4682{
4683 struct hwrm_func_vf_cfg_input req = {0};
Michael Chan674f50a2018-01-17 03:21:09 -05004684 int rc;
4685
4686 if (!(bp->flags & BNXT_FLAG_NEW_RM)) {
4687 bp->hw_resc.resv_tx_rings = tx_rings;
4688 return 0;
4689 }
4690
Michael Chan4ed50ef2018-03-09 23:46:03 -05004691 __bnxt_hwrm_reserve_vf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
4692 cp_rings, vnics);
Michael Chan674f50a2018-01-17 03:21:09 -05004693 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4694 if (rc)
4695 return -ENOMEM;
4696
4697 rc = bnxt_hwrm_get_rings(bp);
4698 return rc;
4699}
4700
4701static int bnxt_hwrm_reserve_rings(struct bnxt *bp, int tx, int rx, int grp,
4702 int cp, int vnic)
4703{
4704 if (BNXT_PF(bp))
4705 return bnxt_hwrm_reserve_pf_rings(bp, tx, rx, grp, cp, vnic);
4706 else
4707 return bnxt_hwrm_reserve_vf_rings(bp, tx, rx, grp, cp, vnic);
4708}
4709
4710static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
4711 bool shared);
4712
4713static int __bnxt_reserve_rings(struct bnxt *bp)
4714{
4715 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
4716 int tx = bp->tx_nr_rings;
4717 int rx = bp->rx_nr_rings;
4718 int cp = bp->cp_nr_rings;
4719 int grp, rx_rings, rc;
4720 bool sh = false;
4721 int vnic = 1;
4722
Michael Chan391be5c2016-12-29 12:13:41 -05004723 if (bp->hwrm_spec_code < 0x10601)
4724 return 0;
4725
Michael Chan674f50a2018-01-17 03:21:09 -05004726 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
4727 sh = true;
4728 if (bp->flags & BNXT_FLAG_RFS)
4729 vnic = rx + 1;
4730 if (bp->flags & BNXT_FLAG_AGG_RINGS)
4731 rx <<= 1;
4732
4733 grp = bp->rx_nr_rings;
4734 if (tx == hw_resc->resv_tx_rings &&
4735 (!(bp->flags & BNXT_FLAG_NEW_RM) ||
4736 (rx == hw_resc->resv_rx_rings &&
4737 grp == hw_resc->resv_hw_ring_grps &&
4738 cp == hw_resc->resv_cp_rings && vnic == hw_resc->resv_vnics)))
Michael Chan391be5c2016-12-29 12:13:41 -05004739 return 0;
4740
Michael Chan674f50a2018-01-17 03:21:09 -05004741 rc = bnxt_hwrm_reserve_rings(bp, tx, rx, grp, cp, vnic);
Michael Chan391be5c2016-12-29 12:13:41 -05004742 if (rc)
4743 return rc;
4744
Michael Chan674f50a2018-01-17 03:21:09 -05004745 tx = hw_resc->resv_tx_rings;
4746 if (bp->flags & BNXT_FLAG_NEW_RM) {
4747 rx = hw_resc->resv_rx_rings;
4748 cp = hw_resc->resv_cp_rings;
4749 grp = hw_resc->resv_hw_ring_grps;
4750 vnic = hw_resc->resv_vnics;
4751 }
4752
4753 rx_rings = rx;
4754 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4755 if (rx >= 2) {
4756 rx_rings = rx >> 1;
4757 } else {
4758 if (netif_running(bp->dev))
4759 return -ENOMEM;
4760
4761 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
4762 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
4763 bp->dev->hw_features &= ~NETIF_F_LRO;
4764 bp->dev->features &= ~NETIF_F_LRO;
4765 bnxt_set_ring_params(bp);
4766 }
4767 }
4768 rx_rings = min_t(int, rx_rings, grp);
4769 rc = bnxt_trim_rings(bp, &rx_rings, &tx, cp, sh);
4770 if (bp->flags & BNXT_FLAG_AGG_RINGS)
4771 rx = rx_rings << 1;
4772 cp = sh ? max_t(int, tx, rx_rings) : tx + rx_rings;
4773 bp->tx_nr_rings = tx;
4774 bp->rx_nr_rings = rx_rings;
4775 bp->cp_nr_rings = cp;
4776
4777 if (!tx || !rx || !cp || !grp || !vnic)
4778 return -ENOMEM;
4779
Michael Chan391be5c2016-12-29 12:13:41 -05004780 return rc;
4781}
4782
Michael Chan674f50a2018-01-17 03:21:09 -05004783static bool bnxt_need_reserve_rings(struct bnxt *bp)
4784{
4785 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
4786 int rx = bp->rx_nr_rings;
4787 int vnic = 1;
4788
4789 if (bp->hwrm_spec_code < 0x10601)
4790 return false;
4791
4792 if (hw_resc->resv_tx_rings != bp->tx_nr_rings)
4793 return true;
4794
4795 if (bp->flags & BNXT_FLAG_RFS)
4796 vnic = rx + 1;
4797 if (bp->flags & BNXT_FLAG_AGG_RINGS)
4798 rx <<= 1;
4799 if ((bp->flags & BNXT_FLAG_NEW_RM) &&
4800 (hw_resc->resv_rx_rings != rx ||
4801 hw_resc->resv_cp_rings != bp->cp_nr_rings ||
4802 hw_resc->resv_vnics != vnic))
4803 return true;
4804 return false;
4805}
4806
Michael Chan8f23d632018-01-17 03:21:12 -05004807static int bnxt_hwrm_check_vf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004808 int ring_grps, int cp_rings, int vnics)
Michael Chan98fdbe72017-08-28 13:40:26 -04004809{
Michael Chan8f23d632018-01-17 03:21:12 -05004810 struct hwrm_func_vf_cfg_input req = {0};
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004811 u32 flags;
Michael Chan98fdbe72017-08-28 13:40:26 -04004812 int rc;
4813
Michael Chan8f23d632018-01-17 03:21:12 -05004814 if (!(bp->flags & BNXT_FLAG_NEW_RM))
Michael Chan98fdbe72017-08-28 13:40:26 -04004815 return 0;
4816
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004817 __bnxt_hwrm_reserve_vf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
4818 cp_rings, vnics);
Michael Chan8f23d632018-01-17 03:21:12 -05004819 flags = FUNC_VF_CFG_REQ_FLAGS_TX_ASSETS_TEST |
4820 FUNC_VF_CFG_REQ_FLAGS_RX_ASSETS_TEST |
4821 FUNC_VF_CFG_REQ_FLAGS_CMPL_ASSETS_TEST |
4822 FUNC_VF_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST |
4823 FUNC_VF_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST |
4824 FUNC_VF_CFG_REQ_FLAGS_VNIC_ASSETS_TEST;
Michael Chan98fdbe72017-08-28 13:40:26 -04004825
Michael Chan8f23d632018-01-17 03:21:12 -05004826 req.flags = cpu_to_le32(flags);
Michael Chan98fdbe72017-08-28 13:40:26 -04004827 rc = hwrm_send_message_silent(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4828 if (rc)
4829 return -ENOMEM;
4830 return 0;
4831}
4832
Michael Chan8f23d632018-01-17 03:21:12 -05004833static int bnxt_hwrm_check_pf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004834 int ring_grps, int cp_rings, int vnics)
Michael Chan8f23d632018-01-17 03:21:12 -05004835{
4836 struct hwrm_func_cfg_input req = {0};
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004837 u32 flags;
Michael Chan8f23d632018-01-17 03:21:12 -05004838 int rc;
4839
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004840 __bnxt_hwrm_reserve_pf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
4841 cp_rings, vnics);
Michael Chan8f23d632018-01-17 03:21:12 -05004842 flags = FUNC_CFG_REQ_FLAGS_TX_ASSETS_TEST;
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004843 if (bp->flags & BNXT_FLAG_NEW_RM)
Michael Chan8f23d632018-01-17 03:21:12 -05004844 flags |= FUNC_CFG_REQ_FLAGS_RX_ASSETS_TEST |
4845 FUNC_CFG_REQ_FLAGS_CMPL_ASSETS_TEST |
4846 FUNC_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST |
4847 FUNC_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST |
4848 FUNC_CFG_REQ_FLAGS_VNIC_ASSETS_TEST;
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004849
Michael Chan8f23d632018-01-17 03:21:12 -05004850 req.flags = cpu_to_le32(flags);
Michael Chan8f23d632018-01-17 03:21:12 -05004851 rc = hwrm_send_message_silent(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4852 if (rc)
4853 return -ENOMEM;
4854 return 0;
4855}
4856
4857static int bnxt_hwrm_check_rings(struct bnxt *bp, int tx_rings, int rx_rings,
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004858 int ring_grps, int cp_rings, int vnics)
Michael Chan8f23d632018-01-17 03:21:12 -05004859{
4860 if (bp->hwrm_spec_code < 0x10801)
4861 return 0;
4862
4863 if (BNXT_PF(bp))
4864 return bnxt_hwrm_check_pf_rings(bp, tx_rings, rx_rings,
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004865 ring_grps, cp_rings, vnics);
Michael Chan8f23d632018-01-17 03:21:12 -05004866
4867 return bnxt_hwrm_check_vf_rings(bp, tx_rings, rx_rings, ring_grps,
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004868 cp_rings, vnics);
Michael Chan8f23d632018-01-17 03:21:12 -05004869}
4870
Michael Chanf8503962017-10-26 11:51:28 -04004871static void bnxt_hwrm_set_coal_params(struct bnxt_coal *hw_coal,
Michael Chanbb053f52016-02-26 04:00:02 -05004872 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
4873{
Michael Chanf8503962017-10-26 11:51:28 -04004874 u16 val, tmr, max, flags;
4875
4876 max = hw_coal->bufs_per_record * 128;
4877 if (hw_coal->budget)
4878 max = hw_coal->bufs_per_record * hw_coal->budget;
4879
4880 val = clamp_t(u16, hw_coal->coal_bufs, 1, max);
4881 req->num_cmpl_aggr_int = cpu_to_le16(val);
Michael Chanb153cbc2017-11-03 03:32:39 -04004882
4883 /* This is a 6-bit value and must not be 0, or we'll get non stop IRQ */
4884 val = min_t(u16, val, 63);
Michael Chanf8503962017-10-26 11:51:28 -04004885 req->num_cmpl_dma_aggr = cpu_to_le16(val);
4886
Michael Chanb153cbc2017-11-03 03:32:39 -04004887 /* This is a 6-bit value and must not be 0, or we'll get non stop IRQ */
4888 val = clamp_t(u16, hw_coal->coal_bufs_irq, 1, 63);
Michael Chanf8503962017-10-26 11:51:28 -04004889 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(val);
4890
4891 tmr = BNXT_USEC_TO_COAL_TIMER(hw_coal->coal_ticks);
4892 tmr = max_t(u16, tmr, 1);
4893 req->int_lat_tmr_max = cpu_to_le16(tmr);
4894
4895 /* min timer set to 1/2 of interrupt timer */
4896 val = tmr / 2;
4897 req->int_lat_tmr_min = cpu_to_le16(val);
4898
4899 /* buf timer set to 1/4 of interrupt timer */
4900 val = max_t(u16, tmr / 4, 1);
4901 req->cmpl_aggr_dma_tmr = cpu_to_le16(val);
4902
4903 tmr = BNXT_USEC_TO_COAL_TIMER(hw_coal->coal_ticks_irq);
4904 tmr = max_t(u16, tmr, 1);
4905 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(tmr);
4906
4907 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
4908 if (hw_coal->idle_thresh && hw_coal->coal_ticks < hw_coal->idle_thresh)
4909 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
Michael Chanbb053f52016-02-26 04:00:02 -05004910 req->flags = cpu_to_le16(flags);
Michael Chanbb053f52016-02-26 04:00:02 -05004911}
4912
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05004913int bnxt_hwrm_set_ring_coal(struct bnxt *bp, struct bnxt_napi *bnapi)
4914{
4915 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0};
4916 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4917 struct bnxt_coal coal;
4918 unsigned int grp_idx;
4919
4920 /* Tick values in micro seconds.
4921 * 1 coal_buf x bufs_per_record = 1 completion record.
4922 */
4923 memcpy(&coal, &bp->rx_coal, sizeof(struct bnxt_coal));
4924
4925 coal.coal_ticks = cpr->rx_ring_coal.coal_ticks;
4926 coal.coal_bufs = cpr->rx_ring_coal.coal_bufs;
4927
4928 if (!bnapi->rx_ring)
4929 return -ENODEV;
4930
4931 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
4932 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
4933
4934 bnxt_hwrm_set_coal_params(&coal, &req_rx);
4935
4936 grp_idx = bnapi->index;
4937 req_rx.ring_id = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
4938
4939 return hwrm_send_message(bp, &req_rx, sizeof(req_rx),
4940 HWRM_CMD_TIMEOUT);
4941}
4942
Michael Chanc0c050c2015-10-22 16:01:17 -04004943int bnxt_hwrm_set_coal(struct bnxt *bp)
4944{
4945 int i, rc = 0;
Michael Chandfc9c942016-02-26 04:00:03 -05004946 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
4947 req_tx = {0}, *req;
Michael Chanc0c050c2015-10-22 16:01:17 -04004948
Michael Chandfc9c942016-02-26 04:00:03 -05004949 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
4950 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
4951 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
4952 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004953
Michael Chanf8503962017-10-26 11:51:28 -04004954 bnxt_hwrm_set_coal_params(&bp->rx_coal, &req_rx);
4955 bnxt_hwrm_set_coal_params(&bp->tx_coal, &req_tx);
Michael Chanc0c050c2015-10-22 16:01:17 -04004956
4957 mutex_lock(&bp->hwrm_cmd_lock);
4958 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chandfc9c942016-02-26 04:00:03 -05004959 struct bnxt_napi *bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004960
Michael Chandfc9c942016-02-26 04:00:03 -05004961 req = &req_rx;
4962 if (!bnapi->rx_ring)
4963 req = &req_tx;
4964 req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
4965
4966 rc = _hwrm_send_message(bp, req, sizeof(*req),
Michael Chanc0c050c2015-10-22 16:01:17 -04004967 HWRM_CMD_TIMEOUT);
4968 if (rc)
4969 break;
4970 }
4971 mutex_unlock(&bp->hwrm_cmd_lock);
4972 return rc;
4973}
4974
4975static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
4976{
4977 int rc = 0, i;
4978 struct hwrm_stat_ctx_free_input req = {0};
4979
4980 if (!bp->bnapi)
4981 return 0;
4982
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004983 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4984 return 0;
4985
Michael Chanc0c050c2015-10-22 16:01:17 -04004986 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
4987
4988 mutex_lock(&bp->hwrm_cmd_lock);
4989 for (i = 0; i < bp->cp_nr_rings; i++) {
4990 struct bnxt_napi *bnapi = bp->bnapi[i];
4991 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4992
4993 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
4994 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
4995
4996 rc = _hwrm_send_message(bp, &req, sizeof(req),
4997 HWRM_CMD_TIMEOUT);
4998 if (rc)
4999 break;
5000
5001 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
5002 }
5003 }
5004 mutex_unlock(&bp->hwrm_cmd_lock);
5005 return rc;
5006}
5007
5008static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
5009{
5010 int rc = 0, i;
5011 struct hwrm_stat_ctx_alloc_input req = {0};
5012 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
5013
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04005014 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5015 return 0;
5016
Michael Chanc0c050c2015-10-22 16:01:17 -04005017 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
5018
Michael Chan51f30782016-07-01 18:46:29 -04005019 req.update_period_ms = cpu_to_le32(bp->stats_coal_ticks / 1000);
Michael Chanc0c050c2015-10-22 16:01:17 -04005020
5021 mutex_lock(&bp->hwrm_cmd_lock);
5022 for (i = 0; i < bp->cp_nr_rings; i++) {
5023 struct bnxt_napi *bnapi = bp->bnapi[i];
5024 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5025
5026 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
5027
5028 rc = _hwrm_send_message(bp, &req, sizeof(req),
5029 HWRM_CMD_TIMEOUT);
5030 if (rc)
5031 break;
5032
5033 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
5034
5035 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
5036 }
5037 mutex_unlock(&bp->hwrm_cmd_lock);
Pan Bian89aa8442016-12-03 17:56:17 +08005038 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005039}
5040
Michael Chancf6645f2016-06-13 02:25:28 -04005041static int bnxt_hwrm_func_qcfg(struct bnxt *bp)
5042{
5043 struct hwrm_func_qcfg_input req = {0};
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04005044 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chan9315edc2017-07-24 12:34:25 -04005045 u16 flags;
Michael Chancf6645f2016-06-13 02:25:28 -04005046 int rc;
5047
5048 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
5049 req.fid = cpu_to_le16(0xffff);
5050 mutex_lock(&bp->hwrm_cmd_lock);
5051 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5052 if (rc)
5053 goto func_qcfg_exit;
5054
5055#ifdef CONFIG_BNXT_SRIOV
5056 if (BNXT_VF(bp)) {
Michael Chancf6645f2016-06-13 02:25:28 -04005057 struct bnxt_vf_info *vf = &bp->vf;
5058
5059 vf->vlan = le16_to_cpu(resp->vlan) & VLAN_VID_MASK;
5060 }
5061#endif
Michael Chan9315edc2017-07-24 12:34:25 -04005062 flags = le16_to_cpu(resp->flags);
5063 if (flags & (FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED |
5064 FUNC_QCFG_RESP_FLAGS_FW_LLDP_AGENT_ENABLED)) {
5065 bp->flags |= BNXT_FLAG_FW_LLDP_AGENT;
5066 if (flags & FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED)
5067 bp->flags |= BNXT_FLAG_FW_DCBX_AGENT;
Deepak Khungar9e54e322017-04-21 20:11:26 -04005068 }
Michael Chan9315edc2017-07-24 12:34:25 -04005069 if (BNXT_PF(bp) && (flags & FUNC_QCFG_RESP_FLAGS_MULTI_HOST))
5070 bp->flags |= BNXT_FLAG_MULTI_HOST;
Michael Chanbc39f882017-03-08 18:44:34 -05005071
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04005072 switch (resp->port_partition_type) {
5073 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0:
5074 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5:
5075 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0:
5076 bp->port_partition_type = resp->port_partition_type;
5077 break;
5078 }
Michael Chan32e8239c2017-07-24 12:34:21 -04005079 if (bp->hwrm_spec_code < 0x10707 ||
5080 resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEB)
5081 bp->br_mode = BRIDGE_MODE_VEB;
5082 else if (resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEPA)
5083 bp->br_mode = BRIDGE_MODE_VEPA;
5084 else
5085 bp->br_mode = BRIDGE_MODE_UNDEF;
Michael Chancf6645f2016-06-13 02:25:28 -04005086
Michael Chan7eb9bb32017-10-26 11:51:25 -04005087 bp->max_mtu = le16_to_cpu(resp->max_mtu_configured);
5088 if (!bp->max_mtu)
5089 bp->max_mtu = BNXT_MAX_MTU;
5090
Michael Chancf6645f2016-06-13 02:25:28 -04005091func_qcfg_exit:
5092 mutex_unlock(&bp->hwrm_cmd_lock);
5093 return rc;
5094}
5095
Michael Chanbe0dd9c2018-01-17 03:21:07 -05005096static int bnxt_hwrm_func_resc_qcaps(struct bnxt *bp)
5097{
5098 struct hwrm_func_resource_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
5099 struct hwrm_func_resource_qcaps_input req = {0};
5100 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
5101 int rc;
5102
5103 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESOURCE_QCAPS, -1, -1);
5104 req.fid = cpu_to_le16(0xffff);
5105
5106 mutex_lock(&bp->hwrm_cmd_lock);
5107 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5108 if (rc) {
5109 rc = -EIO;
5110 goto hwrm_func_resc_qcaps_exit;
5111 }
5112
5113 hw_resc->min_rsscos_ctxs = le16_to_cpu(resp->min_rsscos_ctx);
5114 hw_resc->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
5115 hw_resc->min_cp_rings = le16_to_cpu(resp->min_cmpl_rings);
5116 hw_resc->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
5117 hw_resc->min_tx_rings = le16_to_cpu(resp->min_tx_rings);
5118 hw_resc->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
5119 hw_resc->min_rx_rings = le16_to_cpu(resp->min_rx_rings);
5120 hw_resc->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
5121 hw_resc->min_hw_ring_grps = le16_to_cpu(resp->min_hw_ring_grps);
5122 hw_resc->max_hw_ring_grps = le16_to_cpu(resp->max_hw_ring_grps);
5123 hw_resc->min_l2_ctxs = le16_to_cpu(resp->min_l2_ctxs);
5124 hw_resc->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
5125 hw_resc->min_vnics = le16_to_cpu(resp->min_vnics);
5126 hw_resc->max_vnics = le16_to_cpu(resp->max_vnics);
5127 hw_resc->min_stat_ctxs = le16_to_cpu(resp->min_stat_ctx);
5128 hw_resc->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
5129
Michael Chan4673d662018-01-17 03:21:11 -05005130 if (BNXT_PF(bp)) {
5131 struct bnxt_pf_info *pf = &bp->pf;
5132
5133 pf->vf_resv_strategy =
5134 le16_to_cpu(resp->vf_reservation_strategy);
5135 if (pf->vf_resv_strategy > BNXT_VF_RESV_STRATEGY_MINIMAL)
5136 pf->vf_resv_strategy = BNXT_VF_RESV_STRATEGY_MAXIMAL;
5137 }
Michael Chanbe0dd9c2018-01-17 03:21:07 -05005138hwrm_func_resc_qcaps_exit:
5139 mutex_unlock(&bp->hwrm_cmd_lock);
5140 return rc;
5141}
5142
5143static int __bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005144{
5145 int rc = 0;
5146 struct hwrm_func_qcaps_input req = {0};
5147 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chan6a4f2942018-01-17 03:21:06 -05005148 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
5149 u32 flags;
Michael Chanc0c050c2015-10-22 16:01:17 -04005150
5151 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
5152 req.fid = cpu_to_le16(0xffff);
5153
5154 mutex_lock(&bp->hwrm_cmd_lock);
5155 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5156 if (rc)
5157 goto hwrm_func_qcaps_exit;
5158
Michael Chan6a4f2942018-01-17 03:21:06 -05005159 flags = le32_to_cpu(resp->flags);
5160 if (flags & FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED)
Michael Chane4060d32016-12-07 00:26:19 -05005161 bp->flags |= BNXT_FLAG_ROCEV1_CAP;
Michael Chan6a4f2942018-01-17 03:21:06 -05005162 if (flags & FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED)
Michael Chane4060d32016-12-07 00:26:19 -05005163 bp->flags |= BNXT_FLAG_ROCEV2_CAP;
5164
Michael Chan7cc5a202016-09-19 03:58:05 -04005165 bp->tx_push_thresh = 0;
Michael Chan6a4f2942018-01-17 03:21:06 -05005166 if (flags & FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED)
Michael Chan7cc5a202016-09-19 03:58:05 -04005167 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
5168
Michael Chan6a4f2942018-01-17 03:21:06 -05005169 hw_resc->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
5170 hw_resc->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
5171 hw_resc->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
5172 hw_resc->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
5173 hw_resc->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
5174 if (!hw_resc->max_hw_ring_grps)
5175 hw_resc->max_hw_ring_grps = hw_resc->max_tx_rings;
5176 hw_resc->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
5177 hw_resc->max_vnics = le16_to_cpu(resp->max_vnics);
5178 hw_resc->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
5179
Michael Chanc0c050c2015-10-22 16:01:17 -04005180 if (BNXT_PF(bp)) {
5181 struct bnxt_pf_info *pf = &bp->pf;
5182
5183 pf->fw_fid = le16_to_cpu(resp->fid);
5184 pf->port_id = le16_to_cpu(resp->port_id);
Michael Chan87027db2016-07-01 18:46:28 -04005185 bp->dev->dev_port = pf->port_id;
Michael Chan11f15ed2016-04-05 14:08:55 -04005186 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04005187 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
5188 pf->max_vfs = le16_to_cpu(resp->max_vfs);
5189 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
5190 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
5191 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
5192 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
5193 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
5194 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
Michael Chan6a4f2942018-01-17 03:21:06 -05005195 if (flags & FUNC_QCAPS_RESP_FLAGS_WOL_MAGICPKT_SUPPORTED)
Michael Chanc1ef1462017-04-04 18:14:07 -04005196 bp->flags |= BNXT_FLAG_WOL_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04005197 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04005198#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04005199 struct bnxt_vf_info *vf = &bp->vf;
5200
5201 vf->fw_fid = le16_to_cpu(resp->fid);
Michael Chan7cc5a202016-09-19 03:58:05 -04005202 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
Michael Chan379a80a2015-10-23 15:06:19 -04005203#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04005204 }
5205
Michael Chanc0c050c2015-10-22 16:01:17 -04005206hwrm_func_qcaps_exit:
5207 mutex_unlock(&bp->hwrm_cmd_lock);
5208 return rc;
5209}
5210
Michael Chanbe0dd9c2018-01-17 03:21:07 -05005211static int bnxt_hwrm_func_qcaps(struct bnxt *bp)
5212{
5213 int rc;
5214
5215 rc = __bnxt_hwrm_func_qcaps(bp);
5216 if (rc)
5217 return rc;
5218 if (bp->hwrm_spec_code >= 0x10803) {
5219 rc = bnxt_hwrm_func_resc_qcaps(bp);
5220 if (!rc)
5221 bp->flags |= BNXT_FLAG_NEW_RM;
5222 }
5223 return 0;
5224}
5225
Michael Chanc0c050c2015-10-22 16:01:17 -04005226static int bnxt_hwrm_func_reset(struct bnxt *bp)
5227{
5228 struct hwrm_func_reset_input req = {0};
5229
5230 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
5231 req.enables = 0;
5232
5233 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
5234}
5235
5236static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
5237{
5238 int rc = 0;
5239 struct hwrm_queue_qportcfg_input req = {0};
5240 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
5241 u8 i, *qptr;
5242
5243 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
5244
5245 mutex_lock(&bp->hwrm_cmd_lock);
5246 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5247 if (rc)
5248 goto qportcfg_exit;
5249
5250 if (!resp->max_configurable_queues) {
5251 rc = -EINVAL;
5252 goto qportcfg_exit;
5253 }
5254 bp->max_tc = resp->max_configurable_queues;
Michael Chan87c374d2016-12-02 21:17:16 -05005255 bp->max_lltc = resp->max_configurable_lossless_queues;
Michael Chanc0c050c2015-10-22 16:01:17 -04005256 if (bp->max_tc > BNXT_MAX_QUEUE)
5257 bp->max_tc = BNXT_MAX_QUEUE;
5258
Michael Chan441cabb2016-09-19 03:58:02 -04005259 if (resp->queue_cfg_info & QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG)
5260 bp->max_tc = 1;
5261
Michael Chan87c374d2016-12-02 21:17:16 -05005262 if (bp->max_lltc > bp->max_tc)
5263 bp->max_lltc = bp->max_tc;
5264
Michael Chanc0c050c2015-10-22 16:01:17 -04005265 qptr = &resp->queue_id0;
5266 for (i = 0; i < bp->max_tc; i++) {
5267 bp->q_info[i].queue_id = *qptr++;
5268 bp->q_info[i].queue_profile = *qptr++;
5269 }
5270
5271qportcfg_exit:
5272 mutex_unlock(&bp->hwrm_cmd_lock);
5273 return rc;
5274}
5275
5276static int bnxt_hwrm_ver_get(struct bnxt *bp)
5277{
5278 int rc;
5279 struct hwrm_ver_get_input req = {0};
5280 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
Deepak Khungare605db82017-05-29 19:06:04 -04005281 u32 dev_caps_cfg;
Michael Chanc0c050c2015-10-22 16:01:17 -04005282
Michael Chane6ef2692016-03-28 19:46:05 -04005283 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
Michael Chanc0c050c2015-10-22 16:01:17 -04005284 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
5285 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
5286 req.hwrm_intf_min = HWRM_VERSION_MINOR;
5287 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
5288 mutex_lock(&bp->hwrm_cmd_lock);
5289 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5290 if (rc)
5291 goto hwrm_ver_get_exit;
5292
5293 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
5294
Michael Chan894aa692018-01-17 03:21:03 -05005295 bp->hwrm_spec_code = resp->hwrm_intf_maj_8b << 16 |
5296 resp->hwrm_intf_min_8b << 8 |
5297 resp->hwrm_intf_upd_8b;
5298 if (resp->hwrm_intf_maj_8b < 1) {
Michael Chanc1935542015-12-27 18:19:28 -05005299 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chan894aa692018-01-17 03:21:03 -05005300 resp->hwrm_intf_maj_8b, resp->hwrm_intf_min_8b,
5301 resp->hwrm_intf_upd_8b);
Michael Chanc1935542015-12-27 18:19:28 -05005302 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04005303 }
Michael Chan431aa1e2017-10-26 11:51:23 -04005304 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d.%d",
Michael Chan894aa692018-01-17 03:21:03 -05005305 resp->hwrm_fw_maj_8b, resp->hwrm_fw_min_8b,
5306 resp->hwrm_fw_bld_8b, resp->hwrm_fw_rsvd_8b);
Michael Chanc0c050c2015-10-22 16:01:17 -04005307
Michael Chanff4fe812016-02-26 04:00:04 -05005308 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
5309 if (!bp->hwrm_cmd_timeout)
5310 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
5311
Michael Chan894aa692018-01-17 03:21:03 -05005312 if (resp->hwrm_intf_maj_8b >= 1)
Michael Chane6ef2692016-03-28 19:46:05 -04005313 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
5314
Michael Chan659c8052016-06-13 02:25:33 -04005315 bp->chip_num = le16_to_cpu(resp->chip_num);
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04005316 if (bp->chip_num == CHIP_NUM_58700 && !resp->chip_rev &&
5317 !resp->chip_metal)
5318 bp->flags |= BNXT_FLAG_CHIP_NITRO_A0;
Michael Chan659c8052016-06-13 02:25:33 -04005319
Deepak Khungare605db82017-05-29 19:06:04 -04005320 dev_caps_cfg = le32_to_cpu(resp->dev_caps_cfg);
5321 if ((dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_SUPPORTED) &&
5322 (dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_REQUIRED))
5323 bp->flags |= BNXT_FLAG_SHORT_CMD;
5324
Michael Chanc0c050c2015-10-22 16:01:17 -04005325hwrm_ver_get_exit:
5326 mutex_unlock(&bp->hwrm_cmd_lock);
5327 return rc;
5328}
5329
Rob Swindell5ac67d82016-09-19 03:58:03 -04005330int bnxt_hwrm_fw_set_time(struct bnxt *bp)
5331{
5332 struct hwrm_fw_set_time_input req = {0};
Arnd Bergmann7dfaa7b2017-11-06 15:04:39 +01005333 struct tm tm;
5334 time64_t now = ktime_get_real_seconds();
Rob Swindell5ac67d82016-09-19 03:58:03 -04005335
5336 if (bp->hwrm_spec_code < 0x10400)
5337 return -EOPNOTSUPP;
5338
Arnd Bergmann7dfaa7b2017-11-06 15:04:39 +01005339 time64_to_tm(now, 0, &tm);
Rob Swindell5ac67d82016-09-19 03:58:03 -04005340 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FW_SET_TIME, -1, -1);
5341 req.year = cpu_to_le16(1900 + tm.tm_year);
5342 req.month = 1 + tm.tm_mon;
5343 req.day = tm.tm_mday;
5344 req.hour = tm.tm_hour;
5345 req.minute = tm.tm_min;
5346 req.second = tm.tm_sec;
5347 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5348}
5349
Michael Chan3bdf56c2016-03-07 15:38:45 -05005350static int bnxt_hwrm_port_qstats(struct bnxt *bp)
5351{
5352 int rc;
5353 struct bnxt_pf_info *pf = &bp->pf;
5354 struct hwrm_port_qstats_input req = {0};
5355
5356 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
5357 return 0;
5358
5359 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
5360 req.port_id = cpu_to_le16(pf->port_id);
5361 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
5362 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
5363 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5364 return rc;
5365}
5366
Vasundhara Volam00db3cb2018-03-31 13:54:12 -04005367static int bnxt_hwrm_port_qstats_ext(struct bnxt *bp)
5368{
5369 struct hwrm_port_qstats_ext_input req = {0};
5370 struct bnxt_pf_info *pf = &bp->pf;
5371
5372 if (!(bp->flags & BNXT_FLAG_PORT_STATS_EXT))
5373 return 0;
5374
5375 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS_EXT, -1, -1);
5376 req.port_id = cpu_to_le16(pf->port_id);
5377 req.rx_stat_size = cpu_to_le16(sizeof(struct rx_port_stats_ext));
5378 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_ext_map);
5379 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5380}
5381
Michael Chanc0c050c2015-10-22 16:01:17 -04005382static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
5383{
5384 if (bp->vxlan_port_cnt) {
5385 bnxt_hwrm_tunnel_dst_port_free(
5386 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5387 }
5388 bp->vxlan_port_cnt = 0;
5389 if (bp->nge_port_cnt) {
5390 bnxt_hwrm_tunnel_dst_port_free(
5391 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
5392 }
5393 bp->nge_port_cnt = 0;
5394}
5395
5396static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
5397{
5398 int rc, i;
5399 u32 tpa_flags = 0;
5400
5401 if (set_tpa)
5402 tpa_flags = bp->flags & BNXT_FLAG_TPA;
5403 for (i = 0; i < bp->nr_vnics; i++) {
5404 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
5405 if (rc) {
5406 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
Sankar Patchineelam23e12c82017-03-28 19:47:30 -04005407 i, rc);
Michael Chanc0c050c2015-10-22 16:01:17 -04005408 return rc;
5409 }
5410 }
5411 return 0;
5412}
5413
5414static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
5415{
5416 int i;
5417
5418 for (i = 0; i < bp->nr_vnics; i++)
5419 bnxt_hwrm_vnic_set_rss(bp, i, false);
5420}
5421
5422static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
5423 bool irq_re_init)
5424{
5425 if (bp->vnic_info) {
5426 bnxt_hwrm_clear_vnic_filter(bp);
5427 /* clear all RSS setting before free vnic ctx */
5428 bnxt_hwrm_clear_vnic_rss(bp);
5429 bnxt_hwrm_vnic_ctx_free(bp);
5430 /* before free the vnic, undo the vnic tpa settings */
5431 if (bp->flags & BNXT_FLAG_TPA)
5432 bnxt_set_tpa(bp, false);
5433 bnxt_hwrm_vnic_free(bp);
5434 }
5435 bnxt_hwrm_ring_free(bp, close_path);
5436 bnxt_hwrm_ring_grp_free(bp);
5437 if (irq_re_init) {
5438 bnxt_hwrm_stat_ctx_free(bp);
5439 bnxt_hwrm_free_tunnel_ports(bp);
5440 }
5441}
5442
Michael Chan39d8ba22017-07-24 12:34:22 -04005443static int bnxt_hwrm_set_br_mode(struct bnxt *bp, u16 br_mode)
5444{
5445 struct hwrm_func_cfg_input req = {0};
5446 int rc;
5447
5448 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
5449 req.fid = cpu_to_le16(0xffff);
5450 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_EVB_MODE);
5451 if (br_mode == BRIDGE_MODE_VEB)
5452 req.evb_mode = FUNC_CFG_REQ_EVB_MODE_VEB;
5453 else if (br_mode == BRIDGE_MODE_VEPA)
5454 req.evb_mode = FUNC_CFG_REQ_EVB_MODE_VEPA;
5455 else
5456 return -EINVAL;
5457 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5458 if (rc)
5459 rc = -EIO;
5460 return rc;
5461}
5462
Michael Chanc3480a62018-01-17 03:21:15 -05005463static int bnxt_hwrm_set_cache_line_size(struct bnxt *bp, int size)
5464{
5465 struct hwrm_func_cfg_input req = {0};
5466 int rc;
5467
5468 if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10803)
5469 return 0;
5470
5471 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
5472 req.fid = cpu_to_le16(0xffff);
5473 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_CACHE_LINESIZE);
Michael Chand4f52de2018-03-31 13:54:06 -04005474 req.options = FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_64;
Michael Chanc3480a62018-01-17 03:21:15 -05005475 if (size == 128)
Michael Chand4f52de2018-03-31 13:54:06 -04005476 req.options = FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_128;
Michael Chanc3480a62018-01-17 03:21:15 -05005477
5478 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5479 if (rc)
5480 rc = -EIO;
5481 return rc;
5482}
5483
Michael Chanc0c050c2015-10-22 16:01:17 -04005484static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
5485{
Michael Chanae10ae72016-12-29 12:13:38 -05005486 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
Michael Chanc0c050c2015-10-22 16:01:17 -04005487 int rc;
5488
Michael Chanae10ae72016-12-29 12:13:38 -05005489 if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG)
5490 goto skip_rss_ctx;
5491
Michael Chanc0c050c2015-10-22 16:01:17 -04005492 /* allocate context for vnic */
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04005493 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 0);
Michael Chanc0c050c2015-10-22 16:01:17 -04005494 if (rc) {
5495 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
5496 vnic_id, rc);
5497 goto vnic_setup_err;
5498 }
5499 bp->rsscos_nr_ctxs++;
5500
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04005501 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
5502 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 1);
5503 if (rc) {
5504 netdev_err(bp->dev, "hwrm vnic %d cos ctx alloc failure rc: %x\n",
5505 vnic_id, rc);
5506 goto vnic_setup_err;
5507 }
5508 bp->rsscos_nr_ctxs++;
5509 }
5510
Michael Chanae10ae72016-12-29 12:13:38 -05005511skip_rss_ctx:
Michael Chanc0c050c2015-10-22 16:01:17 -04005512 /* configure default vnic, ring grp */
5513 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
5514 if (rc) {
5515 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
5516 vnic_id, rc);
5517 goto vnic_setup_err;
5518 }
5519
5520 /* Enable RSS hashing on vnic */
5521 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
5522 if (rc) {
5523 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
5524 vnic_id, rc);
5525 goto vnic_setup_err;
5526 }
5527
5528 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
5529 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
5530 if (rc) {
5531 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
5532 vnic_id, rc);
5533 }
5534 }
5535
5536vnic_setup_err:
5537 return rc;
5538}
5539
5540static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
5541{
5542#ifdef CONFIG_RFS_ACCEL
5543 int i, rc = 0;
5544
5545 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanae10ae72016-12-29 12:13:38 -05005546 struct bnxt_vnic_info *vnic;
Michael Chanc0c050c2015-10-22 16:01:17 -04005547 u16 vnic_id = i + 1;
5548 u16 ring_id = i;
5549
5550 if (vnic_id >= bp->nr_vnics)
5551 break;
5552
Michael Chanae10ae72016-12-29 12:13:38 -05005553 vnic = &bp->vnic_info[vnic_id];
5554 vnic->flags |= BNXT_VNIC_RFS_FLAG;
5555 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
5556 vnic->flags |= BNXT_VNIC_RFS_NEW_RSS_FLAG;
Michael Chanb81a90d2016-01-02 23:45:01 -05005557 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04005558 if (rc) {
5559 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
5560 vnic_id, rc);
5561 break;
5562 }
5563 rc = bnxt_setup_vnic(bp, vnic_id);
5564 if (rc)
5565 break;
5566 }
5567 return rc;
5568#else
5569 return 0;
5570#endif
5571}
5572
Michael Chan17c71ac2016-07-01 18:46:27 -04005573/* Allow PF and VF with default VLAN to be in promiscuous mode */
5574static bool bnxt_promisc_ok(struct bnxt *bp)
5575{
5576#ifdef CONFIG_BNXT_SRIOV
5577 if (BNXT_VF(bp) && !bp->vf.vlan)
5578 return false;
5579#endif
5580 return true;
5581}
5582
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04005583static int bnxt_setup_nitroa0_vnic(struct bnxt *bp)
5584{
5585 unsigned int rc = 0;
5586
5587 rc = bnxt_hwrm_vnic_alloc(bp, 1, bp->rx_nr_rings - 1, 1);
5588 if (rc) {
5589 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
5590 rc);
5591 return rc;
5592 }
5593
5594 rc = bnxt_hwrm_vnic_cfg(bp, 1);
5595 if (rc) {
5596 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
5597 rc);
5598 return rc;
5599 }
5600 return rc;
5601}
5602
Michael Chanb664f002015-12-02 01:54:08 -05005603static int bnxt_cfg_rx_mode(struct bnxt *);
Michael Chan7d2837d2016-05-04 16:56:44 -04005604static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
Michael Chanb664f002015-12-02 01:54:08 -05005605
Michael Chanc0c050c2015-10-22 16:01:17 -04005606static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
5607{
Michael Chan7d2837d2016-05-04 16:56:44 -04005608 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
Michael Chanc0c050c2015-10-22 16:01:17 -04005609 int rc = 0;
Prashant Sreedharan76595192016-07-18 07:15:22 -04005610 unsigned int rx_nr_rings = bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005611
5612 if (irq_re_init) {
5613 rc = bnxt_hwrm_stat_ctx_alloc(bp);
5614 if (rc) {
5615 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
5616 rc);
5617 goto err_out;
5618 }
5619 }
5620
5621 rc = bnxt_hwrm_ring_alloc(bp);
5622 if (rc) {
5623 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
5624 goto err_out;
5625 }
5626
5627 rc = bnxt_hwrm_ring_grp_alloc(bp);
5628 if (rc) {
5629 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
5630 goto err_out;
5631 }
5632
Prashant Sreedharan76595192016-07-18 07:15:22 -04005633 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5634 rx_nr_rings--;
5635
Michael Chanc0c050c2015-10-22 16:01:17 -04005636 /* default vnic 0 */
Prashant Sreedharan76595192016-07-18 07:15:22 -04005637 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04005638 if (rc) {
5639 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
5640 goto err_out;
5641 }
5642
5643 rc = bnxt_setup_vnic(bp, 0);
5644 if (rc)
5645 goto err_out;
5646
5647 if (bp->flags & BNXT_FLAG_RFS) {
5648 rc = bnxt_alloc_rfs_vnics(bp);
5649 if (rc)
5650 goto err_out;
5651 }
5652
5653 if (bp->flags & BNXT_FLAG_TPA) {
5654 rc = bnxt_set_tpa(bp, true);
5655 if (rc)
5656 goto err_out;
5657 }
5658
5659 if (BNXT_VF(bp))
5660 bnxt_update_vf_mac(bp);
5661
5662 /* Filter for default vnic 0 */
5663 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
5664 if (rc) {
5665 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
5666 goto err_out;
5667 }
Michael Chan7d2837d2016-05-04 16:56:44 -04005668 vnic->uc_filter_count = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04005669
Michael Chan7d2837d2016-05-04 16:56:44 -04005670 vnic->rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04005671
Michael Chan17c71ac2016-07-01 18:46:27 -04005672 if ((bp->dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chan7d2837d2016-05-04 16:56:44 -04005673 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5674
5675 if (bp->dev->flags & IFF_ALLMULTI) {
5676 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5677 vnic->mc_list_count = 0;
5678 } else {
5679 u32 mask = 0;
5680
5681 bnxt_mc_list_updated(bp, &mask);
5682 vnic->rx_mask |= mask;
5683 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005684
Michael Chanb664f002015-12-02 01:54:08 -05005685 rc = bnxt_cfg_rx_mode(bp);
5686 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04005687 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04005688
5689 rc = bnxt_hwrm_set_coal(bp);
5690 if (rc)
5691 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04005692 rc);
5693
5694 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
5695 rc = bnxt_setup_nitroa0_vnic(bp);
5696 if (rc)
5697 netdev_err(bp->dev, "Special vnic setup failure for NS2 A0 rc: %x\n",
5698 rc);
5699 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005700
Michael Chancf6645f2016-06-13 02:25:28 -04005701 if (BNXT_VF(bp)) {
5702 bnxt_hwrm_func_qcfg(bp);
5703 netdev_update_features(bp->dev);
5704 }
5705
Michael Chanc0c050c2015-10-22 16:01:17 -04005706 return 0;
5707
5708err_out:
5709 bnxt_hwrm_resource_free(bp, 0, true);
5710
5711 return rc;
5712}
5713
5714static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
5715{
5716 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
5717 return 0;
5718}
5719
5720static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
5721{
Sankar Patchineelam22479252017-03-28 19:47:29 -04005722 bnxt_init_cp_rings(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005723 bnxt_init_rx_rings(bp);
5724 bnxt_init_tx_rings(bp);
5725 bnxt_init_ring_grps(bp, irq_re_init);
5726 bnxt_init_vnics(bp);
5727
5728 return bnxt_init_chip(bp, irq_re_init);
5729}
5730
Michael Chanc0c050c2015-10-22 16:01:17 -04005731static int bnxt_set_real_num_queues(struct bnxt *bp)
5732{
5733 int rc;
5734 struct net_device *dev = bp->dev;
5735
Michael Chan5f449242017-02-06 16:55:40 -05005736 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings -
5737 bp->tx_nr_rings_xdp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005738 if (rc)
5739 return rc;
5740
5741 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
5742 if (rc)
5743 return rc;
5744
5745#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05005746 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04005747 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04005748#endif
5749
5750 return rc;
5751}
5752
Michael Chan6e6c5a52016-01-02 23:45:02 -05005753static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
5754 bool shared)
5755{
5756 int _rx = *rx, _tx = *tx;
5757
5758 if (shared) {
5759 *rx = min_t(int, _rx, max);
5760 *tx = min_t(int, _tx, max);
5761 } else {
5762 if (max < 2)
5763 return -ENOMEM;
5764
5765 while (_rx + _tx > max) {
5766 if (_rx > _tx && _rx > 1)
5767 _rx--;
5768 else if (_tx > 1)
5769 _tx--;
5770 }
5771 *rx = _rx;
5772 *tx = _tx;
5773 }
5774 return 0;
5775}
5776
Michael Chan78095922016-12-07 00:26:16 -05005777static void bnxt_setup_msix(struct bnxt *bp)
5778{
5779 const int len = sizeof(bp->irq_tbl[0].name);
5780 struct net_device *dev = bp->dev;
5781 int tcs, i;
5782
5783 tcs = netdev_get_num_tc(dev);
5784 if (tcs > 1) {
Michael Chand1e79252017-02-06 16:55:38 -05005785 int i, off, count;
Michael Chan78095922016-12-07 00:26:16 -05005786
Michael Chand1e79252017-02-06 16:55:38 -05005787 for (i = 0; i < tcs; i++) {
5788 count = bp->tx_nr_rings_per_tc;
5789 off = i * count;
5790 netdev_set_tc_queue(dev, i, count, off);
Michael Chan78095922016-12-07 00:26:16 -05005791 }
5792 }
5793
5794 for (i = 0; i < bp->cp_nr_rings; i++) {
5795 char *attr;
5796
5797 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5798 attr = "TxRx";
5799 else if (i < bp->rx_nr_rings)
5800 attr = "rx";
5801 else
5802 attr = "tx";
5803
5804 snprintf(bp->irq_tbl[i].name, len, "%s-%s-%d", dev->name, attr,
5805 i);
5806 bp->irq_tbl[i].handler = bnxt_msix;
5807 }
5808}
5809
5810static void bnxt_setup_inta(struct bnxt *bp)
5811{
5812 const int len = sizeof(bp->irq_tbl[0].name);
5813
5814 if (netdev_get_num_tc(bp->dev))
5815 netdev_reset_tc(bp->dev);
5816
5817 snprintf(bp->irq_tbl[0].name, len, "%s-%s-%d", bp->dev->name, "TxRx",
5818 0);
5819 bp->irq_tbl[0].handler = bnxt_inta;
5820}
5821
5822static int bnxt_setup_int_mode(struct bnxt *bp)
5823{
5824 int rc;
5825
5826 if (bp->flags & BNXT_FLAG_USING_MSIX)
5827 bnxt_setup_msix(bp);
5828 else
5829 bnxt_setup_inta(bp);
5830
5831 rc = bnxt_set_real_num_queues(bp);
5832 return rc;
5833}
5834
Michael Chanb7429952017-01-13 01:32:00 -05005835#ifdef CONFIG_RFS_ACCEL
Michael Chan8079e8f2016-12-29 12:13:37 -05005836static unsigned int bnxt_get_max_func_rss_ctxs(struct bnxt *bp)
5837{
Michael Chan6a4f2942018-01-17 03:21:06 -05005838 return bp->hw_resc.max_rsscos_ctxs;
Michael Chan8079e8f2016-12-29 12:13:37 -05005839}
5840
5841static unsigned int bnxt_get_max_func_vnics(struct bnxt *bp)
5842{
Michael Chan6a4f2942018-01-17 03:21:06 -05005843 return bp->hw_resc.max_vnics;
Michael Chan8079e8f2016-12-29 12:13:37 -05005844}
Michael Chanb7429952017-01-13 01:32:00 -05005845#endif
Michael Chan8079e8f2016-12-29 12:13:37 -05005846
Michael Chane4060d32016-12-07 00:26:19 -05005847unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp)
5848{
Michael Chan6a4f2942018-01-17 03:21:06 -05005849 return bp->hw_resc.max_stat_ctxs;
Michael Chane4060d32016-12-07 00:26:19 -05005850}
5851
Michael Chana588e452016-12-07 00:26:21 -05005852void bnxt_set_max_func_stat_ctxs(struct bnxt *bp, unsigned int max)
5853{
Michael Chan6a4f2942018-01-17 03:21:06 -05005854 bp->hw_resc.max_stat_ctxs = max;
Michael Chana588e452016-12-07 00:26:21 -05005855}
5856
Michael Chane4060d32016-12-07 00:26:19 -05005857unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp)
5858{
Michael Chan6a4f2942018-01-17 03:21:06 -05005859 return bp->hw_resc.max_cp_rings;
Michael Chane4060d32016-12-07 00:26:19 -05005860}
5861
Michael Chana588e452016-12-07 00:26:21 -05005862void bnxt_set_max_func_cp_rings(struct bnxt *bp, unsigned int max)
5863{
Michael Chan6a4f2942018-01-17 03:21:06 -05005864 bp->hw_resc.max_cp_rings = max;
Michael Chana588e452016-12-07 00:26:21 -05005865}
5866
Michael Chan78095922016-12-07 00:26:16 -05005867static unsigned int bnxt_get_max_func_irqs(struct bnxt *bp)
5868{
Michael Chan6a4f2942018-01-17 03:21:06 -05005869 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
5870
5871 return min_t(unsigned int, hw_resc->max_irqs, hw_resc->max_cp_rings);
Michael Chan78095922016-12-07 00:26:16 -05005872}
5873
Michael Chan33c26572016-12-07 00:26:15 -05005874void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max_irqs)
5875{
Michael Chan6a4f2942018-01-17 03:21:06 -05005876 bp->hw_resc.max_irqs = max_irqs;
Michael Chan33c26572016-12-07 00:26:15 -05005877}
5878
Michael Chan78095922016-12-07 00:26:16 -05005879static int bnxt_init_msix(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005880{
Michael Chan01657bc2016-01-02 23:45:03 -05005881 int i, total_vecs, rc = 0, min = 1;
Michael Chan78095922016-12-07 00:26:16 -05005882 struct msix_entry *msix_ent;
Michael Chanc0c050c2015-10-22 16:01:17 -04005883
Michael Chan78095922016-12-07 00:26:16 -05005884 total_vecs = bnxt_get_max_func_irqs(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005885 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
5886 if (!msix_ent)
5887 return -ENOMEM;
5888
5889 for (i = 0; i < total_vecs; i++) {
5890 msix_ent[i].entry = i;
5891 msix_ent[i].vector = 0;
5892 }
5893
Michael Chan01657bc2016-01-02 23:45:03 -05005894 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
5895 min = 2;
5896
5897 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
Michael Chanc0c050c2015-10-22 16:01:17 -04005898 if (total_vecs < 0) {
5899 rc = -ENODEV;
5900 goto msix_setup_exit;
5901 }
5902
5903 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
5904 if (bp->irq_tbl) {
Michael Chan78095922016-12-07 00:26:16 -05005905 for (i = 0; i < total_vecs; i++)
5906 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chanc0c050c2015-10-22 16:01:17 -04005907
Michael Chan78095922016-12-07 00:26:16 -05005908 bp->total_irqs = total_vecs;
Michael Chanc0c050c2015-10-22 16:01:17 -04005909 /* Trim rings based upon num of vectors allocated */
Michael Chan6e6c5a52016-01-02 23:45:02 -05005910 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
Michael Chan01657bc2016-01-02 23:45:03 -05005911 total_vecs, min == 1);
Michael Chan6e6c5a52016-01-02 23:45:02 -05005912 if (rc)
5913 goto msix_setup_exit;
5914
Michael Chan78095922016-12-07 00:26:16 -05005915 bp->cp_nr_rings = (min == 1) ?
5916 max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
5917 bp->tx_nr_rings + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005918
Michael Chanc0c050c2015-10-22 16:01:17 -04005919 } else {
5920 rc = -ENOMEM;
5921 goto msix_setup_exit;
5922 }
5923 bp->flags |= BNXT_FLAG_USING_MSIX;
5924 kfree(msix_ent);
5925 return 0;
5926
5927msix_setup_exit:
Michael Chan78095922016-12-07 00:26:16 -05005928 netdev_err(bp->dev, "bnxt_init_msix err: %x\n", rc);
5929 kfree(bp->irq_tbl);
5930 bp->irq_tbl = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04005931 pci_disable_msix(bp->pdev);
5932 kfree(msix_ent);
5933 return rc;
5934}
5935
Michael Chan78095922016-12-07 00:26:16 -05005936static int bnxt_init_inta(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005937{
Michael Chanc0c050c2015-10-22 16:01:17 -04005938 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
Michael Chan78095922016-12-07 00:26:16 -05005939 if (!bp->irq_tbl)
5940 return -ENOMEM;
5941
5942 bp->total_irqs = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04005943 bp->rx_nr_rings = 1;
5944 bp->tx_nr_rings = 1;
5945 bp->cp_nr_rings = 1;
Michael Chan01657bc2016-01-02 23:45:03 -05005946 bp->flags |= BNXT_FLAG_SHARED_RINGS;
Michael Chanc0c050c2015-10-22 16:01:17 -04005947 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan78095922016-12-07 00:26:16 -05005948 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005949}
5950
Michael Chan78095922016-12-07 00:26:16 -05005951static int bnxt_init_int_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005952{
5953 int rc = 0;
5954
5955 if (bp->flags & BNXT_FLAG_MSIX_CAP)
Michael Chan78095922016-12-07 00:26:16 -05005956 rc = bnxt_init_msix(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005957
Michael Chan1fa72e22016-04-25 02:30:49 -04005958 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005959 /* fallback to INTA */
Michael Chan78095922016-12-07 00:26:16 -05005960 rc = bnxt_init_inta(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005961 }
5962 return rc;
5963}
5964
Michael Chan78095922016-12-07 00:26:16 -05005965static void bnxt_clear_int_mode(struct bnxt *bp)
5966{
5967 if (bp->flags & BNXT_FLAG_USING_MSIX)
5968 pci_disable_msix(bp->pdev);
5969
5970 kfree(bp->irq_tbl);
5971 bp->irq_tbl = NULL;
5972 bp->flags &= ~BNXT_FLAG_USING_MSIX;
5973}
5974
Michael Chan674f50a2018-01-17 03:21:09 -05005975static int bnxt_reserve_rings(struct bnxt *bp)
5976{
5977 int orig_cp = bp->hw_resc.resv_cp_rings;
5978 int tcs = netdev_get_num_tc(bp->dev);
5979 int rc;
5980
5981 if (!bnxt_need_reserve_rings(bp))
5982 return 0;
5983
5984 rc = __bnxt_reserve_rings(bp);
5985 if (rc) {
5986 netdev_err(bp->dev, "ring reservation failure rc: %d\n", rc);
5987 return rc;
5988 }
5989 if ((bp->flags & BNXT_FLAG_NEW_RM) && bp->cp_nr_rings > orig_cp) {
5990 bnxt_clear_int_mode(bp);
5991 rc = bnxt_init_int_mode(bp);
5992 if (rc)
5993 return rc;
5994 }
5995 if (tcs && (bp->tx_nr_rings_per_tc * tcs != bp->tx_nr_rings)) {
5996 netdev_err(bp->dev, "tx ring reservation failure\n");
5997 netdev_reset_tc(bp->dev);
5998 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
5999 return -ENOMEM;
6000 }
6001 bp->num_stat_ctxs = bp->cp_nr_rings;
6002 return 0;
6003}
6004
Michael Chanc0c050c2015-10-22 16:01:17 -04006005static void bnxt_free_irq(struct bnxt *bp)
6006{
6007 struct bnxt_irq *irq;
6008 int i;
6009
6010#ifdef CONFIG_RFS_ACCEL
6011 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
6012 bp->dev->rx_cpu_rmap = NULL;
6013#endif
6014 if (!bp->irq_tbl)
6015 return;
6016
6017 for (i = 0; i < bp->cp_nr_rings; i++) {
6018 irq = &bp->irq_tbl[i];
Vasundhara Volam56f0fd82017-08-28 13:40:27 -04006019 if (irq->requested) {
6020 if (irq->have_cpumask) {
6021 irq_set_affinity_hint(irq->vector, NULL);
6022 free_cpumask_var(irq->cpu_mask);
6023 irq->have_cpumask = 0;
6024 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006025 free_irq(irq->vector, bp->bnapi[i]);
Vasundhara Volam56f0fd82017-08-28 13:40:27 -04006026 }
6027
Michael Chanc0c050c2015-10-22 16:01:17 -04006028 irq->requested = 0;
6029 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006030}
6031
6032static int bnxt_request_irq(struct bnxt *bp)
6033{
Michael Chanb81a90d2016-01-02 23:45:01 -05006034 int i, j, rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006035 unsigned long flags = 0;
6036#ifdef CONFIG_RFS_ACCEL
6037 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
6038#endif
6039
6040 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
6041 flags = IRQF_SHARED;
6042
Michael Chanb81a90d2016-01-02 23:45:01 -05006043 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006044 struct bnxt_irq *irq = &bp->irq_tbl[i];
6045#ifdef CONFIG_RFS_ACCEL
Michael Chanb81a90d2016-01-02 23:45:01 -05006046 if (rmap && bp->bnapi[i]->rx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006047 rc = irq_cpu_rmap_add(rmap, irq->vector);
6048 if (rc)
6049 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05006050 j);
6051 j++;
Michael Chanc0c050c2015-10-22 16:01:17 -04006052 }
6053#endif
6054 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
6055 bp->bnapi[i]);
6056 if (rc)
6057 break;
6058
6059 irq->requested = 1;
Vasundhara Volam56f0fd82017-08-28 13:40:27 -04006060
6061 if (zalloc_cpumask_var(&irq->cpu_mask, GFP_KERNEL)) {
6062 int numa_node = dev_to_node(&bp->pdev->dev);
6063
6064 irq->have_cpumask = 1;
6065 cpumask_set_cpu(cpumask_local_spread(i, numa_node),
6066 irq->cpu_mask);
6067 rc = irq_set_affinity_hint(irq->vector, irq->cpu_mask);
6068 if (rc) {
6069 netdev_warn(bp->dev,
6070 "Set affinity failed, IRQ = %d\n",
6071 irq->vector);
6072 break;
6073 }
6074 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006075 }
6076 return rc;
6077}
6078
6079static void bnxt_del_napi(struct bnxt *bp)
6080{
6081 int i;
6082
6083 if (!bp->bnapi)
6084 return;
6085
6086 for (i = 0; i < bp->cp_nr_rings; i++) {
6087 struct bnxt_napi *bnapi = bp->bnapi[i];
6088
6089 napi_hash_del(&bnapi->napi);
6090 netif_napi_del(&bnapi->napi);
6091 }
Eric Dumazete5f6f562016-11-16 06:31:52 -08006092 /* We called napi_hash_del() before netif_napi_del(), we need
6093 * to respect an RCU grace period before freeing napi structures.
6094 */
6095 synchronize_net();
Michael Chanc0c050c2015-10-22 16:01:17 -04006096}
6097
6098static void bnxt_init_napi(struct bnxt *bp)
6099{
6100 int i;
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04006101 unsigned int cp_nr_rings = bp->cp_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04006102 struct bnxt_napi *bnapi;
6103
6104 if (bp->flags & BNXT_FLAG_USING_MSIX) {
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04006105 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
6106 cp_nr_rings--;
6107 for (i = 0; i < cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006108 bnapi = bp->bnapi[i];
6109 netif_napi_add(bp->dev, &bnapi->napi,
6110 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04006111 }
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04006112 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
6113 bnapi = bp->bnapi[cp_nr_rings];
6114 netif_napi_add(bp->dev, &bnapi->napi,
6115 bnxt_poll_nitroa0, 64);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04006116 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006117 } else {
6118 bnapi = bp->bnapi[0];
6119 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04006120 }
6121}
6122
6123static void bnxt_disable_napi(struct bnxt *bp)
6124{
6125 int i;
6126
6127 if (!bp->bnapi)
6128 return;
6129
Andy Gospodarek0bc0b972018-01-26 10:27:47 -05006130 for (i = 0; i < bp->cp_nr_rings; i++) {
6131 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
6132
6133 if (bp->bnapi[i]->rx_ring)
6134 cancel_work_sync(&cpr->dim.work);
6135
Michael Chanc0c050c2015-10-22 16:01:17 -04006136 napi_disable(&bp->bnapi[i]->napi);
Andy Gospodarek0bc0b972018-01-26 10:27:47 -05006137 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006138}
6139
6140static void bnxt_enable_napi(struct bnxt *bp)
6141{
6142 int i;
6143
6144 for (i = 0; i < bp->cp_nr_rings; i++) {
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05006145 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
Michael Chanfa7e2812016-05-10 19:18:00 -04006146 bp->bnapi[i]->in_reset = false;
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05006147
6148 if (bp->bnapi[i]->rx_ring) {
6149 INIT_WORK(&cpr->dim.work, bnxt_dim_work);
6150 cpr->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
6151 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006152 napi_enable(&bp->bnapi[i]->napi);
6153 }
6154}
6155
Michael Chan7df4ae92016-12-02 21:17:17 -05006156void bnxt_tx_disable(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006157{
6158 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04006159 struct bnxt_tx_ring_info *txr;
Michael Chanc0c050c2015-10-22 16:01:17 -04006160
Michael Chanb6ab4b02016-01-02 23:44:59 -05006161 if (bp->tx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006162 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05006163 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04006164 txr->dev_state = BNXT_DEV_STATE_CLOSING;
Michael Chanc0c050c2015-10-22 16:01:17 -04006165 }
6166 }
6167 /* Stop all TX queues */
6168 netif_tx_disable(bp->dev);
6169 netif_carrier_off(bp->dev);
6170}
6171
Michael Chan7df4ae92016-12-02 21:17:17 -05006172void bnxt_tx_enable(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006173{
6174 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04006175 struct bnxt_tx_ring_info *txr;
Michael Chanc0c050c2015-10-22 16:01:17 -04006176
6177 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05006178 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04006179 txr->dev_state = 0;
6180 }
6181 netif_tx_wake_all_queues(bp->dev);
6182 if (bp->link_info.link_up)
6183 netif_carrier_on(bp->dev);
6184}
6185
6186static void bnxt_report_link(struct bnxt *bp)
6187{
6188 if (bp->link_info.link_up) {
6189 const char *duplex;
6190 const char *flow_ctrl;
Deepak Khungar38a21b32017-04-21 20:11:24 -04006191 u32 speed;
6192 u16 fec;
Michael Chanc0c050c2015-10-22 16:01:17 -04006193
6194 netif_carrier_on(bp->dev);
6195 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
6196 duplex = "full";
6197 else
6198 duplex = "half";
6199 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
6200 flow_ctrl = "ON - receive & transmit";
6201 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
6202 flow_ctrl = "ON - transmit";
6203 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
6204 flow_ctrl = "ON - receive";
6205 else
6206 flow_ctrl = "none";
6207 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
Deepak Khungar38a21b32017-04-21 20:11:24 -04006208 netdev_info(bp->dev, "NIC Link is Up, %u Mbps %s duplex, Flow control: %s\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04006209 speed, duplex, flow_ctrl);
Michael Chan170ce012016-04-05 14:08:57 -04006210 if (bp->flags & BNXT_FLAG_EEE_CAP)
6211 netdev_info(bp->dev, "EEE is %s\n",
6212 bp->eee.eee_active ? "active" :
6213 "not active");
Michael Chane70c7522017-02-12 19:18:16 -05006214 fec = bp->link_info.fec_cfg;
6215 if (!(fec & PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED))
6216 netdev_info(bp->dev, "FEC autoneg %s encodings: %s\n",
6217 (fec & BNXT_FEC_AUTONEG) ? "on" : "off",
6218 (fec & BNXT_FEC_ENC_BASE_R) ? "BaseR" :
6219 (fec & BNXT_FEC_ENC_RS) ? "RS" : "None");
Michael Chanc0c050c2015-10-22 16:01:17 -04006220 } else {
6221 netif_carrier_off(bp->dev);
6222 netdev_err(bp->dev, "NIC Link is Down\n");
6223 }
6224}
6225
Michael Chan170ce012016-04-05 14:08:57 -04006226static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
6227{
6228 int rc = 0;
6229 struct hwrm_port_phy_qcaps_input req = {0};
6230 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chan93ed8112016-06-13 02:25:37 -04006231 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chan170ce012016-04-05 14:08:57 -04006232
6233 if (bp->hwrm_spec_code < 0x10201)
6234 return 0;
6235
6236 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
6237
6238 mutex_lock(&bp->hwrm_cmd_lock);
6239 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6240 if (rc)
6241 goto hwrm_phy_qcaps_exit;
6242
Michael Chanacb20052017-07-24 12:34:20 -04006243 if (resp->flags & PORT_PHY_QCAPS_RESP_FLAGS_EEE_SUPPORTED) {
Michael Chan170ce012016-04-05 14:08:57 -04006244 struct ethtool_eee *eee = &bp->eee;
6245 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
6246
6247 bp->flags |= BNXT_FLAG_EEE_CAP;
6248 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
6249 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
6250 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
6251 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
6252 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
6253 }
Michael Chan520ad892017-03-08 18:44:35 -05006254 if (resp->supported_speeds_auto_mode)
6255 link_info->support_auto_speeds =
6256 le16_to_cpu(resp->supported_speeds_auto_mode);
Michael Chan170ce012016-04-05 14:08:57 -04006257
Michael Chand5430d32017-08-28 13:40:31 -04006258 bp->port_count = resp->port_cnt;
6259
Michael Chan170ce012016-04-05 14:08:57 -04006260hwrm_phy_qcaps_exit:
6261 mutex_unlock(&bp->hwrm_cmd_lock);
6262 return rc;
6263}
6264
Michael Chanc0c050c2015-10-22 16:01:17 -04006265static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
6266{
6267 int rc = 0;
6268 struct bnxt_link_info *link_info = &bp->link_info;
6269 struct hwrm_port_phy_qcfg_input req = {0};
6270 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
6271 u8 link_up = link_info->link_up;
Michael Chan286ef9d2016-11-16 21:13:08 -05006272 u16 diff;
Michael Chanc0c050c2015-10-22 16:01:17 -04006273
6274 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
6275
6276 mutex_lock(&bp->hwrm_cmd_lock);
6277 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6278 if (rc) {
6279 mutex_unlock(&bp->hwrm_cmd_lock);
6280 return rc;
6281 }
6282
6283 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
6284 link_info->phy_link_status = resp->link;
Michael Chanacb20052017-07-24 12:34:20 -04006285 link_info->duplex = resp->duplex_cfg;
6286 if (bp->hwrm_spec_code >= 0x10800)
6287 link_info->duplex = resp->duplex_state;
Michael Chanc0c050c2015-10-22 16:01:17 -04006288 link_info->pause = resp->pause;
6289 link_info->auto_mode = resp->auto_mode;
6290 link_info->auto_pause_setting = resp->auto_pause;
Michael Chan32773602016-03-07 15:38:42 -05006291 link_info->lp_pause = resp->link_partner_adv_pause;
Michael Chanc0c050c2015-10-22 16:01:17 -04006292 link_info->force_pause_setting = resp->force_pause;
Michael Chanacb20052017-07-24 12:34:20 -04006293 link_info->duplex_setting = resp->duplex_cfg;
Michael Chanc0c050c2015-10-22 16:01:17 -04006294 if (link_info->phy_link_status == BNXT_LINK_LINK)
6295 link_info->link_speed = le16_to_cpu(resp->link_speed);
6296 else
6297 link_info->link_speed = 0;
6298 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
Michael Chanc0c050c2015-10-22 16:01:17 -04006299 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
6300 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
Michael Chan32773602016-03-07 15:38:42 -05006301 link_info->lp_auto_link_speeds =
6302 le16_to_cpu(resp->link_partner_adv_speeds);
Michael Chanc0c050c2015-10-22 16:01:17 -04006303 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
6304 link_info->phy_ver[0] = resp->phy_maj;
6305 link_info->phy_ver[1] = resp->phy_min;
6306 link_info->phy_ver[2] = resp->phy_bld;
6307 link_info->media_type = resp->media_type;
Michael Chan03efbec2016-04-11 04:11:11 -04006308 link_info->phy_type = resp->phy_type;
Michael Chan11f15ed2016-04-05 14:08:55 -04006309 link_info->transceiver = resp->xcvr_pkg_type;
Michael Chan170ce012016-04-05 14:08:57 -04006310 link_info->phy_addr = resp->eee_config_phy_addr &
6311 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
Ajit Khaparde42ee18f2016-05-15 03:04:44 -04006312 link_info->module_status = resp->module_status;
Michael Chanc0c050c2015-10-22 16:01:17 -04006313
Michael Chan170ce012016-04-05 14:08:57 -04006314 if (bp->flags & BNXT_FLAG_EEE_CAP) {
6315 struct ethtool_eee *eee = &bp->eee;
6316 u16 fw_speeds;
6317
6318 eee->eee_active = 0;
6319 if (resp->eee_config_phy_addr &
6320 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
6321 eee->eee_active = 1;
6322 fw_speeds = le16_to_cpu(
6323 resp->link_partner_adv_eee_link_speed_mask);
6324 eee->lp_advertised =
6325 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
6326 }
6327
6328 /* Pull initial EEE config */
6329 if (!chng_link_state) {
6330 if (resp->eee_config_phy_addr &
6331 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
6332 eee->eee_enabled = 1;
6333
6334 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
6335 eee->advertised =
6336 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
6337
6338 if (resp->eee_config_phy_addr &
6339 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
6340 __le32 tmr;
6341
6342 eee->tx_lpi_enabled = 1;
6343 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
6344 eee->tx_lpi_timer = le32_to_cpu(tmr) &
6345 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
6346 }
6347 }
6348 }
Michael Chane70c7522017-02-12 19:18:16 -05006349
6350 link_info->fec_cfg = PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED;
6351 if (bp->hwrm_spec_code >= 0x10504)
6352 link_info->fec_cfg = le16_to_cpu(resp->fec_cfg);
6353
Michael Chanc0c050c2015-10-22 16:01:17 -04006354 /* TODO: need to add more logic to report VF link */
6355 if (chng_link_state) {
6356 if (link_info->phy_link_status == BNXT_LINK_LINK)
6357 link_info->link_up = 1;
6358 else
6359 link_info->link_up = 0;
6360 if (link_up != link_info->link_up)
6361 bnxt_report_link(bp);
6362 } else {
6363 /* alwasy link down if not require to update link state */
6364 link_info->link_up = 0;
6365 }
6366 mutex_unlock(&bp->hwrm_cmd_lock);
Michael Chan286ef9d2016-11-16 21:13:08 -05006367
6368 diff = link_info->support_auto_speeds ^ link_info->advertising;
6369 if ((link_info->support_auto_speeds | diff) !=
6370 link_info->support_auto_speeds) {
6371 /* An advertised speed is no longer supported, so we need to
Michael Chan0eaa24b2017-01-25 02:55:08 -05006372 * update the advertisement settings. Caller holds RTNL
6373 * so we can modify link settings.
Michael Chan286ef9d2016-11-16 21:13:08 -05006374 */
Michael Chan286ef9d2016-11-16 21:13:08 -05006375 link_info->advertising = link_info->support_auto_speeds;
Michael Chan0eaa24b2017-01-25 02:55:08 -05006376 if (link_info->autoneg & BNXT_AUTONEG_SPEED)
Michael Chan286ef9d2016-11-16 21:13:08 -05006377 bnxt_hwrm_set_link_setting(bp, true, false);
Michael Chan286ef9d2016-11-16 21:13:08 -05006378 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006379 return 0;
6380}
6381
Michael Chan10289be2016-05-15 03:04:49 -04006382static void bnxt_get_port_module_status(struct bnxt *bp)
6383{
6384 struct bnxt_link_info *link_info = &bp->link_info;
6385 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
6386 u8 module_status;
6387
6388 if (bnxt_update_link(bp, true))
6389 return;
6390
6391 module_status = link_info->module_status;
6392 switch (module_status) {
6393 case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
6394 case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
6395 case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
6396 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
6397 bp->pf.port_id);
6398 if (bp->hwrm_spec_code >= 0x10201) {
6399 netdev_warn(bp->dev, "Module part number %s\n",
6400 resp->phy_vendor_partnumber);
6401 }
6402 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
6403 netdev_warn(bp->dev, "TX is disabled\n");
6404 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
6405 netdev_warn(bp->dev, "SFP+ module is shutdown\n");
6406 }
6407}
6408
Michael Chanc0c050c2015-10-22 16:01:17 -04006409static void
6410bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
6411{
6412 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
Michael Chanc9ee9512016-04-05 14:08:56 -04006413 if (bp->hwrm_spec_code >= 0x10201)
6414 req->auto_pause =
6415 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
Michael Chanc0c050c2015-10-22 16:01:17 -04006416 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
6417 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
6418 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
Michael Chan49b5c7a2016-03-28 19:46:06 -04006419 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
Michael Chanc0c050c2015-10-22 16:01:17 -04006420 req->enables |=
6421 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
6422 } else {
6423 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
6424 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
6425 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
6426 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
6427 req->enables |=
6428 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
Michael Chanc9ee9512016-04-05 14:08:56 -04006429 if (bp->hwrm_spec_code >= 0x10201) {
6430 req->auto_pause = req->force_pause;
6431 req->enables |= cpu_to_le32(
6432 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
6433 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006434 }
6435}
6436
6437static void bnxt_hwrm_set_link_common(struct bnxt *bp,
6438 struct hwrm_port_phy_cfg_input *req)
6439{
6440 u8 autoneg = bp->link_info.autoneg;
6441 u16 fw_link_speed = bp->link_info.req_link_speed;
Michael Chan68515a12016-12-29 12:13:34 -05006442 u16 advertising = bp->link_info.advertising;
Michael Chanc0c050c2015-10-22 16:01:17 -04006443
6444 if (autoneg & BNXT_AUTONEG_SPEED) {
6445 req->auto_mode |=
Michael Chan11f15ed2016-04-05 14:08:55 -04006446 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04006447
6448 req->enables |= cpu_to_le32(
6449 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
6450 req->auto_link_speed_mask = cpu_to_le16(advertising);
6451
6452 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
6453 req->flags |=
6454 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
6455 } else {
6456 req->force_link_speed = cpu_to_le16(fw_link_speed);
6457 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
6458 }
6459
Michael Chanc0c050c2015-10-22 16:01:17 -04006460 /* tell chimp that the setting takes effect immediately */
6461 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
6462}
6463
6464int bnxt_hwrm_set_pause(struct bnxt *bp)
6465{
6466 struct hwrm_port_phy_cfg_input req = {0};
6467 int rc;
6468
6469 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
6470 bnxt_hwrm_set_pause_common(bp, &req);
6471
6472 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
6473 bp->link_info.force_link_chng)
6474 bnxt_hwrm_set_link_common(bp, &req);
6475
6476 mutex_lock(&bp->hwrm_cmd_lock);
6477 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6478 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
6479 /* since changing of pause setting doesn't trigger any link
6480 * change event, the driver needs to update the current pause
6481 * result upon successfully return of the phy_cfg command
6482 */
6483 bp->link_info.pause =
6484 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
6485 bp->link_info.auto_pause_setting = 0;
6486 if (!bp->link_info.force_link_chng)
6487 bnxt_report_link(bp);
6488 }
6489 bp->link_info.force_link_chng = false;
6490 mutex_unlock(&bp->hwrm_cmd_lock);
6491 return rc;
6492}
6493
Michael Chan939f7f02016-04-05 14:08:58 -04006494static void bnxt_hwrm_set_eee(struct bnxt *bp,
6495 struct hwrm_port_phy_cfg_input *req)
6496{
6497 struct ethtool_eee *eee = &bp->eee;
6498
6499 if (eee->eee_enabled) {
6500 u16 eee_speeds;
6501 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
6502
6503 if (eee->tx_lpi_enabled)
6504 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
6505 else
6506 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
6507
6508 req->flags |= cpu_to_le32(flags);
6509 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
6510 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
6511 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
6512 } else {
6513 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
6514 }
6515}
6516
6517int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
Michael Chanc0c050c2015-10-22 16:01:17 -04006518{
6519 struct hwrm_port_phy_cfg_input req = {0};
6520
6521 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
6522 if (set_pause)
6523 bnxt_hwrm_set_pause_common(bp, &req);
6524
6525 bnxt_hwrm_set_link_common(bp, &req);
Michael Chan939f7f02016-04-05 14:08:58 -04006526
6527 if (set_eee)
6528 bnxt_hwrm_set_eee(bp, &req);
Michael Chanc0c050c2015-10-22 16:01:17 -04006529 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6530}
6531
Michael Chan33f7d552016-04-11 04:11:12 -04006532static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
6533{
6534 struct hwrm_port_phy_cfg_input req = {0};
6535
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04006536 if (!BNXT_SINGLE_PF(bp))
Michael Chan33f7d552016-04-11 04:11:12 -04006537 return 0;
6538
6539 if (pci_num_vf(bp->pdev))
6540 return 0;
6541
6542 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
Michael Chan16d663a2016-11-16 21:13:07 -05006543 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN);
Michael Chan33f7d552016-04-11 04:11:12 -04006544 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6545}
6546
Michael Chan5ad2cbe2017-01-13 01:32:03 -05006547static int bnxt_hwrm_port_led_qcaps(struct bnxt *bp)
6548{
6549 struct hwrm_port_led_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
6550 struct hwrm_port_led_qcaps_input req = {0};
6551 struct bnxt_pf_info *pf = &bp->pf;
6552 int rc;
6553
6554 if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10601)
6555 return 0;
6556
6557 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_LED_QCAPS, -1, -1);
6558 req.port_id = cpu_to_le16(pf->port_id);
6559 mutex_lock(&bp->hwrm_cmd_lock);
6560 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6561 if (rc) {
6562 mutex_unlock(&bp->hwrm_cmd_lock);
6563 return rc;
6564 }
6565 if (resp->num_leds > 0 && resp->num_leds < BNXT_MAX_LED) {
6566 int i;
6567
6568 bp->num_leds = resp->num_leds;
6569 memcpy(bp->leds, &resp->led0_id, sizeof(bp->leds[0]) *
6570 bp->num_leds);
6571 for (i = 0; i < bp->num_leds; i++) {
6572 struct bnxt_led_info *led = &bp->leds[i];
6573 __le16 caps = led->led_state_caps;
6574
6575 if (!led->led_group_id ||
6576 !BNXT_LED_ALT_BLINK_CAP(caps)) {
6577 bp->num_leds = 0;
6578 break;
6579 }
6580 }
6581 }
6582 mutex_unlock(&bp->hwrm_cmd_lock);
6583 return 0;
6584}
6585
Michael Chan5282db62017-04-04 18:14:10 -04006586int bnxt_hwrm_alloc_wol_fltr(struct bnxt *bp)
6587{
6588 struct hwrm_wol_filter_alloc_input req = {0};
6589 struct hwrm_wol_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
6590 int rc;
6591
6592 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_ALLOC, -1, -1);
6593 req.port_id = cpu_to_le16(bp->pf.port_id);
6594 req.wol_type = WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT;
6595 req.enables = cpu_to_le32(WOL_FILTER_ALLOC_REQ_ENABLES_MAC_ADDRESS);
6596 memcpy(req.mac_address, bp->dev->dev_addr, ETH_ALEN);
6597 mutex_lock(&bp->hwrm_cmd_lock);
6598 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6599 if (!rc)
6600 bp->wol_filter_id = resp->wol_filter_id;
6601 mutex_unlock(&bp->hwrm_cmd_lock);
6602 return rc;
6603}
6604
6605int bnxt_hwrm_free_wol_fltr(struct bnxt *bp)
6606{
6607 struct hwrm_wol_filter_free_input req = {0};
6608 int rc;
6609
6610 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_FREE, -1, -1);
6611 req.port_id = cpu_to_le16(bp->pf.port_id);
6612 req.enables = cpu_to_le32(WOL_FILTER_FREE_REQ_ENABLES_WOL_FILTER_ID);
6613 req.wol_filter_id = bp->wol_filter_id;
6614 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6615 return rc;
6616}
6617
Michael Chanc1ef1462017-04-04 18:14:07 -04006618static u16 bnxt_hwrm_get_wol_fltrs(struct bnxt *bp, u16 handle)
6619{
6620 struct hwrm_wol_filter_qcfg_input req = {0};
6621 struct hwrm_wol_filter_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
6622 u16 next_handle = 0;
6623 int rc;
6624
6625 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_QCFG, -1, -1);
6626 req.port_id = cpu_to_le16(bp->pf.port_id);
6627 req.handle = cpu_to_le16(handle);
6628 mutex_lock(&bp->hwrm_cmd_lock);
6629 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6630 if (!rc) {
6631 next_handle = le16_to_cpu(resp->next_handle);
6632 if (next_handle != 0) {
6633 if (resp->wol_type ==
6634 WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT) {
6635 bp->wol = 1;
6636 bp->wol_filter_id = resp->wol_filter_id;
6637 }
6638 }
6639 }
6640 mutex_unlock(&bp->hwrm_cmd_lock);
6641 return next_handle;
6642}
6643
6644static void bnxt_get_wol_settings(struct bnxt *bp)
6645{
6646 u16 handle = 0;
6647
6648 if (!BNXT_PF(bp) || !(bp->flags & BNXT_FLAG_WOL_CAP))
6649 return;
6650
6651 do {
6652 handle = bnxt_hwrm_get_wol_fltrs(bp, handle);
6653 } while (handle && handle != 0xffff);
6654}
6655
Michael Chan939f7f02016-04-05 14:08:58 -04006656static bool bnxt_eee_config_ok(struct bnxt *bp)
6657{
6658 struct ethtool_eee *eee = &bp->eee;
6659 struct bnxt_link_info *link_info = &bp->link_info;
6660
6661 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
6662 return true;
6663
6664 if (eee->eee_enabled) {
6665 u32 advertising =
6666 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
6667
6668 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
6669 eee->eee_enabled = 0;
6670 return false;
6671 }
6672 if (eee->advertised & ~advertising) {
6673 eee->advertised = advertising & eee->supported;
6674 return false;
6675 }
6676 }
6677 return true;
6678}
6679
Michael Chanc0c050c2015-10-22 16:01:17 -04006680static int bnxt_update_phy_setting(struct bnxt *bp)
6681{
6682 int rc;
6683 bool update_link = false;
6684 bool update_pause = false;
Michael Chan939f7f02016-04-05 14:08:58 -04006685 bool update_eee = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04006686 struct bnxt_link_info *link_info = &bp->link_info;
6687
6688 rc = bnxt_update_link(bp, true);
6689 if (rc) {
6690 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
6691 rc);
6692 return rc;
6693 }
Michael Chan33dac242017-02-12 19:18:15 -05006694 if (!BNXT_SINGLE_PF(bp))
6695 return 0;
6696
Michael Chanc0c050c2015-10-22 16:01:17 -04006697 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
Michael Chanc9ee9512016-04-05 14:08:56 -04006698 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
6699 link_info->req_flow_ctrl)
Michael Chanc0c050c2015-10-22 16:01:17 -04006700 update_pause = true;
6701 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
6702 link_info->force_pause_setting != link_info->req_flow_ctrl)
6703 update_pause = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04006704 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
6705 if (BNXT_AUTO_MODE(link_info->auto_mode))
6706 update_link = true;
6707 if (link_info->req_link_speed != link_info->force_link_speed)
6708 update_link = true;
Michael Chande730182016-02-19 19:43:20 -05006709 if (link_info->req_duplex != link_info->duplex_setting)
6710 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04006711 } else {
6712 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
6713 update_link = true;
6714 if (link_info->advertising != link_info->auto_link_speeds)
6715 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04006716 }
6717
Michael Chan16d663a2016-11-16 21:13:07 -05006718 /* The last close may have shutdown the link, so need to call
6719 * PHY_CFG to bring it back up.
6720 */
6721 if (!netif_carrier_ok(bp->dev))
6722 update_link = true;
6723
Michael Chan939f7f02016-04-05 14:08:58 -04006724 if (!bnxt_eee_config_ok(bp))
6725 update_eee = true;
6726
Michael Chanc0c050c2015-10-22 16:01:17 -04006727 if (update_link)
Michael Chan939f7f02016-04-05 14:08:58 -04006728 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
Michael Chanc0c050c2015-10-22 16:01:17 -04006729 else if (update_pause)
6730 rc = bnxt_hwrm_set_pause(bp);
6731 if (rc) {
6732 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
6733 rc);
6734 return rc;
6735 }
6736
6737 return rc;
6738}
6739
Jeffrey Huang11809492015-11-05 16:25:49 -05006740/* Common routine to pre-map certain register block to different GRC window.
6741 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
6742 * in PF and 3 windows in VF that can be customized to map in different
6743 * register blocks.
6744 */
6745static void bnxt_preset_reg_win(struct bnxt *bp)
6746{
6747 if (BNXT_PF(bp)) {
6748 /* CAG registers map to GRC window #4 */
6749 writel(BNXT_CAG_REG_BASE,
6750 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
6751 }
6752}
6753
Michael Chanc0c050c2015-10-22 16:01:17 -04006754static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6755{
6756 int rc = 0;
6757
Jeffrey Huang11809492015-11-05 16:25:49 -05006758 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006759 netif_carrier_off(bp->dev);
6760 if (irq_re_init) {
Michael Chan674f50a2018-01-17 03:21:09 -05006761 rc = bnxt_reserve_rings(bp);
6762 if (rc)
6763 return rc;
6764
Michael Chanc0c050c2015-10-22 16:01:17 -04006765 rc = bnxt_setup_int_mode(bp);
6766 if (rc) {
6767 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
6768 rc);
6769 return rc;
6770 }
6771 }
6772 if ((bp->flags & BNXT_FLAG_RFS) &&
6773 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
6774 /* disable RFS if falling back to INTA */
6775 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
6776 bp->flags &= ~BNXT_FLAG_RFS;
6777 }
6778
6779 rc = bnxt_alloc_mem(bp, irq_re_init);
6780 if (rc) {
6781 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
6782 goto open_err_free_mem;
6783 }
6784
6785 if (irq_re_init) {
6786 bnxt_init_napi(bp);
6787 rc = bnxt_request_irq(bp);
6788 if (rc) {
6789 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
6790 goto open_err;
6791 }
6792 }
6793
6794 bnxt_enable_napi(bp);
6795
6796 rc = bnxt_init_nic(bp, irq_re_init);
6797 if (rc) {
6798 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
6799 goto open_err;
6800 }
6801
6802 if (link_re_init) {
Michael Chane2dc9b62017-10-13 21:09:30 -04006803 mutex_lock(&bp->link_lock);
Michael Chanc0c050c2015-10-22 16:01:17 -04006804 rc = bnxt_update_phy_setting(bp);
Michael Chane2dc9b62017-10-13 21:09:30 -04006805 mutex_unlock(&bp->link_lock);
Michael Chanc0c050c2015-10-22 16:01:17 -04006806 if (rc)
Michael Chanba41d462016-02-19 19:43:21 -05006807 netdev_warn(bp->dev, "failed to update phy settings\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04006808 }
6809
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07006810 if (irq_re_init)
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006811 udp_tunnel_get_rx_info(bp->dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006812
Michael Chancaefe522015-12-09 19:35:42 -05006813 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04006814 bnxt_enable_int(bp);
6815 /* Enable TX queues */
6816 bnxt_tx_enable(bp);
6817 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan10289be2016-05-15 03:04:49 -04006818 /* Poll link status and check for SFP+ module status */
6819 bnxt_get_port_module_status(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006820
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04006821 /* VF-reps may need to be re-opened after the PF is re-opened */
6822 if (BNXT_PF(bp))
6823 bnxt_vf_reps_open(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006824 return 0;
6825
6826open_err:
6827 bnxt_disable_napi(bp);
6828 bnxt_del_napi(bp);
6829
6830open_err_free_mem:
6831 bnxt_free_skbs(bp);
6832 bnxt_free_irq(bp);
6833 bnxt_free_mem(bp, true);
6834 return rc;
6835}
6836
6837/* rtnl_lock held */
6838int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6839{
6840 int rc = 0;
6841
6842 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
6843 if (rc) {
6844 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
6845 dev_close(bp->dev);
6846 }
6847 return rc;
6848}
6849
Michael Chanf7dc1ea2017-04-04 18:14:13 -04006850/* rtnl_lock held, open the NIC half way by allocating all resources, but
6851 * NAPI, IRQ, and TX are not enabled. This is mainly used for offline
6852 * self tests.
6853 */
6854int bnxt_half_open_nic(struct bnxt *bp)
6855{
6856 int rc = 0;
6857
6858 rc = bnxt_alloc_mem(bp, false);
6859 if (rc) {
6860 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
6861 goto half_open_err;
6862 }
6863 rc = bnxt_init_nic(bp, false);
6864 if (rc) {
6865 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
6866 goto half_open_err;
6867 }
6868 return 0;
6869
6870half_open_err:
6871 bnxt_free_skbs(bp);
6872 bnxt_free_mem(bp, false);
6873 dev_close(bp->dev);
6874 return rc;
6875}
6876
6877/* rtnl_lock held, this call can only be made after a previous successful
6878 * call to bnxt_half_open_nic().
6879 */
6880void bnxt_half_close_nic(struct bnxt *bp)
6881{
6882 bnxt_hwrm_resource_free(bp, false, false);
6883 bnxt_free_skbs(bp);
6884 bnxt_free_mem(bp, false);
6885}
6886
Michael Chanc0c050c2015-10-22 16:01:17 -04006887static int bnxt_open(struct net_device *dev)
6888{
6889 struct bnxt *bp = netdev_priv(dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006890
Michael Chanc0c050c2015-10-22 16:01:17 -04006891 return __bnxt_open_nic(bp, true, true);
6892}
6893
Michael Chanf9b76eb2017-07-11 13:05:34 -04006894static bool bnxt_drv_busy(struct bnxt *bp)
6895{
6896 return (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state) ||
6897 test_bit(BNXT_STATE_READ_STATS, &bp->state));
6898}
6899
Michael Chan86e953d2018-01-17 03:21:04 -05006900static void __bnxt_close_nic(struct bnxt *bp, bool irq_re_init,
6901 bool link_re_init)
Michael Chanc0c050c2015-10-22 16:01:17 -04006902{
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04006903 /* Close the VF-reps before closing PF */
6904 if (BNXT_PF(bp))
6905 bnxt_vf_reps_close(bp);
Michael Chan86e953d2018-01-17 03:21:04 -05006906
Michael Chanc0c050c2015-10-22 16:01:17 -04006907 /* Change device state to avoid TX queue wake up's */
6908 bnxt_tx_disable(bp);
6909
Michael Chancaefe522015-12-09 19:35:42 -05006910 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05006911 smp_mb__after_atomic();
Michael Chanf9b76eb2017-07-11 13:05:34 -04006912 while (bnxt_drv_busy(bp))
Michael Chan4cebdce2015-12-09 19:35:43 -05006913 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04006914
Michael Chan9d8bc092016-12-29 12:13:33 -05006915 /* Flush rings and and disable interrupts */
Michael Chanc0c050c2015-10-22 16:01:17 -04006916 bnxt_shutdown_nic(bp, irq_re_init);
6917
6918 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
6919
6920 bnxt_disable_napi(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006921 del_timer_sync(&bp->timer);
6922 bnxt_free_skbs(bp);
6923
6924 if (irq_re_init) {
6925 bnxt_free_irq(bp);
6926 bnxt_del_napi(bp);
6927 }
6928 bnxt_free_mem(bp, irq_re_init);
Michael Chan86e953d2018-01-17 03:21:04 -05006929}
6930
6931int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6932{
6933 int rc = 0;
6934
6935#ifdef CONFIG_BNXT_SRIOV
6936 if (bp->sriov_cfg) {
6937 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
6938 !bp->sriov_cfg,
6939 BNXT_SRIOV_CFG_WAIT_TMO);
6940 if (rc)
6941 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
6942 }
6943#endif
6944 __bnxt_close_nic(bp, irq_re_init, link_re_init);
Michael Chanc0c050c2015-10-22 16:01:17 -04006945 return rc;
6946}
6947
6948static int bnxt_close(struct net_device *dev)
6949{
6950 struct bnxt *bp = netdev_priv(dev);
6951
6952 bnxt_close_nic(bp, true, true);
Michael Chan33f7d552016-04-11 04:11:12 -04006953 bnxt_hwrm_shutdown_link(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006954 return 0;
6955}
6956
6957/* rtnl_lock held */
6958static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6959{
6960 switch (cmd) {
6961 case SIOCGMIIPHY:
6962 /* fallthru */
6963 case SIOCGMIIREG: {
6964 if (!netif_running(dev))
6965 return -EAGAIN;
6966
6967 return 0;
6968 }
6969
6970 case SIOCSMIIREG:
6971 if (!netif_running(dev))
6972 return -EAGAIN;
6973
6974 return 0;
6975
6976 default:
6977 /* do nothing */
6978 break;
6979 }
6980 return -EOPNOTSUPP;
6981}
6982
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006983static void
Michael Chanc0c050c2015-10-22 16:01:17 -04006984bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
6985{
6986 u32 i;
6987 struct bnxt *bp = netdev_priv(dev);
6988
Michael Chanf9b76eb2017-07-11 13:05:34 -04006989 set_bit(BNXT_STATE_READ_STATS, &bp->state);
6990 /* Make sure bnxt_close_nic() sees that we are reading stats before
6991 * we check the BNXT_STATE_OPEN flag.
6992 */
6993 smp_mb__after_atomic();
6994 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
6995 clear_bit(BNXT_STATE_READ_STATS, &bp->state);
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006996 return;
Michael Chanf9b76eb2017-07-11 13:05:34 -04006997 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006998
6999 /* TODO check if we need to synchronize with bnxt_close path */
7000 for (i = 0; i < bp->cp_nr_rings; i++) {
7001 struct bnxt_napi *bnapi = bp->bnapi[i];
7002 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
7003 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
7004
7005 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
7006 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
7007 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
7008
7009 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
7010 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
7011 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
7012
7013 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
7014 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
7015 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
7016
7017 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
7018 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
7019 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
7020
7021 stats->rx_missed_errors +=
7022 le64_to_cpu(hw_stats->rx_discard_pkts);
7023
7024 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
7025
Michael Chanc0c050c2015-10-22 16:01:17 -04007026 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
7027 }
7028
Michael Chan9947f832016-03-07 15:38:46 -05007029 if (bp->flags & BNXT_FLAG_PORT_STATS) {
7030 struct rx_port_stats *rx = bp->hw_rx_port_stats;
7031 struct tx_port_stats *tx = bp->hw_tx_port_stats;
7032
7033 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
7034 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
7035 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
7036 le64_to_cpu(rx->rx_ovrsz_frames) +
7037 le64_to_cpu(rx->rx_runt_frames);
7038 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
7039 le64_to_cpu(rx->rx_jbr_frames);
7040 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
7041 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
7042 stats->tx_errors = le64_to_cpu(tx->tx_err);
7043 }
Michael Chanf9b76eb2017-07-11 13:05:34 -04007044 clear_bit(BNXT_STATE_READ_STATS, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04007045}
7046
7047static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
7048{
7049 struct net_device *dev = bp->dev;
7050 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7051 struct netdev_hw_addr *ha;
7052 u8 *haddr;
7053 int mc_count = 0;
7054 bool update = false;
7055 int off = 0;
7056
7057 netdev_for_each_mc_addr(ha, dev) {
7058 if (mc_count >= BNXT_MAX_MC_ADDRS) {
7059 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
7060 vnic->mc_list_count = 0;
7061 return false;
7062 }
7063 haddr = ha->addr;
7064 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
7065 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
7066 update = true;
7067 }
7068 off += ETH_ALEN;
7069 mc_count++;
7070 }
7071 if (mc_count)
7072 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
7073
7074 if (mc_count != vnic->mc_list_count) {
7075 vnic->mc_list_count = mc_count;
7076 update = true;
7077 }
7078 return update;
7079}
7080
7081static bool bnxt_uc_list_updated(struct bnxt *bp)
7082{
7083 struct net_device *dev = bp->dev;
7084 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7085 struct netdev_hw_addr *ha;
7086 int off = 0;
7087
7088 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
7089 return true;
7090
7091 netdev_for_each_uc_addr(ha, dev) {
7092 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
7093 return true;
7094
7095 off += ETH_ALEN;
7096 }
7097 return false;
7098}
7099
7100static void bnxt_set_rx_mode(struct net_device *dev)
7101{
7102 struct bnxt *bp = netdev_priv(dev);
7103 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7104 u32 mask = vnic->rx_mask;
7105 bool mc_update = false;
7106 bool uc_update;
7107
7108 if (!netif_running(dev))
7109 return;
7110
7111 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
7112 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
7113 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
7114
Michael Chan17c71ac2016-07-01 18:46:27 -04007115 if ((dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04007116 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
7117
7118 uc_update = bnxt_uc_list_updated(bp);
7119
7120 if (dev->flags & IFF_ALLMULTI) {
7121 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
7122 vnic->mc_list_count = 0;
7123 } else {
7124 mc_update = bnxt_mc_list_updated(bp, &mask);
7125 }
7126
7127 if (mask != vnic->rx_mask || uc_update || mc_update) {
7128 vnic->rx_mask = mask;
7129
7130 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04007131 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007132 }
7133}
7134
Michael Chanb664f002015-12-02 01:54:08 -05007135static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04007136{
7137 struct net_device *dev = bp->dev;
7138 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7139 struct netdev_hw_addr *ha;
7140 int i, off = 0, rc;
7141 bool uc_update;
7142
7143 netif_addr_lock_bh(dev);
7144 uc_update = bnxt_uc_list_updated(bp);
7145 netif_addr_unlock_bh(dev);
7146
7147 if (!uc_update)
7148 goto skip_uc;
7149
7150 mutex_lock(&bp->hwrm_cmd_lock);
7151 for (i = 1; i < vnic->uc_filter_count; i++) {
7152 struct hwrm_cfa_l2_filter_free_input req = {0};
7153
7154 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
7155 -1);
7156
7157 req.l2_filter_id = vnic->fw_l2_filter_id[i];
7158
7159 rc = _hwrm_send_message(bp, &req, sizeof(req),
7160 HWRM_CMD_TIMEOUT);
7161 }
7162 mutex_unlock(&bp->hwrm_cmd_lock);
7163
7164 vnic->uc_filter_count = 1;
7165
7166 netif_addr_lock_bh(dev);
7167 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
7168 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
7169 } else {
7170 netdev_for_each_uc_addr(ha, dev) {
7171 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
7172 off += ETH_ALEN;
7173 vnic->uc_filter_count++;
7174 }
7175 }
7176 netif_addr_unlock_bh(dev);
7177
7178 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
7179 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
7180 if (rc) {
7181 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
7182 rc);
7183 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05007184 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007185 }
7186 }
7187
7188skip_uc:
7189 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
7190 if (rc)
7191 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
7192 rc);
Michael Chanb664f002015-12-02 01:54:08 -05007193
7194 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007195}
7196
Michael Chan8079e8f2016-12-29 12:13:37 -05007197/* If the chip and firmware supports RFS */
7198static bool bnxt_rfs_supported(struct bnxt *bp)
7199{
7200 if (BNXT_PF(bp) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
7201 return true;
Michael Chanae10ae72016-12-29 12:13:38 -05007202 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
7203 return true;
Michael Chan8079e8f2016-12-29 12:13:37 -05007204 return false;
7205}
7206
7207/* If runtime conditions support RFS */
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007208static bool bnxt_rfs_capable(struct bnxt *bp)
7209{
7210#ifdef CONFIG_RFS_ACCEL
Michael Chan8079e8f2016-12-29 12:13:37 -05007211 int vnics, max_vnics, max_rss_ctxs;
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007212
Michael Chan964fd482017-02-12 19:18:13 -05007213 if (!(bp->flags & BNXT_FLAG_MSIX_CAP))
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007214 return false;
7215
7216 vnics = 1 + bp->rx_nr_rings;
Michael Chan8079e8f2016-12-29 12:13:37 -05007217 max_vnics = bnxt_get_max_func_vnics(bp);
7218 max_rss_ctxs = bnxt_get_max_func_rss_ctxs(bp);
Michael Chanae10ae72016-12-29 12:13:38 -05007219
7220 /* RSS contexts not a limiting factor */
7221 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
7222 max_rss_ctxs = max_vnics;
Michael Chan8079e8f2016-12-29 12:13:37 -05007223 if (vnics > max_vnics || vnics > max_rss_ctxs) {
Michael Chan6a1eef52018-01-17 03:21:10 -05007224 if (bp->rx_nr_rings > 1)
7225 netdev_warn(bp->dev,
7226 "Not enough resources to support NTUPLE filters, enough resources for up to %d rx rings\n",
7227 min(max_rss_ctxs - 1, max_vnics - 1));
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007228 return false;
Vasundhara Volama2304902016-07-25 12:33:36 -04007229 }
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007230
Michael Chan6a1eef52018-01-17 03:21:10 -05007231 if (!(bp->flags & BNXT_FLAG_NEW_RM))
7232 return true;
7233
7234 if (vnics == bp->hw_resc.resv_vnics)
7235 return true;
7236
7237 bnxt_hwrm_reserve_rings(bp, 0, 0, 0, 0, vnics);
7238 if (vnics <= bp->hw_resc.resv_vnics)
7239 return true;
7240
7241 netdev_warn(bp->dev, "Unable to reserve resources to support NTUPLE filters.\n");
7242 bnxt_hwrm_reserve_rings(bp, 0, 0, 0, 0, 1);
7243 return false;
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007244#else
7245 return false;
7246#endif
7247}
7248
Michael Chanc0c050c2015-10-22 16:01:17 -04007249static netdev_features_t bnxt_fix_features(struct net_device *dev,
7250 netdev_features_t features)
7251{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007252 struct bnxt *bp = netdev_priv(dev);
7253
Vasundhara Volama2304902016-07-25 12:33:36 -04007254 if ((features & NETIF_F_NTUPLE) && !bnxt_rfs_capable(bp))
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007255 features &= ~NETIF_F_NTUPLE;
Michael Chan5a9f6b22016-06-06 02:37:15 -04007256
Michael Chan1054aee2017-12-16 03:09:42 -05007257 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
7258 features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
7259
7260 if (!(features & NETIF_F_GRO))
7261 features &= ~NETIF_F_GRO_HW;
7262
7263 if (features & NETIF_F_GRO_HW)
7264 features &= ~NETIF_F_LRO;
7265
Michael Chan5a9f6b22016-06-06 02:37:15 -04007266 /* Both CTAG and STAG VLAN accelaration on the RX side have to be
7267 * turned on or off together.
7268 */
7269 if ((features & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) !=
7270 (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) {
7271 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX)
7272 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
7273 NETIF_F_HW_VLAN_STAG_RX);
7274 else
7275 features |= NETIF_F_HW_VLAN_CTAG_RX |
7276 NETIF_F_HW_VLAN_STAG_RX;
7277 }
Michael Chancf6645f2016-06-13 02:25:28 -04007278#ifdef CONFIG_BNXT_SRIOV
7279 if (BNXT_VF(bp)) {
7280 if (bp->vf.vlan) {
7281 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
7282 NETIF_F_HW_VLAN_STAG_RX);
7283 }
7284 }
7285#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04007286 return features;
7287}
7288
7289static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
7290{
7291 struct bnxt *bp = netdev_priv(dev);
7292 u32 flags = bp->flags;
7293 u32 changes;
7294 int rc = 0;
7295 bool re_init = false;
7296 bool update_tpa = false;
7297
7298 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
Michael Chan1054aee2017-12-16 03:09:42 -05007299 if (features & NETIF_F_GRO_HW)
Michael Chanc0c050c2015-10-22 16:01:17 -04007300 flags |= BNXT_FLAG_GRO;
Michael Chan1054aee2017-12-16 03:09:42 -05007301 else if (features & NETIF_F_LRO)
Michael Chanc0c050c2015-10-22 16:01:17 -04007302 flags |= BNXT_FLAG_LRO;
7303
Michael Chanbdbd1eb2016-12-29 12:13:43 -05007304 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
7305 flags &= ~BNXT_FLAG_TPA;
7306
Michael Chanc0c050c2015-10-22 16:01:17 -04007307 if (features & NETIF_F_HW_VLAN_CTAG_RX)
7308 flags |= BNXT_FLAG_STRIP_VLAN;
7309
7310 if (features & NETIF_F_NTUPLE)
7311 flags |= BNXT_FLAG_RFS;
7312
7313 changes = flags ^ bp->flags;
7314 if (changes & BNXT_FLAG_TPA) {
7315 update_tpa = true;
7316 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
7317 (flags & BNXT_FLAG_TPA) == 0)
7318 re_init = true;
7319 }
7320
7321 if (changes & ~BNXT_FLAG_TPA)
7322 re_init = true;
7323
7324 if (flags != bp->flags) {
7325 u32 old_flags = bp->flags;
7326
7327 bp->flags = flags;
7328
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007329 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04007330 if (update_tpa)
7331 bnxt_set_ring_params(bp);
7332 return rc;
7333 }
7334
7335 if (re_init) {
7336 bnxt_close_nic(bp, false, false);
7337 if (update_tpa)
7338 bnxt_set_ring_params(bp);
7339
7340 return bnxt_open_nic(bp, false, false);
7341 }
7342 if (update_tpa) {
7343 rc = bnxt_set_tpa(bp,
7344 (flags & BNXT_FLAG_TPA) ?
7345 true : false);
7346 if (rc)
7347 bp->flags = old_flags;
7348 }
7349 }
7350 return rc;
7351}
7352
Michael Chan9f554592016-01-02 23:44:58 -05007353static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
7354{
Michael Chanb6ab4b02016-01-02 23:44:59 -05007355 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05007356 int i = bnapi->index;
7357
Michael Chan3b2b7d92016-01-02 23:45:00 -05007358 if (!txr)
7359 return;
7360
Michael Chan9f554592016-01-02 23:44:58 -05007361 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
7362 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
7363 txr->tx_cons);
7364}
7365
7366static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
7367{
Michael Chanb6ab4b02016-01-02 23:44:59 -05007368 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05007369 int i = bnapi->index;
7370
Michael Chan3b2b7d92016-01-02 23:45:00 -05007371 if (!rxr)
7372 return;
7373
Michael Chan9f554592016-01-02 23:44:58 -05007374 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
7375 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
7376 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
7377 rxr->rx_sw_agg_prod);
7378}
7379
7380static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
7381{
7382 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
7383 int i = bnapi->index;
7384
7385 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
7386 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
7387}
7388
Michael Chanc0c050c2015-10-22 16:01:17 -04007389static void bnxt_dbg_dump_states(struct bnxt *bp)
7390{
7391 int i;
7392 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -04007393
7394 for (i = 0; i < bp->cp_nr_rings; i++) {
7395 bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04007396 if (netif_msg_drv(bp)) {
Michael Chan9f554592016-01-02 23:44:58 -05007397 bnxt_dump_tx_sw_state(bnapi);
7398 bnxt_dump_rx_sw_state(bnapi);
7399 bnxt_dump_cp_sw_state(bnapi);
Michael Chanc0c050c2015-10-22 16:01:17 -04007400 }
7401 }
7402}
7403
Michael Chan6988bd92016-06-13 02:25:29 -04007404static void bnxt_reset_task(struct bnxt *bp, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04007405{
Michael Chan6988bd92016-06-13 02:25:29 -04007406 if (!silent)
7407 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05007408 if (netif_running(bp->dev)) {
Michael Chanb386cd32017-03-08 18:44:33 -05007409 int rc;
7410
7411 if (!silent)
7412 bnxt_ulp_stop(bp);
Michael Chan028de142015-12-09 19:35:44 -05007413 bnxt_close_nic(bp, false, false);
Michael Chanb386cd32017-03-08 18:44:33 -05007414 rc = bnxt_open_nic(bp, false, false);
7415 if (!silent && !rc)
7416 bnxt_ulp_start(bp);
Michael Chan028de142015-12-09 19:35:44 -05007417 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007418}
7419
7420static void bnxt_tx_timeout(struct net_device *dev)
7421{
7422 struct bnxt *bp = netdev_priv(dev);
7423
7424 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
7425 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04007426 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007427}
7428
7429#ifdef CONFIG_NET_POLL_CONTROLLER
7430static void bnxt_poll_controller(struct net_device *dev)
7431{
7432 struct bnxt *bp = netdev_priv(dev);
7433 int i;
7434
Michael Chan2270bc52017-06-23 14:01:01 -04007435 /* Only process tx rings/combined rings in netpoll mode. */
7436 for (i = 0; i < bp->tx_nr_rings; i++) {
7437 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04007438
Michael Chan2270bc52017-06-23 14:01:01 -04007439 napi_schedule(&txr->bnapi->napi);
Michael Chanc0c050c2015-10-22 16:01:17 -04007440 }
7441}
7442#endif
7443
Kees Cooke99e88a2017-10-16 14:43:17 -07007444static void bnxt_timer(struct timer_list *t)
Michael Chanc0c050c2015-10-22 16:01:17 -04007445{
Kees Cooke99e88a2017-10-16 14:43:17 -07007446 struct bnxt *bp = from_timer(bp, t, timer);
Michael Chanc0c050c2015-10-22 16:01:17 -04007447 struct net_device *dev = bp->dev;
7448
7449 if (!netif_running(dev))
7450 return;
7451
7452 if (atomic_read(&bp->intr_sem) != 0)
7453 goto bnxt_restart_timer;
7454
Michael Chanadcc3312017-07-24 12:34:24 -04007455 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS) &&
7456 bp->stats_coal_ticks) {
Michael Chan3bdf56c2016-03-07 15:38:45 -05007457 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04007458 bnxt_queue_sp_work(bp);
Michael Chan3bdf56c2016-03-07 15:38:45 -05007459 }
Sathya Perla5a84acb2017-10-26 11:51:31 -04007460
7461 if (bnxt_tc_flower_enabled(bp)) {
7462 set_bit(BNXT_FLOW_STATS_SP_EVENT, &bp->sp_event);
7463 bnxt_queue_sp_work(bp);
7464 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007465bnxt_restart_timer:
7466 mod_timer(&bp->timer, jiffies + bp->current_interval);
7467}
7468
Michael Chana551ee92017-01-25 02:55:07 -05007469static void bnxt_rtnl_lock_sp(struct bnxt *bp)
Michael Chan6988bd92016-06-13 02:25:29 -04007470{
Michael Chana551ee92017-01-25 02:55:07 -05007471 /* We are called from bnxt_sp_task which has BNXT_STATE_IN_SP_TASK
7472 * set. If the device is being closed, bnxt_close() may be holding
Michael Chan6988bd92016-06-13 02:25:29 -04007473 * rtnl() and waiting for BNXT_STATE_IN_SP_TASK to clear. So we
7474 * must clear BNXT_STATE_IN_SP_TASK before holding rtnl().
7475 */
7476 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7477 rtnl_lock();
Michael Chana551ee92017-01-25 02:55:07 -05007478}
7479
7480static void bnxt_rtnl_unlock_sp(struct bnxt *bp)
7481{
Michael Chan6988bd92016-06-13 02:25:29 -04007482 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7483 rtnl_unlock();
7484}
7485
Michael Chana551ee92017-01-25 02:55:07 -05007486/* Only called from bnxt_sp_task() */
7487static void bnxt_reset(struct bnxt *bp, bool silent)
7488{
7489 bnxt_rtnl_lock_sp(bp);
7490 if (test_bit(BNXT_STATE_OPEN, &bp->state))
7491 bnxt_reset_task(bp, silent);
7492 bnxt_rtnl_unlock_sp(bp);
7493}
7494
Michael Chanc0c050c2015-10-22 16:01:17 -04007495static void bnxt_cfg_ntp_filters(struct bnxt *);
7496
7497static void bnxt_sp_task(struct work_struct *work)
7498{
7499 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
Michael Chanc0c050c2015-10-22 16:01:17 -04007500
Michael Chan4cebdce2015-12-09 19:35:43 -05007501 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7502 smp_mb__after_atomic();
7503 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
7504 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04007505 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05007506 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007507
7508 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
7509 bnxt_cfg_rx_mode(bp);
7510
7511 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
7512 bnxt_cfg_ntp_filters(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007513 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
7514 bnxt_hwrm_exec_fwd_req(bp);
7515 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
7516 bnxt_hwrm_tunnel_dst_port_alloc(
7517 bp, bp->vxlan_port,
7518 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
7519 }
7520 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
7521 bnxt_hwrm_tunnel_dst_port_free(
7522 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
7523 }
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07007524 if (test_and_clear_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event)) {
7525 bnxt_hwrm_tunnel_dst_port_alloc(
7526 bp, bp->nge_port,
7527 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
7528 }
7529 if (test_and_clear_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event)) {
7530 bnxt_hwrm_tunnel_dst_port_free(
7531 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
7532 }
Vasundhara Volam00db3cb2018-03-31 13:54:12 -04007533 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event)) {
Michael Chan3bdf56c2016-03-07 15:38:45 -05007534 bnxt_hwrm_port_qstats(bp);
Vasundhara Volam00db3cb2018-03-31 13:54:12 -04007535 bnxt_hwrm_port_qstats_ext(bp);
7536 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05007537
Michael Chan0eaa24b2017-01-25 02:55:08 -05007538 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
Michael Chane2dc9b62017-10-13 21:09:30 -04007539 int rc;
Michael Chan0eaa24b2017-01-25 02:55:08 -05007540
Michael Chane2dc9b62017-10-13 21:09:30 -04007541 mutex_lock(&bp->link_lock);
Michael Chan0eaa24b2017-01-25 02:55:08 -05007542 if (test_and_clear_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT,
7543 &bp->sp_event))
7544 bnxt_hwrm_phy_qcaps(bp);
7545
Michael Chane2dc9b62017-10-13 21:09:30 -04007546 rc = bnxt_update_link(bp, true);
7547 mutex_unlock(&bp->link_lock);
Michael Chan0eaa24b2017-01-25 02:55:08 -05007548 if (rc)
7549 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
7550 rc);
7551 }
Michael Chan90c694b2017-01-25 02:55:09 -05007552 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event)) {
Michael Chane2dc9b62017-10-13 21:09:30 -04007553 mutex_lock(&bp->link_lock);
7554 bnxt_get_port_module_status(bp);
7555 mutex_unlock(&bp->link_lock);
Michael Chan90c694b2017-01-25 02:55:09 -05007556 }
Sathya Perla5a84acb2017-10-26 11:51:31 -04007557
7558 if (test_and_clear_bit(BNXT_FLOW_STATS_SP_EVENT, &bp->sp_event))
7559 bnxt_tc_flow_stats_work(bp);
7560
Michael Chane2dc9b62017-10-13 21:09:30 -04007561 /* These functions below will clear BNXT_STATE_IN_SP_TASK. They
7562 * must be the last functions to be called before exiting.
7563 */
Michael Chanc0c050c2015-10-22 16:01:17 -04007564 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event))
7565 bnxt_reset(bp, false);
7566
7567 if (test_and_clear_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event))
7568 bnxt_reset(bp, true);
7569
Michael Chanc0c050c2015-10-22 16:01:17 -04007570 smp_mb__before_atomic();
7571 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7572}
7573
Michael Chand1e79252017-02-06 16:55:38 -05007574/* Under rtnl_lock */
Michael Chan98fdbe72017-08-28 13:40:26 -04007575int bnxt_check_rings(struct bnxt *bp, int tx, int rx, bool sh, int tcs,
7576 int tx_xdp)
Michael Chand1e79252017-02-06 16:55:38 -05007577{
7578 int max_rx, max_tx, tx_sets = 1;
7579 int tx_rings_needed;
Michael Chan8f23d632018-01-17 03:21:12 -05007580 int rx_rings = rx;
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05007581 int cp, vnics, rc;
Michael Chand1e79252017-02-06 16:55:38 -05007582
Michael Chand1e79252017-02-06 16:55:38 -05007583 if (tcs)
7584 tx_sets = tcs;
7585
7586 rc = bnxt_get_max_rings(bp, &max_rx, &max_tx, sh);
7587 if (rc)
7588 return rc;
7589
7590 if (max_rx < rx)
7591 return -ENOMEM;
7592
Michael Chan5f449242017-02-06 16:55:40 -05007593 tx_rings_needed = tx * tx_sets + tx_xdp;
Michael Chand1e79252017-02-06 16:55:38 -05007594 if (max_tx < tx_rings_needed)
7595 return -ENOMEM;
7596
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05007597 vnics = 1;
7598 if (bp->flags & BNXT_FLAG_RFS)
7599 vnics += rx_rings;
7600
Michael Chan8f23d632018-01-17 03:21:12 -05007601 if (bp->flags & BNXT_FLAG_AGG_RINGS)
7602 rx_rings <<= 1;
7603 cp = sh ? max_t(int, tx_rings_needed, rx) : tx_rings_needed + rx;
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05007604 return bnxt_hwrm_check_rings(bp, tx_rings_needed, rx_rings, rx, cp,
7605 vnics);
Michael Chand1e79252017-02-06 16:55:38 -05007606}
7607
Sathya Perla17086392017-02-20 19:25:18 -05007608static void bnxt_unmap_bars(struct bnxt *bp, struct pci_dev *pdev)
7609{
7610 if (bp->bar2) {
7611 pci_iounmap(pdev, bp->bar2);
7612 bp->bar2 = NULL;
7613 }
7614
7615 if (bp->bar1) {
7616 pci_iounmap(pdev, bp->bar1);
7617 bp->bar1 = NULL;
7618 }
7619
7620 if (bp->bar0) {
7621 pci_iounmap(pdev, bp->bar0);
7622 bp->bar0 = NULL;
7623 }
7624}
7625
7626static void bnxt_cleanup_pci(struct bnxt *bp)
7627{
7628 bnxt_unmap_bars(bp, bp->pdev);
7629 pci_release_regions(bp->pdev);
7630 pci_disable_device(bp->pdev);
7631}
7632
Michael Chan18775aa2017-10-26 11:51:27 -04007633static void bnxt_init_dflt_coal(struct bnxt *bp)
7634{
7635 struct bnxt_coal *coal;
7636
7637 /* Tick values in micro seconds.
7638 * 1 coal_buf x bufs_per_record = 1 completion record.
7639 */
7640 coal = &bp->rx_coal;
7641 coal->coal_ticks = 14;
7642 coal->coal_bufs = 30;
7643 coal->coal_ticks_irq = 1;
7644 coal->coal_bufs_irq = 2;
7645 coal->idle_thresh = 25;
7646 coal->bufs_per_record = 2;
7647 coal->budget = 64; /* NAPI budget */
7648
7649 coal = &bp->tx_coal;
7650 coal->coal_ticks = 28;
7651 coal->coal_bufs = 30;
7652 coal->coal_ticks_irq = 2;
7653 coal->coal_bufs_irq = 2;
7654 coal->bufs_per_record = 1;
7655
7656 bp->stats_coal_ticks = BNXT_DEF_STATS_COAL_TICKS;
7657}
7658
Michael Chanc0c050c2015-10-22 16:01:17 -04007659static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
7660{
7661 int rc;
7662 struct bnxt *bp = netdev_priv(dev);
7663
7664 SET_NETDEV_DEV(dev, &pdev->dev);
7665
7666 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7667 rc = pci_enable_device(pdev);
7668 if (rc) {
7669 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
7670 goto init_err;
7671 }
7672
7673 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
7674 dev_err(&pdev->dev,
7675 "Cannot find PCI device base address, aborting\n");
7676 rc = -ENODEV;
7677 goto init_err_disable;
7678 }
7679
7680 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7681 if (rc) {
7682 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
7683 goto init_err_disable;
7684 }
7685
7686 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
7687 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
7688 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
7689 goto init_err_disable;
7690 }
7691
7692 pci_set_master(pdev);
7693
7694 bp->dev = dev;
7695 bp->pdev = pdev;
7696
7697 bp->bar0 = pci_ioremap_bar(pdev, 0);
7698 if (!bp->bar0) {
7699 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
7700 rc = -ENOMEM;
7701 goto init_err_release;
7702 }
7703
7704 bp->bar1 = pci_ioremap_bar(pdev, 2);
7705 if (!bp->bar1) {
7706 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
7707 rc = -ENOMEM;
7708 goto init_err_release;
7709 }
7710
7711 bp->bar2 = pci_ioremap_bar(pdev, 4);
7712 if (!bp->bar2) {
7713 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
7714 rc = -ENOMEM;
7715 goto init_err_release;
7716 }
7717
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007718 pci_enable_pcie_error_reporting(pdev);
7719
Michael Chanc0c050c2015-10-22 16:01:17 -04007720 INIT_WORK(&bp->sp_task, bnxt_sp_task);
7721
7722 spin_lock_init(&bp->ntp_fltr_lock);
7723
7724 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
7725 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
7726
Michael Chan18775aa2017-10-26 11:51:27 -04007727 bnxt_init_dflt_coal(bp);
Michael Chan51f30782016-07-01 18:46:29 -04007728
Kees Cooke99e88a2017-10-16 14:43:17 -07007729 timer_setup(&bp->timer, bnxt_timer, 0);
Michael Chanc0c050c2015-10-22 16:01:17 -04007730 bp->current_interval = BNXT_TIMER_INTERVAL;
7731
Michael Chancaefe522015-12-09 19:35:42 -05007732 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04007733 return 0;
7734
7735init_err_release:
Sathya Perla17086392017-02-20 19:25:18 -05007736 bnxt_unmap_bars(bp, pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04007737 pci_release_regions(pdev);
7738
7739init_err_disable:
7740 pci_disable_device(pdev);
7741
7742init_err:
7743 return rc;
7744}
7745
7746/* rtnl_lock held */
7747static int bnxt_change_mac_addr(struct net_device *dev, void *p)
7748{
7749 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05007750 struct bnxt *bp = netdev_priv(dev);
7751 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04007752
7753 if (!is_valid_ether_addr(addr->sa_data))
7754 return -EADDRNOTAVAIL;
7755
Michael Chanc1a7bdf2017-10-26 11:51:24 -04007756 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
7757 return 0;
7758
Michael Chan84c33dd2016-04-11 04:11:13 -04007759 rc = bnxt_approve_mac(bp, addr->sa_data);
7760 if (rc)
7761 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007762
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05007763 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7764 if (netif_running(dev)) {
7765 bnxt_close_nic(bp, false, false);
7766 rc = bnxt_open_nic(bp, false, false);
7767 }
7768
7769 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007770}
7771
7772/* rtnl_lock held */
7773static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
7774{
7775 struct bnxt *bp = netdev_priv(dev);
7776
Michael Chanc0c050c2015-10-22 16:01:17 -04007777 if (netif_running(dev))
7778 bnxt_close_nic(bp, false, false);
7779
7780 dev->mtu = new_mtu;
7781 bnxt_set_ring_params(bp);
7782
7783 if (netif_running(dev))
7784 return bnxt_open_nic(bp, false, false);
7785
7786 return 0;
7787}
7788
Michael Chanc5e3deb2016-12-02 21:17:15 -05007789int bnxt_setup_mq_tc(struct net_device *dev, u8 tc)
Michael Chanc0c050c2015-10-22 16:01:17 -04007790{
7791 struct bnxt *bp = netdev_priv(dev);
Michael Chan3ffb6a32016-11-11 00:11:42 -05007792 bool sh = false;
Michael Chand1e79252017-02-06 16:55:38 -05007793 int rc;
John Fastabend16e5cc62016-02-16 21:16:43 -08007794
Michael Chanc0c050c2015-10-22 16:01:17 -04007795 if (tc > bp->max_tc) {
Michael Chanb451c8b2017-02-12 19:18:17 -05007796 netdev_err(dev, "Too many traffic classes requested: %d. Max supported is %d.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04007797 tc, bp->max_tc);
7798 return -EINVAL;
7799 }
7800
7801 if (netdev_get_num_tc(dev) == tc)
7802 return 0;
7803
Michael Chan3ffb6a32016-11-11 00:11:42 -05007804 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
7805 sh = true;
7806
Michael Chan98fdbe72017-08-28 13:40:26 -04007807 rc = bnxt_check_rings(bp, bp->tx_nr_rings_per_tc, bp->rx_nr_rings,
7808 sh, tc, bp->tx_nr_rings_xdp);
Michael Chand1e79252017-02-06 16:55:38 -05007809 if (rc)
7810 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007811
7812 /* Needs to close the device and do hw resource re-allocations */
7813 if (netif_running(bp->dev))
7814 bnxt_close_nic(bp, true, false);
7815
7816 if (tc) {
7817 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
7818 netdev_set_num_tc(dev, tc);
7819 } else {
7820 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
7821 netdev_reset_tc(dev);
7822 }
Michael Chan87e9b372017-08-23 19:34:03 -04007823 bp->tx_nr_rings += bp->tx_nr_rings_xdp;
Michael Chan3ffb6a32016-11-11 00:11:42 -05007824 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
7825 bp->tx_nr_rings + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04007826 bp->num_stat_ctxs = bp->cp_nr_rings;
7827
7828 if (netif_running(bp->dev))
7829 return bnxt_open_nic(bp, true, false);
7830
7831 return 0;
7832}
7833
Jiri Pirko9e0fd152017-10-19 15:50:39 +02007834static int bnxt_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
7835 void *cb_priv)
Sathya Perla2ae74082017-08-28 13:40:33 -04007836{
Jiri Pirko9e0fd152017-10-19 15:50:39 +02007837 struct bnxt *bp = cb_priv;
Sathya Perla2ae74082017-08-28 13:40:33 -04007838
Jakub Kicinski312324f2018-01-25 14:00:48 -08007839 if (!bnxt_tc_flower_enabled(bp) ||
7840 !tc_cls_can_offload_and_chain0(bp->dev, type_data))
Sathya Perla2ae74082017-08-28 13:40:33 -04007841 return -EOPNOTSUPP;
7842
Jiri Pirko9e0fd152017-10-19 15:50:39 +02007843 switch (type) {
7844 case TC_SETUP_CLSFLOWER:
7845 return bnxt_tc_setup_flower(bp, bp->pf.fw_fid, type_data);
7846 default:
7847 return -EOPNOTSUPP;
7848 }
7849}
7850
7851static int bnxt_setup_tc_block(struct net_device *dev,
7852 struct tc_block_offload *f)
7853{
7854 struct bnxt *bp = netdev_priv(dev);
7855
7856 if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
7857 return -EOPNOTSUPP;
7858
7859 switch (f->command) {
7860 case TC_BLOCK_BIND:
7861 return tcf_block_cb_register(f->block, bnxt_setup_tc_block_cb,
7862 bp, bp);
7863 case TC_BLOCK_UNBIND:
7864 tcf_block_cb_unregister(f->block, bnxt_setup_tc_block_cb, bp);
7865 return 0;
7866 default:
7867 return -EOPNOTSUPP;
7868 }
Sathya Perla2ae74082017-08-28 13:40:33 -04007869}
7870
Jiri Pirko2572ac52017-08-07 10:15:17 +02007871static int bnxt_setup_tc(struct net_device *dev, enum tc_setup_type type,
Jiri Pirkode4784c2017-08-07 10:15:32 +02007872 void *type_data)
Michael Chanc5e3deb2016-12-02 21:17:15 -05007873{
Sathya Perla2ae74082017-08-28 13:40:33 -04007874 switch (type) {
Jiri Pirko9e0fd152017-10-19 15:50:39 +02007875 case TC_SETUP_BLOCK:
7876 return bnxt_setup_tc_block(dev, type_data);
Nogah Frankel575ed7d2017-11-06 07:23:42 +01007877 case TC_SETUP_QDISC_MQPRIO: {
Sathya Perla2ae74082017-08-28 13:40:33 -04007878 struct tc_mqprio_qopt *mqprio = type_data;
Jiri Pirkode4784c2017-08-07 10:15:32 +02007879
Sathya Perla2ae74082017-08-28 13:40:33 -04007880 mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
7881
7882 return bnxt_setup_mq_tc(dev, mqprio->num_tc);
7883 }
7884 default:
Jiri Pirko38cf0422017-08-07 10:15:31 +02007885 return -EOPNOTSUPP;
Sathya Perla2ae74082017-08-28 13:40:33 -04007886 }
Michael Chanc5e3deb2016-12-02 21:17:15 -05007887}
7888
Michael Chanc0c050c2015-10-22 16:01:17 -04007889#ifdef CONFIG_RFS_ACCEL
7890static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
7891 struct bnxt_ntuple_filter *f2)
7892{
7893 struct flow_keys *keys1 = &f1->fkeys;
7894 struct flow_keys *keys2 = &f2->fkeys;
7895
7896 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
7897 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
7898 keys1->ports.ports == keys2->ports.ports &&
7899 keys1->basic.ip_proto == keys2->basic.ip_proto &&
7900 keys1->basic.n_proto == keys2->basic.n_proto &&
Michael Chan61aad722017-02-12 19:18:14 -05007901 keys1->control.flags == keys2->control.flags &&
Michael Chana54c4d72016-07-25 12:33:35 -04007902 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr) &&
7903 ether_addr_equal(f1->dst_mac_addr, f2->dst_mac_addr))
Michael Chanc0c050c2015-10-22 16:01:17 -04007904 return true;
7905
7906 return false;
7907}
7908
7909static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
7910 u16 rxq_index, u32 flow_id)
7911{
7912 struct bnxt *bp = netdev_priv(dev);
7913 struct bnxt_ntuple_filter *fltr, *new_fltr;
7914 struct flow_keys *fkeys;
7915 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chana54c4d72016-07-25 12:33:35 -04007916 int rc = 0, idx, bit_id, l2_idx = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04007917 struct hlist_head *head;
7918
Michael Chana54c4d72016-07-25 12:33:35 -04007919 if (!ether_addr_equal(dev->dev_addr, eth->h_dest)) {
7920 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7921 int off = 0, j;
7922
7923 netif_addr_lock_bh(dev);
7924 for (j = 0; j < vnic->uc_filter_count; j++, off += ETH_ALEN) {
7925 if (ether_addr_equal(eth->h_dest,
7926 vnic->uc_list + off)) {
7927 l2_idx = j + 1;
7928 break;
7929 }
7930 }
7931 netif_addr_unlock_bh(dev);
7932 if (!l2_idx)
7933 return -EINVAL;
7934 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007935 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
7936 if (!new_fltr)
7937 return -ENOMEM;
7938
7939 fkeys = &new_fltr->fkeys;
7940 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
7941 rc = -EPROTONOSUPPORT;
7942 goto err_free;
7943 }
7944
Michael Chandda0e742016-12-29 12:13:40 -05007945 if ((fkeys->basic.n_proto != htons(ETH_P_IP) &&
7946 fkeys->basic.n_proto != htons(ETH_P_IPV6)) ||
Michael Chanc0c050c2015-10-22 16:01:17 -04007947 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
7948 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
7949 rc = -EPROTONOSUPPORT;
7950 goto err_free;
7951 }
Michael Chandda0e742016-12-29 12:13:40 -05007952 if (fkeys->basic.n_proto == htons(ETH_P_IPV6) &&
7953 bp->hwrm_spec_code < 0x10601) {
7954 rc = -EPROTONOSUPPORT;
7955 goto err_free;
7956 }
Michael Chan61aad722017-02-12 19:18:14 -05007957 if ((fkeys->control.flags & FLOW_DIS_ENCAPSULATION) &&
7958 bp->hwrm_spec_code < 0x10601) {
7959 rc = -EPROTONOSUPPORT;
7960 goto err_free;
7961 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007962
Michael Chana54c4d72016-07-25 12:33:35 -04007963 memcpy(new_fltr->dst_mac_addr, eth->h_dest, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04007964 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
7965
7966 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
7967 head = &bp->ntp_fltr_hash_tbl[idx];
7968 rcu_read_lock();
7969 hlist_for_each_entry_rcu(fltr, head, hash) {
7970 if (bnxt_fltr_match(fltr, new_fltr)) {
7971 rcu_read_unlock();
7972 rc = 0;
7973 goto err_free;
7974 }
7975 }
7976 rcu_read_unlock();
7977
7978 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05007979 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
7980 BNXT_NTP_FLTR_MAX_FLTR, 0);
7981 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04007982 spin_unlock_bh(&bp->ntp_fltr_lock);
7983 rc = -ENOMEM;
7984 goto err_free;
7985 }
7986
Michael Chan84e86b92015-11-05 16:25:50 -05007987 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04007988 new_fltr->flow_id = flow_id;
Michael Chana54c4d72016-07-25 12:33:35 -04007989 new_fltr->l2_fltr_idx = l2_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04007990 new_fltr->rxq = rxq_index;
7991 hlist_add_head_rcu(&new_fltr->hash, head);
7992 bp->ntp_fltr_count++;
7993 spin_unlock_bh(&bp->ntp_fltr_lock);
7994
7995 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04007996 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007997
7998 return new_fltr->sw_id;
7999
8000err_free:
8001 kfree(new_fltr);
8002 return rc;
8003}
8004
8005static void bnxt_cfg_ntp_filters(struct bnxt *bp)
8006{
8007 int i;
8008
8009 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
8010 struct hlist_head *head;
8011 struct hlist_node *tmp;
8012 struct bnxt_ntuple_filter *fltr;
8013 int rc;
8014
8015 head = &bp->ntp_fltr_hash_tbl[i];
8016 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
8017 bool del = false;
8018
8019 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
8020 if (rps_may_expire_flow(bp->dev, fltr->rxq,
8021 fltr->flow_id,
8022 fltr->sw_id)) {
8023 bnxt_hwrm_cfa_ntuple_filter_free(bp,
8024 fltr);
8025 del = true;
8026 }
8027 } else {
8028 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
8029 fltr);
8030 if (rc)
8031 del = true;
8032 else
8033 set_bit(BNXT_FLTR_VALID, &fltr->state);
8034 }
8035
8036 if (del) {
8037 spin_lock_bh(&bp->ntp_fltr_lock);
8038 hlist_del_rcu(&fltr->hash);
8039 bp->ntp_fltr_count--;
8040 spin_unlock_bh(&bp->ntp_fltr_lock);
8041 synchronize_rcu();
8042 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
8043 kfree(fltr);
8044 }
8045 }
8046 }
Jeffrey Huang19241362016-02-26 04:00:00 -05008047 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
8048 netdev_info(bp->dev, "Receive PF driver unload event!");
Michael Chanc0c050c2015-10-22 16:01:17 -04008049}
8050
8051#else
8052
8053static void bnxt_cfg_ntp_filters(struct bnxt *bp)
8054{
8055}
8056
8057#endif /* CONFIG_RFS_ACCEL */
8058
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008059static void bnxt_udp_tunnel_add(struct net_device *dev,
8060 struct udp_tunnel_info *ti)
Michael Chanc0c050c2015-10-22 16:01:17 -04008061{
8062 struct bnxt *bp = netdev_priv(dev);
8063
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008064 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
8065 return;
8066
Michael Chanc0c050c2015-10-22 16:01:17 -04008067 if (!netif_running(dev))
8068 return;
8069
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008070 switch (ti->type) {
8071 case UDP_TUNNEL_TYPE_VXLAN:
8072 if (bp->vxlan_port_cnt && bp->vxlan_port != ti->port)
8073 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04008074
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008075 bp->vxlan_port_cnt++;
8076 if (bp->vxlan_port_cnt == 1) {
8077 bp->vxlan_port = ti->port;
8078 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04008079 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008080 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008081 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07008082 case UDP_TUNNEL_TYPE_GENEVE:
8083 if (bp->nge_port_cnt && bp->nge_port != ti->port)
8084 return;
8085
8086 bp->nge_port_cnt++;
8087 if (bp->nge_port_cnt == 1) {
8088 bp->nge_port = ti->port;
8089 set_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event);
8090 }
8091 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008092 default:
8093 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04008094 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008095
Michael Chanc213eae2017-10-13 21:09:29 -04008096 bnxt_queue_sp_work(bp);
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008097}
8098
8099static void bnxt_udp_tunnel_del(struct net_device *dev,
8100 struct udp_tunnel_info *ti)
8101{
8102 struct bnxt *bp = netdev_priv(dev);
8103
8104 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
8105 return;
8106
8107 if (!netif_running(dev))
8108 return;
8109
8110 switch (ti->type) {
8111 case UDP_TUNNEL_TYPE_VXLAN:
8112 if (!bp->vxlan_port_cnt || bp->vxlan_port != ti->port)
8113 return;
8114 bp->vxlan_port_cnt--;
8115
8116 if (bp->vxlan_port_cnt != 0)
8117 return;
8118
8119 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
8120 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07008121 case UDP_TUNNEL_TYPE_GENEVE:
8122 if (!bp->nge_port_cnt || bp->nge_port != ti->port)
8123 return;
8124 bp->nge_port_cnt--;
8125
8126 if (bp->nge_port_cnt != 0)
8127 return;
8128
8129 set_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event);
8130 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008131 default:
8132 return;
8133 }
8134
Michael Chanc213eae2017-10-13 21:09:29 -04008135 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008136}
8137
Michael Chan39d8ba22017-07-24 12:34:22 -04008138static int bnxt_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
8139 struct net_device *dev, u32 filter_mask,
8140 int nlflags)
8141{
8142 struct bnxt *bp = netdev_priv(dev);
8143
8144 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, bp->br_mode, 0, 0,
8145 nlflags, filter_mask, NULL);
8146}
8147
8148static int bnxt_bridge_setlink(struct net_device *dev, struct nlmsghdr *nlh,
8149 u16 flags)
8150{
8151 struct bnxt *bp = netdev_priv(dev);
8152 struct nlattr *attr, *br_spec;
8153 int rem, rc = 0;
8154
8155 if (bp->hwrm_spec_code < 0x10708 || !BNXT_SINGLE_PF(bp))
8156 return -EOPNOTSUPP;
8157
8158 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
8159 if (!br_spec)
8160 return -EINVAL;
8161
8162 nla_for_each_nested(attr, br_spec, rem) {
8163 u16 mode;
8164
8165 if (nla_type(attr) != IFLA_BRIDGE_MODE)
8166 continue;
8167
8168 if (nla_len(attr) < sizeof(mode))
8169 return -EINVAL;
8170
8171 mode = nla_get_u16(attr);
8172 if (mode == bp->br_mode)
8173 break;
8174
8175 rc = bnxt_hwrm_set_br_mode(bp, mode);
8176 if (!rc)
8177 bp->br_mode = mode;
8178 break;
8179 }
8180 return rc;
8181}
8182
Sathya Perlac124a622017-07-24 12:34:29 -04008183static int bnxt_get_phys_port_name(struct net_device *dev, char *buf,
8184 size_t len)
8185{
8186 struct bnxt *bp = netdev_priv(dev);
8187 int rc;
8188
8189 /* The PF and it's VF-reps only support the switchdev framework */
8190 if (!BNXT_PF(bp))
8191 return -EOPNOTSUPP;
8192
Sathya Perla53f70b82017-07-25 13:28:41 -04008193 rc = snprintf(buf, len, "p%d", bp->pf.port_id);
Sathya Perlac124a622017-07-24 12:34:29 -04008194
8195 if (rc >= len)
8196 return -EOPNOTSUPP;
8197 return 0;
8198}
8199
8200int bnxt_port_attr_get(struct bnxt *bp, struct switchdev_attr *attr)
8201{
8202 if (bp->eswitch_mode != DEVLINK_ESWITCH_MODE_SWITCHDEV)
8203 return -EOPNOTSUPP;
8204
8205 /* The PF and it's VF-reps only support the switchdev framework */
8206 if (!BNXT_PF(bp))
8207 return -EOPNOTSUPP;
8208
8209 switch (attr->id) {
8210 case SWITCHDEV_ATTR_ID_PORT_PARENT_ID:
Sathya Perladd4ea1d2018-01-17 03:21:16 -05008211 attr->u.ppid.id_len = sizeof(bp->switch_id);
8212 memcpy(attr->u.ppid.id, bp->switch_id, attr->u.ppid.id_len);
Sathya Perlac124a622017-07-24 12:34:29 -04008213 break;
8214 default:
8215 return -EOPNOTSUPP;
8216 }
8217 return 0;
8218}
8219
8220static int bnxt_swdev_port_attr_get(struct net_device *dev,
8221 struct switchdev_attr *attr)
8222{
8223 return bnxt_port_attr_get(netdev_priv(dev), attr);
8224}
8225
8226static const struct switchdev_ops bnxt_switchdev_ops = {
8227 .switchdev_port_attr_get = bnxt_swdev_port_attr_get
8228};
8229
Michael Chanc0c050c2015-10-22 16:01:17 -04008230static const struct net_device_ops bnxt_netdev_ops = {
8231 .ndo_open = bnxt_open,
8232 .ndo_start_xmit = bnxt_start_xmit,
8233 .ndo_stop = bnxt_close,
8234 .ndo_get_stats64 = bnxt_get_stats64,
8235 .ndo_set_rx_mode = bnxt_set_rx_mode,
8236 .ndo_do_ioctl = bnxt_ioctl,
8237 .ndo_validate_addr = eth_validate_addr,
8238 .ndo_set_mac_address = bnxt_change_mac_addr,
8239 .ndo_change_mtu = bnxt_change_mtu,
8240 .ndo_fix_features = bnxt_fix_features,
8241 .ndo_set_features = bnxt_set_features,
8242 .ndo_tx_timeout = bnxt_tx_timeout,
8243#ifdef CONFIG_BNXT_SRIOV
8244 .ndo_get_vf_config = bnxt_get_vf_config,
8245 .ndo_set_vf_mac = bnxt_set_vf_mac,
8246 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
8247 .ndo_set_vf_rate = bnxt_set_vf_bw,
8248 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
8249 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
Vasundhara Volam746df132018-03-31 13:54:10 -04008250 .ndo_set_vf_trust = bnxt_set_vf_trust,
Michael Chanc0c050c2015-10-22 16:01:17 -04008251#endif
8252#ifdef CONFIG_NET_POLL_CONTROLLER
8253 .ndo_poll_controller = bnxt_poll_controller,
8254#endif
8255 .ndo_setup_tc = bnxt_setup_tc,
8256#ifdef CONFIG_RFS_ACCEL
8257 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
8258#endif
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008259 .ndo_udp_tunnel_add = bnxt_udp_tunnel_add,
8260 .ndo_udp_tunnel_del = bnxt_udp_tunnel_del,
Jakub Kicinskif4e63522017-11-03 13:56:16 -07008261 .ndo_bpf = bnxt_xdp,
Michael Chan39d8ba22017-07-24 12:34:22 -04008262 .ndo_bridge_getlink = bnxt_bridge_getlink,
8263 .ndo_bridge_setlink = bnxt_bridge_setlink,
Sathya Perlac124a622017-07-24 12:34:29 -04008264 .ndo_get_phys_port_name = bnxt_get_phys_port_name
Michael Chanc0c050c2015-10-22 16:01:17 -04008265};
8266
8267static void bnxt_remove_one(struct pci_dev *pdev)
8268{
8269 struct net_device *dev = pci_get_drvdata(pdev);
8270 struct bnxt *bp = netdev_priv(dev);
8271
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04008272 if (BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04008273 bnxt_sriov_disable(bp);
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04008274 bnxt_dl_unregister(bp);
8275 }
Michael Chanc0c050c2015-10-22 16:01:17 -04008276
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008277 pci_disable_pcie_error_reporting(pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04008278 unregister_netdev(dev);
Sathya Perla2ae74082017-08-28 13:40:33 -04008279 bnxt_shutdown_tc(bp);
Michael Chanc213eae2017-10-13 21:09:29 -04008280 bnxt_cancel_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008281 bp->sp_event = 0;
8282
Michael Chan78095922016-12-07 00:26:16 -05008283 bnxt_clear_int_mode(bp);
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05008284 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008285 bnxt_free_hwrm_resources(bp);
Deepak Khungare605db82017-05-29 19:06:04 -04008286 bnxt_free_hwrm_short_cmd_req(bp);
Michael Chaneb513652017-04-04 18:14:12 -04008287 bnxt_ethtool_free(bp);
Michael Chan7df4ae92016-12-02 21:17:17 -05008288 bnxt_dcb_free(bp);
Michael Chana588e452016-12-07 00:26:21 -05008289 kfree(bp->edev);
8290 bp->edev = NULL;
Sathya Perla17086392017-02-20 19:25:18 -05008291 bnxt_cleanup_pci(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008292 free_netdev(dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04008293}
8294
8295static int bnxt_probe_phy(struct bnxt *bp)
8296{
8297 int rc = 0;
8298 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04008299
Michael Chan170ce012016-04-05 14:08:57 -04008300 rc = bnxt_hwrm_phy_qcaps(bp);
8301 if (rc) {
8302 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
8303 rc);
8304 return rc;
8305 }
Michael Chane2dc9b62017-10-13 21:09:30 -04008306 mutex_init(&bp->link_lock);
Michael Chan170ce012016-04-05 14:08:57 -04008307
Michael Chanc0c050c2015-10-22 16:01:17 -04008308 rc = bnxt_update_link(bp, false);
8309 if (rc) {
8310 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
8311 rc);
8312 return rc;
8313 }
8314
Michael Chan93ed8112016-06-13 02:25:37 -04008315 /* Older firmware does not have supported_auto_speeds, so assume
8316 * that all supported speeds can be autonegotiated.
8317 */
8318 if (link_info->auto_link_speeds && !link_info->support_auto_speeds)
8319 link_info->support_auto_speeds = link_info->support_speeds;
8320
Michael Chanc0c050c2015-10-22 16:01:17 -04008321 /*initialize the ethool setting copy with NVM settings */
Michael Chan0d8abf02016-02-10 17:33:47 -05008322 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
Michael Chanc9ee9512016-04-05 14:08:56 -04008323 link_info->autoneg = BNXT_AUTONEG_SPEED;
8324 if (bp->hwrm_spec_code >= 0x10201) {
8325 if (link_info->auto_pause_setting &
8326 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
8327 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
8328 } else {
8329 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
8330 }
Michael Chan0d8abf02016-02-10 17:33:47 -05008331 link_info->advertising = link_info->auto_link_speeds;
Michael Chan0d8abf02016-02-10 17:33:47 -05008332 } else {
8333 link_info->req_link_speed = link_info->force_link_speed;
8334 link_info->req_duplex = link_info->duplex_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04008335 }
Michael Chanc9ee9512016-04-05 14:08:56 -04008336 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
8337 link_info->req_flow_ctrl =
8338 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
8339 else
8340 link_info->req_flow_ctrl = link_info->force_pause_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04008341 return rc;
8342}
8343
8344static int bnxt_get_max_irq(struct pci_dev *pdev)
8345{
8346 u16 ctrl;
8347
8348 if (!pdev->msix_cap)
8349 return 1;
8350
8351 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
8352 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
8353}
8354
Michael Chan6e6c5a52016-01-02 23:45:02 -05008355static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
8356 int *max_cp)
Michael Chanc0c050c2015-10-22 16:01:17 -04008357{
Michael Chan6a4f2942018-01-17 03:21:06 -05008358 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
Michael Chan6e6c5a52016-01-02 23:45:02 -05008359 int max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04008360
Michael Chan6a4f2942018-01-17 03:21:06 -05008361 *max_tx = hw_resc->max_tx_rings;
8362 *max_rx = hw_resc->max_rx_rings;
8363 *max_cp = min_t(int, hw_resc->max_irqs, hw_resc->max_cp_rings);
8364 *max_cp = min_t(int, *max_cp, hw_resc->max_stat_ctxs);
8365 max_ring_grps = hw_resc->max_hw_ring_grps;
Prashant Sreedharan76595192016-07-18 07:15:22 -04008366 if (BNXT_CHIP_TYPE_NITRO_A0(bp) && BNXT_PF(bp)) {
8367 *max_cp -= 1;
8368 *max_rx -= 2;
8369 }
Michael Chanc0c050c2015-10-22 16:01:17 -04008370 if (bp->flags & BNXT_FLAG_AGG_RINGS)
8371 *max_rx >>= 1;
Michael Chanb72d4a62015-12-27 18:19:27 -05008372 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chan6e6c5a52016-01-02 23:45:02 -05008373}
8374
8375int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
8376{
8377 int rx, tx, cp;
8378
8379 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
8380 if (!rx || !tx || !cp)
8381 return -ENOMEM;
8382
8383 *max_rx = rx;
8384 *max_tx = tx;
8385 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
8386}
8387
Michael Chane4060d32016-12-07 00:26:19 -05008388static int bnxt_get_dflt_rings(struct bnxt *bp, int *max_rx, int *max_tx,
8389 bool shared)
8390{
8391 int rc;
8392
8393 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05008394 if (rc && (bp->flags & BNXT_FLAG_AGG_RINGS)) {
8395 /* Not enough rings, try disabling agg rings. */
8396 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
8397 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
8398 if (rc)
8399 return rc;
8400 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
Michael Chan1054aee2017-12-16 03:09:42 -05008401 bp->dev->hw_features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
8402 bp->dev->features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05008403 bnxt_set_ring_params(bp);
8404 }
Michael Chane4060d32016-12-07 00:26:19 -05008405
8406 if (bp->flags & BNXT_FLAG_ROCE_CAP) {
8407 int max_cp, max_stat, max_irq;
8408
8409 /* Reserve minimum resources for RoCE */
8410 max_cp = bnxt_get_max_func_cp_rings(bp);
8411 max_stat = bnxt_get_max_func_stat_ctxs(bp);
8412 max_irq = bnxt_get_max_func_irqs(bp);
8413 if (max_cp <= BNXT_MIN_ROCE_CP_RINGS ||
8414 max_irq <= BNXT_MIN_ROCE_CP_RINGS ||
8415 max_stat <= BNXT_MIN_ROCE_STAT_CTXS)
8416 return 0;
8417
8418 max_cp -= BNXT_MIN_ROCE_CP_RINGS;
8419 max_irq -= BNXT_MIN_ROCE_CP_RINGS;
8420 max_stat -= BNXT_MIN_ROCE_STAT_CTXS;
8421 max_cp = min_t(int, max_cp, max_irq);
8422 max_cp = min_t(int, max_cp, max_stat);
8423 rc = bnxt_trim_rings(bp, max_rx, max_tx, max_cp, shared);
8424 if (rc)
8425 rc = 0;
8426 }
8427 return rc;
8428}
8429
Michael Chan58ea8012018-01-17 03:21:08 -05008430/* In initial default shared ring setting, each shared ring must have a
8431 * RX/TX ring pair.
8432 */
8433static void bnxt_trim_dflt_sh_rings(struct bnxt *bp)
8434{
8435 bp->cp_nr_rings = min_t(int, bp->tx_nr_rings_per_tc, bp->rx_nr_rings);
8436 bp->rx_nr_rings = bp->cp_nr_rings;
8437 bp->tx_nr_rings_per_tc = bp->cp_nr_rings;
8438 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
8439}
8440
Michael Chan702c2212017-05-29 19:06:10 -04008441static int bnxt_set_dflt_rings(struct bnxt *bp, bool sh)
Michael Chan6e6c5a52016-01-02 23:45:02 -05008442{
8443 int dflt_rings, max_rx_rings, max_tx_rings, rc;
Michael Chan6e6c5a52016-01-02 23:45:02 -05008444
8445 if (sh)
8446 bp->flags |= BNXT_FLAG_SHARED_RINGS;
8447 dflt_rings = netif_get_num_default_rss_queues();
Michael Chan1d3ef132018-03-31 13:54:07 -04008448 /* Reduce default rings on multi-port cards so that total default
8449 * rings do not exceed CPU count.
8450 */
8451 if (bp->port_count > 1) {
8452 int max_rings =
8453 max_t(int, num_online_cpus() / bp->port_count, 1);
8454
8455 dflt_rings = min_t(int, dflt_rings, max_rings);
8456 }
Michael Chane4060d32016-12-07 00:26:19 -05008457 rc = bnxt_get_dflt_rings(bp, &max_rx_rings, &max_tx_rings, sh);
Michael Chan6e6c5a52016-01-02 23:45:02 -05008458 if (rc)
8459 return rc;
8460 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
8461 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
Michael Chan58ea8012018-01-17 03:21:08 -05008462 if (sh)
8463 bnxt_trim_dflt_sh_rings(bp);
8464 else
8465 bp->cp_nr_rings = bp->tx_nr_rings_per_tc + bp->rx_nr_rings;
8466 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
Michael Chan391be5c2016-12-29 12:13:41 -05008467
Michael Chan674f50a2018-01-17 03:21:09 -05008468 rc = __bnxt_reserve_rings(bp);
Michael Chan391be5c2016-12-29 12:13:41 -05008469 if (rc)
8470 netdev_warn(bp->dev, "Unable to reserve tx rings\n");
Michael Chan58ea8012018-01-17 03:21:08 -05008471 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
8472 if (sh)
8473 bnxt_trim_dflt_sh_rings(bp);
Michael Chan391be5c2016-12-29 12:13:41 -05008474
Michael Chan674f50a2018-01-17 03:21:09 -05008475 /* Rings may have been trimmed, re-reserve the trimmed rings. */
8476 if (bnxt_need_reserve_rings(bp)) {
8477 rc = __bnxt_reserve_rings(bp);
8478 if (rc)
8479 netdev_warn(bp->dev, "2nd rings reservation failed.\n");
8480 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
8481 }
Michael Chan6e6c5a52016-01-02 23:45:02 -05008482 bp->num_stat_ctxs = bp->cp_nr_rings;
Prashant Sreedharan76595192016-07-18 07:15:22 -04008483 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
8484 bp->rx_nr_rings++;
8485 bp->cp_nr_rings++;
8486 }
Michael Chan6e6c5a52016-01-02 23:45:02 -05008487 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04008488}
8489
Michael Chan80fcaf42018-01-17 03:21:05 -05008490int bnxt_restore_pf_fw_resources(struct bnxt *bp)
Michael Chan7b08f662016-12-07 00:26:18 -05008491{
Michael Chan80fcaf42018-01-17 03:21:05 -05008492 int rc;
8493
Michael Chan7b08f662016-12-07 00:26:18 -05008494 ASSERT_RTNL();
Michael Chan80fcaf42018-01-17 03:21:05 -05008495 if (bnxt_ulp_registered(bp->edev, BNXT_ROCE_ULP))
8496 return 0;
8497
Michael Chan7b08f662016-12-07 00:26:18 -05008498 bnxt_hwrm_func_qcaps(bp);
Venkat Duvvuru1a037782018-03-09 23:46:09 -05008499
8500 if (netif_running(bp->dev))
8501 __bnxt_close_nic(bp, true, false);
8502
Michael Chan80fcaf42018-01-17 03:21:05 -05008503 bnxt_clear_int_mode(bp);
8504 rc = bnxt_init_int_mode(bp);
Venkat Duvvuru1a037782018-03-09 23:46:09 -05008505
8506 if (netif_running(bp->dev)) {
8507 if (rc)
8508 dev_close(bp->dev);
8509 else
8510 rc = bnxt_open_nic(bp, true, false);
8511 }
8512
Michael Chan80fcaf42018-01-17 03:21:05 -05008513 return rc;
Michael Chan7b08f662016-12-07 00:26:18 -05008514}
8515
Michael Chana22a6ac2017-08-23 19:34:05 -04008516static int bnxt_init_mac_addr(struct bnxt *bp)
8517{
8518 int rc = 0;
8519
8520 if (BNXT_PF(bp)) {
8521 memcpy(bp->dev->dev_addr, bp->pf.mac_addr, ETH_ALEN);
8522 } else {
8523#ifdef CONFIG_BNXT_SRIOV
8524 struct bnxt_vf_info *vf = &bp->vf;
8525
8526 if (is_valid_ether_addr(vf->mac_addr)) {
Vasundhara Volam91cdda42018-01-17 03:21:14 -05008527 /* overwrite netdev dev_addr with admin VF MAC */
Michael Chana22a6ac2017-08-23 19:34:05 -04008528 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
8529 } else {
8530 eth_hw_addr_random(bp->dev);
8531 rc = bnxt_approve_mac(bp, bp->dev->dev_addr);
8532 }
8533#endif
8534 }
8535 return rc;
8536}
8537
Ajit Khaparde90c4f782016-05-15 03:04:45 -04008538static void bnxt_parse_log_pcie_link(struct bnxt *bp)
8539{
8540 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
8541 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
8542
Vasundhara Volam7ab07602017-10-13 21:09:31 -04008543 if (pcie_get_minimum_link(pci_physfn(bp->pdev), &speed, &width) ||
Ajit Khaparde90c4f782016-05-15 03:04:45 -04008544 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
8545 netdev_info(bp->dev, "Failed to determine PCIe Link Info\n");
8546 else
8547 netdev_info(bp->dev, "PCIe: Speed %s Width x%d\n",
8548 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
8549 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
8550 speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
8551 "Unknown", width);
8552}
8553
Michael Chanc0c050c2015-10-22 16:01:17 -04008554static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8555{
8556 static int version_printed;
8557 struct net_device *dev;
8558 struct bnxt *bp;
Michael Chan6e6c5a52016-01-02 23:45:02 -05008559 int rc, max_irqs;
Michael Chanc0c050c2015-10-22 16:01:17 -04008560
Ray Jui4e003382017-02-20 19:25:16 -05008561 if (pci_is_bridge(pdev))
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -04008562 return -ENODEV;
8563
Michael Chanc0c050c2015-10-22 16:01:17 -04008564 if (version_printed++ == 0)
8565 pr_info("%s", version);
8566
8567 max_irqs = bnxt_get_max_irq(pdev);
8568 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
8569 if (!dev)
8570 return -ENOMEM;
8571
8572 bp = netdev_priv(dev);
8573
8574 if (bnxt_vf_pciid(ent->driver_data))
8575 bp->flags |= BNXT_FLAG_VF;
8576
Michael Chan2bcfa6f2015-12-27 18:19:24 -05008577 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04008578 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04008579
8580 rc = bnxt_init_board(pdev, dev);
8581 if (rc < 0)
8582 goto init_err_free;
8583
8584 dev->netdev_ops = &bnxt_netdev_ops;
8585 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
8586 dev->ethtool_ops = &bnxt_ethtool_ops;
David S. Millerbc880552017-07-24 21:20:16 -07008587 SWITCHDEV_SET_OPS(dev, &bnxt_switchdev_ops);
Michael Chanc0c050c2015-10-22 16:01:17 -04008588 pci_set_drvdata(pdev, dev);
8589
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04008590 rc = bnxt_alloc_hwrm_resources(bp);
8591 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05008592 goto init_err_pci_clean;
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04008593
8594 mutex_init(&bp->hwrm_cmd_lock);
8595 rc = bnxt_hwrm_ver_get(bp);
8596 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05008597 goto init_err_pci_clean;
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04008598
Deepak Khungare605db82017-05-29 19:06:04 -04008599 if (bp->flags & BNXT_FLAG_SHORT_CMD) {
8600 rc = bnxt_alloc_hwrm_short_cmd_req(bp);
8601 if (rc)
8602 goto init_err_pci_clean;
8603 }
8604
Michael Chan3c2217a2017-03-08 18:44:32 -05008605 rc = bnxt_hwrm_func_reset(bp);
8606 if (rc)
8607 goto init_err_pci_clean;
8608
Rob Swindell5ac67d82016-09-19 03:58:03 -04008609 bnxt_hwrm_fw_set_time(bp);
8610
Michael Chanc0c050c2015-10-22 16:01:17 -04008611 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
8612 NETIF_F_TSO | NETIF_F_TSO6 |
8613 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Tom Herbert7e133182016-05-18 09:06:10 -07008614 NETIF_F_GSO_IPXIP4 |
Alexander Duyck152971e2016-05-02 09:38:55 -07008615 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
8616 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04008617 NETIF_F_RXCSUM | NETIF_F_GRO;
8618
8619 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
8620 dev->hw_features |= NETIF_F_LRO;
Michael Chanc0c050c2015-10-22 16:01:17 -04008621
Michael Chanc0c050c2015-10-22 16:01:17 -04008622 dev->hw_enc_features =
8623 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
8624 NETIF_F_TSO | NETIF_F_TSO6 |
8625 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Alexander Duyck152971e2016-05-02 09:38:55 -07008626 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07008627 NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
Alexander Duyck152971e2016-05-02 09:38:55 -07008628 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
8629 NETIF_F_GSO_GRE_CSUM;
Michael Chanc0c050c2015-10-22 16:01:17 -04008630 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
8631 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
8632 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
Michael Chan1054aee2017-12-16 03:09:42 -05008633 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
8634 dev->hw_features |= NETIF_F_GRO_HW;
Michael Chanc0c050c2015-10-22 16:01:17 -04008635 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
Michael Chan1054aee2017-12-16 03:09:42 -05008636 if (dev->features & NETIF_F_GRO_HW)
8637 dev->features &= ~NETIF_F_LRO;
Michael Chanc0c050c2015-10-22 16:01:17 -04008638 dev->priv_flags |= IFF_UNICAST_FLT;
8639
8640#ifdef CONFIG_BNXT_SRIOV
8641 init_waitqueue_head(&bp->sriov_cfg_wait);
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04008642 mutex_init(&bp->sriov_lock);
Michael Chanc0c050c2015-10-22 16:01:17 -04008643#endif
Michael Chan309369c2016-06-13 02:25:34 -04008644 bp->gro_func = bnxt_gro_func_5730x;
Michael Chan3284f9e2017-05-29 19:06:07 -04008645 if (BNXT_CHIP_P4_PLUS(bp))
Michael Chan94758f82016-06-13 02:25:35 -04008646 bp->gro_func = bnxt_gro_func_5731x;
Michael Chan434c9752017-05-29 19:06:08 -04008647 else
8648 bp->flags |= BNXT_FLAG_DOUBLE_DB;
Michael Chan309369c2016-06-13 02:25:34 -04008649
Michael Chanc0c050c2015-10-22 16:01:17 -04008650 rc = bnxt_hwrm_func_drv_rgtr(bp);
8651 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05008652 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04008653
Michael Chana1653b12016-12-07 00:26:20 -05008654 rc = bnxt_hwrm_func_rgtr_async_events(bp, NULL, 0);
8655 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05008656 goto init_err_pci_clean;
Michael Chana1653b12016-12-07 00:26:20 -05008657
Michael Chana588e452016-12-07 00:26:21 -05008658 bp->ulp_probe = bnxt_ulp_probe;
8659
Michael Chanc0c050c2015-10-22 16:01:17 -04008660 /* Get the MAX capabilities for this function */
8661 rc = bnxt_hwrm_func_qcaps(bp);
8662 if (rc) {
8663 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
8664 rc);
8665 rc = -1;
Sathya Perla17086392017-02-20 19:25:18 -05008666 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04008667 }
Michael Chana22a6ac2017-08-23 19:34:05 -04008668 rc = bnxt_init_mac_addr(bp);
8669 if (rc) {
8670 dev_err(&pdev->dev, "Unable to initialize mac address.\n");
8671 rc = -EADDRNOTAVAIL;
8672 goto init_err_pci_clean;
8673 }
Michael Chanc0c050c2015-10-22 16:01:17 -04008674 rc = bnxt_hwrm_queue_qportcfg(bp);
8675 if (rc) {
8676 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
8677 rc);
8678 rc = -1;
Sathya Perla17086392017-02-20 19:25:18 -05008679 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04008680 }
8681
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04008682 bnxt_hwrm_func_qcfg(bp);
Michael Chan5ad2cbe2017-01-13 01:32:03 -05008683 bnxt_hwrm_port_led_qcaps(bp);
Michael Chaneb513652017-04-04 18:14:12 -04008684 bnxt_ethtool_init(bp);
Michael Chan87fe6032017-05-16 16:39:43 -04008685 bnxt_dcb_init(bp);
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04008686
Michael Chan7eb9bb32017-10-26 11:51:25 -04008687 /* MTU range: 60 - FW defined max */
8688 dev->min_mtu = ETH_ZLEN;
8689 dev->max_mtu = bp->max_mtu;
8690
Michael Chand5430d32017-08-28 13:40:31 -04008691 rc = bnxt_probe_phy(bp);
8692 if (rc)
8693 goto init_err_pci_clean;
8694
Michael Chanc61fb992017-02-06 16:55:36 -05008695 bnxt_set_rx_skb_mode(bp, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04008696 bnxt_set_tpa_flags(bp);
8697 bnxt_set_ring_params(bp);
Michael Chan33c26572016-12-07 00:26:15 -05008698 bnxt_set_max_func_irqs(bp, max_irqs);
Michael Chan702c2212017-05-29 19:06:10 -04008699 rc = bnxt_set_dflt_rings(bp, true);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05008700 if (rc) {
8701 netdev_err(bp->dev, "Not enough rings available.\n");
8702 rc = -ENOMEM;
Sathya Perla17086392017-02-20 19:25:18 -05008703 goto init_err_pci_clean;
Michael Chanbdbd1eb2016-12-29 12:13:43 -05008704 }
Michael Chanc0c050c2015-10-22 16:01:17 -04008705
Michael Chan87da7f72016-11-16 21:13:09 -05008706 /* Default RSS hash cfg. */
8707 bp->rss_hash_cfg = VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 |
8708 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 |
8709 VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 |
8710 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6;
Michael Chan3284f9e2017-05-29 19:06:07 -04008711 if (BNXT_CHIP_P4_PLUS(bp) && bp->hwrm_spec_code >= 0x10501) {
Michael Chan87da7f72016-11-16 21:13:09 -05008712 bp->flags |= BNXT_FLAG_UDP_RSS_CAP;
8713 bp->rss_hash_cfg |= VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 |
8714 VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6;
8715 }
8716
Michael Chan8fdefd62016-12-29 12:13:36 -05008717 bnxt_hwrm_vnic_qcaps(bp);
Michael Chan8079e8f2016-12-29 12:13:37 -05008718 if (bnxt_rfs_supported(bp)) {
Michael Chan2bcfa6f2015-12-27 18:19:24 -05008719 dev->hw_features |= NETIF_F_NTUPLE;
8720 if (bnxt_rfs_capable(bp)) {
8721 bp->flags |= BNXT_FLAG_RFS;
8722 dev->features |= NETIF_F_NTUPLE;
8723 }
8724 }
8725
Michael Chanc0c050c2015-10-22 16:01:17 -04008726 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
8727 bp->flags |= BNXT_FLAG_STRIP_VLAN;
8728
Michael Chan78095922016-12-07 00:26:16 -05008729 rc = bnxt_init_int_mode(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008730 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05008731 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04008732
Michael Chan832aed12018-03-09 23:46:07 -05008733 /* No TC has been set yet and rings may have been trimmed due to
8734 * limited MSIX, so we re-initialize the TX rings per TC.
8735 */
8736 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
8737
Michael Chanc1ef1462017-04-04 18:14:07 -04008738 bnxt_get_wol_settings(bp);
Michael Chand196ece2017-04-04 18:14:08 -04008739 if (bp->flags & BNXT_FLAG_WOL_CAP)
8740 device_set_wakeup_enable(&pdev->dev, bp->wol);
8741 else
8742 device_set_wakeup_capable(&pdev->dev, false);
Michael Chanc1ef1462017-04-04 18:14:07 -04008743
Michael Chanc3480a62018-01-17 03:21:15 -05008744 bnxt_hwrm_set_cache_line_size(bp, cache_line_size());
8745
Michael Chanc213eae2017-10-13 21:09:29 -04008746 if (BNXT_PF(bp)) {
8747 if (!bnxt_pf_wq) {
8748 bnxt_pf_wq =
8749 create_singlethread_workqueue("bnxt_pf_wq");
8750 if (!bnxt_pf_wq) {
8751 dev_err(&pdev->dev, "Unable to create workqueue.\n");
8752 goto init_err_pci_clean;
8753 }
8754 }
Sathya Perla2ae74082017-08-28 13:40:33 -04008755 bnxt_init_tc(bp);
Michael Chanc213eae2017-10-13 21:09:29 -04008756 }
Sathya Perla2ae74082017-08-28 13:40:33 -04008757
Michael Chan78095922016-12-07 00:26:16 -05008758 rc = register_netdev(dev);
8759 if (rc)
Sathya Perla2ae74082017-08-28 13:40:33 -04008760 goto init_err_cleanup_tc;
Michael Chan78095922016-12-07 00:26:16 -05008761
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04008762 if (BNXT_PF(bp))
8763 bnxt_dl_register(bp);
8764
Michael Chanc0c050c2015-10-22 16:01:17 -04008765 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
8766 board_info[ent->driver_data].name,
8767 (long)pci_resource_start(pdev, 0), dev->dev_addr);
8768
Ajit Khaparde90c4f782016-05-15 03:04:45 -04008769 bnxt_parse_log_pcie_link(bp);
8770
Michael Chanc0c050c2015-10-22 16:01:17 -04008771 return 0;
8772
Sathya Perla2ae74082017-08-28 13:40:33 -04008773init_err_cleanup_tc:
8774 bnxt_shutdown_tc(bp);
Michael Chan78095922016-12-07 00:26:16 -05008775 bnxt_clear_int_mode(bp);
8776
Sathya Perla17086392017-02-20 19:25:18 -05008777init_err_pci_clean:
8778 bnxt_cleanup_pci(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008779
8780init_err_free:
8781 free_netdev(dev);
8782 return rc;
8783}
8784
Michael Chand196ece2017-04-04 18:14:08 -04008785static void bnxt_shutdown(struct pci_dev *pdev)
8786{
8787 struct net_device *dev = pci_get_drvdata(pdev);
8788 struct bnxt *bp;
8789
8790 if (!dev)
8791 return;
8792
8793 rtnl_lock();
8794 bp = netdev_priv(dev);
8795 if (!bp)
8796 goto shutdown_exit;
8797
8798 if (netif_running(dev))
8799 dev_close(dev);
8800
Ray Juia7f3f932017-12-01 03:13:02 -05008801 bnxt_ulp_shutdown(bp);
8802
Michael Chand196ece2017-04-04 18:14:08 -04008803 if (system_state == SYSTEM_POWER_OFF) {
8804 bnxt_clear_int_mode(bp);
8805 pci_wake_from_d3(pdev, bp->wol);
8806 pci_set_power_state(pdev, PCI_D3hot);
8807 }
8808
8809shutdown_exit:
8810 rtnl_unlock();
8811}
8812
Michael Chanf65a2042017-04-04 18:14:11 -04008813#ifdef CONFIG_PM_SLEEP
8814static int bnxt_suspend(struct device *device)
8815{
8816 struct pci_dev *pdev = to_pci_dev(device);
8817 struct net_device *dev = pci_get_drvdata(pdev);
8818 struct bnxt *bp = netdev_priv(dev);
8819 int rc = 0;
8820
8821 rtnl_lock();
8822 if (netif_running(dev)) {
8823 netif_device_detach(dev);
8824 rc = bnxt_close(dev);
8825 }
8826 bnxt_hwrm_func_drv_unrgtr(bp);
8827 rtnl_unlock();
8828 return rc;
8829}
8830
8831static int bnxt_resume(struct device *device)
8832{
8833 struct pci_dev *pdev = to_pci_dev(device);
8834 struct net_device *dev = pci_get_drvdata(pdev);
8835 struct bnxt *bp = netdev_priv(dev);
8836 int rc = 0;
8837
8838 rtnl_lock();
8839 if (bnxt_hwrm_ver_get(bp) || bnxt_hwrm_func_drv_rgtr(bp)) {
8840 rc = -ENODEV;
8841 goto resume_exit;
8842 }
8843 rc = bnxt_hwrm_func_reset(bp);
8844 if (rc) {
8845 rc = -EBUSY;
8846 goto resume_exit;
8847 }
8848 bnxt_get_wol_settings(bp);
8849 if (netif_running(dev)) {
8850 rc = bnxt_open(dev);
8851 if (!rc)
8852 netif_device_attach(dev);
8853 }
8854
8855resume_exit:
8856 rtnl_unlock();
8857 return rc;
8858}
8859
8860static SIMPLE_DEV_PM_OPS(bnxt_pm_ops, bnxt_suspend, bnxt_resume);
8861#define BNXT_PM_OPS (&bnxt_pm_ops)
8862
8863#else
8864
8865#define BNXT_PM_OPS NULL
8866
8867#endif /* CONFIG_PM_SLEEP */
8868
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008869/**
8870 * bnxt_io_error_detected - called when PCI error is detected
8871 * @pdev: Pointer to PCI device
8872 * @state: The current pci connection state
8873 *
8874 * This function is called after a PCI bus error affecting
8875 * this device has been detected.
8876 */
8877static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
8878 pci_channel_state_t state)
8879{
8880 struct net_device *netdev = pci_get_drvdata(pdev);
Michael Chana588e452016-12-07 00:26:21 -05008881 struct bnxt *bp = netdev_priv(netdev);
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008882
8883 netdev_info(netdev, "PCI I/O error detected\n");
8884
8885 rtnl_lock();
8886 netif_device_detach(netdev);
8887
Michael Chana588e452016-12-07 00:26:21 -05008888 bnxt_ulp_stop(bp);
8889
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008890 if (state == pci_channel_io_perm_failure) {
8891 rtnl_unlock();
8892 return PCI_ERS_RESULT_DISCONNECT;
8893 }
8894
8895 if (netif_running(netdev))
8896 bnxt_close(netdev);
8897
8898 pci_disable_device(pdev);
8899 rtnl_unlock();
8900
8901 /* Request a slot slot reset. */
8902 return PCI_ERS_RESULT_NEED_RESET;
8903}
8904
8905/**
8906 * bnxt_io_slot_reset - called after the pci bus has been reset.
8907 * @pdev: Pointer to PCI device
8908 *
8909 * Restart the card from scratch, as if from a cold-boot.
8910 * At this point, the card has exprienced a hard reset,
8911 * followed by fixups by BIOS, and has its config space
8912 * set up identically to what it was at cold boot.
8913 */
8914static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
8915{
8916 struct net_device *netdev = pci_get_drvdata(pdev);
8917 struct bnxt *bp = netdev_priv(netdev);
8918 int err = 0;
8919 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
8920
8921 netdev_info(bp->dev, "PCI Slot Reset\n");
8922
8923 rtnl_lock();
8924
8925 if (pci_enable_device(pdev)) {
8926 dev_err(&pdev->dev,
8927 "Cannot re-enable PCI device after reset.\n");
8928 } else {
8929 pci_set_master(pdev);
8930
Michael Chanaa8ed022016-12-07 00:26:17 -05008931 err = bnxt_hwrm_func_reset(bp);
8932 if (!err && netif_running(netdev))
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008933 err = bnxt_open(netdev);
8934
Michael Chana588e452016-12-07 00:26:21 -05008935 if (!err) {
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008936 result = PCI_ERS_RESULT_RECOVERED;
Michael Chana588e452016-12-07 00:26:21 -05008937 bnxt_ulp_start(bp);
8938 }
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008939 }
8940
8941 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
8942 dev_close(netdev);
8943
8944 rtnl_unlock();
8945
8946 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8947 if (err) {
8948 dev_err(&pdev->dev,
8949 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
8950 err); /* non-fatal, continue */
8951 }
8952
8953 return PCI_ERS_RESULT_RECOVERED;
8954}
8955
8956/**
8957 * bnxt_io_resume - called when traffic can start flowing again.
8958 * @pdev: Pointer to PCI device
8959 *
8960 * This callback is called when the error recovery driver tells
8961 * us that its OK to resume normal operation.
8962 */
8963static void bnxt_io_resume(struct pci_dev *pdev)
8964{
8965 struct net_device *netdev = pci_get_drvdata(pdev);
8966
8967 rtnl_lock();
8968
8969 netif_device_attach(netdev);
8970
8971 rtnl_unlock();
8972}
8973
8974static const struct pci_error_handlers bnxt_err_handler = {
8975 .error_detected = bnxt_io_error_detected,
8976 .slot_reset = bnxt_io_slot_reset,
8977 .resume = bnxt_io_resume
8978};
8979
Michael Chanc0c050c2015-10-22 16:01:17 -04008980static struct pci_driver bnxt_pci_driver = {
8981 .name = DRV_MODULE_NAME,
8982 .id_table = bnxt_pci_tbl,
8983 .probe = bnxt_init_one,
8984 .remove = bnxt_remove_one,
Michael Chand196ece2017-04-04 18:14:08 -04008985 .shutdown = bnxt_shutdown,
Michael Chanf65a2042017-04-04 18:14:11 -04008986 .driver.pm = BNXT_PM_OPS,
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008987 .err_handler = &bnxt_err_handler,
Michael Chanc0c050c2015-10-22 16:01:17 -04008988#if defined(CONFIG_BNXT_SRIOV)
8989 .sriov_configure = bnxt_sriov_configure,
8990#endif
8991};
8992
Michael Chanc213eae2017-10-13 21:09:29 -04008993static int __init bnxt_init(void)
8994{
8995 return pci_register_driver(&bnxt_pci_driver);
8996}
8997
8998static void __exit bnxt_exit(void)
8999{
9000 pci_unregister_driver(&bnxt_pci_driver);
9001 if (bnxt_pf_wq)
9002 destroy_workqueue(bnxt_pf_wq);
9003}
9004
9005module_init(bnxt_init);
9006module_exit(bnxt_exit);