blob: 17e139e9cbbc7c918710bd6a3f112320739265d0 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Chon Ming Lee00fc31b2014-04-09 13:28:15 +030032#define _PIPE3(pipe, a, b, c) (pipe < 2 ? _PIPE(pipe, a, b) : c)
33#define _PORT3(port, a, b, c) (port < 2 ? _PORT(port, a, b) : c)
Eugeni Dodonov2b139522012-03-29 12:32:22 -030034
Daniel Vetter6b26c862012-04-24 14:04:12 +020035#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
Jesse Barnes585fb112008-07-29 11:54:06 -070038/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070041#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070042#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080046#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070047#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020051#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070057#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070058#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010077#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070079
80/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070081#define I965_GDRST 0xc0 /* PCI config register */
82#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070083#define GRDOM_FULL (0<<2)
84#define GRDOM_RENDER (1<<2)
85#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070086#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020087#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070088
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070089#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
90#define GEN6_MBC_SNPCR_SHIFT 21
91#define GEN6_MBC_SNPCR_MASK (3<<21)
92#define GEN6_MBC_SNPCR_MAX (0<<21)
93#define GEN6_MBC_SNPCR_MED (1<<21)
94#define GEN6_MBC_SNPCR_LOW (2<<21)
95#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
96
Imre Deak9e72b462014-05-05 15:13:55 +030097#define VLV_G3DCTL 0x9024
98#define VLV_GSCKGCTL 0x9028
99
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100100#define GEN6_MBCTL 0x0907c
101#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
102#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
103#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
104#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
105#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
106
Eric Anholtcff458c2010-11-18 09:31:14 +0800107#define GEN6_GDRST 0x941c
108#define GEN6_GRDOM_FULL (1 << 0)
109#define GEN6_GRDOM_RENDER (1 << 1)
110#define GEN6_GRDOM_MEDIA (1 << 2)
111#define GEN6_GRDOM_BLT (1 << 3)
112
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100113#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
114#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
115#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
116#define PP_DIR_DCLV_2G 0xffffffff
117
Ben Widawsky94e409c2013-11-04 22:29:36 -0800118#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
119#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
120
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100121#define GAM_ECOCHK 0x4090
122#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700123#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100124#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
125#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300126#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
127#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
128#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
129#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
130#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100131
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200132#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300133#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200134#define ECOBITS_PPGTT_CACHE64B (3<<8)
135#define ECOBITS_PPGTT_CACHE4B (0<<8)
136
Daniel Vetterbe901a52012-04-11 20:42:39 +0200137#define GAB_CTL 0x24000
138#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
139
Jesse Barnes585fb112008-07-29 11:54:06 -0700140/* VGA stuff */
141
142#define VGA_ST01_MDA 0x3ba
143#define VGA_ST01_CGA 0x3da
144
145#define VGA_MSR_WRITE 0x3c2
146#define VGA_MSR_READ 0x3cc
147#define VGA_MSR_MEM_EN (1<<1)
148#define VGA_MSR_CGA_MODE (1<<0)
149
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300150#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100151#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300152#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700153
154#define VGA_AR_INDEX 0x3c0
155#define VGA_AR_VID_EN (1<<5)
156#define VGA_AR_DATA_WRITE 0x3c0
157#define VGA_AR_DATA_READ 0x3c1
158
159#define VGA_GR_INDEX 0x3ce
160#define VGA_GR_DATA 0x3cf
161/* GR05 */
162#define VGA_GR_MEM_READ_MODE_SHIFT 3
163#define VGA_GR_MEM_READ_MODE_PLANE 1
164/* GR06 */
165#define VGA_GR_MEM_MODE_MASK 0xc
166#define VGA_GR_MEM_MODE_SHIFT 2
167#define VGA_GR_MEM_A0000_AFFFF 0
168#define VGA_GR_MEM_A0000_BFFFF 1
169#define VGA_GR_MEM_B0000_B7FFF 2
170#define VGA_GR_MEM_B0000_BFFFF 3
171
172#define VGA_DACMASK 0x3c6
173#define VGA_DACRX 0x3c7
174#define VGA_DACWX 0x3c8
175#define VGA_DACDATA 0x3c9
176
177#define VGA_CR_INDEX_MDA 0x3b4
178#define VGA_CR_DATA_MDA 0x3b5
179#define VGA_CR_INDEX_CGA 0x3d4
180#define VGA_CR_DATA_CGA 0x3d5
181
182/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800183 * Instruction field definitions used by the command parser
184 */
185#define INSTR_CLIENT_SHIFT 29
186#define INSTR_CLIENT_MASK 0xE0000000
187#define INSTR_MI_CLIENT 0x0
188#define INSTR_BC_CLIENT 0x2
189#define INSTR_RC_CLIENT 0x3
190#define INSTR_SUBCLIENT_SHIFT 27
191#define INSTR_SUBCLIENT_MASK 0x18000000
192#define INSTR_MEDIA_SUBCLIENT 0x2
193
194/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700195 * Memory interface instructions used by the kernel
196 */
197#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800198/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
199#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700200
201#define MI_NOOP MI_INSTR(0, 0)
202#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
203#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200204#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700205#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
206#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
207#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
208#define MI_FLUSH MI_INSTR(0x04, 0)
209#define MI_READ_FLUSH (1 << 0)
210#define MI_EXE_FLUSH (1 << 1)
211#define MI_NO_WRITE_FLUSH (1 << 2)
212#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
213#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800214#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800215#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
216#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
217#define MI_ARB_ENABLE (1<<0)
218#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700219#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800220#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
221#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400222#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200223#define MI_OVERLAY_CONTINUE (0x0<<21)
224#define MI_OVERLAY_ON (0x1<<21)
225#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700226#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500227#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700228#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500229#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200230/* IVB has funny definitions for which plane to flip. */
231#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
232#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
233#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
234#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
235#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
236#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawsky0e792842013-12-16 20:50:37 -0800237#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
238#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
239#define MI_SEMAPHORE_UPDATE (1<<21)
240#define MI_SEMAPHORE_COMPARE (1<<20)
241#define MI_SEMAPHORE_REGISTER (1<<18)
242#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
243#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
244#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
245#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
246#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
247#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
248#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
249#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
250#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
251#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
252#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
253#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100254#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
255#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800256#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
257#define MI_MM_SPACE_GTT (1<<8)
258#define MI_MM_SPACE_PHYSICAL (0<<8)
259#define MI_SAVE_EXT_STATE_EN (1<<3)
260#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800261#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800262#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700263#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
264#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
265#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
266#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000267/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
268 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
269 * simply ignores the register load under certain conditions.
270 * - One can actually load arbitrary many arbitrary registers: Simply issue x
271 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
272 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100273#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
274#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
Damien Lespiaub76bfeb2014-04-07 20:24:33 +0100275#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800276#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000277#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700278#define MI_FLUSH_DW_STORE_INDEX (1<<21)
279#define MI_INVALIDATE_TLB (1<<18)
280#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800281#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800282#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700283#define MI_INVALIDATE_BSD (1<<7)
284#define MI_FLUSH_DW_USE_GTT (1<<2)
285#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700286#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100287#define MI_BATCH_NON_SECURE (1)
288/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800289#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100290#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800291#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700292#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100293#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700294#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800295
Rodrigo Vivi94353732013-08-28 16:45:46 -0300296
297#define MI_PREDICATE_RESULT_2 (0x2214)
298#define LOWER_SLICE_ENABLED (1<<0)
299#define LOWER_SLICE_DISABLED (0<<0)
300
Jesse Barnes585fb112008-07-29 11:54:06 -0700301/*
302 * 3D instructions used by the kernel
303 */
304#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
305
306#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
307#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
308#define SC_UPDATE_SCISSOR (0x1<<1)
309#define SC_ENABLE_MASK (0x1<<0)
310#define SC_ENABLE (0x1<<0)
311#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
312#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
313#define SCI_YMIN_MASK (0xffff<<16)
314#define SCI_XMIN_MASK (0xffff<<0)
315#define SCI_YMAX_MASK (0xffff<<16)
316#define SCI_XMAX_MASK (0xffff<<0)
317#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
318#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
319#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
320#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
321#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
322#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
323#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
324#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
325#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
326#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
327#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
328#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
329#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
330#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
331#define BLT_DEPTH_8 (0<<24)
332#define BLT_DEPTH_16_565 (1<<24)
333#define BLT_DEPTH_16_1555 (2<<24)
334#define BLT_DEPTH_32 (3<<24)
335#define BLT_ROP_GXCOPY (0xcc<<16)
336#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
337#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
338#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
339#define ASYNC_FLIP (1<<22)
340#define DISPLAY_PLANE_A (0<<20)
341#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200342#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200343#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800344#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800345#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200346#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700347#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200348#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800349#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200350#define PIPE_CONTROL_DEPTH_STALL (1<<13)
351#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200352#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200353#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
354#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
355#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
356#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200357#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
358#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
359#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200360#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200361#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700362#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700363
Brad Volkin3a6fa982014-02-18 10:15:47 -0800364/*
365 * Commands used only by the command parser
366 */
367#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
368#define MI_ARB_CHECK MI_INSTR(0x05, 0)
369#define MI_RS_CONTROL MI_INSTR(0x06, 0)
370#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
371#define MI_PREDICATE MI_INSTR(0x0C, 0)
372#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
373#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800374#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800375#define MI_URB_CLEAR MI_INSTR(0x19, 0)
376#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
377#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800378#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
379#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800380#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
381#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
382#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
383#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
384#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
385#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
386
387#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
388#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800389#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
390#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800391#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
392#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
393#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
394 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
395#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
396 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
397#define GFX_OP_3DSTATE_SO_DECL_LIST \
398 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
399
400#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
401 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
402#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
403 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
404#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
405 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
406#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
407 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
408#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
409 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
410
411#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
412
413#define COLOR_BLT ((0x2<<29)|(0x40<<22))
414#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100415
416/*
Brad Volkin5947de92014-02-18 10:15:50 -0800417 * Registers used only by the command parser
418 */
419#define BCS_SWCTRL 0x22200
420
421#define HS_INVOCATION_COUNT 0x2300
422#define DS_INVOCATION_COUNT 0x2308
423#define IA_VERTICES_COUNT 0x2310
424#define IA_PRIMITIVES_COUNT 0x2318
425#define VS_INVOCATION_COUNT 0x2320
426#define GS_INVOCATION_COUNT 0x2328
427#define GS_PRIMITIVES_COUNT 0x2330
428#define CL_INVOCATION_COUNT 0x2338
429#define CL_PRIMITIVES_COUNT 0x2340
430#define PS_INVOCATION_COUNT 0x2348
431#define PS_DEPTH_COUNT 0x2350
432
433/* There are the 4 64-bit counter registers, one for each stream output */
434#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
435
Brad Volkin113a0472014-04-08 14:18:58 -0700436#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
437
438#define GEN7_3DPRIM_END_OFFSET 0x2420
439#define GEN7_3DPRIM_START_VERTEX 0x2430
440#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
441#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
442#define GEN7_3DPRIM_START_INSTANCE 0x243C
443#define GEN7_3DPRIM_BASE_VERTEX 0x2440
444
Kenneth Graunke180b8132014-03-25 22:52:03 -0700445#define OACONTROL 0x2360
446
Brad Volkin220375a2014-02-18 10:15:51 -0800447#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
448#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
449#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
450 _GEN7_PIPEA_DE_LOAD_SL, \
451 _GEN7_PIPEB_DE_LOAD_SL)
452
Brad Volkin5947de92014-02-18 10:15:50 -0800453/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100454 * Reset registers
455 */
456#define DEBUG_RESET_I830 0x6070
457#define DEBUG_RESET_FULL (1<<7)
458#define DEBUG_RESET_RENDER (1<<8)
459#define DEBUG_RESET_DISPLAY (1<<9)
460
Jesse Barnes57f350b2012-03-28 13:39:25 -0700461/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300462 * IOSF sideband
463 */
464#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
465#define IOSF_DEVFN_SHIFT 24
466#define IOSF_OPCODE_SHIFT 16
467#define IOSF_PORT_SHIFT 8
468#define IOSF_BYTE_ENABLES_SHIFT 4
469#define IOSF_BAR_SHIFT 1
470#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800471#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300472#define IOSF_PORT_PUNIT 0x4
473#define IOSF_PORT_NC 0x11
474#define IOSF_PORT_DPIO 0x12
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300475#define IOSF_PORT_DPIO_2 0x1a
Jani Nikulae9f882a2013-08-27 15:12:14 +0300476#define IOSF_PORT_GPIO_NC 0x13
477#define IOSF_PORT_CCK 0x14
478#define IOSF_PORT_CCU 0xA9
479#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530480#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300481#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
482#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
483
Jesse Barnes30a970c2013-11-04 13:48:12 -0800484/* See configdb bunit SB addr map */
485#define BUNIT_REG_BISOC 0x11
486
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300487#define PUNIT_OPCODE_REG_READ 6
488#define PUNIT_OPCODE_REG_WRITE 7
489
Jesse Barnes30a970c2013-11-04 13:48:12 -0800490#define PUNIT_REG_DSPFREQ 0x36
491#define DSPFREQSTAT_SHIFT 30
492#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
493#define DSPFREQGUAR_SHIFT 14
494#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Imre Deaka30180a2014-03-04 19:23:02 +0200495
496/* See the PUNIT HAS v0.8 for the below bits */
497enum punit_power_well {
498 PUNIT_POWER_WELL_RENDER = 0,
499 PUNIT_POWER_WELL_MEDIA = 1,
500 PUNIT_POWER_WELL_DISP2D = 3,
501 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
502 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
503 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
504 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
505 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
506 PUNIT_POWER_WELL_DPIO_RX0 = 10,
507 PUNIT_POWER_WELL_DPIO_RX1 = 11,
508
509 PUNIT_POWER_WELL_NUM,
510};
511
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800512#define PUNIT_REG_PWRGT_CTRL 0x60
513#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200514#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
515#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
516#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
517#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
518#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800519
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300520#define PUNIT_REG_GPU_LFM 0xd3
521#define PUNIT_REG_GPU_FREQ_REQ 0xd4
522#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300523#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300524#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
525
526#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
527#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
528
529#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
530#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
531#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
532#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
533#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
534#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
535#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
536#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
537#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
538#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
539
ymohanmabe4fc042013-08-27 23:40:56 +0300540/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800541#define CCK_FUSE_REG 0x8
542#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300543#define CCK_REG_DSI_PLL_FUSE 0x44
544#define CCK_REG_DSI_PLL_CONTROL 0x48
545#define DSI_PLL_VCO_EN (1 << 31)
546#define DSI_PLL_LDO_GATE (1 << 30)
547#define DSI_PLL_P1_POST_DIV_SHIFT 17
548#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
549#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
550#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
551#define DSI_PLL_MUX_MASK (3 << 9)
552#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
553#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
554#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
555#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
556#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
557#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
558#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
559#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
560#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
561#define DSI_PLL_LOCK (1 << 0)
562#define CCK_REG_DSI_PLL_DIVIDER 0x4c
563#define DSI_PLL_LFSR (1 << 31)
564#define DSI_PLL_FRACTION_EN (1 << 30)
565#define DSI_PLL_FRAC_COUNTER_SHIFT 27
566#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
567#define DSI_PLL_USYNC_CNT_SHIFT 18
568#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
569#define DSI_PLL_N1_DIV_SHIFT 16
570#define DSI_PLL_N1_DIV_MASK (3 << 16)
571#define DSI_PLL_M1_DIV_SHIFT 0
572#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800573#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
ymohanmabe4fc042013-08-27 23:40:56 +0300574
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300575/*
576 * DPIO - a special bus for various display related registers to hide behind
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200577 *
578 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200579 *
580 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700581 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300582#define DPIO_DEVFN 0
583#define DPIO_OPCODE_REG_WRITE 1
584#define DPIO_OPCODE_REG_READ 0
585
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200586#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700587#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
588#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
589#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700590#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700591
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800592#define DPIO_PHY(pipe) ((pipe) >> 1)
593#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
594
Daniel Vetter598fac62013-04-18 22:01:46 +0200595/*
596 * Per pipe/PLL DPIO regs
597 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800598#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700599#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200600#define DPIO_POST_DIV_DAC 0
601#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
602#define DPIO_POST_DIV_LVDS1 2
603#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700604#define DPIO_K_SHIFT (24) /* 4 bits */
605#define DPIO_P1_SHIFT (21) /* 3 bits */
606#define DPIO_P2_SHIFT (16) /* 5 bits */
607#define DPIO_N_SHIFT (12) /* 4 bits */
608#define DPIO_ENABLE_CALIBRATION (1<<11)
609#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
610#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800611#define _VLV_PLL_DW3_CH1 0x802c
612#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700613
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800614#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700615#define DPIO_REFSEL_OVERRIDE 27
616#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
617#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
618#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530619#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700620#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
621#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800622#define _VLV_PLL_DW5_CH1 0x8034
623#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700624
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800625#define _VLV_PLL_DW7_CH0 0x801c
626#define _VLV_PLL_DW7_CH1 0x803c
627#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700628
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800629#define _VLV_PLL_DW8_CH0 0x8040
630#define _VLV_PLL_DW8_CH1 0x8060
631#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200632
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800633#define VLV_PLL_DW9_BCAST 0xc044
634#define _VLV_PLL_DW9_CH0 0x8044
635#define _VLV_PLL_DW9_CH1 0x8064
636#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200637
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800638#define _VLV_PLL_DW10_CH0 0x8048
639#define _VLV_PLL_DW10_CH1 0x8068
640#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200641
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800642#define _VLV_PLL_DW11_CH0 0x804c
643#define _VLV_PLL_DW11_CH1 0x806c
644#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700645
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800646/* Spec for ref block start counts at DW10 */
647#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200648
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800649#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100650
Daniel Vetter598fac62013-04-18 22:01:46 +0200651/*
652 * Per DDI channel DPIO regs
653 */
654
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800655#define _VLV_PCS_DW0_CH0 0x8200
656#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200657#define DPIO_PCS_TX_LANE2_RESET (1<<16)
658#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800659#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200660
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800661#define _VLV_PCS_DW1_CH0 0x8204
662#define _VLV_PCS_DW1_CH1 0x8404
Daniel Vetter598fac62013-04-18 22:01:46 +0200663#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
664#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
665#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
666#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800667#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200668
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800669#define _VLV_PCS_DW8_CH0 0x8220
670#define _VLV_PCS_DW8_CH1 0x8420
671#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200672
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800673#define _VLV_PCS01_DW8_CH0 0x0220
674#define _VLV_PCS23_DW8_CH0 0x0420
675#define _VLV_PCS01_DW8_CH1 0x2620
676#define _VLV_PCS23_DW8_CH1 0x2820
677#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
678#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200679
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800680#define _VLV_PCS_DW9_CH0 0x8224
681#define _VLV_PCS_DW9_CH1 0x8424
682#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200683
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800684#define _VLV_PCS_DW11_CH0 0x822c
685#define _VLV_PCS_DW11_CH1 0x842c
686#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200687
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800688#define _VLV_PCS_DW12_CH0 0x8230
689#define _VLV_PCS_DW12_CH1 0x8430
690#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200691
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800692#define _VLV_PCS_DW14_CH0 0x8238
693#define _VLV_PCS_DW14_CH1 0x8438
694#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200695
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800696#define _VLV_PCS_DW23_CH0 0x825c
697#define _VLV_PCS_DW23_CH1 0x845c
698#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200699
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800700#define _VLV_TX_DW2_CH0 0x8288
701#define _VLV_TX_DW2_CH1 0x8488
702#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200703
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800704#define _VLV_TX_DW3_CH0 0x828c
705#define _VLV_TX_DW3_CH1 0x848c
706#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
707
708#define _VLV_TX_DW4_CH0 0x8290
709#define _VLV_TX_DW4_CH1 0x8490
710#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
711
712#define _VLV_TX3_DW4_CH0 0x690
713#define _VLV_TX3_DW4_CH1 0x2a90
714#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
715
716#define _VLV_TX_DW5_CH0 0x8294
717#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200718#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800719#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200720
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800721#define _VLV_TX_DW11_CH0 0x82ac
722#define _VLV_TX_DW11_CH1 0x84ac
723#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200724
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800725#define _VLV_TX_DW14_CH0 0x82b8
726#define _VLV_TX_DW14_CH1 0x84b8
727#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530728
Jesse Barnes585fb112008-07-29 11:54:06 -0700729/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800730 * Fence registers
731 */
732#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700733#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800734#define I830_FENCE_START_MASK 0x07f80000
735#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800736#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800737#define I830_FENCE_PITCH_SHIFT 4
738#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200739#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700740#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200741#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800742
743#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800744#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800745
746#define FENCE_REG_965_0 0x03000
747#define I965_FENCE_PITCH_SHIFT 2
748#define I965_FENCE_TILING_Y_SHIFT 1
749#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200750#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800751
Eric Anholt4e901fd2009-10-26 16:44:17 -0700752#define FENCE_REG_SANDYBRIDGE_0 0x100000
753#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300754#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700755
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100756/* control register for cpu gtt access */
757#define TILECTL 0x101000
758#define TILECTL_SWZCTL (1 << 0)
759#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
760#define TILECTL_BACKSNOOP_DIS (1 << 3)
761
Jesse Barnesde151cf2008-11-12 10:03:55 -0800762/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700763 * Instruction and interrupt control regs
764 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700765#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200766#define RENDER_RING_BASE 0x02000
767#define BSD_RING_BASE 0x04000
768#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +0800769#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -0700770#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +0100771#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200772#define RING_TAIL(base) ((base)+0x30)
773#define RING_HEAD(base) ((base)+0x34)
774#define RING_START(base) ((base)+0x38)
775#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000776#define RING_SYNC_0(base) ((base)+0x40)
777#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -0700778#define RING_SYNC_2(base) ((base)+0x48)
779#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
780#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
781#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
782#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
783#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
784#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
785#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
786#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
787#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
788#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
789#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
790#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -0700791#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +0000792#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200793#define RING_HWS_PGA(base) ((base)+0x80)
794#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Imre Deak9e72b462014-05-05 15:13:55 +0300795
796#define GEN7_WR_WATERMARK 0x4028
797#define GEN7_GFX_PRIO_CTRL 0x402C
798#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100799#define ARB_MODE_SWIZZLE_SNB (1<<4)
800#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +0300801#define GEN7_GFX_PEND_TLB0 0x4034
802#define GEN7_GFX_PEND_TLB1 0x4038
803/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
804#define GEN7_LRA_LIMITS_BASE 0x403C
805#define GEN7_LRA_LIMITS_REG_NUM 13
806#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
807#define GEN7_GFX_MAX_REQ_COUNT 0x4074
808
Ben Widawsky31a53362013-11-02 21:07:04 -0700809#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -0700810#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -0700811#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -0700812#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100813#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -0700814#define RING_FAULT_GTTSEL_MASK (1<<11)
815#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
816#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
817#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100818#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800819#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -0700820#define BSD_HWS_PGA_GEN7 (0x04180)
821#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700822#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200823#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +0000824#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000825#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000826#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700827#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700828#define TAIL_ADDR 0x001FFFF8
829#define HEAD_WRAP_COUNT 0xFFE00000
830#define HEAD_WRAP_ONE 0x00200000
831#define HEAD_ADDR 0x001FFFFC
832#define RING_NR_PAGES 0x001FF000
833#define RING_REPORT_MASK 0x00000006
834#define RING_REPORT_64K 0x00000002
835#define RING_REPORT_128K 0x00000004
836#define RING_NO_REPORT 0x00000000
837#define RING_VALID_MASK 0x00000001
838#define RING_VALID 0x00000001
839#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100840#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
841#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000842#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +0300843
844#define GEN7_TLB_RD_ADDR 0x4700
845
Chris Wilson8168bd42010-11-11 17:54:52 +0000846#if 0
847#define PRB0_TAIL 0x02030
848#define PRB0_HEAD 0x02034
849#define PRB0_START 0x02038
850#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700851#define PRB1_TAIL 0x02040 /* 915+ only */
852#define PRB1_HEAD 0x02044 /* 915+ only */
853#define PRB1_START 0x02048 /* 915+ only */
854#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000855#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700856#define IPEIR_I965 0x02064
857#define IPEHR_I965 0x02068
858#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700859#define GEN7_INSTDONE_1 0x0206c
860#define GEN7_SC_INSTDONE 0x07100
861#define GEN7_SAMPLER_INSTDONE 0x0e160
862#define GEN7_ROW_INSTDONE 0x0e164
863#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100864#define RING_IPEIR(base) ((base)+0x64)
865#define RING_IPEHR(base) ((base)+0x68)
866#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100867#define RING_INSTPS(base) ((base)+0x70)
868#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700869#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100870#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530871#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700872#define INSTPS 0x02070 /* 965+ only */
873#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700874#define ACTHD_I965 0x02074
875#define HWS_PGA 0x02080
876#define HWS_ADDRESS_MASK 0xfffff000
877#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700878#define PWRCTXA 0x2088 /* 965GM+ only */
879#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700880#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700881#define IPEHR 0x0208c
882#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700883#define NOPID 0x02094
884#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200885#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +0000886#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +0200887#define RING_BBADDR(base) ((base)+0x140)
888#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -0800889
Chris Wilsonf4068392010-10-27 20:36:41 +0100890#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700891#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -0300892#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -0300893#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100894#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -0300895#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100896#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -0300897#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100898#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +0200899#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -0300900#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +0200901#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +0100902
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300903#define FPGA_DBG 0x42300
904#define FPGA_DBG_RM_NOCLAIM (1<<31)
905
Chris Wilson0f3b6842013-01-15 12:05:55 +0000906#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -0700907/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +0100908#define DERRMR_PIPEA_SCANLINE (1<<0)
909#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
910#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
911#define DERRMR_PIPEA_VBLANK (1<<3)
912#define DERRMR_PIPEA_HBLANK (1<<5)
913#define DERRMR_PIPEB_SCANLINE (1<<8)
914#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
915#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
916#define DERRMR_PIPEB_VBLANK (1<<11)
917#define DERRMR_PIPEB_HBLANK (1<<13)
918/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
919#define DERRMR_PIPEC_SCANLINE (1<<14)
920#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
921#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
922#define DERRMR_PIPEC_VBLANK (1<<21)
923#define DERRMR_PIPEC_HBLANK (1<<22)
924
Chris Wilson0f3b6842013-01-15 12:05:55 +0000925
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700926/* GM45+ chicken bits -- debug workaround bits that may be required
927 * for various sorts of correct behavior. The top 16 bits of each are
928 * the enables for writing to the corresponding low bit.
929 */
930#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100931#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700932#define _3D_CHICKEN2 0x0208c
933/* Disables pipelining of read flushes past the SF-WIZ interface.
934 * Required on all Ironlake steppings according to the B-Spec, but the
935 * particular danger of not doing so is not specified.
936 */
937# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
938#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500939#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700940#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +0200941#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
942#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700943
Eric Anholt71cf39b2010-03-08 23:41:55 -0800944#define MI_MODE 0x0209c
945# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800946# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000947# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530948# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +0100949# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800950
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700951#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +0200952#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +0200953#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
954#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
955#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
956#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
957#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100958#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700959
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000960#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700961#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100962#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000963#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +0000964#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000965#define GFX_SURFACE_FAULT_ENABLE (1<<12)
966#define GFX_REPLAY_MODE (1<<11)
967#define GFX_PSMI_GRANULARITY (1<<10)
968#define GFX_PPGTT_ENABLE (1<<9)
969
Daniel Vettera7e806d2012-07-11 16:27:55 +0200970#define VLV_DISPLAY_BASE 0x180000
971
Imre Deak9e72b462014-05-05 15:13:55 +0300972#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
973#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -0700974#define SCPD0 0x0209c /* 915+ only */
975#define IER 0x020a0
976#define IIR 0x020a4
977#define IMR 0x020a8
978#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200979#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700980#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +0300981#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff7630102013-01-24 15:29:52 +0200982#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
983#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
984#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
985#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
986#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -0700987#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200988#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700989#define EIR 0x020b0
990#define EMR 0x020b4
991#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700992#define GM45_ERROR_PAGE_TABLE (1<<5)
993#define GM45_ERROR_MEM_PRIV (1<<4)
994#define I915_ERROR_PAGE_TABLE (1<<4)
995#define GM45_ERROR_CP_PRIV (1<<3)
996#define I915_ERROR_MEMORY_REFRESH (1<<1)
997#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700998#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800999#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +00001000#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
1001 will not assert AGPBUSY# and will only
1002 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001003#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001004#define INSTPM_TLB_INVALIDATE (1<<9)
1005#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001006#define ACTHD 0x020c8
1007#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001008#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001009#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001010#define FW_BLC_SELF_EN_MASK (1<<31)
1011#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1012#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001013#define MM_BURST_LENGTH 0x00700000
1014#define MM_FIFO_WATERMARK 0x0001F000
1015#define LM_BURST_LENGTH 0x00000700
1016#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001017#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001018
1019/* Make render/texture TLB fetches lower priorty than associated data
1020 * fetches. This is not turned on by default
1021 */
1022#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1023
1024/* Isoch request wait on GTT enable (Display A/B/C streams).
1025 * Make isoch requests stall on the TLB update. May cause
1026 * display underruns (test mode only)
1027 */
1028#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1029
1030/* Block grant count for isoch requests when block count is
1031 * set to a finite value.
1032 */
1033#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1034#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1035#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1036#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1037#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1038
1039/* Enable render writes to complete in C2/C3/C4 power states.
1040 * If this isn't enabled, render writes are prevented in low
1041 * power states. That seems bad to me.
1042 */
1043#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1044
1045/* This acknowledges an async flip immediately instead
1046 * of waiting for 2TLB fetches.
1047 */
1048#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1049
1050/* Enables non-sequential data reads through arbiter
1051 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001052#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001053
1054/* Disable FSB snooping of cacheable write cycles from binner/render
1055 * command stream
1056 */
1057#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1058
1059/* Arbiter time slice for non-isoch streams */
1060#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1061#define MI_ARB_TIME_SLICE_1 (0 << 5)
1062#define MI_ARB_TIME_SLICE_2 (1 << 5)
1063#define MI_ARB_TIME_SLICE_4 (2 << 5)
1064#define MI_ARB_TIME_SLICE_6 (3 << 5)
1065#define MI_ARB_TIME_SLICE_8 (4 << 5)
1066#define MI_ARB_TIME_SLICE_10 (5 << 5)
1067#define MI_ARB_TIME_SLICE_14 (6 << 5)
1068#define MI_ARB_TIME_SLICE_16 (7 << 5)
1069
1070/* Low priority grace period page size */
1071#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1072#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1073
1074/* Disable display A/B trickle feed */
1075#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1076
1077/* Set display plane priority */
1078#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1079#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1080
Jesse Barnes585fb112008-07-29 11:54:06 -07001081#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001082#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001083#define CM0_IZ_OPT_DISABLE (1<<6)
1084#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001085#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001086#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1087#define CM0_COLOR_EVICT_DISABLE (1<<3)
1088#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1089#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1090#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001091#define GFX_FLSH_CNTL_GEN6 0x101008
1092#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001093#define ECOSKPD 0x021d0
1094#define ECO_GATING_CX_ONLY (1<<3)
1095#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001096
Chia-I Wufe27c602014-01-28 13:29:33 +08001097#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301098#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001099#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001100#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001101#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1102#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Jesse Barnesfb046852012-03-28 13:39:26 -07001103
Jesse Barnes4efe0702011-01-18 11:25:41 -08001104#define GEN6_BLITTER_ECOSKPD 0x221d0
1105#define GEN6_BLITTER_LOCK_SHIFT 16
1106#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1107
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001108#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1109#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1110
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001111#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001112#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1113#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1114#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1115#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001116
Ben Widawskycc609d52013-05-28 19:22:29 -07001117/* On modern GEN architectures interrupt control consists of two sets
1118 * of registers. The first set pertains to the ring generating the
1119 * interrupt. The second control is for the functional block generating the
1120 * interrupt. These are PM, GT, DE, etc.
1121 *
1122 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1123 * GT interrupt bits, so we don't need to duplicate the defines.
1124 *
1125 * These defines should cover us well from SNB->HSW with minor exceptions
1126 * it can also work on ILK.
1127 */
1128#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1129#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1130#define GT_BLT_USER_INTERRUPT (1 << 22)
1131#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1132#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001133#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -07001134#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1135#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1136#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1137#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1138#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1139#define GT_RENDER_USER_INTERRUPT (1 << 0)
1140
Ben Widawsky12638c52013-05-28 19:22:31 -07001141#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1142#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1143
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001144#define GT_PARITY_ERROR(dev) \
1145 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001146 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001147
Ben Widawskycc609d52013-05-28 19:22:29 -07001148/* These are all the "old" interrupts */
1149#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001150
1151#define I915_PM_INTERRUPT (1<<31)
1152#define I915_ISP_INTERRUPT (1<<22)
1153#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1154#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1155#define I915_MIPIB_INTERRUPT (1<<19)
1156#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001157#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1158#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001159#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1160#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07001161#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001162#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07001163#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001164#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07001165#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001166#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07001167#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001168#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07001169#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001170#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07001171#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001172#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07001173#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001174#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001175#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1176#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1177#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1178#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1179#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001180#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1181#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07001182#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001183#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07001184#define I915_USER_INTERRUPT (1<<1)
1185#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001186#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001187
1188#define GEN6_BSD_RNCID 0x12198
1189
Ben Widawskya1e969e2012-04-14 18:41:32 -07001190#define GEN7_FF_THREAD_MODE 0x20a0
1191#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001192#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001193#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1194#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1195#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1196#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001197#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001198#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1199#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1200#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1201#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1202#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1203#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1204#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1205#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1206
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001207/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001208 * Framebuffer compression (915+ only)
1209 */
1210
1211#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1212#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1213#define FBC_CONTROL 0x03208
1214#define FBC_CTL_EN (1<<31)
1215#define FBC_CTL_PERIODIC (1<<30)
1216#define FBC_CTL_INTERVAL_SHIFT (16)
1217#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001218#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001219#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001220#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001221#define FBC_COMMAND 0x0320c
1222#define FBC_CMD_COMPRESS (1<<0)
1223#define FBC_STATUS 0x03210
1224#define FBC_STAT_COMPRESSING (1<<31)
1225#define FBC_STAT_COMPRESSED (1<<30)
1226#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001227#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001228#define FBC_CONTROL2 0x03214
1229#define FBC_CTL_FENCE_DBL (0<<4)
1230#define FBC_CTL_IDLE_IMM (0<<2)
1231#define FBC_CTL_IDLE_FULL (1<<2)
1232#define FBC_CTL_IDLE_LINE (2<<2)
1233#define FBC_CTL_IDLE_DEBUG (3<<2)
1234#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001235#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001236#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001237#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001238
1239#define FBC_LL_SIZE (1536)
1240
Jesse Barnes74dff282009-09-14 15:39:40 -07001241/* Framebuffer compression for GM45+ */
1242#define DPFC_CB_BASE 0x3200
1243#define DPFC_CONTROL 0x3208
1244#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001245#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1246#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001247#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001248#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001249#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001250#define DPFC_SR_EN (1<<10)
1251#define DPFC_CTL_LIMIT_1X (0<<6)
1252#define DPFC_CTL_LIMIT_2X (1<<6)
1253#define DPFC_CTL_LIMIT_4X (2<<6)
1254#define DPFC_RECOMP_CTL 0x320c
1255#define DPFC_RECOMP_STALL_EN (1<<27)
1256#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1257#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1258#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1259#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1260#define DPFC_STATUS 0x3210
1261#define DPFC_INVAL_SEG_SHIFT (16)
1262#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1263#define DPFC_COMP_SEG_SHIFT (0)
1264#define DPFC_COMP_SEG_MASK (0x000003ff)
1265#define DPFC_STATUS2 0x3214
1266#define DPFC_FENCE_YOFF 0x3218
1267#define DPFC_CHICKEN 0x3224
1268#define DPFC_HT_MODIFY (1<<31)
1269
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001270/* Framebuffer compression for Ironlake */
1271#define ILK_DPFC_CB_BASE 0x43200
1272#define ILK_DPFC_CONTROL 0x43208
1273/* The bit 28-8 is reserved */
1274#define DPFC_RESERVED (0x1FFFFF00)
1275#define ILK_DPFC_RECOMP_CTL 0x4320c
1276#define ILK_DPFC_STATUS 0x43210
1277#define ILK_DPFC_FENCE_YOFF 0x43218
1278#define ILK_DPFC_CHICKEN 0x43224
1279#define ILK_FBC_RT_BASE 0x2128
1280#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001281#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001282
1283#define ILK_DISPLAY_CHICKEN1 0x42000
1284#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001285#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001286
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001287
Jesse Barnes585fb112008-07-29 11:54:06 -07001288/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001289 * Framebuffer compression for Sandybridge
1290 *
1291 * The following two registers are of type GTTMMADR
1292 */
1293#define SNB_DPFC_CTL_SA 0x100100
1294#define SNB_CPU_FENCE_ENABLE (1<<29)
1295#define DPFC_CPU_FENCE_OFFSET 0x100104
1296
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001297/* Framebuffer compression for Ivybridge */
1298#define IVB_FBC_RT_BASE 0x7020
1299
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001300#define IPS_CTL 0x43408
1301#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001302
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001303#define MSG_FBC_REND_STATE 0x50380
1304#define FBC_REND_NUKE (1<<2)
1305#define FBC_REND_CACHE_CLEAN (1<<1)
1306
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001307/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001308 * GPIO regs
1309 */
1310#define GPIOA 0x5010
1311#define GPIOB 0x5014
1312#define GPIOC 0x5018
1313#define GPIOD 0x501c
1314#define GPIOE 0x5020
1315#define GPIOF 0x5024
1316#define GPIOG 0x5028
1317#define GPIOH 0x502c
1318# define GPIO_CLOCK_DIR_MASK (1 << 0)
1319# define GPIO_CLOCK_DIR_IN (0 << 1)
1320# define GPIO_CLOCK_DIR_OUT (1 << 1)
1321# define GPIO_CLOCK_VAL_MASK (1 << 2)
1322# define GPIO_CLOCK_VAL_OUT (1 << 3)
1323# define GPIO_CLOCK_VAL_IN (1 << 4)
1324# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1325# define GPIO_DATA_DIR_MASK (1 << 8)
1326# define GPIO_DATA_DIR_IN (0 << 9)
1327# define GPIO_DATA_DIR_OUT (1 << 9)
1328# define GPIO_DATA_VAL_MASK (1 << 10)
1329# define GPIO_DATA_VAL_OUT (1 << 11)
1330# define GPIO_DATA_VAL_IN (1 << 12)
1331# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1332
Chris Wilsonf899fc62010-07-20 15:44:45 -07001333#define GMBUS0 0x5100 /* clock/port select */
1334#define GMBUS_RATE_100KHZ (0<<8)
1335#define GMBUS_RATE_50KHZ (1<<8)
1336#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1337#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1338#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1339#define GMBUS_PORT_DISABLED 0
1340#define GMBUS_PORT_SSC 1
1341#define GMBUS_PORT_VGADDC 2
1342#define GMBUS_PORT_PANEL 3
1343#define GMBUS_PORT_DPC 4 /* HDMIC */
1344#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001345#define GMBUS_PORT_DPD 6 /* HDMID */
1346#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001347#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001348#define GMBUS1 0x5104 /* command/status */
1349#define GMBUS_SW_CLR_INT (1<<31)
1350#define GMBUS_SW_RDY (1<<30)
1351#define GMBUS_ENT (1<<29) /* enable timeout */
1352#define GMBUS_CYCLE_NONE (0<<25)
1353#define GMBUS_CYCLE_WAIT (1<<25)
1354#define GMBUS_CYCLE_INDEX (2<<25)
1355#define GMBUS_CYCLE_STOP (4<<25)
1356#define GMBUS_BYTE_COUNT_SHIFT 16
1357#define GMBUS_SLAVE_INDEX_SHIFT 8
1358#define GMBUS_SLAVE_ADDR_SHIFT 1
1359#define GMBUS_SLAVE_READ (1<<0)
1360#define GMBUS_SLAVE_WRITE (0<<0)
1361#define GMBUS2 0x5108 /* status */
1362#define GMBUS_INUSE (1<<15)
1363#define GMBUS_HW_WAIT_PHASE (1<<14)
1364#define GMBUS_STALL_TIMEOUT (1<<13)
1365#define GMBUS_INT (1<<12)
1366#define GMBUS_HW_RDY (1<<11)
1367#define GMBUS_SATOER (1<<10)
1368#define GMBUS_ACTIVE (1<<9)
1369#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1370#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1371#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1372#define GMBUS_NAK_EN (1<<3)
1373#define GMBUS_IDLE_EN (1<<2)
1374#define GMBUS_HW_WAIT_EN (1<<1)
1375#define GMBUS_HW_RDY_EN (1<<0)
1376#define GMBUS5 0x5120 /* byte index */
1377#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001378
Jesse Barnes585fb112008-07-29 11:54:06 -07001379/*
1380 * Clock control & power management
1381 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001382#define DPLL_A_OFFSET 0x6014
1383#define DPLL_B_OFFSET 0x6018
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001384#define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1385 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001386
1387#define VGA0 0x6000
1388#define VGA1 0x6004
1389#define VGA_PD 0x6010
1390#define VGA0_PD_P2_DIV_4 (1 << 7)
1391#define VGA0_PD_P1_DIV_2 (1 << 5)
1392#define VGA0_PD_P1_SHIFT 0
1393#define VGA0_PD_P1_MASK (0x1f << 0)
1394#define VGA1_PD_P2_DIV_4 (1 << 15)
1395#define VGA1_PD_P1_DIV_2 (1 << 13)
1396#define VGA1_PD_P1_SHIFT 8
1397#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001398#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001399#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1400#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001401#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001402#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001403#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001404#define DPLL_VGA_MODE_DIS (1 << 28)
1405#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1406#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1407#define DPLL_MODE_MASK (3 << 26)
1408#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1409#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1410#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1411#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1412#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1413#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001414#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001415#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001416#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001417#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001418#define DPLL_PORTC_READY_MASK (0xf << 4)
1419#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001420
Jesse Barnes585fb112008-07-29 11:54:06 -07001421#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001422
1423/* Additional CHV pll/phy registers */
1424#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1425#define DPLL_PORTD_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001426/*
1427 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1428 * this field (only one bit may be set).
1429 */
1430#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1431#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001432#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001433/* i830, required in DVO non-gang */
1434#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1435#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1436#define PLL_REF_INPUT_DREFCLK (0 << 13)
1437#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1438#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1439#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1440#define PLL_REF_INPUT_MASK (3 << 13)
1441#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001442/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001443# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1444# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1445# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1446# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1447# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1448
Jesse Barnes585fb112008-07-29 11:54:06 -07001449/*
1450 * Parallel to Serial Load Pulse phase selection.
1451 * Selects the phase for the 10X DPLL clock for the PCIe
1452 * digital display port. The range is 4 to 13; 10 or more
1453 * is just a flip delay. The default is 6
1454 */
1455#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1456#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1457/*
1458 * SDVO multiplier for 945G/GM. Not used on 965.
1459 */
1460#define SDVO_MULTIPLIER_MASK 0x000000ff
1461#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1462#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001463
1464#define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1465#define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001466#define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1467 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001468
Jesse Barnes585fb112008-07-29 11:54:06 -07001469/*
1470 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1471 *
1472 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1473 */
1474#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1475#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1476/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1477#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1478#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1479/*
1480 * SDVO/UDI pixel multiplier.
1481 *
1482 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1483 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1484 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1485 * dummy bytes in the datastream at an increased clock rate, with both sides of
1486 * the link knowing how many bytes are fill.
1487 *
1488 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1489 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1490 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1491 * through an SDVO command.
1492 *
1493 * This register field has values of multiplication factor minus 1, with
1494 * a maximum multiplier of 5 for SDVO.
1495 */
1496#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1497#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1498/*
1499 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1500 * This best be set to the default value (3) or the CRT won't work. No,
1501 * I don't entirely understand what this does...
1502 */
1503#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1504#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001505
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001506#define _FPA0 0x06040
1507#define _FPA1 0x06044
1508#define _FPB0 0x06048
1509#define _FPB1 0x0604c
1510#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1511#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001512#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001513#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001514#define FP_N_DIV_SHIFT 16
1515#define FP_M1_DIV_MASK 0x00003f00
1516#define FP_M1_DIV_SHIFT 8
1517#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001518#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001519#define FP_M2_DIV_SHIFT 0
1520#define DPLL_TEST 0x606c
1521#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1522#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1523#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1524#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1525#define DPLLB_TEST_N_BYPASS (1 << 19)
1526#define DPLLB_TEST_M_BYPASS (1 << 18)
1527#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1528#define DPLLA_TEST_N_BYPASS (1 << 3)
1529#define DPLLA_TEST_M_BYPASS (1 << 2)
1530#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1531#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001532#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001533#define DSTATE_PLL_D3_OFF (1<<3)
1534#define DSTATE_GFX_CLOCK_GATING (1<<1)
1535#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001536#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001537# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1538# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1539# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1540# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1541# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1542# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1543# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1544# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1545# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1546# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1547# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1548# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1549# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1550# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1551# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1552# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1553# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1554# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1555# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1556# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1557# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1558# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1559# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1560# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1561# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1562# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1563# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1564# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1565/**
1566 * This bit must be set on the 830 to prevent hangs when turning off the
1567 * overlay scaler.
1568 */
1569# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1570# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1571# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1572# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1573# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1574
1575#define RENCLK_GATE_D1 0x6204
1576# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1577# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1578# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1579# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1580# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1581# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1582# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1583# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1584# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1585/** This bit must be unset on 855,865 */
1586# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1587# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1588# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1589# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1590/** This bit must be set on 855,865. */
1591# define SV_CLOCK_GATE_DISABLE (1 << 0)
1592# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1593# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1594# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1595# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1596# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1597# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1598# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1599# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1600# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1601# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1602# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1603# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1604# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1605# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1606# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1607# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1608# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1609
1610# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1611/** This bit must always be set on 965G/965GM */
1612# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1613# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1614# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1615# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1616# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1617# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1618/** This bit must always be set on 965G */
1619# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1620# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1621# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1622# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1623# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1624# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1625# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1626# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1627# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1628# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1629# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1630# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1631# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1632# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1633# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1634# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1635# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1636# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1637# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1638
1639#define RENCLK_GATE_D2 0x6208
1640#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1641#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1642#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1643#define RAMCLK_GATE_D 0x6210 /* CRL only */
1644#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001645
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001646#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001647#define FW_CSPWRDWNEN (1<<15)
1648
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001649#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1650
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001651#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1652#define CDCLK_FREQ_SHIFT 4
1653#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1654#define CZCLK_FREQ_MASK 0xf
1655#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1656
Jesse Barnes585fb112008-07-29 11:54:06 -07001657/*
1658 * Palette regs
1659 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001660#define PALETTE_A_OFFSET 0xa000
1661#define PALETTE_B_OFFSET 0xa800
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001662#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1663 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001664
Eric Anholt673a3942008-07-30 12:06:12 -07001665/* MCH MMIO space */
1666
1667/*
1668 * MCHBAR mirror.
1669 *
1670 * This mirrors the MCHBAR MMIO space whose location is determined by
1671 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1672 * every way. It is not accessible from the CP register read instructions.
1673 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001674 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1675 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001676 */
1677#define MCHBAR_MIRROR_BASE 0x10000
1678
Yuanhan Liu13982612010-12-15 15:42:31 +08001679#define MCHBAR_MIRROR_BASE_SNB 0x140000
1680
Chris Wilson3ebecd02013-04-12 19:10:13 +01001681/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001682#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001683
Eric Anholt673a3942008-07-30 12:06:12 -07001684/** 915-945 and GM965 MCH register controlling DRAM channel access */
1685#define DCC 0x10200
1686#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1687#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1688#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1689#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1690#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001691#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001692
Li Peng95534262010-05-18 18:58:44 +08001693/** Pineview MCH register contains DDR3 setting */
1694#define CSHRDDR3CTL 0x101a8
1695#define CSHRDDR3CTL_DDR3 (1 << 2)
1696
Eric Anholt673a3942008-07-30 12:06:12 -07001697/** 965 MCH register controlling DRAM channel configuration */
1698#define C0DRB3 0x10206
1699#define C1DRB3 0x10606
1700
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001701/** snb MCH registers for reading the DRAM channel configuration */
1702#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1703#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1704#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1705#define MAD_DIMM_ECC_MASK (0x3 << 24)
1706#define MAD_DIMM_ECC_OFF (0x0 << 24)
1707#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1708#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1709#define MAD_DIMM_ECC_ON (0x3 << 24)
1710#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1711#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1712#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1713#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1714#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1715#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1716#define MAD_DIMM_A_SELECT (0x1 << 16)
1717/* DIMM sizes are in multiples of 256mb. */
1718#define MAD_DIMM_B_SIZE_SHIFT 8
1719#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1720#define MAD_DIMM_A_SIZE_SHIFT 0
1721#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1722
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001723/** snb MCH registers for priority tuning */
1724#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1725#define MCH_SSKPD_WM0_MASK 0x3f
1726#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001727
Jesse Barnesec013e72013-08-20 10:29:23 +01001728#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1729
Keith Packardb11248d2009-06-11 22:28:56 -07001730/* Clocking configuration register */
1731#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001732#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001733#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1734#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1735#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1736#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1737#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001738/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001739#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001740#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001741#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001742#define CLKCFG_MEM_533 (1 << 4)
1743#define CLKCFG_MEM_667 (2 << 4)
1744#define CLKCFG_MEM_800 (3 << 4)
1745#define CLKCFG_MEM_MASK (7 << 4)
1746
Jesse Barnesea056c12010-09-10 10:02:13 -07001747#define TSC1 0x11001
1748#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001749#define TR1 0x11006
1750#define TSFS 0x11020
1751#define TSFS_SLOPE_MASK 0x0000ff00
1752#define TSFS_SLOPE_SHIFT 8
1753#define TSFS_INTR_MASK 0x000000ff
1754
Jesse Barnesf97108d2010-01-29 11:27:07 -08001755#define CRSTANDVID 0x11100
1756#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1757#define PXVFREQ_PX_MASK 0x7f000000
1758#define PXVFREQ_PX_SHIFT 24
1759#define VIDFREQ_BASE 0x11110
1760#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1761#define VIDFREQ2 0x11114
1762#define VIDFREQ3 0x11118
1763#define VIDFREQ4 0x1111c
1764#define VIDFREQ_P0_MASK 0x1f000000
1765#define VIDFREQ_P0_SHIFT 24
1766#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1767#define VIDFREQ_P0_CSCLK_SHIFT 20
1768#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1769#define VIDFREQ_P0_CRCLK_SHIFT 16
1770#define VIDFREQ_P1_MASK 0x00001f00
1771#define VIDFREQ_P1_SHIFT 8
1772#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1773#define VIDFREQ_P1_CSCLK_SHIFT 4
1774#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1775#define INTTOEXT_BASE_ILK 0x11300
1776#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1777#define INTTOEXT_MAP3_SHIFT 24
1778#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1779#define INTTOEXT_MAP2_SHIFT 16
1780#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1781#define INTTOEXT_MAP1_SHIFT 8
1782#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1783#define INTTOEXT_MAP0_SHIFT 0
1784#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1785#define MEMSWCTL 0x11170 /* Ironlake only */
1786#define MEMCTL_CMD_MASK 0xe000
1787#define MEMCTL_CMD_SHIFT 13
1788#define MEMCTL_CMD_RCLK_OFF 0
1789#define MEMCTL_CMD_RCLK_ON 1
1790#define MEMCTL_CMD_CHFREQ 2
1791#define MEMCTL_CMD_CHVID 3
1792#define MEMCTL_CMD_VMMOFF 4
1793#define MEMCTL_CMD_VMMON 5
1794#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1795 when command complete */
1796#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1797#define MEMCTL_FREQ_SHIFT 8
1798#define MEMCTL_SFCAVM (1<<7)
1799#define MEMCTL_TGT_VID_MASK 0x007f
1800#define MEMIHYST 0x1117c
1801#define MEMINTREN 0x11180 /* 16 bits */
1802#define MEMINT_RSEXIT_EN (1<<8)
1803#define MEMINT_CX_SUPR_EN (1<<7)
1804#define MEMINT_CONT_BUSY_EN (1<<6)
1805#define MEMINT_AVG_BUSY_EN (1<<5)
1806#define MEMINT_EVAL_CHG_EN (1<<4)
1807#define MEMINT_MON_IDLE_EN (1<<3)
1808#define MEMINT_UP_EVAL_EN (1<<2)
1809#define MEMINT_DOWN_EVAL_EN (1<<1)
1810#define MEMINT_SW_CMD_EN (1<<0)
1811#define MEMINTRSTR 0x11182 /* 16 bits */
1812#define MEM_RSEXIT_MASK 0xc000
1813#define MEM_RSEXIT_SHIFT 14
1814#define MEM_CONT_BUSY_MASK 0x3000
1815#define MEM_CONT_BUSY_SHIFT 12
1816#define MEM_AVG_BUSY_MASK 0x0c00
1817#define MEM_AVG_BUSY_SHIFT 10
1818#define MEM_EVAL_CHG_MASK 0x0300
1819#define MEM_EVAL_BUSY_SHIFT 8
1820#define MEM_MON_IDLE_MASK 0x00c0
1821#define MEM_MON_IDLE_SHIFT 6
1822#define MEM_UP_EVAL_MASK 0x0030
1823#define MEM_UP_EVAL_SHIFT 4
1824#define MEM_DOWN_EVAL_MASK 0x000c
1825#define MEM_DOWN_EVAL_SHIFT 2
1826#define MEM_SW_CMD_MASK 0x0003
1827#define MEM_INT_STEER_GFX 0
1828#define MEM_INT_STEER_CMR 1
1829#define MEM_INT_STEER_SMI 2
1830#define MEM_INT_STEER_SCI 3
1831#define MEMINTRSTS 0x11184
1832#define MEMINT_RSEXIT (1<<7)
1833#define MEMINT_CONT_BUSY (1<<6)
1834#define MEMINT_AVG_BUSY (1<<5)
1835#define MEMINT_EVAL_CHG (1<<4)
1836#define MEMINT_MON_IDLE (1<<3)
1837#define MEMINT_UP_EVAL (1<<2)
1838#define MEMINT_DOWN_EVAL (1<<1)
1839#define MEMINT_SW_CMD (1<<0)
1840#define MEMMODECTL 0x11190
1841#define MEMMODE_BOOST_EN (1<<31)
1842#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1843#define MEMMODE_BOOST_FREQ_SHIFT 24
1844#define MEMMODE_IDLE_MODE_MASK 0x00030000
1845#define MEMMODE_IDLE_MODE_SHIFT 16
1846#define MEMMODE_IDLE_MODE_EVAL 0
1847#define MEMMODE_IDLE_MODE_CONT 1
1848#define MEMMODE_HWIDLE_EN (1<<15)
1849#define MEMMODE_SWMODE_EN (1<<14)
1850#define MEMMODE_RCLK_GATE (1<<13)
1851#define MEMMODE_HW_UPDATE (1<<12)
1852#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1853#define MEMMODE_FSTART_SHIFT 8
1854#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1855#define MEMMODE_FMAX_SHIFT 4
1856#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1857#define RCBMAXAVG 0x1119c
1858#define MEMSWCTL2 0x1119e /* Cantiga only */
1859#define SWMEMCMD_RENDER_OFF (0 << 13)
1860#define SWMEMCMD_RENDER_ON (1 << 13)
1861#define SWMEMCMD_SWFREQ (2 << 13)
1862#define SWMEMCMD_TARVID (3 << 13)
1863#define SWMEMCMD_VRM_OFF (4 << 13)
1864#define SWMEMCMD_VRM_ON (5 << 13)
1865#define CMDSTS (1<<12)
1866#define SFCAVM (1<<11)
1867#define SWFREQ_MASK 0x0380 /* P0-7 */
1868#define SWFREQ_SHIFT 7
1869#define TARVID_MASK 0x001f
1870#define MEMSTAT_CTG 0x111a0
1871#define RCBMINAVG 0x111a0
1872#define RCUPEI 0x111b0
1873#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001874#define RSTDBYCTL 0x111b8
1875#define RS1EN (1<<31)
1876#define RS2EN (1<<30)
1877#define RS3EN (1<<29)
1878#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1879#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1880#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1881#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1882#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1883#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1884#define RSX_STATUS_MASK (7<<20)
1885#define RSX_STATUS_ON (0<<20)
1886#define RSX_STATUS_RC1 (1<<20)
1887#define RSX_STATUS_RC1E (2<<20)
1888#define RSX_STATUS_RS1 (3<<20)
1889#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1890#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1891#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1892#define RSX_STATUS_RSVD2 (7<<20)
1893#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1894#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1895#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1896#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1897#define RS1CONTSAV_MASK (3<<14)
1898#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1899#define RS1CONTSAV_RSVD (1<<14)
1900#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1901#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1902#define NORMSLEXLAT_MASK (3<<12)
1903#define SLOW_RS123 (0<<12)
1904#define SLOW_RS23 (1<<12)
1905#define SLOW_RS3 (2<<12)
1906#define NORMAL_RS123 (3<<12)
1907#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1908#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1909#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1910#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1911#define RS_CSTATE_MASK (3<<4)
1912#define RS_CSTATE_C367_RS1 (0<<4)
1913#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1914#define RS_CSTATE_RSVD (2<<4)
1915#define RS_CSTATE_C367_RS2 (3<<4)
1916#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1917#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001918#define VIDCTL 0x111c0
1919#define VIDSTS 0x111c8
1920#define VIDSTART 0x111cc /* 8 bits */
1921#define MEMSTAT_ILK 0x111f8
1922#define MEMSTAT_VID_MASK 0x7f00
1923#define MEMSTAT_VID_SHIFT 8
1924#define MEMSTAT_PSTATE_MASK 0x00f8
1925#define MEMSTAT_PSTATE_SHIFT 3
1926#define MEMSTAT_MON_ACTV (1<<2)
1927#define MEMSTAT_SRC_CTL_MASK 0x0003
1928#define MEMSTAT_SRC_CTL_CORE 0
1929#define MEMSTAT_SRC_CTL_TRB 1
1930#define MEMSTAT_SRC_CTL_THM 2
1931#define MEMSTAT_SRC_CTL_STDBY 3
1932#define RCPREVBSYTUPAVG 0x113b8
1933#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001934#define PMMISC 0x11214
1935#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001936#define SDEW 0x1124c
1937#define CSIEW0 0x11250
1938#define CSIEW1 0x11254
1939#define CSIEW2 0x11258
1940#define PEW 0x1125c
1941#define DEW 0x11270
1942#define MCHAFE 0x112c0
1943#define CSIEC 0x112e0
1944#define DMIEC 0x112e4
1945#define DDREC 0x112e8
1946#define PEG0EC 0x112ec
1947#define PEG1EC 0x112f0
1948#define GFXEC 0x112f4
1949#define RPPREVBSYTUPAVG 0x113b8
1950#define RPPREVBSYTDNAVG 0x113bc
1951#define ECR 0x11600
1952#define ECR_GPFE (1<<31)
1953#define ECR_IMONE (1<<30)
1954#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1955#define OGW0 0x11608
1956#define OGW1 0x1160c
1957#define EG0 0x11610
1958#define EG1 0x11614
1959#define EG2 0x11618
1960#define EG3 0x1161c
1961#define EG4 0x11620
1962#define EG5 0x11624
1963#define EG6 0x11628
1964#define EG7 0x1162c
1965#define PXW 0x11664
1966#define PXWL 0x11680
1967#define LCFUSE02 0x116c0
1968#define LCFUSE_HIV_MASK 0x000000ff
1969#define CSIPLL0 0x12c10
1970#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001971#define PEG_BAND_GAP_DATA 0x14d68
1972
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001973#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1974#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1975#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1976
Ben Widawsky153b4b952013-10-22 22:05:09 -07001977#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1978#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1979#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001980
Jesse Barnes585fb112008-07-29 11:54:06 -07001981/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001982 * Logical Context regs
1983 */
1984#define CCID 0x2180
1985#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001986/*
1987 * Notes on SNB/IVB/VLV context size:
1988 * - Power context is saved elsewhere (LLC or stolen)
1989 * - Ring/execlist context is saved on SNB, not on IVB
1990 * - Extended context size already includes render context size
1991 * - We always need to follow the extended context size.
1992 * SNB BSpec has comments indicating that we should use the
1993 * render context size instead if execlists are disabled, but
1994 * based on empirical testing that's just nonsense.
1995 * - Pipelined/VF state is saved on SNB/IVB respectively
1996 * - GT1 size just indicates how much of render context
1997 * doesn't need saving on GT1
1998 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001999#define CXT_SIZE 0x21a0
2000#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2001#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2002#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2003#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2004#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002005#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002006 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2007 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002008#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07002009#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2010#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002011#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2012#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2013#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2014#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002015#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002016 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002017/* Haswell does have the CXT_SIZE register however it does not appear to be
2018 * valid. Now, docs explain in dwords what is in the context object. The full
2019 * size is 70720 bytes, however, the power context and execlist context will
2020 * never be saved (power context is stored elsewhere, and execlists don't work
2021 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2022 */
2023#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002024/* Same as Haswell, but 72064 bytes now. */
2025#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2026
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002027
Jesse Barnese454a052013-09-26 17:55:58 -07002028#define VLV_CLK_CTL2 0x101104
2029#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2030
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002031/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002032 * Overlay regs
2033 */
2034
2035#define OVADD 0x30000
2036#define DOVSTA 0x30008
2037#define OC_BUF (0x3<<20)
2038#define OGAMC5 0x30010
2039#define OGAMC4 0x30014
2040#define OGAMC3 0x30018
2041#define OGAMC2 0x3001c
2042#define OGAMC1 0x30020
2043#define OGAMC0 0x30024
2044
2045/*
2046 * Display engine regs
2047 */
2048
Shuang He8bf1e9f2013-10-15 18:55:27 +01002049/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002050#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002051#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002052/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002053#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2054#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2055#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002056/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002057#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2058#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2059#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2060/* embedded DP port on the north display block, reserved on ivb */
2061#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2062#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002063/* vlv source selection */
2064#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2065#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2066#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2067/* with DP port the pipe source is invalid */
2068#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2069#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2070#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2071/* gen3+ source selection */
2072#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2073#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2074#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2075/* with DP/TV port the pipe source is invalid */
2076#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2077#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2078#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2079#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2080#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2081/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002082#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002083
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002084#define _PIPE_CRC_RES_1_A_IVB 0x60064
2085#define _PIPE_CRC_RES_2_A_IVB 0x60068
2086#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2087#define _PIPE_CRC_RES_4_A_IVB 0x60070
2088#define _PIPE_CRC_RES_5_A_IVB 0x60074
2089
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002090#define _PIPE_CRC_RES_RED_A 0x60060
2091#define _PIPE_CRC_RES_GREEN_A 0x60064
2092#define _PIPE_CRC_RES_BLUE_A 0x60068
2093#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2094#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002095
2096/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002097#define _PIPE_CRC_RES_1_B_IVB 0x61064
2098#define _PIPE_CRC_RES_2_B_IVB 0x61068
2099#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2100#define _PIPE_CRC_RES_4_B_IVB 0x61070
2101#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002102
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002103#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002104#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002105 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002106#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002107 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002108#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002109 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002110#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002111 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002112#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002113 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002114
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002115#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002116 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002117#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002118 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002119#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002120 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002121#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002122 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002123#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002124 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002125
Jesse Barnes585fb112008-07-29 11:54:06 -07002126/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002127#define _HTOTAL_A 0x60000
2128#define _HBLANK_A 0x60004
2129#define _HSYNC_A 0x60008
2130#define _VTOTAL_A 0x6000c
2131#define _VBLANK_A 0x60010
2132#define _VSYNC_A 0x60014
2133#define _PIPEASRC 0x6001c
2134#define _BCLRPAT_A 0x60020
2135#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07002136
2137/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002138#define _HTOTAL_B 0x61000
2139#define _HBLANK_B 0x61004
2140#define _HSYNC_B 0x61008
2141#define _VTOTAL_B 0x6100c
2142#define _VBLANK_B 0x61010
2143#define _VSYNC_B 0x61014
2144#define _PIPEBSRC 0x6101c
2145#define _BCLRPAT_B 0x61020
2146#define _VSYNCSHIFT_B 0x61028
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002147
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002148#define TRANSCODER_A_OFFSET 0x60000
2149#define TRANSCODER_B_OFFSET 0x61000
2150#define TRANSCODER_C_OFFSET 0x62000
2151#define TRANSCODER_EDP_OFFSET 0x6f000
2152
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002153#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2154 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2155 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002156
2157#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2158#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2159#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2160#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2161#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2162#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2163#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2164#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2165#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002166
Ben Widawskyed8546a2013-11-04 22:45:05 -08002167/* HSW+ eDP PSR registers */
2168#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002169#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002170#define EDP_PSR_ENABLE (1<<31)
2171#define EDP_PSR_LINK_DISABLE (0<<27)
2172#define EDP_PSR_LINK_STANDBY (1<<27)
2173#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2174#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2175#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2176#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2177#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2178#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2179#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2180#define EDP_PSR_TP1_TP2_SEL (0<<11)
2181#define EDP_PSR_TP1_TP3_SEL (1<<11)
2182#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2183#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2184#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2185#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2186#define EDP_PSR_TP1_TIME_500us (0<<4)
2187#define EDP_PSR_TP1_TIME_100us (1<<4)
2188#define EDP_PSR_TP1_TIME_2500us (2<<4)
2189#define EDP_PSR_TP1_TIME_0us (3<<4)
2190#define EDP_PSR_IDLE_FRAME_SHIFT 0
2191
Ben Widawsky18b59922013-09-20 09:35:30 -07002192#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2193#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002194#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07002195#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002196#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07002197#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2198#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2199#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002200
Ben Widawsky18b59922013-09-20 09:35:30 -07002201#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002202#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002203#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2204#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2205#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2206#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2207#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2208#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2209#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2210#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2211#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2212#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2213#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2214#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2215#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2216#define EDP_PSR_STATUS_COUNT_SHIFT 16
2217#define EDP_PSR_STATUS_COUNT_MASK 0xf
2218#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2219#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2220#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2221#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2222#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2223#define EDP_PSR_STATUS_IDLE_MASK 0xf
2224
Ben Widawsky18b59922013-09-20 09:35:30 -07002225#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002226#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002227
Ben Widawsky18b59922013-09-20 09:35:30 -07002228#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002229#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2230#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2231#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2232
Jesse Barnes585fb112008-07-29 11:54:06 -07002233/* VGA port control */
2234#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002235#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002236#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002237
Jesse Barnes585fb112008-07-29 11:54:06 -07002238#define ADPA_DAC_ENABLE (1<<31)
2239#define ADPA_DAC_DISABLE 0
2240#define ADPA_PIPE_SELECT_MASK (1<<30)
2241#define ADPA_PIPE_A_SELECT 0
2242#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002243#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002244/* CPT uses bits 29:30 for pch transcoder select */
2245#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2246#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2247#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2248#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2249#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2250#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2251#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2252#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2253#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2254#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2255#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2256#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2257#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2258#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2259#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2260#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2261#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2262#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2263#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002264#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2265#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002266#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002267#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002268#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002269#define ADPA_HSYNC_CNTL_ENABLE 0
2270#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2271#define ADPA_VSYNC_ACTIVE_LOW 0
2272#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2273#define ADPA_HSYNC_ACTIVE_LOW 0
2274#define ADPA_DPMS_MASK (~(3<<10))
2275#define ADPA_DPMS_ON (0<<10)
2276#define ADPA_DPMS_SUSPEND (1<<10)
2277#define ADPA_DPMS_STANDBY (2<<10)
2278#define ADPA_DPMS_OFF (3<<10)
2279
Chris Wilson939fe4d2010-10-09 10:33:26 +01002280
Jesse Barnes585fb112008-07-29 11:54:06 -07002281/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002282#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002283#define PORTB_HOTPLUG_INT_EN (1 << 29)
2284#define PORTC_HOTPLUG_INT_EN (1 << 28)
2285#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002286#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2287#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2288#define TV_HOTPLUG_INT_EN (1 << 18)
2289#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002290#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2291 PORTC_HOTPLUG_INT_EN | \
2292 PORTD_HOTPLUG_INT_EN | \
2293 SDVOC_HOTPLUG_INT_EN | \
2294 SDVOB_HOTPLUG_INT_EN | \
2295 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002296#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002297#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2298/* must use period 64 on GM45 according to docs */
2299#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2300#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2301#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2302#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2303#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2304#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2305#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2306#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2307#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2308#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2309#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2310#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002311
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002312#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002313/*
2314 * HDMI/DP bits are gen4+
2315 *
2316 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2317 * Please check the detailed lore in the commit message for for experimental
2318 * evidence.
2319 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002320#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2321#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2322#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2323/* VLV DP/HDMI bits again match Bspec */
2324#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2325#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2326#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002327#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2328#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2329#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002330/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002331#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2332#define TV_HOTPLUG_INT_STATUS (1 << 10)
2333#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2334#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2335#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2336#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002337#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2338#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2339#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002340#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2341
Chris Wilson084b6122012-05-11 18:01:33 +01002342/* SDVO is different across gen3/4 */
2343#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2344#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002345/*
2346 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2347 * since reality corrobates that they're the same as on gen3. But keep these
2348 * bits here (and the comment!) to help any other lost wanderers back onto the
2349 * right tracks.
2350 */
Chris Wilson084b6122012-05-11 18:01:33 +01002351#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2352#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2353#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2354#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002355#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2356 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2357 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2358 PORTB_HOTPLUG_INT_STATUS | \
2359 PORTC_HOTPLUG_INT_STATUS | \
2360 PORTD_HOTPLUG_INT_STATUS)
2361
Egbert Eiche5868a32013-02-28 04:17:12 -05002362#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2363 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2364 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2365 PORTB_HOTPLUG_INT_STATUS | \
2366 PORTC_HOTPLUG_INT_STATUS | \
2367 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002368
Paulo Zanonic20cd312013-02-19 16:21:45 -03002369/* SDVO and HDMI port control.
2370 * The same register may be used for SDVO or HDMI */
2371#define GEN3_SDVOB 0x61140
2372#define GEN3_SDVOC 0x61160
2373#define GEN4_HDMIB GEN3_SDVOB
2374#define GEN4_HDMIC GEN3_SDVOC
2375#define PCH_SDVOB 0xe1140
2376#define PCH_HDMIB PCH_SDVOB
2377#define PCH_HDMIC 0xe1150
2378#define PCH_HDMID 0xe1160
2379
Daniel Vetter84093602013-11-01 10:50:21 +01002380#define PORT_DFT_I9XX 0x61150
2381#define DC_BALANCE_RESET (1 << 25)
2382#define PORT_DFT2_G4X 0x61154
2383#define DC_BALANCE_RESET_VLV (1 << 31)
2384#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2385#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2386#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2387
Paulo Zanonic20cd312013-02-19 16:21:45 -03002388/* Gen 3 SDVO bits: */
2389#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002390#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2391#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002392#define SDVO_PIPE_B_SELECT (1 << 30)
2393#define SDVO_STALL_SELECT (1 << 29)
2394#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002395/**
2396 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002397 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002398 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2399 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002400#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002401#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002402#define SDVO_PHASE_SELECT_MASK (15 << 19)
2403#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2404#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2405#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2406#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2407#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2408#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002409/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002410#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2411 SDVO_INTERRUPT_ENABLE)
2412#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2413
2414/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002415#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002416#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002417#define SDVO_ENCODING_SDVO (0 << 10)
2418#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002419#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2420#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002421#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002422#define SDVO_AUDIO_ENABLE (1 << 6)
2423/* VSYNC/HSYNC bits new with 965, default is to be set */
2424#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2425#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2426
2427/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002428#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002429#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2430
2431/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002432#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2433#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002434
Jesse Barnes585fb112008-07-29 11:54:06 -07002435
2436/* DVO port control */
2437#define DVOA 0x61120
2438#define DVOB 0x61140
2439#define DVOC 0x61160
2440#define DVO_ENABLE (1 << 31)
2441#define DVO_PIPE_B_SELECT (1 << 30)
2442#define DVO_PIPE_STALL_UNUSED (0 << 28)
2443#define DVO_PIPE_STALL (1 << 28)
2444#define DVO_PIPE_STALL_TV (2 << 28)
2445#define DVO_PIPE_STALL_MASK (3 << 28)
2446#define DVO_USE_VGA_SYNC (1 << 15)
2447#define DVO_DATA_ORDER_I740 (0 << 14)
2448#define DVO_DATA_ORDER_FP (1 << 14)
2449#define DVO_VSYNC_DISABLE (1 << 11)
2450#define DVO_HSYNC_DISABLE (1 << 10)
2451#define DVO_VSYNC_TRISTATE (1 << 9)
2452#define DVO_HSYNC_TRISTATE (1 << 8)
2453#define DVO_BORDER_ENABLE (1 << 7)
2454#define DVO_DATA_ORDER_GBRG (1 << 6)
2455#define DVO_DATA_ORDER_RGGB (0 << 6)
2456#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2457#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2458#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2459#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2460#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2461#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2462#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2463#define DVO_PRESERVE_MASK (0x7<<24)
2464#define DVOA_SRCDIM 0x61124
2465#define DVOB_SRCDIM 0x61144
2466#define DVOC_SRCDIM 0x61164
2467#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2468#define DVO_SRCDIM_VERTICAL_SHIFT 0
2469
2470/* LVDS port control */
2471#define LVDS 0x61180
2472/*
2473 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2474 * the DPLL semantics change when the LVDS is assigned to that pipe.
2475 */
2476#define LVDS_PORT_EN (1 << 31)
2477/* Selects pipe B for LVDS data. Must be set on pre-965. */
2478#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002479#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002480#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002481/* LVDS dithering flag on 965/g4x platform */
2482#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002483/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2484#define LVDS_VSYNC_POLARITY (1 << 21)
2485#define LVDS_HSYNC_POLARITY (1 << 20)
2486
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002487/* Enable border for unscaled (or aspect-scaled) display */
2488#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002489/*
2490 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2491 * pixel.
2492 */
2493#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2494#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2495#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2496/*
2497 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2498 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2499 * on.
2500 */
2501#define LVDS_A3_POWER_MASK (3 << 6)
2502#define LVDS_A3_POWER_DOWN (0 << 6)
2503#define LVDS_A3_POWER_UP (3 << 6)
2504/*
2505 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2506 * is set.
2507 */
2508#define LVDS_CLKB_POWER_MASK (3 << 4)
2509#define LVDS_CLKB_POWER_DOWN (0 << 4)
2510#define LVDS_CLKB_POWER_UP (3 << 4)
2511/*
2512 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2513 * setting for whether we are in dual-channel mode. The B3 pair will
2514 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2515 */
2516#define LVDS_B0B3_POWER_MASK (3 << 2)
2517#define LVDS_B0B3_POWER_DOWN (0 << 2)
2518#define LVDS_B0B3_POWER_UP (3 << 2)
2519
David Härdeman3c17fe42010-09-24 21:44:32 +02002520/* Video Data Island Packet control */
2521#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002522/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2523 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2524 * of the infoframe structure specified by CEA-861. */
2525#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002526#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002527#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002528/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002529#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02002530#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002531#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002532#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002533#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2534#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002535#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002536#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2537#define VIDEO_DIP_SELECT_AVI (0 << 19)
2538#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2539#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002540#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002541#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2542#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2543#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002544#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002545/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002546#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2547#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002548#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002549#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2550#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002551#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002552
Jesse Barnes585fb112008-07-29 11:54:06 -07002553/* Panel power sequencing */
2554#define PP_STATUS 0x61200
2555#define PP_ON (1 << 31)
2556/*
2557 * Indicates that all dependencies of the panel are on:
2558 *
2559 * - PLL enabled
2560 * - pipe enabled
2561 * - LVDS/DVOB/DVOC on
2562 */
2563#define PP_READY (1 << 30)
2564#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002565#define PP_SEQUENCE_POWER_UP (1 << 28)
2566#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2567#define PP_SEQUENCE_MASK (3 << 28)
2568#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002569#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002570#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002571#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2572#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2573#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2574#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2575#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2576#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2577#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2578#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2579#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002580#define PP_CONTROL 0x61204
2581#define POWER_TARGET_ON (1 << 0)
2582#define PP_ON_DELAYS 0x61208
2583#define PP_OFF_DELAYS 0x6120c
2584#define PP_DIVISOR 0x61210
2585
2586/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002587#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002588#define PFIT_ENABLE (1 << 31)
2589#define PFIT_PIPE_MASK (3 << 29)
2590#define PFIT_PIPE_SHIFT 29
2591#define VERT_INTERP_DISABLE (0 << 10)
2592#define VERT_INTERP_BILINEAR (1 << 10)
2593#define VERT_INTERP_MASK (3 << 10)
2594#define VERT_AUTO_SCALE (1 << 9)
2595#define HORIZ_INTERP_DISABLE (0 << 6)
2596#define HORIZ_INTERP_BILINEAR (1 << 6)
2597#define HORIZ_INTERP_MASK (3 << 6)
2598#define HORIZ_AUTO_SCALE (1 << 5)
2599#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002600#define PFIT_FILTER_FUZZY (0 << 24)
2601#define PFIT_SCALING_AUTO (0 << 26)
2602#define PFIT_SCALING_PROGRAMMED (1 << 26)
2603#define PFIT_SCALING_PILLAR (2 << 26)
2604#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002605#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002606/* Pre-965 */
2607#define PFIT_VERT_SCALE_SHIFT 20
2608#define PFIT_VERT_SCALE_MASK 0xfff00000
2609#define PFIT_HORIZ_SCALE_SHIFT 4
2610#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2611/* 965+ */
2612#define PFIT_VERT_SCALE_SHIFT_965 16
2613#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2614#define PFIT_HORIZ_SCALE_SHIFT_965 0
2615#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2616
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002617#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002618
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002619#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2620#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002621#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2622 _VLV_BLC_PWM_CTL2_B)
2623
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002624#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2625#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002626#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2627 _VLV_BLC_PWM_CTL_B)
2628
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002629#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2630#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002631#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2632 _VLV_BLC_HIST_CTL_B)
2633
Jesse Barnes585fb112008-07-29 11:54:06 -07002634/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002635#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002636#define BLM_PWM_ENABLE (1 << 31)
2637#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2638#define BLM_PIPE_SELECT (1 << 29)
2639#define BLM_PIPE_SELECT_IVB (3 << 29)
2640#define BLM_PIPE_A (0 << 29)
2641#define BLM_PIPE_B (1 << 29)
2642#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002643#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2644#define BLM_TRANSCODER_B BLM_PIPE_B
2645#define BLM_TRANSCODER_C BLM_PIPE_C
2646#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002647#define BLM_PIPE(pipe) ((pipe) << 29)
2648#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2649#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2650#define BLM_PHASE_IN_ENABLE (1 << 25)
2651#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2652#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2653#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2654#define BLM_PHASE_IN_COUNT_SHIFT (8)
2655#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2656#define BLM_PHASE_IN_INCR_SHIFT (0)
2657#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002658#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002659/*
2660 * This is the most significant 15 bits of the number of backlight cycles in a
2661 * complete cycle of the modulated backlight control.
2662 *
2663 * The actual value is this field multiplied by two.
2664 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002665#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2666#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2667#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002668/*
2669 * This is the number of cycles out of the backlight modulation cycle for which
2670 * the backlight is on.
2671 *
2672 * This field must be no greater than the number of cycles in the complete
2673 * backlight modulation cycle.
2674 */
2675#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2676#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002677#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2678#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002679
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002680#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002681
Daniel Vetter7cf41602012-06-05 10:07:09 +02002682/* New registers for PCH-split platforms. Safe where new bits show up, the
2683 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2684#define BLC_PWM_CPU_CTL2 0x48250
2685#define BLC_PWM_CPU_CTL 0x48254
2686
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002687#define HSW_BLC_PWM2_CTL 0x48350
2688
Daniel Vetter7cf41602012-06-05 10:07:09 +02002689/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2690 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2691#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002692#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002693#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2694#define BLM_PCH_POLARITY (1 << 29)
2695#define BLC_PWM_PCH_CTL2 0xc8254
2696
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002697#define UTIL_PIN_CTL 0x48400
2698#define UTIL_PIN_ENABLE (1 << 31)
2699
2700#define PCH_GTC_CTL 0xe7000
2701#define PCH_GTC_ENABLE (1 << 31)
2702
Jesse Barnes585fb112008-07-29 11:54:06 -07002703/* TV port control */
2704#define TV_CTL 0x68000
2705/** Enables the TV encoder */
2706# define TV_ENC_ENABLE (1 << 31)
2707/** Sources the TV encoder input from pipe B instead of A. */
2708# define TV_ENC_PIPEB_SELECT (1 << 30)
2709/** Outputs composite video (DAC A only) */
2710# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2711/** Outputs SVideo video (DAC B/C) */
2712# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2713/** Outputs Component video (DAC A/B/C) */
2714# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2715/** Outputs Composite and SVideo (DAC A/B/C) */
2716# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2717# define TV_TRILEVEL_SYNC (1 << 21)
2718/** Enables slow sync generation (945GM only) */
2719# define TV_SLOW_SYNC (1 << 20)
2720/** Selects 4x oversampling for 480i and 576p */
2721# define TV_OVERSAMPLE_4X (0 << 18)
2722/** Selects 2x oversampling for 720p and 1080i */
2723# define TV_OVERSAMPLE_2X (1 << 18)
2724/** Selects no oversampling for 1080p */
2725# define TV_OVERSAMPLE_NONE (2 << 18)
2726/** Selects 8x oversampling */
2727# define TV_OVERSAMPLE_8X (3 << 18)
2728/** Selects progressive mode rather than interlaced */
2729# define TV_PROGRESSIVE (1 << 17)
2730/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2731# define TV_PAL_BURST (1 << 16)
2732/** Field for setting delay of Y compared to C */
2733# define TV_YC_SKEW_MASK (7 << 12)
2734/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2735# define TV_ENC_SDP_FIX (1 << 11)
2736/**
2737 * Enables a fix for the 915GM only.
2738 *
2739 * Not sure what it does.
2740 */
2741# define TV_ENC_C0_FIX (1 << 10)
2742/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002743# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002744# define TV_FUSE_STATE_MASK (3 << 4)
2745/** Read-only state that reports all features enabled */
2746# define TV_FUSE_STATE_ENABLED (0 << 4)
2747/** Read-only state that reports that Macrovision is disabled in hardware*/
2748# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2749/** Read-only state that reports that TV-out is disabled in hardware. */
2750# define TV_FUSE_STATE_DISABLED (2 << 4)
2751/** Normal operation */
2752# define TV_TEST_MODE_NORMAL (0 << 0)
2753/** Encoder test pattern 1 - combo pattern */
2754# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2755/** Encoder test pattern 2 - full screen vertical 75% color bars */
2756# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2757/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2758# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2759/** Encoder test pattern 4 - random noise */
2760# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2761/** Encoder test pattern 5 - linear color ramps */
2762# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2763/**
2764 * This test mode forces the DACs to 50% of full output.
2765 *
2766 * This is used for load detection in combination with TVDAC_SENSE_MASK
2767 */
2768# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2769# define TV_TEST_MODE_MASK (7 << 0)
2770
2771#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002772# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002773/**
2774 * Reports that DAC state change logic has reported change (RO).
2775 *
2776 * This gets cleared when TV_DAC_STATE_EN is cleared
2777*/
2778# define TVDAC_STATE_CHG (1 << 31)
2779# define TVDAC_SENSE_MASK (7 << 28)
2780/** Reports that DAC A voltage is above the detect threshold */
2781# define TVDAC_A_SENSE (1 << 30)
2782/** Reports that DAC B voltage is above the detect threshold */
2783# define TVDAC_B_SENSE (1 << 29)
2784/** Reports that DAC C voltage is above the detect threshold */
2785# define TVDAC_C_SENSE (1 << 28)
2786/**
2787 * Enables DAC state detection logic, for load-based TV detection.
2788 *
2789 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2790 * to off, for load detection to work.
2791 */
2792# define TVDAC_STATE_CHG_EN (1 << 27)
2793/** Sets the DAC A sense value to high */
2794# define TVDAC_A_SENSE_CTL (1 << 26)
2795/** Sets the DAC B sense value to high */
2796# define TVDAC_B_SENSE_CTL (1 << 25)
2797/** Sets the DAC C sense value to high */
2798# define TVDAC_C_SENSE_CTL (1 << 24)
2799/** Overrides the ENC_ENABLE and DAC voltage levels */
2800# define DAC_CTL_OVERRIDE (1 << 7)
2801/** Sets the slew rate. Must be preserved in software */
2802# define ENC_TVDAC_SLEW_FAST (1 << 6)
2803# define DAC_A_1_3_V (0 << 4)
2804# define DAC_A_1_1_V (1 << 4)
2805# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002806# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002807# define DAC_B_1_3_V (0 << 2)
2808# define DAC_B_1_1_V (1 << 2)
2809# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002810# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002811# define DAC_C_1_3_V (0 << 0)
2812# define DAC_C_1_1_V (1 << 0)
2813# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002814# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002815
2816/**
2817 * CSC coefficients are stored in a floating point format with 9 bits of
2818 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2819 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2820 * -1 (0x3) being the only legal negative value.
2821 */
2822#define TV_CSC_Y 0x68010
2823# define TV_RY_MASK 0x07ff0000
2824# define TV_RY_SHIFT 16
2825# define TV_GY_MASK 0x00000fff
2826# define TV_GY_SHIFT 0
2827
2828#define TV_CSC_Y2 0x68014
2829# define TV_BY_MASK 0x07ff0000
2830# define TV_BY_SHIFT 16
2831/**
2832 * Y attenuation for component video.
2833 *
2834 * Stored in 1.9 fixed point.
2835 */
2836# define TV_AY_MASK 0x000003ff
2837# define TV_AY_SHIFT 0
2838
2839#define TV_CSC_U 0x68018
2840# define TV_RU_MASK 0x07ff0000
2841# define TV_RU_SHIFT 16
2842# define TV_GU_MASK 0x000007ff
2843# define TV_GU_SHIFT 0
2844
2845#define TV_CSC_U2 0x6801c
2846# define TV_BU_MASK 0x07ff0000
2847# define TV_BU_SHIFT 16
2848/**
2849 * U attenuation for component video.
2850 *
2851 * Stored in 1.9 fixed point.
2852 */
2853# define TV_AU_MASK 0x000003ff
2854# define TV_AU_SHIFT 0
2855
2856#define TV_CSC_V 0x68020
2857# define TV_RV_MASK 0x0fff0000
2858# define TV_RV_SHIFT 16
2859# define TV_GV_MASK 0x000007ff
2860# define TV_GV_SHIFT 0
2861
2862#define TV_CSC_V2 0x68024
2863# define TV_BV_MASK 0x07ff0000
2864# define TV_BV_SHIFT 16
2865/**
2866 * V attenuation for component video.
2867 *
2868 * Stored in 1.9 fixed point.
2869 */
2870# define TV_AV_MASK 0x000007ff
2871# define TV_AV_SHIFT 0
2872
2873#define TV_CLR_KNOBS 0x68028
2874/** 2s-complement brightness adjustment */
2875# define TV_BRIGHTNESS_MASK 0xff000000
2876# define TV_BRIGHTNESS_SHIFT 24
2877/** Contrast adjustment, as a 2.6 unsigned floating point number */
2878# define TV_CONTRAST_MASK 0x00ff0000
2879# define TV_CONTRAST_SHIFT 16
2880/** Saturation adjustment, as a 2.6 unsigned floating point number */
2881# define TV_SATURATION_MASK 0x0000ff00
2882# define TV_SATURATION_SHIFT 8
2883/** Hue adjustment, as an integer phase angle in degrees */
2884# define TV_HUE_MASK 0x000000ff
2885# define TV_HUE_SHIFT 0
2886
2887#define TV_CLR_LEVEL 0x6802c
2888/** Controls the DAC level for black */
2889# define TV_BLACK_LEVEL_MASK 0x01ff0000
2890# define TV_BLACK_LEVEL_SHIFT 16
2891/** Controls the DAC level for blanking */
2892# define TV_BLANK_LEVEL_MASK 0x000001ff
2893# define TV_BLANK_LEVEL_SHIFT 0
2894
2895#define TV_H_CTL_1 0x68030
2896/** Number of pixels in the hsync. */
2897# define TV_HSYNC_END_MASK 0x1fff0000
2898# define TV_HSYNC_END_SHIFT 16
2899/** Total number of pixels minus one in the line (display and blanking). */
2900# define TV_HTOTAL_MASK 0x00001fff
2901# define TV_HTOTAL_SHIFT 0
2902
2903#define TV_H_CTL_2 0x68034
2904/** Enables the colorburst (needed for non-component color) */
2905# define TV_BURST_ENA (1 << 31)
2906/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2907# define TV_HBURST_START_SHIFT 16
2908# define TV_HBURST_START_MASK 0x1fff0000
2909/** Length of the colorburst */
2910# define TV_HBURST_LEN_SHIFT 0
2911# define TV_HBURST_LEN_MASK 0x0001fff
2912
2913#define TV_H_CTL_3 0x68038
2914/** End of hblank, measured in pixels minus one from start of hsync */
2915# define TV_HBLANK_END_SHIFT 16
2916# define TV_HBLANK_END_MASK 0x1fff0000
2917/** Start of hblank, measured in pixels minus one from start of hsync */
2918# define TV_HBLANK_START_SHIFT 0
2919# define TV_HBLANK_START_MASK 0x0001fff
2920
2921#define TV_V_CTL_1 0x6803c
2922/** XXX */
2923# define TV_NBR_END_SHIFT 16
2924# define TV_NBR_END_MASK 0x07ff0000
2925/** XXX */
2926# define TV_VI_END_F1_SHIFT 8
2927# define TV_VI_END_F1_MASK 0x00003f00
2928/** XXX */
2929# define TV_VI_END_F2_SHIFT 0
2930# define TV_VI_END_F2_MASK 0x0000003f
2931
2932#define TV_V_CTL_2 0x68040
2933/** Length of vsync, in half lines */
2934# define TV_VSYNC_LEN_MASK 0x07ff0000
2935# define TV_VSYNC_LEN_SHIFT 16
2936/** Offset of the start of vsync in field 1, measured in one less than the
2937 * number of half lines.
2938 */
2939# define TV_VSYNC_START_F1_MASK 0x00007f00
2940# define TV_VSYNC_START_F1_SHIFT 8
2941/**
2942 * Offset of the start of vsync in field 2, measured in one less than the
2943 * number of half lines.
2944 */
2945# define TV_VSYNC_START_F2_MASK 0x0000007f
2946# define TV_VSYNC_START_F2_SHIFT 0
2947
2948#define TV_V_CTL_3 0x68044
2949/** Enables generation of the equalization signal */
2950# define TV_EQUAL_ENA (1 << 31)
2951/** Length of vsync, in half lines */
2952# define TV_VEQ_LEN_MASK 0x007f0000
2953# define TV_VEQ_LEN_SHIFT 16
2954/** Offset of the start of equalization in field 1, measured in one less than
2955 * the number of half lines.
2956 */
2957# define TV_VEQ_START_F1_MASK 0x0007f00
2958# define TV_VEQ_START_F1_SHIFT 8
2959/**
2960 * Offset of the start of equalization in field 2, measured in one less than
2961 * the number of half lines.
2962 */
2963# define TV_VEQ_START_F2_MASK 0x000007f
2964# define TV_VEQ_START_F2_SHIFT 0
2965
2966#define TV_V_CTL_4 0x68048
2967/**
2968 * Offset to start of vertical colorburst, measured in one less than the
2969 * number of lines from vertical start.
2970 */
2971# define TV_VBURST_START_F1_MASK 0x003f0000
2972# define TV_VBURST_START_F1_SHIFT 16
2973/**
2974 * Offset to the end of vertical colorburst, measured in one less than the
2975 * number of lines from the start of NBR.
2976 */
2977# define TV_VBURST_END_F1_MASK 0x000000ff
2978# define TV_VBURST_END_F1_SHIFT 0
2979
2980#define TV_V_CTL_5 0x6804c
2981/**
2982 * Offset to start of vertical colorburst, measured in one less than the
2983 * number of lines from vertical start.
2984 */
2985# define TV_VBURST_START_F2_MASK 0x003f0000
2986# define TV_VBURST_START_F2_SHIFT 16
2987/**
2988 * Offset to the end of vertical colorburst, measured in one less than the
2989 * number of lines from the start of NBR.
2990 */
2991# define TV_VBURST_END_F2_MASK 0x000000ff
2992# define TV_VBURST_END_F2_SHIFT 0
2993
2994#define TV_V_CTL_6 0x68050
2995/**
2996 * Offset to start of vertical colorburst, measured in one less than the
2997 * number of lines from vertical start.
2998 */
2999# define TV_VBURST_START_F3_MASK 0x003f0000
3000# define TV_VBURST_START_F3_SHIFT 16
3001/**
3002 * Offset to the end of vertical colorburst, measured in one less than the
3003 * number of lines from the start of NBR.
3004 */
3005# define TV_VBURST_END_F3_MASK 0x000000ff
3006# define TV_VBURST_END_F3_SHIFT 0
3007
3008#define TV_V_CTL_7 0x68054
3009/**
3010 * Offset to start of vertical colorburst, measured in one less than the
3011 * number of lines from vertical start.
3012 */
3013# define TV_VBURST_START_F4_MASK 0x003f0000
3014# define TV_VBURST_START_F4_SHIFT 16
3015/**
3016 * Offset to the end of vertical colorburst, measured in one less than the
3017 * number of lines from the start of NBR.
3018 */
3019# define TV_VBURST_END_F4_MASK 0x000000ff
3020# define TV_VBURST_END_F4_SHIFT 0
3021
3022#define TV_SC_CTL_1 0x68060
3023/** Turns on the first subcarrier phase generation DDA */
3024# define TV_SC_DDA1_EN (1 << 31)
3025/** Turns on the first subcarrier phase generation DDA */
3026# define TV_SC_DDA2_EN (1 << 30)
3027/** Turns on the first subcarrier phase generation DDA */
3028# define TV_SC_DDA3_EN (1 << 29)
3029/** Sets the subcarrier DDA to reset frequency every other field */
3030# define TV_SC_RESET_EVERY_2 (0 << 24)
3031/** Sets the subcarrier DDA to reset frequency every fourth field */
3032# define TV_SC_RESET_EVERY_4 (1 << 24)
3033/** Sets the subcarrier DDA to reset frequency every eighth field */
3034# define TV_SC_RESET_EVERY_8 (2 << 24)
3035/** Sets the subcarrier DDA to never reset the frequency */
3036# define TV_SC_RESET_NEVER (3 << 24)
3037/** Sets the peak amplitude of the colorburst.*/
3038# define TV_BURST_LEVEL_MASK 0x00ff0000
3039# define TV_BURST_LEVEL_SHIFT 16
3040/** Sets the increment of the first subcarrier phase generation DDA */
3041# define TV_SCDDA1_INC_MASK 0x00000fff
3042# define TV_SCDDA1_INC_SHIFT 0
3043
3044#define TV_SC_CTL_2 0x68064
3045/** Sets the rollover for the second subcarrier phase generation DDA */
3046# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3047# define TV_SCDDA2_SIZE_SHIFT 16
3048/** Sets the increent of the second subcarrier phase generation DDA */
3049# define TV_SCDDA2_INC_MASK 0x00007fff
3050# define TV_SCDDA2_INC_SHIFT 0
3051
3052#define TV_SC_CTL_3 0x68068
3053/** Sets the rollover for the third subcarrier phase generation DDA */
3054# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3055# define TV_SCDDA3_SIZE_SHIFT 16
3056/** Sets the increent of the third subcarrier phase generation DDA */
3057# define TV_SCDDA3_INC_MASK 0x00007fff
3058# define TV_SCDDA3_INC_SHIFT 0
3059
3060#define TV_WIN_POS 0x68070
3061/** X coordinate of the display from the start of horizontal active */
3062# define TV_XPOS_MASK 0x1fff0000
3063# define TV_XPOS_SHIFT 16
3064/** Y coordinate of the display from the start of vertical active (NBR) */
3065# define TV_YPOS_MASK 0x00000fff
3066# define TV_YPOS_SHIFT 0
3067
3068#define TV_WIN_SIZE 0x68074
3069/** Horizontal size of the display window, measured in pixels*/
3070# define TV_XSIZE_MASK 0x1fff0000
3071# define TV_XSIZE_SHIFT 16
3072/**
3073 * Vertical size of the display window, measured in pixels.
3074 *
3075 * Must be even for interlaced modes.
3076 */
3077# define TV_YSIZE_MASK 0x00000fff
3078# define TV_YSIZE_SHIFT 0
3079
3080#define TV_FILTER_CTL_1 0x68080
3081/**
3082 * Enables automatic scaling calculation.
3083 *
3084 * If set, the rest of the registers are ignored, and the calculated values can
3085 * be read back from the register.
3086 */
3087# define TV_AUTO_SCALE (1 << 31)
3088/**
3089 * Disables the vertical filter.
3090 *
3091 * This is required on modes more than 1024 pixels wide */
3092# define TV_V_FILTER_BYPASS (1 << 29)
3093/** Enables adaptive vertical filtering */
3094# define TV_VADAPT (1 << 28)
3095# define TV_VADAPT_MODE_MASK (3 << 26)
3096/** Selects the least adaptive vertical filtering mode */
3097# define TV_VADAPT_MODE_LEAST (0 << 26)
3098/** Selects the moderately adaptive vertical filtering mode */
3099# define TV_VADAPT_MODE_MODERATE (1 << 26)
3100/** Selects the most adaptive vertical filtering mode */
3101# define TV_VADAPT_MODE_MOST (3 << 26)
3102/**
3103 * Sets the horizontal scaling factor.
3104 *
3105 * This should be the fractional part of the horizontal scaling factor divided
3106 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3107 *
3108 * (src width - 1) / ((oversample * dest width) - 1)
3109 */
3110# define TV_HSCALE_FRAC_MASK 0x00003fff
3111# define TV_HSCALE_FRAC_SHIFT 0
3112
3113#define TV_FILTER_CTL_2 0x68084
3114/**
3115 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3116 *
3117 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3118 */
3119# define TV_VSCALE_INT_MASK 0x00038000
3120# define TV_VSCALE_INT_SHIFT 15
3121/**
3122 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3123 *
3124 * \sa TV_VSCALE_INT_MASK
3125 */
3126# define TV_VSCALE_FRAC_MASK 0x00007fff
3127# define TV_VSCALE_FRAC_SHIFT 0
3128
3129#define TV_FILTER_CTL_3 0x68088
3130/**
3131 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3132 *
3133 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3134 *
3135 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3136 */
3137# define TV_VSCALE_IP_INT_MASK 0x00038000
3138# define TV_VSCALE_IP_INT_SHIFT 15
3139/**
3140 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3141 *
3142 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3143 *
3144 * \sa TV_VSCALE_IP_INT_MASK
3145 */
3146# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3147# define TV_VSCALE_IP_FRAC_SHIFT 0
3148
3149#define TV_CC_CONTROL 0x68090
3150# define TV_CC_ENABLE (1 << 31)
3151/**
3152 * Specifies which field to send the CC data in.
3153 *
3154 * CC data is usually sent in field 0.
3155 */
3156# define TV_CC_FID_MASK (1 << 27)
3157# define TV_CC_FID_SHIFT 27
3158/** Sets the horizontal position of the CC data. Usually 135. */
3159# define TV_CC_HOFF_MASK 0x03ff0000
3160# define TV_CC_HOFF_SHIFT 16
3161/** Sets the vertical position of the CC data. Usually 21 */
3162# define TV_CC_LINE_MASK 0x0000003f
3163# define TV_CC_LINE_SHIFT 0
3164
3165#define TV_CC_DATA 0x68094
3166# define TV_CC_RDY (1 << 31)
3167/** Second word of CC data to be transmitted. */
3168# define TV_CC_DATA_2_MASK 0x007f0000
3169# define TV_CC_DATA_2_SHIFT 16
3170/** First word of CC data to be transmitted. */
3171# define TV_CC_DATA_1_MASK 0x0000007f
3172# define TV_CC_DATA_1_SHIFT 0
3173
3174#define TV_H_LUMA_0 0x68100
3175#define TV_H_LUMA_59 0x681ec
3176#define TV_H_CHROMA_0 0x68200
3177#define TV_H_CHROMA_59 0x682ec
3178#define TV_V_LUMA_0 0x68300
3179#define TV_V_LUMA_42 0x683a8
3180#define TV_V_CHROMA_0 0x68400
3181#define TV_V_CHROMA_42 0x684a8
3182
Keith Packard040d87f2009-05-30 20:42:33 -07003183/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003184#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003185#define DP_B 0x64100
3186#define DP_C 0x64200
3187#define DP_D 0x64300
3188
3189#define DP_PORT_EN (1 << 31)
3190#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003191#define DP_PIPE_MASK (1 << 30)
3192
Keith Packard040d87f2009-05-30 20:42:33 -07003193/* Link training mode - select a suitable mode for each stage */
3194#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3195#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3196#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3197#define DP_LINK_TRAIN_OFF (3 << 28)
3198#define DP_LINK_TRAIN_MASK (3 << 28)
3199#define DP_LINK_TRAIN_SHIFT 28
3200
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003201/* CPT Link training mode */
3202#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3203#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3204#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3205#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3206#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3207#define DP_LINK_TRAIN_SHIFT_CPT 8
3208
Keith Packard040d87f2009-05-30 20:42:33 -07003209/* Signal voltages. These are mostly controlled by the other end */
3210#define DP_VOLTAGE_0_4 (0 << 25)
3211#define DP_VOLTAGE_0_6 (1 << 25)
3212#define DP_VOLTAGE_0_8 (2 << 25)
3213#define DP_VOLTAGE_1_2 (3 << 25)
3214#define DP_VOLTAGE_MASK (7 << 25)
3215#define DP_VOLTAGE_SHIFT 25
3216
3217/* Signal pre-emphasis levels, like voltages, the other end tells us what
3218 * they want
3219 */
3220#define DP_PRE_EMPHASIS_0 (0 << 22)
3221#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3222#define DP_PRE_EMPHASIS_6 (2 << 22)
3223#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3224#define DP_PRE_EMPHASIS_MASK (7 << 22)
3225#define DP_PRE_EMPHASIS_SHIFT 22
3226
3227/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003228#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003229#define DP_PORT_WIDTH_MASK (7 << 19)
3230
3231/* Mystic DPCD version 1.1 special mode */
3232#define DP_ENHANCED_FRAMING (1 << 18)
3233
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003234/* eDP */
3235#define DP_PLL_FREQ_270MHZ (0 << 16)
3236#define DP_PLL_FREQ_160MHZ (1 << 16)
3237#define DP_PLL_FREQ_MASK (3 << 16)
3238
Keith Packard040d87f2009-05-30 20:42:33 -07003239/** locked once port is enabled */
3240#define DP_PORT_REVERSAL (1 << 15)
3241
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003242/* eDP */
3243#define DP_PLL_ENABLE (1 << 14)
3244
Keith Packard040d87f2009-05-30 20:42:33 -07003245/** sends the clock on lane 15 of the PEG for debug */
3246#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3247
3248#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003249#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003250
3251/** limit RGB values to avoid confusing TVs */
3252#define DP_COLOR_RANGE_16_235 (1 << 8)
3253
3254/** Turn on the audio link */
3255#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3256
3257/** vs and hs sync polarity */
3258#define DP_SYNC_VS_HIGH (1 << 4)
3259#define DP_SYNC_HS_HIGH (1 << 3)
3260
3261/** A fantasy */
3262#define DP_DETECTED (1 << 2)
3263
3264/** The aux channel provides a way to talk to the
3265 * signal sink for DDC etc. Max packet size supported
3266 * is 20 bytes in each direction, hence the 5 fixed
3267 * data registers
3268 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003269#define DPA_AUX_CH_CTL 0x64010
3270#define DPA_AUX_CH_DATA1 0x64014
3271#define DPA_AUX_CH_DATA2 0x64018
3272#define DPA_AUX_CH_DATA3 0x6401c
3273#define DPA_AUX_CH_DATA4 0x64020
3274#define DPA_AUX_CH_DATA5 0x64024
3275
Keith Packard040d87f2009-05-30 20:42:33 -07003276#define DPB_AUX_CH_CTL 0x64110
3277#define DPB_AUX_CH_DATA1 0x64114
3278#define DPB_AUX_CH_DATA2 0x64118
3279#define DPB_AUX_CH_DATA3 0x6411c
3280#define DPB_AUX_CH_DATA4 0x64120
3281#define DPB_AUX_CH_DATA5 0x64124
3282
3283#define DPC_AUX_CH_CTL 0x64210
3284#define DPC_AUX_CH_DATA1 0x64214
3285#define DPC_AUX_CH_DATA2 0x64218
3286#define DPC_AUX_CH_DATA3 0x6421c
3287#define DPC_AUX_CH_DATA4 0x64220
3288#define DPC_AUX_CH_DATA5 0x64224
3289
3290#define DPD_AUX_CH_CTL 0x64310
3291#define DPD_AUX_CH_DATA1 0x64314
3292#define DPD_AUX_CH_DATA2 0x64318
3293#define DPD_AUX_CH_DATA3 0x6431c
3294#define DPD_AUX_CH_DATA4 0x64320
3295#define DPD_AUX_CH_DATA5 0x64324
3296
3297#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3298#define DP_AUX_CH_CTL_DONE (1 << 30)
3299#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3300#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3301#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3302#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3303#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3304#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3305#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3306#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3307#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3308#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3309#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3310#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3311#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3312#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3313#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3314#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3315#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3316#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3317#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3318
3319/*
3320 * Computing GMCH M and N values for the Display Port link
3321 *
3322 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3323 *
3324 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3325 *
3326 * The GMCH value is used internally
3327 *
3328 * bytes_per_pixel is the number of bytes coming out of the plane,
3329 * which is after the LUTs, so we want the bytes for our color format.
3330 * For our current usage, this is always 3, one byte for R, G and B.
3331 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003332#define _PIPEA_DATA_M_G4X 0x70050
3333#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003334
3335/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003336#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003337#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003338#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003339
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003340#define DATA_LINK_M_N_MASK (0xffffff)
3341#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003342
Daniel Vettere3b95f12013-05-03 11:49:49 +02003343#define _PIPEA_DATA_N_G4X 0x70054
3344#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003345#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3346
3347/*
3348 * Computing Link M and N values for the Display Port link
3349 *
3350 * Link M / N = pixel_clock / ls_clk
3351 *
3352 * (the DP spec calls pixel_clock the 'strm_clk')
3353 *
3354 * The Link value is transmitted in the Main Stream
3355 * Attributes and VB-ID.
3356 */
3357
Daniel Vettere3b95f12013-05-03 11:49:49 +02003358#define _PIPEA_LINK_M_G4X 0x70060
3359#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003360#define PIPEA_DP_LINK_M_MASK (0xffffff)
3361
Daniel Vettere3b95f12013-05-03 11:49:49 +02003362#define _PIPEA_LINK_N_G4X 0x70064
3363#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003364#define PIPEA_DP_LINK_N_MASK (0xffffff)
3365
Daniel Vettere3b95f12013-05-03 11:49:49 +02003366#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3367#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3368#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3369#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003370
Jesse Barnes585fb112008-07-29 11:54:06 -07003371/* Display & cursor control */
3372
3373/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003374#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003375#define DSL_LINEMASK_GEN2 0x00000fff
3376#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003377#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003378#define PIPECONF_ENABLE (1<<31)
3379#define PIPECONF_DISABLE 0
3380#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003381#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003382#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003383#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003384#define PIPECONF_SINGLE_WIDE 0
3385#define PIPECONF_PIPE_UNLOCKED 0
3386#define PIPECONF_PIPE_LOCKED (1<<25)
3387#define PIPECONF_PALETTE 0
3388#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003389#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003390#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003391#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003392/* Note that pre-gen3 does not support interlaced display directly. Panel
3393 * fitting must be disabled on pre-ilk for interlaced. */
3394#define PIPECONF_PROGRESSIVE (0 << 21)
3395#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3396#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3397#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3398#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3399/* Ironlake and later have a complete new set of values for interlaced. PFIT
3400 * means panel fitter required, PF means progressive fetch, DBL means power
3401 * saving pixel doubling. */
3402#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3403#define PIPECONF_INTERLACED_ILK (3 << 21)
3404#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3405#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003406#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05303407#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07003408#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003409#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003410#define PIPECONF_BPC_MASK (0x7 << 5)
3411#define PIPECONF_8BPC (0<<5)
3412#define PIPECONF_10BPC (1<<5)
3413#define PIPECONF_6BPC (2<<5)
3414#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003415#define PIPECONF_DITHER_EN (1<<4)
3416#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3417#define PIPECONF_DITHER_TYPE_SP (0<<2)
3418#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3419#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3420#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003421#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003422#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003423#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003424#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3425#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003426#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003427#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003428#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003429#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3430#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3431#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3432#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003433#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003434#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3435#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3436#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003437#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003438#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003439#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3440#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003441#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07003442#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003443#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003444#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003445#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3446#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003447#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3448#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003449#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003450#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003451#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003452#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3453#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3454#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3455#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3456#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Imre Deak10c59c52014-02-10 18:42:48 +02003457#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003458#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003459#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3460#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003461#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003462#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003463#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3464#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003465#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003466#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003467#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003468#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3469
Imre Deak755e9012014-02-10 18:42:47 +02003470#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3471#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3472
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003473#define PIPE_A_OFFSET 0x70000
3474#define PIPE_B_OFFSET 0x71000
3475#define PIPE_C_OFFSET 0x72000
3476/*
3477 * There's actually no pipe EDP. Some pipe registers have
3478 * simply shifted from the pipe to the transcoder, while
3479 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3480 * to access such registers in transcoder EDP.
3481 */
3482#define PIPE_EDP_OFFSET 0x7f000
3483
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003484#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3485 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3486 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003487
3488#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3489#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3490#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3491#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3492#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003493
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003494#define _PIPE_MISC_A 0x70030
3495#define _PIPE_MISC_B 0x71030
3496#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3497#define PIPEMISC_DITHER_8_BPC (0<<5)
3498#define PIPEMISC_DITHER_10_BPC (1<<5)
3499#define PIPEMISC_DITHER_6_BPC (2<<5)
3500#define PIPEMISC_DITHER_12_BPC (3<<5)
3501#define PIPEMISC_DITHER_ENABLE (1<<4)
3502#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3503#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003504#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003505
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003506#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003507#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003508#define PIPEB_HLINE_INT_EN (1<<28)
3509#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003510#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3511#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3512#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003513#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07003514#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003515#define PIPEA_HLINE_INT_EN (1<<20)
3516#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02003517#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3518#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003519#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003520#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3521#define PIPEC_HLINE_INT_EN (1<<12)
3522#define PIPEC_VBLANK_INT_EN (1<<11)
3523#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3524#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3525#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003526
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003527#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3528#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3529#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3530#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3531#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003532#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3533#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3534#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3535#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3536#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3537#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3538#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3539#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3540#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003541#define DPINVGTT_EN_MASK_CHV 0xfff0000
3542#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3543#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3544#define PLANEC_INVALID_GTT_STATUS (1<<9)
3545#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003546#define CURSORB_INVALID_GTT_STATUS (1<<7)
3547#define CURSORA_INVALID_GTT_STATUS (1<<6)
3548#define SPRITED_INVALID_GTT_STATUS (1<<5)
3549#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3550#define PLANEB_INVALID_GTT_STATUS (1<<3)
3551#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3552#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3553#define PLANEA_INVALID_GTT_STATUS (1<<0)
3554#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003555#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003556
Jesse Barnes585fb112008-07-29 11:54:06 -07003557#define DSPARB 0x70030
3558#define DSPARB_CSTART_MASK (0x7f << 7)
3559#define DSPARB_CSTART_SHIFT 7
3560#define DSPARB_BSTART_MASK (0x7f)
3561#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003562#define DSPARB_BEND_SHIFT 9 /* on 855 */
3563#define DSPARB_AEND_SHIFT 0
3564
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003565#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003566#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003567#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003568#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003569#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003570#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003571#define DSPFW_PLANEB_MASK (0x7f<<8)
3572#define DSPFW_PLANEA_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003573#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003574#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003575#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003576#define DSPFW_PLANEC_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003577#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003578#define DSPFW_HPLL_SR_EN (1<<31)
3579#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003580#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003581#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3582#define DSPFW_HPLL_CURSOR_SHIFT 16
3583#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3584#define DSPFW_HPLL_SR_MASK (0x1ff)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003585#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3586#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003587
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003588/* drain latency register values*/
3589#define DRAIN_LATENCY_PRECISION_32 32
3590#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003591#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003592#define DDL_CURSORA_PRECISION_32 (1<<31)
3593#define DDL_CURSORA_PRECISION_16 (0<<31)
3594#define DDL_CURSORA_SHIFT 24
Ville Syrjäläc294c542014-04-09 13:28:13 +03003595#define DDL_SPRITEB_PRECISION_32 (1<<23)
3596#define DDL_SPRITEB_PRECISION_16 (0<<23)
3597#define DDL_SPRITEB_SHIFT 16
3598#define DDL_SPRITEA_PRECISION_32 (1<<15)
3599#define DDL_SPRITEA_PRECISION_16 (0<<15)
3600#define DDL_SPRITEA_SHIFT 8
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003601#define DDL_PLANEA_PRECISION_32 (1<<7)
3602#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003603#define DDL_PLANEA_SHIFT 0
3604
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003605#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003606#define DDL_CURSORB_PRECISION_32 (1<<31)
3607#define DDL_CURSORB_PRECISION_16 (0<<31)
3608#define DDL_CURSORB_SHIFT 24
Ville Syrjäläc294c542014-04-09 13:28:13 +03003609#define DDL_SPRITED_PRECISION_32 (1<<23)
3610#define DDL_SPRITED_PRECISION_16 (0<<23)
3611#define DDL_SPRITED_SHIFT 16
3612#define DDL_SPRITEC_PRECISION_32 (1<<15)
3613#define DDL_SPRITEC_PRECISION_16 (0<<15)
3614#define DDL_SPRITEC_SHIFT 8
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003615#define DDL_PLANEB_PRECISION_32 (1<<7)
3616#define DDL_PLANEB_PRECISION_16 (0<<7)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003617#define DDL_PLANEB_SHIFT 0
3618
3619#define VLV_DDL3 (VLV_DISPLAY_BASE + 0x70058)
3620#define DDL_CURSORC_PRECISION_32 (1<<31)
3621#define DDL_CURSORC_PRECISION_16 (0<<31)
3622#define DDL_CURSORC_SHIFT 24
3623#define DDL_SPRITEF_PRECISION_32 (1<<23)
3624#define DDL_SPRITEF_PRECISION_16 (0<<23)
3625#define DDL_SPRITEF_SHIFT 16
3626#define DDL_SPRITEE_PRECISION_32 (1<<15)
3627#define DDL_SPRITEE_PRECISION_16 (0<<15)
3628#define DDL_SPRITEE_SHIFT 8
3629#define DDL_PLANEC_PRECISION_32 (1<<7)
3630#define DDL_PLANEC_PRECISION_16 (0<<7)
3631#define DDL_PLANEC_SHIFT 0
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003632
Shaohua Li7662c8b2009-06-26 11:23:55 +08003633/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003634#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003635#define I915_FIFO_LINE_SIZE 64
3636#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003637
Jesse Barnesceb04242012-03-28 13:39:22 -07003638#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003639#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003640#define I965_FIFO_SIZE 512
3641#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003642#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003643#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003644#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003645
Jesse Barnesceb04242012-03-28 13:39:22 -07003646#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003647#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003648#define I915_MAX_WM 0x3f
3649
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003650#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3651#define PINEVIEW_FIFO_LINE_SIZE 64
3652#define PINEVIEW_MAX_WM 0x1ff
3653#define PINEVIEW_DFT_WM 0x3f
3654#define PINEVIEW_DFT_HPLLOFF_WM 0
3655#define PINEVIEW_GUARD_WM 10
3656#define PINEVIEW_CURSOR_FIFO 64
3657#define PINEVIEW_CURSOR_MAX_WM 0x3f
3658#define PINEVIEW_CURSOR_DFT_WM 0
3659#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003660
Jesse Barnesceb04242012-03-28 13:39:22 -07003661#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003662#define I965_CURSOR_FIFO 64
3663#define I965_CURSOR_MAX_WM 32
3664#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003665
3666/* define the Watermark register on Ironlake */
3667#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03003668#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003669#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03003670#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003671#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003672#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003673
3674#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003675#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003676#define WM1_LP_ILK 0x45108
3677#define WM1_LP_SR_EN (1<<31)
3678#define WM1_LP_LATENCY_SHIFT 24
3679#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003680#define WM1_LP_FBC_MASK (0xf<<20)
3681#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07003682#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03003683#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003684#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003685#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003686#define WM2_LP_ILK 0x4510c
3687#define WM2_LP_EN (1<<31)
3688#define WM3_LP_ILK 0x45110
3689#define WM3_LP_EN (1<<31)
3690#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003691#define WM2S_LP_IVB 0x45124
3692#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003693#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003694
Paulo Zanonicca32e92013-05-31 11:45:06 -03003695#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3696 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3697 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3698
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003699/* Memory latency timer register */
3700#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003701#define MLTR_WM1_SHIFT 0
3702#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003703/* the unit of memory self-refresh latency time is 0.5us */
3704#define ILK_SRLT_MASK 0x3f
3705
Yuanhan Liu13982612010-12-15 15:42:31 +08003706
3707/* the address where we get all kinds of latency value */
3708#define SSKPD 0x5d10
3709#define SSKPD_WM_MASK 0x3f
3710#define SSKPD_WM0_SHIFT 0
3711#define SSKPD_WM1_SHIFT 8
3712#define SSKPD_WM2_SHIFT 16
3713#define SSKPD_WM3_SHIFT 24
3714
Jesse Barnes585fb112008-07-29 11:54:06 -07003715/*
3716 * The two pipe frame counter registers are not synchronized, so
3717 * reading a stable value is somewhat tricky. The following code
3718 * should work:
3719 *
3720 * do {
3721 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3722 * PIPE_FRAME_HIGH_SHIFT;
3723 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3724 * PIPE_FRAME_LOW_SHIFT);
3725 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3726 * PIPE_FRAME_HIGH_SHIFT);
3727 * } while (high1 != high2);
3728 * frame = (high1 << 8) | low1;
3729 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003730#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07003731#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3732#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003733#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07003734#define PIPE_FRAME_LOW_MASK 0xff000000
3735#define PIPE_FRAME_LOW_SHIFT 24
3736#define PIPE_PIXEL_MASK 0x00ffffff
3737#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003738/* GM45+ just has to be different */
Rafael Barbalhoeb6008a2014-03-31 18:21:29 +03003739#define _PIPEA_FRMCOUNT_GM45 0x70040
3740#define _PIPEA_FLIPCOUNT_GM45 0x70044
3741#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003742
3743/* Cursor A & B regs */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003744#define _CURACNTR (dev_priv->info.display_mmio_offset + 0x70080)
Jesse Barnes14b603912009-05-20 16:47:08 -04003745/* Old style CUR*CNTR flags (desktop 8xx) */
3746#define CURSOR_ENABLE 0x80000000
3747#define CURSOR_GAMMA_ENABLE 0x40000000
3748#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003749#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04003750#define CURSOR_FORMAT_SHIFT 24
3751#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3752#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3753#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3754#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3755#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3756#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3757/* New style CUR*CNTR flags */
3758#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003759#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303760#define CURSOR_MODE_128_32B_AX 0x02
3761#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07003762#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303763#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
3764#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07003765#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04003766#define MCURSOR_PIPE_SELECT (1 << 28)
3767#define MCURSOR_PIPE_A 0x00
3768#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003769#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003770#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003771#define _CURABASE (dev_priv->info.display_mmio_offset + 0x70084)
3772#define _CURAPOS (dev_priv->info.display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003773#define CURSOR_POS_MASK 0x007FF
3774#define CURSOR_POS_SIGN 0x8000
3775#define CURSOR_X_SHIFT 0
3776#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04003777#define CURSIZE 0x700a0
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003778#define _CURBCNTR (dev_priv->info.display_mmio_offset + 0x700c0)
3779#define _CURBBASE (dev_priv->info.display_mmio_offset + 0x700c4)
3780#define _CURBPOS (dev_priv->info.display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003781
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003782#define _CURBCNTR_IVB 0x71080
3783#define _CURBBASE_IVB 0x71084
3784#define _CURBPOS_IVB 0x71088
3785
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003786#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3787#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3788#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003789
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003790#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3791#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3792#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3793
Jesse Barnes585fb112008-07-29 11:54:06 -07003794/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003795#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07003796#define DISPLAY_PLANE_ENABLE (1<<31)
3797#define DISPLAY_PLANE_DISABLE 0
3798#define DISPPLANE_GAMMA_ENABLE (1<<30)
3799#define DISPPLANE_GAMMA_DISABLE 0
3800#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003801#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003802#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003803#define DISPPLANE_BGRA555 (0x3<<26)
3804#define DISPPLANE_BGRX555 (0x4<<26)
3805#define DISPPLANE_BGRX565 (0x5<<26)
3806#define DISPPLANE_BGRX888 (0x6<<26)
3807#define DISPPLANE_BGRA888 (0x7<<26)
3808#define DISPPLANE_RGBX101010 (0x8<<26)
3809#define DISPPLANE_RGBA101010 (0x9<<26)
3810#define DISPPLANE_BGRX101010 (0xa<<26)
3811#define DISPPLANE_RGBX161616 (0xc<<26)
3812#define DISPPLANE_RGBX888 (0xe<<26)
3813#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003814#define DISPPLANE_STEREO_ENABLE (1<<25)
3815#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003816#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003817#define DISPPLANE_SEL_PIPE_SHIFT 24
3818#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003819#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003820#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003821#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3822#define DISPPLANE_SRC_KEY_DISABLE 0
3823#define DISPPLANE_LINE_DOUBLE (1<<20)
3824#define DISPPLANE_NO_LINE_DOUBLE 0
3825#define DISPPLANE_STEREO_POLARITY_FIRST 0
3826#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003827#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003828#define DISPPLANE_TILED (1<<10)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003829#define _DSPAADDR 0x70184
3830#define _DSPASTRIDE 0x70188
3831#define _DSPAPOS 0x7018C /* reserved */
3832#define _DSPASIZE 0x70190
3833#define _DSPASURF 0x7019C /* 965+ only */
3834#define _DSPATILEOFF 0x701A4 /* 965+ only */
3835#define _DSPAOFFSET 0x701A4 /* HSW */
3836#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07003837
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003838#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
3839#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
3840#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
3841#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
3842#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
3843#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
3844#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003845#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003846#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
3847#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003848
Armin Reese446f2542012-03-30 16:20:16 -07003849/* Display/Sprite base address macros */
3850#define DISP_BASEADDR_MASK (0xfffff000)
3851#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3852#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07003853
Jesse Barnes585fb112008-07-29 11:54:06 -07003854/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003855#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
3856#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
3857#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
3858#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
3859#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
3860#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
3861#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
3862#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
3863#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
3864#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
3865#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
3866#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
3867#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003868
3869/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003870#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
3871#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
3872#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003873#define _PIPEBFRAMEHIGH 0x71040
3874#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003875#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
3876#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003877
Jesse Barnes585fb112008-07-29 11:54:06 -07003878
3879/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003880#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003881#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3882#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3883#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3884#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003885#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
3886#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
3887#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
3888#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
3889#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
3890#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
3891#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
3892#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003893
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003894/* Sprite A control */
3895#define _DVSACNTR 0x72180
3896#define DVS_ENABLE (1<<31)
3897#define DVS_GAMMA_ENABLE (1<<30)
3898#define DVS_PIXFORMAT_MASK (3<<25)
3899#define DVS_FORMAT_YUV422 (0<<25)
3900#define DVS_FORMAT_RGBX101010 (1<<25)
3901#define DVS_FORMAT_RGBX888 (2<<25)
3902#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003903#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003904#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003905#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003906#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3907#define DVS_YUV_ORDER_YUYV (0<<16)
3908#define DVS_YUV_ORDER_UYVY (1<<16)
3909#define DVS_YUV_ORDER_YVYU (2<<16)
3910#define DVS_YUV_ORDER_VYUY (3<<16)
3911#define DVS_DEST_KEY (1<<2)
3912#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3913#define DVS_TILED (1<<10)
3914#define _DVSALINOFF 0x72184
3915#define _DVSASTRIDE 0x72188
3916#define _DVSAPOS 0x7218c
3917#define _DVSASIZE 0x72190
3918#define _DVSAKEYVAL 0x72194
3919#define _DVSAKEYMSK 0x72198
3920#define _DVSASURF 0x7219c
3921#define _DVSAKEYMAXVAL 0x721a0
3922#define _DVSATILEOFF 0x721a4
3923#define _DVSASURFLIVE 0x721ac
3924#define _DVSASCALE 0x72204
3925#define DVS_SCALE_ENABLE (1<<31)
3926#define DVS_FILTER_MASK (3<<29)
3927#define DVS_FILTER_MEDIUM (0<<29)
3928#define DVS_FILTER_ENHANCING (1<<29)
3929#define DVS_FILTER_SOFTENING (2<<29)
3930#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3931#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3932#define _DVSAGAMC 0x72300
3933
3934#define _DVSBCNTR 0x73180
3935#define _DVSBLINOFF 0x73184
3936#define _DVSBSTRIDE 0x73188
3937#define _DVSBPOS 0x7318c
3938#define _DVSBSIZE 0x73190
3939#define _DVSBKEYVAL 0x73194
3940#define _DVSBKEYMSK 0x73198
3941#define _DVSBSURF 0x7319c
3942#define _DVSBKEYMAXVAL 0x731a0
3943#define _DVSBTILEOFF 0x731a4
3944#define _DVSBSURFLIVE 0x731ac
3945#define _DVSBSCALE 0x73204
3946#define _DVSBGAMC 0x73300
3947
3948#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3949#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3950#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3951#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3952#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003953#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003954#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3955#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3956#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003957#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3958#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003959#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003960
3961#define _SPRA_CTL 0x70280
3962#define SPRITE_ENABLE (1<<31)
3963#define SPRITE_GAMMA_ENABLE (1<<30)
3964#define SPRITE_PIXFORMAT_MASK (7<<25)
3965#define SPRITE_FORMAT_YUV422 (0<<25)
3966#define SPRITE_FORMAT_RGBX101010 (1<<25)
3967#define SPRITE_FORMAT_RGBX888 (2<<25)
3968#define SPRITE_FORMAT_RGBX161616 (3<<25)
3969#define SPRITE_FORMAT_YUV444 (4<<25)
3970#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003971#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003972#define SPRITE_SOURCE_KEY (1<<22)
3973#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3974#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3975#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3976#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3977#define SPRITE_YUV_ORDER_YUYV (0<<16)
3978#define SPRITE_YUV_ORDER_UYVY (1<<16)
3979#define SPRITE_YUV_ORDER_YVYU (2<<16)
3980#define SPRITE_YUV_ORDER_VYUY (3<<16)
3981#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3982#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3983#define SPRITE_TILED (1<<10)
3984#define SPRITE_DEST_KEY (1<<2)
3985#define _SPRA_LINOFF 0x70284
3986#define _SPRA_STRIDE 0x70288
3987#define _SPRA_POS 0x7028c
3988#define _SPRA_SIZE 0x70290
3989#define _SPRA_KEYVAL 0x70294
3990#define _SPRA_KEYMSK 0x70298
3991#define _SPRA_SURF 0x7029c
3992#define _SPRA_KEYMAX 0x702a0
3993#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003994#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003995#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003996#define _SPRA_SCALE 0x70304
3997#define SPRITE_SCALE_ENABLE (1<<31)
3998#define SPRITE_FILTER_MASK (3<<29)
3999#define SPRITE_FILTER_MEDIUM (0<<29)
4000#define SPRITE_FILTER_ENHANCING (1<<29)
4001#define SPRITE_FILTER_SOFTENING (2<<29)
4002#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4003#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4004#define _SPRA_GAMC 0x70400
4005
4006#define _SPRB_CTL 0x71280
4007#define _SPRB_LINOFF 0x71284
4008#define _SPRB_STRIDE 0x71288
4009#define _SPRB_POS 0x7128c
4010#define _SPRB_SIZE 0x71290
4011#define _SPRB_KEYVAL 0x71294
4012#define _SPRB_KEYMSK 0x71298
4013#define _SPRB_SURF 0x7129c
4014#define _SPRB_KEYMAX 0x712a0
4015#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004016#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004017#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004018#define _SPRB_SCALE 0x71304
4019#define _SPRB_GAMC 0x71400
4020
4021#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4022#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4023#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4024#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4025#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4026#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4027#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4028#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4029#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4030#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01004031#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004032#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4033#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004034#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004035
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004036#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004037#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08004038#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004039#define SP_PIXFORMAT_MASK (0xf<<26)
4040#define SP_FORMAT_YUV422 (0<<26)
4041#define SP_FORMAT_BGR565 (5<<26)
4042#define SP_FORMAT_BGRX8888 (6<<26)
4043#define SP_FORMAT_BGRA8888 (7<<26)
4044#define SP_FORMAT_RGBX1010102 (8<<26)
4045#define SP_FORMAT_RGBA1010102 (9<<26)
4046#define SP_FORMAT_RGBX8888 (0xe<<26)
4047#define SP_FORMAT_RGBA8888 (0xf<<26)
4048#define SP_SOURCE_KEY (1<<22)
4049#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4050#define SP_YUV_ORDER_YUYV (0<<16)
4051#define SP_YUV_ORDER_UYVY (1<<16)
4052#define SP_YUV_ORDER_YVYU (2<<16)
4053#define SP_YUV_ORDER_VYUY (3<<16)
4054#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004055#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4056#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4057#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4058#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4059#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4060#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4061#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4062#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4063#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4064#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4065#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004066
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004067#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4068#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4069#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4070#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4071#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4072#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4073#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4074#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4075#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4076#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4077#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4078#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004079
4080#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4081#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4082#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4083#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4084#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4085#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4086#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4087#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4088#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4089#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4090#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4091#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4092
Jesse Barnes585fb112008-07-29 11:54:06 -07004093/* VBIOS regs */
4094#define VGACNTRL 0x71400
4095# define VGA_DISP_DISABLE (1 << 31)
4096# define VGA_2X_MODE (1 << 30)
4097# define VGA_PIPE_B_SELECT (1 << 29)
4098
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004099#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4100
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004101/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004102
4103#define CPU_VGACNTRL 0x41000
4104
4105#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4106#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4107#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4108#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4109#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4110#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4111#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4112#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4113#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4114
4115/* refresh rate hardware control */
4116#define RR_HW_CTL 0x45300
4117#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4118#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4119
4120#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01004121#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08004122#define FDI_PLL_BIOS_1 0x46004
4123#define FDI_PLL_BIOS_2 0x46008
4124#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4125#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4126#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4127
Eric Anholt8956c8b2010-03-18 13:21:14 -07004128#define PCH_3DCGDIS0 0x46020
4129# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4130# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4131
Eric Anholt06f37752010-12-14 10:06:46 -08004132#define PCH_3DCGDIS1 0x46024
4133# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4134
Zhenyu Wangb9055052009-06-05 15:38:38 +08004135#define FDI_PLL_FREQ_CTL 0x46030
4136#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4137#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4138#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4139
4140
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004141#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01004142#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004143#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01004144#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004145
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004146#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01004147#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004148#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01004149#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004150
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004151#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01004152#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004153#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01004154#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004155
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004156#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01004157#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004158#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01004159#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004160
4161/* PIPEB timing regs are same start from 0x61000 */
4162
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004163#define _PIPEB_DATA_M1 0x61030
4164#define _PIPEB_DATA_N1 0x61034
4165#define _PIPEB_DATA_M2 0x61038
4166#define _PIPEB_DATA_N2 0x6103c
4167#define _PIPEB_LINK_M1 0x61040
4168#define _PIPEB_LINK_N1 0x61044
4169#define _PIPEB_LINK_M2 0x61048
4170#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004171
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004172#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4173#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4174#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4175#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4176#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4177#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4178#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4179#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004180
4181/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004182/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4183#define _PFA_CTL_1 0x68080
4184#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08004185#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02004186#define PF_PIPE_SEL_MASK_IVB (3<<29)
4187#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08004188#define PF_FILTER_MASK (3<<23)
4189#define PF_FILTER_PROGRAMMED (0<<23)
4190#define PF_FILTER_MED_3x3 (1<<23)
4191#define PF_FILTER_EDGE_ENHANCE (2<<23)
4192#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004193#define _PFA_WIN_SZ 0x68074
4194#define _PFB_WIN_SZ 0x68874
4195#define _PFA_WIN_POS 0x68070
4196#define _PFB_WIN_POS 0x68870
4197#define _PFA_VSCALE 0x68084
4198#define _PFB_VSCALE 0x68884
4199#define _PFA_HSCALE 0x68090
4200#define _PFB_HSCALE 0x68890
4201
4202#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4203#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4204#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4205#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4206#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004207
4208/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004209#define _LGC_PALETTE_A 0x4a000
4210#define _LGC_PALETTE_B 0x4a800
4211#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004212
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004213#define _GAMMA_MODE_A 0x4a480
4214#define _GAMMA_MODE_B 0x4ac80
4215#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4216#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02004217#define GAMMA_MODE_MODE_8BIT (0 << 0)
4218#define GAMMA_MODE_MODE_10BIT (1 << 0)
4219#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004220#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4221
Zhenyu Wangb9055052009-06-05 15:38:38 +08004222/* interrupts */
4223#define DE_MASTER_IRQ_CONTROL (1 << 31)
4224#define DE_SPRITEB_FLIP_DONE (1 << 29)
4225#define DE_SPRITEA_FLIP_DONE (1 << 28)
4226#define DE_PLANEB_FLIP_DONE (1 << 27)
4227#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004228#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004229#define DE_PCU_EVENT (1 << 25)
4230#define DE_GTT_FAULT (1 << 24)
4231#define DE_POISON (1 << 23)
4232#define DE_PERFORM_COUNTER (1 << 22)
4233#define DE_PCH_EVENT (1 << 21)
4234#define DE_AUX_CHANNEL_A (1 << 20)
4235#define DE_DP_A_HOTPLUG (1 << 19)
4236#define DE_GSE (1 << 18)
4237#define DE_PIPEB_VBLANK (1 << 15)
4238#define DE_PIPEB_EVEN_FIELD (1 << 14)
4239#define DE_PIPEB_ODD_FIELD (1 << 13)
4240#define DE_PIPEB_LINE_COMPARE (1 << 12)
4241#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004242#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004243#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4244#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004245#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004246#define DE_PIPEA_EVEN_FIELD (1 << 6)
4247#define DE_PIPEA_ODD_FIELD (1 << 5)
4248#define DE_PIPEA_LINE_COMPARE (1 << 4)
4249#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004250#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004251#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004252#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004253#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004254
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004255/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03004256#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004257#define DE_GSE_IVB (1<<29)
4258#define DE_PCH_EVENT_IVB (1<<28)
4259#define DE_DP_A_HOTPLUG_IVB (1<<27)
4260#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01004261#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4262#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4263#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004264#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004265#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004266#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004267#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4268#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004269#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004270#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004271#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4272
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004273#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4274#define MASTER_INTERRUPT_ENABLE (1<<31)
4275
Zhenyu Wangb9055052009-06-05 15:38:38 +08004276#define DEISR 0x44000
4277#define DEIMR 0x44004
4278#define DEIIR 0x44008
4279#define DEIER 0x4400c
4280
Zhenyu Wangb9055052009-06-05 15:38:38 +08004281#define GTISR 0x44010
4282#define GTIMR 0x44014
4283#define GTIIR 0x44018
4284#define GTIER 0x4401c
4285
Ben Widawskyabd58f02013-11-02 21:07:09 -07004286#define GEN8_MASTER_IRQ 0x44200
4287#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4288#define GEN8_PCU_IRQ (1<<30)
4289#define GEN8_DE_PCH_IRQ (1<<23)
4290#define GEN8_DE_MISC_IRQ (1<<22)
4291#define GEN8_DE_PORT_IRQ (1<<20)
4292#define GEN8_DE_PIPE_C_IRQ (1<<18)
4293#define GEN8_DE_PIPE_B_IRQ (1<<17)
4294#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01004295#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07004296#define GEN8_GT_VECS_IRQ (1<<6)
4297#define GEN8_GT_VCS2_IRQ (1<<3)
4298#define GEN8_GT_VCS1_IRQ (1<<2)
4299#define GEN8_GT_BCS_IRQ (1<<1)
4300#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004301
4302#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4303#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4304#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4305#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4306
4307#define GEN8_BCS_IRQ_SHIFT 16
4308#define GEN8_RCS_IRQ_SHIFT 0
4309#define GEN8_VCS2_IRQ_SHIFT 16
4310#define GEN8_VCS1_IRQ_SHIFT 0
4311#define GEN8_VECS_IRQ_SHIFT 0
4312
4313#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4314#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4315#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4316#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01004317#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004318#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4319#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4320#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4321#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4322#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4323#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01004324#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004325#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4326#define GEN8_PIPE_VSYNC (1 << 1)
4327#define GEN8_PIPE_VBLANK (1 << 0)
Daniel Vetter30100f22013-11-07 14:49:24 +01004328#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4329 (GEN8_PIPE_CURSOR_FAULT | \
4330 GEN8_PIPE_SPRITE_FAULT | \
4331 GEN8_PIPE_PRIMARY_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004332
4333#define GEN8_DE_PORT_ISR 0x44440
4334#define GEN8_DE_PORT_IMR 0x44444
4335#define GEN8_DE_PORT_IIR 0x44448
4336#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01004337#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4338#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004339
4340#define GEN8_DE_MISC_ISR 0x44460
4341#define GEN8_DE_MISC_IMR 0x44464
4342#define GEN8_DE_MISC_IIR 0x44468
4343#define GEN8_DE_MISC_IER 0x4446c
4344#define GEN8_DE_MISC_GSE (1 << 27)
4345
4346#define GEN8_PCU_ISR 0x444e0
4347#define GEN8_PCU_IMR 0x444e4
4348#define GEN8_PCU_IIR 0x444e8
4349#define GEN8_PCU_IER 0x444ec
4350
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004351#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004352/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4353#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004354#define ILK_DPARB_GATE (1<<22)
4355#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00004356#define FUSE_STRAP 0x42014
4357#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4358#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4359#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4360#define ILK_HDCP_DISABLE (1 << 25)
4361#define ILK_eDP_A_DISABLE (1 << 24)
4362#define HSW_CDCLK_LIMIT (1 << 24)
4363#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004364
Damien Lespiau231e54f2012-10-19 17:55:41 +01004365#define ILK_DSPCLK_GATE_D 0x42020
4366#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4367#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4368#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4369#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4370#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004371
Eric Anholt116ac8d2011-12-21 10:31:09 -08004372#define IVB_CHICKEN3 0x4200c
4373# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4374# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4375
Paulo Zanoni90a88642013-05-03 17:23:45 -03004376#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004377#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004378#define FORCE_ARB_IDLE_PLANES (1 << 14)
4379
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004380#define _CHICKEN_PIPESL_1_A 0x420b0
4381#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02004382#define HSW_FBCQ_DIS (1 << 22)
4383#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004384#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4385
Zhenyu Wang553bd142009-09-02 10:57:52 +08004386#define DISP_ARB_CTL 0x45000
4387#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004388#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004389#define DISP_ARB_CTL2 0x45004
4390#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004391#define GEN7_MSG_CTL 0x45010
4392#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4393#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004394#define HSW_NDE_RSTWRN_OPT 0x46408
4395#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004396
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004397/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004398#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4399# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07004400#define COMMON_SLICE_CHICKEN2 0x7014
4401# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08004402
Ville Syrjälä031994e2014-01-22 21:32:46 +02004403#define GEN7_L3SQCREG1 0xB010
4404#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4405
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004406#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00004407#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004408#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004409
4410#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4411#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4412
Jesse Barnes61939d92012-10-02 17:43:38 -05004413#define GEN7_L3SQCREG4 0xb034
4414#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4415
Ben Widawsky63801f22013-12-12 17:26:03 -08004416/* GEN8 chicken */
4417#define HDC_CHICKEN0 0x7300
4418#define HDC_FORCE_NON_COHERENT (1<<4)
4419
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004420/* WaCatErrorRejectionIssue */
4421#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4422#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4423
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004424#define HSW_SCRATCH1 0xb038
4425#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4426
Zhenyu Wangb9055052009-06-05 15:38:38 +08004427/* PCH */
4428
Adam Jackson23e81d62012-06-06 15:45:44 -04004429/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004430#define SDE_AUDIO_POWER_D (1 << 27)
4431#define SDE_AUDIO_POWER_C (1 << 26)
4432#define SDE_AUDIO_POWER_B (1 << 25)
4433#define SDE_AUDIO_POWER_SHIFT (25)
4434#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4435#define SDE_GMBUS (1 << 24)
4436#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4437#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4438#define SDE_AUDIO_HDCP_MASK (3 << 22)
4439#define SDE_AUDIO_TRANSB (1 << 21)
4440#define SDE_AUDIO_TRANSA (1 << 20)
4441#define SDE_AUDIO_TRANS_MASK (3 << 20)
4442#define SDE_POISON (1 << 19)
4443/* 18 reserved */
4444#define SDE_FDI_RXB (1 << 17)
4445#define SDE_FDI_RXA (1 << 16)
4446#define SDE_FDI_MASK (3 << 16)
4447#define SDE_AUXD (1 << 15)
4448#define SDE_AUXC (1 << 14)
4449#define SDE_AUXB (1 << 13)
4450#define SDE_AUX_MASK (7 << 13)
4451/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004452#define SDE_CRT_HOTPLUG (1 << 11)
4453#define SDE_PORTD_HOTPLUG (1 << 10)
4454#define SDE_PORTC_HOTPLUG (1 << 9)
4455#define SDE_PORTB_HOTPLUG (1 << 8)
4456#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004457#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4458 SDE_SDVOB_HOTPLUG | \
4459 SDE_PORTB_HOTPLUG | \
4460 SDE_PORTC_HOTPLUG | \
4461 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004462#define SDE_TRANSB_CRC_DONE (1 << 5)
4463#define SDE_TRANSB_CRC_ERR (1 << 4)
4464#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4465#define SDE_TRANSA_CRC_DONE (1 << 2)
4466#define SDE_TRANSA_CRC_ERR (1 << 1)
4467#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4468#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004469
4470/* south display engine interrupt: CPT/PPT */
4471#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4472#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4473#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4474#define SDE_AUDIO_POWER_SHIFT_CPT 29
4475#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4476#define SDE_AUXD_CPT (1 << 27)
4477#define SDE_AUXC_CPT (1 << 26)
4478#define SDE_AUXB_CPT (1 << 25)
4479#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004480#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4481#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4482#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004483#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004484#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004485#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004486 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004487 SDE_PORTD_HOTPLUG_CPT | \
4488 SDE_PORTC_HOTPLUG_CPT | \
4489 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004490#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004491#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004492#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4493#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4494#define SDE_FDI_RXC_CPT (1 << 8)
4495#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4496#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4497#define SDE_FDI_RXB_CPT (1 << 4)
4498#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4499#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4500#define SDE_FDI_RXA_CPT (1 << 0)
4501#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4502 SDE_AUDIO_CP_REQ_B_CPT | \
4503 SDE_AUDIO_CP_REQ_A_CPT)
4504#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4505 SDE_AUDIO_CP_CHG_B_CPT | \
4506 SDE_AUDIO_CP_CHG_A_CPT)
4507#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4508 SDE_FDI_RXB_CPT | \
4509 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004510
4511#define SDEISR 0xc4000
4512#define SDEIMR 0xc4004
4513#define SDEIIR 0xc4008
4514#define SDEIER 0xc400c
4515
Paulo Zanoni86642812013-04-12 17:57:57 -03004516#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004517#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004518#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4519#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4520#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004521#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004522
Zhenyu Wangb9055052009-06-05 15:38:38 +08004523/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004524#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004525#define PORTD_HOTPLUG_ENABLE (1 << 20)
4526#define PORTD_PULSE_DURATION_2ms (0)
4527#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4528#define PORTD_PULSE_DURATION_6ms (2 << 18)
4529#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004530#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004531#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4532#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4533#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4534#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004535#define PORTC_HOTPLUG_ENABLE (1 << 12)
4536#define PORTC_PULSE_DURATION_2ms (0)
4537#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4538#define PORTC_PULSE_DURATION_6ms (2 << 10)
4539#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004540#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004541#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4542#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4543#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4544#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004545#define PORTB_HOTPLUG_ENABLE (1 << 4)
4546#define PORTB_PULSE_DURATION_2ms (0)
4547#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4548#define PORTB_PULSE_DURATION_6ms (2 << 2)
4549#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004550#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004551#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4552#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4553#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4554#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004555
4556#define PCH_GPIOA 0xc5010
4557#define PCH_GPIOB 0xc5014
4558#define PCH_GPIOC 0xc5018
4559#define PCH_GPIOD 0xc501c
4560#define PCH_GPIOE 0xc5020
4561#define PCH_GPIOF 0xc5024
4562
Eric Anholtf0217c42009-12-01 11:56:30 -08004563#define PCH_GMBUS0 0xc5100
4564#define PCH_GMBUS1 0xc5104
4565#define PCH_GMBUS2 0xc5108
4566#define PCH_GMBUS3 0xc510c
4567#define PCH_GMBUS4 0xc5110
4568#define PCH_GMBUS5 0xc5120
4569
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004570#define _PCH_DPLL_A 0xc6014
4571#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004572#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004573
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004574#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004575#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004576#define _PCH_FPA1 0xc6044
4577#define _PCH_FPB0 0xc6048
4578#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004579#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4580#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004581
4582#define PCH_DPLL_TEST 0xc606c
4583
4584#define PCH_DREF_CONTROL 0xC6200
4585#define DREF_CONTROL_MASK 0x7fc3
4586#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4587#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4588#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4589#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4590#define DREF_SSC_SOURCE_DISABLE (0<<11)
4591#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004592#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004593#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4594#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4595#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004596#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004597#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4598#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004599#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004600#define DREF_SSC4_DOWNSPREAD (0<<6)
4601#define DREF_SSC4_CENTERSPREAD (1<<6)
4602#define DREF_SSC1_DISABLE (0<<1)
4603#define DREF_SSC1_ENABLE (1<<1)
4604#define DREF_SSC4_DISABLE (0)
4605#define DREF_SSC4_ENABLE (1)
4606
4607#define PCH_RAWCLK_FREQ 0xc6204
4608#define FDL_TP1_TIMER_SHIFT 12
4609#define FDL_TP1_TIMER_MASK (3<<12)
4610#define FDL_TP2_TIMER_SHIFT 10
4611#define FDL_TP2_TIMER_MASK (3<<10)
4612#define RAWCLK_FREQ_MASK 0x3ff
4613
4614#define PCH_DPLL_TMR_CFG 0xc6208
4615
4616#define PCH_SSC4_PARMS 0xc6210
4617#define PCH_SSC4_AUX_PARMS 0xc6214
4618
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004619#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02004620#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4621#define TRANS_DPLLA_SEL(pipe) 0
4622#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004623
Zhenyu Wangb9055052009-06-05 15:38:38 +08004624/* transcoder */
4625
Daniel Vetter275f01b22013-05-03 11:49:47 +02004626#define _PCH_TRANS_HTOTAL_A 0xe0000
4627#define TRANS_HTOTAL_SHIFT 16
4628#define TRANS_HACTIVE_SHIFT 0
4629#define _PCH_TRANS_HBLANK_A 0xe0004
4630#define TRANS_HBLANK_END_SHIFT 16
4631#define TRANS_HBLANK_START_SHIFT 0
4632#define _PCH_TRANS_HSYNC_A 0xe0008
4633#define TRANS_HSYNC_END_SHIFT 16
4634#define TRANS_HSYNC_START_SHIFT 0
4635#define _PCH_TRANS_VTOTAL_A 0xe000c
4636#define TRANS_VTOTAL_SHIFT 16
4637#define TRANS_VACTIVE_SHIFT 0
4638#define _PCH_TRANS_VBLANK_A 0xe0010
4639#define TRANS_VBLANK_END_SHIFT 16
4640#define TRANS_VBLANK_START_SHIFT 0
4641#define _PCH_TRANS_VSYNC_A 0xe0014
4642#define TRANS_VSYNC_END_SHIFT 16
4643#define TRANS_VSYNC_START_SHIFT 0
4644#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004645
Daniel Vettere3b95f12013-05-03 11:49:49 +02004646#define _PCH_TRANSA_DATA_M1 0xe0030
4647#define _PCH_TRANSA_DATA_N1 0xe0034
4648#define _PCH_TRANSA_DATA_M2 0xe0038
4649#define _PCH_TRANSA_DATA_N2 0xe003c
4650#define _PCH_TRANSA_LINK_M1 0xe0040
4651#define _PCH_TRANSA_LINK_N1 0xe0044
4652#define _PCH_TRANSA_LINK_M2 0xe0048
4653#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004654
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004655/* Per-transcoder DIP controls */
4656
4657#define _VIDEO_DIP_CTL_A 0xe0200
4658#define _VIDEO_DIP_DATA_A 0xe0208
4659#define _VIDEO_DIP_GCP_A 0xe0210
4660
4661#define _VIDEO_DIP_CTL_B 0xe1200
4662#define _VIDEO_DIP_DATA_B 0xe1208
4663#define _VIDEO_DIP_GCP_B 0xe1210
4664
4665#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4666#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4667#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4668
Ville Syrjäläb9064872013-01-24 15:29:31 +02004669#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4670#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4671#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004672
Ville Syrjäläb9064872013-01-24 15:29:31 +02004673#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4674#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4675#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004676
4677#define VLV_TVIDEO_DIP_CTL(pipe) \
4678 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4679#define VLV_TVIDEO_DIP_DATA(pipe) \
4680 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4681#define VLV_TVIDEO_DIP_GCP(pipe) \
4682 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4683
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004684/* Haswell DIP controls */
4685#define HSW_VIDEO_DIP_CTL_A 0x60200
4686#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4687#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4688#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4689#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4690#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4691#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4692#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4693#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4694#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4695#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4696#define HSW_VIDEO_DIP_GCP_A 0x60210
4697
4698#define HSW_VIDEO_DIP_CTL_B 0x61200
4699#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4700#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4701#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4702#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4703#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4704#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4705#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4706#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4707#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4708#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4709#define HSW_VIDEO_DIP_GCP_B 0x61210
4710
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004711#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004712 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004713#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004714 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01004715#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004716 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004717#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004718 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004719#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004720 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004721#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004722 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004723
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004724#define HSW_STEREO_3D_CTL_A 0x70020
4725#define S3D_ENABLE (1<<31)
4726#define HSW_STEREO_3D_CTL_B 0x71020
4727
4728#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004729 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004730
Daniel Vetter275f01b22013-05-03 11:49:47 +02004731#define _PCH_TRANS_HTOTAL_B 0xe1000
4732#define _PCH_TRANS_HBLANK_B 0xe1004
4733#define _PCH_TRANS_HSYNC_B 0xe1008
4734#define _PCH_TRANS_VTOTAL_B 0xe100c
4735#define _PCH_TRANS_VBLANK_B 0xe1010
4736#define _PCH_TRANS_VSYNC_B 0xe1014
4737#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004738
Daniel Vetter275f01b22013-05-03 11:49:47 +02004739#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4740#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4741#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4742#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4743#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4744#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4745#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4746 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004747
Daniel Vettere3b95f12013-05-03 11:49:49 +02004748#define _PCH_TRANSB_DATA_M1 0xe1030
4749#define _PCH_TRANSB_DATA_N1 0xe1034
4750#define _PCH_TRANSB_DATA_M2 0xe1038
4751#define _PCH_TRANSB_DATA_N2 0xe103c
4752#define _PCH_TRANSB_LINK_M1 0xe1040
4753#define _PCH_TRANSB_LINK_N1 0xe1044
4754#define _PCH_TRANSB_LINK_M2 0xe1048
4755#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004756
Daniel Vettere3b95f12013-05-03 11:49:49 +02004757#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4758#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4759#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4760#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4761#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4762#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4763#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4764#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004765
Daniel Vetterab9412b2013-05-03 11:49:46 +02004766#define _PCH_TRANSACONF 0xf0008
4767#define _PCH_TRANSBCONF 0xf1008
4768#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4769#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004770#define TRANS_DISABLE (0<<31)
4771#define TRANS_ENABLE (1<<31)
4772#define TRANS_STATE_MASK (1<<30)
4773#define TRANS_STATE_DISABLE (0<<30)
4774#define TRANS_STATE_ENABLE (1<<30)
4775#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4776#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4777#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4778#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004779#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004780#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004781#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004782#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004783#define TRANS_8BPC (0<<5)
4784#define TRANS_10BPC (1<<5)
4785#define TRANS_6BPC (2<<5)
4786#define TRANS_12BPC (3<<5)
4787
Daniel Vetterce401412012-10-31 22:52:30 +01004788#define _TRANSA_CHICKEN1 0xf0060
4789#define _TRANSB_CHICKEN1 0xf1060
4790#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4791#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004792#define _TRANSA_CHICKEN2 0xf0064
4793#define _TRANSB_CHICKEN2 0xf1064
4794#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004795#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4796#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4797#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4798#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4799#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004800
Jesse Barnes291427f2011-07-29 12:42:37 -07004801#define SOUTH_CHICKEN1 0xc2000
4802#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4803#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004804#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4805#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4806#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004807#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004808#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4809#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4810#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004811
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004812#define _FDI_RXA_CHICKEN 0xc200c
4813#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004814#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4815#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004816#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004817
Jesse Barnes382b0932010-10-07 16:01:25 -07004818#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07004819#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07004820#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07004821#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004822#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004823
Zhenyu Wangb9055052009-06-05 15:38:38 +08004824/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004825#define _FDI_TXA_CTL 0x60100
4826#define _FDI_TXB_CTL 0x61100
4827#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004828#define FDI_TX_DISABLE (0<<31)
4829#define FDI_TX_ENABLE (1<<31)
4830#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4831#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4832#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4833#define FDI_LINK_TRAIN_NONE (3<<28)
4834#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4835#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4836#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4837#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4838#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4839#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4840#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4841#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004842/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4843 SNB has different settings. */
4844/* SNB A-stepping */
4845#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4846#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4847#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4848#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4849/* SNB B-stepping */
4850#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4851#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4852#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4853#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4854#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004855#define FDI_DP_PORT_WIDTH_SHIFT 19
4856#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4857#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004858#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004859/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004860#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004861
4862/* Ivybridge has different bits for lolz */
4863#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4864#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4865#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4866#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4867
Zhenyu Wangb9055052009-06-05 15:38:38 +08004868/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004869#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004870#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004871#define FDI_SCRAMBLING_ENABLE (0<<7)
4872#define FDI_SCRAMBLING_DISABLE (1<<7)
4873
4874/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004875#define _FDI_RXA_CTL 0xf000c
4876#define _FDI_RXB_CTL 0xf100c
4877#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004878#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004879/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004880#define FDI_FS_ERRC_ENABLE (1<<27)
4881#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004882#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004883#define FDI_8BPC (0<<16)
4884#define FDI_10BPC (1<<16)
4885#define FDI_6BPC (2<<16)
4886#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004887#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004888#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4889#define FDI_RX_PLL_ENABLE (1<<13)
4890#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4891#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4892#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4893#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4894#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004895#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004896/* CPT */
4897#define FDI_AUTO_TRAINING (1<<10)
4898#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4899#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4900#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4901#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4902#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004903
Paulo Zanoni04945642012-11-01 21:00:59 -02004904#define _FDI_RXA_MISC 0xf0010
4905#define _FDI_RXB_MISC 0xf1010
4906#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4907#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4908#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4909#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4910#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4911#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4912#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4913#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4914
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004915#define _FDI_RXA_TUSIZE1 0xf0030
4916#define _FDI_RXA_TUSIZE2 0xf0038
4917#define _FDI_RXB_TUSIZE1 0xf1030
4918#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004919#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4920#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004921
4922/* FDI_RX interrupt register format */
4923#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4924#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4925#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4926#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4927#define FDI_RX_FS_CODE_ERR (1<<6)
4928#define FDI_RX_FE_CODE_ERR (1<<5)
4929#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4930#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4931#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4932#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4933#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4934
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004935#define _FDI_RXA_IIR 0xf0014
4936#define _FDI_RXA_IMR 0xf0018
4937#define _FDI_RXB_IIR 0xf1014
4938#define _FDI_RXB_IMR 0xf1018
4939#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4940#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004941
4942#define FDI_PLL_CTL_1 0xfe000
4943#define FDI_PLL_CTL_2 0xfe004
4944
Zhenyu Wangb9055052009-06-05 15:38:38 +08004945#define PCH_LVDS 0xe1180
4946#define LVDS_DETECTED (1 << 1)
4947
Shobhit Kumar98364372012-06-15 11:55:14 -07004948/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004949#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4950#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4951#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004952#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4953#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004954#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4955#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004956
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004957#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4958#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4959#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4960#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4961#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004962
Jesse Barnes453c5422013-03-28 09:55:41 -07004963#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4964#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4965#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4966 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4967#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4968 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4969#define VLV_PIPE_PP_DIVISOR(pipe) \
4970 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4971
Zhenyu Wangb9055052009-06-05 15:38:38 +08004972#define PCH_PP_STATUS 0xc7200
4973#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004974#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004975#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004976#define EDP_FORCE_VDD (1 << 3)
4977#define EDP_BLC_ENABLE (1 << 2)
4978#define PANEL_POWER_RESET (1 << 1)
4979#define PANEL_POWER_OFF (0 << 0)
4980#define PANEL_POWER_ON (1 << 0)
4981#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004982#define PANEL_PORT_SELECT_MASK (3 << 30)
4983#define PANEL_PORT_SELECT_LVDS (0 << 30)
4984#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004985#define PANEL_PORT_SELECT_DPC (2 << 30)
4986#define PANEL_PORT_SELECT_DPD (3 << 30)
4987#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4988#define PANEL_POWER_UP_DELAY_SHIFT 16
4989#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4990#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4991
Zhenyu Wangb9055052009-06-05 15:38:38 +08004992#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07004993#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4994#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4995#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4996#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4997
Zhenyu Wangb9055052009-06-05 15:38:38 +08004998#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004999#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5000#define PP_REFERENCE_DIVIDER_SHIFT 8
5001#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5002#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005003
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005004#define PCH_DP_B 0xe4100
5005#define PCH_DPB_AUX_CH_CTL 0xe4110
5006#define PCH_DPB_AUX_CH_DATA1 0xe4114
5007#define PCH_DPB_AUX_CH_DATA2 0xe4118
5008#define PCH_DPB_AUX_CH_DATA3 0xe411c
5009#define PCH_DPB_AUX_CH_DATA4 0xe4120
5010#define PCH_DPB_AUX_CH_DATA5 0xe4124
5011
5012#define PCH_DP_C 0xe4200
5013#define PCH_DPC_AUX_CH_CTL 0xe4210
5014#define PCH_DPC_AUX_CH_DATA1 0xe4214
5015#define PCH_DPC_AUX_CH_DATA2 0xe4218
5016#define PCH_DPC_AUX_CH_DATA3 0xe421c
5017#define PCH_DPC_AUX_CH_DATA4 0xe4220
5018#define PCH_DPC_AUX_CH_DATA5 0xe4224
5019
5020#define PCH_DP_D 0xe4300
5021#define PCH_DPD_AUX_CH_CTL 0xe4310
5022#define PCH_DPD_AUX_CH_DATA1 0xe4314
5023#define PCH_DPD_AUX_CH_DATA2 0xe4318
5024#define PCH_DPD_AUX_CH_DATA3 0xe431c
5025#define PCH_DPD_AUX_CH_DATA4 0xe4320
5026#define PCH_DPD_AUX_CH_DATA5 0xe4324
5027
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005028/* CPT */
5029#define PORT_TRANS_A_SEL_CPT 0
5030#define PORT_TRANS_B_SEL_CPT (1<<29)
5031#define PORT_TRANS_C_SEL_CPT (2<<29)
5032#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07005033#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02005034#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5035#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005036
5037#define TRANS_DP_CTL_A 0xe0300
5038#define TRANS_DP_CTL_B 0xe1300
5039#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01005040#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005041#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5042#define TRANS_DP_PORT_SEL_B (0<<29)
5043#define TRANS_DP_PORT_SEL_C (1<<29)
5044#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08005045#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005046#define TRANS_DP_PORT_SEL_MASK (3<<29)
5047#define TRANS_DP_AUDIO_ONLY (1<<26)
5048#define TRANS_DP_ENH_FRAMING (1<<18)
5049#define TRANS_DP_8BPC (0<<9)
5050#define TRANS_DP_10BPC (1<<9)
5051#define TRANS_DP_6BPC (2<<9)
5052#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08005053#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005054#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5055#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5056#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5057#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01005058#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005059
5060/* SNB eDP training params */
5061/* SNB A-stepping */
5062#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5063#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5064#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5065#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5066/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08005067#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5068#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5069#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5070#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5071#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005072#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5073
Keith Packard1a2eb462011-11-16 16:26:07 -08005074/* IVB */
5075#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5076#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5077#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5078#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5079#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5080#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03005081#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08005082
5083/* legacy values */
5084#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5085#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5086#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5087#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5088#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5089
5090#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5091
Imre Deak9e72b462014-05-05 15:13:55 +03005092#define VLV_PMWGICZ 0x1300a4
5093
Zou Nan haicae58522010-11-09 17:17:32 +08005094#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07005095#define FORCEWAKE_VLV 0x1300b0
5096#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08005097#define FORCEWAKE_MEDIA_VLV 0x1300b8
5098#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03005099#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00005100#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08005101#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03005102#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5103#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5104#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5105
Jesse Barnesd62b4892013-03-08 10:45:53 -08005106#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03005107#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5108#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5109#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5110#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Keith Packard8d715f02011-11-18 20:39:01 -08005111#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01005112#define FORCEWAKE_KERNEL 0x1
5113#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08005114#define FORCEWAKE_MT_ACK 0x130040
5115#define ECOBUS 0xa180
5116#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03005117#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00005118
Ben Widawskydd202c62012-02-09 10:15:18 +01005119#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02005120#define GT_FIFO_SBDROPERR (1<<6)
5121#define GT_FIFO_BLOBDROPERR (1<<5)
5122#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5123#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01005124#define GT_FIFO_OVFERR (1<<2)
5125#define GT_FIFO_IAWRERR (1<<1)
5126#define GT_FIFO_IARDERR (1<<0)
5127
Ville Syrjälä46520e22013-11-14 02:00:00 +02005128#define GTFIFOCTL 0x120008
5129#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01005130#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00005131
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005132#define HSW_IDICR 0x9008
5133#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5134#define HSW_EDRAM_PRESENT 0x120010
5135
Daniel Vetter80e829f2012-03-31 11:21:57 +02005136#define GEN6_UCGCTL1 0x9400
5137# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02005138# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005139
Eric Anholt406478d2011-11-07 16:07:04 -08005140#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07005141# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07005142# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08005143# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08005144# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08005145# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08005146
Imre Deak9e72b462014-05-05 15:13:55 +03005147#define GEN6_UCGCTL3 0x9408
5148
Jesse Barnese3f33d42012-06-14 11:04:50 -07005149#define GEN7_UCGCTL4 0x940c
5150#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5151
Imre Deak9e72b462014-05-05 15:13:55 +03005152#define GEN6_RCGCTL1 0x9410
5153#define GEN6_RCGCTL2 0x9414
5154#define GEN6_RSTCTL 0x9420
5155
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005156#define GEN8_UCGCTL6 0x9430
5157#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5158
Imre Deak9e72b462014-05-05 15:13:55 +03005159#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005160#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00005161#define GEN6_TURBO_DISABLE (1<<31)
5162#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03005163#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00005164#define GEN6_OFFSET(x) ((x)<<19)
5165#define GEN6_AGGRESSIVE_TURBO (0<<15)
5166#define GEN6_RC_VIDEO_FREQ 0xA00C
5167#define GEN6_RC_CONTROL 0xA090
5168#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5169#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5170#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5171#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5172#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005173#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005174#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00005175#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5176#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5177#define GEN6_RP_DOWN_TIMEOUT 0xA010
5178#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005179#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08005180#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08005181#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08005182#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08005183#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005184#define GEN6_RP_CONTROL 0xA024
5185#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08005186#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5187#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5188#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5189#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5190#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00005191#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5192#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005193#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5194#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5195#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005196#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005197#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00005198#define GEN6_RP_UP_THRESHOLD 0xA02C
5199#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08005200#define GEN6_RP_CUR_UP_EI 0xA050
5201#define GEN6_CURICONT_MASK 0xffffff
5202#define GEN6_RP_CUR_UP 0xA054
5203#define GEN6_CURBSYTAVG_MASK 0xffffff
5204#define GEN6_RP_PREV_UP 0xA058
5205#define GEN6_RP_CUR_DOWN_EI 0xA05C
5206#define GEN6_CURIAVG_MASK 0xffffff
5207#define GEN6_RP_CUR_DOWN 0xA060
5208#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00005209#define GEN6_RP_UP_EI 0xA068
5210#define GEN6_RP_DOWN_EI 0xA06C
5211#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03005212#define GEN6_RPDEUHWTC 0xA080
5213#define GEN6_RPDEUC 0xA084
5214#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00005215#define GEN6_RC_STATE 0xA094
5216#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5217#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5218#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5219#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5220#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5221#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03005222#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00005223#define GEN6_RC1e_THRESHOLD 0xA0B4
5224#define GEN6_RC6_THRESHOLD 0xA0B8
5225#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03005226#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00005227#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005228#define GEN6_PMINTRMSK 0xA168
Imre Deak9e72b462014-05-05 15:13:55 +03005229#define VLV_PWRDWNUPCTL 0xA294
Chris Wilson8fd26852010-12-08 18:40:43 +00005230
5231#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07005232#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00005233#define GEN6_PMIIR 0x44028
5234#define GEN6_PMIER 0x4402C
5235#define GEN6_PM_MBOX_EVENT (1<<25)
5236#define GEN6_PM_THERMAL_EVENT (1<<24)
5237#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5238#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5239#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5240#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5241#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07005242#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07005243 GEN6_PM_RP_DOWN_THRESHOLD | \
5244 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005245
Imre Deak9e72b462014-05-05 15:13:55 +03005246#define GEN7_GT_SCRATCH_BASE 0x4F100
5247#define GEN7_GT_SCRATCH_REG_NUM 8
5248
Deepak S76c3552f2014-01-30 23:08:16 +05305249#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5250#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5251#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5252
Ben Widawskycce66a22012-03-27 18:59:38 -07005253#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07005254#define VLV_COUNTER_CONTROL 0x138104
5255#define VLV_COUNT_RANGE_HIGH (1<<15)
5256#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5257#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07005258#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03005259#define VLV_GT_RENDER_RC6 0x138108
5260#define VLV_GT_MEDIA_RC6 0x13810C
5261
Ben Widawskycce66a22012-03-27 18:59:38 -07005262#define GEN6_GT_GFX_RC6p 0x13810C
5263#define GEN6_GT_GFX_RC6pp 0x138110
5264
Chris Wilson8fd26852010-12-08 18:40:43 +00005265#define GEN6_PCODE_MAILBOX 0x138124
5266#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08005267#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005268#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5269#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07005270#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5271#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03005272#define GEN6_PCODE_READ_D_COMP 0x10
5273#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08005274#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5275#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005276#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00005277#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005278#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01005279#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00005280
Ben Widawsky4d855292011-12-12 19:34:16 -08005281#define GEN6_GT_CORE_STATUS 0x138060
5282#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5283#define GEN6_RCn_MASK 7
5284#define GEN6_RC0 0
5285#define GEN6_RC3 2
5286#define GEN6_RC6 3
5287#define GEN6_RC7 4
5288
Ben Widawskye3689192012-05-25 16:56:22 -07005289#define GEN7_MISCCPCTL (0x9424)
5290#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5291
5292/* IVYBRIDGE DPF */
5293#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005294#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07005295#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5296#define GEN7_PARITY_ERROR_VALID (1<<13)
5297#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5298#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5299#define GEN7_PARITY_ERROR_ROW(reg) \
5300 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5301#define GEN7_PARITY_ERROR_BANK(reg) \
5302 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5303#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5304 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5305#define GEN7_L3CDERRST1_ENABLE (1<<7)
5306
Ben Widawskyb9524a12012-05-25 16:56:24 -07005307#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005308#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07005309#define GEN7_L3LOG_SIZE 0x80
5310
Jesse Barnes12f33822012-10-25 12:15:45 -07005311#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5312#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5313#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005314#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07005315#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5316
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005317#define GEN8_ROW_CHICKEN 0xe4f0
5318#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005319#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005320
Jesse Barnes8ab43972012-10-25 12:15:42 -07005321#define GEN7_ROW_CHICKEN2 0xe4f4
5322#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5323#define DOP_CLOCK_GATING_DISABLE (1<<0)
5324
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005325#define HSW_ROW_CHICKEN3 0xe49c
5326#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5327
Ben Widawskyfd392b62013-11-04 22:52:39 -08005328#define HALF_SLICE_CHICKEN3 0xe184
5329#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07005330#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08005331
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005332#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005333#define INTEL_AUDIO_DEVCL 0x808629FB
5334#define INTEL_AUDIO_DEVBLC 0x80862801
5335#define INTEL_AUDIO_DEVCTG 0x80862802
5336
5337#define G4X_AUD_CNTL_ST 0x620B4
5338#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5339#define G4X_ELDV_DEVCTG (1 << 14)
5340#define G4X_ELD_ADDR (0xf << 5)
5341#define G4X_ELD_ACK (1 << 4)
5342#define G4X_HDMIW_HDMIEDID 0x6210C
5343
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005344#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005345#define IBX_HDMIW_HDMIEDID_B 0xE2150
5346#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5347 IBX_HDMIW_HDMIEDID_A, \
5348 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005349#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005350#define IBX_AUD_CNTL_ST_B 0xE21B4
5351#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5352 IBX_AUD_CNTL_ST_A, \
5353 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005354#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5355#define IBX_ELD_ADDRESS (0x1f << 5)
5356#define IBX_ELD_ACK (1 << 4)
5357#define IBX_AUD_CNTL_ST2 0xE20C0
5358#define IBX_ELD_VALIDB (1 << 0)
5359#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005360
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005361#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005362#define CPT_HDMIW_HDMIEDID_B 0xE5150
5363#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5364 CPT_HDMIW_HDMIEDID_A, \
5365 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005366#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005367#define CPT_AUD_CNTL_ST_B 0xE51B4
5368#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5369 CPT_AUD_CNTL_ST_A, \
5370 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005371#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005372
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005373#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5374#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5375#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5376 VLV_HDMIW_HDMIEDID_A, \
5377 VLV_HDMIW_HDMIEDID_B)
5378#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5379#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5380#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5381 VLV_AUD_CNTL_ST_A, \
5382 VLV_AUD_CNTL_ST_B)
5383#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5384
Eric Anholtae662d32012-01-03 09:23:29 -08005385/* These are the 4 32-bit write offset registers for each stream
5386 * output buffer. It determines the offset from the
5387 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5388 */
5389#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5390
Wu Fengguangb6daa022012-01-06 14:41:31 -06005391#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005392#define IBX_AUD_CONFIG_B 0xe2100
5393#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5394 IBX_AUD_CONFIG_A, \
5395 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005396#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005397#define CPT_AUD_CONFIG_B 0xe5100
5398#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5399 CPT_AUD_CONFIG_A, \
5400 CPT_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005401#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5402#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5403#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5404 VLV_AUD_CONFIG_A, \
5405 VLV_AUD_CONFIG_B)
5406
Wu Fengguangb6daa022012-01-06 14:41:31 -06005407#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5408#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5409#define AUD_CONFIG_UPPER_N_SHIFT 20
5410#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5411#define AUD_CONFIG_LOWER_N_SHIFT 4
5412#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5413#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005414#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5415#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5416#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5417#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5418#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5419#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5420#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5421#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5422#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5423#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5424#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005425#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5426
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005427/* HSW Audio */
5428#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5429#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5430#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5431 HSW_AUD_CONFIG_A, \
5432 HSW_AUD_CONFIG_B)
5433
5434#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5435#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5436#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5437 HSW_AUD_MISC_CTRL_A, \
5438 HSW_AUD_MISC_CTRL_B)
5439
5440#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5441#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5442#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5443 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5444 HSW_AUD_DIP_ELD_CTRL_ST_B)
5445
5446/* Audio Digital Converter */
5447#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5448#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5449#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5450 HSW_AUD_DIG_CNVT_1, \
5451 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005452#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005453
5454#define HSW_AUD_EDID_DATA_A 0x65050
5455#define HSW_AUD_EDID_DATA_B 0x65150
5456#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5457 HSW_AUD_EDID_DATA_A, \
5458 HSW_AUD_EDID_DATA_B)
5459
5460#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5461#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5462#define AUDIO_INACTIVE_C (1<<11)
5463#define AUDIO_INACTIVE_B (1<<7)
5464#define AUDIO_INACTIVE_A (1<<3)
5465#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5466#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5467#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5468#define AUDIO_ELD_VALID_A (1<<0)
5469#define AUDIO_ELD_VALID_B (1<<4)
5470#define AUDIO_ELD_VALID_C (1<<8)
5471#define AUDIO_CP_READY_A (1<<1)
5472#define AUDIO_CP_READY_B (1<<5)
5473#define AUDIO_CP_READY_C (1<<9)
5474
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005475/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005476#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5477#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5478#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5479#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005480#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5481#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005482#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005483#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5484#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005485#define HSW_PWR_WELL_FORCE_ON (1<<19)
5486#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005487
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005488/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005489#define TRANS_DDI_FUNC_CTL_A 0x60400
5490#define TRANS_DDI_FUNC_CTL_B 0x61400
5491#define TRANS_DDI_FUNC_CTL_C 0x62400
5492#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005493#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5494
Paulo Zanoniad80a812012-10-24 16:06:19 -02005495#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005496/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005497#define TRANS_DDI_PORT_MASK (7<<28)
5498#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5499#define TRANS_DDI_PORT_NONE (0<<28)
5500#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5501#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5502#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5503#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5504#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5505#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5506#define TRANS_DDI_BPC_MASK (7<<20)
5507#define TRANS_DDI_BPC_8 (0<<20)
5508#define TRANS_DDI_BPC_10 (1<<20)
5509#define TRANS_DDI_BPC_6 (2<<20)
5510#define TRANS_DDI_BPC_12 (3<<20)
5511#define TRANS_DDI_PVSYNC (1<<17)
5512#define TRANS_DDI_PHSYNC (1<<16)
5513#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5514#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5515#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5516#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5517#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5518#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005519
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005520/* DisplayPort Transport Control */
5521#define DP_TP_CTL_A 0x64040
5522#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005523#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5524#define DP_TP_CTL_ENABLE (1<<31)
5525#define DP_TP_CTL_MODE_SST (0<<27)
5526#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005527#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005528#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005529#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5530#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5531#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005532#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5533#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005534#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005535#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005536
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005537/* DisplayPort Transport Status */
5538#define DP_TP_STATUS_A 0x64044
5539#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005540#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005541#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005542#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5543
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005544/* DDI Buffer Control */
5545#define DDI_BUF_CTL_A 0x64000
5546#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005547#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5548#define DDI_BUF_CTL_ENABLE (1<<31)
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005549/* Haswell */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005550#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005551#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005552#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005553#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005554#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005555#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005556#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5557#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005558#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005559/* Broadwell */
5560#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5561#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5562#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5563#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5564#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5565#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5566#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5567#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5568#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005569#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005570#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005571#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005572#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005573#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005574#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5575
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005576/* DDI Buffer Translations */
5577#define DDI_BUF_TRANS_A 0x64E00
5578#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005579#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005580
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005581/* Sideband Interface (SBI) is programmed indirectly, via
5582 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5583 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005584#define SBI_ADDR 0xC6000
5585#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005586#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005587#define SBI_CTL_DEST_ICLK (0x0<<16)
5588#define SBI_CTL_DEST_MPHY (0x1<<16)
5589#define SBI_CTL_OP_IORD (0x2<<8)
5590#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005591#define SBI_CTL_OP_CRRD (0x6<<8)
5592#define SBI_CTL_OP_CRWR (0x7<<8)
5593#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005594#define SBI_RESPONSE_SUCCESS (0x0<<1)
5595#define SBI_BUSY (0x1<<0)
5596#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005597
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005598/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005599#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005600#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5601#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5602#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5603#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005604#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005605#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005606#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005607#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02005608#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005609#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005610#define SBI_SSCAUXDIV6 0x0610
5611#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005612#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005613#define SBI_GEN0 0x1f00
5614#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005615
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005616/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005617#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03005618#define PIXCLK_GATE_UNGATE (1<<0)
5619#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005620
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005621/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005622#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005623#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005624#define SPLL_PLL_SSC (1<<28)
5625#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08005626#define SPLL_PLL_LCPLL (3<<28)
5627#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005628#define SPLL_PLL_FREQ_810MHz (0<<26)
5629#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08005630#define SPLL_PLL_FREQ_2700MHz (2<<26)
5631#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005632
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005633/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005634#define WRPLL_CTL1 0x46040
5635#define WRPLL_CTL2 0x46060
5636#define WRPLL_PLL_ENABLE (1<<31)
5637#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005638#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005639#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03005640/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005641#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08005642#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005643#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08005644#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5645#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005646#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08005647#define WRPLL_DIVIDER_FB_SHIFT 16
5648#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005649
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005650/* Port clock selection */
5651#define PORT_CLK_SEL_A 0x46100
5652#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005653#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005654#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5655#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5656#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005657#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005658#define PORT_CLK_SEL_WRPLL1 (4<<29)
5659#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005660#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08005661#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005662
Paulo Zanonibb523fc2012-10-23 18:29:56 -02005663/* Transcoder clock selection */
5664#define TRANS_CLK_SEL_A 0x46140
5665#define TRANS_CLK_SEL_B 0x46144
5666#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5667/* For each transcoder, we need to select the corresponding port clock */
5668#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5669#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005670
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005671#define TRANSA_MSA_MISC 0x60410
5672#define TRANSB_MSA_MISC 0x61410
5673#define TRANSC_MSA_MISC 0x62410
5674#define TRANS_EDP_MSA_MISC 0x6f410
5675#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5676
Paulo Zanonic9809792012-10-23 18:30:00 -02005677#define TRANS_MSA_SYNC_CLK (1<<0)
5678#define TRANS_MSA_6_BPC (0<<5)
5679#define TRANS_MSA_8_BPC (1<<5)
5680#define TRANS_MSA_10_BPC (2<<5)
5681#define TRANS_MSA_12_BPC (3<<5)
5682#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03005683
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005684/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005685#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005686#define LCPLL_PLL_DISABLE (1<<31)
5687#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005688#define LCPLL_CLK_FREQ_MASK (3<<26)
5689#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07005690#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5691#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5692#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005693#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005694#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005695#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005696#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005697#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5698
5699#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5700#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5701#define D_COMP_COMP_FORCE (1<<8)
5702#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005703
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005704/* Pipe WM_LINETIME - watermark line time */
5705#define PIPE_WM_LINETIME_A 0x45270
5706#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005707#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5708 PIPE_WM_LINETIME_B)
5709#define PIPE_WM_LINETIME_MASK (0x1ff)
5710#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005711#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005712#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005713
5714/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005715#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00005716#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5717#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005718#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5719#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5720#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5721
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005722#define WM_MISC 0x45260
5723#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5724
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005725#define WM_DBG 0x45280
5726#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5727#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5728#define WM_DBG_DISALLOW_SPRITE (1<<2)
5729
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005730/* pipe CSC */
5731#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5732#define _PIPE_A_CSC_COEFF_BY 0x49014
5733#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5734#define _PIPE_A_CSC_COEFF_BU 0x4901c
5735#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5736#define _PIPE_A_CSC_COEFF_BV 0x49024
5737#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03005738#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5739#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5740#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005741#define _PIPE_A_CSC_PREOFF_HI 0x49030
5742#define _PIPE_A_CSC_PREOFF_ME 0x49034
5743#define _PIPE_A_CSC_PREOFF_LO 0x49038
5744#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5745#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5746#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5747
5748#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5749#define _PIPE_B_CSC_COEFF_BY 0x49114
5750#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5751#define _PIPE_B_CSC_COEFF_BU 0x4911c
5752#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5753#define _PIPE_B_CSC_COEFF_BV 0x49124
5754#define _PIPE_B_CSC_MODE 0x49128
5755#define _PIPE_B_CSC_PREOFF_HI 0x49130
5756#define _PIPE_B_CSC_PREOFF_ME 0x49134
5757#define _PIPE_B_CSC_PREOFF_LO 0x49138
5758#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5759#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5760#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5761
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005762#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5763#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5764#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5765#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5766#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5767#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5768#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5769#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5770#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5771#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5772#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5773#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5774#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5775
Jani Nikula3230bf12013-08-27 15:12:16 +03005776/* VLV MIPI registers */
5777
5778#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5779#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5780#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5781#define DPI_ENABLE (1 << 31) /* A + B */
5782#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5783#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5784#define DUAL_LINK_MODE_MASK (1 << 26)
5785#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5786#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5787#define DITHERING_ENABLE (1 << 25) /* A + B */
5788#define FLOPPED_HSTX (1 << 23)
5789#define DE_INVERT (1 << 19) /* XXX */
5790#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5791#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5792#define AFE_LATCHOUT (1 << 17)
5793#define LP_OUTPUT_HOLD (1 << 16)
5794#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5795#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5796#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5797#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5798#define CSB_SHIFT 9
5799#define CSB_MASK (3 << 9)
5800#define CSB_20MHZ (0 << 9)
5801#define CSB_10MHZ (1 << 9)
5802#define CSB_40MHZ (2 << 9)
5803#define BANDGAP_MASK (1 << 8)
5804#define BANDGAP_PNW_CIRCUIT (0 << 8)
5805#define BANDGAP_LNC_CIRCUIT (1 << 8)
5806#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5807#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5808#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5809#define TEARING_EFFECT_SHIFT 2 /* A + B */
5810#define TEARING_EFFECT_MASK (3 << 2)
5811#define TEARING_EFFECT_OFF (0 << 2)
5812#define TEARING_EFFECT_DSI (1 << 2)
5813#define TEARING_EFFECT_GPIO (2 << 2)
5814#define LANE_CONFIGURATION_SHIFT 0
5815#define LANE_CONFIGURATION_MASK (3 << 0)
5816#define LANE_CONFIGURATION_4LANE (0 << 0)
5817#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5818#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5819
5820#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5821#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5822#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5823#define TEARING_EFFECT_DELAY_SHIFT 0
5824#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5825
5826/* XXX: all bits reserved */
5827#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5828
5829/* MIPI DSI Controller and D-PHY registers */
5830
5831#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5832#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5833#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5834#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5835#define ULPS_STATE_MASK (3 << 1)
5836#define ULPS_STATE_ENTER (2 << 1)
5837#define ULPS_STATE_EXIT (1 << 1)
5838#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5839#define DEVICE_READY (1 << 0)
5840
5841#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5842#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5843#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5844#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5845#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5846#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5847#define TEARING_EFFECT (1 << 31)
5848#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5849#define GEN_READ_DATA_AVAIL (1 << 29)
5850#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5851#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5852#define RX_PROT_VIOLATION (1 << 26)
5853#define RX_INVALID_TX_LENGTH (1 << 25)
5854#define ACK_WITH_NO_ERROR (1 << 24)
5855#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5856#define LP_RX_TIMEOUT (1 << 22)
5857#define HS_TX_TIMEOUT (1 << 21)
5858#define DPI_FIFO_UNDERRUN (1 << 20)
5859#define LOW_CONTENTION (1 << 19)
5860#define HIGH_CONTENTION (1 << 18)
5861#define TXDSI_VC_ID_INVALID (1 << 17)
5862#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5863#define TXCHECKSUM_ERROR (1 << 15)
5864#define TXECC_MULTIBIT_ERROR (1 << 14)
5865#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5866#define TXFALSE_CONTROL_ERROR (1 << 12)
5867#define RXDSI_VC_ID_INVALID (1 << 11)
5868#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5869#define RXCHECKSUM_ERROR (1 << 9)
5870#define RXECC_MULTIBIT_ERROR (1 << 8)
5871#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5872#define RXFALSE_CONTROL_ERROR (1 << 6)
5873#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5874#define RX_LP_TX_SYNC_ERROR (1 << 4)
5875#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5876#define RXEOT_SYNC_ERROR (1 << 2)
5877#define RXSOT_SYNC_ERROR (1 << 1)
5878#define RXSOT_ERROR (1 << 0)
5879
5880#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5881#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5882#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5883#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5884#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5885#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5886#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5887#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5888#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5889#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5890#define VID_MODE_FORMAT_MASK (0xf << 7)
5891#define VID_MODE_NOT_SUPPORTED (0 << 7)
5892#define VID_MODE_FORMAT_RGB565 (1 << 7)
5893#define VID_MODE_FORMAT_RGB666 (2 << 7)
5894#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5895#define VID_MODE_FORMAT_RGB888 (4 << 7)
5896#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5897#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5898#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5899#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5900#define DATA_LANES_PRG_REG_SHIFT 0
5901#define DATA_LANES_PRG_REG_MASK (7 << 0)
5902
5903#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5904#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5905#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5906#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5907
5908#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5909#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5910#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5911#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5912
5913#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5914#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5915#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5916#define TURN_AROUND_TIMEOUT_MASK 0x3f
5917
5918#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5919#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5920#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5921#define DEVICE_RESET_TIMER_MASK 0xffff
5922
5923#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5924#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5925#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5926#define VERTICAL_ADDRESS_SHIFT 16
5927#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5928#define HORIZONTAL_ADDRESS_SHIFT 0
5929#define HORIZONTAL_ADDRESS_MASK 0xffff
5930
5931#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5932#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5933#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5934#define DBI_FIFO_EMPTY_HALF (0 << 0)
5935#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5936#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5937
5938/* regs below are bits 15:0 */
5939#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5940#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5941#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5942
5943#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5944#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5945#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5946
5947#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5948#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5949#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5950
5951#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5952#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5953#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5954
5955#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5956#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5957#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5958
5959#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5960#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5961#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5962
5963#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5964#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5965#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5966
5967#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5968#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5969#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5970/* regs above are bits 15:0 */
5971
5972#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5973#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5974#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5975#define DPI_LP_MODE (1 << 6)
5976#define BACKLIGHT_OFF (1 << 5)
5977#define BACKLIGHT_ON (1 << 4)
5978#define COLOR_MODE_OFF (1 << 3)
5979#define COLOR_MODE_ON (1 << 2)
5980#define TURN_ON (1 << 1)
5981#define SHUTDOWN (1 << 0)
5982
5983#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5984#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5985#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5986#define COMMAND_BYTE_SHIFT 0
5987#define COMMAND_BYTE_MASK (0x3f << 0)
5988
5989#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5990#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5991#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5992#define MASTER_INIT_TIMER_SHIFT 0
5993#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5994
5995#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5996#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5997#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5998#define MAX_RETURN_PKT_SIZE_SHIFT 0
5999#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6000
6001#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
6002#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
6003#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
6004#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6005#define DISABLE_VIDEO_BTA (1 << 3)
6006#define IP_TG_CONFIG (1 << 2)
6007#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6008#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6009#define VIDEO_MODE_BURST (3 << 0)
6010
6011#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
6012#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
6013#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
6014#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6015#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6016#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6017#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6018#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6019#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6020#define CLOCKSTOP (1 << 1)
6021#define EOT_DISABLE (1 << 0)
6022
6023#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
6024#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
6025#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
6026#define LP_BYTECLK_SHIFT 0
6027#define LP_BYTECLK_MASK (0xffff << 0)
6028
6029/* bits 31:0 */
6030#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
6031#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
6032#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
6033
6034/* bits 31:0 */
6035#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
6036#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
6037#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
6038
6039#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
6040#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
6041#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
6042#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
6043#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
6044#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
6045#define LONG_PACKET_WORD_COUNT_SHIFT 8
6046#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6047#define SHORT_PACKET_PARAM_SHIFT 8
6048#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6049#define VIRTUAL_CHANNEL_SHIFT 6
6050#define VIRTUAL_CHANNEL_MASK (3 << 6)
6051#define DATA_TYPE_SHIFT 0
6052#define DATA_TYPE_MASK (3f << 0)
6053/* data type values, see include/video/mipi_display.h */
6054
6055#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
6056#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
6057#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
6058#define DPI_FIFO_EMPTY (1 << 28)
6059#define DBI_FIFO_EMPTY (1 << 27)
6060#define LP_CTRL_FIFO_EMPTY (1 << 26)
6061#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6062#define LP_CTRL_FIFO_FULL (1 << 24)
6063#define HS_CTRL_FIFO_EMPTY (1 << 18)
6064#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6065#define HS_CTRL_FIFO_FULL (1 << 16)
6066#define LP_DATA_FIFO_EMPTY (1 << 10)
6067#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6068#define LP_DATA_FIFO_FULL (1 << 8)
6069#define HS_DATA_FIFO_EMPTY (1 << 2)
6070#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6071#define HS_DATA_FIFO_FULL (1 << 0)
6072
6073#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
6074#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
6075#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
6076#define DBI_HS_LP_MODE_MASK (1 << 0)
6077#define DBI_LP_MODE (1 << 0)
6078#define DBI_HS_MODE (0 << 0)
6079
6080#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
6081#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
6082#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
6083#define EXIT_ZERO_COUNT_SHIFT 24
6084#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6085#define TRAIL_COUNT_SHIFT 16
6086#define TRAIL_COUNT_MASK (0x1f << 16)
6087#define CLK_ZERO_COUNT_SHIFT 8
6088#define CLK_ZERO_COUNT_MASK (0xff << 8)
6089#define PREPARE_COUNT_SHIFT 0
6090#define PREPARE_COUNT_MASK (0x3f << 0)
6091
6092/* bits 31:0 */
6093#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
6094#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
6095#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
6096
6097#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
6098#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
6099#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
6100#define LP_HS_SSW_CNT_SHIFT 16
6101#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6102#define HS_LP_PWR_SW_CNT_SHIFT 0
6103#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6104
6105#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
6106#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
6107#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
6108#define STOP_STATE_STALL_COUNTER_SHIFT 0
6109#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6110
6111#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
6112#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
6113#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
6114#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
6115#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
6116#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
6117#define RX_CONTENTION_DETECTED (1 << 0)
6118
6119/* XXX: only pipe A ?!? */
6120#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
6121#define DBI_TYPEC_ENABLE (1 << 31)
6122#define DBI_TYPEC_WIP (1 << 30)
6123#define DBI_TYPEC_OPTION_SHIFT 28
6124#define DBI_TYPEC_OPTION_MASK (3 << 28)
6125#define DBI_TYPEC_FREQ_SHIFT 24
6126#define DBI_TYPEC_FREQ_MASK (0xf << 24)
6127#define DBI_TYPEC_OVERRIDE (1 << 8)
6128#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
6129#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
6130
6131
6132/* MIPI adapter registers */
6133
6134#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
6135#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
6136#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
6137#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
6138#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6139#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6140#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6141#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6142#define READ_REQUEST_PRIORITY_SHIFT 3
6143#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6144#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6145#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6146#define RGB_FLIP_TO_BGR (1 << 2)
6147
6148#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
6149#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
6150#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
6151#define DATA_MEM_ADDRESS_SHIFT 5
6152#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6153#define DATA_VALID (1 << 0)
6154
6155#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
6156#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
6157#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
6158#define DATA_LENGTH_SHIFT 0
6159#define DATA_LENGTH_MASK (0xfffff << 0)
6160
6161#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
6162#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
6163#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
6164#define COMMAND_MEM_ADDRESS_SHIFT 5
6165#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6166#define AUTO_PWG_ENABLE (1 << 2)
6167#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6168#define COMMAND_VALID (1 << 0)
6169
6170#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
6171#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
6172#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
6173#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6174#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6175
6176#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
6177#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
6178#define MIPI_READ_DATA_RETURN(pipe, n) \
6179 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
6180
6181#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
6182#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
6183#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
6184#define READ_DATA_VALID(n) (1 << (n))
6185
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006186/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006187#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6188#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
6189#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
6190#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
6191#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
6192#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006193
Jesse Barnes585fb112008-07-29 11:54:06 -07006194#endif /* _I915_REG_H_ */