blob: faec17d1bb33fbf04cc1ec2b3aaaee60e94ca40a [file] [log] [blame]
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +02001/*
2 * at91sam9g45.dtsi - Device Tree Include file for AT91SAM9G45 family SoC
3 * applies to AT91SAM9G45, AT91SAM9M10,
4 * AT91SAM9G46, AT91SAM9M11 SoC
5 *
6 * Copyright (C) 2011 Atmel,
7 * 2011 Nicolas Ferre <nicolas.ferre@atmel.com>
8 *
9 * Licensed under GPLv2 or later.
10 */
11
Jean-Christophe PLAGNIOL-VILLARD6db64d22013-05-15 01:21:50 +080012#include "skeleton.dtsi"
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +080013#include <dt-bindings/pinctrl/at91.h>
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080014#include <dt-bindings/interrupt-controller/irq.h>
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +080015#include <dt-bindings/gpio/gpio.h>
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020016
17/ {
18 model = "Atmel AT91SAM9G45 family SoC";
19 compatible = "atmel,at91sam9g45";
20 interrupt-parent = <&aic>;
21
22 aliases {
23 serial0 = &dbgu;
24 serial1 = &usart0;
25 serial2 = &usart1;
26 serial3 = &usart2;
27 serial4 = &usart3;
Nicolas Ferre21f81872012-02-11 15:41:40 +010028 gpio0 = &pioA;
29 gpio1 = &pioB;
30 gpio2 = &pioC;
31 gpio3 = &pioD;
32 gpio4 = &pioE;
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +010033 tcb0 = &tcb0;
34 tcb1 = &tcb1;
Ludovic Desroches05dcd362012-09-12 08:42:16 +020035 i2c0 = &i2c0;
36 i2c1 = &i2c1;
Bo Shen099343c2012-11-07 11:41:41 +080037 ssc0 = &ssc0;
38 ssc1 = &ssc1;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020039 };
40 cpus {
41 cpu@0 {
42 compatible = "arm,arm926ejs";
43 };
44 };
45
Ludovic Desrochesdcce6ce2012-04-02 20:44:20 +020046 memory {
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020047 reg = <0x70000000 0x10000000>;
48 };
49
50 ahb {
51 compatible = "simple-bus";
52 #address-cells = <1>;
53 #size-cells = <1>;
54 ranges;
55
56 apb {
57 compatible = "simple-bus";
58 #address-cells = <1>;
59 #size-cells = <1>;
60 ranges;
61
62 aic: interrupt-controller@fffff000 {
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +020063 #interrupt-cells = <3>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020064 compatible = "atmel,at91rm9200-aic";
65 interrupt-controller;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020066 reg = <0xfffff000 0x200>;
Jean-Christophe PLAGNIOL-VILLARDc6573942012-04-09 19:36:36 +080067 atmel,external-irqs = <31>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020068 };
69
Jean-Christophe PLAGNIOL-VILLARDa7776ec2012-03-02 20:54:37 +080070 ramc0: ramc@ffffe400 {
71 compatible = "atmel,at91sam9g45-ddramc";
72 reg = <0xffffe400 0x200
73 0xffffe600 0x200>;
74 };
75
Jean-Christophe PLAGNIOL-VILLARDeb5e76f2012-03-02 20:44:23 +080076 pmc: pmc@fffffc00 {
77 compatible = "atmel,at91rm9200-pmc";
78 reg = <0xfffffc00 0x100>;
79 };
80
Jean-Christophe PLAGNIOL-VILLARDc8082d32012-03-03 03:16:27 +080081 rstc@fffffd00 {
82 compatible = "atmel,at91sam9g45-rstc";
83 reg = <0xfffffd00 0x10>;
84 };
85
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +010086 pit: timer@fffffd30 {
87 compatible = "atmel,at91sam9260-pit";
88 reg = <0xfffffd30 0xf>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080089 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +010090 };
91
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +010092
Jean-Christophe PLAGNIOL-VILLARD82015c42012-03-02 21:01:00 +080093 shdwc@fffffd10 {
94 compatible = "atmel,at91sam9rl-shdwc";
95 reg = <0xfffffd10 0x10>;
96 };
97
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +010098 tcb0: timer@fff7c000 {
99 compatible = "atmel,at91rm9200-tcb";
100 reg = <0xfff7c000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800101 interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>;
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100102 };
103
104 tcb1: timer@fffd4000 {
105 compatible = "atmel,at91rm9200-tcb";
106 reg = <0xfffd4000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800107 interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>;
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100108 };
109
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200110 dma: dma-controller@ffffec00 {
111 compatible = "atmel,at91sam9g45-dma";
112 reg = <0xffffec00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800113 interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches980ce7d2013-04-16 15:03:06 +0200114 #dma-cells = <2>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200115 };
116
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800117 pinctrl@fffff200 {
118 #address-cells = <1>;
119 #size-cells = <1>;
120 compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
121 ranges = <0xfffff200 0xfffff200 0xa00>;
Nicolas Ferre21f81872012-02-11 15:41:40 +0100122
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800123 atmel,mux-mask = <
124 /* A B */
125 0xffffffff 0xffc003ff /* pioA */
126 0xffffffff 0x800f8f00 /* pioB */
127 0xffffffff 0x00000e00 /* pioC */
128 0xffffffff 0xff0c1381 /* pioD */
129 0xffffffff 0x81ffff81 /* pioE */
130 >;
131
132 /* shared pinctrl settings */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800133 dbgu {
134 pinctrl_dbgu: dbgu-0 {
135 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800136 <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
137 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB13 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800138 };
139 };
140
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800141 usart0 {
142 pinctrl_usart0: usart0-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800143 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800144 <AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A with pullup */
145 AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800146 };
147
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800148 pinctrl_usart0_rts: usart0_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800149 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800150 <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB17 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800151 };
152
153 pinctrl_usart0_cts: usart0_cts-0 {
154 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800155 <AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800156 };
157 };
158
159 uart1 {
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800160 pinctrl_usart1: usart1-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800161 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800162 <AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB4 periph A with pullup */
163 AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB5 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800164 };
165
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800166 pinctrl_usart1_rts: usart1_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800167 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800168 <AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800169 };
170
171 pinctrl_usart1_cts: usart1_cts-0 {
172 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800173 <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD17 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800174 };
175 };
176
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800177 usart2 {
178 pinctrl_usart2: usart2-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800179 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800180 <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB6 periph A with pullup */
181 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800182 };
183
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800184 pinctrl_usart2_rts: usart2_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800185 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800186 <AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC9 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800187 };
188
189 pinctrl_usart2_cts: usart2_cts-0 {
190 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800191 <AT91_PIOC 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC11 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800192 };
193 };
194
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800195 usart3 {
196 pinctrl_usart3: usart3-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800197 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800198 <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB9 periph A with pullup */
199 AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800200 };
201
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800202 pinctrl_usart3_rts: usart3_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800203 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800204 <AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800205 };
206
207 pinctrl_usart3_cts: usart3_cts-0 {
208 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800209 <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA24 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800210 };
211 };
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800212
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800213 nand {
214 pinctrl_nand: nand-0 {
215 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800216 <AT91_PIOC 8 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PC8 gpio RDY pin pull_up*/
217 AT91_PIOC 14 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PC14 gpio enable pin pull_up */
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800218 };
219 };
220
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800221 macb {
222 pinctrl_macb_rmii: macb_rmii-0 {
223 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800224 <AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A */
225 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A */
226 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */
227 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */
228 AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */
229 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */
230 AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA16 periph A */
231 AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
232 AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA18 periph A */
233 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA19 periph A */
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800234 };
235
236 pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
237 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800238 <AT91_PIOA 6 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA6 periph B */
239 AT91_PIOA 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA7 periph B */
240 AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA8 periph B */
241 AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA9 periph B */
242 AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
243 AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
244 AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA29 periph B */
245 AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800246 };
247 };
248
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800249 mmc0 {
250 pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
251 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800252 <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A */
253 AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
254 AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA2 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800255 };
256
257 pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
258 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800259 <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */
260 AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */
261 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800262 };
263
264 pinctrl_mmc0_slot0_dat4_7: mmc0_slot0_dat4_7-0 {
265 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800266 <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA6 periph A with pullup */
267 AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
268 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA8 periph A with pullup */
269 AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA9 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800270 };
271 };
272
273 mmc1 {
274 pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
275 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800276 <AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA31 periph A */
277 AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA22 periph A with pullup */
278 AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA23 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800279 };
280
281 pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
282 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800283 <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */
284 AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA25 periph A with pullup */
285 AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA26 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800286 };
287
288 pinctrl_mmc1_slot0_dat4_7: mmc1_slot0_dat4_7-0 {
289 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800290 <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA27 periph A with pullup */
291 AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA28 periph A with pullup */
292 AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA29 periph A with pullup */
293 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA30 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800294 };
295 };
296
Bo Shen544ae6b2013-01-11 15:08:30 +0100297 ssc0 {
298 pinctrl_ssc0_tx: ssc0_tx-0 {
299 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800300 <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A */
301 AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A */
302 AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD2 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100303 };
304
305 pinctrl_ssc0_rx: ssc0_rx-0 {
306 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800307 <AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A */
308 AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD4 periph A */
309 AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD5 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100310 };
311 };
312
313 ssc1 {
314 pinctrl_ssc1_tx: ssc1_tx-0 {
315 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800316 <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A */
317 AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A */
318 AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100319 };
320
321 pinctrl_ssc1_rx: ssc1_rx-0 {
322 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800323 <AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD13 periph A */
324 AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A */
325 AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD15 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100326 };
327 };
328
Wenyou Yanga68b7282013-04-03 14:03:52 +0800329 spi0 {
330 pinctrl_spi0: spi0-0 {
331 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800332 <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A SPI0_MISO pin */
333 AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A SPI0_MOSI pin */
334 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A SPI0_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800335 };
336 };
337
338 spi1 {
339 pinctrl_spi1: spi1-0 {
340 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800341 <AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A SPI1_MISO pin */
342 AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A SPI1_MOSI pin */
343 AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB16 periph A SPI1_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800344 };
345 };
346
Boris BREZILLON028633c2013-05-24 10:05:56 +0000347 tcb0 {
348 pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
349 atmel,pins = <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
350 };
351
352 pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
353 atmel,pins = <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
354 };
355
356 pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
357 atmel,pins = <AT91_PIOC 10 AT91_PERIPH_B AT91_PINCTRL_NONE>;
358 };
359
360 pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
361 atmel,pins = <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>;
362 };
363
364 pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
365 atmel,pins = <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
366 };
367
368 pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
369 atmel,pins = <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
370 };
371
372 pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
373 atmel,pins = <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;
374 };
375
376 pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
377 atmel,pins = <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
378 };
379
380 pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
381 atmel,pins = <AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>;
382 };
383 };
384
385 tcb1 {
386 pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
387 atmel,pins = <AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_NONE>;
388 };
389
390 pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
391 atmel,pins = <AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_NONE>;
392 };
393
394 pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
395 atmel,pins = <AT91_PIOD 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
396 };
397
398 pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
399 atmel,pins = <AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_NONE>;
400 };
401
402 pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
403 atmel,pins = <AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_NONE>;
404 };
405
406 pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
407 atmel,pins = <AT91_PIOD 7 AT91_PERIPH_B AT91_PINCTRL_NONE>;
408 };
409
410 pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
411 atmel,pins = <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE>;
412 };
413
414 pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
415 atmel,pins = <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_NONE>;
416 };
417
418 pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
419 atmel,pins = <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
420 };
421 };
422
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800423 pioA: gpio@fffff200 {
424 compatible = "atmel,at91rm9200-gpio";
425 reg = <0xfffff200 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800426 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800427 #gpio-cells = <2>;
428 gpio-controller;
429 interrupt-controller;
430 #interrupt-cells = <2>;
431 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100432
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800433 pioB: gpio@fffff400 {
434 compatible = "atmel,at91rm9200-gpio";
435 reg = <0xfffff400 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800436 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800437 #gpio-cells = <2>;
438 gpio-controller;
439 interrupt-controller;
440 #interrupt-cells = <2>;
441 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100442
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800443 pioC: gpio@fffff600 {
444 compatible = "atmel,at91rm9200-gpio";
445 reg = <0xfffff600 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800446 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800447 #gpio-cells = <2>;
448 gpio-controller;
449 interrupt-controller;
450 #interrupt-cells = <2>;
451 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100452
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800453 pioD: gpio@fffff800 {
454 compatible = "atmel,at91rm9200-gpio";
455 reg = <0xfffff800 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800456 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800457 #gpio-cells = <2>;
458 gpio-controller;
459 interrupt-controller;
460 #interrupt-cells = <2>;
461 };
462
463 pioE: gpio@fffffa00 {
464 compatible = "atmel,at91rm9200-gpio";
465 reg = <0xfffffa00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800466 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800467 #gpio-cells = <2>;
468 gpio-controller;
469 interrupt-controller;
470 #interrupt-cells = <2>;
471 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100472 };
473
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200474 dbgu: serial@ffffee00 {
475 compatible = "atmel,at91sam9260-usart";
476 reg = <0xffffee00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800477 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800478 pinctrl-names = "default";
479 pinctrl-0 = <&pinctrl_dbgu>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200480 status = "disabled";
481 };
482
483 usart0: serial@fff8c000 {
484 compatible = "atmel,at91sam9260-usart";
485 reg = <0xfff8c000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800486 interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200487 atmel,use-dma-rx;
488 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800489 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800490 pinctrl-0 = <&pinctrl_usart0>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200491 status = "disabled";
492 };
493
494 usart1: serial@fff90000 {
495 compatible = "atmel,at91sam9260-usart";
496 reg = <0xfff90000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800497 interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200498 atmel,use-dma-rx;
499 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800500 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800501 pinctrl-0 = <&pinctrl_usart1>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200502 status = "disabled";
503 };
504
505 usart2: serial@fff94000 {
506 compatible = "atmel,at91sam9260-usart";
507 reg = <0xfff94000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800508 interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200509 atmel,use-dma-rx;
510 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800511 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800512 pinctrl-0 = <&pinctrl_usart2>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200513 status = "disabled";
514 };
515
516 usart3: serial@fff98000 {
517 compatible = "atmel,at91sam9260-usart";
518 reg = <0xfff98000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800519 interrupts = <10 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200520 atmel,use-dma-rx;
521 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800522 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800523 pinctrl-0 = <&pinctrl_usart3>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200524 status = "disabled";
525 };
Nicolas Ferre0d4f99d2011-12-05 18:03:05 +0100526
527 macb0: ethernet@fffbc000 {
528 compatible = "cdns,at32ap7000-macb", "cdns,macb";
529 reg = <0xfffbc000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800530 interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800531 pinctrl-names = "default";
532 pinctrl-0 = <&pinctrl_macb_rmii>;
Nicolas Ferre0d4f99d2011-12-05 18:03:05 +0100533 status = "disabled";
534 };
Maxime Ripard93b298b2012-05-11 15:35:38 +0200535
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200536 i2c0: i2c@fff84000 {
537 compatible = "atmel,at91sam9g10-i2c";
538 reg = <0xfff84000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800539 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200540 #address-cells = <1>;
541 #size-cells = <0>;
542 status = "disabled";
543 };
544
545 i2c1: i2c@fff88000 {
546 compatible = "atmel,at91sam9g10-i2c";
547 reg = <0xfff88000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800548 interrupts = <13 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200549 #address-cells = <1>;
550 #size-cells = <0>;
551 status = "disabled";
552 };
553
Bo Shen099343c2012-11-07 11:41:41 +0800554 ssc0: ssc@fff9c000 {
555 compatible = "atmel,at91sam9g45-ssc";
556 reg = <0xfff9c000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800557 interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
Bo Shen544ae6b2013-01-11 15:08:30 +0100558 pinctrl-names = "default";
559 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
Bo Shen315656b2012-12-13 10:05:07 +0800560 status = "disabled";
Bo Shen099343c2012-11-07 11:41:41 +0800561 };
562
563 ssc1: ssc@fffa0000 {
564 compatible = "atmel,at91sam9g45-ssc";
565 reg = <0xfffa0000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800566 interrupts = <17 IRQ_TYPE_LEVEL_HIGH 5>;
Bo Shen544ae6b2013-01-11 15:08:30 +0100567 pinctrl-names = "default";
568 pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
Bo Shen315656b2012-12-13 10:05:07 +0800569 status = "disabled";
Bo Shen099343c2012-11-07 11:41:41 +0800570 };
571
Maxime Ripard93b298b2012-05-11 15:35:38 +0200572 adc0: adc@fffb0000 {
573 compatible = "atmel,at91sam9260-adc";
574 reg = <0xfffb0000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800575 interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
Maxime Ripard93b298b2012-05-11 15:35:38 +0200576 atmel,adc-use-external-triggers;
577 atmel,adc-channels-used = <0xff>;
578 atmel,adc-vref = <3300>;
579 atmel,adc-num-channels = <8>;
580 atmel,adc-startup-time = <40>;
581 atmel,adc-channel-base = <0x30>;
582 atmel,adc-drdy-mask = <0x10000>;
583 atmel,adc-status-register = <0x1c>;
584 atmel,adc-trigger-register = <0x08>;
Ludovic Desroches4b50da652013-03-29 10:13:19 +0100585 atmel,adc-res = <8 10>;
586 atmel,adc-res-names = "lowres", "highres";
587 atmel,adc-use-res = "highres";
Maxime Ripard93b298b2012-05-11 15:35:38 +0200588
589 trigger@0 {
590 trigger-name = "external-rising";
591 trigger-value = <0x1>;
592 trigger-external;
593 };
594 trigger@1 {
595 trigger-name = "external-falling";
596 trigger-value = <0x2>;
597 trigger-external;
598 };
599
600 trigger@2 {
601 trigger-name = "external-any";
602 trigger-value = <0x3>;
603 trigger-external;
604 };
605
606 trigger@3 {
607 trigger-name = "continuous";
608 trigger-value = <0x6>;
609 };
610 };
Ludovic Desroches98731372012-11-19 12:23:36 +0100611
612 mmc0: mmc@fff80000 {
613 compatible = "atmel,hsmci";
614 reg = <0xfff80000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800615 interrupts = <11 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +0200616 dmas = <&dma 1 0>;
617 dma-names = "rxtx";
Ludovic Desroches98731372012-11-19 12:23:36 +0100618 #address-cells = <1>;
619 #size-cells = <0>;
620 status = "disabled";
621 };
622
623 mmc1: mmc@fffd0000 {
624 compatible = "atmel,hsmci";
625 reg = <0xfffd0000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800626 interrupts = <29 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +0200627 dmas = <&dma 1 13>;
628 dma-names = "rxtx";
Ludovic Desroches98731372012-11-19 12:23:36 +0100629 #address-cells = <1>;
630 #size-cells = <0>;
631 status = "disabled";
632 };
Linus Torvaldsdb5b0ae2012-12-13 10:39:26 -0800633
Fabio Porcedda7492e7c2012-11-12 09:37:26 +0100634 watchdog@fffffd40 {
635 compatible = "atmel,at91sam9260-wdt";
636 reg = <0xfffffd40 0x10>;
637 status = "disabled";
638 };
Richard Genoudd50f88a2013-04-03 14:02:18 +0800639
640 spi0: spi@fffa4000 {
641 #address-cells = <1>;
642 #size-cells = <0>;
643 compatible = "atmel,at91rm9200-spi";
644 reg = <0xfffa4000 0x200>;
645 interrupts = <14 4 3>;
Wenyou Yanga68b7282013-04-03 14:03:52 +0800646 pinctrl-names = "default";
647 pinctrl-0 = <&pinctrl_spi0>;
Richard Genoudd50f88a2013-04-03 14:02:18 +0800648 status = "disabled";
649 };
650
651 spi1: spi@fffa8000 {
652 #address-cells = <1>;
653 #size-cells = <0>;
654 compatible = "atmel,at91rm9200-spi";
655 reg = <0xfffa8000 0x200>;
656 interrupts = <15 4 3>;
Wenyou Yanga68b7282013-04-03 14:03:52 +0800657 pinctrl-names = "default";
658 pinctrl-0 = <&pinctrl_spi1>;
Richard Genoudd50f88a2013-04-03 14:02:18 +0800659 status = "disabled";
660 };
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200661 };
Jean-Christophe PLAGNIOL-VILLARDd6a01662012-01-26 02:11:06 +0800662
663 nand0: nand@40000000 {
664 compatible = "atmel,at91rm9200-nand";
665 #address-cells = <1>;
666 #size-cells = <1>;
667 reg = <0x40000000 0x10000000
668 0xffffe200 0x200
669 >;
670 atmel,nand-addr-offset = <21>;
671 atmel,nand-cmd-offset = <22>;
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800672 pinctrl-names = "default";
673 pinctrl-0 = <&pinctrl_nand>;
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800674 gpios = <&pioC 8 GPIO_ACTIVE_HIGH
675 &pioC 14 GPIO_ACTIVE_HIGH
Jean-Christophe PLAGNIOL-VILLARDd6a01662012-01-26 02:11:06 +0800676 0
677 >;
678 status = "disabled";
679 };
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +0800680
681 usb0: ohci@00700000 {
682 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
683 reg = <0x00700000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800684 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +0800685 status = "disabled";
686 };
Jean-Christophe PLAGNIOL-VILLARD62c55532011-11-22 12:11:13 +0800687
688 usb1: ehci@00800000 {
689 compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
690 reg = <0x00800000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800691 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
Jean-Christophe PLAGNIOL-VILLARD62c55532011-11-22 12:11:13 +0800692 status = "disabled";
693 };
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200694 };
Jean-Christophe PLAGNIOL-VILLARD8f24bda2012-02-05 18:32:37 +0800695
696 i2c@0 {
697 compatible = "i2c-gpio";
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800698 gpios = <&pioA 20 GPIO_ACTIVE_HIGH /* sda */
699 &pioA 21 GPIO_ACTIVE_HIGH /* scl */
Jean-Christophe PLAGNIOL-VILLARD8f24bda2012-02-05 18:32:37 +0800700 >;
701 i2c-gpio,sda-open-drain;
702 i2c-gpio,scl-open-drain;
703 i2c-gpio,delay-us = <5>; /* ~100 kHz */
704 #address-cells = <1>;
705 #size-cells = <0>;
706 status = "disabled";
707 };
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200708};