blob: 6ca6c16fe500638159a55115a2c74b879498daf6 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
142#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
143 u32 val = I915_READ(reg); \
144 if (val) { \
145 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
146 (reg), val); \
147 I915_WRITE((reg), 0xffffffff); \
148 POSTING_READ(reg); \
149 I915_WRITE((reg), 0xffffffff); \
150 POSTING_READ(reg); \
151 } \
152} while (0)
153
Paulo Zanoni35079892014-04-01 15:37:15 -0300154#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300155 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300156 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200157 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
158 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300159} while (0)
160
161#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300162 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200164 I915_WRITE(type##IMR, (imr_val)); \
165 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300166} while (0)
167
Imre Deakc9a9a262014-11-05 20:48:37 +0200168static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
169
Egbert Eich0706f172015-09-23 16:15:27 +0200170/* For display hotplug interrupt */
171static inline void
172i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
173 uint32_t mask,
174 uint32_t bits)
175{
176 uint32_t val;
177
178 assert_spin_locked(&dev_priv->irq_lock);
179 WARN_ON(bits & ~mask);
180
181 val = I915_READ(PORT_HOTPLUG_EN);
182 val &= ~mask;
183 val |= bits;
184 I915_WRITE(PORT_HOTPLUG_EN, val);
185}
186
187/**
188 * i915_hotplug_interrupt_update - update hotplug interrupt enable
189 * @dev_priv: driver private
190 * @mask: bits to update
191 * @bits: bits to enable
192 * NOTE: the HPD enable bits are modified both inside and outside
193 * of an interrupt context. To avoid that read-modify-write cycles
194 * interfer, these bits are protected by a spinlock. Since this
195 * function is usually not called from a context where the lock is
196 * held already, this function acquires the lock itself. A non-locking
197 * version is also available.
198 */
199void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
200 uint32_t mask,
201 uint32_t bits)
202{
203 spin_lock_irq(&dev_priv->irq_lock);
204 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
205 spin_unlock_irq(&dev_priv->irq_lock);
206}
207
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300208/**
209 * ilk_update_display_irq - update DEIMR
210 * @dev_priv: driver private
211 * @interrupt_mask: mask of interrupt bits to update
212 * @enabled_irq_mask: mask of interrupt bits to enable
213 */
214static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
215 uint32_t interrupt_mask,
216 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800217{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300218 uint32_t new_val;
219
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200220 assert_spin_locked(&dev_priv->irq_lock);
221
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300222 WARN_ON(enabled_irq_mask & ~interrupt_mask);
223
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700224 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300225 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 new_val = dev_priv->irq_mask;
228 new_val &= ~interrupt_mask;
229 new_val |= (~enabled_irq_mask & interrupt_mask);
230
231 if (new_val != dev_priv->irq_mask) {
232 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000233 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000234 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800235 }
236}
237
Daniel Vetter47339cd2014-09-30 10:56:46 +0200238void
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300239ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
240{
241 ilk_update_display_irq(dev_priv, mask, mask);
242}
243
244void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300245ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800246{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300247 ilk_update_display_irq(dev_priv, mask, 0);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800248}
249
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300250/**
251 * ilk_update_gt_irq - update GTIMR
252 * @dev_priv: driver private
253 * @interrupt_mask: mask of interrupt bits to update
254 * @enabled_irq_mask: mask of interrupt bits to enable
255 */
256static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
257 uint32_t interrupt_mask,
258 uint32_t enabled_irq_mask)
259{
260 assert_spin_locked(&dev_priv->irq_lock);
261
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100262 WARN_ON(enabled_irq_mask & ~interrupt_mask);
263
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700264 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300265 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300266
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300267 dev_priv->gt_irq_mask &= ~interrupt_mask;
268 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
269 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
270 POSTING_READ(GTIMR);
271}
272
Daniel Vetter480c8032014-07-16 09:49:40 +0200273void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300274{
275 ilk_update_gt_irq(dev_priv, mask, mask);
276}
277
Daniel Vetter480c8032014-07-16 09:49:40 +0200278void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300279{
280 ilk_update_gt_irq(dev_priv, mask, 0);
281}
282
Imre Deakb900b942014-11-05 20:48:48 +0200283static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
284{
285 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
286}
287
Imre Deaka72fbc32014-11-05 20:48:31 +0200288static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
289{
290 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
291}
292
Imre Deakb900b942014-11-05 20:48:48 +0200293static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
294{
295 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
296}
297
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300298/**
299 * snb_update_pm_irq - update GEN6_PMIMR
300 * @dev_priv: driver private
301 * @interrupt_mask: mask of interrupt bits to update
302 * @enabled_irq_mask: mask of interrupt bits to enable
303 */
304static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
305 uint32_t interrupt_mask,
306 uint32_t enabled_irq_mask)
307{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300308 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300309
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100310 WARN_ON(enabled_irq_mask & ~interrupt_mask);
311
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300312 assert_spin_locked(&dev_priv->irq_lock);
313
Paulo Zanoni605cd252013-08-06 18:57:15 -0300314 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 new_val &= ~interrupt_mask;
316 new_val |= (~enabled_irq_mask & interrupt_mask);
317
Paulo Zanoni605cd252013-08-06 18:57:15 -0300318 if (new_val != dev_priv->pm_irq_mask) {
319 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200320 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
321 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300322 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323}
324
Daniel Vetter480c8032014-07-16 09:49:40 +0200325void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300326{
Imre Deak9939fba2014-11-20 23:01:47 +0200327 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
328 return;
329
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300330 snb_update_pm_irq(dev_priv, mask, mask);
331}
332
Imre Deak9939fba2014-11-20 23:01:47 +0200333static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
334 uint32_t mask)
335{
336 snb_update_pm_irq(dev_priv, mask, 0);
337}
338
Daniel Vetter480c8032014-07-16 09:49:40 +0200339void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300340{
Imre Deak9939fba2014-11-20 23:01:47 +0200341 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
342 return;
343
344 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300345}
346
Imre Deak3cc134e2014-11-19 15:30:03 +0200347void gen6_reset_rps_interrupts(struct drm_device *dev)
348{
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 uint32_t reg = gen6_pm_iir(dev_priv);
351
352 spin_lock_irq(&dev_priv->irq_lock);
353 I915_WRITE(reg, dev_priv->pm_rps_events);
354 I915_WRITE(reg, dev_priv->pm_rps_events);
355 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200356 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200357 spin_unlock_irq(&dev_priv->irq_lock);
358}
359
Imre Deakb900b942014-11-05 20:48:48 +0200360void gen6_enable_rps_interrupts(struct drm_device *dev)
361{
362 struct drm_i915_private *dev_priv = dev->dev_private;
363
364 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200365
Imre Deakb900b942014-11-05 20:48:48 +0200366 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200367 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200368 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200369 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
370 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200371 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200372
Imre Deakb900b942014-11-05 20:48:48 +0200373 spin_unlock_irq(&dev_priv->irq_lock);
374}
375
Imre Deak59d02a12014-12-19 19:33:26 +0200376u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
377{
378 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200379 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200380 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200381 *
382 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200383 */
384 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
385 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
386
387 if (INTEL_INFO(dev_priv)->gen >= 8)
388 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
389
390 return mask;
391}
392
Imre Deakb900b942014-11-05 20:48:48 +0200393void gen6_disable_rps_interrupts(struct drm_device *dev)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
Imre Deakd4d70aa2014-11-19 15:30:04 +0200397 spin_lock_irq(&dev_priv->irq_lock);
398 dev_priv->rps.interrupts_enabled = false;
399 spin_unlock_irq(&dev_priv->irq_lock);
400
401 cancel_work_sync(&dev_priv->rps.work);
402
Imre Deak9939fba2014-11-20 23:01:47 +0200403 spin_lock_irq(&dev_priv->irq_lock);
404
Imre Deak59d02a12014-12-19 19:33:26 +0200405 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200406
407 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200408 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
409 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200410
411 spin_unlock_irq(&dev_priv->irq_lock);
412
413 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200414}
415
Ben Widawsky09610212014-05-15 20:58:08 +0300416/**
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300417 * bdw_update_port_irq - update DE port interrupt
418 * @dev_priv: driver private
419 * @interrupt_mask: mask of interrupt bits to update
420 * @enabled_irq_mask: mask of interrupt bits to enable
421 */
422static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
423 uint32_t interrupt_mask,
424 uint32_t enabled_irq_mask)
425{
426 uint32_t new_val;
427 uint32_t old_val;
428
429 assert_spin_locked(&dev_priv->irq_lock);
430
431 WARN_ON(enabled_irq_mask & ~interrupt_mask);
432
433 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
434 return;
435
436 old_val = I915_READ(GEN8_DE_PORT_IMR);
437
438 new_val = old_val;
439 new_val &= ~interrupt_mask;
440 new_val |= (~enabled_irq_mask & interrupt_mask);
441
442 if (new_val != old_val) {
443 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
444 POSTING_READ(GEN8_DE_PORT_IMR);
445 }
446}
447
448/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200449 * ibx_display_interrupt_update - update SDEIMR
450 * @dev_priv: driver private
451 * @interrupt_mask: mask of interrupt bits to update
452 * @enabled_irq_mask: mask of interrupt bits to enable
453 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200454void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
455 uint32_t interrupt_mask,
456 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200457{
458 uint32_t sdeimr = I915_READ(SDEIMR);
459 sdeimr &= ~interrupt_mask;
460 sdeimr |= (~enabled_irq_mask & interrupt_mask);
461
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100462 WARN_ON(enabled_irq_mask & ~interrupt_mask);
463
Daniel Vetterfee884e2013-07-04 23:35:21 +0200464 assert_spin_locked(&dev_priv->irq_lock);
465
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700466 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300467 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300468
Daniel Vetterfee884e2013-07-04 23:35:21 +0200469 I915_WRITE(SDEIMR, sdeimr);
470 POSTING_READ(SDEIMR);
471}
Paulo Zanoni86642812013-04-12 17:57:57 -0300472
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100473static void
Imre Deak755e9012014-02-10 18:42:47 +0200474__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
475 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800476{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200477 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200478 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800479
Daniel Vetterb79480b2013-06-27 17:52:10 +0200480 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200481 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200482
Ville Syrjälä04feced2014-04-03 13:28:33 +0300483 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
484 status_mask & ~PIPESTAT_INT_STATUS_MASK,
485 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
486 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200487 return;
488
489 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200490 return;
491
Imre Deak91d181d2014-02-10 18:42:49 +0200492 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
493
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200494 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200495 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200496 I915_WRITE(reg, pipestat);
497 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800498}
499
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100500static void
Imre Deak755e9012014-02-10 18:42:47 +0200501__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
502 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800503{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200504 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200505 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800506
Daniel Vetterb79480b2013-06-27 17:52:10 +0200507 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200508 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200509
Ville Syrjälä04feced2014-04-03 13:28:33 +0300510 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
511 status_mask & ~PIPESTAT_INT_STATUS_MASK,
512 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
513 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200514 return;
515
Imre Deak755e9012014-02-10 18:42:47 +0200516 if ((pipestat & enable_mask) == 0)
517 return;
518
Imre Deak91d181d2014-02-10 18:42:49 +0200519 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
520
Imre Deak755e9012014-02-10 18:42:47 +0200521 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200522 I915_WRITE(reg, pipestat);
523 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800524}
525
Imre Deak10c59c52014-02-10 18:42:48 +0200526static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
527{
528 u32 enable_mask = status_mask << 16;
529
530 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300531 * On pipe A we don't support the PSR interrupt yet,
532 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200533 */
534 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
535 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300536 /*
537 * On pipe B and C we don't support the PSR interrupt yet, on pipe
538 * A the same bit is for perf counters which we don't use either.
539 */
540 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
541 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200542
543 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
544 SPRITE0_FLIP_DONE_INT_EN_VLV |
545 SPRITE1_FLIP_DONE_INT_EN_VLV);
546 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
547 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
548 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
549 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
550
551 return enable_mask;
552}
553
Imre Deak755e9012014-02-10 18:42:47 +0200554void
555i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
556 u32 status_mask)
557{
558 u32 enable_mask;
559
Imre Deak10c59c52014-02-10 18:42:48 +0200560 if (IS_VALLEYVIEW(dev_priv->dev))
561 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
562 status_mask);
563 else
564 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200565 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
566}
567
568void
569i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
570 u32 status_mask)
571{
572 u32 enable_mask;
573
Imre Deak10c59c52014-02-10 18:42:48 +0200574 if (IS_VALLEYVIEW(dev_priv->dev))
575 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
576 status_mask);
577 else
578 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200579 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
580}
581
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000582/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300583 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000584 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300585static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000586{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300587 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000588
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300589 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
590 return;
591
Daniel Vetter13321782014-09-15 14:55:29 +0200592 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000593
Imre Deak755e9012014-02-10 18:42:47 +0200594 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300595 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200596 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200597 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000598
Daniel Vetter13321782014-09-15 14:55:29 +0200599 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000600}
601
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300602/*
603 * This timing diagram depicts the video signal in and
604 * around the vertical blanking period.
605 *
606 * Assumptions about the fictitious mode used in this example:
607 * vblank_start >= 3
608 * vsync_start = vblank_start + 1
609 * vsync_end = vblank_start + 2
610 * vtotal = vblank_start + 3
611 *
612 * start of vblank:
613 * latch double buffered registers
614 * increment frame counter (ctg+)
615 * generate start of vblank interrupt (gen4+)
616 * |
617 * | frame start:
618 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
619 * | may be shifted forward 1-3 extra lines via PIPECONF
620 * | |
621 * | | start of vsync:
622 * | | generate vsync interrupt
623 * | | |
624 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
625 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
626 * ----va---> <-----------------vb--------------------> <--------va-------------
627 * | | <----vs-----> |
628 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
629 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
630 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
631 * | | |
632 * last visible pixel first visible pixel
633 * | increment frame counter (gen3/4)
634 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
635 *
636 * x = horizontal active
637 * _ = horizontal blanking
638 * hs = horizontal sync
639 * va = vertical active
640 * vb = vertical blanking
641 * vs = vertical sync
642 * vbs = vblank_start (number)
643 *
644 * Summary:
645 * - most events happen at the start of horizontal sync
646 * - frame start happens at the start of horizontal blank, 1-4 lines
647 * (depending on PIPECONF settings) after the start of vblank
648 * - gen3/4 pixel and frame counter are synchronized with the start
649 * of horizontal active on the first line of vertical active
650 */
651
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300652static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
653{
654 /* Gen2 doesn't have a hardware frame counter */
655 return 0;
656}
657
Keith Packard42f52ef2008-10-18 19:39:29 -0700658/* Called from drm generic code, passed a 'crtc', which
659 * we use as a pipe index
660 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700661static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700662{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300663 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700664 unsigned long high_frame;
665 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300666 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100667 struct intel_crtc *intel_crtc =
668 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200669 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700670
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100671 htotal = mode->crtc_htotal;
672 hsync_start = mode->crtc_hsync_start;
673 vbl_start = mode->crtc_vblank_start;
674 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
675 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300676
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300677 /* Convert to pixel count */
678 vbl_start *= htotal;
679
680 /* Start of vblank event occurs at start of hsync */
681 vbl_start -= htotal - hsync_start;
682
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800683 high_frame = PIPEFRAME(pipe);
684 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100685
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700686 /*
687 * High & low register fields aren't synchronized, so make sure
688 * we get a low value that's stable across two reads of the high
689 * register.
690 */
691 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100692 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300693 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100694 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700695 } while (high1 != high2);
696
Chris Wilson5eddb702010-09-11 13:48:45 +0100697 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300698 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100699 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300700
701 /*
702 * The frame counter increments at beginning of active.
703 * Cook up a vblank counter by also checking the pixel
704 * counter against vblank start.
705 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200706 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700707}
708
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700709static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800710{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300711 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800712 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800713
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800714 return I915_READ(reg);
715}
716
Mario Kleinerad3543e2013-10-30 05:13:08 +0100717/* raw reads, only for fast reads of display block, no need for forcewake etc. */
718#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100719
Ville Syrjäläa225f072014-04-29 13:35:45 +0300720static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
721{
722 struct drm_device *dev = crtc->base.dev;
723 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200724 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300725 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300726 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300727
Ville Syrjälä80715b22014-05-15 20:23:23 +0300728 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300729 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
730 vtotal /= 2;
731
732 if (IS_GEN2(dev))
733 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
734 else
735 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
736
737 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300738 * See update_scanline_offset() for the details on the
739 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300740 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300741 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300742}
743
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700744static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200745 unsigned int flags, int *vpos, int *hpos,
746 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100747{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300748 struct drm_i915_private *dev_priv = dev->dev_private;
749 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200751 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300752 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300753 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100754 bool in_vbl = true;
755 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100756 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100757
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200758 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100759 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800760 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100761 return 0;
762 }
763
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300764 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300765 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300766 vtotal = mode->crtc_vtotal;
767 vbl_start = mode->crtc_vblank_start;
768 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100769
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200770 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
771 vbl_start = DIV_ROUND_UP(vbl_start, 2);
772 vbl_end /= 2;
773 vtotal /= 2;
774 }
775
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300776 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
777
Mario Kleinerad3543e2013-10-30 05:13:08 +0100778 /*
779 * Lock uncore.lock, as we will do multiple timing critical raw
780 * register reads, potentially with preemption disabled, so the
781 * following code must not block on uncore.lock.
782 */
783 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300784
Mario Kleinerad3543e2013-10-30 05:13:08 +0100785 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
786
787 /* Get optional system timestamp before query. */
788 if (stime)
789 *stime = ktime_get();
790
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300791 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100792 /* No obvious pixelcount register. Only query vertical
793 * scanout position from Display scan line register.
794 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300795 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100796 } else {
797 /* Have access to pixelcount since start of frame.
798 * We can split this into vertical and horizontal
799 * scanout position.
800 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100801 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100802
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300803 /* convert to pixel counts */
804 vbl_start *= htotal;
805 vbl_end *= htotal;
806 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300807
808 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300809 * In interlaced modes, the pixel counter counts all pixels,
810 * so one field will have htotal more pixels. In order to avoid
811 * the reported position from jumping backwards when the pixel
812 * counter is beyond the length of the shorter field, just
813 * clamp the position the length of the shorter field. This
814 * matches how the scanline counter based position works since
815 * the scanline counter doesn't count the two half lines.
816 */
817 if (position >= vtotal)
818 position = vtotal - 1;
819
820 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300821 * Start of vblank interrupt is triggered at start of hsync,
822 * just prior to the first active line of vblank. However we
823 * consider lines to start at the leading edge of horizontal
824 * active. So, should we get here before we've crossed into
825 * the horizontal active of the first line in vblank, we would
826 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
827 * always add htotal-hsync_start to the current pixel position.
828 */
829 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300830 }
831
Mario Kleinerad3543e2013-10-30 05:13:08 +0100832 /* Get optional system timestamp after query. */
833 if (etime)
834 *etime = ktime_get();
835
836 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
837
838 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
839
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300840 in_vbl = position >= vbl_start && position < vbl_end;
841
842 /*
843 * While in vblank, position will be negative
844 * counting up towards 0 at vbl_end. And outside
845 * vblank, position will be positive counting
846 * up since vbl_end.
847 */
848 if (position >= vbl_start)
849 position -= vbl_end;
850 else
851 position += vtotal - vbl_end;
852
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300853 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300854 *vpos = position;
855 *hpos = 0;
856 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100857 *vpos = position / htotal;
858 *hpos = position - (*vpos * htotal);
859 }
860
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100861 /* In vblank? */
862 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200863 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100864
865 return ret;
866}
867
Ville Syrjäläa225f072014-04-29 13:35:45 +0300868int intel_get_crtc_scanline(struct intel_crtc *crtc)
869{
870 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
871 unsigned long irqflags;
872 int position;
873
874 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
875 position = __intel_get_crtc_scanline(crtc);
876 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
877
878 return position;
879}
880
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700881static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100882 int *max_error,
883 struct timeval *vblank_time,
884 unsigned flags)
885{
Chris Wilson4041b852011-01-22 10:07:56 +0000886 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100887
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700888 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000889 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100890 return -EINVAL;
891 }
892
893 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000894 crtc = intel_get_crtc_for_pipe(dev, pipe);
895 if (crtc == NULL) {
896 DRM_ERROR("Invalid crtc %d\n", pipe);
897 return -EINVAL;
898 }
899
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200900 if (!crtc->hwmode.crtc_clock) {
Chris Wilson4041b852011-01-22 10:07:56 +0000901 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
902 return -EBUSY;
903 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100904
905 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000906 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
907 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300908 crtc,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200909 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100910}
911
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200912static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800913{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300914 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000915 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200916 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200917
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200918 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800919
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200920 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
921
Daniel Vetter20e4d402012-08-08 23:35:39 +0200922 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200923
Jesse Barnes7648fa92010-05-20 14:28:11 -0700924 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000925 busy_up = I915_READ(RCPREVBSYTUPAVG);
926 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800927 max_avg = I915_READ(RCBMAXAVG);
928 min_avg = I915_READ(RCBMINAVG);
929
930 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000931 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200932 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
933 new_delay = dev_priv->ips.cur_delay - 1;
934 if (new_delay < dev_priv->ips.max_delay)
935 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000936 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200937 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
938 new_delay = dev_priv->ips.cur_delay + 1;
939 if (new_delay > dev_priv->ips.min_delay)
940 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800941 }
942
Jesse Barnes7648fa92010-05-20 14:28:11 -0700943 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200944 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800945
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200946 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200947
Jesse Barnesf97108d2010-01-29 11:27:07 -0800948 return;
949}
950
Chris Wilson74cdb332015-04-07 16:21:05 +0100951static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100952{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100953 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000954 return;
955
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000956 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000957
Chris Wilson549f7362010-10-19 11:19:32 +0100958 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100959}
960
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000961static void vlv_c0_read(struct drm_i915_private *dev_priv,
962 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -0400963{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000964 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
965 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
966 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -0400967}
968
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000969static bool vlv_c0_above(struct drm_i915_private *dev_priv,
970 const struct intel_rps_ei *old,
971 const struct intel_rps_ei *now,
972 int threshold)
Deepak S31685c22014-07-03 17:33:01 -0400973{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000974 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -0400975
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000976 if (old->cz_clock == 0)
977 return false;
Deepak S31685c22014-07-03 17:33:01 -0400978
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000979 time = now->cz_clock - old->cz_clock;
980 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -0400981
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000982 /* Workload can be split between render + media, e.g. SwapBuffers
983 * being blitted in X after being rendered in mesa. To account for
984 * this we need to combine both engines into our activity counter.
985 */
986 c0 = now->render_c0 - old->render_c0;
987 c0 += now->media_c0 - old->media_c0;
988 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -0400989
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000990 return c0 >= time;
991}
Deepak S31685c22014-07-03 17:33:01 -0400992
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000993void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
994{
995 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
996 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000997}
998
999static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1000{
1001 struct intel_rps_ei now;
1002 u32 events = 0;
1003
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001004 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001005 return 0;
1006
1007 vlv_c0_read(dev_priv, &now);
1008 if (now.cz_clock == 0)
1009 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001010
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001011 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1012 if (!vlv_c0_above(dev_priv,
1013 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001014 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001015 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1016 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001017 }
1018
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001019 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1020 if (vlv_c0_above(dev_priv,
1021 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001022 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001023 events |= GEN6_PM_RP_UP_THRESHOLD;
1024 dev_priv->rps.up_ei = now;
1025 }
1026
1027 return events;
Deepak S31685c22014-07-03 17:33:01 -04001028}
1029
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001030static bool any_waiters(struct drm_i915_private *dev_priv)
1031{
1032 struct intel_engine_cs *ring;
1033 int i;
1034
1035 for_each_ring(ring, dev_priv, i)
1036 if (ring->irq_refcount)
1037 return true;
1038
1039 return false;
1040}
1041
Ben Widawsky4912d042011-04-25 11:25:20 -07001042static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001043{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001044 struct drm_i915_private *dev_priv =
1045 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001046 bool client_boost;
1047 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001048 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001049
Daniel Vetter59cdb632013-07-04 23:35:28 +02001050 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001051 /* Speed up work cancelation during disabling rps interrupts. */
1052 if (!dev_priv->rps.interrupts_enabled) {
1053 spin_unlock_irq(&dev_priv->irq_lock);
1054 return;
1055 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001056 pm_iir = dev_priv->rps.pm_iir;
1057 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001058 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1059 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001060 client_boost = dev_priv->rps.client_boost;
1061 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001062 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001063
Paulo Zanoni60611c12013-08-15 11:50:01 -03001064 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301065 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001066
Chris Wilson8d3afd72015-05-21 21:01:47 +01001067 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001068 return;
1069
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001070 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001071
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001072 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1073
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001074 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001075 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001076 min = dev_priv->rps.min_freq_softlimit;
1077 max = dev_priv->rps.max_freq_softlimit;
1078
1079 if (client_boost) {
1080 new_delay = dev_priv->rps.max_freq_softlimit;
1081 adj = 0;
1082 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001083 if (adj > 0)
1084 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001085 else /* CHV needs even encode values */
1086 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001087 /*
1088 * For better performance, jump directly
1089 * to RPe if we're below it.
1090 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001091 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001092 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001093 adj = 0;
1094 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001095 } else if (any_waiters(dev_priv)) {
1096 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001097 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001098 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1099 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001100 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001101 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001102 adj = 0;
1103 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1104 if (adj < 0)
1105 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001106 else /* CHV needs even encode values */
1107 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001108 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001109 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001110 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001111
Chris Wilsonedcf2842015-04-07 16:20:29 +01001112 dev_priv->rps.last_adj = adj;
1113
Ben Widawsky79249632012-09-07 19:43:42 -07001114 /* sysfs frequency interfaces may have snuck in while servicing the
1115 * interrupt
1116 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001117 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001118 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301119
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001120 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001121
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001122 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001123}
1124
Ben Widawskye3689192012-05-25 16:56:22 -07001125
1126/**
1127 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1128 * occurred.
1129 * @work: workqueue struct
1130 *
1131 * Doesn't actually do anything except notify userspace. As a consequence of
1132 * this event, userspace should try to remap the bad rows since statistically
1133 * it is likely the same row is more likely to go bad again.
1134 */
1135static void ivybridge_parity_work(struct work_struct *work)
1136{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001137 struct drm_i915_private *dev_priv =
1138 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001139 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001140 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001141 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001142 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001143
1144 /* We must turn off DOP level clock gating to access the L3 registers.
1145 * In order to prevent a get/put style interface, acquire struct mutex
1146 * any time we access those registers.
1147 */
1148 mutex_lock(&dev_priv->dev->struct_mutex);
1149
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001150 /* If we've screwed up tracking, just let the interrupt fire again */
1151 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1152 goto out;
1153
Ben Widawskye3689192012-05-25 16:56:22 -07001154 misccpctl = I915_READ(GEN7_MISCCPCTL);
1155 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1156 POSTING_READ(GEN7_MISCCPCTL);
1157
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001158 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1159 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001160
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001161 slice--;
1162 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1163 break;
1164
1165 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1166
1167 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1168
1169 error_status = I915_READ(reg);
1170 row = GEN7_PARITY_ERROR_ROW(error_status);
1171 bank = GEN7_PARITY_ERROR_BANK(error_status);
1172 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1173
1174 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1175 POSTING_READ(reg);
1176
1177 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1178 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1179 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1180 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1181 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1182 parity_event[5] = NULL;
1183
Dave Airlie5bdebb12013-10-11 14:07:25 +10001184 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001185 KOBJ_CHANGE, parity_event);
1186
1187 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1188 slice, row, bank, subbank);
1189
1190 kfree(parity_event[4]);
1191 kfree(parity_event[3]);
1192 kfree(parity_event[2]);
1193 kfree(parity_event[1]);
1194 }
Ben Widawskye3689192012-05-25 16:56:22 -07001195
1196 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1197
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001198out:
1199 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001200 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001201 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001202 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001203
1204 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001205}
1206
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001207static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001208{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001209 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001210
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001211 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001212 return;
1213
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001214 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001215 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001216 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001217
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001218 iir &= GT_PARITY_ERROR(dev);
1219 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1220 dev_priv->l3_parity.which_slice |= 1 << 1;
1221
1222 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1223 dev_priv->l3_parity.which_slice |= 1 << 0;
1224
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001225 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001226}
1227
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001228static void ilk_gt_irq_handler(struct drm_device *dev,
1229 struct drm_i915_private *dev_priv,
1230 u32 gt_iir)
1231{
1232 if (gt_iir &
1233 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001234 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001235 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001236 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001237}
1238
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001239static void snb_gt_irq_handler(struct drm_device *dev,
1240 struct drm_i915_private *dev_priv,
1241 u32 gt_iir)
1242{
1243
Ben Widawskycc609d52013-05-28 19:22:29 -07001244 if (gt_iir &
1245 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001246 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001247 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001248 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001249 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001250 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001251
Ben Widawskycc609d52013-05-28 19:22:29 -07001252 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1253 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001254 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1255 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001256
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001257 if (gt_iir & GT_PARITY_ERROR(dev))
1258 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001259}
1260
Chris Wilson74cdb332015-04-07 16:21:05 +01001261static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001262 u32 master_ctl)
1263{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001264 irqreturn_t ret = IRQ_NONE;
1265
1266 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001267 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001268 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001269 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001270 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001271
Chris Wilson74cdb332015-04-07 16:21:05 +01001272 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1273 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1274 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1275 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001276
Chris Wilson74cdb332015-04-07 16:21:05 +01001277 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1278 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1279 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1280 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001281 } else
1282 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1283 }
1284
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001285 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001286 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001287 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001288 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001289 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001290
Chris Wilson74cdb332015-04-07 16:21:05 +01001291 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1292 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1293 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1294 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001295
Chris Wilson74cdb332015-04-07 16:21:05 +01001296 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1297 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1298 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1299 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001300 } else
1301 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1302 }
1303
Chris Wilson74cdb332015-04-07 16:21:05 +01001304 if (master_ctl & GEN8_GT_VECS_IRQ) {
1305 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1306 if (tmp) {
1307 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1308 ret = IRQ_HANDLED;
1309
1310 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1311 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1312 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1313 notify_ring(&dev_priv->ring[VECS]);
1314 } else
1315 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1316 }
1317
Ben Widawsky09610212014-05-15 20:58:08 +03001318 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001319 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001320 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001321 I915_WRITE_FW(GEN8_GT_IIR(2),
1322 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001323 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001324 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001325 } else
1326 DRM_ERROR("The master control interrupt lied (PM)!\n");
1327 }
1328
Ben Widawskyabd58f02013-11-02 21:07:09 -07001329 return ret;
1330}
1331
Imre Deak63c88d22015-07-20 14:43:39 -07001332static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1333{
1334 switch (port) {
1335 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001336 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001337 case PORT_B:
1338 return val & PORTB_HOTPLUG_LONG_DETECT;
1339 case PORT_C:
1340 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001341 default:
1342 return false;
1343 }
1344}
1345
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001346static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1347{
1348 switch (port) {
1349 case PORT_E:
1350 return val & PORTE_HOTPLUG_LONG_DETECT;
1351 default:
1352 return false;
1353 }
1354}
1355
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001356static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1357{
1358 switch (port) {
1359 case PORT_A:
1360 return val & PORTA_HOTPLUG_LONG_DETECT;
1361 case PORT_B:
1362 return val & PORTB_HOTPLUG_LONG_DETECT;
1363 case PORT_C:
1364 return val & PORTC_HOTPLUG_LONG_DETECT;
1365 case PORT_D:
1366 return val & PORTD_HOTPLUG_LONG_DETECT;
1367 default:
1368 return false;
1369 }
1370}
1371
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001372static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1373{
1374 switch (port) {
1375 case PORT_A:
1376 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1377 default:
1378 return false;
1379 }
1380}
1381
Jani Nikula676574d2015-05-28 15:43:53 +03001382static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001383{
1384 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001385 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001386 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001387 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001388 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001389 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001390 return val & PORTD_HOTPLUG_LONG_DETECT;
1391 default:
1392 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001393 }
1394}
1395
Jani Nikula676574d2015-05-28 15:43:53 +03001396static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001397{
1398 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001399 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001400 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001401 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001402 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001403 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001404 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1405 default:
1406 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001407 }
1408}
1409
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001410/*
1411 * Get a bit mask of pins that have triggered, and which ones may be long.
1412 * This can be called multiple times with the same masks to accumulate
1413 * hotplug detection results from several registers.
1414 *
1415 * Note that the caller is expected to zero out the masks initially.
1416 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001417static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001418 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001419 const u32 hpd[HPD_NUM_PINS],
1420 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001421{
Jani Nikula8c841e52015-06-18 13:06:17 +03001422 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001423 int i;
1424
Jani Nikula676574d2015-05-28 15:43:53 +03001425 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001426 if ((hpd[i] & hotplug_trigger) == 0)
1427 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001428
Jani Nikula8c841e52015-06-18 13:06:17 +03001429 *pin_mask |= BIT(i);
1430
Imre Deakcc24fcd2015-07-21 15:32:45 -07001431 if (!intel_hpd_pin_to_port(i, &port))
1432 continue;
1433
Imre Deakfd63e2a2015-07-21 15:32:44 -07001434 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001435 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001436 }
1437
1438 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1439 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1440
1441}
1442
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001443static void gmbus_irq_handler(struct drm_device *dev)
1444{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001445 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001446
Daniel Vetter28c70f12012-12-01 13:53:45 +01001447 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001448}
1449
Daniel Vetterce99c252012-12-01 13:53:47 +01001450static void dp_aux_irq_handler(struct drm_device *dev)
1451{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001452 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001453
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001454 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001455}
1456
Shuang He8bf1e9f2013-10-15 18:55:27 +01001457#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001458static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1459 uint32_t crc0, uint32_t crc1,
1460 uint32_t crc2, uint32_t crc3,
1461 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001462{
1463 struct drm_i915_private *dev_priv = dev->dev_private;
1464 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1465 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001466 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001467
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001468 spin_lock(&pipe_crc->lock);
1469
Damien Lespiau0c912c72013-10-15 18:55:37 +01001470 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001471 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001472 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001473 return;
1474 }
1475
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001476 head = pipe_crc->head;
1477 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001478
1479 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001480 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001481 DRM_ERROR("CRC buffer overflowing\n");
1482 return;
1483 }
1484
1485 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001486
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001487 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001488 entry->crc[0] = crc0;
1489 entry->crc[1] = crc1;
1490 entry->crc[2] = crc2;
1491 entry->crc[3] = crc3;
1492 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001493
1494 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001495 pipe_crc->head = head;
1496
1497 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001498
1499 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001500}
Daniel Vetter277de952013-10-18 16:37:07 +02001501#else
1502static inline void
1503display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1504 uint32_t crc0, uint32_t crc1,
1505 uint32_t crc2, uint32_t crc3,
1506 uint32_t crc4) {}
1507#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001508
Daniel Vetter277de952013-10-18 16:37:07 +02001509
1510static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001511{
1512 struct drm_i915_private *dev_priv = dev->dev_private;
1513
Daniel Vetter277de952013-10-18 16:37:07 +02001514 display_pipe_crc_irq_handler(dev, pipe,
1515 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1516 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001517}
1518
Daniel Vetter277de952013-10-18 16:37:07 +02001519static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001520{
1521 struct drm_i915_private *dev_priv = dev->dev_private;
1522
Daniel Vetter277de952013-10-18 16:37:07 +02001523 display_pipe_crc_irq_handler(dev, pipe,
1524 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1525 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1526 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1527 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1528 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001529}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001530
Daniel Vetter277de952013-10-18 16:37:07 +02001531static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001532{
1533 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001534 uint32_t res1, res2;
1535
1536 if (INTEL_INFO(dev)->gen >= 3)
1537 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1538 else
1539 res1 = 0;
1540
1541 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1542 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1543 else
1544 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001545
Daniel Vetter277de952013-10-18 16:37:07 +02001546 display_pipe_crc_irq_handler(dev, pipe,
1547 I915_READ(PIPE_CRC_RES_RED(pipe)),
1548 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1549 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1550 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001551}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001552
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001553/* The RPS events need forcewake, so we add them to a work queue and mask their
1554 * IMR bits until the work is done. Other interrupts can be processed without
1555 * the work queue. */
1556static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001557{
Deepak Sa6706b42014-03-15 20:23:22 +05301558 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001559 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001560 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001561 if (dev_priv->rps.interrupts_enabled) {
1562 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1563 queue_work(dev_priv->wq, &dev_priv->rps.work);
1564 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001565 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001566 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001567
Imre Deakc9a9a262014-11-05 20:48:37 +02001568 if (INTEL_INFO(dev_priv)->gen >= 8)
1569 return;
1570
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001571 if (HAS_VEBOX(dev_priv->dev)) {
1572 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001573 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001574
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001575 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1576 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001577 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001578}
1579
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001580static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1581{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001582 if (!drm_handle_vblank(dev, pipe))
1583 return false;
1584
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001585 return true;
1586}
1587
Imre Deakc1874ed2014-02-04 21:35:46 +02001588static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1589{
1590 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001591 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001592 int pipe;
1593
Imre Deak58ead0d2014-02-04 21:35:47 +02001594 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001595 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001596 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001597 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001598
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001599 /*
1600 * PIPESTAT bits get signalled even when the interrupt is
1601 * disabled with the mask bits, and some of the status bits do
1602 * not generate interrupts at all (like the underrun bit). Hence
1603 * we need to be careful that we only handle what we want to
1604 * handle.
1605 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001606
1607 /* fifo underruns are filterered in the underrun handler. */
1608 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001609
1610 switch (pipe) {
1611 case PIPE_A:
1612 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1613 break;
1614 case PIPE_B:
1615 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1616 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001617 case PIPE_C:
1618 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1619 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001620 }
1621 if (iir & iir_bit)
1622 mask |= dev_priv->pipestat_irq_mask[pipe];
1623
1624 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001625 continue;
1626
1627 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001628 mask |= PIPESTAT_INT_ENABLE_MASK;
1629 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001630
1631 /*
1632 * Clear the PIPE*STAT regs before the IIR
1633 */
Imre Deak91d181d2014-02-10 18:42:49 +02001634 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1635 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001636 I915_WRITE(reg, pipe_stats[pipe]);
1637 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001638 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001639
Damien Lespiau055e3932014-08-18 13:49:10 +01001640 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001641 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1642 intel_pipe_handle_vblank(dev, pipe))
1643 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001644
Imre Deak579a9b02014-02-04 21:35:48 +02001645 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001646 intel_prepare_page_flip(dev, pipe);
1647 intel_finish_page_flip(dev, pipe);
1648 }
1649
1650 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1651 i9xx_pipe_crc_irq_handler(dev, pipe);
1652
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001653 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1654 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001655 }
1656
1657 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1658 gmbus_irq_handler(dev);
1659}
1660
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001661static void i9xx_hpd_irq_handler(struct drm_device *dev)
1662{
1663 struct drm_i915_private *dev_priv = dev->dev_private;
1664 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001665 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001666
Jani Nikula0d2e4292015-05-27 15:03:39 +03001667 if (!hotplug_status)
1668 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001669
Jani Nikula0d2e4292015-05-27 15:03:39 +03001670 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1671 /*
1672 * Make sure hotplug status is cleared before we clear IIR, or else we
1673 * may miss hotplug events.
1674 */
1675 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001676
Jani Nikula0d2e4292015-05-27 15:03:39 +03001677 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
1678 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001679
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001680 if (hotplug_trigger) {
1681 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1682 hotplug_trigger, hpd_status_g4x,
1683 i9xx_port_hotplug_long_detect);
1684
1685 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1686 }
Jani Nikula369712e2015-05-27 15:03:40 +03001687
1688 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1689 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001690 } else {
1691 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001692
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001693 if (hotplug_trigger) {
1694 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1695 hotplug_trigger, hpd_status_g4x,
1696 i9xx_port_hotplug_long_detect);
1697
1698 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1699 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001700 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001701}
1702
Daniel Vetterff1f5252012-10-02 15:10:55 +02001703static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001704{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001705 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001706 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001707 u32 iir, gt_iir, pm_iir;
1708 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001709
Imre Deak2dd2a882015-02-24 11:14:30 +02001710 if (!intel_irqs_enabled(dev_priv))
1711 return IRQ_NONE;
1712
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001713 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001714 /* Find, clear, then process each source of interrupt */
1715
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001716 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001717 if (gt_iir)
1718 I915_WRITE(GTIIR, gt_iir);
1719
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001720 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001721 if (pm_iir)
1722 I915_WRITE(GEN6_PMIIR, pm_iir);
1723
1724 iir = I915_READ(VLV_IIR);
1725 if (iir) {
1726 /* Consume port before clearing IIR or we'll miss events */
1727 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1728 i9xx_hpd_irq_handler(dev);
1729 I915_WRITE(VLV_IIR, iir);
1730 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001731
1732 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1733 goto out;
1734
1735 ret = IRQ_HANDLED;
1736
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001737 if (gt_iir)
1738 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001739 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001740 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001741 /* Call regardless, as some status bits might not be
1742 * signalled in iir */
1743 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001744 }
1745
1746out:
1747 return ret;
1748}
1749
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001750static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1751{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001752 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001753 struct drm_i915_private *dev_priv = dev->dev_private;
1754 u32 master_ctl, iir;
1755 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001756
Imre Deak2dd2a882015-02-24 11:14:30 +02001757 if (!intel_irqs_enabled(dev_priv))
1758 return IRQ_NONE;
1759
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001760 for (;;) {
1761 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1762 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001763
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001764 if (master_ctl == 0 && iir == 0)
1765 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001766
Oscar Mateo27b6c122014-06-16 16:11:00 +01001767 ret = IRQ_HANDLED;
1768
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001769 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001770
Oscar Mateo27b6c122014-06-16 16:11:00 +01001771 /* Find, clear, then process each source of interrupt */
1772
1773 if (iir) {
1774 /* Consume port before clearing IIR or we'll miss events */
1775 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1776 i9xx_hpd_irq_handler(dev);
1777 I915_WRITE(VLV_IIR, iir);
1778 }
1779
Chris Wilson74cdb332015-04-07 16:21:05 +01001780 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001781
Oscar Mateo27b6c122014-06-16 16:11:00 +01001782 /* Call regardless, as some status bits might not be
1783 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001784 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001785
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001786 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1787 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001788 }
1789
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001790 return ret;
1791}
1792
Ville Syrjälä40e56412015-08-27 23:56:10 +03001793static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
1794 const u32 hpd[HPD_NUM_PINS])
1795{
1796 struct drm_i915_private *dev_priv = to_i915(dev);
1797 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1798
1799 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1800 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1801
1802 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1803 dig_hotplug_reg, hpd,
1804 pch_port_hotplug_long_detect);
1805
1806 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1807}
1808
Adam Jackson23e81d62012-06-06 15:45:44 -04001809static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001810{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001811 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001812 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001813 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001814
Ville Syrjälä40e56412015-08-27 23:56:10 +03001815 if (hotplug_trigger)
1816 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001817
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001818 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1819 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1820 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001821 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001822 port_name(port));
1823 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001824
Daniel Vetterce99c252012-12-01 13:53:47 +01001825 if (pch_iir & SDE_AUX_MASK)
1826 dp_aux_irq_handler(dev);
1827
Jesse Barnes776ad802011-01-04 15:09:39 -08001828 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001829 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001830
1831 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1832 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1833
1834 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1835 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1836
1837 if (pch_iir & SDE_POISON)
1838 DRM_ERROR("PCH poison interrupt\n");
1839
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001840 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001841 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001842 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1843 pipe_name(pipe),
1844 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001845
1846 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1847 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1848
1849 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1850 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1851
Jesse Barnes776ad802011-01-04 15:09:39 -08001852 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001853 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001854
1855 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001856 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001857}
1858
1859static void ivb_err_int_handler(struct drm_device *dev)
1860{
1861 struct drm_i915_private *dev_priv = dev->dev_private;
1862 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001863 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001864
Paulo Zanonide032bf2013-04-12 17:57:58 -03001865 if (err_int & ERR_INT_POISON)
1866 DRM_ERROR("Poison interrupt\n");
1867
Damien Lespiau055e3932014-08-18 13:49:10 +01001868 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001869 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1870 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001871
Daniel Vetter5a69b892013-10-16 22:55:52 +02001872 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1873 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001874 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001875 else
Daniel Vetter277de952013-10-18 16:37:07 +02001876 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001877 }
1878 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001879
Paulo Zanoni86642812013-04-12 17:57:57 -03001880 I915_WRITE(GEN7_ERR_INT, err_int);
1881}
1882
1883static void cpt_serr_int_handler(struct drm_device *dev)
1884{
1885 struct drm_i915_private *dev_priv = dev->dev_private;
1886 u32 serr_int = I915_READ(SERR_INT);
1887
Paulo Zanonide032bf2013-04-12 17:57:58 -03001888 if (serr_int & SERR_INT_POISON)
1889 DRM_ERROR("PCH poison interrupt\n");
1890
Paulo Zanoni86642812013-04-12 17:57:57 -03001891 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001892 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001893
1894 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001895 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001896
1897 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001898 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001899
1900 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001901}
1902
Adam Jackson23e81d62012-06-06 15:45:44 -04001903static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1904{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001905 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001906 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001907 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001908
Ville Syrjälä40e56412015-08-27 23:56:10 +03001909 if (hotplug_trigger)
1910 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001911
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001912 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1913 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1914 SDE_AUDIO_POWER_SHIFT_CPT);
1915 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1916 port_name(port));
1917 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001918
1919 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001920 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001921
1922 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001923 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001924
1925 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1926 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1927
1928 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1929 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1930
1931 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001932 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001933 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1934 pipe_name(pipe),
1935 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001936
1937 if (pch_iir & SDE_ERROR_CPT)
1938 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001939}
1940
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001941static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
1942{
1943 struct drm_i915_private *dev_priv = dev->dev_private;
1944 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
1945 ~SDE_PORTE_HOTPLUG_SPT;
1946 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
1947 u32 pin_mask = 0, long_mask = 0;
1948
1949 if (hotplug_trigger) {
1950 u32 dig_hotplug_reg;
1951
1952 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1953 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1954
1955 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1956 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001957 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001958 }
1959
1960 if (hotplug2_trigger) {
1961 u32 dig_hotplug_reg;
1962
1963 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
1964 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
1965
1966 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
1967 dig_hotplug_reg, hpd_spt,
1968 spt_port_hotplug2_long_detect);
1969 }
1970
1971 if (pin_mask)
1972 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1973
1974 if (pch_iir & SDE_GMBUS_CPT)
1975 gmbus_irq_handler(dev);
1976}
1977
Ville Syrjälä40e56412015-08-27 23:56:10 +03001978static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
1979 const u32 hpd[HPD_NUM_PINS])
1980{
1981 struct drm_i915_private *dev_priv = to_i915(dev);
1982 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1983
1984 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
1985 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
1986
1987 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1988 dig_hotplug_reg, hpd,
1989 ilk_port_hotplug_long_detect);
1990
1991 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1992}
1993
Paulo Zanonic008bc62013-07-12 16:35:10 -03001994static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1995{
1996 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02001997 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001998 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
1999
Ville Syrjälä40e56412015-08-27 23:56:10 +03002000 if (hotplug_trigger)
2001 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002002
2003 if (de_iir & DE_AUX_CHANNEL_A)
2004 dp_aux_irq_handler(dev);
2005
2006 if (de_iir & DE_GSE)
2007 intel_opregion_asle_intr(dev);
2008
Paulo Zanonic008bc62013-07-12 16:35:10 -03002009 if (de_iir & DE_POISON)
2010 DRM_ERROR("Poison interrupt\n");
2011
Damien Lespiau055e3932014-08-18 13:49:10 +01002012 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002013 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2014 intel_pipe_handle_vblank(dev, pipe))
2015 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002016
Daniel Vetter40da17c22013-10-21 18:04:36 +02002017 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002018 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002019
Daniel Vetter40da17c22013-10-21 18:04:36 +02002020 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2021 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002022
Daniel Vetter40da17c22013-10-21 18:04:36 +02002023 /* plane/pipes map 1:1 on ilk+ */
2024 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2025 intel_prepare_page_flip(dev, pipe);
2026 intel_finish_page_flip_plane(dev, pipe);
2027 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002028 }
2029
2030 /* check event from PCH */
2031 if (de_iir & DE_PCH_EVENT) {
2032 u32 pch_iir = I915_READ(SDEIIR);
2033
2034 if (HAS_PCH_CPT(dev))
2035 cpt_irq_handler(dev, pch_iir);
2036 else
2037 ibx_irq_handler(dev, pch_iir);
2038
2039 /* should clear PCH hotplug event before clear CPU irq */
2040 I915_WRITE(SDEIIR, pch_iir);
2041 }
2042
2043 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2044 ironlake_rps_change_irq_handler(dev);
2045}
2046
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002047static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2048{
2049 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002050 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002051 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2052
Ville Syrjälä40e56412015-08-27 23:56:10 +03002053 if (hotplug_trigger)
2054 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002055
2056 if (de_iir & DE_ERR_INT_IVB)
2057 ivb_err_int_handler(dev);
2058
2059 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2060 dp_aux_irq_handler(dev);
2061
2062 if (de_iir & DE_GSE_IVB)
2063 intel_opregion_asle_intr(dev);
2064
Damien Lespiau055e3932014-08-18 13:49:10 +01002065 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002066 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2067 intel_pipe_handle_vblank(dev, pipe))
2068 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002069
2070 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002071 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2072 intel_prepare_page_flip(dev, pipe);
2073 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002074 }
2075 }
2076
2077 /* check event from PCH */
2078 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2079 u32 pch_iir = I915_READ(SDEIIR);
2080
2081 cpt_irq_handler(dev, pch_iir);
2082
2083 /* clear PCH hotplug event before clear CPU irq */
2084 I915_WRITE(SDEIIR, pch_iir);
2085 }
2086}
2087
Oscar Mateo72c90f62014-06-16 16:10:57 +01002088/*
2089 * To handle irqs with the minimum potential races with fresh interrupts, we:
2090 * 1 - Disable Master Interrupt Control.
2091 * 2 - Find the source(s) of the interrupt.
2092 * 3 - Clear the Interrupt Identity bits (IIR).
2093 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2094 * 5 - Re-enable Master Interrupt Control.
2095 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002096static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002097{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002098 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002099 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002100 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002101 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002102
Imre Deak2dd2a882015-02-24 11:14:30 +02002103 if (!intel_irqs_enabled(dev_priv))
2104 return IRQ_NONE;
2105
Paulo Zanoni86642812013-04-12 17:57:57 -03002106 /* We get interrupts on unclaimed registers, so check for this before we
2107 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002108 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002109
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002110 /* disable master interrupt before clearing iir */
2111 de_ier = I915_READ(DEIER);
2112 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002113 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002114
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002115 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2116 * interrupts will will be stored on its back queue, and then we'll be
2117 * able to process them after we restore SDEIER (as soon as we restore
2118 * it, we'll get an interrupt if SDEIIR still has something to process
2119 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002120 if (!HAS_PCH_NOP(dev)) {
2121 sde_ier = I915_READ(SDEIER);
2122 I915_WRITE(SDEIER, 0);
2123 POSTING_READ(SDEIER);
2124 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002125
Oscar Mateo72c90f62014-06-16 16:10:57 +01002126 /* Find, clear, then process each source of interrupt */
2127
Chris Wilson0e434062012-05-09 21:45:44 +01002128 gt_iir = I915_READ(GTIIR);
2129 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002130 I915_WRITE(GTIIR, gt_iir);
2131 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002132 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002133 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002134 else
2135 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002136 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002137
2138 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002139 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002140 I915_WRITE(DEIIR, de_iir);
2141 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002142 if (INTEL_INFO(dev)->gen >= 7)
2143 ivb_display_irq_handler(dev, de_iir);
2144 else
2145 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002146 }
2147
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002148 if (INTEL_INFO(dev)->gen >= 6) {
2149 u32 pm_iir = I915_READ(GEN6_PMIIR);
2150 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002151 I915_WRITE(GEN6_PMIIR, pm_iir);
2152 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002153 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002154 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002155 }
2156
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002157 I915_WRITE(DEIER, de_ier);
2158 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002159 if (!HAS_PCH_NOP(dev)) {
2160 I915_WRITE(SDEIER, sde_ier);
2161 POSTING_READ(SDEIER);
2162 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002163
2164 return ret;
2165}
2166
Ville Syrjälä40e56412015-08-27 23:56:10 +03002167static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2168 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302169{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002170 struct drm_i915_private *dev_priv = to_i915(dev);
2171 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302172
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002173 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2174 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302175
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002176 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002177 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002178 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002179
Jani Nikula475c2e32015-05-28 15:43:54 +03002180 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302181}
2182
Ben Widawskyabd58f02013-11-02 21:07:09 -07002183static irqreturn_t gen8_irq_handler(int irq, void *arg)
2184{
2185 struct drm_device *dev = arg;
2186 struct drm_i915_private *dev_priv = dev->dev_private;
2187 u32 master_ctl;
2188 irqreturn_t ret = IRQ_NONE;
2189 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002190 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002191 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2192
Imre Deak2dd2a882015-02-24 11:14:30 +02002193 if (!intel_irqs_enabled(dev_priv))
2194 return IRQ_NONE;
2195
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002196 if (INTEL_INFO(dev_priv)->gen >= 9)
Jesse Barnes88e04702014-11-13 17:51:48 +00002197 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2198 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002199
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002200 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002201 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2202 if (!master_ctl)
2203 return IRQ_NONE;
2204
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002205 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002206
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002207 /* Find, clear, then process each source of interrupt */
2208
Chris Wilson74cdb332015-04-07 16:21:05 +01002209 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002210
2211 if (master_ctl & GEN8_DE_MISC_IRQ) {
2212 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002213 if (tmp) {
2214 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2215 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002216 if (tmp & GEN8_DE_MISC_GSE)
2217 intel_opregion_asle_intr(dev);
2218 else
2219 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002220 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002221 else
2222 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002223 }
2224
Daniel Vetter6d766f02013-11-07 14:49:55 +01002225 if (master_ctl & GEN8_DE_PORT_IRQ) {
2226 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002227 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302228 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002229 u32 hotplug_trigger = 0;
2230
2231 if (IS_BROXTON(dev_priv))
2232 hotplug_trigger = tmp & BXT_DE_PORT_HOTPLUG_MASK;
2233 else if (IS_BROADWELL(dev_priv))
2234 hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302235
Daniel Vetter6d766f02013-11-07 14:49:55 +01002236 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2237 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002238
Shashank Sharmad04a4922014-08-22 17:40:41 +05302239 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002240 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302241 found = true;
2242 }
2243
Ville Syrjälä40e56412015-08-27 23:56:10 +03002244 if (hotplug_trigger) {
2245 if (IS_BROXTON(dev))
2246 bxt_hpd_irq_handler(dev, hotplug_trigger, hpd_bxt);
2247 else
2248 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_bdw);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302249 found = true;
2250 }
2251
Shashank Sharma9e637432014-08-22 17:40:43 +05302252 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2253 gmbus_irq_handler(dev);
2254 found = true;
2255 }
2256
Shashank Sharmad04a4922014-08-22 17:40:41 +05302257 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002258 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002259 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002260 else
2261 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002262 }
2263
Damien Lespiau055e3932014-08-18 13:49:10 +01002264 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002265 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002266
Daniel Vetterc42664c2013-11-07 11:05:40 +01002267 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2268 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002269
Daniel Vetterc42664c2013-11-07 11:05:40 +01002270 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002271 if (pipe_iir) {
2272 ret = IRQ_HANDLED;
2273 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002274
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002275 if (pipe_iir & GEN8_PIPE_VBLANK &&
2276 intel_pipe_handle_vblank(dev, pipe))
2277 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002278
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002279 if (INTEL_INFO(dev_priv)->gen >= 9)
Damien Lespiau770de832014-03-20 20:45:01 +00002280 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2281 else
2282 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2283
2284 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002285 intel_prepare_page_flip(dev, pipe);
2286 intel_finish_page_flip_plane(dev, pipe);
2287 }
2288
2289 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2290 hsw_pipe_crc_irq_handler(dev, pipe);
2291
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002292 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2293 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2294 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002295
Damien Lespiau770de832014-03-20 20:45:01 +00002296
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002297 if (INTEL_INFO(dev_priv)->gen >= 9)
Damien Lespiau770de832014-03-20 20:45:01 +00002298 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2299 else
2300 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2301
2302 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002303 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2304 pipe_name(pipe),
2305 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002306 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002307 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2308 }
2309
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302310 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2311 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002312 /*
2313 * FIXME(BDW): Assume for now that the new interrupt handling
2314 * scheme also closed the SDE interrupt handling race we've seen
2315 * on older pch-split platforms. But this needs testing.
2316 */
2317 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002318 if (pch_iir) {
2319 I915_WRITE(SDEIIR, pch_iir);
2320 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002321
2322 if (HAS_PCH_SPT(dev_priv))
2323 spt_irq_handler(dev, pch_iir);
2324 else
2325 cpt_irq_handler(dev, pch_iir);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002326 } else
2327 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2328
Daniel Vetter92d03a82013-11-07 11:05:43 +01002329 }
2330
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002331 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2332 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002333
2334 return ret;
2335}
2336
Daniel Vetter17e1df02013-09-08 21:57:13 +02002337static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2338 bool reset_completed)
2339{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002340 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002341 int i;
2342
2343 /*
2344 * Notify all waiters for GPU completion events that reset state has
2345 * been changed, and that they need to restart their wait after
2346 * checking for potential errors (and bail out to drop locks if there is
2347 * a gpu reset pending so that i915_error_work_func can acquire them).
2348 */
2349
2350 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2351 for_each_ring(ring, dev_priv, i)
2352 wake_up_all(&ring->irq_queue);
2353
2354 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2355 wake_up_all(&dev_priv->pending_flip_queue);
2356
2357 /*
2358 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2359 * reset state is cleared.
2360 */
2361 if (reset_completed)
2362 wake_up_all(&dev_priv->gpu_error.reset_queue);
2363}
2364
Jesse Barnes8a905232009-07-11 16:48:03 -04002365/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002366 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002367 *
2368 * Fire an error uevent so userspace can see that a hang or error
2369 * was detected.
2370 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002371static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002372{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002373 struct drm_i915_private *dev_priv = to_i915(dev);
2374 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002375 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2376 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2377 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002378 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002379
Dave Airlie5bdebb12013-10-11 14:07:25 +10002380 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002381
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002382 /*
2383 * Note that there's only one work item which does gpu resets, so we
2384 * need not worry about concurrent gpu resets potentially incrementing
2385 * error->reset_counter twice. We only need to take care of another
2386 * racing irq/hangcheck declaring the gpu dead for a second time. A
2387 * quick check for that is good enough: schedule_work ensures the
2388 * correct ordering between hang detection and this work item, and since
2389 * the reset in-progress bit is only ever set by code outside of this
2390 * work we don't need to worry about any other races.
2391 */
2392 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002393 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002394 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002395 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002396
Daniel Vetter17e1df02013-09-08 21:57:13 +02002397 /*
Imre Deakf454c692014-04-23 01:09:04 +03002398 * In most cases it's guaranteed that we get here with an RPM
2399 * reference held, for example because there is a pending GPU
2400 * request that won't finish until the reset is done. This
2401 * isn't the case at least when we get here by doing a
2402 * simulated reset via debugs, so get an RPM reference.
2403 */
2404 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002405
2406 intel_prepare_reset(dev);
2407
Imre Deakf454c692014-04-23 01:09:04 +03002408 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002409 * All state reset _must_ be completed before we update the
2410 * reset counter, for otherwise waiters might miss the reset
2411 * pending state and not properly drop locks, resulting in
2412 * deadlocks with the reset work.
2413 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002414 ret = i915_reset(dev);
2415
Ville Syrjälä75147472014-11-24 18:28:11 +02002416 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002417
Imre Deakf454c692014-04-23 01:09:04 +03002418 intel_runtime_pm_put(dev_priv);
2419
Daniel Vetterf69061b2012-12-06 09:01:42 +01002420 if (ret == 0) {
2421 /*
2422 * After all the gem state is reset, increment the reset
2423 * counter and wake up everyone waiting for the reset to
2424 * complete.
2425 *
2426 * Since unlock operations are a one-sided barrier only,
2427 * we need to insert a barrier here to order any seqno
2428 * updates before
2429 * the counter increment.
2430 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002431 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002432 atomic_inc(&dev_priv->gpu_error.reset_counter);
2433
Dave Airlie5bdebb12013-10-11 14:07:25 +10002434 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002435 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002436 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002437 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002438 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002439
Daniel Vetter17e1df02013-09-08 21:57:13 +02002440 /*
2441 * Note: The wake_up also serves as a memory barrier so that
2442 * waiters see the update value of the reset counter atomic_t.
2443 */
2444 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002445 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002446}
2447
Chris Wilson35aed2e2010-05-27 13:18:12 +01002448static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002449{
2450 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002451 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002452 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002453 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002454
Chris Wilson35aed2e2010-05-27 13:18:12 +01002455 if (!eir)
2456 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002457
Joe Perchesa70491c2012-03-18 13:00:11 -07002458 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002459
Ben Widawskybd9854f2012-08-23 15:18:09 -07002460 i915_get_extra_instdone(dev, instdone);
2461
Jesse Barnes8a905232009-07-11 16:48:03 -04002462 if (IS_G4X(dev)) {
2463 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2464 u32 ipeir = I915_READ(IPEIR_I965);
2465
Joe Perchesa70491c2012-03-18 13:00:11 -07002466 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2467 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002468 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2469 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002470 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002471 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002472 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002473 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002474 }
2475 if (eir & GM45_ERROR_PAGE_TABLE) {
2476 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002477 pr_err("page table error\n");
2478 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002479 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002480 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002481 }
2482 }
2483
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002484 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002485 if (eir & I915_ERROR_PAGE_TABLE) {
2486 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002487 pr_err("page table error\n");
2488 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002489 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002490 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002491 }
2492 }
2493
2494 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002495 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002496 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002497 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002498 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002499 /* pipestat has already been acked */
2500 }
2501 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002502 pr_err("instruction error\n");
2503 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002504 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2505 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002506 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002507 u32 ipeir = I915_READ(IPEIR);
2508
Joe Perchesa70491c2012-03-18 13:00:11 -07002509 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2510 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002511 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002512 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002513 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002514 } else {
2515 u32 ipeir = I915_READ(IPEIR_I965);
2516
Joe Perchesa70491c2012-03-18 13:00:11 -07002517 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2518 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002519 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002520 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002521 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002522 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002523 }
2524 }
2525
2526 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002527 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002528 eir = I915_READ(EIR);
2529 if (eir) {
2530 /*
2531 * some errors might have become stuck,
2532 * mask them.
2533 */
2534 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2535 I915_WRITE(EMR, I915_READ(EMR) | eir);
2536 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2537 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002538}
2539
2540/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002541 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002542 * @dev: drm device
2543 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002544 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002545 * dump it to the syslog. Also call i915_capture_error_state() to make
2546 * sure we get a record and make it available in debugfs. Fire a uevent
2547 * so userspace knows something bad happened (should trigger collection
2548 * of a ring dump etc.).
2549 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002550void i915_handle_error(struct drm_device *dev, bool wedged,
2551 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002552{
2553 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002554 va_list args;
2555 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002556
Mika Kuoppala58174462014-02-25 17:11:26 +02002557 va_start(args, fmt);
2558 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2559 va_end(args);
2560
2561 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002562 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002563
Ben Gamariba1234d2009-09-14 17:48:47 -04002564 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002565 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2566 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002567
Ben Gamari11ed50e2009-09-14 17:48:45 -04002568 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002569 * Wakeup waiting processes so that the reset function
2570 * i915_reset_and_wakeup doesn't deadlock trying to grab
2571 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002572 * processes will see a reset in progress and back off,
2573 * releasing their locks and then wait for the reset completion.
2574 * We must do this for _all_ gpu waiters that might hold locks
2575 * that the reset work needs to acquire.
2576 *
2577 * Note: The wake_up serves as the required memory barrier to
2578 * ensure that the waiters see the updated value of the reset
2579 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002580 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002581 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002582 }
2583
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002584 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002585}
2586
Keith Packard42f52ef2008-10-18 19:39:29 -07002587/* Called from drm generic code, passed 'crtc' which
2588 * we use as a pipe index
2589 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002590static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002591{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002592 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002593 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002594
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002595 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002596 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002597 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002598 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002599 else
Keith Packard7c463582008-11-04 02:03:27 -08002600 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002601 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002602 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002603
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002604 return 0;
2605}
2606
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002607static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002608{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002609 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002610 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002611 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002612 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002613
Jesse Barnesf796cf82011-04-07 13:58:17 -07002614 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002615 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002616 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2617
2618 return 0;
2619}
2620
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002621static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2622{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002623 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002624 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002625
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002626 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002627 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002628 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002629 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2630
2631 return 0;
2632}
2633
Ben Widawskyabd58f02013-11-02 21:07:09 -07002634static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2635{
2636 struct drm_i915_private *dev_priv = dev->dev_private;
2637 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002638
Ben Widawskyabd58f02013-11-02 21:07:09 -07002639 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002640 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2641 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2642 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002643 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2644 return 0;
2645}
2646
Keith Packard42f52ef2008-10-18 19:39:29 -07002647/* Called from drm generic code, passed 'crtc' which
2648 * we use as a pipe index
2649 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002650static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002651{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002652 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002653 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002654
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002655 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002656 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002657 PIPE_VBLANK_INTERRUPT_STATUS |
2658 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002659 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2660}
2661
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002662static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002663{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002664 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002665 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002666 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002667 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002668
2669 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002670 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002671 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2672}
2673
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002674static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2675{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002676 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002677 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002678
2679 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002680 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002681 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002682 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2683}
2684
Ben Widawskyabd58f02013-11-02 21:07:09 -07002685static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2686{
2687 struct drm_i915_private *dev_priv = dev->dev_private;
2688 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002689
Ben Widawskyabd58f02013-11-02 21:07:09 -07002690 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002691 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2692 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2693 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002694 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2695}
2696
Chris Wilson9107e9d2013-06-10 11:20:20 +01002697static bool
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002698ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002699{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002700 return (list_empty(&ring->request_list) ||
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002701 i915_seqno_passed(seqno, ring->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002702}
2703
Daniel Vettera028c4b2014-03-15 00:08:56 +01002704static bool
2705ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2706{
2707 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002708 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002709 } else {
2710 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2711 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2712 MI_SEMAPHORE_REGISTER);
2713 }
2714}
2715
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002716static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002717semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002718{
2719 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002720 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002721 int i;
2722
2723 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002724 for_each_ring(signaller, dev_priv, i) {
2725 if (ring == signaller)
2726 continue;
2727
2728 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2729 return signaller;
2730 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002731 } else {
2732 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2733
2734 for_each_ring(signaller, dev_priv, i) {
2735 if(ring == signaller)
2736 continue;
2737
Ben Widawskyebc348b2014-04-29 14:52:28 -07002738 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002739 return signaller;
2740 }
2741 }
2742
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002743 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2744 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002745
2746 return NULL;
2747}
2748
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002749static struct intel_engine_cs *
2750semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002751{
2752 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002753 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002754 u64 offset = 0;
2755 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002756
2757 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002758 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002759 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002760
Daniel Vetter88fe4292014-03-15 00:08:55 +01002761 /*
2762 * HEAD is likely pointing to the dword after the actual command,
2763 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002764 * or 4 dwords depending on the semaphore wait command size.
2765 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002766 * point at at batch, and semaphores are always emitted into the
2767 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002768 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002769 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002770 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002771
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002772 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002773 /*
2774 * Be paranoid and presume the hw has gone off into the wild -
2775 * our ring is smaller than what the hardware (and hence
2776 * HEAD_ADDR) allows. Also handles wrap-around.
2777 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002778 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002779
2780 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002781 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002782 if (cmd == ipehr)
2783 break;
2784
Daniel Vetter88fe4292014-03-15 00:08:55 +01002785 head -= 4;
2786 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002787
Daniel Vetter88fe4292014-03-15 00:08:55 +01002788 if (!i)
2789 return NULL;
2790
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002791 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002792 if (INTEL_INFO(ring->dev)->gen >= 8) {
2793 offset = ioread32(ring->buffer->virtual_start + head + 12);
2794 offset <<= 32;
2795 offset = ioread32(ring->buffer->virtual_start + head + 8);
2796 }
2797 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002798}
2799
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002800static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002801{
2802 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002803 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002804 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002805
Chris Wilson4be17382014-06-06 10:22:29 +01002806 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002807
2808 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002809 if (signaller == NULL)
2810 return -1;
2811
2812 /* Prevent pathological recursion due to driver bugs */
2813 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002814 return -1;
2815
Chris Wilson4be17382014-06-06 10:22:29 +01002816 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2817 return 1;
2818
Chris Wilsona0d036b2014-07-19 12:40:42 +01002819 /* cursory check for an unkickable deadlock */
2820 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2821 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002822 return -1;
2823
2824 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002825}
2826
2827static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2828{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002829 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002830 int i;
2831
2832 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002833 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002834}
2835
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002836static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002837ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002838{
2839 struct drm_device *dev = ring->dev;
2840 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002841 u32 tmp;
2842
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002843 if (acthd != ring->hangcheck.acthd) {
2844 if (acthd > ring->hangcheck.max_acthd) {
2845 ring->hangcheck.max_acthd = acthd;
2846 return HANGCHECK_ACTIVE;
2847 }
2848
2849 return HANGCHECK_ACTIVE_LOOP;
2850 }
Chris Wilson6274f212013-06-10 11:20:21 +01002851
Chris Wilson9107e9d2013-06-10 11:20:20 +01002852 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002853 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002854
2855 /* Is the chip hanging on a WAIT_FOR_EVENT?
2856 * If so we can simply poke the RB_WAIT bit
2857 * and break the hang. This should work on
2858 * all but the second generation chipsets.
2859 */
2860 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002861 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002862 i915_handle_error(dev, false,
2863 "Kicking stuck wait on %s",
2864 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002865 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002866 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002867 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002868
Chris Wilson6274f212013-06-10 11:20:21 +01002869 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2870 switch (semaphore_passed(ring)) {
2871 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002872 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002873 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002874 i915_handle_error(dev, false,
2875 "Kicking stuck semaphore on %s",
2876 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002877 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002878 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002879 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002880 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002881 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002882 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002883
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002884 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002885}
2886
Chris Wilson737b1502015-01-26 18:03:03 +02002887/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002888 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002889 * batchbuffers in a long time. We keep track per ring seqno progress and
2890 * if there are no progress, hangcheck score for that ring is increased.
2891 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2892 * we kick the ring. If we see no progress on three subsequent calls
2893 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002894 */
Chris Wilson737b1502015-01-26 18:03:03 +02002895static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002896{
Chris Wilson737b1502015-01-26 18:03:03 +02002897 struct drm_i915_private *dev_priv =
2898 container_of(work, typeof(*dev_priv),
2899 gpu_error.hangcheck_work.work);
2900 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002901 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002902 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002903 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002904 bool stuck[I915_NUM_RINGS] = { 0 };
2905#define BUSY 1
2906#define KICK 5
2907#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002908
Jani Nikulad330a952014-01-21 11:24:25 +02002909 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002910 return;
2911
Chris Wilsonb4519512012-05-11 14:29:30 +01002912 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002913 u64 acthd;
2914 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002915 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002916
Chris Wilson6274f212013-06-10 11:20:21 +01002917 semaphore_clear_deadlocks(dev_priv);
2918
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002919 seqno = ring->get_seqno(ring, false);
2920 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002921
Chris Wilson9107e9d2013-06-10 11:20:20 +01002922 if (ring->hangcheck.seqno == seqno) {
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002923 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002924 ring->hangcheck.action = HANGCHECK_IDLE;
2925
Chris Wilson9107e9d2013-06-10 11:20:20 +01002926 if (waitqueue_active(&ring->irq_queue)) {
2927 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002928 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002929 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2930 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2931 ring->name);
2932 else
2933 DRM_INFO("Fake missed irq on %s\n",
2934 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002935 wake_up_all(&ring->irq_queue);
2936 }
2937 /* Safeguard against driver failure */
2938 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002939 } else
2940 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002941 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002942 /* We always increment the hangcheck score
2943 * if the ring is busy and still processing
2944 * the same request, so that no single request
2945 * can run indefinitely (such as a chain of
2946 * batches). The only time we do not increment
2947 * the hangcheck score on this ring, if this
2948 * ring is in a legitimate wait for another
2949 * ring. In that case the waiting ring is a
2950 * victim and we want to be sure we catch the
2951 * right culprit. Then every time we do kick
2952 * the ring, add a small increment to the
2953 * score so that we can catch a batch that is
2954 * being repeatedly kicked and so responsible
2955 * for stalling the machine.
2956 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002957 ring->hangcheck.action = ring_stuck(ring,
2958 acthd);
2959
2960 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002961 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002962 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002963 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002964 break;
2965 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002966 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002967 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002968 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002969 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002970 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002971 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002972 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002973 stuck[i] = true;
2974 break;
2975 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002976 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002977 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002978 ring->hangcheck.action = HANGCHECK_ACTIVE;
2979
Chris Wilson9107e9d2013-06-10 11:20:20 +01002980 /* Gradually reduce the count so that we catch DoS
2981 * attempts across multiple batches.
2982 */
2983 if (ring->hangcheck.score > 0)
2984 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002985
2986 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002987 }
2988
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002989 ring->hangcheck.seqno = seqno;
2990 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002991 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002992 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002993
Mika Kuoppala92cab732013-05-24 17:16:07 +03002994 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002995 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002996 DRM_INFO("%s on %s\n",
2997 stuck[i] ? "stuck" : "no progress",
2998 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002999 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003000 }
3001 }
3002
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003003 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003004 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003005
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003006 if (busy_count)
3007 /* Reset timer case chip hangs without another request
3008 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003009 i915_queue_hangcheck(dev);
3010}
3011
3012void i915_queue_hangcheck(struct drm_device *dev)
3013{
Chris Wilson737b1502015-01-26 18:03:03 +02003014 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003015
Jani Nikulad330a952014-01-21 11:24:25 +02003016 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003017 return;
3018
Chris Wilson737b1502015-01-26 18:03:03 +02003019 /* Don't continually defer the hangcheck so that it is always run at
3020 * least once after work has been scheduled on any ring. Otherwise,
3021 * we will ignore a hung ring if a second ring is kept busy.
3022 */
3023
3024 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3025 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003026}
3027
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003028static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003029{
3030 struct drm_i915_private *dev_priv = dev->dev_private;
3031
3032 if (HAS_PCH_NOP(dev))
3033 return;
3034
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003035 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003036
3037 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3038 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003039}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003040
Paulo Zanoni622364b2014-04-01 15:37:22 -03003041/*
3042 * SDEIER is also touched by the interrupt handler to work around missed PCH
3043 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3044 * instead we unconditionally enable all PCH interrupt sources here, but then
3045 * only unmask them as needed with SDEIMR.
3046 *
3047 * This function needs to be called before interrupts are enabled.
3048 */
3049static void ibx_irq_pre_postinstall(struct drm_device *dev)
3050{
3051 struct drm_i915_private *dev_priv = dev->dev_private;
3052
3053 if (HAS_PCH_NOP(dev))
3054 return;
3055
3056 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003057 I915_WRITE(SDEIER, 0xffffffff);
3058 POSTING_READ(SDEIER);
3059}
3060
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003061static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003062{
3063 struct drm_i915_private *dev_priv = dev->dev_private;
3064
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003065 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003066 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003067 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003068}
3069
Linus Torvalds1da177e2005-04-16 15:20:36 -07003070/* drm_dma.h hooks
3071*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003072static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003073{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003074 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003075
Paulo Zanoni0c841212014-04-01 15:37:27 -03003076 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003077
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003078 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003079 if (IS_GEN7(dev))
3080 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003081
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003082 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003083
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003084 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003085}
3086
Ville Syrjälä70591a42014-10-30 19:42:58 +02003087static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3088{
3089 enum pipe pipe;
3090
Egbert Eich0706f172015-09-23 16:15:27 +02003091 i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003092 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3093
3094 for_each_pipe(dev_priv, pipe)
3095 I915_WRITE(PIPESTAT(pipe), 0xffff);
3096
3097 GEN5_IRQ_RESET(VLV_);
3098}
3099
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003100static void valleyview_irq_preinstall(struct drm_device *dev)
3101{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003102 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003103
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003104 /* VLV magic */
3105 I915_WRITE(VLV_IMR, 0);
3106 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3107 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3108 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3109
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003110 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003111
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003112 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003113
Ville Syrjälä70591a42014-10-30 19:42:58 +02003114 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003115}
3116
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003117static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3118{
3119 GEN8_IRQ_RESET_NDX(GT, 0);
3120 GEN8_IRQ_RESET_NDX(GT, 1);
3121 GEN8_IRQ_RESET_NDX(GT, 2);
3122 GEN8_IRQ_RESET_NDX(GT, 3);
3123}
3124
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003125static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003126{
3127 struct drm_i915_private *dev_priv = dev->dev_private;
3128 int pipe;
3129
Ben Widawskyabd58f02013-11-02 21:07:09 -07003130 I915_WRITE(GEN8_MASTER_IRQ, 0);
3131 POSTING_READ(GEN8_MASTER_IRQ);
3132
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003133 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003134
Damien Lespiau055e3932014-08-18 13:49:10 +01003135 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003136 if (intel_display_power_is_enabled(dev_priv,
3137 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003138 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003139
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003140 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3141 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3142 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003143
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303144 if (HAS_PCH_SPLIT(dev))
3145 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003146}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003147
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003148void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3149 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003150{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003151 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003152
Daniel Vetter13321782014-09-15 14:55:29 +02003153 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003154 if (pipe_mask & 1 << PIPE_A)
3155 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3156 dev_priv->de_irq_mask[PIPE_A],
3157 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003158 if (pipe_mask & 1 << PIPE_B)
3159 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3160 dev_priv->de_irq_mask[PIPE_B],
3161 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3162 if (pipe_mask & 1 << PIPE_C)
3163 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3164 dev_priv->de_irq_mask[PIPE_C],
3165 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003166 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003167}
3168
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003169static void cherryview_irq_preinstall(struct drm_device *dev)
3170{
3171 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003172
3173 I915_WRITE(GEN8_MASTER_IRQ, 0);
3174 POSTING_READ(GEN8_MASTER_IRQ);
3175
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003176 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003177
3178 GEN5_IRQ_RESET(GEN8_PCU_);
3179
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003180 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3181
Ville Syrjälä70591a42014-10-30 19:42:58 +02003182 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003183}
3184
Ville Syrjälä87a02102015-08-27 23:55:57 +03003185static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
3186 const u32 hpd[HPD_NUM_PINS])
3187{
3188 struct drm_i915_private *dev_priv = to_i915(dev);
3189 struct intel_encoder *encoder;
3190 u32 enabled_irqs = 0;
3191
3192 for_each_intel_encoder(dev, encoder)
3193 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3194 enabled_irqs |= hpd[encoder->hpd_pin];
3195
3196 return enabled_irqs;
3197}
3198
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003199static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003200{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003201 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003202 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003203
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003204 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003205 hotplug_irqs = SDE_HOTPLUG_MASK;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003206 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003207 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003208 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003209 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003210 }
3211
Daniel Vetterfee884e2013-07-04 23:35:21 +02003212 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003213
3214 /*
3215 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003216 * duration to 2ms (which is the minimum in the Display Port spec).
3217 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003218 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003219 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3220 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3221 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3222 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3223 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003224 /*
3225 * When CPU and PCH are on the same package, port A
3226 * HPD must be enabled in both north and south.
3227 */
3228 if (HAS_PCH_LPT_LP(dev))
3229 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003230 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003231}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003232
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003233static void spt_hpd_irq_setup(struct drm_device *dev)
3234{
3235 struct drm_i915_private *dev_priv = dev->dev_private;
3236 u32 hotplug_irqs, hotplug, enabled_irqs;
3237
3238 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3239 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
3240
3241 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3242
3243 /* Enable digital hotplug on the PCH */
3244 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3245 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003246 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003247 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3248
3249 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3250 hotplug |= PORTE_HOTPLUG_ENABLE;
3251 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003252}
3253
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003254static void ilk_hpd_irq_setup(struct drm_device *dev)
3255{
3256 struct drm_i915_private *dev_priv = dev->dev_private;
3257 u32 hotplug_irqs, hotplug, enabled_irqs;
3258
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003259 if (INTEL_INFO(dev)->gen >= 8) {
3260 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3261 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
3262
3263 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3264 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003265 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3266 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003267
3268 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003269 } else {
3270 hotplug_irqs = DE_DP_A_HOTPLUG;
3271 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003272
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003273 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3274 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003275
3276 /*
3277 * Enable digital hotplug on the CPU, and configure the DP short pulse
3278 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003279 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003280 */
3281 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3282 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3283 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3284 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3285
3286 ibx_hpd_irq_setup(dev);
3287}
3288
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003289static void bxt_hpd_irq_setup(struct drm_device *dev)
3290{
3291 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003292 u32 hotplug_irqs, hotplug, enabled_irqs;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003293
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003294 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3295 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003296
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003297 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003298
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003299 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3300 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3301 PORTA_HOTPLUG_ENABLE;
3302 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003303}
3304
Paulo Zanonid46da432013-02-08 17:35:15 -02003305static void ibx_irq_postinstall(struct drm_device *dev)
3306{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003307 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003308 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003309
Daniel Vetter692a04c2013-05-29 21:43:05 +02003310 if (HAS_PCH_NOP(dev))
3311 return;
3312
Paulo Zanoni105b1222014-04-01 15:37:17 -03003313 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003314 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003315 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003316 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003317
Paulo Zanoni337ba012014-04-01 15:37:16 -03003318 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003319 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003320}
3321
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003322static void gen5_gt_irq_postinstall(struct drm_device *dev)
3323{
3324 struct drm_i915_private *dev_priv = dev->dev_private;
3325 u32 pm_irqs, gt_irqs;
3326
3327 pm_irqs = gt_irqs = 0;
3328
3329 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003330 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003331 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003332 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3333 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003334 }
3335
3336 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3337 if (IS_GEN5(dev)) {
3338 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3339 ILK_BSD_USER_INTERRUPT;
3340 } else {
3341 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3342 }
3343
Paulo Zanoni35079892014-04-01 15:37:15 -03003344 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003345
3346 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003347 /*
3348 * RPS interrupts will get enabled/disabled on demand when RPS
3349 * itself is enabled/disabled.
3350 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003351 if (HAS_VEBOX(dev))
3352 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3353
Paulo Zanoni605cd252013-08-06 18:57:15 -03003354 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003355 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003356 }
3357}
3358
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003359static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003360{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003361 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003362 u32 display_mask, extra_mask;
3363
3364 if (INTEL_INFO(dev)->gen >= 7) {
3365 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3366 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3367 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003368 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003369 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003370 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3371 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003372 } else {
3373 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3374 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003375 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003376 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3377 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003378 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3379 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3380 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003381 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003382
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003383 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003384
Paulo Zanoni0c841212014-04-01 15:37:27 -03003385 I915_WRITE(HWSTAM, 0xeffe);
3386
Paulo Zanoni622364b2014-04-01 15:37:22 -03003387 ibx_irq_pre_postinstall(dev);
3388
Paulo Zanoni35079892014-04-01 15:37:15 -03003389 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003390
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003391 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003392
Paulo Zanonid46da432013-02-08 17:35:15 -02003393 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003394
Jesse Barnesf97108d2010-01-29 11:27:07 -08003395 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003396 /* Enable PCU event interrupts
3397 *
3398 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003399 * setup is guaranteed to run in single-threaded context. But we
3400 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003401 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003402 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003403 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003404 }
3405
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003406 return 0;
3407}
3408
Imre Deakf8b79e52014-03-04 19:23:07 +02003409static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3410{
3411 u32 pipestat_mask;
3412 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003413 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003414
3415 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3416 PIPE_FIFO_UNDERRUN_STATUS;
3417
Ville Syrjälä120dda42014-10-30 19:42:57 +02003418 for_each_pipe(dev_priv, pipe)
3419 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003420 POSTING_READ(PIPESTAT(PIPE_A));
3421
3422 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3423 PIPE_CRC_DONE_INTERRUPT_STATUS;
3424
Ville Syrjälä120dda42014-10-30 19:42:57 +02003425 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3426 for_each_pipe(dev_priv, pipe)
3427 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003428
3429 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3430 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3431 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003432 if (IS_CHERRYVIEW(dev_priv))
3433 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003434 dev_priv->irq_mask &= ~iir_mask;
3435
3436 I915_WRITE(VLV_IIR, iir_mask);
3437 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003438 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003439 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3440 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003441}
3442
3443static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3444{
3445 u32 pipestat_mask;
3446 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003447 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003448
3449 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3450 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003451 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003452 if (IS_CHERRYVIEW(dev_priv))
3453 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003454
3455 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003456 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003457 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003458 I915_WRITE(VLV_IIR, iir_mask);
3459 I915_WRITE(VLV_IIR, iir_mask);
3460 POSTING_READ(VLV_IIR);
3461
3462 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3463 PIPE_CRC_DONE_INTERRUPT_STATUS;
3464
Ville Syrjälä120dda42014-10-30 19:42:57 +02003465 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3466 for_each_pipe(dev_priv, pipe)
3467 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003468
3469 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3470 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003471
3472 for_each_pipe(dev_priv, pipe)
3473 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003474 POSTING_READ(PIPESTAT(PIPE_A));
3475}
3476
3477void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3478{
3479 assert_spin_locked(&dev_priv->irq_lock);
3480
3481 if (dev_priv->display_irqs_enabled)
3482 return;
3483
3484 dev_priv->display_irqs_enabled = true;
3485
Imre Deak950eaba2014-09-08 15:21:09 +03003486 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003487 valleyview_display_irqs_install(dev_priv);
3488}
3489
3490void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3491{
3492 assert_spin_locked(&dev_priv->irq_lock);
3493
3494 if (!dev_priv->display_irqs_enabled)
3495 return;
3496
3497 dev_priv->display_irqs_enabled = false;
3498
Imre Deak950eaba2014-09-08 15:21:09 +03003499 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003500 valleyview_display_irqs_uninstall(dev_priv);
3501}
3502
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003503static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003504{
Imre Deakf8b79e52014-03-04 19:23:07 +02003505 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003506
Egbert Eich0706f172015-09-23 16:15:27 +02003507 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003508 POSTING_READ(PORT_HOTPLUG_EN);
3509
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003510 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003511 I915_WRITE(VLV_IIR, 0xffffffff);
3512 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3513 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3514 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003515
Daniel Vetterb79480b2013-06-27 17:52:10 +02003516 /* Interrupt setup is already guaranteed to be single-threaded, this is
3517 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003518 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003519 if (dev_priv->display_irqs_enabled)
3520 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003521 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003522}
3523
3524static int valleyview_irq_postinstall(struct drm_device *dev)
3525{
3526 struct drm_i915_private *dev_priv = dev->dev_private;
3527
3528 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003529
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003530 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003531
3532 /* ack & enable invalid PTE error interrupts */
3533#if 0 /* FIXME: add support to irq handler for checking these bits */
3534 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3535 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3536#endif
3537
3538 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003539
3540 return 0;
3541}
3542
Ben Widawskyabd58f02013-11-02 21:07:09 -07003543static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3544{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003545 /* These are interrupts we'll toggle with the ring mask register */
3546 uint32_t gt_interrupts[] = {
3547 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003548 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003549 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003550 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3551 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003552 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003553 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3554 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3555 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003556 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003557 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3558 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003559 };
3560
Ben Widawsky09610212014-05-15 20:58:08 +03003561 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303562 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3563 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003564 /*
3565 * RPS interrupts will get enabled/disabled on demand when RPS itself
3566 * is enabled/disabled.
3567 */
3568 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303569 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003570}
3571
3572static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3573{
Damien Lespiau770de832014-03-20 20:45:01 +00003574 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3575 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003576 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3577 u32 de_port_enables;
3578 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003579
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003580 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003581 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3582 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003583 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3584 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303585 if (IS_BROXTON(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003586 de_port_masked |= BXT_DE_PORT_GMBUS;
3587 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003588 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3589 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003590 }
Damien Lespiau770de832014-03-20 20:45:01 +00003591
3592 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3593 GEN8_PIPE_FIFO_UNDERRUN;
3594
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003595 de_port_enables = de_port_masked;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003596 if (IS_BROXTON(dev_priv))
3597 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3598 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003599 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3600
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003601 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3602 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3603 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003604
Damien Lespiau055e3932014-08-18 13:49:10 +01003605 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003606 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003607 POWER_DOMAIN_PIPE(pipe)))
3608 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3609 dev_priv->de_irq_mask[pipe],
3610 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003611
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003612 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003613}
3614
3615static int gen8_irq_postinstall(struct drm_device *dev)
3616{
3617 struct drm_i915_private *dev_priv = dev->dev_private;
3618
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303619 if (HAS_PCH_SPLIT(dev))
3620 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003621
Ben Widawskyabd58f02013-11-02 21:07:09 -07003622 gen8_gt_irq_postinstall(dev_priv);
3623 gen8_de_irq_postinstall(dev_priv);
3624
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303625 if (HAS_PCH_SPLIT(dev))
3626 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003627
3628 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3629 POSTING_READ(GEN8_MASTER_IRQ);
3630
3631 return 0;
3632}
3633
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003634static int cherryview_irq_postinstall(struct drm_device *dev)
3635{
3636 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003637
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003638 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003639
3640 gen8_gt_irq_postinstall(dev_priv);
3641
3642 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3643 POSTING_READ(GEN8_MASTER_IRQ);
3644
3645 return 0;
3646}
3647
Ben Widawskyabd58f02013-11-02 21:07:09 -07003648static void gen8_irq_uninstall(struct drm_device *dev)
3649{
3650 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003651
3652 if (!dev_priv)
3653 return;
3654
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003655 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003656}
3657
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003658static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3659{
3660 /* Interrupt setup is already guaranteed to be single-threaded, this is
3661 * just to make the assert_spin_locked check happy. */
3662 spin_lock_irq(&dev_priv->irq_lock);
3663 if (dev_priv->display_irqs_enabled)
3664 valleyview_display_irqs_uninstall(dev_priv);
3665 spin_unlock_irq(&dev_priv->irq_lock);
3666
3667 vlv_display_irq_reset(dev_priv);
3668
Imre Deakc352d1b2014-11-20 16:05:55 +02003669 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003670}
3671
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003672static void valleyview_irq_uninstall(struct drm_device *dev)
3673{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003674 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003675
3676 if (!dev_priv)
3677 return;
3678
Imre Deak843d0e72014-04-14 20:24:23 +03003679 I915_WRITE(VLV_MASTER_IER, 0);
3680
Ville Syrjälä893fce82014-10-30 19:42:56 +02003681 gen5_gt_irq_reset(dev);
3682
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003683 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003684
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003685 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003686}
3687
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003688static void cherryview_irq_uninstall(struct drm_device *dev)
3689{
3690 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003691
3692 if (!dev_priv)
3693 return;
3694
3695 I915_WRITE(GEN8_MASTER_IRQ, 0);
3696 POSTING_READ(GEN8_MASTER_IRQ);
3697
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003698 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003699
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003700 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003701
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003702 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003703}
3704
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003705static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003706{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003707 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003708
3709 if (!dev_priv)
3710 return;
3711
Paulo Zanonibe30b292014-04-01 15:37:25 -03003712 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003713}
3714
Chris Wilsonc2798b12012-04-22 21:13:57 +01003715static void i8xx_irq_preinstall(struct drm_device * dev)
3716{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003717 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003718 int pipe;
3719
Damien Lespiau055e3932014-08-18 13:49:10 +01003720 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003721 I915_WRITE(PIPESTAT(pipe), 0);
3722 I915_WRITE16(IMR, 0xffff);
3723 I915_WRITE16(IER, 0x0);
3724 POSTING_READ16(IER);
3725}
3726
3727static int i8xx_irq_postinstall(struct drm_device *dev)
3728{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003729 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003730
Chris Wilsonc2798b12012-04-22 21:13:57 +01003731 I915_WRITE16(EMR,
3732 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3733
3734 /* Unmask the interrupts that we always want on. */
3735 dev_priv->irq_mask =
3736 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3737 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3738 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003739 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003740 I915_WRITE16(IMR, dev_priv->irq_mask);
3741
3742 I915_WRITE16(IER,
3743 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3744 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003745 I915_USER_INTERRUPT);
3746 POSTING_READ16(IER);
3747
Daniel Vetter379ef822013-10-16 22:55:56 +02003748 /* Interrupt setup is already guaranteed to be single-threaded, this is
3749 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003750 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003751 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3752 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003753 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003754
Chris Wilsonc2798b12012-04-22 21:13:57 +01003755 return 0;
3756}
3757
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003758/*
3759 * Returns true when a page flip has completed.
3760 */
3761static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003762 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003763{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003764 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003765 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003766
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003767 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003768 return false;
3769
3770 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003771 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003772
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003773 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3774 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3775 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3776 * the flip is completed (no longer pending). Since this doesn't raise
3777 * an interrupt per se, we watch for the change at vblank.
3778 */
3779 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003780 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003781
Ville Syrjälä7d475592014-12-17 23:08:03 +02003782 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003783 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003784 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003785
3786check_page_flip:
3787 intel_check_page_flip(dev, pipe);
3788 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003789}
3790
Daniel Vetterff1f5252012-10-02 15:10:55 +02003791static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003792{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003793 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003794 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003795 u16 iir, new_iir;
3796 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003797 int pipe;
3798 u16 flip_mask =
3799 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3800 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3801
Imre Deak2dd2a882015-02-24 11:14:30 +02003802 if (!intel_irqs_enabled(dev_priv))
3803 return IRQ_NONE;
3804
Chris Wilsonc2798b12012-04-22 21:13:57 +01003805 iir = I915_READ16(IIR);
3806 if (iir == 0)
3807 return IRQ_NONE;
3808
3809 while (iir & ~flip_mask) {
3810 /* Can't rely on pipestat interrupt bit in iir as it might
3811 * have been cleared after the pipestat interrupt was received.
3812 * It doesn't set the bit in iir again, but it still produces
3813 * interrupts (for non-MSI).
3814 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003815 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003816 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003817 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003818
Damien Lespiau055e3932014-08-18 13:49:10 +01003819 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003820 int reg = PIPESTAT(pipe);
3821 pipe_stats[pipe] = I915_READ(reg);
3822
3823 /*
3824 * Clear the PIPE*STAT regs before the IIR
3825 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003826 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003827 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003828 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003829 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003830
3831 I915_WRITE16(IIR, iir & ~flip_mask);
3832 new_iir = I915_READ16(IIR); /* Flush posted writes */
3833
Chris Wilsonc2798b12012-04-22 21:13:57 +01003834 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003835 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003836
Damien Lespiau055e3932014-08-18 13:49:10 +01003837 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003838 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003839 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003840 plane = !plane;
3841
Daniel Vetter4356d582013-10-16 22:55:55 +02003842 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003843 i8xx_handle_vblank(dev, plane, pipe, iir))
3844 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003845
Daniel Vetter4356d582013-10-16 22:55:55 +02003846 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003847 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003848
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003849 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3850 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3851 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003852 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003853
3854 iir = new_iir;
3855 }
3856
3857 return IRQ_HANDLED;
3858}
3859
3860static void i8xx_irq_uninstall(struct drm_device * dev)
3861{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003862 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003863 int pipe;
3864
Damien Lespiau055e3932014-08-18 13:49:10 +01003865 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003866 /* Clear enable bits; then clear status bits */
3867 I915_WRITE(PIPESTAT(pipe), 0);
3868 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3869 }
3870 I915_WRITE16(IMR, 0xffff);
3871 I915_WRITE16(IER, 0x0);
3872 I915_WRITE16(IIR, I915_READ16(IIR));
3873}
3874
Chris Wilsona266c7d2012-04-24 22:59:44 +01003875static void i915_irq_preinstall(struct drm_device * dev)
3876{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003877 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003878 int pipe;
3879
Chris Wilsona266c7d2012-04-24 22:59:44 +01003880 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003881 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003882 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3883 }
3884
Chris Wilson00d98eb2012-04-24 22:59:48 +01003885 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003886 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003887 I915_WRITE(PIPESTAT(pipe), 0);
3888 I915_WRITE(IMR, 0xffffffff);
3889 I915_WRITE(IER, 0x0);
3890 POSTING_READ(IER);
3891}
3892
3893static int i915_irq_postinstall(struct drm_device *dev)
3894{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003895 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003896 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003897
Chris Wilson38bde182012-04-24 22:59:50 +01003898 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3899
3900 /* Unmask the interrupts that we always want on. */
3901 dev_priv->irq_mask =
3902 ~(I915_ASLE_INTERRUPT |
3903 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3904 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3905 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003906 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003907
3908 enable_mask =
3909 I915_ASLE_INTERRUPT |
3910 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3911 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003912 I915_USER_INTERRUPT;
3913
Chris Wilsona266c7d2012-04-24 22:59:44 +01003914 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003915 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003916 POSTING_READ(PORT_HOTPLUG_EN);
3917
Chris Wilsona266c7d2012-04-24 22:59:44 +01003918 /* Enable in IER... */
3919 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3920 /* and unmask in IMR */
3921 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3922 }
3923
Chris Wilsona266c7d2012-04-24 22:59:44 +01003924 I915_WRITE(IMR, dev_priv->irq_mask);
3925 I915_WRITE(IER, enable_mask);
3926 POSTING_READ(IER);
3927
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003928 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003929
Daniel Vetter379ef822013-10-16 22:55:56 +02003930 /* Interrupt setup is already guaranteed to be single-threaded, this is
3931 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003932 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003933 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3934 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003935 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003936
Daniel Vetter20afbda2012-12-11 14:05:07 +01003937 return 0;
3938}
3939
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003940/*
3941 * Returns true when a page flip has completed.
3942 */
3943static bool i915_handle_vblank(struct drm_device *dev,
3944 int plane, int pipe, u32 iir)
3945{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003946 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003947 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3948
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003949 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003950 return false;
3951
3952 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003953 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003954
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003955 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3956 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3957 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3958 * the flip is completed (no longer pending). Since this doesn't raise
3959 * an interrupt per se, we watch for the change at vblank.
3960 */
3961 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003962 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003963
Ville Syrjälä7d475592014-12-17 23:08:03 +02003964 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003965 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003966 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003967
3968check_page_flip:
3969 intel_check_page_flip(dev, pipe);
3970 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003971}
3972
Daniel Vetterff1f5252012-10-02 15:10:55 +02003973static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003974{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003975 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003976 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003977 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003978 u32 flip_mask =
3979 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3980 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003981 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003982
Imre Deak2dd2a882015-02-24 11:14:30 +02003983 if (!intel_irqs_enabled(dev_priv))
3984 return IRQ_NONE;
3985
Chris Wilsona266c7d2012-04-24 22:59:44 +01003986 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003987 do {
3988 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003989 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003990
3991 /* Can't rely on pipestat interrupt bit in iir as it might
3992 * have been cleared after the pipestat interrupt was received.
3993 * It doesn't set the bit in iir again, but it still produces
3994 * interrupts (for non-MSI).
3995 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003996 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003997 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003998 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003999
Damien Lespiau055e3932014-08-18 13:49:10 +01004000 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004001 int reg = PIPESTAT(pipe);
4002 pipe_stats[pipe] = I915_READ(reg);
4003
Chris Wilson38bde182012-04-24 22:59:50 +01004004 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004005 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004006 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004007 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004008 }
4009 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004010 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004011
4012 if (!irq_received)
4013 break;
4014
Chris Wilsona266c7d2012-04-24 22:59:44 +01004015 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004016 if (I915_HAS_HOTPLUG(dev) &&
4017 iir & I915_DISPLAY_PORT_INTERRUPT)
4018 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004019
Chris Wilson38bde182012-04-24 22:59:50 +01004020 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004021 new_iir = I915_READ(IIR); /* Flush posted writes */
4022
Chris Wilsona266c7d2012-04-24 22:59:44 +01004023 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004024 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004025
Damien Lespiau055e3932014-08-18 13:49:10 +01004026 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004027 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004028 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004029 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004030
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004031 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4032 i915_handle_vblank(dev, plane, pipe, iir))
4033 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004034
4035 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4036 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004037
4038 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004039 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004040
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004041 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4042 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4043 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004044 }
4045
Chris Wilsona266c7d2012-04-24 22:59:44 +01004046 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4047 intel_opregion_asle_intr(dev);
4048
4049 /* With MSI, interrupts are only generated when iir
4050 * transitions from zero to nonzero. If another bit got
4051 * set while we were handling the existing iir bits, then
4052 * we would never get another interrupt.
4053 *
4054 * This is fine on non-MSI as well, as if we hit this path
4055 * we avoid exiting the interrupt handler only to generate
4056 * another one.
4057 *
4058 * Note that for MSI this could cause a stray interrupt report
4059 * if an interrupt landed in the time between writing IIR and
4060 * the posting read. This should be rare enough to never
4061 * trigger the 99% of 100,000 interrupts test for disabling
4062 * stray interrupts.
4063 */
Chris Wilson38bde182012-04-24 22:59:50 +01004064 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004065 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004066 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004067
4068 return ret;
4069}
4070
4071static void i915_irq_uninstall(struct drm_device * dev)
4072{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004073 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004074 int pipe;
4075
Chris Wilsona266c7d2012-04-24 22:59:44 +01004076 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004077 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004078 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4079 }
4080
Chris Wilson00d98eb2012-04-24 22:59:48 +01004081 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004082 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004083 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004084 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004085 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4086 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004087 I915_WRITE(IMR, 0xffffffff);
4088 I915_WRITE(IER, 0x0);
4089
Chris Wilsona266c7d2012-04-24 22:59:44 +01004090 I915_WRITE(IIR, I915_READ(IIR));
4091}
4092
4093static void i965_irq_preinstall(struct drm_device * dev)
4094{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004095 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004096 int pipe;
4097
Egbert Eich0706f172015-09-23 16:15:27 +02004098 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004099 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004100
4101 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004102 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004103 I915_WRITE(PIPESTAT(pipe), 0);
4104 I915_WRITE(IMR, 0xffffffff);
4105 I915_WRITE(IER, 0x0);
4106 POSTING_READ(IER);
4107}
4108
4109static int i965_irq_postinstall(struct drm_device *dev)
4110{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004111 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004112 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004113 u32 error_mask;
4114
Chris Wilsona266c7d2012-04-24 22:59:44 +01004115 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004116 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004117 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004118 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4119 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4120 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4121 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4122 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4123
4124 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004125 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4126 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004127 enable_mask |= I915_USER_INTERRUPT;
4128
4129 if (IS_G4X(dev))
4130 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004131
Daniel Vetterb79480b2013-06-27 17:52:10 +02004132 /* Interrupt setup is already guaranteed to be single-threaded, this is
4133 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004134 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004135 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4136 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4137 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004138 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004139
Chris Wilsona266c7d2012-04-24 22:59:44 +01004140 /*
4141 * Enable some error detection, note the instruction error mask
4142 * bit is reserved, so we leave it masked.
4143 */
4144 if (IS_G4X(dev)) {
4145 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4146 GM45_ERROR_MEM_PRIV |
4147 GM45_ERROR_CP_PRIV |
4148 I915_ERROR_MEMORY_REFRESH);
4149 } else {
4150 error_mask = ~(I915_ERROR_PAGE_TABLE |
4151 I915_ERROR_MEMORY_REFRESH);
4152 }
4153 I915_WRITE(EMR, error_mask);
4154
4155 I915_WRITE(IMR, dev_priv->irq_mask);
4156 I915_WRITE(IER, enable_mask);
4157 POSTING_READ(IER);
4158
Egbert Eich0706f172015-09-23 16:15:27 +02004159 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004160 POSTING_READ(PORT_HOTPLUG_EN);
4161
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004162 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004163
4164 return 0;
4165}
4166
Egbert Eichbac56d52013-02-25 12:06:51 -05004167static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004168{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004169 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004170 u32 hotplug_en;
4171
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004172 assert_spin_locked(&dev_priv->irq_lock);
4173
Ville Syrjälä778eb332015-01-09 14:21:13 +02004174 /* Note HDMI and DP share hotplug bits */
4175 /* enable bits are the same for all generations */
Egbert Eich0706f172015-09-23 16:15:27 +02004176 hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004177 /* Programming the CRT detection parameters tends
4178 to generate a spurious hotplug event about three
4179 seconds later. So just do it once.
4180 */
4181 if (IS_G4X(dev))
4182 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004183 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004184
Ville Syrjälä778eb332015-01-09 14:21:13 +02004185 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004186 i915_hotplug_interrupt_update_locked(dev_priv,
4187 (HOTPLUG_INT_EN_MASK
4188 | CRT_HOTPLUG_VOLTAGE_COMPARE_MASK),
4189 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004190}
4191
Daniel Vetterff1f5252012-10-02 15:10:55 +02004192static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004193{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004194 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004195 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004196 u32 iir, new_iir;
4197 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004198 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004199 u32 flip_mask =
4200 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4201 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004202
Imre Deak2dd2a882015-02-24 11:14:30 +02004203 if (!intel_irqs_enabled(dev_priv))
4204 return IRQ_NONE;
4205
Chris Wilsona266c7d2012-04-24 22:59:44 +01004206 iir = I915_READ(IIR);
4207
Chris Wilsona266c7d2012-04-24 22:59:44 +01004208 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004209 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004210 bool blc_event = false;
4211
Chris Wilsona266c7d2012-04-24 22:59:44 +01004212 /* Can't rely on pipestat interrupt bit in iir as it might
4213 * have been cleared after the pipestat interrupt was received.
4214 * It doesn't set the bit in iir again, but it still produces
4215 * interrupts (for non-MSI).
4216 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004217 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004218 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004219 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004220
Damien Lespiau055e3932014-08-18 13:49:10 +01004221 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004222 int reg = PIPESTAT(pipe);
4223 pipe_stats[pipe] = I915_READ(reg);
4224
4225 /*
4226 * Clear the PIPE*STAT regs before the IIR
4227 */
4228 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004229 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004230 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004231 }
4232 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004233 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004234
4235 if (!irq_received)
4236 break;
4237
4238 ret = IRQ_HANDLED;
4239
4240 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004241 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4242 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004243
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004244 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004245 new_iir = I915_READ(IIR); /* Flush posted writes */
4246
Chris Wilsona266c7d2012-04-24 22:59:44 +01004247 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004248 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004249 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004250 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004251
Damien Lespiau055e3932014-08-18 13:49:10 +01004252 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004253 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004254 i915_handle_vblank(dev, pipe, pipe, iir))
4255 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004256
4257 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4258 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004259
4260 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004261 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004262
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004263 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4264 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004265 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004266
4267 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4268 intel_opregion_asle_intr(dev);
4269
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004270 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4271 gmbus_irq_handler(dev);
4272
Chris Wilsona266c7d2012-04-24 22:59:44 +01004273 /* With MSI, interrupts are only generated when iir
4274 * transitions from zero to nonzero. If another bit got
4275 * set while we were handling the existing iir bits, then
4276 * we would never get another interrupt.
4277 *
4278 * This is fine on non-MSI as well, as if we hit this path
4279 * we avoid exiting the interrupt handler only to generate
4280 * another one.
4281 *
4282 * Note that for MSI this could cause a stray interrupt report
4283 * if an interrupt landed in the time between writing IIR and
4284 * the posting read. This should be rare enough to never
4285 * trigger the 99% of 100,000 interrupts test for disabling
4286 * stray interrupts.
4287 */
4288 iir = new_iir;
4289 }
4290
4291 return ret;
4292}
4293
4294static void i965_irq_uninstall(struct drm_device * dev)
4295{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004296 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004297 int pipe;
4298
4299 if (!dev_priv)
4300 return;
4301
Egbert Eich0706f172015-09-23 16:15:27 +02004302 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004303 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004304
4305 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004306 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004307 I915_WRITE(PIPESTAT(pipe), 0);
4308 I915_WRITE(IMR, 0xffffffff);
4309 I915_WRITE(IER, 0x0);
4310
Damien Lespiau055e3932014-08-18 13:49:10 +01004311 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004312 I915_WRITE(PIPESTAT(pipe),
4313 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4314 I915_WRITE(IIR, I915_READ(IIR));
4315}
4316
Daniel Vetterfca52a52014-09-30 10:56:45 +02004317/**
4318 * intel_irq_init - initializes irq support
4319 * @dev_priv: i915 device instance
4320 *
4321 * This function initializes all the irq support including work items, timers
4322 * and all the vtables. It does not setup the interrupt itself though.
4323 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004324void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004325{
Daniel Vetterb9632912014-09-30 10:56:44 +02004326 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004327
Jani Nikula77913b32015-06-18 13:06:16 +03004328 intel_hpd_init_work(dev_priv);
4329
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004330 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004331 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004332
Deepak Sa6706b42014-03-15 20:23:22 +05304333 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004334 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004335 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004336 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004337 else
4338 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304339
Chris Wilson737b1502015-01-26 18:03:03 +02004340 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4341 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004342
Tomas Janousek97a19a22012-12-08 13:48:13 +01004343 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004344
Daniel Vetterb9632912014-09-30 10:56:44 +02004345 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004346 dev->max_vblank_count = 0;
4347 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004348 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004349 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4350 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004351 } else {
4352 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4353 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004354 }
4355
Ville Syrjälä21da2702014-08-06 14:49:55 +03004356 /*
4357 * Opt out of the vblank disable timer on everything except gen2.
4358 * Gen2 doesn't have a hardware frame counter and so depends on
4359 * vblank interrupts to produce sane vblank seuquence numbers.
4360 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004361 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004362 dev->vblank_disable_immediate = true;
4363
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004364 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4365 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004366
Daniel Vetterb9632912014-09-30 10:56:44 +02004367 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004368 dev->driver->irq_handler = cherryview_irq_handler;
4369 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4370 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4371 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4372 dev->driver->enable_vblank = valleyview_enable_vblank;
4373 dev->driver->disable_vblank = valleyview_disable_vblank;
4374 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004375 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004376 dev->driver->irq_handler = valleyview_irq_handler;
4377 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4378 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4379 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4380 dev->driver->enable_vblank = valleyview_enable_vblank;
4381 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004382 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004383 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004384 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004385 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004386 dev->driver->irq_postinstall = gen8_irq_postinstall;
4387 dev->driver->irq_uninstall = gen8_irq_uninstall;
4388 dev->driver->enable_vblank = gen8_enable_vblank;
4389 dev->driver->disable_vblank = gen8_disable_vblank;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004390 if (IS_BROXTON(dev))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004391 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004392 else if (HAS_PCH_SPT(dev))
4393 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4394 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004395 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004396 } else if (HAS_PCH_SPLIT(dev)) {
4397 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004398 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004399 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4400 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4401 dev->driver->enable_vblank = ironlake_enable_vblank;
4402 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004403 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004404 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004405 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004406 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4407 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4408 dev->driver->irq_handler = i8xx_irq_handler;
4409 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004410 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004411 dev->driver->irq_preinstall = i915_irq_preinstall;
4412 dev->driver->irq_postinstall = i915_irq_postinstall;
4413 dev->driver->irq_uninstall = i915_irq_uninstall;
4414 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004415 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004416 dev->driver->irq_preinstall = i965_irq_preinstall;
4417 dev->driver->irq_postinstall = i965_irq_postinstall;
4418 dev->driver->irq_uninstall = i965_irq_uninstall;
4419 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004420 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004421 if (I915_HAS_HOTPLUG(dev_priv))
4422 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004423 dev->driver->enable_vblank = i915_enable_vblank;
4424 dev->driver->disable_vblank = i915_disable_vblank;
4425 }
4426}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004427
Daniel Vetterfca52a52014-09-30 10:56:45 +02004428/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004429 * intel_irq_install - enables the hardware interrupt
4430 * @dev_priv: i915 device instance
4431 *
4432 * This function enables the hardware interrupt handling, but leaves the hotplug
4433 * handling still disabled. It is called after intel_irq_init().
4434 *
4435 * In the driver load and resume code we need working interrupts in a few places
4436 * but don't want to deal with the hassle of concurrent probe and hotplug
4437 * workers. Hence the split into this two-stage approach.
4438 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004439int intel_irq_install(struct drm_i915_private *dev_priv)
4440{
4441 /*
4442 * We enable some interrupt sources in our postinstall hooks, so mark
4443 * interrupts as enabled _before_ actually enabling them to avoid
4444 * special cases in our ordering checks.
4445 */
4446 dev_priv->pm.irqs_enabled = true;
4447
4448 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4449}
4450
Daniel Vetterfca52a52014-09-30 10:56:45 +02004451/**
4452 * intel_irq_uninstall - finilizes all irq handling
4453 * @dev_priv: i915 device instance
4454 *
4455 * This stops interrupt and hotplug handling and unregisters and frees all
4456 * resources acquired in the init functions.
4457 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004458void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4459{
4460 drm_irq_uninstall(dev_priv->dev);
4461 intel_hpd_cancel_work(dev_priv);
4462 dev_priv->pm.irqs_enabled = false;
4463}
4464
Daniel Vetterfca52a52014-09-30 10:56:45 +02004465/**
4466 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4467 * @dev_priv: i915 device instance
4468 *
4469 * This function is used to disable interrupts at runtime, both in the runtime
4470 * pm and the system suspend/resume code.
4471 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004472void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004473{
Daniel Vetterb9632912014-09-30 10:56:44 +02004474 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004475 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004476 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004477}
4478
Daniel Vetterfca52a52014-09-30 10:56:45 +02004479/**
4480 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4481 * @dev_priv: i915 device instance
4482 *
4483 * This function is used to enable interrupts at runtime, both in the runtime
4484 * pm and the system suspend/resume code.
4485 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004486void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004487{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004488 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004489 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4490 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004491}