blob: c3edcce648e2a9f3d2a695cb2d79fd7ac2a9d1b1 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
142#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
143 u32 val = I915_READ(reg); \
144 if (val) { \
145 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
146 (reg), val); \
147 I915_WRITE((reg), 0xffffffff); \
148 POSTING_READ(reg); \
149 I915_WRITE((reg), 0xffffffff); \
150 POSTING_READ(reg); \
151 } \
152} while (0)
153
Paulo Zanoni35079892014-04-01 15:37:15 -0300154#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300155 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300156 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200157 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
158 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300159} while (0)
160
161#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300162 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200164 I915_WRITE(type##IMR, (imr_val)); \
165 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300166} while (0)
167
Imre Deakc9a9a262014-11-05 20:48:37 +0200168static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
169
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300170/**
171 * ilk_update_display_irq - update DEIMR
172 * @dev_priv: driver private
173 * @interrupt_mask: mask of interrupt bits to update
174 * @enabled_irq_mask: mask of interrupt bits to enable
175 */
176static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
177 uint32_t interrupt_mask,
178 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800179{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300180 uint32_t new_val;
181
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200182 assert_spin_locked(&dev_priv->irq_lock);
183
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300184 WARN_ON(enabled_irq_mask & ~interrupt_mask);
185
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700186 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300187 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300188
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300189 new_val = dev_priv->irq_mask;
190 new_val &= ~interrupt_mask;
191 new_val |= (~enabled_irq_mask & interrupt_mask);
192
193 if (new_val != dev_priv->irq_mask) {
194 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000195 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000196 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800197 }
198}
199
Daniel Vetter47339cd2014-09-30 10:56:46 +0200200void
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300201ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
202{
203 ilk_update_display_irq(dev_priv, mask, mask);
204}
205
206void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300207ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800208{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300209 ilk_update_display_irq(dev_priv, mask, 0);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800210}
211
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300212/**
213 * ilk_update_gt_irq - update GTIMR
214 * @dev_priv: driver private
215 * @interrupt_mask: mask of interrupt bits to update
216 * @enabled_irq_mask: mask of interrupt bits to enable
217 */
218static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
219 uint32_t interrupt_mask,
220 uint32_t enabled_irq_mask)
221{
222 assert_spin_locked(&dev_priv->irq_lock);
223
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100224 WARN_ON(enabled_irq_mask & ~interrupt_mask);
225
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700226 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300227 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300228
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300229 dev_priv->gt_irq_mask &= ~interrupt_mask;
230 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
231 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
232 POSTING_READ(GTIMR);
233}
234
Daniel Vetter480c8032014-07-16 09:49:40 +0200235void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300236{
237 ilk_update_gt_irq(dev_priv, mask, mask);
238}
239
Daniel Vetter480c8032014-07-16 09:49:40 +0200240void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300241{
242 ilk_update_gt_irq(dev_priv, mask, 0);
243}
244
Imre Deakb900b942014-11-05 20:48:48 +0200245static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
246{
247 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
248}
249
Imre Deaka72fbc32014-11-05 20:48:31 +0200250static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
251{
252 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
253}
254
Imre Deakb900b942014-11-05 20:48:48 +0200255static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
256{
257 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
258}
259
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300260/**
261 * snb_update_pm_irq - update GEN6_PMIMR
262 * @dev_priv: driver private
263 * @interrupt_mask: mask of interrupt bits to update
264 * @enabled_irq_mask: mask of interrupt bits to enable
265 */
266static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
267 uint32_t interrupt_mask,
268 uint32_t enabled_irq_mask)
269{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300270 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300271
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100272 WARN_ON(enabled_irq_mask & ~interrupt_mask);
273
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300274 assert_spin_locked(&dev_priv->irq_lock);
275
Paulo Zanoni605cd252013-08-06 18:57:15 -0300276 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300277 new_val &= ~interrupt_mask;
278 new_val |= (~enabled_irq_mask & interrupt_mask);
279
Paulo Zanoni605cd252013-08-06 18:57:15 -0300280 if (new_val != dev_priv->pm_irq_mask) {
281 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200282 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
283 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300284 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300285}
286
Daniel Vetter480c8032014-07-16 09:49:40 +0200287void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300288{
Imre Deak9939fba2014-11-20 23:01:47 +0200289 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
290 return;
291
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300292 snb_update_pm_irq(dev_priv, mask, mask);
293}
294
Imre Deak9939fba2014-11-20 23:01:47 +0200295static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
296 uint32_t mask)
297{
298 snb_update_pm_irq(dev_priv, mask, 0);
299}
300
Daniel Vetter480c8032014-07-16 09:49:40 +0200301void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300302{
Imre Deak9939fba2014-11-20 23:01:47 +0200303 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
304 return;
305
306 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300307}
308
Imre Deak3cc134e2014-11-19 15:30:03 +0200309void gen6_reset_rps_interrupts(struct drm_device *dev)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 uint32_t reg = gen6_pm_iir(dev_priv);
313
314 spin_lock_irq(&dev_priv->irq_lock);
315 I915_WRITE(reg, dev_priv->pm_rps_events);
316 I915_WRITE(reg, dev_priv->pm_rps_events);
317 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200318 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200319 spin_unlock_irq(&dev_priv->irq_lock);
320}
321
Imre Deakb900b942014-11-05 20:48:48 +0200322void gen6_enable_rps_interrupts(struct drm_device *dev)
323{
324 struct drm_i915_private *dev_priv = dev->dev_private;
325
326 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200327
Imre Deakb900b942014-11-05 20:48:48 +0200328 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200329 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200330 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200331 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
332 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200333 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200334
Imre Deakb900b942014-11-05 20:48:48 +0200335 spin_unlock_irq(&dev_priv->irq_lock);
336}
337
Imre Deak59d02a12014-12-19 19:33:26 +0200338u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
339{
340 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200341 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200342 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200343 *
344 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200345 */
346 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
347 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
348
349 if (INTEL_INFO(dev_priv)->gen >= 8)
350 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
351
352 return mask;
353}
354
Imre Deakb900b942014-11-05 20:48:48 +0200355void gen6_disable_rps_interrupts(struct drm_device *dev)
356{
357 struct drm_i915_private *dev_priv = dev->dev_private;
358
Imre Deakd4d70aa2014-11-19 15:30:04 +0200359 spin_lock_irq(&dev_priv->irq_lock);
360 dev_priv->rps.interrupts_enabled = false;
361 spin_unlock_irq(&dev_priv->irq_lock);
362
363 cancel_work_sync(&dev_priv->rps.work);
364
Imre Deak9939fba2014-11-20 23:01:47 +0200365 spin_lock_irq(&dev_priv->irq_lock);
366
Imre Deak59d02a12014-12-19 19:33:26 +0200367 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200368
369 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200370 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
371 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200372
373 spin_unlock_irq(&dev_priv->irq_lock);
374
375 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200376}
377
Ben Widawsky09610212014-05-15 20:58:08 +0300378/**
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300379 * bdw_update_port_irq - update DE port interrupt
380 * @dev_priv: driver private
381 * @interrupt_mask: mask of interrupt bits to update
382 * @enabled_irq_mask: mask of interrupt bits to enable
383 */
384static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
385 uint32_t interrupt_mask,
386 uint32_t enabled_irq_mask)
387{
388 uint32_t new_val;
389 uint32_t old_val;
390
391 assert_spin_locked(&dev_priv->irq_lock);
392
393 WARN_ON(enabled_irq_mask & ~interrupt_mask);
394
395 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
396 return;
397
398 old_val = I915_READ(GEN8_DE_PORT_IMR);
399
400 new_val = old_val;
401 new_val &= ~interrupt_mask;
402 new_val |= (~enabled_irq_mask & interrupt_mask);
403
404 if (new_val != old_val) {
405 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
406 POSTING_READ(GEN8_DE_PORT_IMR);
407 }
408}
409
410/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200411 * ibx_display_interrupt_update - update SDEIMR
412 * @dev_priv: driver private
413 * @interrupt_mask: mask of interrupt bits to update
414 * @enabled_irq_mask: mask of interrupt bits to enable
415 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200416void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
417 uint32_t interrupt_mask,
418 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200419{
420 uint32_t sdeimr = I915_READ(SDEIMR);
421 sdeimr &= ~interrupt_mask;
422 sdeimr |= (~enabled_irq_mask & interrupt_mask);
423
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100424 WARN_ON(enabled_irq_mask & ~interrupt_mask);
425
Daniel Vetterfee884e2013-07-04 23:35:21 +0200426 assert_spin_locked(&dev_priv->irq_lock);
427
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700428 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300429 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300430
Daniel Vetterfee884e2013-07-04 23:35:21 +0200431 I915_WRITE(SDEIMR, sdeimr);
432 POSTING_READ(SDEIMR);
433}
Paulo Zanoni86642812013-04-12 17:57:57 -0300434
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100435static void
Imre Deak755e9012014-02-10 18:42:47 +0200436__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
437 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800438{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200439 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200440 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800441
Daniel Vetterb79480b2013-06-27 17:52:10 +0200442 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200443 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200444
Ville Syrjälä04feced2014-04-03 13:28:33 +0300445 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
446 status_mask & ~PIPESTAT_INT_STATUS_MASK,
447 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
448 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200449 return;
450
451 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200452 return;
453
Imre Deak91d181d2014-02-10 18:42:49 +0200454 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
455
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200456 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200457 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200458 I915_WRITE(reg, pipestat);
459 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800460}
461
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100462static void
Imre Deak755e9012014-02-10 18:42:47 +0200463__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
464 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800465{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200466 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200467 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800468
Daniel Vetterb79480b2013-06-27 17:52:10 +0200469 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200470 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200471
Ville Syrjälä04feced2014-04-03 13:28:33 +0300472 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
473 status_mask & ~PIPESTAT_INT_STATUS_MASK,
474 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
475 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200476 return;
477
Imre Deak755e9012014-02-10 18:42:47 +0200478 if ((pipestat & enable_mask) == 0)
479 return;
480
Imre Deak91d181d2014-02-10 18:42:49 +0200481 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
482
Imre Deak755e9012014-02-10 18:42:47 +0200483 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200484 I915_WRITE(reg, pipestat);
485 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800486}
487
Imre Deak10c59c52014-02-10 18:42:48 +0200488static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
489{
490 u32 enable_mask = status_mask << 16;
491
492 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300493 * On pipe A we don't support the PSR interrupt yet,
494 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200495 */
496 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
497 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300498 /*
499 * On pipe B and C we don't support the PSR interrupt yet, on pipe
500 * A the same bit is for perf counters which we don't use either.
501 */
502 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
503 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200504
505 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
506 SPRITE0_FLIP_DONE_INT_EN_VLV |
507 SPRITE1_FLIP_DONE_INT_EN_VLV);
508 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
509 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
510 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
511 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
512
513 return enable_mask;
514}
515
Imre Deak755e9012014-02-10 18:42:47 +0200516void
517i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
518 u32 status_mask)
519{
520 u32 enable_mask;
521
Imre Deak10c59c52014-02-10 18:42:48 +0200522 if (IS_VALLEYVIEW(dev_priv->dev))
523 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
524 status_mask);
525 else
526 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200527 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
528}
529
530void
531i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
532 u32 status_mask)
533{
534 u32 enable_mask;
535
Imre Deak10c59c52014-02-10 18:42:48 +0200536 if (IS_VALLEYVIEW(dev_priv->dev))
537 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
538 status_mask);
539 else
540 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200541 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
542}
543
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000544/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300545 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000546 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300547static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000548{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300549 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000550
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300551 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
552 return;
553
Daniel Vetter13321782014-09-15 14:55:29 +0200554 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000555
Imre Deak755e9012014-02-10 18:42:47 +0200556 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300557 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200558 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200559 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000560
Daniel Vetter13321782014-09-15 14:55:29 +0200561 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000562}
563
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300564/*
565 * This timing diagram depicts the video signal in and
566 * around the vertical blanking period.
567 *
568 * Assumptions about the fictitious mode used in this example:
569 * vblank_start >= 3
570 * vsync_start = vblank_start + 1
571 * vsync_end = vblank_start + 2
572 * vtotal = vblank_start + 3
573 *
574 * start of vblank:
575 * latch double buffered registers
576 * increment frame counter (ctg+)
577 * generate start of vblank interrupt (gen4+)
578 * |
579 * | frame start:
580 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
581 * | may be shifted forward 1-3 extra lines via PIPECONF
582 * | |
583 * | | start of vsync:
584 * | | generate vsync interrupt
585 * | | |
586 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
587 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
588 * ----va---> <-----------------vb--------------------> <--------va-------------
589 * | | <----vs-----> |
590 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
591 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
592 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
593 * | | |
594 * last visible pixel first visible pixel
595 * | increment frame counter (gen3/4)
596 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
597 *
598 * x = horizontal active
599 * _ = horizontal blanking
600 * hs = horizontal sync
601 * va = vertical active
602 * vb = vertical blanking
603 * vs = vertical sync
604 * vbs = vblank_start (number)
605 *
606 * Summary:
607 * - most events happen at the start of horizontal sync
608 * - frame start happens at the start of horizontal blank, 1-4 lines
609 * (depending on PIPECONF settings) after the start of vblank
610 * - gen3/4 pixel and frame counter are synchronized with the start
611 * of horizontal active on the first line of vertical active
612 */
613
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300614static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
615{
616 /* Gen2 doesn't have a hardware frame counter */
617 return 0;
618}
619
Keith Packard42f52ef2008-10-18 19:39:29 -0700620/* Called from drm generic code, passed a 'crtc', which
621 * we use as a pipe index
622 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700623static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700624{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300625 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700626 unsigned long high_frame;
627 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300628 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100629 struct intel_crtc *intel_crtc =
630 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200631 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700632
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100633 htotal = mode->crtc_htotal;
634 hsync_start = mode->crtc_hsync_start;
635 vbl_start = mode->crtc_vblank_start;
636 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
637 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300638
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300639 /* Convert to pixel count */
640 vbl_start *= htotal;
641
642 /* Start of vblank event occurs at start of hsync */
643 vbl_start -= htotal - hsync_start;
644
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800645 high_frame = PIPEFRAME(pipe);
646 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100647
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700648 /*
649 * High & low register fields aren't synchronized, so make sure
650 * we get a low value that's stable across two reads of the high
651 * register.
652 */
653 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100654 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300655 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100656 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700657 } while (high1 != high2);
658
Chris Wilson5eddb702010-09-11 13:48:45 +0100659 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300660 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100661 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300662
663 /*
664 * The frame counter increments at beginning of active.
665 * Cook up a vblank counter by also checking the pixel
666 * counter against vblank start.
667 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200668 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700669}
670
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700671static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800672{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300673 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800674 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800675
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800676 return I915_READ(reg);
677}
678
Mario Kleinerad3543e2013-10-30 05:13:08 +0100679/* raw reads, only for fast reads of display block, no need for forcewake etc. */
680#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100681
Ville Syrjäläa225f072014-04-29 13:35:45 +0300682static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
683{
684 struct drm_device *dev = crtc->base.dev;
685 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200686 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300687 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300688 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300689
Ville Syrjälä80715b22014-05-15 20:23:23 +0300690 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300691 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
692 vtotal /= 2;
693
694 if (IS_GEN2(dev))
695 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
696 else
697 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
698
699 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300700 * See update_scanline_offset() for the details on the
701 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300702 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300703 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300704}
705
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700706static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200707 unsigned int flags, int *vpos, int *hpos,
708 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100709{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300710 struct drm_i915_private *dev_priv = dev->dev_private;
711 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200713 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300714 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300715 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100716 bool in_vbl = true;
717 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100718 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100719
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200720 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100721 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800722 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100723 return 0;
724 }
725
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300726 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300727 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300728 vtotal = mode->crtc_vtotal;
729 vbl_start = mode->crtc_vblank_start;
730 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100731
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200732 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
733 vbl_start = DIV_ROUND_UP(vbl_start, 2);
734 vbl_end /= 2;
735 vtotal /= 2;
736 }
737
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300738 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
739
Mario Kleinerad3543e2013-10-30 05:13:08 +0100740 /*
741 * Lock uncore.lock, as we will do multiple timing critical raw
742 * register reads, potentially with preemption disabled, so the
743 * following code must not block on uncore.lock.
744 */
745 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300746
Mario Kleinerad3543e2013-10-30 05:13:08 +0100747 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
748
749 /* Get optional system timestamp before query. */
750 if (stime)
751 *stime = ktime_get();
752
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300753 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100754 /* No obvious pixelcount register. Only query vertical
755 * scanout position from Display scan line register.
756 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300757 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100758 } else {
759 /* Have access to pixelcount since start of frame.
760 * We can split this into vertical and horizontal
761 * scanout position.
762 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100763 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100764
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300765 /* convert to pixel counts */
766 vbl_start *= htotal;
767 vbl_end *= htotal;
768 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300769
770 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300771 * In interlaced modes, the pixel counter counts all pixels,
772 * so one field will have htotal more pixels. In order to avoid
773 * the reported position from jumping backwards when the pixel
774 * counter is beyond the length of the shorter field, just
775 * clamp the position the length of the shorter field. This
776 * matches how the scanline counter based position works since
777 * the scanline counter doesn't count the two half lines.
778 */
779 if (position >= vtotal)
780 position = vtotal - 1;
781
782 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300783 * Start of vblank interrupt is triggered at start of hsync,
784 * just prior to the first active line of vblank. However we
785 * consider lines to start at the leading edge of horizontal
786 * active. So, should we get here before we've crossed into
787 * the horizontal active of the first line in vblank, we would
788 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
789 * always add htotal-hsync_start to the current pixel position.
790 */
791 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300792 }
793
Mario Kleinerad3543e2013-10-30 05:13:08 +0100794 /* Get optional system timestamp after query. */
795 if (etime)
796 *etime = ktime_get();
797
798 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
799
800 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
801
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300802 in_vbl = position >= vbl_start && position < vbl_end;
803
804 /*
805 * While in vblank, position will be negative
806 * counting up towards 0 at vbl_end. And outside
807 * vblank, position will be positive counting
808 * up since vbl_end.
809 */
810 if (position >= vbl_start)
811 position -= vbl_end;
812 else
813 position += vtotal - vbl_end;
814
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300815 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300816 *vpos = position;
817 *hpos = 0;
818 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100819 *vpos = position / htotal;
820 *hpos = position - (*vpos * htotal);
821 }
822
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100823 /* In vblank? */
824 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200825 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100826
827 return ret;
828}
829
Ville Syrjäläa225f072014-04-29 13:35:45 +0300830int intel_get_crtc_scanline(struct intel_crtc *crtc)
831{
832 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
833 unsigned long irqflags;
834 int position;
835
836 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
837 position = __intel_get_crtc_scanline(crtc);
838 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
839
840 return position;
841}
842
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700843static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100844 int *max_error,
845 struct timeval *vblank_time,
846 unsigned flags)
847{
Chris Wilson4041b852011-01-22 10:07:56 +0000848 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100849
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700850 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000851 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100852 return -EINVAL;
853 }
854
855 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000856 crtc = intel_get_crtc_for_pipe(dev, pipe);
857 if (crtc == NULL) {
858 DRM_ERROR("Invalid crtc %d\n", pipe);
859 return -EINVAL;
860 }
861
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200862 if (!crtc->hwmode.crtc_clock) {
Chris Wilson4041b852011-01-22 10:07:56 +0000863 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
864 return -EBUSY;
865 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100866
867 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000868 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
869 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300870 crtc,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200871 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100872}
873
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200874static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800875{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300876 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000877 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200878 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200879
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200880 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800881
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200882 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
883
Daniel Vetter20e4d402012-08-08 23:35:39 +0200884 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200885
Jesse Barnes7648fa92010-05-20 14:28:11 -0700886 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000887 busy_up = I915_READ(RCPREVBSYTUPAVG);
888 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800889 max_avg = I915_READ(RCBMAXAVG);
890 min_avg = I915_READ(RCBMINAVG);
891
892 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000893 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200894 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
895 new_delay = dev_priv->ips.cur_delay - 1;
896 if (new_delay < dev_priv->ips.max_delay)
897 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000898 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200899 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
900 new_delay = dev_priv->ips.cur_delay + 1;
901 if (new_delay > dev_priv->ips.min_delay)
902 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800903 }
904
Jesse Barnes7648fa92010-05-20 14:28:11 -0700905 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200906 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800907
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200908 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200909
Jesse Barnesf97108d2010-01-29 11:27:07 -0800910 return;
911}
912
Chris Wilson74cdb332015-04-07 16:21:05 +0100913static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100914{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100915 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000916 return;
917
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000918 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000919
Chris Wilson549f7362010-10-19 11:19:32 +0100920 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100921}
922
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000923static void vlv_c0_read(struct drm_i915_private *dev_priv,
924 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -0400925{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000926 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
927 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
928 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -0400929}
930
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000931static bool vlv_c0_above(struct drm_i915_private *dev_priv,
932 const struct intel_rps_ei *old,
933 const struct intel_rps_ei *now,
934 int threshold)
Deepak S31685c22014-07-03 17:33:01 -0400935{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000936 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -0400937
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000938 if (old->cz_clock == 0)
939 return false;
Deepak S31685c22014-07-03 17:33:01 -0400940
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000941 time = now->cz_clock - old->cz_clock;
942 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -0400943
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000944 /* Workload can be split between render + media, e.g. SwapBuffers
945 * being blitted in X after being rendered in mesa. To account for
946 * this we need to combine both engines into our activity counter.
947 */
948 c0 = now->render_c0 - old->render_c0;
949 c0 += now->media_c0 - old->media_c0;
950 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -0400951
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000952 return c0 >= time;
953}
Deepak S31685c22014-07-03 17:33:01 -0400954
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000955void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
956{
957 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
958 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000959}
960
961static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
962{
963 struct intel_rps_ei now;
964 u32 events = 0;
965
Chris Wilson6f4b12f82015-03-18 09:48:23 +0000966 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000967 return 0;
968
969 vlv_c0_read(dev_priv, &now);
970 if (now.cz_clock == 0)
971 return 0;
Deepak S31685c22014-07-03 17:33:01 -0400972
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000973 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
974 if (!vlv_c0_above(dev_priv,
975 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +0100976 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000977 events |= GEN6_PM_RP_DOWN_THRESHOLD;
978 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -0400979 }
980
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000981 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
982 if (vlv_c0_above(dev_priv,
983 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +0100984 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000985 events |= GEN6_PM_RP_UP_THRESHOLD;
986 dev_priv->rps.up_ei = now;
987 }
988
989 return events;
Deepak S31685c22014-07-03 17:33:01 -0400990}
991
Chris Wilsonf5a4c672015-04-27 13:41:23 +0100992static bool any_waiters(struct drm_i915_private *dev_priv)
993{
994 struct intel_engine_cs *ring;
995 int i;
996
997 for_each_ring(ring, dev_priv, i)
998 if (ring->irq_refcount)
999 return true;
1000
1001 return false;
1002}
1003
Ben Widawsky4912d042011-04-25 11:25:20 -07001004static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001005{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001006 struct drm_i915_private *dev_priv =
1007 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001008 bool client_boost;
1009 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001010 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001011
Daniel Vetter59cdb632013-07-04 23:35:28 +02001012 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001013 /* Speed up work cancelation during disabling rps interrupts. */
1014 if (!dev_priv->rps.interrupts_enabled) {
1015 spin_unlock_irq(&dev_priv->irq_lock);
1016 return;
1017 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001018 pm_iir = dev_priv->rps.pm_iir;
1019 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001020 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1021 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001022 client_boost = dev_priv->rps.client_boost;
1023 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001024 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001025
Paulo Zanoni60611c12013-08-15 11:50:01 -03001026 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301027 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001028
Chris Wilson8d3afd72015-05-21 21:01:47 +01001029 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001030 return;
1031
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001032 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001033
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001034 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1035
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001036 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001037 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001038 min = dev_priv->rps.min_freq_softlimit;
1039 max = dev_priv->rps.max_freq_softlimit;
1040
1041 if (client_boost) {
1042 new_delay = dev_priv->rps.max_freq_softlimit;
1043 adj = 0;
1044 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001045 if (adj > 0)
1046 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001047 else /* CHV needs even encode values */
1048 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001049 /*
1050 * For better performance, jump directly
1051 * to RPe if we're below it.
1052 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001053 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001054 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001055 adj = 0;
1056 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001057 } else if (any_waiters(dev_priv)) {
1058 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001059 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001060 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1061 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001062 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001063 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001064 adj = 0;
1065 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1066 if (adj < 0)
1067 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001068 else /* CHV needs even encode values */
1069 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001070 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001071 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001072 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001073
Chris Wilsonedcf2842015-04-07 16:20:29 +01001074 dev_priv->rps.last_adj = adj;
1075
Ben Widawsky79249632012-09-07 19:43:42 -07001076 /* sysfs frequency interfaces may have snuck in while servicing the
1077 * interrupt
1078 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001079 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001080 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301081
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001082 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001083
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001084 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001085}
1086
Ben Widawskye3689192012-05-25 16:56:22 -07001087
1088/**
1089 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1090 * occurred.
1091 * @work: workqueue struct
1092 *
1093 * Doesn't actually do anything except notify userspace. As a consequence of
1094 * this event, userspace should try to remap the bad rows since statistically
1095 * it is likely the same row is more likely to go bad again.
1096 */
1097static void ivybridge_parity_work(struct work_struct *work)
1098{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001099 struct drm_i915_private *dev_priv =
1100 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001101 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001102 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001103 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001104 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001105
1106 /* We must turn off DOP level clock gating to access the L3 registers.
1107 * In order to prevent a get/put style interface, acquire struct mutex
1108 * any time we access those registers.
1109 */
1110 mutex_lock(&dev_priv->dev->struct_mutex);
1111
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001112 /* If we've screwed up tracking, just let the interrupt fire again */
1113 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1114 goto out;
1115
Ben Widawskye3689192012-05-25 16:56:22 -07001116 misccpctl = I915_READ(GEN7_MISCCPCTL);
1117 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1118 POSTING_READ(GEN7_MISCCPCTL);
1119
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001120 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1121 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001122
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001123 slice--;
1124 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1125 break;
1126
1127 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1128
1129 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1130
1131 error_status = I915_READ(reg);
1132 row = GEN7_PARITY_ERROR_ROW(error_status);
1133 bank = GEN7_PARITY_ERROR_BANK(error_status);
1134 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1135
1136 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1137 POSTING_READ(reg);
1138
1139 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1140 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1141 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1142 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1143 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1144 parity_event[5] = NULL;
1145
Dave Airlie5bdebb12013-10-11 14:07:25 +10001146 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001147 KOBJ_CHANGE, parity_event);
1148
1149 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1150 slice, row, bank, subbank);
1151
1152 kfree(parity_event[4]);
1153 kfree(parity_event[3]);
1154 kfree(parity_event[2]);
1155 kfree(parity_event[1]);
1156 }
Ben Widawskye3689192012-05-25 16:56:22 -07001157
1158 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1159
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001160out:
1161 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001162 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001163 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001164 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001165
1166 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001167}
1168
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001169static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001170{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001171 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001172
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001173 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001174 return;
1175
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001176 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001177 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001178 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001179
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001180 iir &= GT_PARITY_ERROR(dev);
1181 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1182 dev_priv->l3_parity.which_slice |= 1 << 1;
1183
1184 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1185 dev_priv->l3_parity.which_slice |= 1 << 0;
1186
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001187 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001188}
1189
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001190static void ilk_gt_irq_handler(struct drm_device *dev,
1191 struct drm_i915_private *dev_priv,
1192 u32 gt_iir)
1193{
1194 if (gt_iir &
1195 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001196 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001197 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001198 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001199}
1200
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001201static void snb_gt_irq_handler(struct drm_device *dev,
1202 struct drm_i915_private *dev_priv,
1203 u32 gt_iir)
1204{
1205
Ben Widawskycc609d52013-05-28 19:22:29 -07001206 if (gt_iir &
1207 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001208 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001209 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001210 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001211 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001212 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001213
Ben Widawskycc609d52013-05-28 19:22:29 -07001214 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1215 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001216 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1217 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001218
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001219 if (gt_iir & GT_PARITY_ERROR(dev))
1220 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001221}
1222
Chris Wilson74cdb332015-04-07 16:21:05 +01001223static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001224 u32 master_ctl)
1225{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001226 irqreturn_t ret = IRQ_NONE;
1227
1228 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001229 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001230 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001231 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001232 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001233
Chris Wilson74cdb332015-04-07 16:21:05 +01001234 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1235 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1236 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1237 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001238
Chris Wilson74cdb332015-04-07 16:21:05 +01001239 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1240 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1241 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1242 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001243 } else
1244 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1245 }
1246
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001247 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001248 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001249 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001250 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001251 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001252
Chris Wilson74cdb332015-04-07 16:21:05 +01001253 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1254 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1255 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1256 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001257
Chris Wilson74cdb332015-04-07 16:21:05 +01001258 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1259 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1260 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1261 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001262 } else
1263 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1264 }
1265
Chris Wilson74cdb332015-04-07 16:21:05 +01001266 if (master_ctl & GEN8_GT_VECS_IRQ) {
1267 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1268 if (tmp) {
1269 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1270 ret = IRQ_HANDLED;
1271
1272 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1273 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1274 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1275 notify_ring(&dev_priv->ring[VECS]);
1276 } else
1277 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1278 }
1279
Ben Widawsky09610212014-05-15 20:58:08 +03001280 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001281 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001282 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001283 I915_WRITE_FW(GEN8_GT_IIR(2),
1284 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001285 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001286 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001287 } else
1288 DRM_ERROR("The master control interrupt lied (PM)!\n");
1289 }
1290
Ben Widawskyabd58f02013-11-02 21:07:09 -07001291 return ret;
1292}
1293
Imre Deak63c88d22015-07-20 14:43:39 -07001294static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1295{
1296 switch (port) {
1297 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001298 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001299 case PORT_B:
1300 return val & PORTB_HOTPLUG_LONG_DETECT;
1301 case PORT_C:
1302 return val & PORTC_HOTPLUG_LONG_DETECT;
1303 case PORT_D:
1304 return val & PORTD_HOTPLUG_LONG_DETECT;
1305 default:
1306 return false;
1307 }
1308}
1309
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001310static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1311{
1312 switch (port) {
1313 case PORT_E:
1314 return val & PORTE_HOTPLUG_LONG_DETECT;
1315 default:
1316 return false;
1317 }
1318}
1319
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001320static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1321{
1322 switch (port) {
1323 case PORT_A:
1324 return val & PORTA_HOTPLUG_LONG_DETECT;
1325 case PORT_B:
1326 return val & PORTB_HOTPLUG_LONG_DETECT;
1327 case PORT_C:
1328 return val & PORTC_HOTPLUG_LONG_DETECT;
1329 case PORT_D:
1330 return val & PORTD_HOTPLUG_LONG_DETECT;
1331 default:
1332 return false;
1333 }
1334}
1335
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001336static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1337{
1338 switch (port) {
1339 case PORT_A:
1340 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1341 default:
1342 return false;
1343 }
1344}
1345
Jani Nikula676574d2015-05-28 15:43:53 +03001346static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001347{
1348 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001349 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001350 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001351 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001352 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001353 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001354 return val & PORTD_HOTPLUG_LONG_DETECT;
1355 default:
1356 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001357 }
1358}
1359
Jani Nikula676574d2015-05-28 15:43:53 +03001360static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001361{
1362 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001363 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001364 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001365 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001366 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001367 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001368 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1369 default:
1370 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001371 }
1372}
1373
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001374/*
1375 * Get a bit mask of pins that have triggered, and which ones may be long.
1376 * This can be called multiple times with the same masks to accumulate
1377 * hotplug detection results from several registers.
1378 *
1379 * Note that the caller is expected to zero out the masks initially.
1380 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001381static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001382 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001383 const u32 hpd[HPD_NUM_PINS],
1384 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001385{
Jani Nikula8c841e52015-06-18 13:06:17 +03001386 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001387 int i;
1388
Jani Nikula676574d2015-05-28 15:43:53 +03001389 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001390 if ((hpd[i] & hotplug_trigger) == 0)
1391 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001392
Jani Nikula8c841e52015-06-18 13:06:17 +03001393 *pin_mask |= BIT(i);
1394
Imre Deakcc24fcd2015-07-21 15:32:45 -07001395 if (!intel_hpd_pin_to_port(i, &port))
1396 continue;
1397
Imre Deakfd63e2a2015-07-21 15:32:44 -07001398 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001399 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001400 }
1401
1402 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1403 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1404
1405}
1406
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001407static void gmbus_irq_handler(struct drm_device *dev)
1408{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001409 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001410
Daniel Vetter28c70f12012-12-01 13:53:45 +01001411 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001412}
1413
Daniel Vetterce99c252012-12-01 13:53:47 +01001414static void dp_aux_irq_handler(struct drm_device *dev)
1415{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001416 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001417
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001418 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001419}
1420
Shuang He8bf1e9f2013-10-15 18:55:27 +01001421#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001422static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1423 uint32_t crc0, uint32_t crc1,
1424 uint32_t crc2, uint32_t crc3,
1425 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001426{
1427 struct drm_i915_private *dev_priv = dev->dev_private;
1428 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1429 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001430 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001431
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001432 spin_lock(&pipe_crc->lock);
1433
Damien Lespiau0c912c72013-10-15 18:55:37 +01001434 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001435 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001436 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001437 return;
1438 }
1439
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001440 head = pipe_crc->head;
1441 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001442
1443 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001444 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001445 DRM_ERROR("CRC buffer overflowing\n");
1446 return;
1447 }
1448
1449 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001450
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001451 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001452 entry->crc[0] = crc0;
1453 entry->crc[1] = crc1;
1454 entry->crc[2] = crc2;
1455 entry->crc[3] = crc3;
1456 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001457
1458 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001459 pipe_crc->head = head;
1460
1461 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001462
1463 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001464}
Daniel Vetter277de952013-10-18 16:37:07 +02001465#else
1466static inline void
1467display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1468 uint32_t crc0, uint32_t crc1,
1469 uint32_t crc2, uint32_t crc3,
1470 uint32_t crc4) {}
1471#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001472
Daniel Vetter277de952013-10-18 16:37:07 +02001473
1474static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001475{
1476 struct drm_i915_private *dev_priv = dev->dev_private;
1477
Daniel Vetter277de952013-10-18 16:37:07 +02001478 display_pipe_crc_irq_handler(dev, pipe,
1479 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1480 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001481}
1482
Daniel Vetter277de952013-10-18 16:37:07 +02001483static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001484{
1485 struct drm_i915_private *dev_priv = dev->dev_private;
1486
Daniel Vetter277de952013-10-18 16:37:07 +02001487 display_pipe_crc_irq_handler(dev, pipe,
1488 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1489 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1490 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1491 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1492 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001493}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001494
Daniel Vetter277de952013-10-18 16:37:07 +02001495static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001496{
1497 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001498 uint32_t res1, res2;
1499
1500 if (INTEL_INFO(dev)->gen >= 3)
1501 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1502 else
1503 res1 = 0;
1504
1505 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1506 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1507 else
1508 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001509
Daniel Vetter277de952013-10-18 16:37:07 +02001510 display_pipe_crc_irq_handler(dev, pipe,
1511 I915_READ(PIPE_CRC_RES_RED(pipe)),
1512 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1513 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1514 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001515}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001516
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001517/* The RPS events need forcewake, so we add them to a work queue and mask their
1518 * IMR bits until the work is done. Other interrupts can be processed without
1519 * the work queue. */
1520static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001521{
Deepak Sa6706b42014-03-15 20:23:22 +05301522 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001523 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001524 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001525 if (dev_priv->rps.interrupts_enabled) {
1526 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1527 queue_work(dev_priv->wq, &dev_priv->rps.work);
1528 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001529 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001530 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001531
Imre Deakc9a9a262014-11-05 20:48:37 +02001532 if (INTEL_INFO(dev_priv)->gen >= 8)
1533 return;
1534
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001535 if (HAS_VEBOX(dev_priv->dev)) {
1536 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001537 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001538
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001539 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1540 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001541 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001542}
1543
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001544static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1545{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001546 if (!drm_handle_vblank(dev, pipe))
1547 return false;
1548
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001549 return true;
1550}
1551
Imre Deakc1874ed2014-02-04 21:35:46 +02001552static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1553{
1554 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001555 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001556 int pipe;
1557
Imre Deak58ead0d2014-02-04 21:35:47 +02001558 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001559 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001560 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001561 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001562
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001563 /*
1564 * PIPESTAT bits get signalled even when the interrupt is
1565 * disabled with the mask bits, and some of the status bits do
1566 * not generate interrupts at all (like the underrun bit). Hence
1567 * we need to be careful that we only handle what we want to
1568 * handle.
1569 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001570
1571 /* fifo underruns are filterered in the underrun handler. */
1572 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001573
1574 switch (pipe) {
1575 case PIPE_A:
1576 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1577 break;
1578 case PIPE_B:
1579 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1580 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001581 case PIPE_C:
1582 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1583 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001584 }
1585 if (iir & iir_bit)
1586 mask |= dev_priv->pipestat_irq_mask[pipe];
1587
1588 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001589 continue;
1590
1591 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001592 mask |= PIPESTAT_INT_ENABLE_MASK;
1593 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001594
1595 /*
1596 * Clear the PIPE*STAT regs before the IIR
1597 */
Imre Deak91d181d2014-02-10 18:42:49 +02001598 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1599 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001600 I915_WRITE(reg, pipe_stats[pipe]);
1601 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001602 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001603
Damien Lespiau055e3932014-08-18 13:49:10 +01001604 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001605 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1606 intel_pipe_handle_vblank(dev, pipe))
1607 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001608
Imre Deak579a9b02014-02-04 21:35:48 +02001609 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001610 intel_prepare_page_flip(dev, pipe);
1611 intel_finish_page_flip(dev, pipe);
1612 }
1613
1614 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1615 i9xx_pipe_crc_irq_handler(dev, pipe);
1616
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001617 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1618 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001619 }
1620
1621 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1622 gmbus_irq_handler(dev);
1623}
1624
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001625static void i9xx_hpd_irq_handler(struct drm_device *dev)
1626{
1627 struct drm_i915_private *dev_priv = dev->dev_private;
1628 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001629 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001630
Jani Nikula0d2e4292015-05-27 15:03:39 +03001631 if (!hotplug_status)
1632 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001633
Jani Nikula0d2e4292015-05-27 15:03:39 +03001634 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1635 /*
1636 * Make sure hotplug status is cleared before we clear IIR, or else we
1637 * may miss hotplug events.
1638 */
1639 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001640
Jani Nikula0d2e4292015-05-27 15:03:39 +03001641 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
1642 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001643
Imre Deakfd63e2a2015-07-21 15:32:44 -07001644 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1645 hotplug_trigger, hpd_status_g4x,
1646 i9xx_port_hotplug_long_detect);
Jani Nikula676574d2015-05-28 15:43:53 +03001647 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Jani Nikula369712e2015-05-27 15:03:40 +03001648
1649 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1650 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001651 } else {
1652 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001653
Imre Deakfd63e2a2015-07-21 15:32:44 -07001654 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1655 hotplug_trigger, hpd_status_g4x,
1656 i9xx_port_hotplug_long_detect);
Jani Nikula676574d2015-05-28 15:43:53 +03001657 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001658 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001659}
1660
Daniel Vetterff1f5252012-10-02 15:10:55 +02001661static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001662{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001663 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001664 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001665 u32 iir, gt_iir, pm_iir;
1666 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001667
Imre Deak2dd2a882015-02-24 11:14:30 +02001668 if (!intel_irqs_enabled(dev_priv))
1669 return IRQ_NONE;
1670
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001671 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001672 /* Find, clear, then process each source of interrupt */
1673
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001674 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001675 if (gt_iir)
1676 I915_WRITE(GTIIR, gt_iir);
1677
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001678 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001679 if (pm_iir)
1680 I915_WRITE(GEN6_PMIIR, pm_iir);
1681
1682 iir = I915_READ(VLV_IIR);
1683 if (iir) {
1684 /* Consume port before clearing IIR or we'll miss events */
1685 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1686 i9xx_hpd_irq_handler(dev);
1687 I915_WRITE(VLV_IIR, iir);
1688 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001689
1690 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1691 goto out;
1692
1693 ret = IRQ_HANDLED;
1694
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001695 if (gt_iir)
1696 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001697 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001698 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001699 /* Call regardless, as some status bits might not be
1700 * signalled in iir */
1701 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001702 }
1703
1704out:
1705 return ret;
1706}
1707
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001708static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1709{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001710 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001711 struct drm_i915_private *dev_priv = dev->dev_private;
1712 u32 master_ctl, iir;
1713 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001714
Imre Deak2dd2a882015-02-24 11:14:30 +02001715 if (!intel_irqs_enabled(dev_priv))
1716 return IRQ_NONE;
1717
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001718 for (;;) {
1719 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1720 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001721
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001722 if (master_ctl == 0 && iir == 0)
1723 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001724
Oscar Mateo27b6c122014-06-16 16:11:00 +01001725 ret = IRQ_HANDLED;
1726
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001727 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001728
Oscar Mateo27b6c122014-06-16 16:11:00 +01001729 /* Find, clear, then process each source of interrupt */
1730
1731 if (iir) {
1732 /* Consume port before clearing IIR or we'll miss events */
1733 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1734 i9xx_hpd_irq_handler(dev);
1735 I915_WRITE(VLV_IIR, iir);
1736 }
1737
Chris Wilson74cdb332015-04-07 16:21:05 +01001738 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001739
Oscar Mateo27b6c122014-06-16 16:11:00 +01001740 /* Call regardless, as some status bits might not be
1741 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001742 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001743
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001744 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1745 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001746 }
1747
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001748 return ret;
1749}
1750
Adam Jackson23e81d62012-06-06 15:45:44 -04001751static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001752{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001753 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001754 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001755 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001756
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301757 if (hotplug_trigger) {
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001758 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Dave Airlie13cf5502014-06-18 11:29:35 +10001759
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301760 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1761 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1762
Imre Deakfd63e2a2015-07-21 15:32:44 -07001763 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1764 dig_hotplug_reg, hpd_ibx,
1765 pch_port_hotplug_long_detect);
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301766 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1767 }
Daniel Vetter91d131d2013-06-27 17:52:14 +02001768
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001769 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1770 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1771 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001772 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001773 port_name(port));
1774 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001775
Daniel Vetterce99c252012-12-01 13:53:47 +01001776 if (pch_iir & SDE_AUX_MASK)
1777 dp_aux_irq_handler(dev);
1778
Jesse Barnes776ad802011-01-04 15:09:39 -08001779 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001780 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001781
1782 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1783 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1784
1785 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1786 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1787
1788 if (pch_iir & SDE_POISON)
1789 DRM_ERROR("PCH poison interrupt\n");
1790
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001791 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001792 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001793 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1794 pipe_name(pipe),
1795 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001796
1797 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1798 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1799
1800 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1801 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1802
Jesse Barnes776ad802011-01-04 15:09:39 -08001803 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001804 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001805
1806 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001807 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001808}
1809
1810static void ivb_err_int_handler(struct drm_device *dev)
1811{
1812 struct drm_i915_private *dev_priv = dev->dev_private;
1813 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001814 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001815
Paulo Zanonide032bf2013-04-12 17:57:58 -03001816 if (err_int & ERR_INT_POISON)
1817 DRM_ERROR("Poison interrupt\n");
1818
Damien Lespiau055e3932014-08-18 13:49:10 +01001819 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001820 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1821 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001822
Daniel Vetter5a69b892013-10-16 22:55:52 +02001823 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1824 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001825 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001826 else
Daniel Vetter277de952013-10-18 16:37:07 +02001827 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001828 }
1829 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001830
Paulo Zanoni86642812013-04-12 17:57:57 -03001831 I915_WRITE(GEN7_ERR_INT, err_int);
1832}
1833
1834static void cpt_serr_int_handler(struct drm_device *dev)
1835{
1836 struct drm_i915_private *dev_priv = dev->dev_private;
1837 u32 serr_int = I915_READ(SERR_INT);
1838
Paulo Zanonide032bf2013-04-12 17:57:58 -03001839 if (serr_int & SERR_INT_POISON)
1840 DRM_ERROR("PCH poison interrupt\n");
1841
Paulo Zanoni86642812013-04-12 17:57:57 -03001842 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001843 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001844
1845 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001846 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001847
1848 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001849 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001850
1851 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001852}
1853
Adam Jackson23e81d62012-06-06 15:45:44 -04001854static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1855{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001856 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001857 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001858 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001859
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301860 if (hotplug_trigger) {
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001861 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Dave Airlie13cf5502014-06-18 11:29:35 +10001862
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301863 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1864 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Imre Deakfd63e2a2015-07-21 15:32:44 -07001865
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001866 intel_get_hpd_pins(&pin_mask, &long_mask,
1867 hotplug_trigger,
1868 dig_hotplug_reg, hpd_cpt,
1869 pch_port_hotplug_long_detect);
Xiong Zhang26951ca2015-08-17 15:55:50 +08001870
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301871 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1872 }
Daniel Vetter91d131d2013-06-27 17:52:14 +02001873
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001874 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1875 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1876 SDE_AUDIO_POWER_SHIFT_CPT);
1877 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1878 port_name(port));
1879 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001880
1881 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001882 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001883
1884 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001885 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001886
1887 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1888 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1889
1890 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1891 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1892
1893 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001894 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001895 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1896 pipe_name(pipe),
1897 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001898
1899 if (pch_iir & SDE_ERROR_CPT)
1900 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001901}
1902
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001903static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
1904{
1905 struct drm_i915_private *dev_priv = dev->dev_private;
1906 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
1907 ~SDE_PORTE_HOTPLUG_SPT;
1908 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
1909 u32 pin_mask = 0, long_mask = 0;
1910
1911 if (hotplug_trigger) {
1912 u32 dig_hotplug_reg;
1913
1914 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1915 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1916
1917 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1918 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001919 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001920 }
1921
1922 if (hotplug2_trigger) {
1923 u32 dig_hotplug_reg;
1924
1925 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
1926 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
1927
1928 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
1929 dig_hotplug_reg, hpd_spt,
1930 spt_port_hotplug2_long_detect);
1931 }
1932
1933 if (pin_mask)
1934 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1935
1936 if (pch_iir & SDE_GMBUS_CPT)
1937 gmbus_irq_handler(dev);
1938}
1939
Paulo Zanonic008bc62013-07-12 16:35:10 -03001940static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1941{
1942 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02001943 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001944 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
1945
1946 if (hotplug_trigger) {
1947 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1948
1949 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
1950 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
1951
1952 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1953 dig_hotplug_reg, hpd_ilk,
1954 ilk_port_hotplug_long_detect);
1955 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1956 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001957
1958 if (de_iir & DE_AUX_CHANNEL_A)
1959 dp_aux_irq_handler(dev);
1960
1961 if (de_iir & DE_GSE)
1962 intel_opregion_asle_intr(dev);
1963
Paulo Zanonic008bc62013-07-12 16:35:10 -03001964 if (de_iir & DE_POISON)
1965 DRM_ERROR("Poison interrupt\n");
1966
Damien Lespiau055e3932014-08-18 13:49:10 +01001967 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001968 if (de_iir & DE_PIPE_VBLANK(pipe) &&
1969 intel_pipe_handle_vblank(dev, pipe))
1970 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001971
Daniel Vetter40da17c22013-10-21 18:04:36 +02001972 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001973 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001974
Daniel Vetter40da17c22013-10-21 18:04:36 +02001975 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1976 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001977
Daniel Vetter40da17c22013-10-21 18:04:36 +02001978 /* plane/pipes map 1:1 on ilk+ */
1979 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1980 intel_prepare_page_flip(dev, pipe);
1981 intel_finish_page_flip_plane(dev, pipe);
1982 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001983 }
1984
1985 /* check event from PCH */
1986 if (de_iir & DE_PCH_EVENT) {
1987 u32 pch_iir = I915_READ(SDEIIR);
1988
1989 if (HAS_PCH_CPT(dev))
1990 cpt_irq_handler(dev, pch_iir);
1991 else
1992 ibx_irq_handler(dev, pch_iir);
1993
1994 /* should clear PCH hotplug event before clear CPU irq */
1995 I915_WRITE(SDEIIR, pch_iir);
1996 }
1997
1998 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1999 ironlake_rps_change_irq_handler(dev);
2000}
2001
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002002static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2003{
2004 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002005 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002006 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2007
2008 if (hotplug_trigger) {
2009 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2010
2011 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2012 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2013
2014 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2015 dig_hotplug_reg, hpd_ivb,
2016 ilk_port_hotplug_long_detect);
2017 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2018 }
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002019
2020 if (de_iir & DE_ERR_INT_IVB)
2021 ivb_err_int_handler(dev);
2022
2023 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2024 dp_aux_irq_handler(dev);
2025
2026 if (de_iir & DE_GSE_IVB)
2027 intel_opregion_asle_intr(dev);
2028
Damien Lespiau055e3932014-08-18 13:49:10 +01002029 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002030 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2031 intel_pipe_handle_vblank(dev, pipe))
2032 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002033
2034 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002035 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2036 intel_prepare_page_flip(dev, pipe);
2037 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002038 }
2039 }
2040
2041 /* check event from PCH */
2042 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2043 u32 pch_iir = I915_READ(SDEIIR);
2044
2045 cpt_irq_handler(dev, pch_iir);
2046
2047 /* clear PCH hotplug event before clear CPU irq */
2048 I915_WRITE(SDEIIR, pch_iir);
2049 }
2050}
2051
Oscar Mateo72c90f62014-06-16 16:10:57 +01002052/*
2053 * To handle irqs with the minimum potential races with fresh interrupts, we:
2054 * 1 - Disable Master Interrupt Control.
2055 * 2 - Find the source(s) of the interrupt.
2056 * 3 - Clear the Interrupt Identity bits (IIR).
2057 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2058 * 5 - Re-enable Master Interrupt Control.
2059 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002060static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002061{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002062 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002063 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002064 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002065 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002066
Imre Deak2dd2a882015-02-24 11:14:30 +02002067 if (!intel_irqs_enabled(dev_priv))
2068 return IRQ_NONE;
2069
Paulo Zanoni86642812013-04-12 17:57:57 -03002070 /* We get interrupts on unclaimed registers, so check for this before we
2071 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002072 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002073
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002074 /* disable master interrupt before clearing iir */
2075 de_ier = I915_READ(DEIER);
2076 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002077 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002078
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002079 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2080 * interrupts will will be stored on its back queue, and then we'll be
2081 * able to process them after we restore SDEIER (as soon as we restore
2082 * it, we'll get an interrupt if SDEIIR still has something to process
2083 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002084 if (!HAS_PCH_NOP(dev)) {
2085 sde_ier = I915_READ(SDEIER);
2086 I915_WRITE(SDEIER, 0);
2087 POSTING_READ(SDEIER);
2088 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002089
Oscar Mateo72c90f62014-06-16 16:10:57 +01002090 /* Find, clear, then process each source of interrupt */
2091
Chris Wilson0e434062012-05-09 21:45:44 +01002092 gt_iir = I915_READ(GTIIR);
2093 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002094 I915_WRITE(GTIIR, gt_iir);
2095 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002096 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002097 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002098 else
2099 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002100 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002101
2102 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002103 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002104 I915_WRITE(DEIIR, de_iir);
2105 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002106 if (INTEL_INFO(dev)->gen >= 7)
2107 ivb_display_irq_handler(dev, de_iir);
2108 else
2109 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002110 }
2111
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002112 if (INTEL_INFO(dev)->gen >= 6) {
2113 u32 pm_iir = I915_READ(GEN6_PMIIR);
2114 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002115 I915_WRITE(GEN6_PMIIR, pm_iir);
2116 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002117 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002118 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002119 }
2120
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002121 I915_WRITE(DEIER, de_ier);
2122 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002123 if (!HAS_PCH_NOP(dev)) {
2124 I915_WRITE(SDEIER, sde_ier);
2125 POSTING_READ(SDEIER);
2126 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002127
2128 return ret;
2129}
2130
Shashank Sharmad04a4922014-08-22 17:40:41 +05302131static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
2132{
2133 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula676574d2015-05-28 15:43:53 +03002134 u32 hp_control, hp_trigger;
Ville Syrjälä42db67d2015-08-28 21:26:27 +03002135 u32 pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302136
2137 /* Get the status */
2138 hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
2139 hp_control = I915_READ(BXT_HOTPLUG_CTL);
2140
2141 /* Hotplug not enabled ? */
2142 if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
2143 DRM_ERROR("Interrupt when HPD disabled\n");
2144 return;
2145 }
2146
Shashank Sharmad04a4922014-08-22 17:40:41 +05302147 /* Clear sticky bits in hpd status */
2148 I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
Jani Nikula475c2e32015-05-28 15:43:54 +03002149
Imre Deakfd63e2a2015-07-21 15:32:44 -07002150 intel_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control,
Imre Deak63c88d22015-07-20 14:43:39 -07002151 hpd_bxt, bxt_port_hotplug_long_detect);
Jani Nikula475c2e32015-05-28 15:43:54 +03002152 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302153}
2154
Ben Widawskyabd58f02013-11-02 21:07:09 -07002155static irqreturn_t gen8_irq_handler(int irq, void *arg)
2156{
2157 struct drm_device *dev = arg;
2158 struct drm_i915_private *dev_priv = dev->dev_private;
2159 u32 master_ctl;
2160 irqreturn_t ret = IRQ_NONE;
2161 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002162 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002163 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2164
Imre Deak2dd2a882015-02-24 11:14:30 +02002165 if (!intel_irqs_enabled(dev_priv))
2166 return IRQ_NONE;
2167
Jesse Barnes88e04702014-11-13 17:51:48 +00002168 if (IS_GEN9(dev))
2169 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2170 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002171
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002172 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002173 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2174 if (!master_ctl)
2175 return IRQ_NONE;
2176
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002177 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002178
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002179 /* Find, clear, then process each source of interrupt */
2180
Chris Wilson74cdb332015-04-07 16:21:05 +01002181 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002182
2183 if (master_ctl & GEN8_DE_MISC_IRQ) {
2184 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002185 if (tmp) {
2186 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2187 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002188 if (tmp & GEN8_DE_MISC_GSE)
2189 intel_opregion_asle_intr(dev);
2190 else
2191 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002192 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002193 else
2194 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002195 }
2196
Daniel Vetter6d766f02013-11-07 14:49:55 +01002197 if (master_ctl & GEN8_DE_PORT_IRQ) {
2198 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002199 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302200 bool found = false;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03002201 u32 hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302202
Daniel Vetter6d766f02013-11-07 14:49:55 +01002203 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2204 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002205
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03002206 if (IS_BROADWELL(dev) && hotplug_trigger) {
2207 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2208
2209 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2210 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2211
2212 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2213 dig_hotplug_reg, hpd_bdw,
2214 ilk_port_hotplug_long_detect);
2215 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2216 found = true;
2217 }
2218
Shashank Sharmad04a4922014-08-22 17:40:41 +05302219 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002220 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302221 found = true;
2222 }
2223
2224 if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2225 bxt_hpd_handler(dev, tmp);
2226 found = true;
2227 }
2228
Shashank Sharma9e637432014-08-22 17:40:43 +05302229 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2230 gmbus_irq_handler(dev);
2231 found = true;
2232 }
2233
Shashank Sharmad04a4922014-08-22 17:40:41 +05302234 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002235 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002236 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002237 else
2238 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002239 }
2240
Damien Lespiau055e3932014-08-18 13:49:10 +01002241 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002242 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002243
Daniel Vetterc42664c2013-11-07 11:05:40 +01002244 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2245 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002246
Daniel Vetterc42664c2013-11-07 11:05:40 +01002247 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002248 if (pipe_iir) {
2249 ret = IRQ_HANDLED;
2250 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002251
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002252 if (pipe_iir & GEN8_PIPE_VBLANK &&
2253 intel_pipe_handle_vblank(dev, pipe))
2254 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002255
Damien Lespiau770de832014-03-20 20:45:01 +00002256 if (IS_GEN9(dev))
2257 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2258 else
2259 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2260
2261 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002262 intel_prepare_page_flip(dev, pipe);
2263 intel_finish_page_flip_plane(dev, pipe);
2264 }
2265
2266 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2267 hsw_pipe_crc_irq_handler(dev, pipe);
2268
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002269 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2270 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2271 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002272
Damien Lespiau770de832014-03-20 20:45:01 +00002273
2274 if (IS_GEN9(dev))
2275 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2276 else
2277 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2278
2279 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002280 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2281 pipe_name(pipe),
2282 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002283 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002284 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2285 }
2286
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302287 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2288 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002289 /*
2290 * FIXME(BDW): Assume for now that the new interrupt handling
2291 * scheme also closed the SDE interrupt handling race we've seen
2292 * on older pch-split platforms. But this needs testing.
2293 */
2294 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002295 if (pch_iir) {
2296 I915_WRITE(SDEIIR, pch_iir);
2297 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002298
2299 if (HAS_PCH_SPT(dev_priv))
2300 spt_irq_handler(dev, pch_iir);
2301 else
2302 cpt_irq_handler(dev, pch_iir);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002303 } else
2304 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2305
Daniel Vetter92d03a82013-11-07 11:05:43 +01002306 }
2307
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002308 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2309 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002310
2311 return ret;
2312}
2313
Daniel Vetter17e1df02013-09-08 21:57:13 +02002314static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2315 bool reset_completed)
2316{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002317 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002318 int i;
2319
2320 /*
2321 * Notify all waiters for GPU completion events that reset state has
2322 * been changed, and that they need to restart their wait after
2323 * checking for potential errors (and bail out to drop locks if there is
2324 * a gpu reset pending so that i915_error_work_func can acquire them).
2325 */
2326
2327 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2328 for_each_ring(ring, dev_priv, i)
2329 wake_up_all(&ring->irq_queue);
2330
2331 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2332 wake_up_all(&dev_priv->pending_flip_queue);
2333
2334 /*
2335 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2336 * reset state is cleared.
2337 */
2338 if (reset_completed)
2339 wake_up_all(&dev_priv->gpu_error.reset_queue);
2340}
2341
Jesse Barnes8a905232009-07-11 16:48:03 -04002342/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002343 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002344 *
2345 * Fire an error uevent so userspace can see that a hang or error
2346 * was detected.
2347 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002348static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002349{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002350 struct drm_i915_private *dev_priv = to_i915(dev);
2351 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002352 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2353 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2354 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002355 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002356
Dave Airlie5bdebb12013-10-11 14:07:25 +10002357 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002358
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002359 /*
2360 * Note that there's only one work item which does gpu resets, so we
2361 * need not worry about concurrent gpu resets potentially incrementing
2362 * error->reset_counter twice. We only need to take care of another
2363 * racing irq/hangcheck declaring the gpu dead for a second time. A
2364 * quick check for that is good enough: schedule_work ensures the
2365 * correct ordering between hang detection and this work item, and since
2366 * the reset in-progress bit is only ever set by code outside of this
2367 * work we don't need to worry about any other races.
2368 */
2369 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002370 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002371 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002372 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002373
Daniel Vetter17e1df02013-09-08 21:57:13 +02002374 /*
Imre Deakf454c692014-04-23 01:09:04 +03002375 * In most cases it's guaranteed that we get here with an RPM
2376 * reference held, for example because there is a pending GPU
2377 * request that won't finish until the reset is done. This
2378 * isn't the case at least when we get here by doing a
2379 * simulated reset via debugs, so get an RPM reference.
2380 */
2381 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002382
2383 intel_prepare_reset(dev);
2384
Imre Deakf454c692014-04-23 01:09:04 +03002385 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002386 * All state reset _must_ be completed before we update the
2387 * reset counter, for otherwise waiters might miss the reset
2388 * pending state and not properly drop locks, resulting in
2389 * deadlocks with the reset work.
2390 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002391 ret = i915_reset(dev);
2392
Ville Syrjälä75147472014-11-24 18:28:11 +02002393 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002394
Imre Deakf454c692014-04-23 01:09:04 +03002395 intel_runtime_pm_put(dev_priv);
2396
Daniel Vetterf69061b2012-12-06 09:01:42 +01002397 if (ret == 0) {
2398 /*
2399 * After all the gem state is reset, increment the reset
2400 * counter and wake up everyone waiting for the reset to
2401 * complete.
2402 *
2403 * Since unlock operations are a one-sided barrier only,
2404 * we need to insert a barrier here to order any seqno
2405 * updates before
2406 * the counter increment.
2407 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002408 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002409 atomic_inc(&dev_priv->gpu_error.reset_counter);
2410
Dave Airlie5bdebb12013-10-11 14:07:25 +10002411 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002412 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002413 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002414 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002415 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002416
Daniel Vetter17e1df02013-09-08 21:57:13 +02002417 /*
2418 * Note: The wake_up also serves as a memory barrier so that
2419 * waiters see the update value of the reset counter atomic_t.
2420 */
2421 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002422 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002423}
2424
Chris Wilson35aed2e2010-05-27 13:18:12 +01002425static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002426{
2427 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002428 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002429 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002430 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002431
Chris Wilson35aed2e2010-05-27 13:18:12 +01002432 if (!eir)
2433 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002434
Joe Perchesa70491c2012-03-18 13:00:11 -07002435 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002436
Ben Widawskybd9854f2012-08-23 15:18:09 -07002437 i915_get_extra_instdone(dev, instdone);
2438
Jesse Barnes8a905232009-07-11 16:48:03 -04002439 if (IS_G4X(dev)) {
2440 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2441 u32 ipeir = I915_READ(IPEIR_I965);
2442
Joe Perchesa70491c2012-03-18 13:00:11 -07002443 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2444 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002445 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2446 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002447 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002448 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002449 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002450 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002451 }
2452 if (eir & GM45_ERROR_PAGE_TABLE) {
2453 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002454 pr_err("page table error\n");
2455 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002456 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002457 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002458 }
2459 }
2460
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002461 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002462 if (eir & I915_ERROR_PAGE_TABLE) {
2463 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002464 pr_err("page table error\n");
2465 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002466 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002467 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002468 }
2469 }
2470
2471 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002472 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002473 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002474 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002475 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002476 /* pipestat has already been acked */
2477 }
2478 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002479 pr_err("instruction error\n");
2480 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002481 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2482 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002483 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002484 u32 ipeir = I915_READ(IPEIR);
2485
Joe Perchesa70491c2012-03-18 13:00:11 -07002486 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2487 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002488 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002489 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002490 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002491 } else {
2492 u32 ipeir = I915_READ(IPEIR_I965);
2493
Joe Perchesa70491c2012-03-18 13:00:11 -07002494 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2495 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002496 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002497 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002498 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002499 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002500 }
2501 }
2502
2503 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002504 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002505 eir = I915_READ(EIR);
2506 if (eir) {
2507 /*
2508 * some errors might have become stuck,
2509 * mask them.
2510 */
2511 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2512 I915_WRITE(EMR, I915_READ(EMR) | eir);
2513 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2514 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002515}
2516
2517/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002518 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002519 * @dev: drm device
2520 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002521 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002522 * dump it to the syslog. Also call i915_capture_error_state() to make
2523 * sure we get a record and make it available in debugfs. Fire a uevent
2524 * so userspace knows something bad happened (should trigger collection
2525 * of a ring dump etc.).
2526 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002527void i915_handle_error(struct drm_device *dev, bool wedged,
2528 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002529{
2530 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002531 va_list args;
2532 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002533
Mika Kuoppala58174462014-02-25 17:11:26 +02002534 va_start(args, fmt);
2535 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2536 va_end(args);
2537
2538 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002539 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002540
Ben Gamariba1234d2009-09-14 17:48:47 -04002541 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002542 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2543 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002544
Ben Gamari11ed50e2009-09-14 17:48:45 -04002545 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002546 * Wakeup waiting processes so that the reset function
2547 * i915_reset_and_wakeup doesn't deadlock trying to grab
2548 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002549 * processes will see a reset in progress and back off,
2550 * releasing their locks and then wait for the reset completion.
2551 * We must do this for _all_ gpu waiters that might hold locks
2552 * that the reset work needs to acquire.
2553 *
2554 * Note: The wake_up serves as the required memory barrier to
2555 * ensure that the waiters see the updated value of the reset
2556 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002557 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002558 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002559 }
2560
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002561 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002562}
2563
Keith Packard42f52ef2008-10-18 19:39:29 -07002564/* Called from drm generic code, passed 'crtc' which
2565 * we use as a pipe index
2566 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002567static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002568{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002569 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002570 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002571
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002572 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002573 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002574 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002575 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002576 else
Keith Packard7c463582008-11-04 02:03:27 -08002577 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002578 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002579 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002580
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002581 return 0;
2582}
2583
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002584static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002585{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002586 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002587 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002588 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002589 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002590
Jesse Barnesf796cf82011-04-07 13:58:17 -07002591 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002592 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002593 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2594
2595 return 0;
2596}
2597
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002598static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2599{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002600 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002601 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002602
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002603 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002604 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002605 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002606 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2607
2608 return 0;
2609}
2610
Ben Widawskyabd58f02013-11-02 21:07:09 -07002611static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2612{
2613 struct drm_i915_private *dev_priv = dev->dev_private;
2614 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002615
Ben Widawskyabd58f02013-11-02 21:07:09 -07002616 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002617 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2618 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2619 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002620 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2621 return 0;
2622}
2623
Keith Packard42f52ef2008-10-18 19:39:29 -07002624/* Called from drm generic code, passed 'crtc' which
2625 * we use as a pipe index
2626 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002627static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002628{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002629 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002630 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002631
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002632 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002633 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002634 PIPE_VBLANK_INTERRUPT_STATUS |
2635 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002636 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2637}
2638
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002639static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002640{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002641 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002642 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002643 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002644 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002645
2646 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002647 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002648 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2649}
2650
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002651static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2652{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002653 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002654 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002655
2656 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002657 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002658 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002659 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2660}
2661
Ben Widawskyabd58f02013-11-02 21:07:09 -07002662static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2663{
2664 struct drm_i915_private *dev_priv = dev->dev_private;
2665 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002666
Ben Widawskyabd58f02013-11-02 21:07:09 -07002667 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002668 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2669 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2670 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002671 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2672}
2673
Chris Wilson9107e9d2013-06-10 11:20:20 +01002674static bool
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002675ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002676{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002677 return (list_empty(&ring->request_list) ||
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002678 i915_seqno_passed(seqno, ring->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002679}
2680
Daniel Vettera028c4b2014-03-15 00:08:56 +01002681static bool
2682ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2683{
2684 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002685 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002686 } else {
2687 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2688 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2689 MI_SEMAPHORE_REGISTER);
2690 }
2691}
2692
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002693static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002694semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002695{
2696 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002697 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002698 int i;
2699
2700 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002701 for_each_ring(signaller, dev_priv, i) {
2702 if (ring == signaller)
2703 continue;
2704
2705 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2706 return signaller;
2707 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002708 } else {
2709 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2710
2711 for_each_ring(signaller, dev_priv, i) {
2712 if(ring == signaller)
2713 continue;
2714
Ben Widawskyebc348b2014-04-29 14:52:28 -07002715 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002716 return signaller;
2717 }
2718 }
2719
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002720 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2721 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002722
2723 return NULL;
2724}
2725
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002726static struct intel_engine_cs *
2727semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002728{
2729 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002730 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002731 u64 offset = 0;
2732 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002733
2734 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002735 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002736 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002737
Daniel Vetter88fe4292014-03-15 00:08:55 +01002738 /*
2739 * HEAD is likely pointing to the dword after the actual command,
2740 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002741 * or 4 dwords depending on the semaphore wait command size.
2742 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002743 * point at at batch, and semaphores are always emitted into the
2744 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002745 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002746 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002747 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002748
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002749 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002750 /*
2751 * Be paranoid and presume the hw has gone off into the wild -
2752 * our ring is smaller than what the hardware (and hence
2753 * HEAD_ADDR) allows. Also handles wrap-around.
2754 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002755 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002756
2757 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002758 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002759 if (cmd == ipehr)
2760 break;
2761
Daniel Vetter88fe4292014-03-15 00:08:55 +01002762 head -= 4;
2763 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002764
Daniel Vetter88fe4292014-03-15 00:08:55 +01002765 if (!i)
2766 return NULL;
2767
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002768 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002769 if (INTEL_INFO(ring->dev)->gen >= 8) {
2770 offset = ioread32(ring->buffer->virtual_start + head + 12);
2771 offset <<= 32;
2772 offset = ioread32(ring->buffer->virtual_start + head + 8);
2773 }
2774 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002775}
2776
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002777static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002778{
2779 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002780 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002781 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002782
Chris Wilson4be17382014-06-06 10:22:29 +01002783 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002784
2785 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002786 if (signaller == NULL)
2787 return -1;
2788
2789 /* Prevent pathological recursion due to driver bugs */
2790 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002791 return -1;
2792
Chris Wilson4be17382014-06-06 10:22:29 +01002793 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2794 return 1;
2795
Chris Wilsona0d036b2014-07-19 12:40:42 +01002796 /* cursory check for an unkickable deadlock */
2797 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2798 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002799 return -1;
2800
2801 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002802}
2803
2804static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2805{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002806 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002807 int i;
2808
2809 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002810 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002811}
2812
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002813static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002814ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002815{
2816 struct drm_device *dev = ring->dev;
2817 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002818 u32 tmp;
2819
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002820 if (acthd != ring->hangcheck.acthd) {
2821 if (acthd > ring->hangcheck.max_acthd) {
2822 ring->hangcheck.max_acthd = acthd;
2823 return HANGCHECK_ACTIVE;
2824 }
2825
2826 return HANGCHECK_ACTIVE_LOOP;
2827 }
Chris Wilson6274f212013-06-10 11:20:21 +01002828
Chris Wilson9107e9d2013-06-10 11:20:20 +01002829 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002830 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002831
2832 /* Is the chip hanging on a WAIT_FOR_EVENT?
2833 * If so we can simply poke the RB_WAIT bit
2834 * and break the hang. This should work on
2835 * all but the second generation chipsets.
2836 */
2837 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002838 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002839 i915_handle_error(dev, false,
2840 "Kicking stuck wait on %s",
2841 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002842 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002843 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002844 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002845
Chris Wilson6274f212013-06-10 11:20:21 +01002846 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2847 switch (semaphore_passed(ring)) {
2848 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002849 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002850 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002851 i915_handle_error(dev, false,
2852 "Kicking stuck semaphore on %s",
2853 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002854 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002855 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002856 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002857 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002858 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002859 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002860
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002861 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002862}
2863
Chris Wilson737b1502015-01-26 18:03:03 +02002864/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002865 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002866 * batchbuffers in a long time. We keep track per ring seqno progress and
2867 * if there are no progress, hangcheck score for that ring is increased.
2868 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2869 * we kick the ring. If we see no progress on three subsequent calls
2870 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002871 */
Chris Wilson737b1502015-01-26 18:03:03 +02002872static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002873{
Chris Wilson737b1502015-01-26 18:03:03 +02002874 struct drm_i915_private *dev_priv =
2875 container_of(work, typeof(*dev_priv),
2876 gpu_error.hangcheck_work.work);
2877 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002878 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002879 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002880 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002881 bool stuck[I915_NUM_RINGS] = { 0 };
2882#define BUSY 1
2883#define KICK 5
2884#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002885
Jani Nikulad330a952014-01-21 11:24:25 +02002886 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002887 return;
2888
Chris Wilsonb4519512012-05-11 14:29:30 +01002889 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002890 u64 acthd;
2891 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002892 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002893
Chris Wilson6274f212013-06-10 11:20:21 +01002894 semaphore_clear_deadlocks(dev_priv);
2895
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002896 seqno = ring->get_seqno(ring, false);
2897 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002898
Chris Wilson9107e9d2013-06-10 11:20:20 +01002899 if (ring->hangcheck.seqno == seqno) {
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002900 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002901 ring->hangcheck.action = HANGCHECK_IDLE;
2902
Chris Wilson9107e9d2013-06-10 11:20:20 +01002903 if (waitqueue_active(&ring->irq_queue)) {
2904 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002905 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002906 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2907 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2908 ring->name);
2909 else
2910 DRM_INFO("Fake missed irq on %s\n",
2911 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002912 wake_up_all(&ring->irq_queue);
2913 }
2914 /* Safeguard against driver failure */
2915 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002916 } else
2917 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002918 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002919 /* We always increment the hangcheck score
2920 * if the ring is busy and still processing
2921 * the same request, so that no single request
2922 * can run indefinitely (such as a chain of
2923 * batches). The only time we do not increment
2924 * the hangcheck score on this ring, if this
2925 * ring is in a legitimate wait for another
2926 * ring. In that case the waiting ring is a
2927 * victim and we want to be sure we catch the
2928 * right culprit. Then every time we do kick
2929 * the ring, add a small increment to the
2930 * score so that we can catch a batch that is
2931 * being repeatedly kicked and so responsible
2932 * for stalling the machine.
2933 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002934 ring->hangcheck.action = ring_stuck(ring,
2935 acthd);
2936
2937 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002938 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002939 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002940 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002941 break;
2942 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002943 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002944 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002945 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002946 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002947 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002948 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002949 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002950 stuck[i] = true;
2951 break;
2952 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002953 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002954 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002955 ring->hangcheck.action = HANGCHECK_ACTIVE;
2956
Chris Wilson9107e9d2013-06-10 11:20:20 +01002957 /* Gradually reduce the count so that we catch DoS
2958 * attempts across multiple batches.
2959 */
2960 if (ring->hangcheck.score > 0)
2961 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002962
2963 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002964 }
2965
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002966 ring->hangcheck.seqno = seqno;
2967 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002968 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002969 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002970
Mika Kuoppala92cab732013-05-24 17:16:07 +03002971 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002972 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002973 DRM_INFO("%s on %s\n",
2974 stuck[i] ? "stuck" : "no progress",
2975 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002976 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002977 }
2978 }
2979
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002980 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002981 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002982
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002983 if (busy_count)
2984 /* Reset timer case chip hangs without another request
2985 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002986 i915_queue_hangcheck(dev);
2987}
2988
2989void i915_queue_hangcheck(struct drm_device *dev)
2990{
Chris Wilson737b1502015-01-26 18:03:03 +02002991 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00002992
Jani Nikulad330a952014-01-21 11:24:25 +02002993 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002994 return;
2995
Chris Wilson737b1502015-01-26 18:03:03 +02002996 /* Don't continually defer the hangcheck so that it is always run at
2997 * least once after work has been scheduled on any ring. Otherwise,
2998 * we will ignore a hung ring if a second ring is kept busy.
2999 */
3000
3001 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3002 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003003}
3004
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003005static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003006{
3007 struct drm_i915_private *dev_priv = dev->dev_private;
3008
3009 if (HAS_PCH_NOP(dev))
3010 return;
3011
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003012 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003013
3014 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3015 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003016}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003017
Paulo Zanoni622364b2014-04-01 15:37:22 -03003018/*
3019 * SDEIER is also touched by the interrupt handler to work around missed PCH
3020 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3021 * instead we unconditionally enable all PCH interrupt sources here, but then
3022 * only unmask them as needed with SDEIMR.
3023 *
3024 * This function needs to be called before interrupts are enabled.
3025 */
3026static void ibx_irq_pre_postinstall(struct drm_device *dev)
3027{
3028 struct drm_i915_private *dev_priv = dev->dev_private;
3029
3030 if (HAS_PCH_NOP(dev))
3031 return;
3032
3033 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003034 I915_WRITE(SDEIER, 0xffffffff);
3035 POSTING_READ(SDEIER);
3036}
3037
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003038static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003039{
3040 struct drm_i915_private *dev_priv = dev->dev_private;
3041
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003042 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003043 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003044 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003045}
3046
Linus Torvalds1da177e2005-04-16 15:20:36 -07003047/* drm_dma.h hooks
3048*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003049static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003050{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003051 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003052
Paulo Zanoni0c841212014-04-01 15:37:27 -03003053 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003054
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003055 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003056 if (IS_GEN7(dev))
3057 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003058
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003059 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003060
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003061 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003062}
3063
Ville Syrjälä70591a42014-10-30 19:42:58 +02003064static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3065{
3066 enum pipe pipe;
3067
3068 I915_WRITE(PORT_HOTPLUG_EN, 0);
3069 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3070
3071 for_each_pipe(dev_priv, pipe)
3072 I915_WRITE(PIPESTAT(pipe), 0xffff);
3073
3074 GEN5_IRQ_RESET(VLV_);
3075}
3076
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003077static void valleyview_irq_preinstall(struct drm_device *dev)
3078{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003079 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003080
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003081 /* VLV magic */
3082 I915_WRITE(VLV_IMR, 0);
3083 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3084 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3085 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3086
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003087 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003088
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003089 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003090
Ville Syrjälä70591a42014-10-30 19:42:58 +02003091 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003092}
3093
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003094static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3095{
3096 GEN8_IRQ_RESET_NDX(GT, 0);
3097 GEN8_IRQ_RESET_NDX(GT, 1);
3098 GEN8_IRQ_RESET_NDX(GT, 2);
3099 GEN8_IRQ_RESET_NDX(GT, 3);
3100}
3101
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003102static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003103{
3104 struct drm_i915_private *dev_priv = dev->dev_private;
3105 int pipe;
3106
Ben Widawskyabd58f02013-11-02 21:07:09 -07003107 I915_WRITE(GEN8_MASTER_IRQ, 0);
3108 POSTING_READ(GEN8_MASTER_IRQ);
3109
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003110 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003111
Damien Lespiau055e3932014-08-18 13:49:10 +01003112 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003113 if (intel_display_power_is_enabled(dev_priv,
3114 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003115 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003116
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003117 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3118 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3119 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003120
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303121 if (HAS_PCH_SPLIT(dev))
3122 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003123}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003124
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003125void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3126 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003127{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003128 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003129
Daniel Vetter13321782014-09-15 14:55:29 +02003130 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003131 if (pipe_mask & 1 << PIPE_A)
3132 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3133 dev_priv->de_irq_mask[PIPE_A],
3134 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003135 if (pipe_mask & 1 << PIPE_B)
3136 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3137 dev_priv->de_irq_mask[PIPE_B],
3138 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3139 if (pipe_mask & 1 << PIPE_C)
3140 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3141 dev_priv->de_irq_mask[PIPE_C],
3142 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003143 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003144}
3145
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003146static void cherryview_irq_preinstall(struct drm_device *dev)
3147{
3148 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003149
3150 I915_WRITE(GEN8_MASTER_IRQ, 0);
3151 POSTING_READ(GEN8_MASTER_IRQ);
3152
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003153 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003154
3155 GEN5_IRQ_RESET(GEN8_PCU_);
3156
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003157 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3158
Ville Syrjälä70591a42014-10-30 19:42:58 +02003159 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003160}
3161
Ville Syrjälä87a02102015-08-27 23:55:57 +03003162static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
3163 const u32 hpd[HPD_NUM_PINS])
3164{
3165 struct drm_i915_private *dev_priv = to_i915(dev);
3166 struct intel_encoder *encoder;
3167 u32 enabled_irqs = 0;
3168
3169 for_each_intel_encoder(dev, encoder)
3170 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3171 enabled_irqs |= hpd[encoder->hpd_pin];
3172
3173 return enabled_irqs;
3174}
3175
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003176static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003177{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003178 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003179 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003180
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003181 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003182 hotplug_irqs = SDE_HOTPLUG_MASK;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003183 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003184 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003185 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003186 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003187 }
3188
Daniel Vetterfee884e2013-07-04 23:35:21 +02003189 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003190
3191 /*
3192 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003193 * duration to 2ms (which is the minimum in the Display Port spec).
3194 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003195 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003196 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3197 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3198 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3199 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3200 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003201 /*
3202 * When CPU and PCH are on the same package, port A
3203 * HPD must be enabled in both north and south.
3204 */
3205 if (HAS_PCH_LPT_LP(dev))
3206 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003207 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003208}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003209
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003210static void spt_hpd_irq_setup(struct drm_device *dev)
3211{
3212 struct drm_i915_private *dev_priv = dev->dev_private;
3213 u32 hotplug_irqs, hotplug, enabled_irqs;
3214
3215 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3216 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
3217
3218 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3219
3220 /* Enable digital hotplug on the PCH */
3221 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3222 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003223 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003224 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3225
3226 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3227 hotplug |= PORTE_HOTPLUG_ENABLE;
3228 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003229}
3230
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003231static void ilk_hpd_irq_setup(struct drm_device *dev)
3232{
3233 struct drm_i915_private *dev_priv = dev->dev_private;
3234 u32 hotplug_irqs, hotplug, enabled_irqs;
3235
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003236 if (INTEL_INFO(dev)->gen >= 8) {
3237 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3238 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
3239
3240 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3241 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003242 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3243 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003244
3245 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003246 } else {
3247 hotplug_irqs = DE_DP_A_HOTPLUG;
3248 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003249
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003250 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3251 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003252
3253 /*
3254 * Enable digital hotplug on the CPU, and configure the DP short pulse
3255 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003256 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003257 */
3258 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3259 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3260 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3261 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3262
3263 ibx_hpd_irq_setup(dev);
3264}
3265
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003266static void bxt_hpd_irq_setup(struct drm_device *dev)
3267{
3268 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003269 u32 hotplug_port;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003270 u32 hotplug_ctrl;
3271
Ville Syrjälä87a02102015-08-27 23:55:57 +03003272 hotplug_port = intel_hpd_enabled_irqs(dev, hpd_bxt);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003273
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003274 hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3275
Sonika Jindal7f3561b2015-08-10 10:35:35 +05303276 if (hotplug_port & BXT_DE_PORT_HP_DDIA)
3277 hotplug_ctrl |= BXT_DDIA_HPD_ENABLE;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003278 if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3279 hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3280 if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3281 hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3282 I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3283
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003284 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3285 I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3286
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003287 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3288 I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3289 POSTING_READ(GEN8_DE_PORT_IER);
3290}
3291
Paulo Zanonid46da432013-02-08 17:35:15 -02003292static void ibx_irq_postinstall(struct drm_device *dev)
3293{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003294 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003295 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003296
Daniel Vetter692a04c2013-05-29 21:43:05 +02003297 if (HAS_PCH_NOP(dev))
3298 return;
3299
Paulo Zanoni105b1222014-04-01 15:37:17 -03003300 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003301 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003302 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003303 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003304
Paulo Zanoni337ba012014-04-01 15:37:16 -03003305 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003306 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003307}
3308
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003309static void gen5_gt_irq_postinstall(struct drm_device *dev)
3310{
3311 struct drm_i915_private *dev_priv = dev->dev_private;
3312 u32 pm_irqs, gt_irqs;
3313
3314 pm_irqs = gt_irqs = 0;
3315
3316 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003317 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003318 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003319 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3320 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003321 }
3322
3323 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3324 if (IS_GEN5(dev)) {
3325 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3326 ILK_BSD_USER_INTERRUPT;
3327 } else {
3328 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3329 }
3330
Paulo Zanoni35079892014-04-01 15:37:15 -03003331 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003332
3333 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003334 /*
3335 * RPS interrupts will get enabled/disabled on demand when RPS
3336 * itself is enabled/disabled.
3337 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003338 if (HAS_VEBOX(dev))
3339 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3340
Paulo Zanoni605cd252013-08-06 18:57:15 -03003341 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003342 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003343 }
3344}
3345
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003346static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003347{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003348 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003349 u32 display_mask, extra_mask;
3350
3351 if (INTEL_INFO(dev)->gen >= 7) {
3352 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3353 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3354 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003355 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003356 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003357 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3358 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003359 } else {
3360 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3361 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003362 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003363 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3364 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003365 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3366 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3367 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003368 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003369
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003370 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003371
Paulo Zanoni0c841212014-04-01 15:37:27 -03003372 I915_WRITE(HWSTAM, 0xeffe);
3373
Paulo Zanoni622364b2014-04-01 15:37:22 -03003374 ibx_irq_pre_postinstall(dev);
3375
Paulo Zanoni35079892014-04-01 15:37:15 -03003376 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003377
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003378 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003379
Paulo Zanonid46da432013-02-08 17:35:15 -02003380 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003381
Jesse Barnesf97108d2010-01-29 11:27:07 -08003382 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003383 /* Enable PCU event interrupts
3384 *
3385 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003386 * setup is guaranteed to run in single-threaded context. But we
3387 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003388 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003389 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003390 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003391 }
3392
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003393 return 0;
3394}
3395
Imre Deakf8b79e52014-03-04 19:23:07 +02003396static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3397{
3398 u32 pipestat_mask;
3399 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003400 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003401
3402 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3403 PIPE_FIFO_UNDERRUN_STATUS;
3404
Ville Syrjälä120dda42014-10-30 19:42:57 +02003405 for_each_pipe(dev_priv, pipe)
3406 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003407 POSTING_READ(PIPESTAT(PIPE_A));
3408
3409 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3410 PIPE_CRC_DONE_INTERRUPT_STATUS;
3411
Ville Syrjälä120dda42014-10-30 19:42:57 +02003412 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3413 for_each_pipe(dev_priv, pipe)
3414 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003415
3416 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3417 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3418 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003419 if (IS_CHERRYVIEW(dev_priv))
3420 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003421 dev_priv->irq_mask &= ~iir_mask;
3422
3423 I915_WRITE(VLV_IIR, iir_mask);
3424 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003425 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003426 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3427 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003428}
3429
3430static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3431{
3432 u32 pipestat_mask;
3433 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003434 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003435
3436 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3437 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003438 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003439 if (IS_CHERRYVIEW(dev_priv))
3440 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003441
3442 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003443 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003444 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003445 I915_WRITE(VLV_IIR, iir_mask);
3446 I915_WRITE(VLV_IIR, iir_mask);
3447 POSTING_READ(VLV_IIR);
3448
3449 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3450 PIPE_CRC_DONE_INTERRUPT_STATUS;
3451
Ville Syrjälä120dda42014-10-30 19:42:57 +02003452 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3453 for_each_pipe(dev_priv, pipe)
3454 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003455
3456 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3457 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003458
3459 for_each_pipe(dev_priv, pipe)
3460 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003461 POSTING_READ(PIPESTAT(PIPE_A));
3462}
3463
3464void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3465{
3466 assert_spin_locked(&dev_priv->irq_lock);
3467
3468 if (dev_priv->display_irqs_enabled)
3469 return;
3470
3471 dev_priv->display_irqs_enabled = true;
3472
Imre Deak950eaba2014-09-08 15:21:09 +03003473 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003474 valleyview_display_irqs_install(dev_priv);
3475}
3476
3477void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3478{
3479 assert_spin_locked(&dev_priv->irq_lock);
3480
3481 if (!dev_priv->display_irqs_enabled)
3482 return;
3483
3484 dev_priv->display_irqs_enabled = false;
3485
Imre Deak950eaba2014-09-08 15:21:09 +03003486 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003487 valleyview_display_irqs_uninstall(dev_priv);
3488}
3489
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003490static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003491{
Imre Deakf8b79e52014-03-04 19:23:07 +02003492 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003493
Daniel Vetter20afbda2012-12-11 14:05:07 +01003494 I915_WRITE(PORT_HOTPLUG_EN, 0);
3495 POSTING_READ(PORT_HOTPLUG_EN);
3496
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003497 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003498 I915_WRITE(VLV_IIR, 0xffffffff);
3499 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3500 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3501 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003502
Daniel Vetterb79480b2013-06-27 17:52:10 +02003503 /* Interrupt setup is already guaranteed to be single-threaded, this is
3504 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003505 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003506 if (dev_priv->display_irqs_enabled)
3507 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003508 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003509}
3510
3511static int valleyview_irq_postinstall(struct drm_device *dev)
3512{
3513 struct drm_i915_private *dev_priv = dev->dev_private;
3514
3515 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003516
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003517 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003518
3519 /* ack & enable invalid PTE error interrupts */
3520#if 0 /* FIXME: add support to irq handler for checking these bits */
3521 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3522 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3523#endif
3524
3525 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003526
3527 return 0;
3528}
3529
Ben Widawskyabd58f02013-11-02 21:07:09 -07003530static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3531{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003532 /* These are interrupts we'll toggle with the ring mask register */
3533 uint32_t gt_interrupts[] = {
3534 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003535 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003536 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003537 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3538 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003539 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003540 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3541 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3542 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003543 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003544 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3545 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003546 };
3547
Ben Widawsky09610212014-05-15 20:58:08 +03003548 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303549 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3550 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003551 /*
3552 * RPS interrupts will get enabled/disabled on demand when RPS itself
3553 * is enabled/disabled.
3554 */
3555 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303556 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003557}
3558
3559static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3560{
Damien Lespiau770de832014-03-20 20:45:01 +00003561 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3562 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003563 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3564 u32 de_port_enables;
3565 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003566
Jesse Barnes88e04702014-11-13 17:51:48 +00003567 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003568 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3569 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003570 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3571 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303572 if (IS_BROXTON(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003573 de_port_masked |= BXT_DE_PORT_GMBUS;
3574 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003575 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3576 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003577 }
Damien Lespiau770de832014-03-20 20:45:01 +00003578
3579 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3580 GEN8_PIPE_FIFO_UNDERRUN;
3581
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003582 de_port_enables = de_port_masked;
3583 if (IS_BROADWELL(dev_priv))
3584 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3585
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003586 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3587 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3588 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003589
Damien Lespiau055e3932014-08-18 13:49:10 +01003590 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003591 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003592 POWER_DOMAIN_PIPE(pipe)))
3593 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3594 dev_priv->de_irq_mask[pipe],
3595 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003596
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003597 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003598}
3599
3600static int gen8_irq_postinstall(struct drm_device *dev)
3601{
3602 struct drm_i915_private *dev_priv = dev->dev_private;
3603
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303604 if (HAS_PCH_SPLIT(dev))
3605 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003606
Ben Widawskyabd58f02013-11-02 21:07:09 -07003607 gen8_gt_irq_postinstall(dev_priv);
3608 gen8_de_irq_postinstall(dev_priv);
3609
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303610 if (HAS_PCH_SPLIT(dev))
3611 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003612
3613 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3614 POSTING_READ(GEN8_MASTER_IRQ);
3615
3616 return 0;
3617}
3618
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003619static int cherryview_irq_postinstall(struct drm_device *dev)
3620{
3621 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003622
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003623 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003624
3625 gen8_gt_irq_postinstall(dev_priv);
3626
3627 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3628 POSTING_READ(GEN8_MASTER_IRQ);
3629
3630 return 0;
3631}
3632
Ben Widawskyabd58f02013-11-02 21:07:09 -07003633static void gen8_irq_uninstall(struct drm_device *dev)
3634{
3635 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003636
3637 if (!dev_priv)
3638 return;
3639
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003640 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003641}
3642
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003643static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3644{
3645 /* Interrupt setup is already guaranteed to be single-threaded, this is
3646 * just to make the assert_spin_locked check happy. */
3647 spin_lock_irq(&dev_priv->irq_lock);
3648 if (dev_priv->display_irqs_enabled)
3649 valleyview_display_irqs_uninstall(dev_priv);
3650 spin_unlock_irq(&dev_priv->irq_lock);
3651
3652 vlv_display_irq_reset(dev_priv);
3653
Imre Deakc352d1b2014-11-20 16:05:55 +02003654 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003655}
3656
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003657static void valleyview_irq_uninstall(struct drm_device *dev)
3658{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003659 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003660
3661 if (!dev_priv)
3662 return;
3663
Imre Deak843d0e72014-04-14 20:24:23 +03003664 I915_WRITE(VLV_MASTER_IER, 0);
3665
Ville Syrjälä893fce82014-10-30 19:42:56 +02003666 gen5_gt_irq_reset(dev);
3667
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003668 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003669
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003670 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003671}
3672
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003673static void cherryview_irq_uninstall(struct drm_device *dev)
3674{
3675 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003676
3677 if (!dev_priv)
3678 return;
3679
3680 I915_WRITE(GEN8_MASTER_IRQ, 0);
3681 POSTING_READ(GEN8_MASTER_IRQ);
3682
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003683 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003684
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003685 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003686
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003687 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003688}
3689
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003690static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003691{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003692 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003693
3694 if (!dev_priv)
3695 return;
3696
Paulo Zanonibe30b292014-04-01 15:37:25 -03003697 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003698}
3699
Chris Wilsonc2798b12012-04-22 21:13:57 +01003700static void i8xx_irq_preinstall(struct drm_device * dev)
3701{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003702 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003703 int pipe;
3704
Damien Lespiau055e3932014-08-18 13:49:10 +01003705 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003706 I915_WRITE(PIPESTAT(pipe), 0);
3707 I915_WRITE16(IMR, 0xffff);
3708 I915_WRITE16(IER, 0x0);
3709 POSTING_READ16(IER);
3710}
3711
3712static int i8xx_irq_postinstall(struct drm_device *dev)
3713{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003714 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003715
Chris Wilsonc2798b12012-04-22 21:13:57 +01003716 I915_WRITE16(EMR,
3717 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3718
3719 /* Unmask the interrupts that we always want on. */
3720 dev_priv->irq_mask =
3721 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3722 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3723 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003724 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003725 I915_WRITE16(IMR, dev_priv->irq_mask);
3726
3727 I915_WRITE16(IER,
3728 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3729 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003730 I915_USER_INTERRUPT);
3731 POSTING_READ16(IER);
3732
Daniel Vetter379ef822013-10-16 22:55:56 +02003733 /* Interrupt setup is already guaranteed to be single-threaded, this is
3734 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003735 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003736 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3737 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003738 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003739
Chris Wilsonc2798b12012-04-22 21:13:57 +01003740 return 0;
3741}
3742
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003743/*
3744 * Returns true when a page flip has completed.
3745 */
3746static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003747 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003748{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003749 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003750 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003751
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003752 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003753 return false;
3754
3755 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003756 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003757
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003758 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3759 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3760 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3761 * the flip is completed (no longer pending). Since this doesn't raise
3762 * an interrupt per se, we watch for the change at vblank.
3763 */
3764 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003765 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003766
Ville Syrjälä7d475592014-12-17 23:08:03 +02003767 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003768 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003769 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003770
3771check_page_flip:
3772 intel_check_page_flip(dev, pipe);
3773 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003774}
3775
Daniel Vetterff1f5252012-10-02 15:10:55 +02003776static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003777{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003778 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003779 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003780 u16 iir, new_iir;
3781 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003782 int pipe;
3783 u16 flip_mask =
3784 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3785 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3786
Imre Deak2dd2a882015-02-24 11:14:30 +02003787 if (!intel_irqs_enabled(dev_priv))
3788 return IRQ_NONE;
3789
Chris Wilsonc2798b12012-04-22 21:13:57 +01003790 iir = I915_READ16(IIR);
3791 if (iir == 0)
3792 return IRQ_NONE;
3793
3794 while (iir & ~flip_mask) {
3795 /* Can't rely on pipestat interrupt bit in iir as it might
3796 * have been cleared after the pipestat interrupt was received.
3797 * It doesn't set the bit in iir again, but it still produces
3798 * interrupts (for non-MSI).
3799 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003800 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003801 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003802 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003803
Damien Lespiau055e3932014-08-18 13:49:10 +01003804 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003805 int reg = PIPESTAT(pipe);
3806 pipe_stats[pipe] = I915_READ(reg);
3807
3808 /*
3809 * Clear the PIPE*STAT regs before the IIR
3810 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003811 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003812 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003813 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003814 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003815
3816 I915_WRITE16(IIR, iir & ~flip_mask);
3817 new_iir = I915_READ16(IIR); /* Flush posted writes */
3818
Chris Wilsonc2798b12012-04-22 21:13:57 +01003819 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003820 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003821
Damien Lespiau055e3932014-08-18 13:49:10 +01003822 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003823 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003824 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003825 plane = !plane;
3826
Daniel Vetter4356d582013-10-16 22:55:55 +02003827 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003828 i8xx_handle_vblank(dev, plane, pipe, iir))
3829 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003830
Daniel Vetter4356d582013-10-16 22:55:55 +02003831 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003832 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003833
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003834 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3835 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3836 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003837 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003838
3839 iir = new_iir;
3840 }
3841
3842 return IRQ_HANDLED;
3843}
3844
3845static void i8xx_irq_uninstall(struct drm_device * dev)
3846{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003847 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003848 int pipe;
3849
Damien Lespiau055e3932014-08-18 13:49:10 +01003850 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003851 /* Clear enable bits; then clear status bits */
3852 I915_WRITE(PIPESTAT(pipe), 0);
3853 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3854 }
3855 I915_WRITE16(IMR, 0xffff);
3856 I915_WRITE16(IER, 0x0);
3857 I915_WRITE16(IIR, I915_READ16(IIR));
3858}
3859
Chris Wilsona266c7d2012-04-24 22:59:44 +01003860static void i915_irq_preinstall(struct drm_device * dev)
3861{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003862 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003863 int pipe;
3864
Chris Wilsona266c7d2012-04-24 22:59:44 +01003865 if (I915_HAS_HOTPLUG(dev)) {
3866 I915_WRITE(PORT_HOTPLUG_EN, 0);
3867 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3868 }
3869
Chris Wilson00d98eb2012-04-24 22:59:48 +01003870 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003871 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003872 I915_WRITE(PIPESTAT(pipe), 0);
3873 I915_WRITE(IMR, 0xffffffff);
3874 I915_WRITE(IER, 0x0);
3875 POSTING_READ(IER);
3876}
3877
3878static int i915_irq_postinstall(struct drm_device *dev)
3879{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003880 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003881 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003882
Chris Wilson38bde182012-04-24 22:59:50 +01003883 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3884
3885 /* Unmask the interrupts that we always want on. */
3886 dev_priv->irq_mask =
3887 ~(I915_ASLE_INTERRUPT |
3888 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3889 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3890 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003891 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003892
3893 enable_mask =
3894 I915_ASLE_INTERRUPT |
3895 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3896 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003897 I915_USER_INTERRUPT;
3898
Chris Wilsona266c7d2012-04-24 22:59:44 +01003899 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003900 I915_WRITE(PORT_HOTPLUG_EN, 0);
3901 POSTING_READ(PORT_HOTPLUG_EN);
3902
Chris Wilsona266c7d2012-04-24 22:59:44 +01003903 /* Enable in IER... */
3904 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3905 /* and unmask in IMR */
3906 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3907 }
3908
Chris Wilsona266c7d2012-04-24 22:59:44 +01003909 I915_WRITE(IMR, dev_priv->irq_mask);
3910 I915_WRITE(IER, enable_mask);
3911 POSTING_READ(IER);
3912
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003913 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003914
Daniel Vetter379ef822013-10-16 22:55:56 +02003915 /* Interrupt setup is already guaranteed to be single-threaded, this is
3916 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003917 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003918 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3919 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003920 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003921
Daniel Vetter20afbda2012-12-11 14:05:07 +01003922 return 0;
3923}
3924
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003925/*
3926 * Returns true when a page flip has completed.
3927 */
3928static bool i915_handle_vblank(struct drm_device *dev,
3929 int plane, int pipe, u32 iir)
3930{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003931 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003932 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3933
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003934 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003935 return false;
3936
3937 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003938 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003939
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003940 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3941 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3942 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3943 * the flip is completed (no longer pending). Since this doesn't raise
3944 * an interrupt per se, we watch for the change at vblank.
3945 */
3946 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003947 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003948
Ville Syrjälä7d475592014-12-17 23:08:03 +02003949 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003950 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003951 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003952
3953check_page_flip:
3954 intel_check_page_flip(dev, pipe);
3955 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003956}
3957
Daniel Vetterff1f5252012-10-02 15:10:55 +02003958static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003959{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003960 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003961 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003962 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003963 u32 flip_mask =
3964 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3965 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003966 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003967
Imre Deak2dd2a882015-02-24 11:14:30 +02003968 if (!intel_irqs_enabled(dev_priv))
3969 return IRQ_NONE;
3970
Chris Wilsona266c7d2012-04-24 22:59:44 +01003971 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003972 do {
3973 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003974 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003975
3976 /* Can't rely on pipestat interrupt bit in iir as it might
3977 * have been cleared after the pipestat interrupt was received.
3978 * It doesn't set the bit in iir again, but it still produces
3979 * interrupts (for non-MSI).
3980 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003981 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003982 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003983 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003984
Damien Lespiau055e3932014-08-18 13:49:10 +01003985 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003986 int reg = PIPESTAT(pipe);
3987 pipe_stats[pipe] = I915_READ(reg);
3988
Chris Wilson38bde182012-04-24 22:59:50 +01003989 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003990 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003991 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003992 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003993 }
3994 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003995 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003996
3997 if (!irq_received)
3998 break;
3999
Chris Wilsona266c7d2012-04-24 22:59:44 +01004000 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004001 if (I915_HAS_HOTPLUG(dev) &&
4002 iir & I915_DISPLAY_PORT_INTERRUPT)
4003 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004004
Chris Wilson38bde182012-04-24 22:59:50 +01004005 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004006 new_iir = I915_READ(IIR); /* Flush posted writes */
4007
Chris Wilsona266c7d2012-04-24 22:59:44 +01004008 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004009 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004010
Damien Lespiau055e3932014-08-18 13:49:10 +01004011 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004012 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004013 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004014 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004015
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004016 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4017 i915_handle_vblank(dev, plane, pipe, iir))
4018 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004019
4020 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4021 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004022
4023 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004024 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004025
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004026 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4027 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4028 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004029 }
4030
Chris Wilsona266c7d2012-04-24 22:59:44 +01004031 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4032 intel_opregion_asle_intr(dev);
4033
4034 /* With MSI, interrupts are only generated when iir
4035 * transitions from zero to nonzero. If another bit got
4036 * set while we were handling the existing iir bits, then
4037 * we would never get another interrupt.
4038 *
4039 * This is fine on non-MSI as well, as if we hit this path
4040 * we avoid exiting the interrupt handler only to generate
4041 * another one.
4042 *
4043 * Note that for MSI this could cause a stray interrupt report
4044 * if an interrupt landed in the time between writing IIR and
4045 * the posting read. This should be rare enough to never
4046 * trigger the 99% of 100,000 interrupts test for disabling
4047 * stray interrupts.
4048 */
Chris Wilson38bde182012-04-24 22:59:50 +01004049 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004050 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004051 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004052
4053 return ret;
4054}
4055
4056static void i915_irq_uninstall(struct drm_device * dev)
4057{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004058 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004059 int pipe;
4060
Chris Wilsona266c7d2012-04-24 22:59:44 +01004061 if (I915_HAS_HOTPLUG(dev)) {
4062 I915_WRITE(PORT_HOTPLUG_EN, 0);
4063 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4064 }
4065
Chris Wilson00d98eb2012-04-24 22:59:48 +01004066 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004067 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004068 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004069 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004070 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4071 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004072 I915_WRITE(IMR, 0xffffffff);
4073 I915_WRITE(IER, 0x0);
4074
Chris Wilsona266c7d2012-04-24 22:59:44 +01004075 I915_WRITE(IIR, I915_READ(IIR));
4076}
4077
4078static void i965_irq_preinstall(struct drm_device * dev)
4079{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004080 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004081 int pipe;
4082
Chris Wilsonadca4732012-05-11 18:01:31 +01004083 I915_WRITE(PORT_HOTPLUG_EN, 0);
4084 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004085
4086 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004087 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004088 I915_WRITE(PIPESTAT(pipe), 0);
4089 I915_WRITE(IMR, 0xffffffff);
4090 I915_WRITE(IER, 0x0);
4091 POSTING_READ(IER);
4092}
4093
4094static int i965_irq_postinstall(struct drm_device *dev)
4095{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004096 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004097 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004098 u32 error_mask;
4099
Chris Wilsona266c7d2012-04-24 22:59:44 +01004100 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004101 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004102 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004103 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4104 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4105 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4106 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4107 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4108
4109 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004110 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4111 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004112 enable_mask |= I915_USER_INTERRUPT;
4113
4114 if (IS_G4X(dev))
4115 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004116
Daniel Vetterb79480b2013-06-27 17:52:10 +02004117 /* Interrupt setup is already guaranteed to be single-threaded, this is
4118 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004119 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004120 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4121 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4122 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004123 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004124
Chris Wilsona266c7d2012-04-24 22:59:44 +01004125 /*
4126 * Enable some error detection, note the instruction error mask
4127 * bit is reserved, so we leave it masked.
4128 */
4129 if (IS_G4X(dev)) {
4130 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4131 GM45_ERROR_MEM_PRIV |
4132 GM45_ERROR_CP_PRIV |
4133 I915_ERROR_MEMORY_REFRESH);
4134 } else {
4135 error_mask = ~(I915_ERROR_PAGE_TABLE |
4136 I915_ERROR_MEMORY_REFRESH);
4137 }
4138 I915_WRITE(EMR, error_mask);
4139
4140 I915_WRITE(IMR, dev_priv->irq_mask);
4141 I915_WRITE(IER, enable_mask);
4142 POSTING_READ(IER);
4143
Daniel Vetter20afbda2012-12-11 14:05:07 +01004144 I915_WRITE(PORT_HOTPLUG_EN, 0);
4145 POSTING_READ(PORT_HOTPLUG_EN);
4146
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004147 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004148
4149 return 0;
4150}
4151
Egbert Eichbac56d52013-02-25 12:06:51 -05004152static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004153{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004154 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004155 u32 hotplug_en;
4156
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004157 assert_spin_locked(&dev_priv->irq_lock);
4158
Ville Syrjälä778eb332015-01-09 14:21:13 +02004159 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4160 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4161 /* Note HDMI and DP share hotplug bits */
4162 /* enable bits are the same for all generations */
Ville Syrjälä87a02102015-08-27 23:55:57 +03004163 hotplug_en |= intel_hpd_enabled_irqs(dev, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004164 /* Programming the CRT detection parameters tends
4165 to generate a spurious hotplug event about three
4166 seconds later. So just do it once.
4167 */
4168 if (IS_G4X(dev))
4169 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4170 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4171 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004172
Ville Syrjälä778eb332015-01-09 14:21:13 +02004173 /* Ignore TV since it's buggy */
4174 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004175}
4176
Daniel Vetterff1f5252012-10-02 15:10:55 +02004177static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004178{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004179 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004180 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004181 u32 iir, new_iir;
4182 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004183 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004184 u32 flip_mask =
4185 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4186 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004187
Imre Deak2dd2a882015-02-24 11:14:30 +02004188 if (!intel_irqs_enabled(dev_priv))
4189 return IRQ_NONE;
4190
Chris Wilsona266c7d2012-04-24 22:59:44 +01004191 iir = I915_READ(IIR);
4192
Chris Wilsona266c7d2012-04-24 22:59:44 +01004193 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004194 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004195 bool blc_event = false;
4196
Chris Wilsona266c7d2012-04-24 22:59:44 +01004197 /* Can't rely on pipestat interrupt bit in iir as it might
4198 * have been cleared after the pipestat interrupt was received.
4199 * It doesn't set the bit in iir again, but it still produces
4200 * interrupts (for non-MSI).
4201 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004202 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004203 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004204 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004205
Damien Lespiau055e3932014-08-18 13:49:10 +01004206 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004207 int reg = PIPESTAT(pipe);
4208 pipe_stats[pipe] = I915_READ(reg);
4209
4210 /*
4211 * Clear the PIPE*STAT regs before the IIR
4212 */
4213 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004214 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004215 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004216 }
4217 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004218 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004219
4220 if (!irq_received)
4221 break;
4222
4223 ret = IRQ_HANDLED;
4224
4225 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004226 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4227 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004228
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004229 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004230 new_iir = I915_READ(IIR); /* Flush posted writes */
4231
Chris Wilsona266c7d2012-04-24 22:59:44 +01004232 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004233 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004234 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004235 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004236
Damien Lespiau055e3932014-08-18 13:49:10 +01004237 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004238 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004239 i915_handle_vblank(dev, pipe, pipe, iir))
4240 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004241
4242 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4243 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004244
4245 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004246 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004247
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004248 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4249 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004250 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004251
4252 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4253 intel_opregion_asle_intr(dev);
4254
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004255 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4256 gmbus_irq_handler(dev);
4257
Chris Wilsona266c7d2012-04-24 22:59:44 +01004258 /* With MSI, interrupts are only generated when iir
4259 * transitions from zero to nonzero. If another bit got
4260 * set while we were handling the existing iir bits, then
4261 * we would never get another interrupt.
4262 *
4263 * This is fine on non-MSI as well, as if we hit this path
4264 * we avoid exiting the interrupt handler only to generate
4265 * another one.
4266 *
4267 * Note that for MSI this could cause a stray interrupt report
4268 * if an interrupt landed in the time between writing IIR and
4269 * the posting read. This should be rare enough to never
4270 * trigger the 99% of 100,000 interrupts test for disabling
4271 * stray interrupts.
4272 */
4273 iir = new_iir;
4274 }
4275
4276 return ret;
4277}
4278
4279static void i965_irq_uninstall(struct drm_device * dev)
4280{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004281 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004282 int pipe;
4283
4284 if (!dev_priv)
4285 return;
4286
Chris Wilsonadca4732012-05-11 18:01:31 +01004287 I915_WRITE(PORT_HOTPLUG_EN, 0);
4288 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004289
4290 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004291 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004292 I915_WRITE(PIPESTAT(pipe), 0);
4293 I915_WRITE(IMR, 0xffffffff);
4294 I915_WRITE(IER, 0x0);
4295
Damien Lespiau055e3932014-08-18 13:49:10 +01004296 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004297 I915_WRITE(PIPESTAT(pipe),
4298 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4299 I915_WRITE(IIR, I915_READ(IIR));
4300}
4301
Daniel Vetterfca52a52014-09-30 10:56:45 +02004302/**
4303 * intel_irq_init - initializes irq support
4304 * @dev_priv: i915 device instance
4305 *
4306 * This function initializes all the irq support including work items, timers
4307 * and all the vtables. It does not setup the interrupt itself though.
4308 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004309void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004310{
Daniel Vetterb9632912014-09-30 10:56:44 +02004311 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004312
Jani Nikula77913b32015-06-18 13:06:16 +03004313 intel_hpd_init_work(dev_priv);
4314
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004315 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004316 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004317
Deepak Sa6706b42014-03-15 20:23:22 +05304318 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004319 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004320 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004321 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004322 else
4323 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304324
Chris Wilson737b1502015-01-26 18:03:03 +02004325 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4326 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004327
Tomas Janousek97a19a22012-12-08 13:48:13 +01004328 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004329
Daniel Vetterb9632912014-09-30 10:56:44 +02004330 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004331 dev->max_vblank_count = 0;
4332 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004333 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004334 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4335 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004336 } else {
4337 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4338 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004339 }
4340
Ville Syrjälä21da2702014-08-06 14:49:55 +03004341 /*
4342 * Opt out of the vblank disable timer on everything except gen2.
4343 * Gen2 doesn't have a hardware frame counter and so depends on
4344 * vblank interrupts to produce sane vblank seuquence numbers.
4345 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004346 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004347 dev->vblank_disable_immediate = true;
4348
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004349 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4350 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004351
Daniel Vetterb9632912014-09-30 10:56:44 +02004352 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004353 dev->driver->irq_handler = cherryview_irq_handler;
4354 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4355 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4356 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4357 dev->driver->enable_vblank = valleyview_enable_vblank;
4358 dev->driver->disable_vblank = valleyview_disable_vblank;
4359 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004360 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004361 dev->driver->irq_handler = valleyview_irq_handler;
4362 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4363 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4364 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4365 dev->driver->enable_vblank = valleyview_enable_vblank;
4366 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004367 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004368 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004369 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004370 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004371 dev->driver->irq_postinstall = gen8_irq_postinstall;
4372 dev->driver->irq_uninstall = gen8_irq_uninstall;
4373 dev->driver->enable_vblank = gen8_enable_vblank;
4374 dev->driver->disable_vblank = gen8_disable_vblank;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004375 if (IS_BROXTON(dev))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004376 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004377 else if (HAS_PCH_SPT(dev))
4378 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4379 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004380 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004381 } else if (HAS_PCH_SPLIT(dev)) {
4382 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004383 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004384 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4385 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4386 dev->driver->enable_vblank = ironlake_enable_vblank;
4387 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004388 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004389 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004390 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004391 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4392 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4393 dev->driver->irq_handler = i8xx_irq_handler;
4394 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004395 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004396 dev->driver->irq_preinstall = i915_irq_preinstall;
4397 dev->driver->irq_postinstall = i915_irq_postinstall;
4398 dev->driver->irq_uninstall = i915_irq_uninstall;
4399 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004400 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004401 dev->driver->irq_preinstall = i965_irq_preinstall;
4402 dev->driver->irq_postinstall = i965_irq_postinstall;
4403 dev->driver->irq_uninstall = i965_irq_uninstall;
4404 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004405 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004406 if (I915_HAS_HOTPLUG(dev_priv))
4407 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004408 dev->driver->enable_vblank = i915_enable_vblank;
4409 dev->driver->disable_vblank = i915_disable_vblank;
4410 }
4411}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004412
Daniel Vetterfca52a52014-09-30 10:56:45 +02004413/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004414 * intel_irq_install - enables the hardware interrupt
4415 * @dev_priv: i915 device instance
4416 *
4417 * This function enables the hardware interrupt handling, but leaves the hotplug
4418 * handling still disabled. It is called after intel_irq_init().
4419 *
4420 * In the driver load and resume code we need working interrupts in a few places
4421 * but don't want to deal with the hassle of concurrent probe and hotplug
4422 * workers. Hence the split into this two-stage approach.
4423 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004424int intel_irq_install(struct drm_i915_private *dev_priv)
4425{
4426 /*
4427 * We enable some interrupt sources in our postinstall hooks, so mark
4428 * interrupts as enabled _before_ actually enabling them to avoid
4429 * special cases in our ordering checks.
4430 */
4431 dev_priv->pm.irqs_enabled = true;
4432
4433 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4434}
4435
Daniel Vetterfca52a52014-09-30 10:56:45 +02004436/**
4437 * intel_irq_uninstall - finilizes all irq handling
4438 * @dev_priv: i915 device instance
4439 *
4440 * This stops interrupt and hotplug handling and unregisters and frees all
4441 * resources acquired in the init functions.
4442 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004443void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4444{
4445 drm_irq_uninstall(dev_priv->dev);
4446 intel_hpd_cancel_work(dev_priv);
4447 dev_priv->pm.irqs_enabled = false;
4448}
4449
Daniel Vetterfca52a52014-09-30 10:56:45 +02004450/**
4451 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4452 * @dev_priv: i915 device instance
4453 *
4454 * This function is used to disable interrupts at runtime, both in the runtime
4455 * pm and the system suspend/resume code.
4456 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004457void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004458{
Daniel Vetterb9632912014-09-30 10:56:44 +02004459 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004460 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004461 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004462}
4463
Daniel Vetterfca52a52014-09-30 10:56:45 +02004464/**
4465 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4466 * @dev_priv: i915 device instance
4467 *
4468 * This function is used to enable interrupts at runtime, both in the runtime
4469 * pm and the system suspend/resume code.
4470 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004471void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004472{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004473 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004474 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4475 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004476}