blob: 3a69b367e56552114a1048f41204ab03d8692705 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Chris Wilson7c2fa7f2017-11-10 14:26:34 +0000139#include "i915_gem_render_state.h"
Michel Thierry578f1ac2018-01-23 16:43:49 -0800140#include "intel_lrc_reg.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300141#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100142
Thomas Daniele981e7b2014-07-24 17:04:39 +0100143#define RING_EXECLIST_QFULL (1 << 0x2)
144#define RING_EXECLIST1_VALID (1 << 0x3)
145#define RING_EXECLIST0_VALID (1 << 0x4)
146#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
147#define RING_EXECLIST1_ACTIVE (1 << 0x11)
148#define RING_EXECLIST0_ACTIVE (1 << 0x12)
149
150#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
151#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
152#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
153#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
154#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
155#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100156
Chris Wilson70c2a242016-09-09 14:11:46 +0100157#define GEN8_CTX_STATUS_COMPLETED_MASK \
Chris Wilsond8747af2017-11-20 12:34:56 +0000158 (GEN8_CTX_STATUS_COMPLETE | GEN8_CTX_STATUS_PREEMPTED)
Chris Wilson70c2a242016-09-09 14:11:46 +0100159
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100160/* Typical size of the average request (2 pipecontrols and a MI_BB) */
161#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
Chris Wilsona3aabe82016-10-04 21:11:26 +0100162#define WA_TAIL_DWORDS 2
Chris Wilson7e4992a2017-09-28 20:38:59 +0100163#define WA_TAIL_BYTES (sizeof(u32) * WA_TAIL_DWORDS)
Chris Wilsona3aabe82016-10-04 21:11:26 +0100164
Chris Wilsone2efd132016-05-24 14:53:34 +0100165static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100166 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100167static void execlists_init_reg_state(u32 *reg_state,
168 struct i915_gem_context *ctx,
169 struct intel_engine_cs *engine,
170 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000171
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000172static inline struct i915_priolist *to_priolist(struct rb_node *rb)
173{
174 return rb_entry(rb, struct i915_priolist, node);
175}
176
177static inline int rq_prio(const struct i915_request *rq)
178{
179 return rq->priotree.priority;
180}
181
182static inline bool need_preempt(const struct intel_engine_cs *engine,
183 const struct i915_request *last,
184 int prio)
185{
186 return engine->i915->preempt_context && prio > max(rq_prio(last), 0);
187}
188
Oscar Mateo73e4d072014-07-24 17:04:48 +0100189/**
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000190 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
191 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000192 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100193 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000194 *
195 * The context descriptor encodes various attributes of a context,
196 * including its GTT address and some flags. Because it's fairly
197 * expensive to calculate, we'll just do it once and cache the result,
198 * which remains valid until the context is unpinned.
199 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200200 * This is what a descriptor looks like, from LSB to MSB::
201 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200202 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200203 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
204 * bits 32-52: ctx ID, a globally unique tag
205 * bits 53-54: mbz, reserved for use by hardware
206 * bits 55-63: group ID, currently unused and set to 0
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200207 *
208 * Starting from Gen11, the upper dword of the descriptor has a new format:
209 *
210 * bits 32-36: reserved
211 * bits 37-47: SW context ID
212 * bits 48:53: engine instance
213 * bit 54: mbz, reserved for use by hardware
214 * bits 55-60: SW counter
215 * bits 61-63: engine class
216 *
217 * engine info, SW context ID and SW counter need to form a unique number
218 * (Context ID) per lrc.
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000219 */
220static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100221intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000222 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000223{
Chris Wilson9021ad02016-05-24 14:53:37 +0100224 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100225 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000226
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200227 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (BIT(GEN8_CTX_ID_WIDTH)));
228 BUILD_BUG_ON(GEN11_MAX_CONTEXT_HW_ID > (BIT(GEN11_SW_CTX_ID_WIDTH)));
Chris Wilson7069b142016-04-28 09:56:52 +0100229
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200230 desc = ctx->desc_template; /* bits 0-11 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200231 GEM_BUG_ON(desc & GENMASK_ULL(63, 12));
232
Michel Thierry0b29c752017-09-13 09:56:00 +0100233 desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100234 /* bits 12-31 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200235 GEM_BUG_ON(desc & GENMASK_ULL(63, 32));
236
237 if (INTEL_GEN(ctx->i915) >= 11) {
238 GEM_BUG_ON(ctx->hw_id >= BIT(GEN11_SW_CTX_ID_WIDTH));
239 desc |= (u64)ctx->hw_id << GEN11_SW_CTX_ID_SHIFT;
240 /* bits 37-47 */
241
242 desc |= (u64)engine->instance << GEN11_ENGINE_INSTANCE_SHIFT;
243 /* bits 48-53 */
244
245 /* TODO: decide what to do with SW counter (bits 55-60) */
246
247 desc |= (u64)engine->class << GEN11_ENGINE_CLASS_SHIFT;
248 /* bits 61-63 */
249 } else {
250 GEM_BUG_ON(ctx->hw_id >= BIT(GEN8_CTX_ID_WIDTH));
251 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
252 }
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000253
Chris Wilson9021ad02016-05-24 14:53:37 +0100254 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000255}
256
Chris Wilson27606fd2017-09-16 21:44:13 +0100257static struct i915_priolist *
258lookup_priolist(struct intel_engine_cs *engine,
259 struct i915_priotree *pt,
260 int prio)
Chris Wilson08dd3e12017-09-16 21:44:12 +0100261{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300262 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100263 struct i915_priolist *p;
264 struct rb_node **parent, *rb;
265 bool first = true;
266
Mika Kuoppalab620e872017-09-22 15:43:03 +0300267 if (unlikely(execlists->no_priolist))
Chris Wilson08dd3e12017-09-16 21:44:12 +0100268 prio = I915_PRIORITY_NORMAL;
269
270find_priolist:
271 /* most positive priority is scheduled first, equal priorities fifo */
272 rb = NULL;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300273 parent = &execlists->queue.rb_node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100274 while (*parent) {
275 rb = *parent;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000276 p = to_priolist(rb);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100277 if (prio > p->priority) {
278 parent = &rb->rb_left;
279 } else if (prio < p->priority) {
280 parent = &rb->rb_right;
281 first = false;
282 } else {
Chris Wilson27606fd2017-09-16 21:44:13 +0100283 return p;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100284 }
285 }
286
287 if (prio == I915_PRIORITY_NORMAL) {
Mika Kuoppalab620e872017-09-22 15:43:03 +0300288 p = &execlists->default_priolist;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100289 } else {
290 p = kmem_cache_alloc(engine->i915->priorities, GFP_ATOMIC);
291 /* Convert an allocation failure to a priority bump */
292 if (unlikely(!p)) {
293 prio = I915_PRIORITY_NORMAL; /* recurses just once */
294
295 /* To maintain ordering with all rendering, after an
296 * allocation failure we have to disable all scheduling.
297 * Requests will then be executed in fifo, and schedule
298 * will ensure that dependencies are emitted in fifo.
299 * There will be still some reordering with existing
300 * requests, so if userspace lied about their
301 * dependencies that reordering may be visible.
302 */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300303 execlists->no_priolist = true;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100304 goto find_priolist;
305 }
306 }
307
308 p->priority = prio;
Chris Wilson27606fd2017-09-16 21:44:13 +0100309 INIT_LIST_HEAD(&p->requests);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100310 rb_link_node(&p->node, rb, parent);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300311 rb_insert_color(&p->node, &execlists->queue);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100312
Chris Wilson08dd3e12017-09-16 21:44:12 +0100313 if (first)
Mika Kuoppalab620e872017-09-22 15:43:03 +0300314 execlists->first = &p->node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100315
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000316 return p;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100317}
318
Chris Wilsone61e0f52018-02-21 09:56:36 +0000319static void unwind_wa_tail(struct i915_request *rq)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100320{
321 rq->tail = intel_ring_wrap(rq->ring, rq->wa_tail - WA_TAIL_BYTES);
322 assert_ring_tail_valid(rq->ring, rq->tail);
323}
324
Michał Winiarskia4598d12017-10-25 22:00:18 +0200325static void __unwind_incomplete_requests(struct intel_engine_cs *engine)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100326{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000327 struct i915_request *rq, *rn;
Michał Winiarski097a9482017-09-28 20:39:01 +0100328 struct i915_priolist *uninitialized_var(p);
329 int last_prio = I915_PRIORITY_INVALID;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100330
331 lockdep_assert_held(&engine->timeline->lock);
332
333 list_for_each_entry_safe_reverse(rq, rn,
334 &engine->timeline->requests,
335 link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000336 if (i915_request_completed(rq))
Chris Wilson7e4992a2017-09-28 20:38:59 +0100337 return;
338
Chris Wilsone61e0f52018-02-21 09:56:36 +0000339 __i915_request_unsubmit(rq);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100340 unwind_wa_tail(rq);
341
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000342 GEM_BUG_ON(rq_prio(rq) == I915_PRIORITY_INVALID);
343 if (rq_prio(rq) != last_prio) {
344 last_prio = rq_prio(rq);
345 p = lookup_priolist(engine, &rq->priotree, last_prio);
Michał Winiarski097a9482017-09-28 20:39:01 +0100346 }
347
348 list_add(&rq->priotree.link, &p->requests);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100349 }
350}
351
Michał Winiarskic41937f2017-10-26 15:35:58 +0200352void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200353execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists)
354{
355 struct intel_engine_cs *engine =
356 container_of(execlists, typeof(*engine), execlists);
357
358 spin_lock_irq(&engine->timeline->lock);
359 __unwind_incomplete_requests(engine);
360 spin_unlock_irq(&engine->timeline->lock);
361}
362
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100363static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000364execlists_context_status_change(struct i915_request *rq, unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100365{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100366 /*
367 * Only used when GVT-g is enabled now. When GVT-g is disabled,
368 * The compiler should eliminate this function as dead-code.
369 */
370 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
371 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100372
Changbin Du3fc03062017-03-13 10:47:11 +0800373 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
374 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100375}
376
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000377static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000378execlists_context_schedule_in(struct i915_request *rq)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000379{
380 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000381 intel_engine_context_in(rq->engine);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000382}
383
384static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000385execlists_context_schedule_out(struct i915_request *rq)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000386{
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000387 intel_engine_context_out(rq->engine);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000388 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_OUT);
389}
390
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000391static void
392execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
393{
394 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
395 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
396 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
397 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
398}
399
Chris Wilsone61e0f52018-02-21 09:56:36 +0000400static u64 execlists_update_context(struct i915_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100401{
Chris Wilson70c2a242016-09-09 14:11:46 +0100402 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Zhi Wang04da8112017-02-06 18:37:16 +0800403 struct i915_hw_ppgtt *ppgtt =
404 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100405 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100406
Chris Wilsone6ba9992017-04-25 14:00:49 +0100407 reg_state[CTX_RING_TAIL+1] = intel_ring_set_tail(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100408
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000409 /* True 32b PPGTT with dynamic page allocation: update PDP
410 * registers and point the unallocated PDPs to scratch page.
411 * PML4 is allocated during ppgtt init, so this is not needed
412 * in 48-bit mode.
413 */
Chris Wilson949e8ab2017-02-09 14:40:36 +0000414 if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000415 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100416
417 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100418}
419
Thomas Daniel05f0add2018-03-02 18:14:59 +0200420static inline void write_desc(struct intel_engine_execlists *execlists, u64 desc, u32 port)
Chris Wilsonbeecec92017-10-03 21:34:52 +0100421{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200422 if (execlists->ctrl_reg) {
423 writel(lower_32_bits(desc), execlists->submit_reg + port * 2);
424 writel(upper_32_bits(desc), execlists->submit_reg + port * 2 + 1);
425 } else {
426 writel(upper_32_bits(desc), execlists->submit_reg);
427 writel(lower_32_bits(desc), execlists->submit_reg);
428 }
Chris Wilsonbeecec92017-10-03 21:34:52 +0100429}
430
Chris Wilson70c2a242016-09-09 14:11:46 +0100431static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100432{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200433 struct intel_engine_execlists *execlists = &engine->execlists;
434 struct execlist_port *port = execlists->port;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100435 unsigned int n;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100436
Thomas Daniel05f0add2018-03-02 18:14:59 +0200437 /*
438 * ELSQ note: the submit queue is not cleared after being submitted
439 * to the HW so we need to make sure we always clean it up. This is
440 * currently ensured by the fact that we always write the same number
441 * of elsq entries, keep this in mind before changing the loop below.
442 */
443 for (n = execlists_num_ports(execlists); n--; ) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000444 struct i915_request *rq;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100445 unsigned int count;
446 u64 desc;
Chris Wilson70c2a242016-09-09 14:11:46 +0100447
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100448 rq = port_unpack(&port[n], &count);
449 if (rq) {
450 GEM_BUG_ON(count > !n);
451 if (!count++)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000452 execlists_context_schedule_in(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100453 port_set(&port[n], port_pack(rq, count));
454 desc = execlists_update_context(rq);
455 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000456
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000457 GEM_TRACE("%s in[%d]: ctx=%d.%d, seqno=%x, prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000458 engine->name, n,
Chris Wilson16c86192017-12-19 22:09:16 +0000459 port[n].context_id, count,
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000460 rq->global_seqno,
461 rq_prio(rq));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100462 } else {
463 GEM_BUG_ON(!n);
464 desc = 0;
465 }
466
Thomas Daniel05f0add2018-03-02 18:14:59 +0200467 write_desc(execlists, desc, n);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100468 }
Thomas Daniel05f0add2018-03-02 18:14:59 +0200469
470 /* we need to manually load the submit queue */
471 if (execlists->ctrl_reg)
472 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
473
474 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100475}
476
Chris Wilson70c2a242016-09-09 14:11:46 +0100477static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100478{
Chris Wilson70c2a242016-09-09 14:11:46 +0100479 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000480 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100481}
482
Chris Wilson70c2a242016-09-09 14:11:46 +0100483static bool can_merge_ctx(const struct i915_gem_context *prev,
484 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100485{
Chris Wilson70c2a242016-09-09 14:11:46 +0100486 if (prev != next)
487 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100488
Chris Wilson70c2a242016-09-09 14:11:46 +0100489 if (ctx_single_port_submission(prev))
490 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100491
Chris Wilson70c2a242016-09-09 14:11:46 +0100492 return true;
493}
Peter Antoine779949f2015-05-11 16:03:27 +0100494
Chris Wilsone61e0f52018-02-21 09:56:36 +0000495static void port_assign(struct execlist_port *port, struct i915_request *rq)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100496{
497 GEM_BUG_ON(rq == port_request(port));
498
499 if (port_isset(port))
Chris Wilsone61e0f52018-02-21 09:56:36 +0000500 i915_request_put(port_request(port));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100501
Chris Wilsone61e0f52018-02-21 09:56:36 +0000502 port_set(port, port_pack(i915_request_get(rq), port_count(port)));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100503}
504
Chris Wilsonbeecec92017-10-03 21:34:52 +0100505static void inject_preempt_context(struct intel_engine_cs *engine)
506{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200507 struct intel_engine_execlists *execlists = &engine->execlists;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100508 struct intel_context *ce =
509 &engine->i915->preempt_context->engine[engine->id];
Chris Wilsonbeecec92017-10-03 21:34:52 +0100510 unsigned int n;
511
Thomas Daniel05f0add2018-03-02 18:14:59 +0200512 GEM_BUG_ON(execlists->preempt_complete_status !=
Chris Wilsond6376372018-02-07 21:05:44 +0000513 upper_32_bits(ce->lrc_desc));
Chris Wilson09b1a4e2018-01-25 11:24:42 +0000514 GEM_BUG_ON((ce->lrc_reg_state[CTX_CONTEXT_CONTROL + 1] &
515 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
516 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT)) !=
517 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
518 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT));
519
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000520 /*
521 * Switch to our empty preempt context so
522 * the state of the GPU is known (idle).
523 */
Chris Wilson16a87392017-12-20 09:06:26 +0000524 GEM_TRACE("%s\n", engine->name);
Thomas Daniel05f0add2018-03-02 18:14:59 +0200525 for (n = execlists_num_ports(execlists); --n; )
526 write_desc(execlists, 0, n);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100527
Thomas Daniel05f0add2018-03-02 18:14:59 +0200528 write_desc(execlists, ce->lrc_desc, n);
529
530 /* we need to manually load the submit queue */
531 if (execlists->ctrl_reg)
532 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
533
Michel Thierryba74cb12017-11-20 12:34:58 +0000534 execlists_clear_active(&engine->execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000535 execlists_set_active(&engine->execlists, EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100536}
537
Chris Wilson70c2a242016-09-09 14:11:46 +0100538static void execlists_dequeue(struct intel_engine_cs *engine)
539{
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300540 struct intel_engine_execlists * const execlists = &engine->execlists;
541 struct execlist_port *port = execlists->port;
Mika Kuoppala76e70082017-09-22 15:43:07 +0300542 const struct execlist_port * const last_port =
543 &execlists->port[execlists->port_mask];
Chris Wilsone61e0f52018-02-21 09:56:36 +0000544 struct i915_request *last = port_request(port);
Chris Wilson20311bd2016-11-14 20:41:03 +0000545 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100546 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100547
Chris Wilson70c2a242016-09-09 14:11:46 +0100548 /* Hardware submission is through 2 ports. Conceptually each port
549 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
550 * static for a context, and unique to each, so we only execute
551 * requests belonging to a single context from each ring. RING_HEAD
552 * is maintained by the CS in the context image, it marks the place
553 * where it got up to last time, and through RING_TAIL we tell the CS
554 * where we want to execute up to this time.
555 *
556 * In this list the requests are in order of execution. Consecutive
557 * requests from the same context are adjacent in the ringbuffer. We
558 * can combine these requests into a single RING_TAIL update:
559 *
560 * RING_HEAD...req1...req2
561 * ^- RING_TAIL
562 * since to execute req2 the CS must first execute req1.
563 *
564 * Our goal then is to point each port to the end of a consecutive
565 * sequence of requests as being the most optimal (fewest wake ups
566 * and context switches) submission.
567 */
568
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000569 spin_lock_irq(&engine->timeline->lock);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300570 rb = execlists->first;
571 GEM_BUG_ON(rb_first(&execlists->queue) != rb);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100572
573 if (last) {
574 /*
575 * Don't resubmit or switch until all outstanding
576 * preemptions (lite-restore) are seen. Then we
577 * know the next preemption status we see corresponds
578 * to this ELSP update.
579 */
Michel Thierryba74cb12017-11-20 12:34:58 +0000580 GEM_BUG_ON(!port_count(&port[0]));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100581 if (port_count(&port[0]) > 1)
582 goto unlock;
583
Michel Thierryba74cb12017-11-20 12:34:58 +0000584 /*
585 * If we write to ELSP a second time before the HW has had
586 * a chance to respond to the previous write, we can confuse
587 * the HW and hit "undefined behaviour". After writing to ELSP,
588 * we must then wait until we see a context-switch event from
589 * the HW to indicate that it has had a chance to respond.
590 */
591 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_HWACK))
592 goto unlock;
593
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000594 if (need_preempt(engine, last, execlists->queue_priority)) {
Chris Wilsonbeecec92017-10-03 21:34:52 +0100595 inject_preempt_context(engine);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100596 goto unlock;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100597 }
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000598
599 /*
600 * In theory, we could coalesce more requests onto
601 * the second port (the first port is active, with
602 * no preemptions pending). However, that means we
603 * then have to deal with the possible lite-restore
604 * of the second port (as we submit the ELSP, there
605 * may be a context-switch) but also we may complete
606 * the resubmission before the context-switch. Ergo,
607 * coalescing onto the second port will cause a
608 * preemption event, but we cannot predict whether
609 * that will affect port[0] or port[1].
610 *
611 * If the second port is already active, we can wait
612 * until the next context-switch before contemplating
613 * new requests. The GPU will be busy and we should be
614 * able to resubmit the new ELSP before it idles,
615 * avoiding pipeline bubbles (momentary pauses where
616 * the driver is unable to keep up the supply of new
617 * work). However, we have to double check that the
618 * priorities of the ports haven't been switch.
619 */
620 if (port_count(&port[1]))
621 goto unlock;
622
623 /*
624 * WaIdleLiteRestore:bdw,skl
625 * Apply the wa NOOPs to prevent
626 * ring:HEAD == rq:TAIL as we resubmit the
627 * request. See gen8_emit_breadcrumb() for
628 * where we prepare the padding after the
629 * end of the request.
630 */
631 last->tail = last->wa_tail;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100632 }
633
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000634 while (rb) {
635 struct i915_priolist *p = to_priolist(rb);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000636 struct i915_request *rq, *rn;
Chris Wilson20311bd2016-11-14 20:41:03 +0000637
Chris Wilson6c067572017-05-17 13:10:03 +0100638 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
639 /*
640 * Can we combine this request with the current port?
641 * It has to be the same context/ringbuffer and not
642 * have any exceptions (e.g. GVT saying never to
643 * combine contexts).
644 *
645 * If we can combine the requests, we can execute both
646 * by updating the RING_TAIL to point to the end of the
647 * second request, and so we never need to tell the
648 * hardware about the first.
Chris Wilson70c2a242016-09-09 14:11:46 +0100649 */
Chris Wilson6c067572017-05-17 13:10:03 +0100650 if (last && !can_merge_ctx(rq->ctx, last->ctx)) {
651 /*
652 * If we are on the second port and cannot
653 * combine this request with the last, then we
654 * are done.
655 */
Mika Kuoppala76e70082017-09-22 15:43:07 +0300656 if (port == last_port) {
Chris Wilson6c067572017-05-17 13:10:03 +0100657 __list_del_many(&p->requests,
658 &rq->priotree.link);
659 goto done;
660 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100661
Chris Wilson6c067572017-05-17 13:10:03 +0100662 /*
663 * If GVT overrides us we only ever submit
664 * port[0], leaving port[1] empty. Note that we
665 * also have to be careful that we don't queue
666 * the same context (even though a different
667 * request) to the second port.
668 */
669 if (ctx_single_port_submission(last->ctx) ||
670 ctx_single_port_submission(rq->ctx)) {
671 __list_del_many(&p->requests,
672 &rq->priotree.link);
673 goto done;
674 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100675
Chris Wilson6c067572017-05-17 13:10:03 +0100676 GEM_BUG_ON(last->ctx == rq->ctx);
Chris Wilson70c2a242016-09-09 14:11:46 +0100677
Chris Wilson6c067572017-05-17 13:10:03 +0100678 if (submit)
679 port_assign(port, last);
680 port++;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300681
682 GEM_BUG_ON(port_isset(port));
Chris Wilson6c067572017-05-17 13:10:03 +0100683 }
684
685 INIT_LIST_HEAD(&rq->priotree.link);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000686 __i915_request_submit(rq);
687 trace_i915_request_in(rq, port_index(port, execlists));
Chris Wilson6c067572017-05-17 13:10:03 +0100688 last = rq;
689 submit = true;
Chris Wilson70c2a242016-09-09 14:11:46 +0100690 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000691
Chris Wilson20311bd2016-11-14 20:41:03 +0000692 rb = rb_next(rb);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300693 rb_erase(&p->node, &execlists->queue);
Chris Wilson6c067572017-05-17 13:10:03 +0100694 INIT_LIST_HEAD(&p->requests);
695 if (p->priority != I915_PRIORITY_NORMAL)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +0100696 kmem_cache_free(engine->i915->priorities, p);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000697 }
Chris Wilson6c067572017-05-17 13:10:03 +0100698done:
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000699 execlists->queue_priority = rb ? to_priolist(rb)->priority : INT_MIN;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300700 execlists->first = rb;
Chris Wilson6c067572017-05-17 13:10:03 +0100701 if (submit)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100702 port_assign(port, last);
Chris Wilson339ccd32018-02-15 16:25:53 +0000703
704 /* We must always keep the beast fed if we have work piled up */
Chris Wilson339ccd32018-02-15 16:25:53 +0000705 GEM_BUG_ON(execlists->first && !port_isset(execlists->port));
706
Chris Wilsonbeecec92017-10-03 21:34:52 +0100707unlock:
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000708 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson70c2a242016-09-09 14:11:46 +0100709
Chris Wilson4a118ec2017-10-23 22:32:36 +0100710 if (submit) {
711 execlists_set_active(execlists, EXECLISTS_ACTIVE_USER);
Chris Wilson70c2a242016-09-09 14:11:46 +0100712 execlists_submit_ports(engine);
Chris Wilson4a118ec2017-10-23 22:32:36 +0100713 }
Chris Wilsond081e022018-02-16 15:32:10 +0000714
715 GEM_BUG_ON(port_isset(execlists->port) &&
716 !execlists_is_active(execlists, EXECLISTS_ACTIVE_USER));
Michel Thierryacdd8842014-07-24 17:04:38 +0100717}
718
Michał Winiarskic41937f2017-10-26 15:35:58 +0200719void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200720execlists_cancel_port_requests(struct intel_engine_execlists * const execlists)
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300721{
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100722 struct execlist_port *port = execlists->port;
Mika Kuoppaladc2279e2017-10-10 14:48:57 +0300723 unsigned int num_ports = execlists_num_ports(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300724
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100725 while (num_ports-- && port_isset(port)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000726 struct i915_request *rq = port_request(port);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100727
Chris Wilson4a118ec2017-10-23 22:32:36 +0100728 GEM_BUG_ON(!execlists->active);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000729 intel_engine_context_out(rq->engine);
Weinan Li702791f2018-03-06 10:15:57 +0800730
731 execlists_context_status_change(rq,
732 i915_request_completed(rq) ?
733 INTEL_CONTEXT_SCHEDULE_OUT :
734 INTEL_CONTEXT_SCHEDULE_PREEMPTED);
735
Chris Wilsone61e0f52018-02-21 09:56:36 +0000736 i915_request_put(rq);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100737
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100738 memset(port, 0, sizeof(*port));
739 port++;
740 }
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300741}
742
Chris Wilson27a5f612017-09-15 18:31:00 +0100743static void execlists_cancel_requests(struct intel_engine_cs *engine)
744{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300745 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsone61e0f52018-02-21 09:56:36 +0000746 struct i915_request *rq, *rn;
Chris Wilson27a5f612017-09-15 18:31:00 +0100747 struct rb_node *rb;
748 unsigned long flags;
Chris Wilson27a5f612017-09-15 18:31:00 +0100749
Chris Wilson963ddd62018-03-02 11:33:24 +0000750 GEM_TRACE("%s\n", engine->name);
751
Chris Wilsona3e38832018-03-02 14:32:45 +0000752 /*
753 * Before we call engine->cancel_requests(), we should have exclusive
754 * access to the submission state. This is arranged for us by the
755 * caller disabling the interrupt generation, the tasklet and other
756 * threads that may then access the same state, giving us a free hand
757 * to reset state. However, we still need to let lockdep be aware that
758 * we know this state may be accessed in hardirq context, so we
759 * disable the irq around this manipulation and we want to keep
760 * the spinlock focused on its duties and not accidentally conflate
761 * coverage to the submission's irq state. (Similarly, although we
762 * shouldn't need to disable irq around the manipulation of the
763 * submission's irq state, we also wish to remind ourselves that
764 * it is irq state.)
765 */
766 local_irq_save(flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100767
768 /* Cancel the requests on the HW and clear the ELSP tracker. */
Michał Winiarskia4598d12017-10-25 22:00:18 +0200769 execlists_cancel_port_requests(execlists);
Chris Wilson27a5f612017-09-15 18:31:00 +0100770
Chris Wilsona3e38832018-03-02 14:32:45 +0000771 spin_lock(&engine->timeline->lock);
772
Chris Wilson27a5f612017-09-15 18:31:00 +0100773 /* Mark all executing requests as skipped. */
774 list_for_each_entry(rq, &engine->timeline->requests, link) {
775 GEM_BUG_ON(!rq->global_seqno);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000776 if (!i915_request_completed(rq))
Chris Wilson27a5f612017-09-15 18:31:00 +0100777 dma_fence_set_error(&rq->fence, -EIO);
778 }
779
780 /* Flush the queued requests to the timeline list (for retiring). */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300781 rb = execlists->first;
Chris Wilson27a5f612017-09-15 18:31:00 +0100782 while (rb) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000783 struct i915_priolist *p = to_priolist(rb);
Chris Wilson27a5f612017-09-15 18:31:00 +0100784
785 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
786 INIT_LIST_HEAD(&rq->priotree.link);
Chris Wilson27a5f612017-09-15 18:31:00 +0100787
788 dma_fence_set_error(&rq->fence, -EIO);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000789 __i915_request_submit(rq);
Chris Wilson27a5f612017-09-15 18:31:00 +0100790 }
791
792 rb = rb_next(rb);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300793 rb_erase(&p->node, &execlists->queue);
Chris Wilson27a5f612017-09-15 18:31:00 +0100794 INIT_LIST_HEAD(&p->requests);
795 if (p->priority != I915_PRIORITY_NORMAL)
796 kmem_cache_free(engine->i915->priorities, p);
797 }
798
799 /* Remaining _unready_ requests will be nop'ed when submitted */
800
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000801 execlists->queue_priority = INT_MIN;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300802 execlists->queue = RB_ROOT;
803 execlists->first = NULL;
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100804 GEM_BUG_ON(port_isset(execlists->port));
Chris Wilson27a5f612017-09-15 18:31:00 +0100805
Chris Wilsona3e38832018-03-02 14:32:45 +0000806 spin_unlock(&engine->timeline->lock);
807
Chris Wilson27a5f612017-09-15 18:31:00 +0100808 /*
809 * The port is checked prior to scheduling a tasklet, but
810 * just in case we have suspended the tasklet to do the
811 * wedging make sure that when it wakes, it decides there
812 * is no work to do by clearing the irq_posted bit.
813 */
814 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
815
Chris Wilson963ddd62018-03-02 11:33:24 +0000816 /* Mark all CS interrupts as complete */
817 execlists->active = 0;
818
Chris Wilsona3e38832018-03-02 14:32:45 +0000819 local_irq_restore(flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100820}
821
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200822/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100823 * Check the unread Context Status Buffers and manage the submission of new
824 * contexts to the ELSP accordingly.
825 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +0530826static void execlists_submission_tasklet(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100827{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300828 struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
829 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100830 struct execlist_port * const port = execlists->port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100831 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000832 bool fw = false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100833
Chris Wilson48921262017-04-11 18:58:50 +0100834 /* We can skip acquiring intel_runtime_pm_get() here as it was taken
835 * on our behalf by the request (see i915_gem_mark_busy()) and it will
836 * not be relinquished until the device is idle (see
837 * i915_gem_idle_work_handler()). As a precaution, we make sure
838 * that all ELSP are drained i.e. we have processed the CSB,
839 * before allowing ourselves to idle and calling intel_runtime_pm_put().
840 */
841 GEM_BUG_ON(!dev_priv->gt.awake);
842
Chris Wilson899f6202017-03-21 11:33:20 +0000843 /* Prefer doing test_and_clear_bit() as a two stage operation to avoid
844 * imposing the cost of a locked atomic transaction when submitting a
845 * new request (outside of the context-switch interrupt).
846 */
847 while (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100848 /* The HWSP contains a (cacheable) mirror of the CSB */
849 const u32 *buf =
850 &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
Chris Wilson4af0d722017-03-25 20:10:53 +0000851 unsigned int head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100852
Mika Kuoppalab620e872017-09-22 15:43:03 +0300853 if (unlikely(execlists->csb_use_mmio)) {
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100854 buf = (u32 * __force)
855 (dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0)));
Mika Kuoppalab620e872017-09-22 15:43:03 +0300856 execlists->csb_head = -1; /* force mmio read of CSB ptrs */
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100857 }
858
Chris Wilson2e70b8c2017-03-23 13:48:03 +0000859 /* The write will be ordered by the uncached read (itself
860 * a memory barrier), so we do not need another in the form
861 * of a locked instruction. The race between the interrupt
862 * handler and the split test/clear is harmless as we order
863 * our clear before the CSB read. If the interrupt arrived
864 * first between the test and the clear, we read the updated
865 * CSB and clear the bit. If the interrupt arrives as we read
866 * the CSB or later (i.e. after we had cleared the bit) the bit
867 * is set and we do a new loop.
868 */
869 __clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300870 if (unlikely(execlists->csb_head == -1)) { /* following a reset */
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000871 if (!fw) {
872 intel_uncore_forcewake_get(dev_priv,
873 execlists->fw_domains);
874 fw = true;
875 }
876
Chris Wilson767a9832017-09-13 09:56:05 +0100877 head = readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
878 tail = GEN8_CSB_WRITE_PTR(head);
879 head = GEN8_CSB_READ_PTR(head);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300880 execlists->csb_head = head;
Chris Wilson767a9832017-09-13 09:56:05 +0100881 } else {
882 const int write_idx =
883 intel_hws_csb_write_index(dev_priv) -
884 I915_HWS_CSB_BUF0_INDEX;
885
Mika Kuoppalab620e872017-09-22 15:43:03 +0300886 head = execlists->csb_head;
Chris Wilson767a9832017-09-13 09:56:05 +0100887 tail = READ_ONCE(buf[write_idx]);
888 }
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000889 GEM_TRACE("%s cs-irq head=%d [%d%s], tail=%d [%d%s]\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000890 engine->name,
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000891 head, GEN8_CSB_READ_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))), fw ? "" : "?",
892 tail, GEN8_CSB_WRITE_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))), fw ? "" : "?");
Mika Kuoppalab620e872017-09-22 15:43:03 +0300893
Chris Wilson4af0d722017-03-25 20:10:53 +0000894 while (head != tail) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000895 struct i915_request *rq;
Chris Wilson4af0d722017-03-25 20:10:53 +0000896 unsigned int status;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100897 unsigned int count;
Chris Wilsona37951a2017-01-24 11:00:06 +0000898
Chris Wilson4af0d722017-03-25 20:10:53 +0000899 if (++head == GEN8_CSB_ENTRIES)
900 head = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100901
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000902 /* We are flying near dragons again.
903 *
904 * We hold a reference to the request in execlist_port[]
905 * but no more than that. We are operating in softirq
906 * context and so cannot hold any mutex or sleep. That
907 * prevents us stopping the requests we are processing
908 * in port[] from being retired simultaneously (the
909 * breadcrumb will be complete before we see the
910 * context-switch). As we only hold the reference to the
911 * request, any pointer chasing underneath the request
912 * is subject to a potential use-after-free. Thus we
913 * store all of the bookkeeping within port[] as
914 * required, and avoid using unguarded pointers beneath
915 * request itself. The same applies to the atomic
916 * status notifier.
917 */
918
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100919 status = READ_ONCE(buf[2 * head]); /* maybe mmio! */
Chris Wilson193a98d2017-12-22 13:27:42 +0000920 GEM_TRACE("%s csb[%d]: status=0x%08x:0x%08x, active=0x%x\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000921 engine->name, head,
Chris Wilson193a98d2017-12-22 13:27:42 +0000922 status, buf[2*head + 1],
923 execlists->active);
Michel Thierryba74cb12017-11-20 12:34:58 +0000924
925 if (status & (GEN8_CTX_STATUS_IDLE_ACTIVE |
926 GEN8_CTX_STATUS_PREEMPTED))
927 execlists_set_active(execlists,
928 EXECLISTS_ACTIVE_HWACK);
929 if (status & GEN8_CTX_STATUS_ACTIVE_IDLE)
930 execlists_clear_active(execlists,
931 EXECLISTS_ACTIVE_HWACK);
932
Chris Wilson70c2a242016-09-09 14:11:46 +0100933 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
934 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100935
Chris Wilson1f5f9ed2017-11-20 12:34:57 +0000936 /* We should never get a COMPLETED | IDLE_ACTIVE! */
937 GEM_BUG_ON(status & GEN8_CTX_STATUS_IDLE_ACTIVE);
938
Chris Wilsone40dd222017-11-20 12:34:55 +0000939 if (status & GEN8_CTX_STATUS_COMPLETE &&
Chris Wilsond6376372018-02-07 21:05:44 +0000940 buf[2*head + 1] == execlists->preempt_complete_status) {
Chris Wilson193a98d2017-12-22 13:27:42 +0000941 GEM_TRACE("%s preempt-idle\n", engine->name);
942
Michał Winiarskia4598d12017-10-25 22:00:18 +0200943 execlists_cancel_port_requests(execlists);
944 execlists_unwind_incomplete_requests(execlists);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100945
Chris Wilson4a118ec2017-10-23 22:32:36 +0100946 GEM_BUG_ON(!execlists_is_active(execlists,
947 EXECLISTS_ACTIVE_PREEMPT));
948 execlists_clear_active(execlists,
949 EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100950 continue;
951 }
952
953 if (status & GEN8_CTX_STATUS_PREEMPTED &&
Chris Wilson4a118ec2017-10-23 22:32:36 +0100954 execlists_is_active(execlists,
955 EXECLISTS_ACTIVE_PREEMPT))
Chris Wilsonbeecec92017-10-03 21:34:52 +0100956 continue;
957
Chris Wilson4a118ec2017-10-23 22:32:36 +0100958 GEM_BUG_ON(!execlists_is_active(execlists,
959 EXECLISTS_ACTIVE_USER));
960
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100961 rq = port_unpack(port, &count);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000962 GEM_TRACE("%s out[0]: ctx=%d.%d, seqno=%x, prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000963 engine->name,
Chris Wilson16c86192017-12-19 22:09:16 +0000964 port->context_id, count,
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000965 rq ? rq->global_seqno : 0,
966 rq ? rq_prio(rq) : 0);
Chris Wilsone0840392018-02-21 15:23:01 +0000967
968 /* Check the context/desc id for this event matches */
969 GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
970
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100971 GEM_BUG_ON(count == 0);
972 if (--count == 0) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100973 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
Chris Wilsond8747af2017-11-20 12:34:56 +0000974 GEM_BUG_ON(port_isset(&port[1]) &&
975 !(status & GEN8_CTX_STATUS_ELEMENT_SWITCH));
Chris Wilsone61e0f52018-02-21 09:56:36 +0000976 GEM_BUG_ON(!i915_request_completed(rq));
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000977 execlists_context_schedule_out(rq);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000978 trace_i915_request_out(rq);
979 i915_request_put(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100980
Chris Wilson65cb8c02018-02-21 15:15:53 +0000981 GEM_TRACE("%s completed ctx=%d\n",
982 engine->name, port->context_id);
983
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300984 execlists_port_complete(execlists, port);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100985 } else {
986 port_set(port, port_pack(rq, count));
Chris Wilson70c2a242016-09-09 14:11:46 +0100987 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000988
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100989 /* After the final element, the hw should be idle */
990 GEM_BUG_ON(port_count(port) == 0 &&
Chris Wilson70c2a242016-09-09 14:11:46 +0100991 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Chris Wilson4a118ec2017-10-23 22:32:36 +0100992 if (port_count(port) == 0)
993 execlists_clear_active(execlists,
994 EXECLISTS_ACTIVE_USER);
Chris Wilson4af0d722017-03-25 20:10:53 +0000995 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000996
Mika Kuoppalab620e872017-09-22 15:43:03 +0300997 if (head != execlists->csb_head) {
998 execlists->csb_head = head;
Chris Wilson767a9832017-09-13 09:56:05 +0100999 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK, head << 8),
1000 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
1001 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001002 }
1003
Chris Wilson4a118ec2017-10-23 22:32:36 +01001004 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT))
Chris Wilson70c2a242016-09-09 14:11:46 +01001005 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001006
Chris Wilsonbb5db7e2018-01-22 10:07:14 +00001007 if (fw)
1008 intel_uncore_forcewake_put(dev_priv, execlists->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001009}
1010
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001011static void queue_request(struct intel_engine_cs *engine,
1012 struct i915_priotree *pt,
1013 int prio)
Chris Wilson27606fd2017-09-16 21:44:13 +01001014{
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001015 list_add_tail(&pt->link, &lookup_priolist(engine, pt, prio)->requests);
1016}
Chris Wilson27606fd2017-09-16 21:44:13 +01001017
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001018static void submit_queue(struct intel_engine_cs *engine, int prio)
1019{
1020 if (prio > engine->execlists.queue_priority) {
1021 engine->execlists.queue_priority = prio;
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05301022 tasklet_hi_schedule(&engine->execlists.tasklet);
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001023 }
Chris Wilson27606fd2017-09-16 21:44:13 +01001024}
1025
Chris Wilsone61e0f52018-02-21 09:56:36 +00001026static void execlists_submit_request(struct i915_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +01001027{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001028 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +01001029 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +01001030
Chris Wilson663f71e2016-11-14 20:41:00 +00001031 /* Will be called from irq-context when using foreign fences. */
1032 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001033
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001034 queue_request(engine, &request->priotree, rq_prio(request));
1035 submit_queue(engine, rq_prio(request));
Michel Thierryacdd8842014-07-24 17:04:38 +01001036
Mika Kuoppalab620e872017-09-22 15:43:03 +03001037 GEM_BUG_ON(!engine->execlists.first);
Chris Wilson6c067572017-05-17 13:10:03 +01001038 GEM_BUG_ON(list_empty(&request->priotree.link));
1039
Chris Wilson663f71e2016-11-14 20:41:00 +00001040 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001041}
1042
Chris Wilsone61e0f52018-02-21 09:56:36 +00001043static struct i915_request *pt_to_request(struct i915_priotree *pt)
Chris Wilson1f181222017-10-03 21:34:50 +01001044{
Chris Wilsone61e0f52018-02-21 09:56:36 +00001045 return container_of(pt, struct i915_request, priotree);
Chris Wilson1f181222017-10-03 21:34:50 +01001046}
1047
Chris Wilson20311bd2016-11-14 20:41:03 +00001048static struct intel_engine_cs *
1049pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
1050{
Chris Wilson1f181222017-10-03 21:34:50 +01001051 struct intel_engine_cs *engine = pt_to_request(pt)->engine;
Chris Wilson20311bd2016-11-14 20:41:03 +00001052
Chris Wilsona79a5242017-03-27 21:21:43 +01001053 GEM_BUG_ON(!locked);
1054
Chris Wilson20311bd2016-11-14 20:41:03 +00001055 if (engine != locked) {
Chris Wilsona79a5242017-03-27 21:21:43 +01001056 spin_unlock(&locked->timeline->lock);
1057 spin_lock(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00001058 }
1059
1060 return engine;
1061}
1062
Chris Wilsone61e0f52018-02-21 09:56:36 +00001063static void execlists_schedule(struct i915_request *request, int prio)
Chris Wilson20311bd2016-11-14 20:41:03 +00001064{
Chris Wilsona79a5242017-03-27 21:21:43 +01001065 struct intel_engine_cs *engine;
Chris Wilson20311bd2016-11-14 20:41:03 +00001066 struct i915_dependency *dep, *p;
1067 struct i915_dependency stack;
1068 LIST_HEAD(dfs);
1069
Chris Wilson7d1ea602017-09-28 20:39:00 +01001070 GEM_BUG_ON(prio == I915_PRIORITY_INVALID);
1071
Chris Wilsone61e0f52018-02-21 09:56:36 +00001072 if (i915_request_completed(request))
Chris Wilsonc218ee02018-01-06 10:56:18 +00001073 return;
1074
Chris Wilson20311bd2016-11-14 20:41:03 +00001075 if (prio <= READ_ONCE(request->priotree.priority))
1076 return;
1077
Chris Wilson70cd1472016-11-28 14:36:49 +00001078 /* Need BKL in order to use the temporary link inside i915_dependency */
1079 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +00001080
1081 stack.signaler = &request->priotree;
1082 list_add(&stack.dfs_link, &dfs);
1083
Chris Wilsonce01b172018-01-02 15:12:26 +00001084 /*
1085 * Recursively bump all dependent priorities to match the new request.
Chris Wilson20311bd2016-11-14 20:41:03 +00001086 *
1087 * A naive approach would be to use recursion:
1088 * static void update_priorities(struct i915_priotree *pt, prio) {
1089 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
1090 * update_priorities(dep->signal, prio)
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001091 * queue_request(pt);
Chris Wilson20311bd2016-11-14 20:41:03 +00001092 * }
1093 * but that may have unlimited recursion depth and so runs a very
1094 * real risk of overunning the kernel stack. Instead, we build
1095 * a flat list of all dependencies starting with the current request.
1096 * As we walk the list of dependencies, we add all of its dependencies
1097 * to the end of the list (this may include an already visited
1098 * request) and continue to walk onwards onto the new dependencies. The
1099 * end result is a topological list of requests in reverse order, the
1100 * last element in the list is the request we must execute first.
1101 */
Chris Wilson2221c5b2018-01-02 15:12:27 +00001102 list_for_each_entry(dep, &dfs, dfs_link) {
Chris Wilson20311bd2016-11-14 20:41:03 +00001103 struct i915_priotree *pt = dep->signaler;
1104
Chris Wilsonce01b172018-01-02 15:12:26 +00001105 /*
1106 * Within an engine, there can be no cycle, but we may
Chris Wilsona79a5242017-03-27 21:21:43 +01001107 * refer to the same dependency chain multiple times
1108 * (redundant dependencies are not eliminated) and across
1109 * engines.
1110 */
1111 list_for_each_entry(p, &pt->signalers_list, signal_link) {
Chris Wilsonce01b172018-01-02 15:12:26 +00001112 GEM_BUG_ON(p == dep); /* no cycles! */
1113
Chris Wilson83cc84c2018-01-02 15:12:25 +00001114 if (i915_priotree_signaled(p->signaler))
Chris Wilson1f181222017-10-03 21:34:50 +01001115 continue;
1116
Chris Wilsona79a5242017-03-27 21:21:43 +01001117 GEM_BUG_ON(p->signaler->priority < pt->priority);
Chris Wilson20311bd2016-11-14 20:41:03 +00001118 if (prio > READ_ONCE(p->signaler->priority))
1119 list_move_tail(&p->dfs_link, &dfs);
Chris Wilsona79a5242017-03-27 21:21:43 +01001120 }
Chris Wilson20311bd2016-11-14 20:41:03 +00001121 }
1122
Chris Wilsonce01b172018-01-02 15:12:26 +00001123 /*
1124 * If we didn't need to bump any existing priorities, and we haven't
Chris Wilson349bdb62017-05-17 13:10:05 +01001125 * yet submitted this request (i.e. there is no potential race with
1126 * execlists_submit_request()), we can set our own priority and skip
1127 * acquiring the engine locks.
1128 */
Chris Wilson7d1ea602017-09-28 20:39:00 +01001129 if (request->priotree.priority == I915_PRIORITY_INVALID) {
Chris Wilson349bdb62017-05-17 13:10:05 +01001130 GEM_BUG_ON(!list_empty(&request->priotree.link));
1131 request->priotree.priority = prio;
1132 if (stack.dfs_link.next == stack.dfs_link.prev)
1133 return;
1134 __list_del_entry(&stack.dfs_link);
1135 }
1136
Chris Wilsona79a5242017-03-27 21:21:43 +01001137 engine = request->engine;
1138 spin_lock_irq(&engine->timeline->lock);
1139
Chris Wilson20311bd2016-11-14 20:41:03 +00001140 /* Fifo and depth-first replacement ensure our deps execute before us */
1141 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
1142 struct i915_priotree *pt = dep->signaler;
1143
1144 INIT_LIST_HEAD(&dep->dfs_link);
1145
1146 engine = pt_lock_engine(pt, engine);
1147
1148 if (prio <= pt->priority)
1149 continue;
1150
Chris Wilson20311bd2016-11-14 20:41:03 +00001151 pt->priority = prio;
Chris Wilson6c067572017-05-17 13:10:03 +01001152 if (!list_empty(&pt->link)) {
1153 __list_del_entry(&pt->link);
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001154 queue_request(engine, pt, prio);
Chris Wilsona79a5242017-03-27 21:21:43 +01001155 }
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001156 submit_queue(engine, prio);
Chris Wilson20311bd2016-11-14 20:41:03 +00001157 }
1158
Chris Wilsona79a5242017-03-27 21:21:43 +01001159 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00001160}
1161
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001162static int __context_pin(struct i915_gem_context *ctx, struct i915_vma *vma)
1163{
1164 unsigned int flags;
1165 int err;
1166
1167 /*
1168 * Clear this page out of any CPU caches for coherent swap-in/out.
1169 * We only want to do this on the first bind so that we do not stall
1170 * on an active context (which by nature is already on the GPU).
1171 */
1172 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
1173 err = i915_gem_object_set_to_gtt_domain(vma->obj, true);
1174 if (err)
1175 return err;
1176 }
1177
1178 flags = PIN_GLOBAL | PIN_HIGH;
1179 if (ctx->ggtt_offset_bias)
1180 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
1181
1182 return i915_vma_pin(vma, 0, GEN8_LR_CONTEXT_ALIGN, flags);
1183}
1184
Chris Wilson266a2402017-05-04 10:33:08 +01001185static struct intel_ring *
1186execlists_context_pin(struct intel_engine_cs *engine,
1187 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001188{
Chris Wilson9021ad02016-05-24 14:53:37 +01001189 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001190 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001191 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001192
Chris Wilson91c8a322016-07-05 10:40:23 +01001193 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001194
Chris Wilson266a2402017-05-04 10:33:08 +01001195 if (likely(ce->pin_count++))
1196 goto out;
Chris Wilsona533b4b2017-03-16 17:16:28 +00001197 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001198
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001199 ret = execlists_context_deferred_alloc(ctx, engine);
1200 if (ret)
1201 goto err;
Chris Wilson56f6e0a2017-01-05 15:30:20 +00001202 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001203
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001204 ret = __context_pin(ctx, ce->state);
Nick Hoathe84fe802015-09-11 12:53:46 +01001205 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001206 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001207
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001208 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001209 if (IS_ERR(vaddr)) {
1210 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001211 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001212 }
1213
Chris Wilsond822bb12017-04-03 12:34:25 +01001214 ret = intel_ring_pin(ce->ring, ctx->i915, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +01001215 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001216 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +01001217
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001218 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +01001219
Chris Wilsona3aabe82016-10-04 21:11:26 +01001220 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
1221 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001222 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001223
Chris Wilson3d574a62017-10-13 21:26:16 +01001224 ce->state->obj->pin_global++;
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001225 i915_gem_context_get(ctx);
Chris Wilson266a2402017-05-04 10:33:08 +01001226out:
1227 return ce->ring;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001228
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001229unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001230 i915_gem_object_unpin_map(ce->state->obj);
1231unpin_vma:
1232 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001233err:
Chris Wilson9021ad02016-05-24 14:53:37 +01001234 ce->pin_count = 0;
Chris Wilson266a2402017-05-04 10:33:08 +01001235 return ERR_PTR(ret);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001236}
1237
Chris Wilsone8a9c582016-12-18 15:37:20 +00001238static void execlists_context_unpin(struct intel_engine_cs *engine,
1239 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001240{
Chris Wilson9021ad02016-05-24 14:53:37 +01001241 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001242
Chris Wilson91c8a322016-07-05 10:40:23 +01001243 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +01001244 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001245
Chris Wilson9021ad02016-05-24 14:53:37 +01001246 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001247 return;
1248
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001249 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001250
Chris Wilson3d574a62017-10-13 21:26:16 +01001251 ce->state->obj->pin_global--;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001252 i915_gem_object_unpin_map(ce->state->obj);
1253 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001254
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001255 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001256}
1257
Chris Wilsone61e0f52018-02-21 09:56:36 +00001258static int execlists_request_alloc(struct i915_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +00001259{
1260 struct intel_engine_cs *engine = request->engine;
1261 struct intel_context *ce = &request->ctx->engine[engine->id];
Chris Wilsonfd138212017-11-15 15:12:04 +00001262 int ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001263
Chris Wilsone8a9c582016-12-18 15:37:20 +00001264 GEM_BUG_ON(!ce->pin_count);
1265
Chris Wilsonef11c012016-12-18 15:37:19 +00001266 /* Flush enough space to reduce the likelihood of waiting after
1267 * we start building the request - in which case we will just
1268 * have to repeat work.
1269 */
1270 request->reserved_space += EXECLISTS_REQUEST_SIZE;
1271
Chris Wilsonfd138212017-11-15 15:12:04 +00001272 ret = intel_ring_wait_for_space(request->ring, request->reserved_space);
1273 if (ret)
1274 return ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001275
Chris Wilsonef11c012016-12-18 15:37:19 +00001276 /* Note that after this point, we have committed to using
1277 * this request as it is being used to both track the
1278 * state of engine initialisation and liveness of the
1279 * golden renderstate above. Think twice before you try
1280 * to cancel/unwind this request now.
1281 */
1282
1283 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1284 return 0;
Chris Wilsonef11c012016-12-18 15:37:19 +00001285}
1286
Arun Siluvery9e000842015-07-03 14:27:31 +01001287/*
1288 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1289 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1290 * but there is a slight complication as this is applied in WA batch where the
1291 * values are only initialized once so we cannot take register value at the
1292 * beginning and reuse it further; hence we save its value to memory, upload a
1293 * constant value with bit21 set and then we restore it back with the saved value.
1294 * To simplify the WA, a constant value is formed by using the default value
1295 * of this register. This shouldn't be a problem because we are only modifying
1296 * it for a short period and this batch in non-premptible. We can ofcourse
1297 * use additional instructions that read the actual value of the register
1298 * at that time and set our bit of interest but it makes the WA complicated.
1299 *
1300 * This WA is also required for Gen9 so extracting as a function avoids
1301 * code duplication.
1302 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001303static u32 *
1304gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +01001305{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001306 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1307 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1308 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1309 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001310
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001311 *batch++ = MI_LOAD_REGISTER_IMM(1);
1312 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1313 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +01001314
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001315 batch = gen8_emit_pipe_control(batch,
1316 PIPE_CONTROL_CS_STALL |
1317 PIPE_CONTROL_DC_FLUSH_ENABLE,
1318 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001319
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001320 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1321 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1322 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1323 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001324
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001325 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001326}
1327
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001328/*
1329 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1330 * initialized at the beginning and shared across all contexts but this field
1331 * helps us to have multiple batches at different offsets and select them based
1332 * on a criteria. At the moment this batch always start at the beginning of the page
1333 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001334 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001335 * The number of WA applied are not known at the beginning; we use this field
1336 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001337 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001338 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1339 * so it adds NOOPs as padding to make it cacheline aligned.
1340 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1341 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001342 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001343static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001344{
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001345 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001346 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001347
Arun Siluveryc82435b2015-06-19 18:37:13 +01001348 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001349 if (IS_BROADWELL(engine->i915))
1350 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +01001351
Arun Siluvery0160f052015-06-23 15:46:57 +01001352 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1353 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001354 batch = gen8_emit_pipe_control(batch,
1355 PIPE_CONTROL_FLUSH_L3 |
1356 PIPE_CONTROL_GLOBAL_GTT_IVB |
1357 PIPE_CONTROL_CS_STALL |
1358 PIPE_CONTROL_QW_WRITE,
1359 i915_ggtt_offset(engine->scratch) +
1360 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +01001361
Chris Wilsonbeecec92017-10-03 21:34:52 +01001362 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1363
Arun Siluvery17ee9502015-06-19 19:07:01 +01001364 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001365 while ((unsigned long)batch % CACHELINE_BYTES)
1366 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001367
1368 /*
1369 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1370 * execution depends on the length specified in terms of cache lines
1371 * in the register CTX_RCS_INDIRECT_CTX
1372 */
1373
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001374 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001375}
1376
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001377static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001378{
Chris Wilsonbeecec92017-10-03 21:34:52 +01001379 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1380
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001381 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001382 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001383
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001384 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001385 *batch++ = MI_LOAD_REGISTER_IMM(1);
1386 *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
1387 *batch++ = _MASKED_BIT_DISABLE(
1388 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
1389 *batch++ = MI_NOOP;
Mika Kuoppala873e8172016-07-20 14:26:13 +03001390
Mika Kuoppala066d4622016-06-07 17:19:15 +03001391 /* WaClearSlmSpaceAtContextSwitch:kbl */
1392 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001393 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001394 batch = gen8_emit_pipe_control(batch,
1395 PIPE_CONTROL_FLUSH_L3 |
1396 PIPE_CONTROL_GLOBAL_GTT_IVB |
1397 PIPE_CONTROL_CS_STALL |
1398 PIPE_CONTROL_QW_WRITE,
1399 i915_ggtt_offset(engine->scratch)
1400 + 2 * CACHELINE_BYTES);
Mika Kuoppala066d4622016-06-07 17:19:15 +03001401 }
Tim Gore3485d992016-07-05 10:01:30 +01001402
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001403 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001404 if (HAS_POOLED_EU(engine->i915)) {
1405 /*
1406 * EU pool configuration is setup along with golden context
1407 * during context initialization. This value depends on
1408 * device type (2x6 or 3x6) and needs to be updated based
1409 * on which subslice is disabled especially for 2x6
1410 * devices, however it is safe to load default
1411 * configuration of 3x6 device instead of masking off
1412 * corresponding bits because HW ignores bits of a disabled
1413 * subslice and drops down to appropriate config. Please
1414 * see render_state_setup() in i915_gem_render_state.c for
1415 * possible configurations, to avoid duplication they are
1416 * not shown here again.
1417 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001418 *batch++ = GEN9_MEDIA_POOL_STATE;
1419 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1420 *batch++ = 0x00777000;
1421 *batch++ = 0;
1422 *batch++ = 0;
1423 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001424 }
1425
Chris Wilsonbeecec92017-10-03 21:34:52 +01001426 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1427
Arun Siluvery0504cff2015-07-14 15:01:27 +01001428 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001429 while ((unsigned long)batch % CACHELINE_BYTES)
1430 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001431
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001432 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001433}
1434
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001435static u32 *
1436gen10_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
1437{
1438 int i;
1439
1440 /*
1441 * WaPipeControlBefore3DStateSamplePattern: cnl
1442 *
1443 * Ensure the engine is idle prior to programming a
1444 * 3DSTATE_SAMPLE_PATTERN during a context restore.
1445 */
1446 batch = gen8_emit_pipe_control(batch,
1447 PIPE_CONTROL_CS_STALL,
1448 0);
1449 /*
1450 * WaPipeControlBefore3DStateSamplePattern says we need 4 dwords for
1451 * the PIPE_CONTROL followed by 12 dwords of 0x0, so 16 dwords in
1452 * total. However, a PIPE_CONTROL is 6 dwords long, not 4, which is
1453 * confusing. Since gen8_emit_pipe_control() already advances the
1454 * batch by 6 dwords, we advance the other 10 here, completing a
1455 * cacheline. It's not clear if the workaround requires this padding
1456 * before other commands, or if it's just the regular padding we would
1457 * already have for the workaround bb, so leave it here for now.
1458 */
1459 for (i = 0; i < 10; i++)
1460 *batch++ = MI_NOOP;
1461
1462 /* Pad to end of cacheline */
1463 while ((unsigned long)batch % CACHELINE_BYTES)
1464 *batch++ = MI_NOOP;
1465
1466 return batch;
1467}
1468
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001469#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1470
1471static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001472{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001473 struct drm_i915_gem_object *obj;
1474 struct i915_vma *vma;
1475 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001476
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001477 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001478 if (IS_ERR(obj))
1479 return PTR_ERR(obj);
1480
Chris Wilsona01cb372017-01-16 15:21:30 +00001481 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001482 if (IS_ERR(vma)) {
1483 err = PTR_ERR(vma);
1484 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001485 }
1486
Chris Wilson48bb74e2016-08-15 10:49:04 +01001487 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1488 if (err)
1489 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001490
Chris Wilson48bb74e2016-08-15 10:49:04 +01001491 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001492 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001493
1494err:
1495 i915_gem_object_put(obj);
1496 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001497}
1498
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001499static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001500{
Chris Wilson19880c42016-08-15 10:49:05 +01001501 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001502}
1503
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001504typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1505
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001506static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001507{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001508 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001509 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1510 &wa_ctx->per_ctx };
1511 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001512 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001513 void *batch, *batch_ptr;
1514 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001515 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001516
Tvrtko Ursulin10bde232018-01-19 10:00:04 +00001517 if (GEM_WARN_ON(engine->id != RCS))
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001518 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001519
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001520 switch (INTEL_GEN(engine->i915)) {
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001521 case 10:
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001522 wa_bb_fn[0] = gen10_init_indirectctx_bb;
1523 wa_bb_fn[1] = NULL;
1524 break;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001525 case 9:
1526 wa_bb_fn[0] = gen9_init_indirectctx_bb;
Chris Wilsonb8aa2232017-09-21 14:54:44 +01001527 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001528 break;
1529 case 8:
1530 wa_bb_fn[0] = gen8_init_indirectctx_bb;
Chris Wilson3ad7b522017-10-03 21:34:49 +01001531 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001532 break;
1533 default:
1534 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001535 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001536 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001537
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001538 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001539 if (ret) {
1540 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1541 return ret;
1542 }
1543
Chris Wilson48bb74e2016-08-15 10:49:04 +01001544 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001545 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001546
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001547 /*
1548 * Emit the two workaround batch buffers, recording the offset from the
1549 * start of the workaround batch buffer object for each and their
1550 * respective sizes.
1551 */
1552 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1553 wa_bb[i]->offset = batch_ptr - batch;
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001554 if (GEM_WARN_ON(!IS_ALIGNED(wa_bb[i]->offset,
1555 CACHELINE_BYTES))) {
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001556 ret = -EINVAL;
1557 break;
1558 }
Chris Wilson604a8f62017-09-21 14:54:43 +01001559 if (wa_bb_fn[i])
1560 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001561 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001562 }
1563
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001564 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1565
Arun Siluvery17ee9502015-06-19 19:07:01 +01001566 kunmap_atomic(batch);
1567 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001568 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001569
1570 return ret;
1571}
1572
Chris Wilson64f09f02017-08-07 13:19:19 +01001573static u8 gtiir[] = {
1574 [RCS] = 0,
1575 [BCS] = 0,
1576 [VCS] = 1,
1577 [VCS2] = 1,
1578 [VECS] = 3,
1579};
1580
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001581static void enable_execlists(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001582{
Chris Wilsonc0336662016-05-06 15:40:21 +01001583 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001584
1585 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Kelvin Gardiner225701f2018-01-30 11:49:17 -02001586
1587 /*
1588 * Make sure we're not enabling the new 12-deep CSB
1589 * FIFO as that requires a slightly updated handling
1590 * in the ctx switch irq. Since we're currently only
1591 * using only 2 elements of the enhanced execlists the
1592 * deeper FIFO it's not needed and it's not worth adding
1593 * more statements to the irq handler to support it.
1594 */
1595 if (INTEL_GEN(dev_priv) >= 11)
1596 I915_WRITE(RING_MODE_GEN7(engine),
1597 _MASKED_BIT_DISABLE(GEN11_GFX_DISABLE_LEGACY_MODE));
1598 else
1599 I915_WRITE(RING_MODE_GEN7(engine),
1600 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1601
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001602 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1603 engine->status_page.ggtt_offset);
1604 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Chris Wilsone8401302018-02-05 15:24:30 +00001605
1606 /* Following the reset, we need to reload the CSB read/write pointers */
1607 engine->execlists.csb_head = -1;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001608}
1609
1610static int gen8_init_common_ring(struct intel_engine_cs *engine)
1611{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001612 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001613 int ret;
1614
1615 ret = intel_mocs_init_engine(engine);
1616 if (ret)
1617 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001618
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001619 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001620 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001621
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001622 enable_execlists(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001623
Chris Wilson64f09f02017-08-07 13:19:19 +01001624 /* After a GPU reset, we may have requests to replay */
Michał Winiarski9bdc3572017-10-25 18:25:19 +01001625 if (execlists->first)
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05301626 tasklet_schedule(&execlists->tasklet);
Chris Wilson6b764a52017-04-25 11:38:35 +01001627
Chris Wilson821ed7d2016-09-09 14:11:53 +01001628 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001629}
1630
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001631static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001632{
Chris Wilsonc0336662016-05-06 15:40:21 +01001633 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001634 int ret;
1635
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001636 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001637 if (ret)
1638 return ret;
1639
1640 /* We need to disable the AsyncFlip performance optimisations in order
1641 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1642 * programmed to '1' on all products.
1643 *
1644 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1645 */
1646 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1647
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001648 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1649
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001650 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001651}
1652
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001653static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001654{
1655 int ret;
1656
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001657 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001658 if (ret)
1659 return ret;
1660
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001661 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001662}
1663
Chris Wilson42232212018-01-02 15:12:32 +00001664static void reset_irq(struct intel_engine_cs *engine)
1665{
1666 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson274de872018-02-02 14:54:55 +00001667 int i;
Chris Wilson42232212018-01-02 15:12:32 +00001668
Chris Wilsone8401302018-02-05 15:24:30 +00001669 GEM_BUG_ON(engine->id >= ARRAY_SIZE(gtiir));
1670
Chris Wilson42232212018-01-02 15:12:32 +00001671 /*
1672 * Clear any pending interrupt state.
1673 *
1674 * We do it twice out of paranoia that some of the IIR are double
1675 * buffered, and if we only reset it once there may still be
1676 * an interrupt pending.
1677 */
Chris Wilson274de872018-02-02 14:54:55 +00001678 for (i = 0; i < 2; i++) {
1679 I915_WRITE(GEN8_GT_IIR(gtiir[engine->id]),
1680 GT_CONTEXT_SWITCH_INTERRUPT << engine->irq_shift);
1681 POSTING_READ(GEN8_GT_IIR(gtiir[engine->id]));
1682 }
1683 GEM_BUG_ON(I915_READ(GEN8_GT_IIR(gtiir[engine->id])) &
1684 (GT_CONTEXT_SWITCH_INTERRUPT << engine->irq_shift));
1685
Chris Wilson42232212018-01-02 15:12:32 +00001686 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1687}
1688
Chris Wilson821ed7d2016-09-09 14:11:53 +01001689static void reset_common_ring(struct intel_engine_cs *engine,
Chris Wilsone61e0f52018-02-21 09:56:36 +00001690 struct i915_request *request)
Chris Wilson821ed7d2016-09-09 14:11:53 +01001691{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001692 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001693 struct intel_context *ce;
Chris Wilson221ab97192017-09-16 21:44:14 +01001694 unsigned long flags;
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001695
Chris Wilson16a87392017-12-20 09:06:26 +00001696 GEM_TRACE("%s seqno=%x\n",
1697 engine->name, request ? request->global_seqno : 0);
Chris Wilson42232212018-01-02 15:12:32 +00001698
Chris Wilsona3e38832018-03-02 14:32:45 +00001699 /* See execlists_cancel_requests() for the irq/spinlock split. */
1700 local_irq_save(flags);
Chris Wilson221ab97192017-09-16 21:44:14 +01001701
Chris Wilsonaebbc2d2018-03-02 13:12:46 +00001702 reset_irq(engine);
1703
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001704 /*
1705 * Catch up with any missed context-switch interrupts.
1706 *
1707 * Ideally we would just read the remaining CSB entries now that we
1708 * know the gpu is idle. However, the CSB registers are sometimes^W
1709 * often trashed across a GPU reset! Instead we have to rely on
1710 * guessing the missed context-switch events by looking at what
1711 * requests were completed.
1712 */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001713 execlists_cancel_port_requests(execlists);
Chris Wilson221ab97192017-09-16 21:44:14 +01001714
1715 /* Push back any incomplete requests for replay after the reset. */
Chris Wilsona3e38832018-03-02 14:32:45 +00001716 spin_lock(&engine->timeline->lock);
Michał Winiarskia4598d12017-10-25 22:00:18 +02001717 __unwind_incomplete_requests(engine);
Chris Wilsona3e38832018-03-02 14:32:45 +00001718 spin_unlock(&engine->timeline->lock);
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001719
Chris Wilsone8401302018-02-05 15:24:30 +00001720 /* Mark all CS interrupts as complete */
1721 execlists->active = 0;
1722
Chris Wilsona3e38832018-03-02 14:32:45 +00001723 local_irq_restore(flags);
Chris Wilsonaebbc2d2018-03-02 13:12:46 +00001724
Chris Wilsona3e38832018-03-02 14:32:45 +00001725 /*
1726 * If the request was innocent, we leave the request in the ELSP
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001727 * and will try to replay it on restarting. The context image may
1728 * have been corrupted by the reset, in which case we may have
1729 * to service a new GPU hang, but more likely we can continue on
1730 * without impact.
1731 *
1732 * If the request was guilty, we presume the context is corrupt
1733 * and have to at least restore the RING register in the context
1734 * image back to the expected values to skip over the guilty request.
1735 */
Chris Wilson221ab97192017-09-16 21:44:14 +01001736 if (!request || request->fence.error != -EIO)
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001737 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001738
Chris Wilsona3e38832018-03-02 14:32:45 +00001739 /*
1740 * We want a simple context + ring to execute the breadcrumb update.
Chris Wilsona3aabe82016-10-04 21:11:26 +01001741 * We cannot rely on the context being intact across the GPU hang,
1742 * so clear it and rebuild just what we need for the breadcrumb.
1743 * All pending requests for this context will be zapped, and any
1744 * future request will be after userspace has had the opportunity
1745 * to recreate its own state.
1746 */
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001747 ce = &request->ctx->engine[engine->id];
Chris Wilsona3aabe82016-10-04 21:11:26 +01001748 execlists_init_reg_state(ce->lrc_reg_state,
1749 request->ctx, engine, ce->ring);
1750
Chris Wilson821ed7d2016-09-09 14:11:53 +01001751 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001752 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1753 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001754 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001755
Chris Wilson821ed7d2016-09-09 14:11:53 +01001756 request->ring->head = request->postfix;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001757 intel_ring_update_space(request->ring);
1758
Chris Wilsona3aabe82016-10-04 21:11:26 +01001759 /* Reset WaIdleLiteRestore:bdw,skl as well */
Chris Wilson7e4992a2017-09-28 20:38:59 +01001760 unwind_wa_tail(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001761}
1762
Chris Wilsone61e0f52018-02-21 09:56:36 +00001763static int intel_logical_ring_emit_pdps(struct i915_request *rq)
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001764{
Chris Wilsone61e0f52018-02-21 09:56:36 +00001765 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
1766 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppalae7167762017-02-28 17:28:10 +02001767 const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001768 u32 *cs;
1769 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001770
Chris Wilsone61e0f52018-02-21 09:56:36 +00001771 cs = intel_ring_begin(rq, num_lri_cmds * 2 + 2);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001772 if (IS_ERR(cs))
1773 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001774
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001775 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Mika Kuoppalae7167762017-02-28 17:28:10 +02001776 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001777 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1778
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001779 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1780 *cs++ = upper_32_bits(pd_daddr);
1781 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1782 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001783 }
1784
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001785 *cs++ = MI_NOOP;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001786 intel_ring_advance(rq, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001787
1788 return 0;
1789}
1790
Chris Wilsone61e0f52018-02-21 09:56:36 +00001791static int gen8_emit_bb_start(struct i915_request *rq,
Chris Wilson803688b2016-08-02 22:50:27 +01001792 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001793 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001794{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001795 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01001796 int ret;
1797
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001798 /* Don't rely in hw updating PDPs, specially in lite-restore.
1799 * Ideally, we should set Force PD Restore in ctx descriptor,
1800 * but we can't. Force Restore would be a second option, but
1801 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001802 * not idle). PML4 is allocated during ppgtt init so this is
1803 * not needed in 48-bit.*/
Chris Wilsone61e0f52018-02-21 09:56:36 +00001804 if (rq->ctx->ppgtt &&
1805 (intel_engine_flag(rq->engine) & rq->ctx->ppgtt->pd_dirty_rings) &&
1806 !i915_vm_is_48bit(&rq->ctx->ppgtt->base) &&
1807 !intel_vgpu_active(rq->i915)) {
1808 ret = intel_logical_ring_emit_pdps(rq);
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001809 if (ret)
1810 return ret;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001811
Chris Wilsone61e0f52018-02-21 09:56:36 +00001812 rq->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(rq->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001813 }
1814
Chris Wilsone61e0f52018-02-21 09:56:36 +00001815 cs = intel_ring_begin(rq, 4);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001816 if (IS_ERR(cs))
1817 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001818
Chris Wilson279f5a02017-10-05 20:10:05 +01001819 /*
1820 * WaDisableCtxRestoreArbitration:bdw,chv
1821 *
1822 * We don't need to perform MI_ARB_ENABLE as often as we do (in
1823 * particular all the gen that do not need the w/a at all!), if we
1824 * took care to make sure that on every switch into this context
1825 * (both ordinary and for preemption) that arbitrartion was enabled
1826 * we would be fine. However, there doesn't seem to be a downside to
1827 * being paranoid and making sure it is set before each batch and
1828 * every context-switch.
1829 *
1830 * Note that if we fail to enable arbitration before the request
1831 * is complete, then we do not see the context-switch interrupt and
1832 * the engine hangs (with RING_HEAD == RING_TAIL).
1833 *
1834 * That satisfies both the GPGPU w/a and our heavy-handed paranoia.
1835 */
Chris Wilson3ad7b522017-10-03 21:34:49 +01001836 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1837
Oscar Mateo15648582014-07-24 17:04:32 +01001838 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001839 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
1840 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) |
1841 (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001842 *cs++ = lower_32_bits(offset);
1843 *cs++ = upper_32_bits(offset);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001844 intel_ring_advance(rq, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001845
1846 return 0;
1847}
1848
Chris Wilson31bb59c2016-07-01 17:23:27 +01001849static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001850{
Chris Wilsonc0336662016-05-06 15:40:21 +01001851 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001852 I915_WRITE_IMR(engine,
1853 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1854 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001855}
1856
Chris Wilson31bb59c2016-07-01 17:23:27 +01001857static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001858{
Chris Wilsonc0336662016-05-06 15:40:21 +01001859 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001860 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001861}
1862
Chris Wilsone61e0f52018-02-21 09:56:36 +00001863static int gen8_emit_flush(struct i915_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001864{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001865 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01001866
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001867 cs = intel_ring_begin(request, 4);
1868 if (IS_ERR(cs))
1869 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001870
1871 cmd = MI_FLUSH_DW + 1;
1872
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001873 /* We always require a command barrier so that subsequent
1874 * commands, such as breadcrumb interrupts, are strictly ordered
1875 * wrt the contents of the write cache being flushed to memory
1876 * (and thus being coherent from the CPU).
1877 */
1878 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1879
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001880 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001881 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001882 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001883 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001884 }
1885
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001886 *cs++ = cmd;
1887 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1888 *cs++ = 0; /* upper addr */
1889 *cs++ = 0; /* value */
1890 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001891
1892 return 0;
1893}
1894
Chris Wilsone61e0f52018-02-21 09:56:36 +00001895static int gen8_emit_flush_render(struct i915_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001896 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001897{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001898 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001899 u32 scratch_addr =
1900 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001901 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001902 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001903 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001904
1905 flags |= PIPE_CONTROL_CS_STALL;
1906
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001907 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001908 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1909 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001910 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001911 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001912 }
1913
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001914 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001915 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1916 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1917 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1918 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1919 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1920 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1921 flags |= PIPE_CONTROL_QW_WRITE;
1922 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001923
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001924 /*
1925 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1926 * pipe control.
1927 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001928 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001929 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001930
1931 /* WaForGAMHang:kbl */
1932 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1933 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001934 }
Imre Deak9647ff32015-01-25 13:27:11 -08001935
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001936 len = 6;
1937
1938 if (vf_flush_wa)
1939 len += 6;
1940
1941 if (dc_flush_wa)
1942 len += 12;
1943
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001944 cs = intel_ring_begin(request, len);
1945 if (IS_ERR(cs))
1946 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001947
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001948 if (vf_flush_wa)
1949 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001950
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001951 if (dc_flush_wa)
1952 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
1953 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001954
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001955 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001956
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001957 if (dc_flush_wa)
1958 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001959
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001960 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001961
1962 return 0;
1963}
1964
Chris Wilson7c17d372016-01-20 15:43:35 +02001965/*
1966 * Reserve space for 2 NOOPs at the end of each request to be
1967 * used as a workaround for not being allowed to do lite
1968 * restore with HEAD==TAIL (WaIdleLiteRestore).
1969 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001970static void gen8_emit_wa_tail(struct i915_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001971{
Chris Wilsonbeecec92017-10-03 21:34:52 +01001972 /* Ensure there's always at least one preemption point per-request. */
1973 *cs++ = MI_ARB_CHECK;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001974 *cs++ = MI_NOOP;
1975 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001976}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001977
Chris Wilsone61e0f52018-02-21 09:56:36 +00001978static void gen8_emit_breadcrumb(struct i915_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001979{
Chris Wilson7c17d372016-01-20 15:43:35 +02001980 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1981 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001982
Michał Winiarskidf77cd82017-10-25 22:00:15 +02001983 cs = gen8_emit_ggtt_write(cs, request->global_seqno,
1984 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001985 *cs++ = MI_USER_INTERRUPT;
1986 *cs++ = MI_NOOP;
1987 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01001988 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001989
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001990 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02001991}
Chris Wilson98f29e82016-10-28 13:58:51 +01001992static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1993
Chris Wilsone61e0f52018-02-21 09:56:36 +00001994static void gen8_emit_breadcrumb_rcs(struct i915_request *request, u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02001995{
Michał Winiarskice81a652016-04-12 15:51:55 +02001996 /* We're using qword write, seqno should be aligned to 8 bytes. */
1997 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1998
Michał Winiarskidf77cd82017-10-25 22:00:15 +02001999 cs = gen8_emit_ggtt_write_rcs(cs, request->global_seqno,
2000 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002001 *cs++ = MI_USER_INTERRUPT;
2002 *cs++ = MI_NOOP;
2003 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002004 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002005
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002006 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01002007}
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002008static const int gen8_emit_breadcrumb_rcs_sz = 8 + WA_TAIL_DWORDS;
Chris Wilson98f29e82016-10-28 13:58:51 +01002009
Chris Wilsone61e0f52018-02-21 09:56:36 +00002010static int gen8_init_rcs_context(struct i915_request *rq)
Thomas Daniele7778be2014-12-02 12:50:48 +00002011{
2012 int ret;
2013
Chris Wilsone61e0f52018-02-21 09:56:36 +00002014 ret = intel_ring_workarounds_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002015 if (ret)
2016 return ret;
2017
Chris Wilsone61e0f52018-02-21 09:56:36 +00002018 ret = intel_rcs_context_init_mocs(rq);
Peter Antoine3bbaba02015-07-10 20:13:11 +03002019 /*
2020 * Failing to program the MOCS is non-fatal.The system will not
2021 * run at peak performance. So generate an error and carry on.
2022 */
2023 if (ret)
2024 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2025
Chris Wilsone61e0f52018-02-21 09:56:36 +00002026 return i915_gem_render_state_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002027}
2028
Oscar Mateo73e4d072014-07-24 17:04:48 +01002029/**
2030 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002031 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002032 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002033void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002034{
John Harrison6402c332014-10-31 12:00:26 +00002035 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01002036
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002037 /*
2038 * Tasklet cannot be active at this point due intel_mark_active/idle
2039 * so this is just for documentation.
2040 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302041 if (WARN_ON(test_bit(TASKLET_STATE_SCHED,
2042 &engine->execlists.tasklet.state)))
2043 tasklet_kill(&engine->execlists.tasklet);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002044
Chris Wilsonc0336662016-05-06 15:40:21 +01002045 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002046
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002047 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002048 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00002049 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002050
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002051 if (engine->cleanup)
2052 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002053
Chris Wilsone8a9c582016-12-18 15:37:20 +00002054 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002055
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002056 lrc_destroy_wa_ctx(engine);
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00002057
Chris Wilsonc0336662016-05-06 15:40:21 +01002058 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05302059 dev_priv->engine[engine->id] = NULL;
2060 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002061}
2062
Chris Wilsonff44ad52017-03-16 17:13:03 +00002063static void execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01002064{
Chris Wilsonff44ad52017-03-16 17:13:03 +00002065 engine->submit_request = execlists_submit_request;
Chris Wilson27a5f612017-09-15 18:31:00 +01002066 engine->cancel_requests = execlists_cancel_requests;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002067 engine->schedule = execlists_schedule;
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302068 engine->execlists.tasklet.func = execlists_submission_tasklet;
Chris Wilsonaba5e272017-10-25 15:39:41 +01002069
2070 engine->park = NULL;
2071 engine->unpark = NULL;
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002072
2073 engine->flags |= I915_ENGINE_SUPPORTS_STATS;
Chris Wilson3fed1802018-02-07 21:05:43 +00002074
2075 engine->i915->caps.scheduler =
2076 I915_SCHEDULER_CAP_ENABLED |
2077 I915_SCHEDULER_CAP_PRIORITY;
Chris Wilsond6376372018-02-07 21:05:44 +00002078 if (engine->i915->preempt_context)
Chris Wilson3fed1802018-02-07 21:05:43 +00002079 engine->i915->caps.scheduler |= I915_SCHEDULER_CAP_PREEMPTION;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002080}
2081
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002082static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01002083logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002084{
2085 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002086 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002087 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00002088
2089 engine->context_pin = execlists_context_pin;
2090 engine->context_unpin = execlists_context_unpin;
2091
Chris Wilsonf73e7392016-12-18 15:37:24 +00002092 engine->request_alloc = execlists_request_alloc;
2093
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002094 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01002095 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01002096 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002097
2098 engine->set_default_submission = execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002099
Tvrtko Ursulind4ccceb2018-03-02 18:14:56 +02002100 if (INTEL_GEN(engine->i915) < 11) {
2101 engine->irq_enable = gen8_logical_ring_enable_irq;
2102 engine->irq_disable = gen8_logical_ring_disable_irq;
2103 } else {
2104 /*
2105 * TODO: On Gen11 interrupt masks need to be clear
2106 * to allow C6 entry. Keep interrupts enabled at
2107 * and take the hit of generating extra interrupts
2108 * until a more refined solution exists.
2109 */
2110 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002111 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002112}
2113
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002114static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01002115logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002116{
Dave Gordonc2c7f242016-07-13 16:03:35 +01002117 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002118 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2119 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002120}
2121
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002122static void
2123logical_ring_setup(struct intel_engine_cs *engine)
2124{
2125 struct drm_i915_private *dev_priv = engine->i915;
2126 enum forcewake_domains fw_domains;
2127
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002128 intel_engine_setup_common(engine);
2129
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002130 /* Intentionally left blank. */
2131 engine->buffer = NULL;
2132
2133 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
2134 RING_ELSP(engine),
2135 FW_REG_WRITE);
2136
2137 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2138 RING_CONTEXT_STATUS_PTR(engine),
2139 FW_REG_READ | FW_REG_WRITE);
2140
2141 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2142 RING_CONTEXT_STATUS_BUF_BASE(engine),
2143 FW_REG_READ);
2144
Mika Kuoppalab620e872017-09-22 15:43:03 +03002145 engine->execlists.fw_domains = fw_domains;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002146
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302147 tasklet_init(&engine->execlists.tasklet,
2148 execlists_submission_tasklet, (unsigned long)engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002149
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002150 logical_ring_default_vfuncs(engine);
2151 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002152}
2153
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +01002154static int logical_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002155{
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002156 int ret;
2157
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002158 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002159 if (ret)
2160 goto error;
2161
Thomas Daniel05f0add2018-03-02 18:14:59 +02002162 if (HAS_LOGICAL_RING_ELSQ(engine->i915)) {
2163 engine->execlists.submit_reg = engine->i915->regs +
2164 i915_mmio_reg_offset(RING_EXECLIST_SQ_CONTENTS(engine));
2165 engine->execlists.ctrl_reg = engine->i915->regs +
2166 i915_mmio_reg_offset(RING_EXECLIST_CONTROL(engine));
2167 } else {
2168 engine->execlists.submit_reg = engine->i915->regs +
2169 i915_mmio_reg_offset(RING_ELSP(engine));
2170 }
Chris Wilson693cfbf2018-01-02 15:12:33 +00002171
Chris Wilsond6376372018-02-07 21:05:44 +00002172 engine->execlists.preempt_complete_status = ~0u;
2173 if (engine->i915->preempt_context)
2174 engine->execlists.preempt_complete_status =
2175 upper_32_bits(engine->i915->preempt_context->engine[engine->id].lrc_desc);
2176
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002177 return 0;
2178
2179error:
2180 intel_logical_ring_cleanup(engine);
2181 return ret;
2182}
2183
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002184int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002185{
2186 struct drm_i915_private *dev_priv = engine->i915;
2187 int ret;
2188
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002189 logical_ring_setup(engine);
2190
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002191 if (HAS_L3_DPF(dev_priv))
2192 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2193
2194 /* Override some for render ring. */
2195 if (INTEL_GEN(dev_priv) >= 9)
2196 engine->init_hw = gen9_init_render_ring;
2197 else
2198 engine->init_hw = gen8_init_render_ring;
2199 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002200 engine->emit_flush = gen8_emit_flush_render;
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002201 engine->emit_breadcrumb = gen8_emit_breadcrumb_rcs;
2202 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_rcs_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002203
Chris Wilsonf51455d2017-01-10 14:47:34 +00002204 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002205 if (ret)
2206 return ret;
2207
2208 ret = intel_init_workaround_bb(engine);
2209 if (ret) {
2210 /*
2211 * We continue even if we fail to initialize WA batch
2212 * because we only expect rare glitches but nothing
2213 * critical to prevent us from using GPU
2214 */
2215 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2216 ret);
2217 }
2218
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00002219 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002220}
2221
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002222int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002223{
2224 logical_ring_setup(engine);
2225
2226 return logical_ring_init(engine);
2227}
2228
Jeff McGee0cea6502015-02-13 10:27:56 -06002229static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01002230make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06002231{
2232 u32 rpcs = 0;
2233
2234 /*
2235 * No explicit RPCS request is needed to ensure full
2236 * slice/subslice/EU enablement prior to Gen9.
2237 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002238 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002239 return 0;
2240
2241 /*
2242 * Starting in Gen9, render power gating can leave
2243 * slice/subslice/EU in a partially enabled state. We
2244 * must make an explicit request through RPCS for full
2245 * enablement.
2246 */
Imre Deak43b67992016-08-31 19:13:02 +03002247 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002248 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03002249 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002250 GEN8_RPCS_S_CNT_SHIFT;
2251 rpcs |= GEN8_RPCS_ENABLE;
2252 }
2253
Imre Deak43b67992016-08-31 19:13:02 +03002254 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002255 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Lionel Landwerlin8cc76692018-03-06 12:28:52 +00002256 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask[0]) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002257 GEN8_RPCS_SS_CNT_SHIFT;
2258 rpcs |= GEN8_RPCS_ENABLE;
2259 }
2260
Imre Deak43b67992016-08-31 19:13:02 +03002261 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
2262 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002263 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03002264 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002265 GEN8_RPCS_EU_MAX_SHIFT;
2266 rpcs |= GEN8_RPCS_ENABLE;
2267 }
2268
2269 return rpcs;
2270}
2271
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002272static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002273{
2274 u32 indirect_ctx_offset;
2275
Chris Wilsonc0336662016-05-06 15:40:21 +01002276 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002277 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002278 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002279 /* fall through */
Michel Thierryfd034c72018-03-02 18:15:00 +02002280 case 11:
2281 indirect_ctx_offset =
2282 GEN11_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2283 break;
Michel Thierry7bd0a2c2017-06-06 13:30:38 -07002284 case 10:
2285 indirect_ctx_offset =
2286 GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2287 break;
Michel Thierry71562912016-02-23 10:31:49 +00002288 case 9:
2289 indirect_ctx_offset =
2290 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2291 break;
2292 case 8:
2293 indirect_ctx_offset =
2294 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2295 break;
2296 }
2297
2298 return indirect_ctx_offset;
2299}
2300
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002301static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002302 struct i915_gem_context *ctx,
2303 struct intel_engine_cs *engine,
2304 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002305{
Chris Wilsona3aabe82016-10-04 21:11:26 +01002306 struct drm_i915_private *dev_priv = engine->i915;
2307 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002308 u32 base = engine->mmio_base;
2309 bool rcs = engine->id == RCS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002310
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002311 /* A context is actually a big batch buffer with several
2312 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
2313 * values we are setting here are only for the first context restore:
2314 * on a subsequent save, the GPU will recreate this batchbuffer with new
2315 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
2316 * we are not initializing here).
2317 */
2318 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
2319 MI_LRI_FORCE_POSTED;
2320
2321 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
Chris Wilson09b1a4e2018-01-25 11:24:42 +00002322 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2323 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT) |
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002324 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002325 (HAS_RESOURCE_STREAMER(dev_priv) ?
2326 CTX_CTRL_RS_CTX_ENABLE : 0)));
2327 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
2328 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
2329 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
2330 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
2331 RING_CTL_SIZE(ring->size) | RING_VALID);
2332 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
2333 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
2334 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
2335 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
2336 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
2337 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
2338 if (rcs) {
Chris Wilson604a8f62017-09-21 14:54:43 +01002339 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
2340
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002341 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
2342 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
2343 RING_INDIRECT_CTX_OFFSET(base), 0);
Chris Wilson604a8f62017-09-21 14:54:43 +01002344 if (wa_ctx->indirect_ctx.size) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002345 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002346
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002347 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002348 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
2349 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002350
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002351 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002352 intel_lr_indirect_ctx_offset(engine) << 6;
Chris Wilson604a8f62017-09-21 14:54:43 +01002353 }
2354
2355 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
2356 if (wa_ctx->per_ctx.size) {
2357 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002358
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002359 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002360 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002361 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002362 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002363
2364 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2365
2366 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002367 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002368 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
2369 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
2370 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
2371 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
2372 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
2373 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
2374 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
2375 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002376
Chris Wilson949e8ab2017-02-09 14:40:36 +00002377 if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002378 /* 64b PPGTT (48bit canonical)
2379 * PDP0_DESCRIPTOR contains the base address to PML4 and
2380 * other PDP Descriptors are ignored.
2381 */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002382 ASSIGN_CTX_PML4(ppgtt, regs);
Michel Thierry2dba3232015-07-30 11:06:23 +01002383 }
2384
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002385 if (rcs) {
2386 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
2387 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2388 make_rpcs(dev_priv));
Robert Bragg19f81df2017-06-13 12:23:03 +01002389
2390 i915_oa_init_reg_state(engine, ctx, regs);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002391 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002392}
2393
2394static int
2395populate_lr_context(struct i915_gem_context *ctx,
2396 struct drm_i915_gem_object *ctx_obj,
2397 struct intel_engine_cs *engine,
2398 struct intel_ring *ring)
2399{
2400 void *vaddr;
Chris Wilsond2b4b972017-11-10 14:26:33 +00002401 u32 *regs;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002402 int ret;
2403
2404 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2405 if (ret) {
2406 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2407 return ret;
2408 }
2409
2410 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2411 if (IS_ERR(vaddr)) {
2412 ret = PTR_ERR(vaddr);
2413 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2414 return ret;
2415 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002416 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002417
Chris Wilsond2b4b972017-11-10 14:26:33 +00002418 if (engine->default_state) {
2419 /*
2420 * We only want to copy over the template context state;
2421 * skipping over the headers reserved for GuC communication,
2422 * leaving those as zero.
2423 */
2424 const unsigned long start = LRC_HEADER_PAGES * PAGE_SIZE;
2425 void *defaults;
2426
2427 defaults = i915_gem_object_pin_map(engine->default_state,
2428 I915_MAP_WB);
2429 if (IS_ERR(defaults))
2430 return PTR_ERR(defaults);
2431
2432 memcpy(vaddr + start, defaults + start, engine->context_size);
2433 i915_gem_object_unpin_map(engine->default_state);
2434 }
2435
Chris Wilsona3aabe82016-10-04 21:11:26 +01002436 /* The second page of the context object contains some fields which must
2437 * be set up prior to the first execution. */
Chris Wilsond2b4b972017-11-10 14:26:33 +00002438 regs = vaddr + LRC_STATE_PN * PAGE_SIZE;
2439 execlists_init_reg_state(regs, ctx, engine, ring);
2440 if (!engine->default_state)
2441 regs[CTX_CONTEXT_CONTROL + 1] |=
2442 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Thomas Daniel05f0add2018-03-02 18:14:59 +02002443 if (ctx == ctx->i915->preempt_context && INTEL_GEN(engine->i915) < 11)
Chris Wilson517aaff2018-01-23 21:04:12 +00002444 regs[CTX_CONTEXT_CONTROL + 1] |=
2445 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2446 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002447
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002448 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002449
2450 return 0;
2451}
2452
Chris Wilsone2efd132016-05-24 14:53:34 +01002453static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002454 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002455{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002456 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002457 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002458 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002459 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002460 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002461 int ret;
2462
Chris Wilson1d2a19c2018-01-26 12:18:46 +00002463 if (ce->state)
2464 return 0;
Oscar Mateoede7d422014-07-24 17:04:12 +01002465
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002466 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002467
Michel Thierry0b29c752017-09-13 09:56:00 +01002468 /*
2469 * Before the actual start of the context image, we insert a few pages
2470 * for our own use and for sharing with the GuC.
2471 */
2472 context_size += LRC_HEADER_PAGES * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +01002473
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002474 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002475 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002476 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002477 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002478 }
2479
Chris Wilsona01cb372017-01-16 15:21:30 +00002480 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002481 if (IS_ERR(vma)) {
2482 ret = PTR_ERR(vma);
2483 goto error_deref_obj;
2484 }
2485
Chris Wilson7e37f882016-08-02 22:50:21 +01002486 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002487 if (IS_ERR(ring)) {
2488 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002489 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002490 }
2491
Chris Wilsondca33ec2016-08-02 22:50:20 +01002492 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002493 if (ret) {
2494 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002495 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002496 }
2497
Chris Wilsondca33ec2016-08-02 22:50:20 +01002498 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002499 ce->state = vma;
Oscar Mateoede7d422014-07-24 17:04:12 +01002500
2501 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002502
Chris Wilsondca33ec2016-08-02 22:50:20 +01002503error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002504 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002505error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002506 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002507 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002508}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002509
Chris Wilson821ed7d2016-09-09 14:11:53 +01002510void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002511{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002512 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002513 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302514 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002515
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002516 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2517 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2518 * that stored in context. As we only write new commands from
2519 * ce->ring->tail onwards, everything before that is junk. If the GPU
2520 * starts reading from its RING_HEAD from the context, it may try to
2521 * execute that junk and die.
2522 *
2523 * So to avoid that we reset the context images upon resume. For
2524 * simplicity, we just zero everything out.
2525 */
Chris Wilson829a0af2017-06-20 12:05:45 +01002526 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302527 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002528 struct intel_context *ce = &ctx->engine[engine->id];
2529 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002530
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002531 if (!ce->state)
2532 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002533
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002534 reg = i915_gem_object_pin_map(ce->state->obj,
2535 I915_MAP_WB);
2536 if (WARN_ON(IS_ERR(reg)))
2537 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002538
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002539 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2540 reg[CTX_RING_HEAD+1] = 0;
2541 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002542
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002543 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002544 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002545
Chris Wilsone6ba9992017-04-25 14:00:49 +01002546 intel_ring_reset(ce->ring, 0);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002547 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002548 }
2549}